intel_pm.c 158 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708
  1. /*
  2. * Copyright © 2012 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. *
  26. */
  27. #include <linux/cpufreq.h>
  28. #include "i915_drv.h"
  29. #include "intel_drv.h"
  30. #include "../../../platform/x86/intel_ips.h"
  31. #include <linux/module.h>
  32. #include <linux/vgaarb.h>
  33. #include <drm/i915_powerwell.h>
  34. #include <linux/pm_runtime.h>
  35. /**
  36. * RC6 is a special power stage which allows the GPU to enter an very
  37. * low-voltage mode when idle, using down to 0V while at this stage. This
  38. * stage is entered automatically when the GPU is idle when RC6 support is
  39. * enabled, and as soon as new workload arises GPU wakes up automatically as well.
  40. *
  41. * There are different RC6 modes available in Intel GPU, which differentiate
  42. * among each other with the latency required to enter and leave RC6 and
  43. * voltage consumed by the GPU in different states.
  44. *
  45. * The combination of the following flags define which states GPU is allowed
  46. * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
  47. * RC6pp is deepest RC6. Their support by hardware varies according to the
  48. * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
  49. * which brings the most power savings; deeper states save more power, but
  50. * require higher latency to switch to and wake up.
  51. */
  52. #define INTEL_RC6_ENABLE (1<<0)
  53. #define INTEL_RC6p_ENABLE (1<<1)
  54. #define INTEL_RC6pp_ENABLE (1<<2)
  55. /* FBC, or Frame Buffer Compression, is a technique employed to compress the
  56. * framebuffer contents in-memory, aiming at reducing the required bandwidth
  57. * during in-memory transfers and, therefore, reduce the power packet.
  58. *
  59. * The benefits of FBC are mostly visible with solid backgrounds and
  60. * variation-less patterns.
  61. *
  62. * FBC-related functionality can be enabled by the means of the
  63. * i915.i915_enable_fbc parameter
  64. */
  65. static void i8xx_disable_fbc(struct drm_device *dev)
  66. {
  67. struct drm_i915_private *dev_priv = dev->dev_private;
  68. u32 fbc_ctl;
  69. /* Disable compression */
  70. fbc_ctl = I915_READ(FBC_CONTROL);
  71. if ((fbc_ctl & FBC_CTL_EN) == 0)
  72. return;
  73. fbc_ctl &= ~FBC_CTL_EN;
  74. I915_WRITE(FBC_CONTROL, fbc_ctl);
  75. /* Wait for compressing bit to clear */
  76. if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
  77. DRM_DEBUG_KMS("FBC idle timed out\n");
  78. return;
  79. }
  80. DRM_DEBUG_KMS("disabled FBC\n");
  81. }
  82. static void i8xx_enable_fbc(struct drm_crtc *crtc)
  83. {
  84. struct drm_device *dev = crtc->dev;
  85. struct drm_i915_private *dev_priv = dev->dev_private;
  86. struct drm_framebuffer *fb = crtc->fb;
  87. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  88. struct drm_i915_gem_object *obj = intel_fb->obj;
  89. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  90. int cfb_pitch;
  91. int i;
  92. u32 fbc_ctl;
  93. cfb_pitch = dev_priv->fbc.size / FBC_LL_SIZE;
  94. if (fb->pitches[0] < cfb_pitch)
  95. cfb_pitch = fb->pitches[0];
  96. /* FBC_CTL wants 32B or 64B units */
  97. if (IS_GEN2(dev))
  98. cfb_pitch = (cfb_pitch / 32) - 1;
  99. else
  100. cfb_pitch = (cfb_pitch / 64) - 1;
  101. /* Clear old tags */
  102. for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
  103. I915_WRITE(FBC_TAG + (i * 4), 0);
  104. if (IS_GEN4(dev)) {
  105. u32 fbc_ctl2;
  106. /* Set it up... */
  107. fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
  108. fbc_ctl2 |= FBC_CTL_PLANE(intel_crtc->plane);
  109. I915_WRITE(FBC_CONTROL2, fbc_ctl2);
  110. I915_WRITE(FBC_FENCE_OFF, crtc->y);
  111. }
  112. /* enable it... */
  113. fbc_ctl = I915_READ(FBC_CONTROL);
  114. fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
  115. fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
  116. if (IS_I945GM(dev))
  117. fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
  118. fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
  119. fbc_ctl |= obj->fence_reg;
  120. I915_WRITE(FBC_CONTROL, fbc_ctl);
  121. DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c\n",
  122. cfb_pitch, crtc->y, plane_name(intel_crtc->plane));
  123. }
  124. static bool i8xx_fbc_enabled(struct drm_device *dev)
  125. {
  126. struct drm_i915_private *dev_priv = dev->dev_private;
  127. return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
  128. }
  129. static void g4x_enable_fbc(struct drm_crtc *crtc)
  130. {
  131. struct drm_device *dev = crtc->dev;
  132. struct drm_i915_private *dev_priv = dev->dev_private;
  133. struct drm_framebuffer *fb = crtc->fb;
  134. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  135. struct drm_i915_gem_object *obj = intel_fb->obj;
  136. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  137. u32 dpfc_ctl;
  138. dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane) | DPFC_SR_EN;
  139. if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
  140. dpfc_ctl |= DPFC_CTL_LIMIT_2X;
  141. else
  142. dpfc_ctl |= DPFC_CTL_LIMIT_1X;
  143. dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
  144. I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
  145. /* enable it... */
  146. I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  147. DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
  148. }
  149. static void g4x_disable_fbc(struct drm_device *dev)
  150. {
  151. struct drm_i915_private *dev_priv = dev->dev_private;
  152. u32 dpfc_ctl;
  153. /* Disable compression */
  154. dpfc_ctl = I915_READ(DPFC_CONTROL);
  155. if (dpfc_ctl & DPFC_CTL_EN) {
  156. dpfc_ctl &= ~DPFC_CTL_EN;
  157. I915_WRITE(DPFC_CONTROL, dpfc_ctl);
  158. DRM_DEBUG_KMS("disabled FBC\n");
  159. }
  160. }
  161. static bool g4x_fbc_enabled(struct drm_device *dev)
  162. {
  163. struct drm_i915_private *dev_priv = dev->dev_private;
  164. return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
  165. }
  166. static void sandybridge_blit_fbc_update(struct drm_device *dev)
  167. {
  168. struct drm_i915_private *dev_priv = dev->dev_private;
  169. u32 blt_ecoskpd;
  170. /* Make sure blitter notifies FBC of writes */
  171. /* Blitter is part of Media powerwell on VLV. No impact of
  172. * his param in other platforms for now */
  173. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_MEDIA);
  174. blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
  175. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
  176. GEN6_BLITTER_LOCK_SHIFT;
  177. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  178. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
  179. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  180. blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
  181. GEN6_BLITTER_LOCK_SHIFT);
  182. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  183. POSTING_READ(GEN6_BLITTER_ECOSKPD);
  184. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_MEDIA);
  185. }
  186. static void ironlake_enable_fbc(struct drm_crtc *crtc)
  187. {
  188. struct drm_device *dev = crtc->dev;
  189. struct drm_i915_private *dev_priv = dev->dev_private;
  190. struct drm_framebuffer *fb = crtc->fb;
  191. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  192. struct drm_i915_gem_object *obj = intel_fb->obj;
  193. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  194. u32 dpfc_ctl;
  195. dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane);
  196. if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
  197. dpfc_ctl |= DPFC_CTL_LIMIT_2X;
  198. else
  199. dpfc_ctl |= DPFC_CTL_LIMIT_1X;
  200. dpfc_ctl |= DPFC_CTL_FENCE_EN;
  201. if (IS_GEN5(dev))
  202. dpfc_ctl |= obj->fence_reg;
  203. I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
  204. I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID);
  205. /* enable it... */
  206. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  207. if (IS_GEN6(dev)) {
  208. I915_WRITE(SNB_DPFC_CTL_SA,
  209. SNB_CPU_FENCE_ENABLE | obj->fence_reg);
  210. I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
  211. sandybridge_blit_fbc_update(dev);
  212. }
  213. DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
  214. }
  215. static void ironlake_disable_fbc(struct drm_device *dev)
  216. {
  217. struct drm_i915_private *dev_priv = dev->dev_private;
  218. u32 dpfc_ctl;
  219. /* Disable compression */
  220. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  221. if (dpfc_ctl & DPFC_CTL_EN) {
  222. dpfc_ctl &= ~DPFC_CTL_EN;
  223. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
  224. DRM_DEBUG_KMS("disabled FBC\n");
  225. }
  226. }
  227. static bool ironlake_fbc_enabled(struct drm_device *dev)
  228. {
  229. struct drm_i915_private *dev_priv = dev->dev_private;
  230. return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
  231. }
  232. static void gen7_enable_fbc(struct drm_crtc *crtc)
  233. {
  234. struct drm_device *dev = crtc->dev;
  235. struct drm_i915_private *dev_priv = dev->dev_private;
  236. struct drm_framebuffer *fb = crtc->fb;
  237. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  238. struct drm_i915_gem_object *obj = intel_fb->obj;
  239. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  240. u32 dpfc_ctl;
  241. dpfc_ctl = IVB_DPFC_CTL_PLANE(intel_crtc->plane);
  242. if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
  243. dpfc_ctl |= DPFC_CTL_LIMIT_2X;
  244. else
  245. dpfc_ctl |= DPFC_CTL_LIMIT_1X;
  246. dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
  247. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  248. if (IS_IVYBRIDGE(dev)) {
  249. /* WaFbcAsynchFlipDisableFbcQueue:ivb */
  250. I915_WRITE(ILK_DISPLAY_CHICKEN1, ILK_FBCQ_DIS);
  251. } else {
  252. /* WaFbcAsynchFlipDisableFbcQueue:hsw */
  253. I915_WRITE(HSW_PIPE_SLICE_CHICKEN_1(intel_crtc->pipe),
  254. HSW_BYPASS_FBC_QUEUE);
  255. }
  256. I915_WRITE(SNB_DPFC_CTL_SA,
  257. SNB_CPU_FENCE_ENABLE | obj->fence_reg);
  258. I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
  259. sandybridge_blit_fbc_update(dev);
  260. DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
  261. }
  262. bool intel_fbc_enabled(struct drm_device *dev)
  263. {
  264. struct drm_i915_private *dev_priv = dev->dev_private;
  265. if (!dev_priv->display.fbc_enabled)
  266. return false;
  267. return dev_priv->display.fbc_enabled(dev);
  268. }
  269. static void intel_fbc_work_fn(struct work_struct *__work)
  270. {
  271. struct intel_fbc_work *work =
  272. container_of(to_delayed_work(__work),
  273. struct intel_fbc_work, work);
  274. struct drm_device *dev = work->crtc->dev;
  275. struct drm_i915_private *dev_priv = dev->dev_private;
  276. mutex_lock(&dev->struct_mutex);
  277. if (work == dev_priv->fbc.fbc_work) {
  278. /* Double check that we haven't switched fb without cancelling
  279. * the prior work.
  280. */
  281. if (work->crtc->fb == work->fb) {
  282. dev_priv->display.enable_fbc(work->crtc);
  283. dev_priv->fbc.plane = to_intel_crtc(work->crtc)->plane;
  284. dev_priv->fbc.fb_id = work->crtc->fb->base.id;
  285. dev_priv->fbc.y = work->crtc->y;
  286. }
  287. dev_priv->fbc.fbc_work = NULL;
  288. }
  289. mutex_unlock(&dev->struct_mutex);
  290. kfree(work);
  291. }
  292. static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
  293. {
  294. if (dev_priv->fbc.fbc_work == NULL)
  295. return;
  296. DRM_DEBUG_KMS("cancelling pending FBC enable\n");
  297. /* Synchronisation is provided by struct_mutex and checking of
  298. * dev_priv->fbc.fbc_work, so we can perform the cancellation
  299. * entirely asynchronously.
  300. */
  301. if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work))
  302. /* tasklet was killed before being run, clean up */
  303. kfree(dev_priv->fbc.fbc_work);
  304. /* Mark the work as no longer wanted so that if it does
  305. * wake-up (because the work was already running and waiting
  306. * for our mutex), it will discover that is no longer
  307. * necessary to run.
  308. */
  309. dev_priv->fbc.fbc_work = NULL;
  310. }
  311. static void intel_enable_fbc(struct drm_crtc *crtc)
  312. {
  313. struct intel_fbc_work *work;
  314. struct drm_device *dev = crtc->dev;
  315. struct drm_i915_private *dev_priv = dev->dev_private;
  316. if (!dev_priv->display.enable_fbc)
  317. return;
  318. intel_cancel_fbc_work(dev_priv);
  319. work = kzalloc(sizeof(*work), GFP_KERNEL);
  320. if (work == NULL) {
  321. DRM_ERROR("Failed to allocate FBC work structure\n");
  322. dev_priv->display.enable_fbc(crtc);
  323. return;
  324. }
  325. work->crtc = crtc;
  326. work->fb = crtc->fb;
  327. INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
  328. dev_priv->fbc.fbc_work = work;
  329. /* Delay the actual enabling to let pageflipping cease and the
  330. * display to settle before starting the compression. Note that
  331. * this delay also serves a second purpose: it allows for a
  332. * vblank to pass after disabling the FBC before we attempt
  333. * to modify the control registers.
  334. *
  335. * A more complicated solution would involve tracking vblanks
  336. * following the termination of the page-flipping sequence
  337. * and indeed performing the enable as a co-routine and not
  338. * waiting synchronously upon the vblank.
  339. *
  340. * WaFbcWaitForVBlankBeforeEnable:ilk,snb
  341. */
  342. schedule_delayed_work(&work->work, msecs_to_jiffies(50));
  343. }
  344. void intel_disable_fbc(struct drm_device *dev)
  345. {
  346. struct drm_i915_private *dev_priv = dev->dev_private;
  347. intel_cancel_fbc_work(dev_priv);
  348. if (!dev_priv->display.disable_fbc)
  349. return;
  350. dev_priv->display.disable_fbc(dev);
  351. dev_priv->fbc.plane = -1;
  352. }
  353. static bool set_no_fbc_reason(struct drm_i915_private *dev_priv,
  354. enum no_fbc_reason reason)
  355. {
  356. if (dev_priv->fbc.no_fbc_reason == reason)
  357. return false;
  358. dev_priv->fbc.no_fbc_reason = reason;
  359. return true;
  360. }
  361. /**
  362. * intel_update_fbc - enable/disable FBC as needed
  363. * @dev: the drm_device
  364. *
  365. * Set up the framebuffer compression hardware at mode set time. We
  366. * enable it if possible:
  367. * - plane A only (on pre-965)
  368. * - no pixel mulitply/line duplication
  369. * - no alpha buffer discard
  370. * - no dual wide
  371. * - framebuffer <= max_hdisplay in width, max_vdisplay in height
  372. *
  373. * We can't assume that any compression will take place (worst case),
  374. * so the compressed buffer has to be the same size as the uncompressed
  375. * one. It also must reside (along with the line length buffer) in
  376. * stolen memory.
  377. *
  378. * We need to enable/disable FBC on a global basis.
  379. */
  380. void intel_update_fbc(struct drm_device *dev)
  381. {
  382. struct drm_i915_private *dev_priv = dev->dev_private;
  383. struct drm_crtc *crtc = NULL, *tmp_crtc;
  384. struct intel_crtc *intel_crtc;
  385. struct drm_framebuffer *fb;
  386. struct intel_framebuffer *intel_fb;
  387. struct drm_i915_gem_object *obj;
  388. const struct drm_display_mode *adjusted_mode;
  389. unsigned int max_width, max_height;
  390. if (!HAS_FBC(dev)) {
  391. set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED);
  392. return;
  393. }
  394. if (!i915.powersave) {
  395. if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
  396. DRM_DEBUG_KMS("fbc disabled per module param\n");
  397. return;
  398. }
  399. /*
  400. * If FBC is already on, we just have to verify that we can
  401. * keep it that way...
  402. * Need to disable if:
  403. * - more than one pipe is active
  404. * - changing FBC params (stride, fence, mode)
  405. * - new fb is too large to fit in compressed buffer
  406. * - going to an unsupported config (interlace, pixel multiply, etc.)
  407. */
  408. list_for_each_entry(tmp_crtc, &dev->mode_config.crtc_list, head) {
  409. if (intel_crtc_active(tmp_crtc) &&
  410. to_intel_crtc(tmp_crtc)->primary_enabled) {
  411. if (crtc) {
  412. if (set_no_fbc_reason(dev_priv, FBC_MULTIPLE_PIPES))
  413. DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
  414. goto out_disable;
  415. }
  416. crtc = tmp_crtc;
  417. }
  418. }
  419. if (!crtc || crtc->fb == NULL) {
  420. if (set_no_fbc_reason(dev_priv, FBC_NO_OUTPUT))
  421. DRM_DEBUG_KMS("no output, disabling\n");
  422. goto out_disable;
  423. }
  424. intel_crtc = to_intel_crtc(crtc);
  425. fb = crtc->fb;
  426. intel_fb = to_intel_framebuffer(fb);
  427. obj = intel_fb->obj;
  428. adjusted_mode = &intel_crtc->config.adjusted_mode;
  429. if (i915.enable_fbc < 0 &&
  430. INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev)) {
  431. if (set_no_fbc_reason(dev_priv, FBC_CHIP_DEFAULT))
  432. DRM_DEBUG_KMS("disabled per chip default\n");
  433. goto out_disable;
  434. }
  435. if (!i915.enable_fbc) {
  436. if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
  437. DRM_DEBUG_KMS("fbc disabled per module param\n");
  438. goto out_disable;
  439. }
  440. if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ||
  441. (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
  442. if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
  443. DRM_DEBUG_KMS("mode incompatible with compression, "
  444. "disabling\n");
  445. goto out_disable;
  446. }
  447. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  448. max_width = 4096;
  449. max_height = 2048;
  450. } else {
  451. max_width = 2048;
  452. max_height = 1536;
  453. }
  454. if (intel_crtc->config.pipe_src_w > max_width ||
  455. intel_crtc->config.pipe_src_h > max_height) {
  456. if (set_no_fbc_reason(dev_priv, FBC_MODE_TOO_LARGE))
  457. DRM_DEBUG_KMS("mode too large for compression, disabling\n");
  458. goto out_disable;
  459. }
  460. if ((INTEL_INFO(dev)->gen < 4 || IS_HASWELL(dev)) &&
  461. intel_crtc->plane != PLANE_A) {
  462. if (set_no_fbc_reason(dev_priv, FBC_BAD_PLANE))
  463. DRM_DEBUG_KMS("plane not A, disabling compression\n");
  464. goto out_disable;
  465. }
  466. /* The use of a CPU fence is mandatory in order to detect writes
  467. * by the CPU to the scanout and trigger updates to the FBC.
  468. */
  469. if (obj->tiling_mode != I915_TILING_X ||
  470. obj->fence_reg == I915_FENCE_REG_NONE) {
  471. if (set_no_fbc_reason(dev_priv, FBC_NOT_TILED))
  472. DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
  473. goto out_disable;
  474. }
  475. /* If the kernel debugger is active, always disable compression */
  476. if (in_dbg_master())
  477. goto out_disable;
  478. if (i915_gem_stolen_setup_compression(dev, intel_fb->obj->base.size)) {
  479. if (set_no_fbc_reason(dev_priv, FBC_STOLEN_TOO_SMALL))
  480. DRM_DEBUG_KMS("framebuffer too large, disabling compression\n");
  481. goto out_disable;
  482. }
  483. /* If the scanout has not changed, don't modify the FBC settings.
  484. * Note that we make the fundamental assumption that the fb->obj
  485. * cannot be unpinned (and have its GTT offset and fence revoked)
  486. * without first being decoupled from the scanout and FBC disabled.
  487. */
  488. if (dev_priv->fbc.plane == intel_crtc->plane &&
  489. dev_priv->fbc.fb_id == fb->base.id &&
  490. dev_priv->fbc.y == crtc->y)
  491. return;
  492. if (intel_fbc_enabled(dev)) {
  493. /* We update FBC along two paths, after changing fb/crtc
  494. * configuration (modeswitching) and after page-flipping
  495. * finishes. For the latter, we know that not only did
  496. * we disable the FBC at the start of the page-flip
  497. * sequence, but also more than one vblank has passed.
  498. *
  499. * For the former case of modeswitching, it is possible
  500. * to switch between two FBC valid configurations
  501. * instantaneously so we do need to disable the FBC
  502. * before we can modify its control registers. We also
  503. * have to wait for the next vblank for that to take
  504. * effect. However, since we delay enabling FBC we can
  505. * assume that a vblank has passed since disabling and
  506. * that we can safely alter the registers in the deferred
  507. * callback.
  508. *
  509. * In the scenario that we go from a valid to invalid
  510. * and then back to valid FBC configuration we have
  511. * no strict enforcement that a vblank occurred since
  512. * disabling the FBC. However, along all current pipe
  513. * disabling paths we do need to wait for a vblank at
  514. * some point. And we wait before enabling FBC anyway.
  515. */
  516. DRM_DEBUG_KMS("disabling active FBC for update\n");
  517. intel_disable_fbc(dev);
  518. }
  519. intel_enable_fbc(crtc);
  520. dev_priv->fbc.no_fbc_reason = FBC_OK;
  521. return;
  522. out_disable:
  523. /* Multiple disables should be harmless */
  524. if (intel_fbc_enabled(dev)) {
  525. DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
  526. intel_disable_fbc(dev);
  527. }
  528. i915_gem_stolen_cleanup_compression(dev);
  529. }
  530. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  531. {
  532. drm_i915_private_t *dev_priv = dev->dev_private;
  533. u32 tmp;
  534. tmp = I915_READ(CLKCFG);
  535. switch (tmp & CLKCFG_FSB_MASK) {
  536. case CLKCFG_FSB_533:
  537. dev_priv->fsb_freq = 533; /* 133*4 */
  538. break;
  539. case CLKCFG_FSB_800:
  540. dev_priv->fsb_freq = 800; /* 200*4 */
  541. break;
  542. case CLKCFG_FSB_667:
  543. dev_priv->fsb_freq = 667; /* 167*4 */
  544. break;
  545. case CLKCFG_FSB_400:
  546. dev_priv->fsb_freq = 400; /* 100*4 */
  547. break;
  548. }
  549. switch (tmp & CLKCFG_MEM_MASK) {
  550. case CLKCFG_MEM_533:
  551. dev_priv->mem_freq = 533;
  552. break;
  553. case CLKCFG_MEM_667:
  554. dev_priv->mem_freq = 667;
  555. break;
  556. case CLKCFG_MEM_800:
  557. dev_priv->mem_freq = 800;
  558. break;
  559. }
  560. /* detect pineview DDR3 setting */
  561. tmp = I915_READ(CSHRDDR3CTL);
  562. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  563. }
  564. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  565. {
  566. drm_i915_private_t *dev_priv = dev->dev_private;
  567. u16 ddrpll, csipll;
  568. ddrpll = I915_READ16(DDRMPLL1);
  569. csipll = I915_READ16(CSIPLL0);
  570. switch (ddrpll & 0xff) {
  571. case 0xc:
  572. dev_priv->mem_freq = 800;
  573. break;
  574. case 0x10:
  575. dev_priv->mem_freq = 1066;
  576. break;
  577. case 0x14:
  578. dev_priv->mem_freq = 1333;
  579. break;
  580. case 0x18:
  581. dev_priv->mem_freq = 1600;
  582. break;
  583. default:
  584. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  585. ddrpll & 0xff);
  586. dev_priv->mem_freq = 0;
  587. break;
  588. }
  589. dev_priv->ips.r_t = dev_priv->mem_freq;
  590. switch (csipll & 0x3ff) {
  591. case 0x00c:
  592. dev_priv->fsb_freq = 3200;
  593. break;
  594. case 0x00e:
  595. dev_priv->fsb_freq = 3733;
  596. break;
  597. case 0x010:
  598. dev_priv->fsb_freq = 4266;
  599. break;
  600. case 0x012:
  601. dev_priv->fsb_freq = 4800;
  602. break;
  603. case 0x014:
  604. dev_priv->fsb_freq = 5333;
  605. break;
  606. case 0x016:
  607. dev_priv->fsb_freq = 5866;
  608. break;
  609. case 0x018:
  610. dev_priv->fsb_freq = 6400;
  611. break;
  612. default:
  613. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  614. csipll & 0x3ff);
  615. dev_priv->fsb_freq = 0;
  616. break;
  617. }
  618. if (dev_priv->fsb_freq == 3200) {
  619. dev_priv->ips.c_m = 0;
  620. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  621. dev_priv->ips.c_m = 1;
  622. } else {
  623. dev_priv->ips.c_m = 2;
  624. }
  625. }
  626. static const struct cxsr_latency cxsr_latency_table[] = {
  627. {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
  628. {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
  629. {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
  630. {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
  631. {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
  632. {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
  633. {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
  634. {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
  635. {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
  636. {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
  637. {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
  638. {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
  639. {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
  640. {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
  641. {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
  642. {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
  643. {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
  644. {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
  645. {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
  646. {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
  647. {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
  648. {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
  649. {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
  650. {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
  651. {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
  652. {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
  653. {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
  654. {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
  655. {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
  656. {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
  657. };
  658. static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
  659. int is_ddr3,
  660. int fsb,
  661. int mem)
  662. {
  663. const struct cxsr_latency *latency;
  664. int i;
  665. if (fsb == 0 || mem == 0)
  666. return NULL;
  667. for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
  668. latency = &cxsr_latency_table[i];
  669. if (is_desktop == latency->is_desktop &&
  670. is_ddr3 == latency->is_ddr3 &&
  671. fsb == latency->fsb_freq && mem == latency->mem_freq)
  672. return latency;
  673. }
  674. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  675. return NULL;
  676. }
  677. static void pineview_disable_cxsr(struct drm_device *dev)
  678. {
  679. struct drm_i915_private *dev_priv = dev->dev_private;
  680. /* deactivate cxsr */
  681. I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
  682. }
  683. /*
  684. * Latency for FIFO fetches is dependent on several factors:
  685. * - memory configuration (speed, channels)
  686. * - chipset
  687. * - current MCH state
  688. * It can be fairly high in some situations, so here we assume a fairly
  689. * pessimal value. It's a tradeoff between extra memory fetches (if we
  690. * set this value too high, the FIFO will fetch frequently to stay full)
  691. * and power consumption (set it too low to save power and we might see
  692. * FIFO underruns and display "flicker").
  693. *
  694. * A value of 5us seems to be a good balance; safe for very low end
  695. * platforms but not overly aggressive on lower latency configs.
  696. */
  697. static const int latency_ns = 5000;
  698. static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
  699. {
  700. struct drm_i915_private *dev_priv = dev->dev_private;
  701. uint32_t dsparb = I915_READ(DSPARB);
  702. int size;
  703. size = dsparb & 0x7f;
  704. if (plane)
  705. size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
  706. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  707. plane ? "B" : "A", size);
  708. return size;
  709. }
  710. static int i830_get_fifo_size(struct drm_device *dev, int plane)
  711. {
  712. struct drm_i915_private *dev_priv = dev->dev_private;
  713. uint32_t dsparb = I915_READ(DSPARB);
  714. int size;
  715. size = dsparb & 0x1ff;
  716. if (plane)
  717. size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
  718. size >>= 1; /* Convert to cachelines */
  719. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  720. plane ? "B" : "A", size);
  721. return size;
  722. }
  723. static int i845_get_fifo_size(struct drm_device *dev, int plane)
  724. {
  725. struct drm_i915_private *dev_priv = dev->dev_private;
  726. uint32_t dsparb = I915_READ(DSPARB);
  727. int size;
  728. size = dsparb & 0x7f;
  729. size >>= 2; /* Convert to cachelines */
  730. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  731. plane ? "B" : "A",
  732. size);
  733. return size;
  734. }
  735. /* Pineview has different values for various configs */
  736. static const struct intel_watermark_params pineview_display_wm = {
  737. PINEVIEW_DISPLAY_FIFO,
  738. PINEVIEW_MAX_WM,
  739. PINEVIEW_DFT_WM,
  740. PINEVIEW_GUARD_WM,
  741. PINEVIEW_FIFO_LINE_SIZE
  742. };
  743. static const struct intel_watermark_params pineview_display_hplloff_wm = {
  744. PINEVIEW_DISPLAY_FIFO,
  745. PINEVIEW_MAX_WM,
  746. PINEVIEW_DFT_HPLLOFF_WM,
  747. PINEVIEW_GUARD_WM,
  748. PINEVIEW_FIFO_LINE_SIZE
  749. };
  750. static const struct intel_watermark_params pineview_cursor_wm = {
  751. PINEVIEW_CURSOR_FIFO,
  752. PINEVIEW_CURSOR_MAX_WM,
  753. PINEVIEW_CURSOR_DFT_WM,
  754. PINEVIEW_CURSOR_GUARD_WM,
  755. PINEVIEW_FIFO_LINE_SIZE,
  756. };
  757. static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
  758. PINEVIEW_CURSOR_FIFO,
  759. PINEVIEW_CURSOR_MAX_WM,
  760. PINEVIEW_CURSOR_DFT_WM,
  761. PINEVIEW_CURSOR_GUARD_WM,
  762. PINEVIEW_FIFO_LINE_SIZE
  763. };
  764. static const struct intel_watermark_params g4x_wm_info = {
  765. G4X_FIFO_SIZE,
  766. G4X_MAX_WM,
  767. G4X_MAX_WM,
  768. 2,
  769. G4X_FIFO_LINE_SIZE,
  770. };
  771. static const struct intel_watermark_params g4x_cursor_wm_info = {
  772. I965_CURSOR_FIFO,
  773. I965_CURSOR_MAX_WM,
  774. I965_CURSOR_DFT_WM,
  775. 2,
  776. G4X_FIFO_LINE_SIZE,
  777. };
  778. static const struct intel_watermark_params valleyview_wm_info = {
  779. VALLEYVIEW_FIFO_SIZE,
  780. VALLEYVIEW_MAX_WM,
  781. VALLEYVIEW_MAX_WM,
  782. 2,
  783. G4X_FIFO_LINE_SIZE,
  784. };
  785. static const struct intel_watermark_params valleyview_cursor_wm_info = {
  786. I965_CURSOR_FIFO,
  787. VALLEYVIEW_CURSOR_MAX_WM,
  788. I965_CURSOR_DFT_WM,
  789. 2,
  790. G4X_FIFO_LINE_SIZE,
  791. };
  792. static const struct intel_watermark_params i965_cursor_wm_info = {
  793. I965_CURSOR_FIFO,
  794. I965_CURSOR_MAX_WM,
  795. I965_CURSOR_DFT_WM,
  796. 2,
  797. I915_FIFO_LINE_SIZE,
  798. };
  799. static const struct intel_watermark_params i945_wm_info = {
  800. I945_FIFO_SIZE,
  801. I915_MAX_WM,
  802. 1,
  803. 2,
  804. I915_FIFO_LINE_SIZE
  805. };
  806. static const struct intel_watermark_params i915_wm_info = {
  807. I915_FIFO_SIZE,
  808. I915_MAX_WM,
  809. 1,
  810. 2,
  811. I915_FIFO_LINE_SIZE
  812. };
  813. static const struct intel_watermark_params i830_wm_info = {
  814. I855GM_FIFO_SIZE,
  815. I915_MAX_WM,
  816. 1,
  817. 2,
  818. I830_FIFO_LINE_SIZE
  819. };
  820. static const struct intel_watermark_params i845_wm_info = {
  821. I830_FIFO_SIZE,
  822. I915_MAX_WM,
  823. 1,
  824. 2,
  825. I830_FIFO_LINE_SIZE
  826. };
  827. /**
  828. * intel_calculate_wm - calculate watermark level
  829. * @clock_in_khz: pixel clock
  830. * @wm: chip FIFO params
  831. * @pixel_size: display pixel size
  832. * @latency_ns: memory latency for the platform
  833. *
  834. * Calculate the watermark level (the level at which the display plane will
  835. * start fetching from memory again). Each chip has a different display
  836. * FIFO size and allocation, so the caller needs to figure that out and pass
  837. * in the correct intel_watermark_params structure.
  838. *
  839. * As the pixel clock runs, the FIFO will be drained at a rate that depends
  840. * on the pixel size. When it reaches the watermark level, it'll start
  841. * fetching FIFO line sized based chunks from memory until the FIFO fills
  842. * past the watermark point. If the FIFO drains completely, a FIFO underrun
  843. * will occur, and a display engine hang could result.
  844. */
  845. static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
  846. const struct intel_watermark_params *wm,
  847. int fifo_size,
  848. int pixel_size,
  849. unsigned long latency_ns)
  850. {
  851. long entries_required, wm_size;
  852. /*
  853. * Note: we need to make sure we don't overflow for various clock &
  854. * latency values.
  855. * clocks go from a few thousand to several hundred thousand.
  856. * latency is usually a few thousand
  857. */
  858. entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
  859. 1000;
  860. entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
  861. DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
  862. wm_size = fifo_size - (entries_required + wm->guard_size);
  863. DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
  864. /* Don't promote wm_size to unsigned... */
  865. if (wm_size > (long)wm->max_wm)
  866. wm_size = wm->max_wm;
  867. if (wm_size <= 0)
  868. wm_size = wm->default_wm;
  869. return wm_size;
  870. }
  871. static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
  872. {
  873. struct drm_crtc *crtc, *enabled = NULL;
  874. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  875. if (intel_crtc_active(crtc)) {
  876. if (enabled)
  877. return NULL;
  878. enabled = crtc;
  879. }
  880. }
  881. return enabled;
  882. }
  883. static void pineview_update_wm(struct drm_crtc *unused_crtc)
  884. {
  885. struct drm_device *dev = unused_crtc->dev;
  886. struct drm_i915_private *dev_priv = dev->dev_private;
  887. struct drm_crtc *crtc;
  888. const struct cxsr_latency *latency;
  889. u32 reg;
  890. unsigned long wm;
  891. latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
  892. dev_priv->fsb_freq, dev_priv->mem_freq);
  893. if (!latency) {
  894. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  895. pineview_disable_cxsr(dev);
  896. return;
  897. }
  898. crtc = single_enabled_crtc(dev);
  899. if (crtc) {
  900. const struct drm_display_mode *adjusted_mode;
  901. int pixel_size = crtc->fb->bits_per_pixel / 8;
  902. int clock;
  903. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  904. clock = adjusted_mode->crtc_clock;
  905. /* Display SR */
  906. wm = intel_calculate_wm(clock, &pineview_display_wm,
  907. pineview_display_wm.fifo_size,
  908. pixel_size, latency->display_sr);
  909. reg = I915_READ(DSPFW1);
  910. reg &= ~DSPFW_SR_MASK;
  911. reg |= wm << DSPFW_SR_SHIFT;
  912. I915_WRITE(DSPFW1, reg);
  913. DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
  914. /* cursor SR */
  915. wm = intel_calculate_wm(clock, &pineview_cursor_wm,
  916. pineview_display_wm.fifo_size,
  917. pixel_size, latency->cursor_sr);
  918. reg = I915_READ(DSPFW3);
  919. reg &= ~DSPFW_CURSOR_SR_MASK;
  920. reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
  921. I915_WRITE(DSPFW3, reg);
  922. /* Display HPLL off SR */
  923. wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
  924. pineview_display_hplloff_wm.fifo_size,
  925. pixel_size, latency->display_hpll_disable);
  926. reg = I915_READ(DSPFW3);
  927. reg &= ~DSPFW_HPLL_SR_MASK;
  928. reg |= wm & DSPFW_HPLL_SR_MASK;
  929. I915_WRITE(DSPFW3, reg);
  930. /* cursor HPLL off SR */
  931. wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
  932. pineview_display_hplloff_wm.fifo_size,
  933. pixel_size, latency->cursor_hpll_disable);
  934. reg = I915_READ(DSPFW3);
  935. reg &= ~DSPFW_HPLL_CURSOR_MASK;
  936. reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
  937. I915_WRITE(DSPFW3, reg);
  938. DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
  939. /* activate cxsr */
  940. I915_WRITE(DSPFW3,
  941. I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
  942. DRM_DEBUG_KMS("Self-refresh is enabled\n");
  943. } else {
  944. pineview_disable_cxsr(dev);
  945. DRM_DEBUG_KMS("Self-refresh is disabled\n");
  946. }
  947. }
  948. static bool g4x_compute_wm0(struct drm_device *dev,
  949. int plane,
  950. const struct intel_watermark_params *display,
  951. int display_latency_ns,
  952. const struct intel_watermark_params *cursor,
  953. int cursor_latency_ns,
  954. int *plane_wm,
  955. int *cursor_wm)
  956. {
  957. struct drm_crtc *crtc;
  958. const struct drm_display_mode *adjusted_mode;
  959. int htotal, hdisplay, clock, pixel_size;
  960. int line_time_us, line_count;
  961. int entries, tlb_miss;
  962. crtc = intel_get_crtc_for_plane(dev, plane);
  963. if (!intel_crtc_active(crtc)) {
  964. *cursor_wm = cursor->guard_size;
  965. *plane_wm = display->guard_size;
  966. return false;
  967. }
  968. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  969. clock = adjusted_mode->crtc_clock;
  970. htotal = adjusted_mode->crtc_htotal;
  971. hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  972. pixel_size = crtc->fb->bits_per_pixel / 8;
  973. /* Use the small buffer method to calculate plane watermark */
  974. entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
  975. tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
  976. if (tlb_miss > 0)
  977. entries += tlb_miss;
  978. entries = DIV_ROUND_UP(entries, display->cacheline_size);
  979. *plane_wm = entries + display->guard_size;
  980. if (*plane_wm > (int)display->max_wm)
  981. *plane_wm = display->max_wm;
  982. /* Use the large buffer method to calculate cursor watermark */
  983. line_time_us = ((htotal * 1000) / clock);
  984. line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
  985. entries = line_count * 64 * pixel_size;
  986. tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
  987. if (tlb_miss > 0)
  988. entries += tlb_miss;
  989. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  990. *cursor_wm = entries + cursor->guard_size;
  991. if (*cursor_wm > (int)cursor->max_wm)
  992. *cursor_wm = (int)cursor->max_wm;
  993. return true;
  994. }
  995. /*
  996. * Check the wm result.
  997. *
  998. * If any calculated watermark values is larger than the maximum value that
  999. * can be programmed into the associated watermark register, that watermark
  1000. * must be disabled.
  1001. */
  1002. static bool g4x_check_srwm(struct drm_device *dev,
  1003. int display_wm, int cursor_wm,
  1004. const struct intel_watermark_params *display,
  1005. const struct intel_watermark_params *cursor)
  1006. {
  1007. DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
  1008. display_wm, cursor_wm);
  1009. if (display_wm > display->max_wm) {
  1010. DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
  1011. display_wm, display->max_wm);
  1012. return false;
  1013. }
  1014. if (cursor_wm > cursor->max_wm) {
  1015. DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
  1016. cursor_wm, cursor->max_wm);
  1017. return false;
  1018. }
  1019. if (!(display_wm || cursor_wm)) {
  1020. DRM_DEBUG_KMS("SR latency is 0, disabling\n");
  1021. return false;
  1022. }
  1023. return true;
  1024. }
  1025. static bool g4x_compute_srwm(struct drm_device *dev,
  1026. int plane,
  1027. int latency_ns,
  1028. const struct intel_watermark_params *display,
  1029. const struct intel_watermark_params *cursor,
  1030. int *display_wm, int *cursor_wm)
  1031. {
  1032. struct drm_crtc *crtc;
  1033. const struct drm_display_mode *adjusted_mode;
  1034. int hdisplay, htotal, pixel_size, clock;
  1035. unsigned long line_time_us;
  1036. int line_count, line_size;
  1037. int small, large;
  1038. int entries;
  1039. if (!latency_ns) {
  1040. *display_wm = *cursor_wm = 0;
  1041. return false;
  1042. }
  1043. crtc = intel_get_crtc_for_plane(dev, plane);
  1044. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1045. clock = adjusted_mode->crtc_clock;
  1046. htotal = adjusted_mode->crtc_htotal;
  1047. hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  1048. pixel_size = crtc->fb->bits_per_pixel / 8;
  1049. line_time_us = (htotal * 1000) / clock;
  1050. line_count = (latency_ns / line_time_us + 1000) / 1000;
  1051. line_size = hdisplay * pixel_size;
  1052. /* Use the minimum of the small and large buffer method for primary */
  1053. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  1054. large = line_count * line_size;
  1055. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  1056. *display_wm = entries + display->guard_size;
  1057. /* calculate the self-refresh watermark for display cursor */
  1058. entries = line_count * pixel_size * 64;
  1059. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  1060. *cursor_wm = entries + cursor->guard_size;
  1061. return g4x_check_srwm(dev,
  1062. *display_wm, *cursor_wm,
  1063. display, cursor);
  1064. }
  1065. static bool vlv_compute_drain_latency(struct drm_device *dev,
  1066. int plane,
  1067. int *plane_prec_mult,
  1068. int *plane_dl,
  1069. int *cursor_prec_mult,
  1070. int *cursor_dl)
  1071. {
  1072. struct drm_crtc *crtc;
  1073. int clock, pixel_size;
  1074. int entries;
  1075. crtc = intel_get_crtc_for_plane(dev, plane);
  1076. if (!intel_crtc_active(crtc))
  1077. return false;
  1078. clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
  1079. pixel_size = crtc->fb->bits_per_pixel / 8; /* BPP */
  1080. entries = (clock / 1000) * pixel_size;
  1081. *plane_prec_mult = (entries > 256) ?
  1082. DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
  1083. *plane_dl = (64 * (*plane_prec_mult) * 4) / ((clock / 1000) *
  1084. pixel_size);
  1085. entries = (clock / 1000) * 4; /* BPP is always 4 for cursor */
  1086. *cursor_prec_mult = (entries > 256) ?
  1087. DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
  1088. *cursor_dl = (64 * (*cursor_prec_mult) * 4) / ((clock / 1000) * 4);
  1089. return true;
  1090. }
  1091. /*
  1092. * Update drain latency registers of memory arbiter
  1093. *
  1094. * Valleyview SoC has a new memory arbiter and needs drain latency registers
  1095. * to be programmed. Each plane has a drain latency multiplier and a drain
  1096. * latency value.
  1097. */
  1098. static void vlv_update_drain_latency(struct drm_device *dev)
  1099. {
  1100. struct drm_i915_private *dev_priv = dev->dev_private;
  1101. int planea_prec, planea_dl, planeb_prec, planeb_dl;
  1102. int cursora_prec, cursora_dl, cursorb_prec, cursorb_dl;
  1103. int plane_prec_mult, cursor_prec_mult; /* Precision multiplier is
  1104. either 16 or 32 */
  1105. /* For plane A, Cursor A */
  1106. if (vlv_compute_drain_latency(dev, 0, &plane_prec_mult, &planea_dl,
  1107. &cursor_prec_mult, &cursora_dl)) {
  1108. cursora_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1109. DDL_CURSORA_PRECISION_32 : DDL_CURSORA_PRECISION_16;
  1110. planea_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1111. DDL_PLANEA_PRECISION_32 : DDL_PLANEA_PRECISION_16;
  1112. I915_WRITE(VLV_DDL1, cursora_prec |
  1113. (cursora_dl << DDL_CURSORA_SHIFT) |
  1114. planea_prec | planea_dl);
  1115. }
  1116. /* For plane B, Cursor B */
  1117. if (vlv_compute_drain_latency(dev, 1, &plane_prec_mult, &planeb_dl,
  1118. &cursor_prec_mult, &cursorb_dl)) {
  1119. cursorb_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1120. DDL_CURSORB_PRECISION_32 : DDL_CURSORB_PRECISION_16;
  1121. planeb_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1122. DDL_PLANEB_PRECISION_32 : DDL_PLANEB_PRECISION_16;
  1123. I915_WRITE(VLV_DDL2, cursorb_prec |
  1124. (cursorb_dl << DDL_CURSORB_SHIFT) |
  1125. planeb_prec | planeb_dl);
  1126. }
  1127. }
  1128. #define single_plane_enabled(mask) is_power_of_2(mask)
  1129. static void valleyview_update_wm(struct drm_crtc *crtc)
  1130. {
  1131. struct drm_device *dev = crtc->dev;
  1132. static const int sr_latency_ns = 12000;
  1133. struct drm_i915_private *dev_priv = dev->dev_private;
  1134. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  1135. int plane_sr, cursor_sr;
  1136. int ignore_plane_sr, ignore_cursor_sr;
  1137. unsigned int enabled = 0;
  1138. vlv_update_drain_latency(dev);
  1139. if (g4x_compute_wm0(dev, PIPE_A,
  1140. &valleyview_wm_info, latency_ns,
  1141. &valleyview_cursor_wm_info, latency_ns,
  1142. &planea_wm, &cursora_wm))
  1143. enabled |= 1 << PIPE_A;
  1144. if (g4x_compute_wm0(dev, PIPE_B,
  1145. &valleyview_wm_info, latency_ns,
  1146. &valleyview_cursor_wm_info, latency_ns,
  1147. &planeb_wm, &cursorb_wm))
  1148. enabled |= 1 << PIPE_B;
  1149. if (single_plane_enabled(enabled) &&
  1150. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1151. sr_latency_ns,
  1152. &valleyview_wm_info,
  1153. &valleyview_cursor_wm_info,
  1154. &plane_sr, &ignore_cursor_sr) &&
  1155. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1156. 2*sr_latency_ns,
  1157. &valleyview_wm_info,
  1158. &valleyview_cursor_wm_info,
  1159. &ignore_plane_sr, &cursor_sr)) {
  1160. I915_WRITE(FW_BLC_SELF_VLV, FW_CSPWRDWNEN);
  1161. } else {
  1162. I915_WRITE(FW_BLC_SELF_VLV,
  1163. I915_READ(FW_BLC_SELF_VLV) & ~FW_CSPWRDWNEN);
  1164. plane_sr = cursor_sr = 0;
  1165. }
  1166. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  1167. planea_wm, cursora_wm,
  1168. planeb_wm, cursorb_wm,
  1169. plane_sr, cursor_sr);
  1170. I915_WRITE(DSPFW1,
  1171. (plane_sr << DSPFW_SR_SHIFT) |
  1172. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  1173. (planeb_wm << DSPFW_PLANEB_SHIFT) |
  1174. planea_wm);
  1175. I915_WRITE(DSPFW2,
  1176. (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
  1177. (cursora_wm << DSPFW_CURSORA_SHIFT));
  1178. I915_WRITE(DSPFW3,
  1179. (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
  1180. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1181. }
  1182. static void g4x_update_wm(struct drm_crtc *crtc)
  1183. {
  1184. struct drm_device *dev = crtc->dev;
  1185. static const int sr_latency_ns = 12000;
  1186. struct drm_i915_private *dev_priv = dev->dev_private;
  1187. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  1188. int plane_sr, cursor_sr;
  1189. unsigned int enabled = 0;
  1190. if (g4x_compute_wm0(dev, PIPE_A,
  1191. &g4x_wm_info, latency_ns,
  1192. &g4x_cursor_wm_info, latency_ns,
  1193. &planea_wm, &cursora_wm))
  1194. enabled |= 1 << PIPE_A;
  1195. if (g4x_compute_wm0(dev, PIPE_B,
  1196. &g4x_wm_info, latency_ns,
  1197. &g4x_cursor_wm_info, latency_ns,
  1198. &planeb_wm, &cursorb_wm))
  1199. enabled |= 1 << PIPE_B;
  1200. if (single_plane_enabled(enabled) &&
  1201. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1202. sr_latency_ns,
  1203. &g4x_wm_info,
  1204. &g4x_cursor_wm_info,
  1205. &plane_sr, &cursor_sr)) {
  1206. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  1207. } else {
  1208. I915_WRITE(FW_BLC_SELF,
  1209. I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
  1210. plane_sr = cursor_sr = 0;
  1211. }
  1212. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  1213. planea_wm, cursora_wm,
  1214. planeb_wm, cursorb_wm,
  1215. plane_sr, cursor_sr);
  1216. I915_WRITE(DSPFW1,
  1217. (plane_sr << DSPFW_SR_SHIFT) |
  1218. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  1219. (planeb_wm << DSPFW_PLANEB_SHIFT) |
  1220. planea_wm);
  1221. I915_WRITE(DSPFW2,
  1222. (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
  1223. (cursora_wm << DSPFW_CURSORA_SHIFT));
  1224. /* HPLL off in SR has some issues on G4x... disable it */
  1225. I915_WRITE(DSPFW3,
  1226. (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
  1227. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1228. }
  1229. static void i965_update_wm(struct drm_crtc *unused_crtc)
  1230. {
  1231. struct drm_device *dev = unused_crtc->dev;
  1232. struct drm_i915_private *dev_priv = dev->dev_private;
  1233. struct drm_crtc *crtc;
  1234. int srwm = 1;
  1235. int cursor_sr = 16;
  1236. /* Calc sr entries for one plane configs */
  1237. crtc = single_enabled_crtc(dev);
  1238. if (crtc) {
  1239. /* self-refresh has much higher latency */
  1240. static const int sr_latency_ns = 12000;
  1241. const struct drm_display_mode *adjusted_mode =
  1242. &to_intel_crtc(crtc)->config.adjusted_mode;
  1243. int clock = adjusted_mode->crtc_clock;
  1244. int htotal = adjusted_mode->crtc_htotal;
  1245. int hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  1246. int pixel_size = crtc->fb->bits_per_pixel / 8;
  1247. unsigned long line_time_us;
  1248. int entries;
  1249. line_time_us = ((htotal * 1000) / clock);
  1250. /* Use ns/us then divide to preserve precision */
  1251. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1252. pixel_size * hdisplay;
  1253. entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
  1254. srwm = I965_FIFO_SIZE - entries;
  1255. if (srwm < 0)
  1256. srwm = 1;
  1257. srwm &= 0x1ff;
  1258. DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
  1259. entries, srwm);
  1260. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1261. pixel_size * 64;
  1262. entries = DIV_ROUND_UP(entries,
  1263. i965_cursor_wm_info.cacheline_size);
  1264. cursor_sr = i965_cursor_wm_info.fifo_size -
  1265. (entries + i965_cursor_wm_info.guard_size);
  1266. if (cursor_sr > i965_cursor_wm_info.max_wm)
  1267. cursor_sr = i965_cursor_wm_info.max_wm;
  1268. DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
  1269. "cursor %d\n", srwm, cursor_sr);
  1270. if (IS_CRESTLINE(dev))
  1271. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  1272. } else {
  1273. /* Turn off self refresh if both pipes are enabled */
  1274. if (IS_CRESTLINE(dev))
  1275. I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
  1276. & ~FW_BLC_SELF_EN);
  1277. }
  1278. DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
  1279. srwm);
  1280. /* 965 has limitations... */
  1281. I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
  1282. (8 << 16) | (8 << 8) | (8 << 0));
  1283. I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
  1284. /* update cursor SR watermark */
  1285. I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1286. }
  1287. static void i9xx_update_wm(struct drm_crtc *unused_crtc)
  1288. {
  1289. struct drm_device *dev = unused_crtc->dev;
  1290. struct drm_i915_private *dev_priv = dev->dev_private;
  1291. const struct intel_watermark_params *wm_info;
  1292. uint32_t fwater_lo;
  1293. uint32_t fwater_hi;
  1294. int cwm, srwm = 1;
  1295. int fifo_size;
  1296. int planea_wm, planeb_wm;
  1297. struct drm_crtc *crtc, *enabled = NULL;
  1298. if (IS_I945GM(dev))
  1299. wm_info = &i945_wm_info;
  1300. else if (!IS_GEN2(dev))
  1301. wm_info = &i915_wm_info;
  1302. else
  1303. wm_info = &i830_wm_info;
  1304. fifo_size = dev_priv->display.get_fifo_size(dev, 0);
  1305. crtc = intel_get_crtc_for_plane(dev, 0);
  1306. if (intel_crtc_active(crtc)) {
  1307. const struct drm_display_mode *adjusted_mode;
  1308. int cpp = crtc->fb->bits_per_pixel / 8;
  1309. if (IS_GEN2(dev))
  1310. cpp = 4;
  1311. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1312. planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
  1313. wm_info, fifo_size, cpp,
  1314. latency_ns);
  1315. enabled = crtc;
  1316. } else
  1317. planea_wm = fifo_size - wm_info->guard_size;
  1318. fifo_size = dev_priv->display.get_fifo_size(dev, 1);
  1319. crtc = intel_get_crtc_for_plane(dev, 1);
  1320. if (intel_crtc_active(crtc)) {
  1321. const struct drm_display_mode *adjusted_mode;
  1322. int cpp = crtc->fb->bits_per_pixel / 8;
  1323. if (IS_GEN2(dev))
  1324. cpp = 4;
  1325. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1326. planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
  1327. wm_info, fifo_size, cpp,
  1328. latency_ns);
  1329. if (enabled == NULL)
  1330. enabled = crtc;
  1331. else
  1332. enabled = NULL;
  1333. } else
  1334. planeb_wm = fifo_size - wm_info->guard_size;
  1335. DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
  1336. /*
  1337. * Overlay gets an aggressive default since video jitter is bad.
  1338. */
  1339. cwm = 2;
  1340. /* Play safe and disable self-refresh before adjusting watermarks. */
  1341. if (IS_I945G(dev) || IS_I945GM(dev))
  1342. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
  1343. else if (IS_I915GM(dev))
  1344. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_SELF_EN));
  1345. /* Calc sr entries for one plane configs */
  1346. if (HAS_FW_BLC(dev) && enabled) {
  1347. /* self-refresh has much higher latency */
  1348. static const int sr_latency_ns = 6000;
  1349. const struct drm_display_mode *adjusted_mode =
  1350. &to_intel_crtc(enabled)->config.adjusted_mode;
  1351. int clock = adjusted_mode->crtc_clock;
  1352. int htotal = adjusted_mode->crtc_htotal;
  1353. int hdisplay = to_intel_crtc(enabled)->config.pipe_src_w;
  1354. int pixel_size = enabled->fb->bits_per_pixel / 8;
  1355. unsigned long line_time_us;
  1356. int entries;
  1357. line_time_us = (htotal * 1000) / clock;
  1358. /* Use ns/us then divide to preserve precision */
  1359. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1360. pixel_size * hdisplay;
  1361. entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
  1362. DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
  1363. srwm = wm_info->fifo_size - entries;
  1364. if (srwm < 0)
  1365. srwm = 1;
  1366. if (IS_I945G(dev) || IS_I945GM(dev))
  1367. I915_WRITE(FW_BLC_SELF,
  1368. FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
  1369. else if (IS_I915GM(dev))
  1370. I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
  1371. }
  1372. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
  1373. planea_wm, planeb_wm, cwm, srwm);
  1374. fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
  1375. fwater_hi = (cwm & 0x1f);
  1376. /* Set request length to 8 cachelines per fetch */
  1377. fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
  1378. fwater_hi = fwater_hi | (1 << 8);
  1379. I915_WRITE(FW_BLC, fwater_lo);
  1380. I915_WRITE(FW_BLC2, fwater_hi);
  1381. if (HAS_FW_BLC(dev)) {
  1382. if (enabled) {
  1383. if (IS_I945G(dev) || IS_I945GM(dev))
  1384. I915_WRITE(FW_BLC_SELF,
  1385. FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
  1386. else if (IS_I915GM(dev))
  1387. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_SELF_EN));
  1388. DRM_DEBUG_KMS("memory self refresh enabled\n");
  1389. } else
  1390. DRM_DEBUG_KMS("memory self refresh disabled\n");
  1391. }
  1392. }
  1393. static void i845_update_wm(struct drm_crtc *unused_crtc)
  1394. {
  1395. struct drm_device *dev = unused_crtc->dev;
  1396. struct drm_i915_private *dev_priv = dev->dev_private;
  1397. struct drm_crtc *crtc;
  1398. const struct drm_display_mode *adjusted_mode;
  1399. uint32_t fwater_lo;
  1400. int planea_wm;
  1401. crtc = single_enabled_crtc(dev);
  1402. if (crtc == NULL)
  1403. return;
  1404. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1405. planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
  1406. &i845_wm_info,
  1407. dev_priv->display.get_fifo_size(dev, 0),
  1408. 4, latency_ns);
  1409. fwater_lo = I915_READ(FW_BLC) & ~0xfff;
  1410. fwater_lo |= (3<<8) | planea_wm;
  1411. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
  1412. I915_WRITE(FW_BLC, fwater_lo);
  1413. }
  1414. static uint32_t ilk_pipe_pixel_rate(struct drm_device *dev,
  1415. struct drm_crtc *crtc)
  1416. {
  1417. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1418. uint32_t pixel_rate;
  1419. pixel_rate = intel_crtc->config.adjusted_mode.crtc_clock;
  1420. /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
  1421. * adjust the pixel_rate here. */
  1422. if (intel_crtc->config.pch_pfit.enabled) {
  1423. uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
  1424. uint32_t pfit_size = intel_crtc->config.pch_pfit.size;
  1425. pipe_w = intel_crtc->config.pipe_src_w;
  1426. pipe_h = intel_crtc->config.pipe_src_h;
  1427. pfit_w = (pfit_size >> 16) & 0xFFFF;
  1428. pfit_h = pfit_size & 0xFFFF;
  1429. if (pipe_w < pfit_w)
  1430. pipe_w = pfit_w;
  1431. if (pipe_h < pfit_h)
  1432. pipe_h = pfit_h;
  1433. pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
  1434. pfit_w * pfit_h);
  1435. }
  1436. return pixel_rate;
  1437. }
  1438. /* latency must be in 0.1us units. */
  1439. static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
  1440. uint32_t latency)
  1441. {
  1442. uint64_t ret;
  1443. if (WARN(latency == 0, "Latency value missing\n"))
  1444. return UINT_MAX;
  1445. ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
  1446. ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
  1447. return ret;
  1448. }
  1449. /* latency must be in 0.1us units. */
  1450. static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
  1451. uint32_t horiz_pixels, uint8_t bytes_per_pixel,
  1452. uint32_t latency)
  1453. {
  1454. uint32_t ret;
  1455. if (WARN(latency == 0, "Latency value missing\n"))
  1456. return UINT_MAX;
  1457. ret = (latency * pixel_rate) / (pipe_htotal * 10000);
  1458. ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
  1459. ret = DIV_ROUND_UP(ret, 64) + 2;
  1460. return ret;
  1461. }
  1462. static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
  1463. uint8_t bytes_per_pixel)
  1464. {
  1465. return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
  1466. }
  1467. struct ilk_pipe_wm_parameters {
  1468. bool active;
  1469. uint32_t pipe_htotal;
  1470. uint32_t pixel_rate;
  1471. struct intel_plane_wm_parameters pri;
  1472. struct intel_plane_wm_parameters spr;
  1473. struct intel_plane_wm_parameters cur;
  1474. };
  1475. struct ilk_wm_maximums {
  1476. uint16_t pri;
  1477. uint16_t spr;
  1478. uint16_t cur;
  1479. uint16_t fbc;
  1480. };
  1481. /* used in computing the new watermarks state */
  1482. struct intel_wm_config {
  1483. unsigned int num_pipes_active;
  1484. bool sprites_enabled;
  1485. bool sprites_scaled;
  1486. };
  1487. /*
  1488. * For both WM_PIPE and WM_LP.
  1489. * mem_value must be in 0.1us units.
  1490. */
  1491. static uint32_t ilk_compute_pri_wm(const struct ilk_pipe_wm_parameters *params,
  1492. uint32_t mem_value,
  1493. bool is_lp)
  1494. {
  1495. uint32_t method1, method2;
  1496. if (!params->active || !params->pri.enabled)
  1497. return 0;
  1498. method1 = ilk_wm_method1(params->pixel_rate,
  1499. params->pri.bytes_per_pixel,
  1500. mem_value);
  1501. if (!is_lp)
  1502. return method1;
  1503. method2 = ilk_wm_method2(params->pixel_rate,
  1504. params->pipe_htotal,
  1505. params->pri.horiz_pixels,
  1506. params->pri.bytes_per_pixel,
  1507. mem_value);
  1508. return min(method1, method2);
  1509. }
  1510. /*
  1511. * For both WM_PIPE and WM_LP.
  1512. * mem_value must be in 0.1us units.
  1513. */
  1514. static uint32_t ilk_compute_spr_wm(const struct ilk_pipe_wm_parameters *params,
  1515. uint32_t mem_value)
  1516. {
  1517. uint32_t method1, method2;
  1518. if (!params->active || !params->spr.enabled)
  1519. return 0;
  1520. method1 = ilk_wm_method1(params->pixel_rate,
  1521. params->spr.bytes_per_pixel,
  1522. mem_value);
  1523. method2 = ilk_wm_method2(params->pixel_rate,
  1524. params->pipe_htotal,
  1525. params->spr.horiz_pixels,
  1526. params->spr.bytes_per_pixel,
  1527. mem_value);
  1528. return min(method1, method2);
  1529. }
  1530. /*
  1531. * For both WM_PIPE and WM_LP.
  1532. * mem_value must be in 0.1us units.
  1533. */
  1534. static uint32_t ilk_compute_cur_wm(const struct ilk_pipe_wm_parameters *params,
  1535. uint32_t mem_value)
  1536. {
  1537. if (!params->active || !params->cur.enabled)
  1538. return 0;
  1539. return ilk_wm_method2(params->pixel_rate,
  1540. params->pipe_htotal,
  1541. params->cur.horiz_pixels,
  1542. params->cur.bytes_per_pixel,
  1543. mem_value);
  1544. }
  1545. /* Only for WM_LP. */
  1546. static uint32_t ilk_compute_fbc_wm(const struct ilk_pipe_wm_parameters *params,
  1547. uint32_t pri_val)
  1548. {
  1549. if (!params->active || !params->pri.enabled)
  1550. return 0;
  1551. return ilk_wm_fbc(pri_val,
  1552. params->pri.horiz_pixels,
  1553. params->pri.bytes_per_pixel);
  1554. }
  1555. static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
  1556. {
  1557. if (INTEL_INFO(dev)->gen >= 8)
  1558. return 3072;
  1559. else if (INTEL_INFO(dev)->gen >= 7)
  1560. return 768;
  1561. else
  1562. return 512;
  1563. }
  1564. /* Calculate the maximum primary/sprite plane watermark */
  1565. static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
  1566. int level,
  1567. const struct intel_wm_config *config,
  1568. enum intel_ddb_partitioning ddb_partitioning,
  1569. bool is_sprite)
  1570. {
  1571. unsigned int fifo_size = ilk_display_fifo_size(dev);
  1572. unsigned int max;
  1573. /* if sprites aren't enabled, sprites get nothing */
  1574. if (is_sprite && !config->sprites_enabled)
  1575. return 0;
  1576. /* HSW allows LP1+ watermarks even with multiple pipes */
  1577. if (level == 0 || config->num_pipes_active > 1) {
  1578. fifo_size /= INTEL_INFO(dev)->num_pipes;
  1579. /*
  1580. * For some reason the non self refresh
  1581. * FIFO size is only half of the self
  1582. * refresh FIFO size on ILK/SNB.
  1583. */
  1584. if (INTEL_INFO(dev)->gen <= 6)
  1585. fifo_size /= 2;
  1586. }
  1587. if (config->sprites_enabled) {
  1588. /* level 0 is always calculated with 1:1 split */
  1589. if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
  1590. if (is_sprite)
  1591. fifo_size *= 5;
  1592. fifo_size /= 6;
  1593. } else {
  1594. fifo_size /= 2;
  1595. }
  1596. }
  1597. /* clamp to max that the registers can hold */
  1598. if (INTEL_INFO(dev)->gen >= 8)
  1599. max = level == 0 ? 255 : 2047;
  1600. else if (INTEL_INFO(dev)->gen >= 7)
  1601. /* IVB/HSW primary/sprite plane watermarks */
  1602. max = level == 0 ? 127 : 1023;
  1603. else if (!is_sprite)
  1604. /* ILK/SNB primary plane watermarks */
  1605. max = level == 0 ? 127 : 511;
  1606. else
  1607. /* ILK/SNB sprite plane watermarks */
  1608. max = level == 0 ? 63 : 255;
  1609. return min(fifo_size, max);
  1610. }
  1611. /* Calculate the maximum cursor plane watermark */
  1612. static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
  1613. int level,
  1614. const struct intel_wm_config *config)
  1615. {
  1616. /* HSW LP1+ watermarks w/ multiple pipes */
  1617. if (level > 0 && config->num_pipes_active > 1)
  1618. return 64;
  1619. /* otherwise just report max that registers can hold */
  1620. if (INTEL_INFO(dev)->gen >= 7)
  1621. return level == 0 ? 63 : 255;
  1622. else
  1623. return level == 0 ? 31 : 63;
  1624. }
  1625. /* Calculate the maximum FBC watermark */
  1626. static unsigned int ilk_fbc_wm_max(const struct drm_device *dev)
  1627. {
  1628. /* max that registers can hold */
  1629. if (INTEL_INFO(dev)->gen >= 8)
  1630. return 31;
  1631. else
  1632. return 15;
  1633. }
  1634. static void ilk_compute_wm_maximums(const struct drm_device *dev,
  1635. int level,
  1636. const struct intel_wm_config *config,
  1637. enum intel_ddb_partitioning ddb_partitioning,
  1638. struct ilk_wm_maximums *max)
  1639. {
  1640. max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
  1641. max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
  1642. max->cur = ilk_cursor_wm_max(dev, level, config);
  1643. max->fbc = ilk_fbc_wm_max(dev);
  1644. }
  1645. static bool ilk_validate_wm_level(int level,
  1646. const struct ilk_wm_maximums *max,
  1647. struct intel_wm_level *result)
  1648. {
  1649. bool ret;
  1650. /* already determined to be invalid? */
  1651. if (!result->enable)
  1652. return false;
  1653. result->enable = result->pri_val <= max->pri &&
  1654. result->spr_val <= max->spr &&
  1655. result->cur_val <= max->cur;
  1656. ret = result->enable;
  1657. /*
  1658. * HACK until we can pre-compute everything,
  1659. * and thus fail gracefully if LP0 watermarks
  1660. * are exceeded...
  1661. */
  1662. if (level == 0 && !result->enable) {
  1663. if (result->pri_val > max->pri)
  1664. DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
  1665. level, result->pri_val, max->pri);
  1666. if (result->spr_val > max->spr)
  1667. DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
  1668. level, result->spr_val, max->spr);
  1669. if (result->cur_val > max->cur)
  1670. DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
  1671. level, result->cur_val, max->cur);
  1672. result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
  1673. result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
  1674. result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
  1675. result->enable = true;
  1676. }
  1677. return ret;
  1678. }
  1679. static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
  1680. int level,
  1681. const struct ilk_pipe_wm_parameters *p,
  1682. struct intel_wm_level *result)
  1683. {
  1684. uint16_t pri_latency = dev_priv->wm.pri_latency[level];
  1685. uint16_t spr_latency = dev_priv->wm.spr_latency[level];
  1686. uint16_t cur_latency = dev_priv->wm.cur_latency[level];
  1687. /* WM1+ latency values stored in 0.5us units */
  1688. if (level > 0) {
  1689. pri_latency *= 5;
  1690. spr_latency *= 5;
  1691. cur_latency *= 5;
  1692. }
  1693. result->pri_val = ilk_compute_pri_wm(p, pri_latency, level);
  1694. result->spr_val = ilk_compute_spr_wm(p, spr_latency);
  1695. result->cur_val = ilk_compute_cur_wm(p, cur_latency);
  1696. result->fbc_val = ilk_compute_fbc_wm(p, result->pri_val);
  1697. result->enable = true;
  1698. }
  1699. static uint32_t
  1700. hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
  1701. {
  1702. struct drm_i915_private *dev_priv = dev->dev_private;
  1703. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1704. struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
  1705. u32 linetime, ips_linetime;
  1706. if (!intel_crtc_active(crtc))
  1707. return 0;
  1708. /* The WM are computed with base on how long it takes to fill a single
  1709. * row at the given clock rate, multiplied by 8.
  1710. * */
  1711. linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
  1712. mode->crtc_clock);
  1713. ips_linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
  1714. intel_ddi_get_cdclk_freq(dev_priv));
  1715. return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
  1716. PIPE_WM_LINETIME_TIME(linetime);
  1717. }
  1718. static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[5])
  1719. {
  1720. struct drm_i915_private *dev_priv = dev->dev_private;
  1721. if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
  1722. uint64_t sskpd = I915_READ64(MCH_SSKPD);
  1723. wm[0] = (sskpd >> 56) & 0xFF;
  1724. if (wm[0] == 0)
  1725. wm[0] = sskpd & 0xF;
  1726. wm[1] = (sskpd >> 4) & 0xFF;
  1727. wm[2] = (sskpd >> 12) & 0xFF;
  1728. wm[3] = (sskpd >> 20) & 0x1FF;
  1729. wm[4] = (sskpd >> 32) & 0x1FF;
  1730. } else if (INTEL_INFO(dev)->gen >= 6) {
  1731. uint32_t sskpd = I915_READ(MCH_SSKPD);
  1732. wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
  1733. wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
  1734. wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
  1735. wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
  1736. } else if (INTEL_INFO(dev)->gen >= 5) {
  1737. uint32_t mltr = I915_READ(MLTR_ILK);
  1738. /* ILK primary LP0 latency is 700 ns */
  1739. wm[0] = 7;
  1740. wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
  1741. wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
  1742. }
  1743. }
  1744. static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
  1745. {
  1746. /* ILK sprite LP0 latency is 1300 ns */
  1747. if (INTEL_INFO(dev)->gen == 5)
  1748. wm[0] = 13;
  1749. }
  1750. static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
  1751. {
  1752. /* ILK cursor LP0 latency is 1300 ns */
  1753. if (INTEL_INFO(dev)->gen == 5)
  1754. wm[0] = 13;
  1755. /* WaDoubleCursorLP3Latency:ivb */
  1756. if (IS_IVYBRIDGE(dev))
  1757. wm[3] *= 2;
  1758. }
  1759. static int ilk_wm_max_level(const struct drm_device *dev)
  1760. {
  1761. /* how many WM levels are we expecting */
  1762. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  1763. return 4;
  1764. else if (INTEL_INFO(dev)->gen >= 6)
  1765. return 3;
  1766. else
  1767. return 2;
  1768. }
  1769. static void intel_print_wm_latency(struct drm_device *dev,
  1770. const char *name,
  1771. const uint16_t wm[5])
  1772. {
  1773. int level, max_level = ilk_wm_max_level(dev);
  1774. for (level = 0; level <= max_level; level++) {
  1775. unsigned int latency = wm[level];
  1776. if (latency == 0) {
  1777. DRM_ERROR("%s WM%d latency not provided\n",
  1778. name, level);
  1779. continue;
  1780. }
  1781. /* WM1+ latency values in 0.5us units */
  1782. if (level > 0)
  1783. latency *= 5;
  1784. DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
  1785. name, level, wm[level],
  1786. latency / 10, latency % 10);
  1787. }
  1788. }
  1789. static void intel_setup_wm_latency(struct drm_device *dev)
  1790. {
  1791. struct drm_i915_private *dev_priv = dev->dev_private;
  1792. intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
  1793. memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
  1794. sizeof(dev_priv->wm.pri_latency));
  1795. memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
  1796. sizeof(dev_priv->wm.pri_latency));
  1797. intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
  1798. intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
  1799. intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
  1800. intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
  1801. intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
  1802. }
  1803. static void ilk_compute_wm_parameters(struct drm_crtc *crtc,
  1804. struct ilk_pipe_wm_parameters *p,
  1805. struct intel_wm_config *config)
  1806. {
  1807. struct drm_device *dev = crtc->dev;
  1808. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1809. enum pipe pipe = intel_crtc->pipe;
  1810. struct drm_plane *plane;
  1811. p->active = intel_crtc_active(crtc);
  1812. if (p->active) {
  1813. p->pipe_htotal = intel_crtc->config.adjusted_mode.crtc_htotal;
  1814. p->pixel_rate = ilk_pipe_pixel_rate(dev, crtc);
  1815. p->pri.bytes_per_pixel = crtc->fb->bits_per_pixel / 8;
  1816. p->cur.bytes_per_pixel = 4;
  1817. p->pri.horiz_pixels = intel_crtc->config.pipe_src_w;
  1818. p->cur.horiz_pixels = 64;
  1819. /* TODO: for now, assume primary and cursor planes are always enabled. */
  1820. p->pri.enabled = true;
  1821. p->cur.enabled = true;
  1822. }
  1823. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
  1824. config->num_pipes_active += intel_crtc_active(crtc);
  1825. list_for_each_entry(plane, &dev->mode_config.plane_list, head) {
  1826. struct intel_plane *intel_plane = to_intel_plane(plane);
  1827. if (intel_plane->pipe == pipe)
  1828. p->spr = intel_plane->wm;
  1829. config->sprites_enabled |= intel_plane->wm.enabled;
  1830. config->sprites_scaled |= intel_plane->wm.scaled;
  1831. }
  1832. }
  1833. /* Compute new watermarks for the pipe */
  1834. static bool intel_compute_pipe_wm(struct drm_crtc *crtc,
  1835. const struct ilk_pipe_wm_parameters *params,
  1836. struct intel_pipe_wm *pipe_wm)
  1837. {
  1838. struct drm_device *dev = crtc->dev;
  1839. const struct drm_i915_private *dev_priv = dev->dev_private;
  1840. int level, max_level = ilk_wm_max_level(dev);
  1841. /* LP0 watermark maximums depend on this pipe alone */
  1842. struct intel_wm_config config = {
  1843. .num_pipes_active = 1,
  1844. .sprites_enabled = params->spr.enabled,
  1845. .sprites_scaled = params->spr.scaled,
  1846. };
  1847. struct ilk_wm_maximums max;
  1848. /* LP0 watermarks always use 1/2 DDB partitioning */
  1849. ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
  1850. /* ILK/SNB: LP2+ watermarks only w/o sprites */
  1851. if (INTEL_INFO(dev)->gen <= 6 && params->spr.enabled)
  1852. max_level = 1;
  1853. /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
  1854. if (params->spr.scaled)
  1855. max_level = 0;
  1856. for (level = 0; level <= max_level; level++)
  1857. ilk_compute_wm_level(dev_priv, level, params,
  1858. &pipe_wm->wm[level]);
  1859. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  1860. pipe_wm->linetime = hsw_compute_linetime_wm(dev, crtc);
  1861. /* At least LP0 must be valid */
  1862. return ilk_validate_wm_level(0, &max, &pipe_wm->wm[0]);
  1863. }
  1864. /*
  1865. * Merge the watermarks from all active pipes for a specific level.
  1866. */
  1867. static void ilk_merge_wm_level(struct drm_device *dev,
  1868. int level,
  1869. struct intel_wm_level *ret_wm)
  1870. {
  1871. const struct intel_crtc *intel_crtc;
  1872. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head) {
  1873. const struct intel_wm_level *wm =
  1874. &intel_crtc->wm.active.wm[level];
  1875. if (!wm->enable)
  1876. return;
  1877. ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
  1878. ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
  1879. ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
  1880. ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
  1881. }
  1882. ret_wm->enable = true;
  1883. }
  1884. /*
  1885. * Merge all low power watermarks for all active pipes.
  1886. */
  1887. static void ilk_wm_merge(struct drm_device *dev,
  1888. const struct intel_wm_config *config,
  1889. const struct ilk_wm_maximums *max,
  1890. struct intel_pipe_wm *merged)
  1891. {
  1892. int level, max_level = ilk_wm_max_level(dev);
  1893. /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
  1894. if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
  1895. config->num_pipes_active > 1)
  1896. return;
  1897. /* ILK: FBC WM must be disabled always */
  1898. merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
  1899. /* merge each WM1+ level */
  1900. for (level = 1; level <= max_level; level++) {
  1901. struct intel_wm_level *wm = &merged->wm[level];
  1902. ilk_merge_wm_level(dev, level, wm);
  1903. if (!ilk_validate_wm_level(level, max, wm))
  1904. break;
  1905. /*
  1906. * The spec says it is preferred to disable
  1907. * FBC WMs instead of disabling a WM level.
  1908. */
  1909. if (wm->fbc_val > max->fbc) {
  1910. merged->fbc_wm_enabled = false;
  1911. wm->fbc_val = 0;
  1912. }
  1913. }
  1914. /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
  1915. /*
  1916. * FIXME this is racy. FBC might get enabled later.
  1917. * What we should check here is whether FBC can be
  1918. * enabled sometime later.
  1919. */
  1920. if (IS_GEN5(dev) && !merged->fbc_wm_enabled && intel_fbc_enabled(dev)) {
  1921. for (level = 2; level <= max_level; level++) {
  1922. struct intel_wm_level *wm = &merged->wm[level];
  1923. wm->enable = false;
  1924. }
  1925. }
  1926. }
  1927. static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
  1928. {
  1929. /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
  1930. return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
  1931. }
  1932. /* The value we need to program into the WM_LPx latency field */
  1933. static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
  1934. {
  1935. struct drm_i915_private *dev_priv = dev->dev_private;
  1936. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  1937. return 2 * level;
  1938. else
  1939. return dev_priv->wm.pri_latency[level];
  1940. }
  1941. static void ilk_compute_wm_results(struct drm_device *dev,
  1942. const struct intel_pipe_wm *merged,
  1943. enum intel_ddb_partitioning partitioning,
  1944. struct ilk_wm_values *results)
  1945. {
  1946. struct intel_crtc *intel_crtc;
  1947. int level, wm_lp;
  1948. results->enable_fbc_wm = merged->fbc_wm_enabled;
  1949. results->partitioning = partitioning;
  1950. /* LP1+ register values */
  1951. for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
  1952. const struct intel_wm_level *r;
  1953. level = ilk_wm_lp_to_level(wm_lp, merged);
  1954. r = &merged->wm[level];
  1955. if (!r->enable)
  1956. break;
  1957. results->wm_lp[wm_lp - 1] = WM3_LP_EN |
  1958. (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
  1959. (r->pri_val << WM1_LP_SR_SHIFT) |
  1960. r->cur_val;
  1961. if (INTEL_INFO(dev)->gen >= 8)
  1962. results->wm_lp[wm_lp - 1] |=
  1963. r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
  1964. else
  1965. results->wm_lp[wm_lp - 1] |=
  1966. r->fbc_val << WM1_LP_FBC_SHIFT;
  1967. if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
  1968. WARN_ON(wm_lp != 1);
  1969. results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
  1970. } else
  1971. results->wm_lp_spr[wm_lp - 1] = r->spr_val;
  1972. }
  1973. /* LP0 register values */
  1974. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head) {
  1975. enum pipe pipe = intel_crtc->pipe;
  1976. const struct intel_wm_level *r =
  1977. &intel_crtc->wm.active.wm[0];
  1978. if (WARN_ON(!r->enable))
  1979. continue;
  1980. results->wm_linetime[pipe] = intel_crtc->wm.active.linetime;
  1981. results->wm_pipe[pipe] =
  1982. (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
  1983. (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
  1984. r->cur_val;
  1985. }
  1986. }
  1987. /* Find the result with the highest level enabled. Check for enable_fbc_wm in
  1988. * case both are at the same level. Prefer r1 in case they're the same. */
  1989. static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
  1990. struct intel_pipe_wm *r1,
  1991. struct intel_pipe_wm *r2)
  1992. {
  1993. int level, max_level = ilk_wm_max_level(dev);
  1994. int level1 = 0, level2 = 0;
  1995. for (level = 1; level <= max_level; level++) {
  1996. if (r1->wm[level].enable)
  1997. level1 = level;
  1998. if (r2->wm[level].enable)
  1999. level2 = level;
  2000. }
  2001. if (level1 == level2) {
  2002. if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
  2003. return r2;
  2004. else
  2005. return r1;
  2006. } else if (level1 > level2) {
  2007. return r1;
  2008. } else {
  2009. return r2;
  2010. }
  2011. }
  2012. /* dirty bits used to track which watermarks need changes */
  2013. #define WM_DIRTY_PIPE(pipe) (1 << (pipe))
  2014. #define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
  2015. #define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
  2016. #define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
  2017. #define WM_DIRTY_FBC (1 << 24)
  2018. #define WM_DIRTY_DDB (1 << 25)
  2019. static unsigned int ilk_compute_wm_dirty(struct drm_device *dev,
  2020. const struct ilk_wm_values *old,
  2021. const struct ilk_wm_values *new)
  2022. {
  2023. unsigned int dirty = 0;
  2024. enum pipe pipe;
  2025. int wm_lp;
  2026. for_each_pipe(pipe) {
  2027. if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
  2028. dirty |= WM_DIRTY_LINETIME(pipe);
  2029. /* Must disable LP1+ watermarks too */
  2030. dirty |= WM_DIRTY_LP_ALL;
  2031. }
  2032. if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
  2033. dirty |= WM_DIRTY_PIPE(pipe);
  2034. /* Must disable LP1+ watermarks too */
  2035. dirty |= WM_DIRTY_LP_ALL;
  2036. }
  2037. }
  2038. if (old->enable_fbc_wm != new->enable_fbc_wm) {
  2039. dirty |= WM_DIRTY_FBC;
  2040. /* Must disable LP1+ watermarks too */
  2041. dirty |= WM_DIRTY_LP_ALL;
  2042. }
  2043. if (old->partitioning != new->partitioning) {
  2044. dirty |= WM_DIRTY_DDB;
  2045. /* Must disable LP1+ watermarks too */
  2046. dirty |= WM_DIRTY_LP_ALL;
  2047. }
  2048. /* LP1+ watermarks already deemed dirty, no need to continue */
  2049. if (dirty & WM_DIRTY_LP_ALL)
  2050. return dirty;
  2051. /* Find the lowest numbered LP1+ watermark in need of an update... */
  2052. for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
  2053. if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
  2054. old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
  2055. break;
  2056. }
  2057. /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
  2058. for (; wm_lp <= 3; wm_lp++)
  2059. dirty |= WM_DIRTY_LP(wm_lp);
  2060. return dirty;
  2061. }
  2062. static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
  2063. unsigned int dirty)
  2064. {
  2065. struct ilk_wm_values *previous = &dev_priv->wm.hw;
  2066. bool changed = false;
  2067. if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
  2068. previous->wm_lp[2] &= ~WM1_LP_SR_EN;
  2069. I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
  2070. changed = true;
  2071. }
  2072. if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
  2073. previous->wm_lp[1] &= ~WM1_LP_SR_EN;
  2074. I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
  2075. changed = true;
  2076. }
  2077. if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
  2078. previous->wm_lp[0] &= ~WM1_LP_SR_EN;
  2079. I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
  2080. changed = true;
  2081. }
  2082. /*
  2083. * Don't touch WM1S_LP_EN here.
  2084. * Doing so could cause underruns.
  2085. */
  2086. return changed;
  2087. }
  2088. /*
  2089. * The spec says we shouldn't write when we don't need, because every write
  2090. * causes WMs to be re-evaluated, expending some power.
  2091. */
  2092. static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
  2093. struct ilk_wm_values *results)
  2094. {
  2095. struct drm_device *dev = dev_priv->dev;
  2096. struct ilk_wm_values *previous = &dev_priv->wm.hw;
  2097. unsigned int dirty;
  2098. uint32_t val;
  2099. dirty = ilk_compute_wm_dirty(dev, previous, results);
  2100. if (!dirty)
  2101. return;
  2102. _ilk_disable_lp_wm(dev_priv, dirty);
  2103. if (dirty & WM_DIRTY_PIPE(PIPE_A))
  2104. I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
  2105. if (dirty & WM_DIRTY_PIPE(PIPE_B))
  2106. I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
  2107. if (dirty & WM_DIRTY_PIPE(PIPE_C))
  2108. I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
  2109. if (dirty & WM_DIRTY_LINETIME(PIPE_A))
  2110. I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
  2111. if (dirty & WM_DIRTY_LINETIME(PIPE_B))
  2112. I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
  2113. if (dirty & WM_DIRTY_LINETIME(PIPE_C))
  2114. I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
  2115. if (dirty & WM_DIRTY_DDB) {
  2116. if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
  2117. val = I915_READ(WM_MISC);
  2118. if (results->partitioning == INTEL_DDB_PART_1_2)
  2119. val &= ~WM_MISC_DATA_PARTITION_5_6;
  2120. else
  2121. val |= WM_MISC_DATA_PARTITION_5_6;
  2122. I915_WRITE(WM_MISC, val);
  2123. } else {
  2124. val = I915_READ(DISP_ARB_CTL2);
  2125. if (results->partitioning == INTEL_DDB_PART_1_2)
  2126. val &= ~DISP_DATA_PARTITION_5_6;
  2127. else
  2128. val |= DISP_DATA_PARTITION_5_6;
  2129. I915_WRITE(DISP_ARB_CTL2, val);
  2130. }
  2131. }
  2132. if (dirty & WM_DIRTY_FBC) {
  2133. val = I915_READ(DISP_ARB_CTL);
  2134. if (results->enable_fbc_wm)
  2135. val &= ~DISP_FBC_WM_DIS;
  2136. else
  2137. val |= DISP_FBC_WM_DIS;
  2138. I915_WRITE(DISP_ARB_CTL, val);
  2139. }
  2140. if (dirty & WM_DIRTY_LP(1) &&
  2141. previous->wm_lp_spr[0] != results->wm_lp_spr[0])
  2142. I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
  2143. if (INTEL_INFO(dev)->gen >= 7) {
  2144. if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
  2145. I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
  2146. if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
  2147. I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
  2148. }
  2149. if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
  2150. I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
  2151. if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
  2152. I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
  2153. if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
  2154. I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
  2155. dev_priv->wm.hw = *results;
  2156. }
  2157. static bool ilk_disable_lp_wm(struct drm_device *dev)
  2158. {
  2159. struct drm_i915_private *dev_priv = dev->dev_private;
  2160. return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
  2161. }
  2162. static void ilk_update_wm(struct drm_crtc *crtc)
  2163. {
  2164. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2165. struct drm_device *dev = crtc->dev;
  2166. struct drm_i915_private *dev_priv = dev->dev_private;
  2167. struct ilk_wm_maximums max;
  2168. struct ilk_pipe_wm_parameters params = {};
  2169. struct ilk_wm_values results = {};
  2170. enum intel_ddb_partitioning partitioning;
  2171. struct intel_pipe_wm pipe_wm = {};
  2172. struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
  2173. struct intel_wm_config config = {};
  2174. ilk_compute_wm_parameters(crtc, &params, &config);
  2175. intel_compute_pipe_wm(crtc, &params, &pipe_wm);
  2176. if (!memcmp(&intel_crtc->wm.active, &pipe_wm, sizeof(pipe_wm)))
  2177. return;
  2178. intel_crtc->wm.active = pipe_wm;
  2179. ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
  2180. ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
  2181. /* 5/6 split only in single pipe config on IVB+ */
  2182. if (INTEL_INFO(dev)->gen >= 7 &&
  2183. config.num_pipes_active == 1 && config.sprites_enabled) {
  2184. ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
  2185. ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
  2186. best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
  2187. } else {
  2188. best_lp_wm = &lp_wm_1_2;
  2189. }
  2190. partitioning = (best_lp_wm == &lp_wm_1_2) ?
  2191. INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
  2192. ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
  2193. ilk_write_wm_values(dev_priv, &results);
  2194. }
  2195. static void ilk_update_sprite_wm(struct drm_plane *plane,
  2196. struct drm_crtc *crtc,
  2197. uint32_t sprite_width, int pixel_size,
  2198. bool enabled, bool scaled)
  2199. {
  2200. struct drm_device *dev = plane->dev;
  2201. struct intel_plane *intel_plane = to_intel_plane(plane);
  2202. intel_plane->wm.enabled = enabled;
  2203. intel_plane->wm.scaled = scaled;
  2204. intel_plane->wm.horiz_pixels = sprite_width;
  2205. intel_plane->wm.bytes_per_pixel = pixel_size;
  2206. /*
  2207. * IVB workaround: must disable low power watermarks for at least
  2208. * one frame before enabling scaling. LP watermarks can be re-enabled
  2209. * when scaling is disabled.
  2210. *
  2211. * WaCxSRDisabledForSpriteScaling:ivb
  2212. */
  2213. if (IS_IVYBRIDGE(dev) && scaled && ilk_disable_lp_wm(dev))
  2214. intel_wait_for_vblank(dev, intel_plane->pipe);
  2215. ilk_update_wm(crtc);
  2216. }
  2217. static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
  2218. {
  2219. struct drm_device *dev = crtc->dev;
  2220. struct drm_i915_private *dev_priv = dev->dev_private;
  2221. struct ilk_wm_values *hw = &dev_priv->wm.hw;
  2222. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2223. struct intel_pipe_wm *active = &intel_crtc->wm.active;
  2224. enum pipe pipe = intel_crtc->pipe;
  2225. static const unsigned int wm0_pipe_reg[] = {
  2226. [PIPE_A] = WM0_PIPEA_ILK,
  2227. [PIPE_B] = WM0_PIPEB_ILK,
  2228. [PIPE_C] = WM0_PIPEC_IVB,
  2229. };
  2230. hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
  2231. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  2232. hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
  2233. if (intel_crtc_active(crtc)) {
  2234. u32 tmp = hw->wm_pipe[pipe];
  2235. /*
  2236. * For active pipes LP0 watermark is marked as
  2237. * enabled, and LP1+ watermaks as disabled since
  2238. * we can't really reverse compute them in case
  2239. * multiple pipes are active.
  2240. */
  2241. active->wm[0].enable = true;
  2242. active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
  2243. active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
  2244. active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
  2245. active->linetime = hw->wm_linetime[pipe];
  2246. } else {
  2247. int level, max_level = ilk_wm_max_level(dev);
  2248. /*
  2249. * For inactive pipes, all watermark levels
  2250. * should be marked as enabled but zeroed,
  2251. * which is what we'd compute them to.
  2252. */
  2253. for (level = 0; level <= max_level; level++)
  2254. active->wm[level].enable = true;
  2255. }
  2256. }
  2257. void ilk_wm_get_hw_state(struct drm_device *dev)
  2258. {
  2259. struct drm_i915_private *dev_priv = dev->dev_private;
  2260. struct ilk_wm_values *hw = &dev_priv->wm.hw;
  2261. struct drm_crtc *crtc;
  2262. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
  2263. ilk_pipe_wm_get_hw_state(crtc);
  2264. hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
  2265. hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
  2266. hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
  2267. hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
  2268. hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
  2269. hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
  2270. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  2271. hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
  2272. INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
  2273. else if (IS_IVYBRIDGE(dev))
  2274. hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
  2275. INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
  2276. hw->enable_fbc_wm =
  2277. !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
  2278. }
  2279. /**
  2280. * intel_update_watermarks - update FIFO watermark values based on current modes
  2281. *
  2282. * Calculate watermark values for the various WM regs based on current mode
  2283. * and plane configuration.
  2284. *
  2285. * There are several cases to deal with here:
  2286. * - normal (i.e. non-self-refresh)
  2287. * - self-refresh (SR) mode
  2288. * - lines are large relative to FIFO size (buffer can hold up to 2)
  2289. * - lines are small relative to FIFO size (buffer can hold more than 2
  2290. * lines), so need to account for TLB latency
  2291. *
  2292. * The normal calculation is:
  2293. * watermark = dotclock * bytes per pixel * latency
  2294. * where latency is platform & configuration dependent (we assume pessimal
  2295. * values here).
  2296. *
  2297. * The SR calculation is:
  2298. * watermark = (trunc(latency/line time)+1) * surface width *
  2299. * bytes per pixel
  2300. * where
  2301. * line time = htotal / dotclock
  2302. * surface width = hdisplay for normal plane and 64 for cursor
  2303. * and latency is assumed to be high, as above.
  2304. *
  2305. * The final value programmed to the register should always be rounded up,
  2306. * and include an extra 2 entries to account for clock crossings.
  2307. *
  2308. * We don't use the sprite, so we can ignore that. And on Crestline we have
  2309. * to set the non-SR watermarks to 8.
  2310. */
  2311. void intel_update_watermarks(struct drm_crtc *crtc)
  2312. {
  2313. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  2314. if (dev_priv->display.update_wm)
  2315. dev_priv->display.update_wm(crtc);
  2316. }
  2317. void intel_update_sprite_watermarks(struct drm_plane *plane,
  2318. struct drm_crtc *crtc,
  2319. uint32_t sprite_width, int pixel_size,
  2320. bool enabled, bool scaled)
  2321. {
  2322. struct drm_i915_private *dev_priv = plane->dev->dev_private;
  2323. if (dev_priv->display.update_sprite_wm)
  2324. dev_priv->display.update_sprite_wm(plane, crtc, sprite_width,
  2325. pixel_size, enabled, scaled);
  2326. }
  2327. static struct drm_i915_gem_object *
  2328. intel_alloc_context_page(struct drm_device *dev)
  2329. {
  2330. struct drm_i915_gem_object *ctx;
  2331. int ret;
  2332. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  2333. ctx = i915_gem_alloc_object(dev, 4096);
  2334. if (!ctx) {
  2335. DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
  2336. return NULL;
  2337. }
  2338. ret = i915_gem_obj_ggtt_pin(ctx, 4096, true, false);
  2339. if (ret) {
  2340. DRM_ERROR("failed to pin power context: %d\n", ret);
  2341. goto err_unref;
  2342. }
  2343. ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
  2344. if (ret) {
  2345. DRM_ERROR("failed to set-domain on power context: %d\n", ret);
  2346. goto err_unpin;
  2347. }
  2348. return ctx;
  2349. err_unpin:
  2350. i915_gem_object_ggtt_unpin(ctx);
  2351. err_unref:
  2352. drm_gem_object_unreference(&ctx->base);
  2353. return NULL;
  2354. }
  2355. /**
  2356. * Lock protecting IPS related data structures
  2357. */
  2358. DEFINE_SPINLOCK(mchdev_lock);
  2359. /* Global for IPS driver to get at the current i915 device. Protected by
  2360. * mchdev_lock. */
  2361. static struct drm_i915_private *i915_mch_dev;
  2362. bool ironlake_set_drps(struct drm_device *dev, u8 val)
  2363. {
  2364. struct drm_i915_private *dev_priv = dev->dev_private;
  2365. u16 rgvswctl;
  2366. assert_spin_locked(&mchdev_lock);
  2367. rgvswctl = I915_READ16(MEMSWCTL);
  2368. if (rgvswctl & MEMCTL_CMD_STS) {
  2369. DRM_DEBUG("gpu busy, RCS change rejected\n");
  2370. return false; /* still busy with another command */
  2371. }
  2372. rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
  2373. (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
  2374. I915_WRITE16(MEMSWCTL, rgvswctl);
  2375. POSTING_READ16(MEMSWCTL);
  2376. rgvswctl |= MEMCTL_CMD_STS;
  2377. I915_WRITE16(MEMSWCTL, rgvswctl);
  2378. return true;
  2379. }
  2380. static void ironlake_enable_drps(struct drm_device *dev)
  2381. {
  2382. struct drm_i915_private *dev_priv = dev->dev_private;
  2383. u32 rgvmodectl = I915_READ(MEMMODECTL);
  2384. u8 fmax, fmin, fstart, vstart;
  2385. spin_lock_irq(&mchdev_lock);
  2386. /* Enable temp reporting */
  2387. I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
  2388. I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
  2389. /* 100ms RC evaluation intervals */
  2390. I915_WRITE(RCUPEI, 100000);
  2391. I915_WRITE(RCDNEI, 100000);
  2392. /* Set max/min thresholds to 90ms and 80ms respectively */
  2393. I915_WRITE(RCBMAXAVG, 90000);
  2394. I915_WRITE(RCBMINAVG, 80000);
  2395. I915_WRITE(MEMIHYST, 1);
  2396. /* Set up min, max, and cur for interrupt handling */
  2397. fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
  2398. fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
  2399. fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
  2400. MEMMODE_FSTART_SHIFT;
  2401. vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
  2402. PXVFREQ_PX_SHIFT;
  2403. dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
  2404. dev_priv->ips.fstart = fstart;
  2405. dev_priv->ips.max_delay = fstart;
  2406. dev_priv->ips.min_delay = fmin;
  2407. dev_priv->ips.cur_delay = fstart;
  2408. DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
  2409. fmax, fmin, fstart);
  2410. I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
  2411. /*
  2412. * Interrupts will be enabled in ironlake_irq_postinstall
  2413. */
  2414. I915_WRITE(VIDSTART, vstart);
  2415. POSTING_READ(VIDSTART);
  2416. rgvmodectl |= MEMMODE_SWMODE_EN;
  2417. I915_WRITE(MEMMODECTL, rgvmodectl);
  2418. if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
  2419. DRM_ERROR("stuck trying to change perf mode\n");
  2420. mdelay(1);
  2421. ironlake_set_drps(dev, fstart);
  2422. dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
  2423. I915_READ(0x112e0);
  2424. dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
  2425. dev_priv->ips.last_count2 = I915_READ(0x112f4);
  2426. getrawmonotonic(&dev_priv->ips.last_time2);
  2427. spin_unlock_irq(&mchdev_lock);
  2428. }
  2429. static void ironlake_disable_drps(struct drm_device *dev)
  2430. {
  2431. struct drm_i915_private *dev_priv = dev->dev_private;
  2432. u16 rgvswctl;
  2433. spin_lock_irq(&mchdev_lock);
  2434. rgvswctl = I915_READ16(MEMSWCTL);
  2435. /* Ack interrupts, disable EFC interrupt */
  2436. I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
  2437. I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
  2438. I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
  2439. I915_WRITE(DEIIR, DE_PCU_EVENT);
  2440. I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
  2441. /* Go back to the starting frequency */
  2442. ironlake_set_drps(dev, dev_priv->ips.fstart);
  2443. mdelay(1);
  2444. rgvswctl |= MEMCTL_CMD_STS;
  2445. I915_WRITE(MEMSWCTL, rgvswctl);
  2446. mdelay(1);
  2447. spin_unlock_irq(&mchdev_lock);
  2448. }
  2449. /* There's a funny hw issue where the hw returns all 0 when reading from
  2450. * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
  2451. * ourselves, instead of doing a rmw cycle (which might result in us clearing
  2452. * all limits and the gpu stuck at whatever frequency it is at atm).
  2453. */
  2454. static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 val)
  2455. {
  2456. u32 limits;
  2457. /* Only set the down limit when we've reached the lowest level to avoid
  2458. * getting more interrupts, otherwise leave this clear. This prevents a
  2459. * race in the hw when coming out of rc6: There's a tiny window where
  2460. * the hw runs at the minimal clock before selecting the desired
  2461. * frequency, if the down threshold expires in that window we will not
  2462. * receive a down interrupt. */
  2463. limits = dev_priv->rps.max_delay << 24;
  2464. if (val <= dev_priv->rps.min_delay)
  2465. limits |= dev_priv->rps.min_delay << 16;
  2466. return limits;
  2467. }
  2468. static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
  2469. {
  2470. int new_power;
  2471. new_power = dev_priv->rps.power;
  2472. switch (dev_priv->rps.power) {
  2473. case LOW_POWER:
  2474. if (val > dev_priv->rps.rpe_delay + 1 && val > dev_priv->rps.cur_delay)
  2475. new_power = BETWEEN;
  2476. break;
  2477. case BETWEEN:
  2478. if (val <= dev_priv->rps.rpe_delay && val < dev_priv->rps.cur_delay)
  2479. new_power = LOW_POWER;
  2480. else if (val >= dev_priv->rps.rp0_delay && val > dev_priv->rps.cur_delay)
  2481. new_power = HIGH_POWER;
  2482. break;
  2483. case HIGH_POWER:
  2484. if (val < (dev_priv->rps.rp1_delay + dev_priv->rps.rp0_delay) >> 1 && val < dev_priv->rps.cur_delay)
  2485. new_power = BETWEEN;
  2486. break;
  2487. }
  2488. /* Max/min bins are special */
  2489. if (val == dev_priv->rps.min_delay)
  2490. new_power = LOW_POWER;
  2491. if (val == dev_priv->rps.max_delay)
  2492. new_power = HIGH_POWER;
  2493. if (new_power == dev_priv->rps.power)
  2494. return;
  2495. /* Note the units here are not exactly 1us, but 1280ns. */
  2496. switch (new_power) {
  2497. case LOW_POWER:
  2498. /* Upclock if more than 95% busy over 16ms */
  2499. I915_WRITE(GEN6_RP_UP_EI, 12500);
  2500. I915_WRITE(GEN6_RP_UP_THRESHOLD, 11800);
  2501. /* Downclock if less than 85% busy over 32ms */
  2502. I915_WRITE(GEN6_RP_DOWN_EI, 25000);
  2503. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 21250);
  2504. I915_WRITE(GEN6_RP_CONTROL,
  2505. GEN6_RP_MEDIA_TURBO |
  2506. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2507. GEN6_RP_MEDIA_IS_GFX |
  2508. GEN6_RP_ENABLE |
  2509. GEN6_RP_UP_BUSY_AVG |
  2510. GEN6_RP_DOWN_IDLE_AVG);
  2511. break;
  2512. case BETWEEN:
  2513. /* Upclock if more than 90% busy over 13ms */
  2514. I915_WRITE(GEN6_RP_UP_EI, 10250);
  2515. I915_WRITE(GEN6_RP_UP_THRESHOLD, 9225);
  2516. /* Downclock if less than 75% busy over 32ms */
  2517. I915_WRITE(GEN6_RP_DOWN_EI, 25000);
  2518. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 18750);
  2519. I915_WRITE(GEN6_RP_CONTROL,
  2520. GEN6_RP_MEDIA_TURBO |
  2521. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2522. GEN6_RP_MEDIA_IS_GFX |
  2523. GEN6_RP_ENABLE |
  2524. GEN6_RP_UP_BUSY_AVG |
  2525. GEN6_RP_DOWN_IDLE_AVG);
  2526. break;
  2527. case HIGH_POWER:
  2528. /* Upclock if more than 85% busy over 10ms */
  2529. I915_WRITE(GEN6_RP_UP_EI, 8000);
  2530. I915_WRITE(GEN6_RP_UP_THRESHOLD, 6800);
  2531. /* Downclock if less than 60% busy over 32ms */
  2532. I915_WRITE(GEN6_RP_DOWN_EI, 25000);
  2533. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 15000);
  2534. I915_WRITE(GEN6_RP_CONTROL,
  2535. GEN6_RP_MEDIA_TURBO |
  2536. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2537. GEN6_RP_MEDIA_IS_GFX |
  2538. GEN6_RP_ENABLE |
  2539. GEN6_RP_UP_BUSY_AVG |
  2540. GEN6_RP_DOWN_IDLE_AVG);
  2541. break;
  2542. }
  2543. dev_priv->rps.power = new_power;
  2544. dev_priv->rps.last_adj = 0;
  2545. }
  2546. void gen6_set_rps(struct drm_device *dev, u8 val)
  2547. {
  2548. struct drm_i915_private *dev_priv = dev->dev_private;
  2549. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2550. WARN_ON(val > dev_priv->rps.max_delay);
  2551. WARN_ON(val < dev_priv->rps.min_delay);
  2552. if (val == dev_priv->rps.cur_delay)
  2553. return;
  2554. gen6_set_rps_thresholds(dev_priv, val);
  2555. if (IS_HASWELL(dev))
  2556. I915_WRITE(GEN6_RPNSWREQ,
  2557. HSW_FREQUENCY(val));
  2558. else
  2559. I915_WRITE(GEN6_RPNSWREQ,
  2560. GEN6_FREQUENCY(val) |
  2561. GEN6_OFFSET(0) |
  2562. GEN6_AGGRESSIVE_TURBO);
  2563. /* Make sure we continue to get interrupts
  2564. * until we hit the minimum or maximum frequencies.
  2565. */
  2566. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  2567. gen6_rps_limits(dev_priv, val));
  2568. POSTING_READ(GEN6_RPNSWREQ);
  2569. dev_priv->rps.cur_delay = val;
  2570. trace_intel_gpu_freq_change(val * 50);
  2571. }
  2572. void gen6_rps_idle(struct drm_i915_private *dev_priv)
  2573. {
  2574. struct drm_device *dev = dev_priv->dev;
  2575. mutex_lock(&dev_priv->rps.hw_lock);
  2576. if (dev_priv->rps.enabled) {
  2577. if (IS_VALLEYVIEW(dev))
  2578. valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_delay);
  2579. else
  2580. gen6_set_rps(dev_priv->dev, dev_priv->rps.min_delay);
  2581. dev_priv->rps.last_adj = 0;
  2582. }
  2583. mutex_unlock(&dev_priv->rps.hw_lock);
  2584. }
  2585. void gen6_rps_boost(struct drm_i915_private *dev_priv)
  2586. {
  2587. struct drm_device *dev = dev_priv->dev;
  2588. mutex_lock(&dev_priv->rps.hw_lock);
  2589. if (dev_priv->rps.enabled) {
  2590. if (IS_VALLEYVIEW(dev))
  2591. valleyview_set_rps(dev_priv->dev, dev_priv->rps.max_delay);
  2592. else
  2593. gen6_set_rps(dev_priv->dev, dev_priv->rps.max_delay);
  2594. dev_priv->rps.last_adj = 0;
  2595. }
  2596. mutex_unlock(&dev_priv->rps.hw_lock);
  2597. }
  2598. void valleyview_set_rps(struct drm_device *dev, u8 val)
  2599. {
  2600. struct drm_i915_private *dev_priv = dev->dev_private;
  2601. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2602. WARN_ON(val > dev_priv->rps.max_delay);
  2603. WARN_ON(val < dev_priv->rps.min_delay);
  2604. DRM_DEBUG_DRIVER("GPU freq request from %d MHz (%u) to %d MHz (%u)\n",
  2605. vlv_gpu_freq(dev_priv, dev_priv->rps.cur_delay),
  2606. dev_priv->rps.cur_delay,
  2607. vlv_gpu_freq(dev_priv, val), val);
  2608. if (val == dev_priv->rps.cur_delay)
  2609. return;
  2610. vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
  2611. dev_priv->rps.cur_delay = val;
  2612. trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv, val));
  2613. }
  2614. static void gen6_disable_rps_interrupts(struct drm_device *dev)
  2615. {
  2616. struct drm_i915_private *dev_priv = dev->dev_private;
  2617. I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
  2618. I915_WRITE(GEN6_PMIER, I915_READ(GEN6_PMIER) & ~GEN6_PM_RPS_EVENTS);
  2619. /* Complete PM interrupt masking here doesn't race with the rps work
  2620. * item again unmasking PM interrupts because that is using a different
  2621. * register (PMIMR) to mask PM interrupts. The only risk is in leaving
  2622. * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
  2623. spin_lock_irq(&dev_priv->irq_lock);
  2624. dev_priv->rps.pm_iir = 0;
  2625. spin_unlock_irq(&dev_priv->irq_lock);
  2626. I915_WRITE(GEN6_PMIIR, GEN6_PM_RPS_EVENTS);
  2627. }
  2628. static void gen6_disable_rps(struct drm_device *dev)
  2629. {
  2630. struct drm_i915_private *dev_priv = dev->dev_private;
  2631. I915_WRITE(GEN6_RC_CONTROL, 0);
  2632. I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
  2633. gen6_disable_rps_interrupts(dev);
  2634. }
  2635. static void valleyview_disable_rps(struct drm_device *dev)
  2636. {
  2637. struct drm_i915_private *dev_priv = dev->dev_private;
  2638. I915_WRITE(GEN6_RC_CONTROL, 0);
  2639. gen6_disable_rps_interrupts(dev);
  2640. if (dev_priv->vlv_pctx) {
  2641. drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
  2642. dev_priv->vlv_pctx = NULL;
  2643. }
  2644. }
  2645. static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
  2646. {
  2647. if (IS_GEN6(dev))
  2648. DRM_DEBUG_DRIVER("Sandybridge: deep RC6 disabled\n");
  2649. if (IS_HASWELL(dev))
  2650. DRM_DEBUG_DRIVER("Haswell: only RC6 available\n");
  2651. DRM_INFO("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
  2652. (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
  2653. (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
  2654. (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
  2655. }
  2656. int intel_enable_rc6(const struct drm_device *dev)
  2657. {
  2658. /* No RC6 before Ironlake */
  2659. if (INTEL_INFO(dev)->gen < 5)
  2660. return 0;
  2661. /* Respect the kernel parameter if it is set */
  2662. if (i915.enable_rc6 >= 0)
  2663. return i915.enable_rc6;
  2664. /* Disable RC6 on Ironlake */
  2665. if (INTEL_INFO(dev)->gen == 5)
  2666. return 0;
  2667. if (IS_HASWELL(dev))
  2668. return INTEL_RC6_ENABLE;
  2669. /* snb/ivb have more than one rc6 state. */
  2670. if (INTEL_INFO(dev)->gen == 6)
  2671. return INTEL_RC6_ENABLE;
  2672. return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
  2673. }
  2674. static void gen6_enable_rps_interrupts(struct drm_device *dev)
  2675. {
  2676. struct drm_i915_private *dev_priv = dev->dev_private;
  2677. u32 enabled_intrs;
  2678. spin_lock_irq(&dev_priv->irq_lock);
  2679. WARN_ON(dev_priv->rps.pm_iir);
  2680. snb_enable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
  2681. I915_WRITE(GEN6_PMIIR, GEN6_PM_RPS_EVENTS);
  2682. spin_unlock_irq(&dev_priv->irq_lock);
  2683. /* only unmask PM interrupts we need. Mask all others. */
  2684. enabled_intrs = GEN6_PM_RPS_EVENTS;
  2685. /* IVB and SNB hard hangs on looping batchbuffer
  2686. * if GEN6_PM_UP_EI_EXPIRED is masked.
  2687. */
  2688. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  2689. enabled_intrs |= GEN6_PM_RP_UP_EI_EXPIRED;
  2690. I915_WRITE(GEN6_PMINTRMSK, ~enabled_intrs);
  2691. }
  2692. static void gen8_enable_rps(struct drm_device *dev)
  2693. {
  2694. struct drm_i915_private *dev_priv = dev->dev_private;
  2695. struct intel_ring_buffer *ring;
  2696. uint32_t rc6_mask = 0, rp_state_cap;
  2697. int unused;
  2698. /* 1a: Software RC state - RC0 */
  2699. I915_WRITE(GEN6_RC_STATE, 0);
  2700. /* 1c & 1d: Get forcewake during program sequence. Although the driver
  2701. * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
  2702. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  2703. /* 2a: Disable RC states. */
  2704. I915_WRITE(GEN6_RC_CONTROL, 0);
  2705. rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  2706. /* 2b: Program RC6 thresholds.*/
  2707. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
  2708. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
  2709. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
  2710. for_each_ring(ring, dev_priv, unused)
  2711. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  2712. I915_WRITE(GEN6_RC_SLEEP, 0);
  2713. I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
  2714. /* 3: Enable RC6 */
  2715. if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
  2716. rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
  2717. DRM_INFO("RC6 %s\n", (rc6_mask & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off");
  2718. I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
  2719. GEN6_RC_CTL_EI_MODE(1) |
  2720. rc6_mask);
  2721. /* 4 Program defaults and thresholds for RPS*/
  2722. I915_WRITE(GEN6_RPNSWREQ, HSW_FREQUENCY(10)); /* Request 500 MHz */
  2723. I915_WRITE(GEN6_RC_VIDEO_FREQ, HSW_FREQUENCY(12)); /* Request 600 MHz */
  2724. /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
  2725. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
  2726. /* Docs recommend 900MHz, and 300 MHz respectively */
  2727. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  2728. dev_priv->rps.max_delay << 24 |
  2729. dev_priv->rps.min_delay << 16);
  2730. I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
  2731. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
  2732. I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
  2733. I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
  2734. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  2735. /* 5: Enable RPS */
  2736. I915_WRITE(GEN6_RP_CONTROL,
  2737. GEN6_RP_MEDIA_TURBO |
  2738. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2739. GEN6_RP_MEDIA_IS_GFX |
  2740. GEN6_RP_ENABLE |
  2741. GEN6_RP_UP_BUSY_AVG |
  2742. GEN6_RP_DOWN_IDLE_AVG);
  2743. /* 6: Ring frequency + overclocking (our driver does this later */
  2744. gen6_set_rps(dev, (I915_READ(GEN6_GT_PERF_STATUS) & 0xff00) >> 8);
  2745. gen6_enable_rps_interrupts(dev);
  2746. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  2747. }
  2748. static void gen6_enable_rps(struct drm_device *dev)
  2749. {
  2750. struct drm_i915_private *dev_priv = dev->dev_private;
  2751. struct intel_ring_buffer *ring;
  2752. u32 rp_state_cap;
  2753. u32 gt_perf_status;
  2754. u32 rc6vids, pcu_mbox, rc6_mask = 0;
  2755. u32 gtfifodbg;
  2756. int rc6_mode;
  2757. int i, ret;
  2758. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2759. /* Here begins a magic sequence of register writes to enable
  2760. * auto-downclocking.
  2761. *
  2762. * Perhaps there might be some value in exposing these to
  2763. * userspace...
  2764. */
  2765. I915_WRITE(GEN6_RC_STATE, 0);
  2766. /* Clear the DBG now so we don't confuse earlier errors */
  2767. if ((gtfifodbg = I915_READ(GTFIFODBG))) {
  2768. DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
  2769. I915_WRITE(GTFIFODBG, gtfifodbg);
  2770. }
  2771. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  2772. rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  2773. gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  2774. /* In units of 50MHz */
  2775. dev_priv->rps.hw_max = dev_priv->rps.max_delay = rp_state_cap & 0xff;
  2776. dev_priv->rps.min_delay = (rp_state_cap >> 16) & 0xff;
  2777. dev_priv->rps.rp1_delay = (rp_state_cap >> 8) & 0xff;
  2778. dev_priv->rps.rp0_delay = (rp_state_cap >> 0) & 0xff;
  2779. dev_priv->rps.rpe_delay = dev_priv->rps.rp1_delay;
  2780. dev_priv->rps.cur_delay = 0;
  2781. /* disable the counters and set deterministic thresholds */
  2782. I915_WRITE(GEN6_RC_CONTROL, 0);
  2783. I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
  2784. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
  2785. I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
  2786. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  2787. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  2788. for_each_ring(ring, dev_priv, i)
  2789. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  2790. I915_WRITE(GEN6_RC_SLEEP, 0);
  2791. I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
  2792. if (IS_IVYBRIDGE(dev))
  2793. I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
  2794. else
  2795. I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
  2796. I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
  2797. I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
  2798. /* Check if we are enabling RC6 */
  2799. rc6_mode = intel_enable_rc6(dev_priv->dev);
  2800. if (rc6_mode & INTEL_RC6_ENABLE)
  2801. rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
  2802. /* We don't use those on Haswell */
  2803. if (!IS_HASWELL(dev)) {
  2804. if (rc6_mode & INTEL_RC6p_ENABLE)
  2805. rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
  2806. if (rc6_mode & INTEL_RC6pp_ENABLE)
  2807. rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
  2808. }
  2809. intel_print_rc6_info(dev, rc6_mask);
  2810. I915_WRITE(GEN6_RC_CONTROL,
  2811. rc6_mask |
  2812. GEN6_RC_CTL_EI_MODE(1) |
  2813. GEN6_RC_CTL_HW_ENABLE);
  2814. /* Power down if completely idle for over 50ms */
  2815. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
  2816. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  2817. ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
  2818. if (!ret) {
  2819. pcu_mbox = 0;
  2820. ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
  2821. if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
  2822. DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
  2823. (dev_priv->rps.max_delay & 0xff) * 50,
  2824. (pcu_mbox & 0xff) * 50);
  2825. dev_priv->rps.hw_max = pcu_mbox & 0xff;
  2826. }
  2827. } else {
  2828. DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
  2829. }
  2830. dev_priv->rps.power = HIGH_POWER; /* force a reset */
  2831. gen6_set_rps(dev_priv->dev, dev_priv->rps.min_delay);
  2832. gen6_enable_rps_interrupts(dev);
  2833. rc6vids = 0;
  2834. ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  2835. if (IS_GEN6(dev) && ret) {
  2836. DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
  2837. } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
  2838. DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
  2839. GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
  2840. rc6vids &= 0xffff00;
  2841. rc6vids |= GEN6_ENCODE_RC6_VID(450);
  2842. ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
  2843. if (ret)
  2844. DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
  2845. }
  2846. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  2847. }
  2848. void gen6_update_ring_freq(struct drm_device *dev)
  2849. {
  2850. struct drm_i915_private *dev_priv = dev->dev_private;
  2851. int min_freq = 15;
  2852. unsigned int gpu_freq;
  2853. unsigned int max_ia_freq, min_ring_freq;
  2854. int scaling_factor = 180;
  2855. struct cpufreq_policy *policy;
  2856. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2857. policy = cpufreq_cpu_get(0);
  2858. if (policy) {
  2859. max_ia_freq = policy->cpuinfo.max_freq;
  2860. cpufreq_cpu_put(policy);
  2861. } else {
  2862. /*
  2863. * Default to measured freq if none found, PCU will ensure we
  2864. * don't go over
  2865. */
  2866. max_ia_freq = tsc_khz;
  2867. }
  2868. /* Convert from kHz to MHz */
  2869. max_ia_freq /= 1000;
  2870. min_ring_freq = I915_READ(DCLK) & 0xf;
  2871. /* convert DDR frequency from units of 266.6MHz to bandwidth */
  2872. min_ring_freq = mult_frac(min_ring_freq, 8, 3);
  2873. /*
  2874. * For each potential GPU frequency, load a ring frequency we'd like
  2875. * to use for memory access. We do this by specifying the IA frequency
  2876. * the PCU should use as a reference to determine the ring frequency.
  2877. */
  2878. for (gpu_freq = dev_priv->rps.max_delay; gpu_freq >= dev_priv->rps.min_delay;
  2879. gpu_freq--) {
  2880. int diff = dev_priv->rps.max_delay - gpu_freq;
  2881. unsigned int ia_freq = 0, ring_freq = 0;
  2882. if (INTEL_INFO(dev)->gen >= 8) {
  2883. /* max(2 * GT, DDR). NB: GT is 50MHz units */
  2884. ring_freq = max(min_ring_freq, gpu_freq);
  2885. } else if (IS_HASWELL(dev)) {
  2886. ring_freq = mult_frac(gpu_freq, 5, 4);
  2887. ring_freq = max(min_ring_freq, ring_freq);
  2888. /* leave ia_freq as the default, chosen by cpufreq */
  2889. } else {
  2890. /* On older processors, there is no separate ring
  2891. * clock domain, so in order to boost the bandwidth
  2892. * of the ring, we need to upclock the CPU (ia_freq).
  2893. *
  2894. * For GPU frequencies less than 750MHz,
  2895. * just use the lowest ring freq.
  2896. */
  2897. if (gpu_freq < min_freq)
  2898. ia_freq = 800;
  2899. else
  2900. ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
  2901. ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
  2902. }
  2903. sandybridge_pcode_write(dev_priv,
  2904. GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
  2905. ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
  2906. ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
  2907. gpu_freq);
  2908. }
  2909. }
  2910. int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
  2911. {
  2912. u32 val, rp0;
  2913. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
  2914. rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
  2915. /* Clamp to max */
  2916. rp0 = min_t(u32, rp0, 0xea);
  2917. return rp0;
  2918. }
  2919. static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
  2920. {
  2921. u32 val, rpe;
  2922. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
  2923. rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
  2924. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
  2925. rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
  2926. return rpe;
  2927. }
  2928. int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
  2929. {
  2930. return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
  2931. }
  2932. static void valleyview_setup_pctx(struct drm_device *dev)
  2933. {
  2934. struct drm_i915_private *dev_priv = dev->dev_private;
  2935. struct drm_i915_gem_object *pctx;
  2936. unsigned long pctx_paddr;
  2937. u32 pcbr;
  2938. int pctx_size = 24*1024;
  2939. pcbr = I915_READ(VLV_PCBR);
  2940. if (pcbr) {
  2941. /* BIOS set it up already, grab the pre-alloc'd space */
  2942. int pcbr_offset;
  2943. pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
  2944. pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
  2945. pcbr_offset,
  2946. I915_GTT_OFFSET_NONE,
  2947. pctx_size);
  2948. goto out;
  2949. }
  2950. /*
  2951. * From the Gunit register HAS:
  2952. * The Gfx driver is expected to program this register and ensure
  2953. * proper allocation within Gfx stolen memory. For example, this
  2954. * register should be programmed such than the PCBR range does not
  2955. * overlap with other ranges, such as the frame buffer, protected
  2956. * memory, or any other relevant ranges.
  2957. */
  2958. pctx = i915_gem_object_create_stolen(dev, pctx_size);
  2959. if (!pctx) {
  2960. DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
  2961. return;
  2962. }
  2963. pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
  2964. I915_WRITE(VLV_PCBR, pctx_paddr);
  2965. out:
  2966. dev_priv->vlv_pctx = pctx;
  2967. }
  2968. static void valleyview_enable_rps(struct drm_device *dev)
  2969. {
  2970. struct drm_i915_private *dev_priv = dev->dev_private;
  2971. struct intel_ring_buffer *ring;
  2972. u32 gtfifodbg, val, rc6_mode = 0;
  2973. int i;
  2974. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2975. if ((gtfifodbg = I915_READ(GTFIFODBG))) {
  2976. DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
  2977. gtfifodbg);
  2978. I915_WRITE(GTFIFODBG, gtfifodbg);
  2979. }
  2980. valleyview_setup_pctx(dev);
  2981. /* If VLV, Forcewake all wells, else re-direct to regular path */
  2982. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  2983. I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
  2984. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
  2985. I915_WRITE(GEN6_RP_UP_EI, 66000);
  2986. I915_WRITE(GEN6_RP_DOWN_EI, 350000);
  2987. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  2988. I915_WRITE(GEN6_RP_CONTROL,
  2989. GEN6_RP_MEDIA_TURBO |
  2990. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2991. GEN6_RP_MEDIA_IS_GFX |
  2992. GEN6_RP_ENABLE |
  2993. GEN6_RP_UP_BUSY_AVG |
  2994. GEN6_RP_DOWN_IDLE_CONT);
  2995. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
  2996. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  2997. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  2998. for_each_ring(ring, dev_priv, i)
  2999. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  3000. I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
  3001. /* allows RC6 residency counter to work */
  3002. I915_WRITE(VLV_COUNTER_CONTROL,
  3003. _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
  3004. VLV_MEDIA_RC6_COUNT_EN |
  3005. VLV_RENDER_RC6_COUNT_EN));
  3006. if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
  3007. rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
  3008. intel_print_rc6_info(dev, rc6_mode);
  3009. I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
  3010. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  3011. DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
  3012. DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
  3013. dev_priv->rps.cur_delay = (val >> 8) & 0xff;
  3014. DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
  3015. vlv_gpu_freq(dev_priv, dev_priv->rps.cur_delay),
  3016. dev_priv->rps.cur_delay);
  3017. dev_priv->rps.max_delay = valleyview_rps_max_freq(dev_priv);
  3018. dev_priv->rps.hw_max = dev_priv->rps.max_delay;
  3019. DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
  3020. vlv_gpu_freq(dev_priv, dev_priv->rps.max_delay),
  3021. dev_priv->rps.max_delay);
  3022. dev_priv->rps.rpe_delay = valleyview_rps_rpe_freq(dev_priv);
  3023. DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
  3024. vlv_gpu_freq(dev_priv, dev_priv->rps.rpe_delay),
  3025. dev_priv->rps.rpe_delay);
  3026. dev_priv->rps.min_delay = valleyview_rps_min_freq(dev_priv);
  3027. DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
  3028. vlv_gpu_freq(dev_priv, dev_priv->rps.min_delay),
  3029. dev_priv->rps.min_delay);
  3030. DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
  3031. vlv_gpu_freq(dev_priv, dev_priv->rps.rpe_delay),
  3032. dev_priv->rps.rpe_delay);
  3033. valleyview_set_rps(dev_priv->dev, dev_priv->rps.rpe_delay);
  3034. gen6_enable_rps_interrupts(dev);
  3035. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  3036. }
  3037. void ironlake_teardown_rc6(struct drm_device *dev)
  3038. {
  3039. struct drm_i915_private *dev_priv = dev->dev_private;
  3040. if (dev_priv->ips.renderctx) {
  3041. i915_gem_object_ggtt_unpin(dev_priv->ips.renderctx);
  3042. drm_gem_object_unreference(&dev_priv->ips.renderctx->base);
  3043. dev_priv->ips.renderctx = NULL;
  3044. }
  3045. if (dev_priv->ips.pwrctx) {
  3046. i915_gem_object_ggtt_unpin(dev_priv->ips.pwrctx);
  3047. drm_gem_object_unreference(&dev_priv->ips.pwrctx->base);
  3048. dev_priv->ips.pwrctx = NULL;
  3049. }
  3050. }
  3051. static void ironlake_disable_rc6(struct drm_device *dev)
  3052. {
  3053. struct drm_i915_private *dev_priv = dev->dev_private;
  3054. if (I915_READ(PWRCTXA)) {
  3055. /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
  3056. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
  3057. wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
  3058. 50);
  3059. I915_WRITE(PWRCTXA, 0);
  3060. POSTING_READ(PWRCTXA);
  3061. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  3062. POSTING_READ(RSTDBYCTL);
  3063. }
  3064. }
  3065. static int ironlake_setup_rc6(struct drm_device *dev)
  3066. {
  3067. struct drm_i915_private *dev_priv = dev->dev_private;
  3068. if (dev_priv->ips.renderctx == NULL)
  3069. dev_priv->ips.renderctx = intel_alloc_context_page(dev);
  3070. if (!dev_priv->ips.renderctx)
  3071. return -ENOMEM;
  3072. if (dev_priv->ips.pwrctx == NULL)
  3073. dev_priv->ips.pwrctx = intel_alloc_context_page(dev);
  3074. if (!dev_priv->ips.pwrctx) {
  3075. ironlake_teardown_rc6(dev);
  3076. return -ENOMEM;
  3077. }
  3078. return 0;
  3079. }
  3080. static void ironlake_enable_rc6(struct drm_device *dev)
  3081. {
  3082. struct drm_i915_private *dev_priv = dev->dev_private;
  3083. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  3084. bool was_interruptible;
  3085. int ret;
  3086. /* rc6 disabled by default due to repeated reports of hanging during
  3087. * boot and resume.
  3088. */
  3089. if (!intel_enable_rc6(dev))
  3090. return;
  3091. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  3092. ret = ironlake_setup_rc6(dev);
  3093. if (ret)
  3094. return;
  3095. was_interruptible = dev_priv->mm.interruptible;
  3096. dev_priv->mm.interruptible = false;
  3097. /*
  3098. * GPU can automatically power down the render unit if given a page
  3099. * to save state.
  3100. */
  3101. ret = intel_ring_begin(ring, 6);
  3102. if (ret) {
  3103. ironlake_teardown_rc6(dev);
  3104. dev_priv->mm.interruptible = was_interruptible;
  3105. return;
  3106. }
  3107. intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
  3108. intel_ring_emit(ring, MI_SET_CONTEXT);
  3109. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(dev_priv->ips.renderctx) |
  3110. MI_MM_SPACE_GTT |
  3111. MI_SAVE_EXT_STATE_EN |
  3112. MI_RESTORE_EXT_STATE_EN |
  3113. MI_RESTORE_INHIBIT);
  3114. intel_ring_emit(ring, MI_SUSPEND_FLUSH);
  3115. intel_ring_emit(ring, MI_NOOP);
  3116. intel_ring_emit(ring, MI_FLUSH);
  3117. intel_ring_advance(ring);
  3118. /*
  3119. * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
  3120. * does an implicit flush, combined with MI_FLUSH above, it should be
  3121. * safe to assume that renderctx is valid
  3122. */
  3123. ret = intel_ring_idle(ring);
  3124. dev_priv->mm.interruptible = was_interruptible;
  3125. if (ret) {
  3126. DRM_ERROR("failed to enable ironlake power savings\n");
  3127. ironlake_teardown_rc6(dev);
  3128. return;
  3129. }
  3130. I915_WRITE(PWRCTXA, i915_gem_obj_ggtt_offset(dev_priv->ips.pwrctx) | PWRCTX_EN);
  3131. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  3132. intel_print_rc6_info(dev, INTEL_RC6_ENABLE);
  3133. }
  3134. static unsigned long intel_pxfreq(u32 vidfreq)
  3135. {
  3136. unsigned long freq;
  3137. int div = (vidfreq & 0x3f0000) >> 16;
  3138. int post = (vidfreq & 0x3000) >> 12;
  3139. int pre = (vidfreq & 0x7);
  3140. if (!pre)
  3141. return 0;
  3142. freq = ((div * 133333) / ((1<<post) * pre));
  3143. return freq;
  3144. }
  3145. static const struct cparams {
  3146. u16 i;
  3147. u16 t;
  3148. u16 m;
  3149. u16 c;
  3150. } cparams[] = {
  3151. { 1, 1333, 301, 28664 },
  3152. { 1, 1066, 294, 24460 },
  3153. { 1, 800, 294, 25192 },
  3154. { 0, 1333, 276, 27605 },
  3155. { 0, 1066, 276, 27605 },
  3156. { 0, 800, 231, 23784 },
  3157. };
  3158. static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
  3159. {
  3160. u64 total_count, diff, ret;
  3161. u32 count1, count2, count3, m = 0, c = 0;
  3162. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  3163. int i;
  3164. assert_spin_locked(&mchdev_lock);
  3165. diff1 = now - dev_priv->ips.last_time1;
  3166. /* Prevent division-by-zero if we are asking too fast.
  3167. * Also, we don't get interesting results if we are polling
  3168. * faster than once in 10ms, so just return the saved value
  3169. * in such cases.
  3170. */
  3171. if (diff1 <= 10)
  3172. return dev_priv->ips.chipset_power;
  3173. count1 = I915_READ(DMIEC);
  3174. count2 = I915_READ(DDREC);
  3175. count3 = I915_READ(CSIEC);
  3176. total_count = count1 + count2 + count3;
  3177. /* FIXME: handle per-counter overflow */
  3178. if (total_count < dev_priv->ips.last_count1) {
  3179. diff = ~0UL - dev_priv->ips.last_count1;
  3180. diff += total_count;
  3181. } else {
  3182. diff = total_count - dev_priv->ips.last_count1;
  3183. }
  3184. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  3185. if (cparams[i].i == dev_priv->ips.c_m &&
  3186. cparams[i].t == dev_priv->ips.r_t) {
  3187. m = cparams[i].m;
  3188. c = cparams[i].c;
  3189. break;
  3190. }
  3191. }
  3192. diff = div_u64(diff, diff1);
  3193. ret = ((m * diff) + c);
  3194. ret = div_u64(ret, 10);
  3195. dev_priv->ips.last_count1 = total_count;
  3196. dev_priv->ips.last_time1 = now;
  3197. dev_priv->ips.chipset_power = ret;
  3198. return ret;
  3199. }
  3200. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  3201. {
  3202. unsigned long val;
  3203. if (dev_priv->info->gen != 5)
  3204. return 0;
  3205. spin_lock_irq(&mchdev_lock);
  3206. val = __i915_chipset_val(dev_priv);
  3207. spin_unlock_irq(&mchdev_lock);
  3208. return val;
  3209. }
  3210. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  3211. {
  3212. unsigned long m, x, b;
  3213. u32 tsfs;
  3214. tsfs = I915_READ(TSFS);
  3215. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  3216. x = I915_READ8(TR1);
  3217. b = tsfs & TSFS_INTR_MASK;
  3218. return ((m * x) / 127) - b;
  3219. }
  3220. static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  3221. {
  3222. static const struct v_table {
  3223. u16 vd; /* in .1 mil */
  3224. u16 vm; /* in .1 mil */
  3225. } v_table[] = {
  3226. { 0, 0, },
  3227. { 375, 0, },
  3228. { 500, 0, },
  3229. { 625, 0, },
  3230. { 750, 0, },
  3231. { 875, 0, },
  3232. { 1000, 0, },
  3233. { 1125, 0, },
  3234. { 4125, 3000, },
  3235. { 4125, 3000, },
  3236. { 4125, 3000, },
  3237. { 4125, 3000, },
  3238. { 4125, 3000, },
  3239. { 4125, 3000, },
  3240. { 4125, 3000, },
  3241. { 4125, 3000, },
  3242. { 4125, 3000, },
  3243. { 4125, 3000, },
  3244. { 4125, 3000, },
  3245. { 4125, 3000, },
  3246. { 4125, 3000, },
  3247. { 4125, 3000, },
  3248. { 4125, 3000, },
  3249. { 4125, 3000, },
  3250. { 4125, 3000, },
  3251. { 4125, 3000, },
  3252. { 4125, 3000, },
  3253. { 4125, 3000, },
  3254. { 4125, 3000, },
  3255. { 4125, 3000, },
  3256. { 4125, 3000, },
  3257. { 4125, 3000, },
  3258. { 4250, 3125, },
  3259. { 4375, 3250, },
  3260. { 4500, 3375, },
  3261. { 4625, 3500, },
  3262. { 4750, 3625, },
  3263. { 4875, 3750, },
  3264. { 5000, 3875, },
  3265. { 5125, 4000, },
  3266. { 5250, 4125, },
  3267. { 5375, 4250, },
  3268. { 5500, 4375, },
  3269. { 5625, 4500, },
  3270. { 5750, 4625, },
  3271. { 5875, 4750, },
  3272. { 6000, 4875, },
  3273. { 6125, 5000, },
  3274. { 6250, 5125, },
  3275. { 6375, 5250, },
  3276. { 6500, 5375, },
  3277. { 6625, 5500, },
  3278. { 6750, 5625, },
  3279. { 6875, 5750, },
  3280. { 7000, 5875, },
  3281. { 7125, 6000, },
  3282. { 7250, 6125, },
  3283. { 7375, 6250, },
  3284. { 7500, 6375, },
  3285. { 7625, 6500, },
  3286. { 7750, 6625, },
  3287. { 7875, 6750, },
  3288. { 8000, 6875, },
  3289. { 8125, 7000, },
  3290. { 8250, 7125, },
  3291. { 8375, 7250, },
  3292. { 8500, 7375, },
  3293. { 8625, 7500, },
  3294. { 8750, 7625, },
  3295. { 8875, 7750, },
  3296. { 9000, 7875, },
  3297. { 9125, 8000, },
  3298. { 9250, 8125, },
  3299. { 9375, 8250, },
  3300. { 9500, 8375, },
  3301. { 9625, 8500, },
  3302. { 9750, 8625, },
  3303. { 9875, 8750, },
  3304. { 10000, 8875, },
  3305. { 10125, 9000, },
  3306. { 10250, 9125, },
  3307. { 10375, 9250, },
  3308. { 10500, 9375, },
  3309. { 10625, 9500, },
  3310. { 10750, 9625, },
  3311. { 10875, 9750, },
  3312. { 11000, 9875, },
  3313. { 11125, 10000, },
  3314. { 11250, 10125, },
  3315. { 11375, 10250, },
  3316. { 11500, 10375, },
  3317. { 11625, 10500, },
  3318. { 11750, 10625, },
  3319. { 11875, 10750, },
  3320. { 12000, 10875, },
  3321. { 12125, 11000, },
  3322. { 12250, 11125, },
  3323. { 12375, 11250, },
  3324. { 12500, 11375, },
  3325. { 12625, 11500, },
  3326. { 12750, 11625, },
  3327. { 12875, 11750, },
  3328. { 13000, 11875, },
  3329. { 13125, 12000, },
  3330. { 13250, 12125, },
  3331. { 13375, 12250, },
  3332. { 13500, 12375, },
  3333. { 13625, 12500, },
  3334. { 13750, 12625, },
  3335. { 13875, 12750, },
  3336. { 14000, 12875, },
  3337. { 14125, 13000, },
  3338. { 14250, 13125, },
  3339. { 14375, 13250, },
  3340. { 14500, 13375, },
  3341. { 14625, 13500, },
  3342. { 14750, 13625, },
  3343. { 14875, 13750, },
  3344. { 15000, 13875, },
  3345. { 15125, 14000, },
  3346. { 15250, 14125, },
  3347. { 15375, 14250, },
  3348. { 15500, 14375, },
  3349. { 15625, 14500, },
  3350. { 15750, 14625, },
  3351. { 15875, 14750, },
  3352. { 16000, 14875, },
  3353. { 16125, 15000, },
  3354. };
  3355. if (dev_priv->info->is_mobile)
  3356. return v_table[pxvid].vm;
  3357. else
  3358. return v_table[pxvid].vd;
  3359. }
  3360. static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
  3361. {
  3362. struct timespec now, diff1;
  3363. u64 diff;
  3364. unsigned long diffms;
  3365. u32 count;
  3366. assert_spin_locked(&mchdev_lock);
  3367. getrawmonotonic(&now);
  3368. diff1 = timespec_sub(now, dev_priv->ips.last_time2);
  3369. /* Don't divide by 0 */
  3370. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  3371. if (!diffms)
  3372. return;
  3373. count = I915_READ(GFXEC);
  3374. if (count < dev_priv->ips.last_count2) {
  3375. diff = ~0UL - dev_priv->ips.last_count2;
  3376. diff += count;
  3377. } else {
  3378. diff = count - dev_priv->ips.last_count2;
  3379. }
  3380. dev_priv->ips.last_count2 = count;
  3381. dev_priv->ips.last_time2 = now;
  3382. /* More magic constants... */
  3383. diff = diff * 1181;
  3384. diff = div_u64(diff, diffms * 10);
  3385. dev_priv->ips.gfx_power = diff;
  3386. }
  3387. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  3388. {
  3389. if (dev_priv->info->gen != 5)
  3390. return;
  3391. spin_lock_irq(&mchdev_lock);
  3392. __i915_update_gfx_val(dev_priv);
  3393. spin_unlock_irq(&mchdev_lock);
  3394. }
  3395. static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
  3396. {
  3397. unsigned long t, corr, state1, corr2, state2;
  3398. u32 pxvid, ext_v;
  3399. assert_spin_locked(&mchdev_lock);
  3400. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_delay * 4));
  3401. pxvid = (pxvid >> 24) & 0x7f;
  3402. ext_v = pvid_to_extvid(dev_priv, pxvid);
  3403. state1 = ext_v;
  3404. t = i915_mch_val(dev_priv);
  3405. /* Revel in the empirically derived constants */
  3406. /* Correction factor in 1/100000 units */
  3407. if (t > 80)
  3408. corr = ((t * 2349) + 135940);
  3409. else if (t >= 50)
  3410. corr = ((t * 964) + 29317);
  3411. else /* < 50 */
  3412. corr = ((t * 301) + 1004);
  3413. corr = corr * ((150142 * state1) / 10000 - 78642);
  3414. corr /= 100000;
  3415. corr2 = (corr * dev_priv->ips.corr);
  3416. state2 = (corr2 * state1) / 10000;
  3417. state2 /= 100; /* convert to mW */
  3418. __i915_update_gfx_val(dev_priv);
  3419. return dev_priv->ips.gfx_power + state2;
  3420. }
  3421. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  3422. {
  3423. unsigned long val;
  3424. if (dev_priv->info->gen != 5)
  3425. return 0;
  3426. spin_lock_irq(&mchdev_lock);
  3427. val = __i915_gfx_val(dev_priv);
  3428. spin_unlock_irq(&mchdev_lock);
  3429. return val;
  3430. }
  3431. /**
  3432. * i915_read_mch_val - return value for IPS use
  3433. *
  3434. * Calculate and return a value for the IPS driver to use when deciding whether
  3435. * we have thermal and power headroom to increase CPU or GPU power budget.
  3436. */
  3437. unsigned long i915_read_mch_val(void)
  3438. {
  3439. struct drm_i915_private *dev_priv;
  3440. unsigned long chipset_val, graphics_val, ret = 0;
  3441. spin_lock_irq(&mchdev_lock);
  3442. if (!i915_mch_dev)
  3443. goto out_unlock;
  3444. dev_priv = i915_mch_dev;
  3445. chipset_val = __i915_chipset_val(dev_priv);
  3446. graphics_val = __i915_gfx_val(dev_priv);
  3447. ret = chipset_val + graphics_val;
  3448. out_unlock:
  3449. spin_unlock_irq(&mchdev_lock);
  3450. return ret;
  3451. }
  3452. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  3453. /**
  3454. * i915_gpu_raise - raise GPU frequency limit
  3455. *
  3456. * Raise the limit; IPS indicates we have thermal headroom.
  3457. */
  3458. bool i915_gpu_raise(void)
  3459. {
  3460. struct drm_i915_private *dev_priv;
  3461. bool ret = true;
  3462. spin_lock_irq(&mchdev_lock);
  3463. if (!i915_mch_dev) {
  3464. ret = false;
  3465. goto out_unlock;
  3466. }
  3467. dev_priv = i915_mch_dev;
  3468. if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
  3469. dev_priv->ips.max_delay--;
  3470. out_unlock:
  3471. spin_unlock_irq(&mchdev_lock);
  3472. return ret;
  3473. }
  3474. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  3475. /**
  3476. * i915_gpu_lower - lower GPU frequency limit
  3477. *
  3478. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  3479. * frequency maximum.
  3480. */
  3481. bool i915_gpu_lower(void)
  3482. {
  3483. struct drm_i915_private *dev_priv;
  3484. bool ret = true;
  3485. spin_lock_irq(&mchdev_lock);
  3486. if (!i915_mch_dev) {
  3487. ret = false;
  3488. goto out_unlock;
  3489. }
  3490. dev_priv = i915_mch_dev;
  3491. if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
  3492. dev_priv->ips.max_delay++;
  3493. out_unlock:
  3494. spin_unlock_irq(&mchdev_lock);
  3495. return ret;
  3496. }
  3497. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  3498. /**
  3499. * i915_gpu_busy - indicate GPU business to IPS
  3500. *
  3501. * Tell the IPS driver whether or not the GPU is busy.
  3502. */
  3503. bool i915_gpu_busy(void)
  3504. {
  3505. struct drm_i915_private *dev_priv;
  3506. struct intel_ring_buffer *ring;
  3507. bool ret = false;
  3508. int i;
  3509. spin_lock_irq(&mchdev_lock);
  3510. if (!i915_mch_dev)
  3511. goto out_unlock;
  3512. dev_priv = i915_mch_dev;
  3513. for_each_ring(ring, dev_priv, i)
  3514. ret |= !list_empty(&ring->request_list);
  3515. out_unlock:
  3516. spin_unlock_irq(&mchdev_lock);
  3517. return ret;
  3518. }
  3519. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  3520. /**
  3521. * i915_gpu_turbo_disable - disable graphics turbo
  3522. *
  3523. * Disable graphics turbo by resetting the max frequency and setting the
  3524. * current frequency to the default.
  3525. */
  3526. bool i915_gpu_turbo_disable(void)
  3527. {
  3528. struct drm_i915_private *dev_priv;
  3529. bool ret = true;
  3530. spin_lock_irq(&mchdev_lock);
  3531. if (!i915_mch_dev) {
  3532. ret = false;
  3533. goto out_unlock;
  3534. }
  3535. dev_priv = i915_mch_dev;
  3536. dev_priv->ips.max_delay = dev_priv->ips.fstart;
  3537. if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
  3538. ret = false;
  3539. out_unlock:
  3540. spin_unlock_irq(&mchdev_lock);
  3541. return ret;
  3542. }
  3543. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  3544. /**
  3545. * Tells the intel_ips driver that the i915 driver is now loaded, if
  3546. * IPS got loaded first.
  3547. *
  3548. * This awkward dance is so that neither module has to depend on the
  3549. * other in order for IPS to do the appropriate communication of
  3550. * GPU turbo limits to i915.
  3551. */
  3552. static void
  3553. ips_ping_for_i915_load(void)
  3554. {
  3555. void (*link)(void);
  3556. link = symbol_get(ips_link_to_i915_driver);
  3557. if (link) {
  3558. link();
  3559. symbol_put(ips_link_to_i915_driver);
  3560. }
  3561. }
  3562. void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
  3563. {
  3564. /* We only register the i915 ips part with intel-ips once everything is
  3565. * set up, to avoid intel-ips sneaking in and reading bogus values. */
  3566. spin_lock_irq(&mchdev_lock);
  3567. i915_mch_dev = dev_priv;
  3568. spin_unlock_irq(&mchdev_lock);
  3569. ips_ping_for_i915_load();
  3570. }
  3571. void intel_gpu_ips_teardown(void)
  3572. {
  3573. spin_lock_irq(&mchdev_lock);
  3574. i915_mch_dev = NULL;
  3575. spin_unlock_irq(&mchdev_lock);
  3576. }
  3577. static void intel_init_emon(struct drm_device *dev)
  3578. {
  3579. struct drm_i915_private *dev_priv = dev->dev_private;
  3580. u32 lcfuse;
  3581. u8 pxw[16];
  3582. int i;
  3583. /* Disable to program */
  3584. I915_WRITE(ECR, 0);
  3585. POSTING_READ(ECR);
  3586. /* Program energy weights for various events */
  3587. I915_WRITE(SDEW, 0x15040d00);
  3588. I915_WRITE(CSIEW0, 0x007f0000);
  3589. I915_WRITE(CSIEW1, 0x1e220004);
  3590. I915_WRITE(CSIEW2, 0x04000004);
  3591. for (i = 0; i < 5; i++)
  3592. I915_WRITE(PEW + (i * 4), 0);
  3593. for (i = 0; i < 3; i++)
  3594. I915_WRITE(DEW + (i * 4), 0);
  3595. /* Program P-state weights to account for frequency power adjustment */
  3596. for (i = 0; i < 16; i++) {
  3597. u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
  3598. unsigned long freq = intel_pxfreq(pxvidfreq);
  3599. unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
  3600. PXVFREQ_PX_SHIFT;
  3601. unsigned long val;
  3602. val = vid * vid;
  3603. val *= (freq / 1000);
  3604. val *= 255;
  3605. val /= (127*127*900);
  3606. if (val > 0xff)
  3607. DRM_ERROR("bad pxval: %ld\n", val);
  3608. pxw[i] = val;
  3609. }
  3610. /* Render standby states get 0 weight */
  3611. pxw[14] = 0;
  3612. pxw[15] = 0;
  3613. for (i = 0; i < 4; i++) {
  3614. u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
  3615. (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
  3616. I915_WRITE(PXW + (i * 4), val);
  3617. }
  3618. /* Adjust magic regs to magic values (more experimental results) */
  3619. I915_WRITE(OGW0, 0);
  3620. I915_WRITE(OGW1, 0);
  3621. I915_WRITE(EG0, 0x00007f00);
  3622. I915_WRITE(EG1, 0x0000000e);
  3623. I915_WRITE(EG2, 0x000e0000);
  3624. I915_WRITE(EG3, 0x68000300);
  3625. I915_WRITE(EG4, 0x42000000);
  3626. I915_WRITE(EG5, 0x00140031);
  3627. I915_WRITE(EG6, 0);
  3628. I915_WRITE(EG7, 0);
  3629. for (i = 0; i < 8; i++)
  3630. I915_WRITE(PXWL + (i * 4), 0);
  3631. /* Enable PMON + select events */
  3632. I915_WRITE(ECR, 0x80000019);
  3633. lcfuse = I915_READ(LCFUSE02);
  3634. dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
  3635. }
  3636. void intel_disable_gt_powersave(struct drm_device *dev)
  3637. {
  3638. struct drm_i915_private *dev_priv = dev->dev_private;
  3639. /* Interrupts should be disabled already to avoid re-arming. */
  3640. WARN_ON(dev->irq_enabled);
  3641. if (IS_IRONLAKE_M(dev)) {
  3642. ironlake_disable_drps(dev);
  3643. ironlake_disable_rc6(dev);
  3644. } else if (INTEL_INFO(dev)->gen >= 6) {
  3645. cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
  3646. cancel_work_sync(&dev_priv->rps.work);
  3647. mutex_lock(&dev_priv->rps.hw_lock);
  3648. if (IS_VALLEYVIEW(dev))
  3649. valleyview_disable_rps(dev);
  3650. else
  3651. gen6_disable_rps(dev);
  3652. dev_priv->rps.enabled = false;
  3653. mutex_unlock(&dev_priv->rps.hw_lock);
  3654. }
  3655. }
  3656. static void intel_gen6_powersave_work(struct work_struct *work)
  3657. {
  3658. struct drm_i915_private *dev_priv =
  3659. container_of(work, struct drm_i915_private,
  3660. rps.delayed_resume_work.work);
  3661. struct drm_device *dev = dev_priv->dev;
  3662. mutex_lock(&dev_priv->rps.hw_lock);
  3663. if (IS_VALLEYVIEW(dev)) {
  3664. valleyview_enable_rps(dev);
  3665. } else if (IS_BROADWELL(dev)) {
  3666. gen8_enable_rps(dev);
  3667. gen6_update_ring_freq(dev);
  3668. } else {
  3669. gen6_enable_rps(dev);
  3670. gen6_update_ring_freq(dev);
  3671. }
  3672. dev_priv->rps.enabled = true;
  3673. mutex_unlock(&dev_priv->rps.hw_lock);
  3674. }
  3675. void intel_enable_gt_powersave(struct drm_device *dev)
  3676. {
  3677. struct drm_i915_private *dev_priv = dev->dev_private;
  3678. if (IS_IRONLAKE_M(dev)) {
  3679. ironlake_enable_drps(dev);
  3680. ironlake_enable_rc6(dev);
  3681. intel_init_emon(dev);
  3682. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  3683. /*
  3684. * PCU communication is slow and this doesn't need to be
  3685. * done at any specific time, so do this out of our fast path
  3686. * to make resume and init faster.
  3687. */
  3688. schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
  3689. round_jiffies_up_relative(HZ));
  3690. }
  3691. }
  3692. static void ibx_init_clock_gating(struct drm_device *dev)
  3693. {
  3694. struct drm_i915_private *dev_priv = dev->dev_private;
  3695. /*
  3696. * On Ibex Peak and Cougar Point, we need to disable clock
  3697. * gating for the panel power sequencer or it will fail to
  3698. * start up when no ports are active.
  3699. */
  3700. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
  3701. }
  3702. static void g4x_disable_trickle_feed(struct drm_device *dev)
  3703. {
  3704. struct drm_i915_private *dev_priv = dev->dev_private;
  3705. int pipe;
  3706. for_each_pipe(pipe) {
  3707. I915_WRITE(DSPCNTR(pipe),
  3708. I915_READ(DSPCNTR(pipe)) |
  3709. DISPPLANE_TRICKLE_FEED_DISABLE);
  3710. intel_flush_primary_plane(dev_priv, pipe);
  3711. }
  3712. }
  3713. static void ilk_init_lp_watermarks(struct drm_device *dev)
  3714. {
  3715. struct drm_i915_private *dev_priv = dev->dev_private;
  3716. I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
  3717. I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
  3718. I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
  3719. /*
  3720. * Don't touch WM1S_LP_EN here.
  3721. * Doing so could cause underruns.
  3722. */
  3723. }
  3724. static void ironlake_init_clock_gating(struct drm_device *dev)
  3725. {
  3726. struct drm_i915_private *dev_priv = dev->dev_private;
  3727. uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
  3728. /*
  3729. * Required for FBC
  3730. * WaFbcDisableDpfcClockGating:ilk
  3731. */
  3732. dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
  3733. ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
  3734. ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
  3735. I915_WRITE(PCH_3DCGDIS0,
  3736. MARIUNIT_CLOCK_GATE_DISABLE |
  3737. SVSMUNIT_CLOCK_GATE_DISABLE);
  3738. I915_WRITE(PCH_3DCGDIS1,
  3739. VFMUNIT_CLOCK_GATE_DISABLE);
  3740. /*
  3741. * According to the spec the following bits should be set in
  3742. * order to enable memory self-refresh
  3743. * The bit 22/21 of 0x42004
  3744. * The bit 5 of 0x42020
  3745. * The bit 15 of 0x45000
  3746. */
  3747. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  3748. (I915_READ(ILK_DISPLAY_CHICKEN2) |
  3749. ILK_DPARB_GATE | ILK_VSDPFD_FULL));
  3750. dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
  3751. I915_WRITE(DISP_ARB_CTL,
  3752. (I915_READ(DISP_ARB_CTL) |
  3753. DISP_FBC_WM_DIS));
  3754. ilk_init_lp_watermarks(dev);
  3755. /*
  3756. * Based on the document from hardware guys the following bits
  3757. * should be set unconditionally in order to enable FBC.
  3758. * The bit 22 of 0x42000
  3759. * The bit 22 of 0x42004
  3760. * The bit 7,8,9 of 0x42020.
  3761. */
  3762. if (IS_IRONLAKE_M(dev)) {
  3763. /* WaFbcAsynchFlipDisableFbcQueue:ilk */
  3764. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  3765. I915_READ(ILK_DISPLAY_CHICKEN1) |
  3766. ILK_FBCQ_DIS);
  3767. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  3768. I915_READ(ILK_DISPLAY_CHICKEN2) |
  3769. ILK_DPARB_GATE);
  3770. }
  3771. I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
  3772. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  3773. I915_READ(ILK_DISPLAY_CHICKEN2) |
  3774. ILK_ELPIN_409_SELECT);
  3775. I915_WRITE(_3D_CHICKEN2,
  3776. _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
  3777. _3D_CHICKEN2_WM_READ_PIPELINED);
  3778. /* WaDisableRenderCachePipelinedFlush:ilk */
  3779. I915_WRITE(CACHE_MODE_0,
  3780. _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
  3781. g4x_disable_trickle_feed(dev);
  3782. ibx_init_clock_gating(dev);
  3783. }
  3784. static void cpt_init_clock_gating(struct drm_device *dev)
  3785. {
  3786. struct drm_i915_private *dev_priv = dev->dev_private;
  3787. int pipe;
  3788. uint32_t val;
  3789. /*
  3790. * On Ibex Peak and Cougar Point, we need to disable clock
  3791. * gating for the panel power sequencer or it will fail to
  3792. * start up when no ports are active.
  3793. */
  3794. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
  3795. PCH_DPLUNIT_CLOCK_GATE_DISABLE |
  3796. PCH_CPUNIT_CLOCK_GATE_DISABLE);
  3797. I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
  3798. DPLS_EDP_PPS_FIX_DIS);
  3799. /* The below fixes the weird display corruption, a few pixels shifted
  3800. * downward, on (only) LVDS of some HP laptops with IVY.
  3801. */
  3802. for_each_pipe(pipe) {
  3803. val = I915_READ(TRANS_CHICKEN2(pipe));
  3804. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  3805. val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
  3806. if (dev_priv->vbt.fdi_rx_polarity_inverted)
  3807. val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
  3808. val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
  3809. val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
  3810. val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
  3811. I915_WRITE(TRANS_CHICKEN2(pipe), val);
  3812. }
  3813. /* WADP0ClockGatingDisable */
  3814. for_each_pipe(pipe) {
  3815. I915_WRITE(TRANS_CHICKEN1(pipe),
  3816. TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
  3817. }
  3818. }
  3819. static void gen6_check_mch_setup(struct drm_device *dev)
  3820. {
  3821. struct drm_i915_private *dev_priv = dev->dev_private;
  3822. uint32_t tmp;
  3823. tmp = I915_READ(MCH_SSKPD);
  3824. if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL) {
  3825. DRM_INFO("Wrong MCH_SSKPD value: 0x%08x\n", tmp);
  3826. DRM_INFO("This can cause pipe underruns and display issues.\n");
  3827. DRM_INFO("Please upgrade your BIOS to fix this.\n");
  3828. }
  3829. }
  3830. static void gen6_init_clock_gating(struct drm_device *dev)
  3831. {
  3832. struct drm_i915_private *dev_priv = dev->dev_private;
  3833. uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
  3834. I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
  3835. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  3836. I915_READ(ILK_DISPLAY_CHICKEN2) |
  3837. ILK_ELPIN_409_SELECT);
  3838. /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
  3839. I915_WRITE(_3D_CHICKEN,
  3840. _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
  3841. /* WaSetupGtModeTdRowDispatch:snb */
  3842. if (IS_SNB_GT1(dev))
  3843. I915_WRITE(GEN6_GT_MODE,
  3844. _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE));
  3845. ilk_init_lp_watermarks(dev);
  3846. I915_WRITE(CACHE_MODE_0,
  3847. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  3848. I915_WRITE(GEN6_UCGCTL1,
  3849. I915_READ(GEN6_UCGCTL1) |
  3850. GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
  3851. GEN6_CSUNIT_CLOCK_GATE_DISABLE);
  3852. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  3853. * gating disable must be set. Failure to set it results in
  3854. * flickering pixels due to Z write ordering failures after
  3855. * some amount of runtime in the Mesa "fire" demo, and Unigine
  3856. * Sanctuary and Tropics, and apparently anything else with
  3857. * alpha test or pixel discard.
  3858. *
  3859. * According to the spec, bit 11 (RCCUNIT) must also be set,
  3860. * but we didn't debug actual testcases to find it out.
  3861. *
  3862. * WaDisableRCCUnitClockGating:snb
  3863. * WaDisableRCPBUnitClockGating:snb
  3864. */
  3865. I915_WRITE(GEN6_UCGCTL2,
  3866. GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
  3867. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  3868. /* Bspec says we need to always set all mask bits. */
  3869. I915_WRITE(_3D_CHICKEN3, (0xFFFF << 16) |
  3870. _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL);
  3871. /*
  3872. * According to the spec the following bits should be
  3873. * set in order to enable memory self-refresh and fbc:
  3874. * The bit21 and bit22 of 0x42000
  3875. * The bit21 and bit22 of 0x42004
  3876. * The bit5 and bit7 of 0x42020
  3877. * The bit14 of 0x70180
  3878. * The bit14 of 0x71180
  3879. *
  3880. * WaFbcAsynchFlipDisableFbcQueue:snb
  3881. */
  3882. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  3883. I915_READ(ILK_DISPLAY_CHICKEN1) |
  3884. ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
  3885. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  3886. I915_READ(ILK_DISPLAY_CHICKEN2) |
  3887. ILK_DPARB_GATE | ILK_VSDPFD_FULL);
  3888. I915_WRITE(ILK_DSPCLK_GATE_D,
  3889. I915_READ(ILK_DSPCLK_GATE_D) |
  3890. ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
  3891. ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
  3892. g4x_disable_trickle_feed(dev);
  3893. /* The default value should be 0x200 according to docs, but the two
  3894. * platforms I checked have a 0 for this. (Maybe BIOS overrides?) */
  3895. I915_WRITE(GEN6_GT_MODE, _MASKED_BIT_DISABLE(0xffff));
  3896. I915_WRITE(GEN6_GT_MODE, _MASKED_BIT_ENABLE(GEN6_GT_MODE_HI));
  3897. cpt_init_clock_gating(dev);
  3898. gen6_check_mch_setup(dev);
  3899. }
  3900. static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
  3901. {
  3902. uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
  3903. reg &= ~GEN7_FF_SCHED_MASK;
  3904. reg |= GEN7_FF_TS_SCHED_HW;
  3905. reg |= GEN7_FF_VS_SCHED_HW;
  3906. reg |= GEN7_FF_DS_SCHED_HW;
  3907. if (IS_HASWELL(dev_priv->dev))
  3908. reg &= ~GEN7_FF_VS_REF_CNT_FFME;
  3909. I915_WRITE(GEN7_FF_THREAD_MODE, reg);
  3910. }
  3911. static void lpt_init_clock_gating(struct drm_device *dev)
  3912. {
  3913. struct drm_i915_private *dev_priv = dev->dev_private;
  3914. /*
  3915. * TODO: this bit should only be enabled when really needed, then
  3916. * disabled when not needed anymore in order to save power.
  3917. */
  3918. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
  3919. I915_WRITE(SOUTH_DSPCLK_GATE_D,
  3920. I915_READ(SOUTH_DSPCLK_GATE_D) |
  3921. PCH_LP_PARTITION_LEVEL_DISABLE);
  3922. /* WADPOClockGatingDisable:hsw */
  3923. I915_WRITE(_TRANSA_CHICKEN1,
  3924. I915_READ(_TRANSA_CHICKEN1) |
  3925. TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
  3926. }
  3927. static void lpt_suspend_hw(struct drm_device *dev)
  3928. {
  3929. struct drm_i915_private *dev_priv = dev->dev_private;
  3930. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  3931. uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
  3932. val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
  3933. I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
  3934. }
  3935. }
  3936. static void gen8_init_clock_gating(struct drm_device *dev)
  3937. {
  3938. struct drm_i915_private *dev_priv = dev->dev_private;
  3939. enum pipe i;
  3940. I915_WRITE(WM3_LP_ILK, 0);
  3941. I915_WRITE(WM2_LP_ILK, 0);
  3942. I915_WRITE(WM1_LP_ILK, 0);
  3943. /* FIXME(BDW): Check all the w/a, some might only apply to
  3944. * pre-production hw. */
  3945. /*
  3946. * This GEN8_CENTROID_PIXEL_OPT_DIS W/A is only needed for
  3947. * pre-production hardware
  3948. */
  3949. I915_WRITE(HALF_SLICE_CHICKEN3,
  3950. _MASKED_BIT_ENABLE(GEN8_CENTROID_PIXEL_OPT_DIS));
  3951. I915_WRITE(HALF_SLICE_CHICKEN3,
  3952. _MASKED_BIT_ENABLE(GEN8_SAMPLER_POWER_BYPASS_DIS));
  3953. I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_BWGTLB_DISABLE));
  3954. I915_WRITE(_3D_CHICKEN3,
  3955. _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(2));
  3956. I915_WRITE(COMMON_SLICE_CHICKEN2,
  3957. _MASKED_BIT_ENABLE(GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE));
  3958. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  3959. _MASKED_BIT_ENABLE(GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE));
  3960. /* WaSwitchSolVfFArbitrationPriority:bdw */
  3961. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
  3962. /* WaPsrDPAMaskVBlankInSRD:bdw */
  3963. I915_WRITE(CHICKEN_PAR1_1,
  3964. I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
  3965. /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
  3966. for_each_pipe(i) {
  3967. I915_WRITE(CHICKEN_PIPESL_1(i),
  3968. I915_READ(CHICKEN_PIPESL_1(i) |
  3969. DPRS_MASK_VBLANK_SRD));
  3970. }
  3971. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  3972. * workaround for for a possible hang in the unlikely event a TLB
  3973. * invalidation occurs during a PSD flush.
  3974. */
  3975. I915_WRITE(HDC_CHICKEN0,
  3976. I915_READ(HDC_CHICKEN0) |
  3977. _MASKED_BIT_ENABLE(HDC_FORCE_NON_COHERENT));
  3978. /* WaVSRefCountFullforceMissDisable:bdw */
  3979. /* WaDSRefCountFullforceMissDisable:bdw */
  3980. I915_WRITE(GEN7_FF_THREAD_MODE,
  3981. I915_READ(GEN7_FF_THREAD_MODE) &
  3982. ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
  3983. }
  3984. static void haswell_init_clock_gating(struct drm_device *dev)
  3985. {
  3986. struct drm_i915_private *dev_priv = dev->dev_private;
  3987. ilk_init_lp_watermarks(dev);
  3988. /* L3 caching of data atomics doesn't work -- disable it. */
  3989. I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
  3990. I915_WRITE(HSW_ROW_CHICKEN3,
  3991. _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
  3992. /* This is required by WaCatErrorRejectionIssue:hsw */
  3993. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  3994. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  3995. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  3996. /* WaVSRefCountFullforceMissDisable:hsw */
  3997. gen7_setup_fixed_func_scheduler(dev_priv);
  3998. /* WaDisable4x2SubspanOptimization:hsw */
  3999. I915_WRITE(CACHE_MODE_1,
  4000. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  4001. /* WaSwitchSolVfFArbitrationPriority:hsw */
  4002. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
  4003. /* WaRsPkgCStateDisplayPMReq:hsw */
  4004. I915_WRITE(CHICKEN_PAR1_1,
  4005. I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
  4006. lpt_init_clock_gating(dev);
  4007. }
  4008. static void ivybridge_init_clock_gating(struct drm_device *dev)
  4009. {
  4010. struct drm_i915_private *dev_priv = dev->dev_private;
  4011. uint32_t snpcr;
  4012. ilk_init_lp_watermarks(dev);
  4013. I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
  4014. /* WaDisableEarlyCull:ivb */
  4015. I915_WRITE(_3D_CHICKEN3,
  4016. _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
  4017. /* WaDisableBackToBackFlipFix:ivb */
  4018. I915_WRITE(IVB_CHICKEN3,
  4019. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  4020. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  4021. /* WaDisablePSDDualDispatchEnable:ivb */
  4022. if (IS_IVB_GT1(dev))
  4023. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  4024. _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  4025. else
  4026. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1_GT2,
  4027. _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  4028. /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
  4029. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  4030. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  4031. /* WaApplyL3ControlAndL3ChickenMode:ivb */
  4032. I915_WRITE(GEN7_L3CNTLREG1,
  4033. GEN7_WA_FOR_GEN7_L3_CONTROL);
  4034. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
  4035. GEN7_WA_L3_CHICKEN_MODE);
  4036. if (IS_IVB_GT1(dev))
  4037. I915_WRITE(GEN7_ROW_CHICKEN2,
  4038. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4039. else
  4040. I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
  4041. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4042. /* WaForceL3Serialization:ivb */
  4043. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  4044. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  4045. /*
  4046. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  4047. * This implements the WaDisableRCZUnitClockGating:ivb workaround.
  4048. */
  4049. I915_WRITE(GEN6_UCGCTL2,
  4050. GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
  4051. /* This is required by WaCatErrorRejectionIssue:ivb */
  4052. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  4053. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  4054. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  4055. g4x_disable_trickle_feed(dev);
  4056. /* WaVSRefCountFullforceMissDisable:ivb */
  4057. gen7_setup_fixed_func_scheduler(dev_priv);
  4058. /* WaDisable4x2SubspanOptimization:ivb */
  4059. I915_WRITE(CACHE_MODE_1,
  4060. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  4061. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  4062. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  4063. snpcr |= GEN6_MBC_SNPCR_MED;
  4064. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  4065. if (!HAS_PCH_NOP(dev))
  4066. cpt_init_clock_gating(dev);
  4067. gen6_check_mch_setup(dev);
  4068. }
  4069. static void valleyview_init_clock_gating(struct drm_device *dev)
  4070. {
  4071. struct drm_i915_private *dev_priv = dev->dev_private;
  4072. u32 val;
  4073. mutex_lock(&dev_priv->rps.hw_lock);
  4074. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  4075. mutex_unlock(&dev_priv->rps.hw_lock);
  4076. switch ((val >> 6) & 3) {
  4077. case 0:
  4078. dev_priv->mem_freq = 800;
  4079. break;
  4080. case 1:
  4081. dev_priv->mem_freq = 1066;
  4082. break;
  4083. case 2:
  4084. dev_priv->mem_freq = 1333;
  4085. break;
  4086. case 3:
  4087. dev_priv->mem_freq = 1333;
  4088. break;
  4089. }
  4090. DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
  4091. I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
  4092. /* WaDisableEarlyCull:vlv */
  4093. I915_WRITE(_3D_CHICKEN3,
  4094. _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
  4095. /* WaDisableBackToBackFlipFix:vlv */
  4096. I915_WRITE(IVB_CHICKEN3,
  4097. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  4098. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  4099. /* WaPsdDispatchEnable:vlv */
  4100. /* WaDisablePSDDualDispatchEnable:vlv */
  4101. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  4102. _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
  4103. GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  4104. /* WaDisableL3CacheAging:vlv */
  4105. I915_WRITE(GEN7_L3CNTLREG1, I915_READ(GEN7_L3CNTLREG1) | GEN7_L3AGDIS);
  4106. /* WaForceL3Serialization:vlv */
  4107. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  4108. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  4109. /* WaDisableDopClockGating:vlv */
  4110. I915_WRITE(GEN7_ROW_CHICKEN2,
  4111. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4112. /* This is required by WaCatErrorRejectionIssue:vlv */
  4113. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  4114. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  4115. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  4116. /*
  4117. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  4118. * This implements the WaDisableRCZUnitClockGating:vlv workaround.
  4119. */
  4120. I915_WRITE(GEN6_UCGCTL2,
  4121. GEN7_TDLUNIT_CLOCK_GATE_DISABLE |
  4122. GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
  4123. /* WaDisableL3Bank2xClockGate:vlv */
  4124. I915_WRITE(GEN7_UCGCTL4, GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
  4125. I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
  4126. I915_WRITE(CACHE_MODE_1,
  4127. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  4128. /*
  4129. * WaIncreaseL3CreditsForVLVB0:vlv
  4130. * This is the hardware default actually.
  4131. */
  4132. I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
  4133. /*
  4134. * WaDisableVLVClockGating_VBIIssue:vlv
  4135. * Disable clock gating on th GCFG unit to prevent a delay
  4136. * in the reporting of vblank events.
  4137. */
  4138. I915_WRITE(VLV_GUNIT_CLOCK_GATE, 0xffffffff);
  4139. /* Conservative clock gating settings for now */
  4140. I915_WRITE(0x9400, 0xffffffff);
  4141. I915_WRITE(0x9404, 0xffffffff);
  4142. I915_WRITE(0x9408, 0xffffffff);
  4143. I915_WRITE(0x940c, 0xffffffff);
  4144. I915_WRITE(0x9410, 0xffffffff);
  4145. I915_WRITE(0x9414, 0xffffffff);
  4146. I915_WRITE(0x9418, 0xffffffff);
  4147. }
  4148. static void g4x_init_clock_gating(struct drm_device *dev)
  4149. {
  4150. struct drm_i915_private *dev_priv = dev->dev_private;
  4151. uint32_t dspclk_gate;
  4152. I915_WRITE(RENCLK_GATE_D1, 0);
  4153. I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
  4154. GS_UNIT_CLOCK_GATE_DISABLE |
  4155. CL_UNIT_CLOCK_GATE_DISABLE);
  4156. I915_WRITE(RAMCLK_GATE_D, 0);
  4157. dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
  4158. OVRUNIT_CLOCK_GATE_DISABLE |
  4159. OVCUNIT_CLOCK_GATE_DISABLE;
  4160. if (IS_GM45(dev))
  4161. dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
  4162. I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
  4163. /* WaDisableRenderCachePipelinedFlush */
  4164. I915_WRITE(CACHE_MODE_0,
  4165. _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
  4166. g4x_disable_trickle_feed(dev);
  4167. }
  4168. static void crestline_init_clock_gating(struct drm_device *dev)
  4169. {
  4170. struct drm_i915_private *dev_priv = dev->dev_private;
  4171. I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
  4172. I915_WRITE(RENCLK_GATE_D2, 0);
  4173. I915_WRITE(DSPCLK_GATE_D, 0);
  4174. I915_WRITE(RAMCLK_GATE_D, 0);
  4175. I915_WRITE16(DEUC, 0);
  4176. I915_WRITE(MI_ARB_STATE,
  4177. _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
  4178. }
  4179. static void broadwater_init_clock_gating(struct drm_device *dev)
  4180. {
  4181. struct drm_i915_private *dev_priv = dev->dev_private;
  4182. I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
  4183. I965_RCC_CLOCK_GATE_DISABLE |
  4184. I965_RCPB_CLOCK_GATE_DISABLE |
  4185. I965_ISC_CLOCK_GATE_DISABLE |
  4186. I965_FBC_CLOCK_GATE_DISABLE);
  4187. I915_WRITE(RENCLK_GATE_D2, 0);
  4188. I915_WRITE(MI_ARB_STATE,
  4189. _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
  4190. }
  4191. static void gen3_init_clock_gating(struct drm_device *dev)
  4192. {
  4193. struct drm_i915_private *dev_priv = dev->dev_private;
  4194. u32 dstate = I915_READ(D_STATE);
  4195. dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
  4196. DSTATE_DOT_CLOCK_GATING;
  4197. I915_WRITE(D_STATE, dstate);
  4198. if (IS_PINEVIEW(dev))
  4199. I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
  4200. /* IIR "flip pending" means done if this bit is set */
  4201. I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
  4202. }
  4203. static void i85x_init_clock_gating(struct drm_device *dev)
  4204. {
  4205. struct drm_i915_private *dev_priv = dev->dev_private;
  4206. I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
  4207. }
  4208. static void i830_init_clock_gating(struct drm_device *dev)
  4209. {
  4210. struct drm_i915_private *dev_priv = dev->dev_private;
  4211. I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
  4212. }
  4213. void intel_init_clock_gating(struct drm_device *dev)
  4214. {
  4215. struct drm_i915_private *dev_priv = dev->dev_private;
  4216. dev_priv->display.init_clock_gating(dev);
  4217. }
  4218. void intel_suspend_hw(struct drm_device *dev)
  4219. {
  4220. if (HAS_PCH_LPT(dev))
  4221. lpt_suspend_hw(dev);
  4222. }
  4223. #define for_each_power_well(i, power_well, domain_mask, power_domains) \
  4224. for (i = 0; \
  4225. i < (power_domains)->power_well_count && \
  4226. ((power_well) = &(power_domains)->power_wells[i]); \
  4227. i++) \
  4228. if ((power_well)->domains & (domain_mask))
  4229. #define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
  4230. for (i = (power_domains)->power_well_count - 1; \
  4231. i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
  4232. i--) \
  4233. if ((power_well)->domains & (domain_mask))
  4234. /**
  4235. * We should only use the power well if we explicitly asked the hardware to
  4236. * enable it, so check if it's enabled and also check if we've requested it to
  4237. * be enabled.
  4238. */
  4239. static bool hsw_power_well_enabled(struct drm_device *dev,
  4240. struct i915_power_well *power_well)
  4241. {
  4242. struct drm_i915_private *dev_priv = dev->dev_private;
  4243. return I915_READ(HSW_PWR_WELL_DRIVER) ==
  4244. (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
  4245. }
  4246. bool intel_display_power_enabled_sw(struct drm_device *dev,
  4247. enum intel_display_power_domain domain)
  4248. {
  4249. struct drm_i915_private *dev_priv = dev->dev_private;
  4250. struct i915_power_domains *power_domains;
  4251. power_domains = &dev_priv->power_domains;
  4252. return power_domains->domain_use_count[domain];
  4253. }
  4254. bool intel_display_power_enabled(struct drm_device *dev,
  4255. enum intel_display_power_domain domain)
  4256. {
  4257. struct drm_i915_private *dev_priv = dev->dev_private;
  4258. struct i915_power_domains *power_domains;
  4259. struct i915_power_well *power_well;
  4260. bool is_enabled;
  4261. int i;
  4262. power_domains = &dev_priv->power_domains;
  4263. is_enabled = true;
  4264. mutex_lock(&power_domains->lock);
  4265. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  4266. if (power_well->always_on)
  4267. continue;
  4268. if (!power_well->is_enabled(dev, power_well)) {
  4269. is_enabled = false;
  4270. break;
  4271. }
  4272. }
  4273. mutex_unlock(&power_domains->lock);
  4274. return is_enabled;
  4275. }
  4276. static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
  4277. {
  4278. struct drm_device *dev = dev_priv->dev;
  4279. unsigned long irqflags;
  4280. /*
  4281. * After we re-enable the power well, if we touch VGA register 0x3d5
  4282. * we'll get unclaimed register interrupts. This stops after we write
  4283. * anything to the VGA MSR register. The vgacon module uses this
  4284. * register all the time, so if we unbind our driver and, as a
  4285. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  4286. * console_unlock(). So make here we touch the VGA MSR register, making
  4287. * sure vgacon can keep working normally without triggering interrupts
  4288. * and error messages.
  4289. */
  4290. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  4291. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  4292. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  4293. if (IS_BROADWELL(dev)) {
  4294. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  4295. I915_WRITE(GEN8_DE_PIPE_IMR(PIPE_B),
  4296. dev_priv->de_irq_mask[PIPE_B]);
  4297. I915_WRITE(GEN8_DE_PIPE_IER(PIPE_B),
  4298. ~dev_priv->de_irq_mask[PIPE_B] |
  4299. GEN8_PIPE_VBLANK);
  4300. I915_WRITE(GEN8_DE_PIPE_IMR(PIPE_C),
  4301. dev_priv->de_irq_mask[PIPE_C]);
  4302. I915_WRITE(GEN8_DE_PIPE_IER(PIPE_C),
  4303. ~dev_priv->de_irq_mask[PIPE_C] |
  4304. GEN8_PIPE_VBLANK);
  4305. POSTING_READ(GEN8_DE_PIPE_IER(PIPE_C));
  4306. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  4307. }
  4308. }
  4309. static void hsw_power_well_post_disable(struct drm_i915_private *dev_priv)
  4310. {
  4311. struct drm_device *dev = dev_priv->dev;
  4312. enum pipe p;
  4313. unsigned long irqflags;
  4314. /*
  4315. * After this, the registers on the pipes that are part of the power
  4316. * well will become zero, so we have to adjust our counters according to
  4317. * that.
  4318. *
  4319. * FIXME: Should we do this in general in drm_vblank_post_modeset?
  4320. */
  4321. spin_lock_irqsave(&dev->vbl_lock, irqflags);
  4322. for_each_pipe(p)
  4323. if (p != PIPE_A)
  4324. dev->vblank[p].last = 0;
  4325. spin_unlock_irqrestore(&dev->vbl_lock, irqflags);
  4326. }
  4327. static void hsw_set_power_well(struct drm_device *dev,
  4328. struct i915_power_well *power_well, bool enable)
  4329. {
  4330. struct drm_i915_private *dev_priv = dev->dev_private;
  4331. bool is_enabled, enable_requested;
  4332. uint32_t tmp;
  4333. WARN_ON(dev_priv->pc8.enabled);
  4334. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  4335. is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
  4336. enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
  4337. if (enable) {
  4338. if (!enable_requested)
  4339. I915_WRITE(HSW_PWR_WELL_DRIVER,
  4340. HSW_PWR_WELL_ENABLE_REQUEST);
  4341. if (!is_enabled) {
  4342. DRM_DEBUG_KMS("Enabling power well\n");
  4343. if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
  4344. HSW_PWR_WELL_STATE_ENABLED), 20))
  4345. DRM_ERROR("Timeout enabling power well\n");
  4346. }
  4347. hsw_power_well_post_enable(dev_priv);
  4348. } else {
  4349. if (enable_requested) {
  4350. I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
  4351. POSTING_READ(HSW_PWR_WELL_DRIVER);
  4352. DRM_DEBUG_KMS("Requesting to disable the power well\n");
  4353. hsw_power_well_post_disable(dev_priv);
  4354. }
  4355. }
  4356. }
  4357. static void __intel_power_well_get(struct drm_device *dev,
  4358. struct i915_power_well *power_well)
  4359. {
  4360. struct drm_i915_private *dev_priv = dev->dev_private;
  4361. if (!power_well->count++ && power_well->set) {
  4362. hsw_disable_package_c8(dev_priv);
  4363. power_well->set(dev, power_well, true);
  4364. }
  4365. }
  4366. static void __intel_power_well_put(struct drm_device *dev,
  4367. struct i915_power_well *power_well)
  4368. {
  4369. struct drm_i915_private *dev_priv = dev->dev_private;
  4370. WARN_ON(!power_well->count);
  4371. if (!--power_well->count && power_well->set &&
  4372. i915.disable_power_well) {
  4373. power_well->set(dev, power_well, false);
  4374. hsw_enable_package_c8(dev_priv);
  4375. }
  4376. }
  4377. void intel_display_power_get(struct drm_device *dev,
  4378. enum intel_display_power_domain domain)
  4379. {
  4380. struct drm_i915_private *dev_priv = dev->dev_private;
  4381. struct i915_power_domains *power_domains;
  4382. struct i915_power_well *power_well;
  4383. int i;
  4384. power_domains = &dev_priv->power_domains;
  4385. mutex_lock(&power_domains->lock);
  4386. for_each_power_well(i, power_well, BIT(domain), power_domains)
  4387. __intel_power_well_get(dev, power_well);
  4388. power_domains->domain_use_count[domain]++;
  4389. mutex_unlock(&power_domains->lock);
  4390. }
  4391. void intel_display_power_put(struct drm_device *dev,
  4392. enum intel_display_power_domain domain)
  4393. {
  4394. struct drm_i915_private *dev_priv = dev->dev_private;
  4395. struct i915_power_domains *power_domains;
  4396. struct i915_power_well *power_well;
  4397. int i;
  4398. power_domains = &dev_priv->power_domains;
  4399. mutex_lock(&power_domains->lock);
  4400. WARN_ON(!power_domains->domain_use_count[domain]);
  4401. power_domains->domain_use_count[domain]--;
  4402. for_each_power_well_rev(i, power_well, BIT(domain), power_domains)
  4403. __intel_power_well_put(dev, power_well);
  4404. mutex_unlock(&power_domains->lock);
  4405. }
  4406. static struct i915_power_domains *hsw_pwr;
  4407. /* Display audio driver power well request */
  4408. void i915_request_power_well(void)
  4409. {
  4410. struct drm_i915_private *dev_priv;
  4411. if (WARN_ON(!hsw_pwr))
  4412. return;
  4413. dev_priv = container_of(hsw_pwr, struct drm_i915_private,
  4414. power_domains);
  4415. intel_display_power_get(dev_priv->dev, POWER_DOMAIN_AUDIO);
  4416. }
  4417. EXPORT_SYMBOL_GPL(i915_request_power_well);
  4418. /* Display audio driver power well release */
  4419. void i915_release_power_well(void)
  4420. {
  4421. struct drm_i915_private *dev_priv;
  4422. if (WARN_ON(!hsw_pwr))
  4423. return;
  4424. dev_priv = container_of(hsw_pwr, struct drm_i915_private,
  4425. power_domains);
  4426. intel_display_power_put(dev_priv->dev, POWER_DOMAIN_AUDIO);
  4427. }
  4428. EXPORT_SYMBOL_GPL(i915_release_power_well);
  4429. static struct i915_power_well i9xx_always_on_power_well[] = {
  4430. {
  4431. .name = "always-on",
  4432. .always_on = 1,
  4433. .domains = POWER_DOMAIN_MASK,
  4434. },
  4435. };
  4436. static struct i915_power_well hsw_power_wells[] = {
  4437. {
  4438. .name = "always-on",
  4439. .always_on = 1,
  4440. .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
  4441. },
  4442. {
  4443. .name = "display",
  4444. .domains = POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS,
  4445. .is_enabled = hsw_power_well_enabled,
  4446. .set = hsw_set_power_well,
  4447. },
  4448. };
  4449. static struct i915_power_well bdw_power_wells[] = {
  4450. {
  4451. .name = "always-on",
  4452. .always_on = 1,
  4453. .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
  4454. },
  4455. {
  4456. .name = "display",
  4457. .domains = POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS,
  4458. .is_enabled = hsw_power_well_enabled,
  4459. .set = hsw_set_power_well,
  4460. },
  4461. };
  4462. #define set_power_wells(power_domains, __power_wells) ({ \
  4463. (power_domains)->power_wells = (__power_wells); \
  4464. (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
  4465. })
  4466. int intel_power_domains_init(struct drm_device *dev)
  4467. {
  4468. struct drm_i915_private *dev_priv = dev->dev_private;
  4469. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  4470. mutex_init(&power_domains->lock);
  4471. /*
  4472. * The enabling order will be from lower to higher indexed wells,
  4473. * the disabling order is reversed.
  4474. */
  4475. if (IS_HASWELL(dev)) {
  4476. set_power_wells(power_domains, hsw_power_wells);
  4477. hsw_pwr = power_domains;
  4478. } else if (IS_BROADWELL(dev)) {
  4479. set_power_wells(power_domains, bdw_power_wells);
  4480. hsw_pwr = power_domains;
  4481. } else {
  4482. set_power_wells(power_domains, i9xx_always_on_power_well);
  4483. }
  4484. return 0;
  4485. }
  4486. void intel_power_domains_remove(struct drm_device *dev)
  4487. {
  4488. hsw_pwr = NULL;
  4489. }
  4490. static void intel_power_domains_resume(struct drm_device *dev)
  4491. {
  4492. struct drm_i915_private *dev_priv = dev->dev_private;
  4493. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  4494. struct i915_power_well *power_well;
  4495. int i;
  4496. mutex_lock(&power_domains->lock);
  4497. for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains) {
  4498. if (power_well->set)
  4499. power_well->set(dev, power_well, power_well->count > 0);
  4500. }
  4501. mutex_unlock(&power_domains->lock);
  4502. }
  4503. /*
  4504. * Starting with Haswell, we have a "Power Down Well" that can be turned off
  4505. * when not needed anymore. We have 4 registers that can request the power well
  4506. * to be enabled, and it will only be disabled if none of the registers is
  4507. * requesting it to be enabled.
  4508. */
  4509. void intel_power_domains_init_hw(struct drm_device *dev)
  4510. {
  4511. struct drm_i915_private *dev_priv = dev->dev_private;
  4512. /* For now, we need the power well to be always enabled. */
  4513. intel_display_set_init_power(dev, true);
  4514. intel_power_domains_resume(dev);
  4515. if (!(IS_HASWELL(dev) || IS_BROADWELL(dev)))
  4516. return;
  4517. /* We're taking over the BIOS, so clear any requests made by it since
  4518. * the driver is in charge now. */
  4519. if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
  4520. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  4521. }
  4522. /* Disables PC8 so we can use the GMBUS and DP AUX interrupts. */
  4523. void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv)
  4524. {
  4525. hsw_disable_package_c8(dev_priv);
  4526. }
  4527. void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv)
  4528. {
  4529. hsw_enable_package_c8(dev_priv);
  4530. }
  4531. void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
  4532. {
  4533. struct drm_device *dev = dev_priv->dev;
  4534. struct device *device = &dev->pdev->dev;
  4535. if (!HAS_RUNTIME_PM(dev))
  4536. return;
  4537. pm_runtime_get_sync(device);
  4538. WARN(dev_priv->pm.suspended, "Device still suspended.\n");
  4539. }
  4540. void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
  4541. {
  4542. struct drm_device *dev = dev_priv->dev;
  4543. struct device *device = &dev->pdev->dev;
  4544. if (!HAS_RUNTIME_PM(dev))
  4545. return;
  4546. pm_runtime_mark_last_busy(device);
  4547. pm_runtime_put_autosuspend(device);
  4548. }
  4549. void intel_init_runtime_pm(struct drm_i915_private *dev_priv)
  4550. {
  4551. struct drm_device *dev = dev_priv->dev;
  4552. struct device *device = &dev->pdev->dev;
  4553. dev_priv->pm.suspended = false;
  4554. if (!HAS_RUNTIME_PM(dev))
  4555. return;
  4556. pm_runtime_set_active(device);
  4557. pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
  4558. pm_runtime_mark_last_busy(device);
  4559. pm_runtime_use_autosuspend(device);
  4560. }
  4561. void intel_fini_runtime_pm(struct drm_i915_private *dev_priv)
  4562. {
  4563. struct drm_device *dev = dev_priv->dev;
  4564. struct device *device = &dev->pdev->dev;
  4565. if (!HAS_RUNTIME_PM(dev))
  4566. return;
  4567. /* Make sure we're not suspended first. */
  4568. pm_runtime_get_sync(device);
  4569. pm_runtime_disable(device);
  4570. }
  4571. /* Set up chip specific power management-related functions */
  4572. void intel_init_pm(struct drm_device *dev)
  4573. {
  4574. struct drm_i915_private *dev_priv = dev->dev_private;
  4575. if (HAS_FBC(dev)) {
  4576. if (INTEL_INFO(dev)->gen >= 7) {
  4577. dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
  4578. dev_priv->display.enable_fbc = gen7_enable_fbc;
  4579. dev_priv->display.disable_fbc = ironlake_disable_fbc;
  4580. } else if (INTEL_INFO(dev)->gen >= 5) {
  4581. dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
  4582. dev_priv->display.enable_fbc = ironlake_enable_fbc;
  4583. dev_priv->display.disable_fbc = ironlake_disable_fbc;
  4584. } else if (IS_GM45(dev)) {
  4585. dev_priv->display.fbc_enabled = g4x_fbc_enabled;
  4586. dev_priv->display.enable_fbc = g4x_enable_fbc;
  4587. dev_priv->display.disable_fbc = g4x_disable_fbc;
  4588. } else {
  4589. dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
  4590. dev_priv->display.enable_fbc = i8xx_enable_fbc;
  4591. dev_priv->display.disable_fbc = i8xx_disable_fbc;
  4592. /* This value was pulled out of someone's hat */
  4593. I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
  4594. }
  4595. }
  4596. /* For cxsr */
  4597. if (IS_PINEVIEW(dev))
  4598. i915_pineview_get_mem_freq(dev);
  4599. else if (IS_GEN5(dev))
  4600. i915_ironlake_get_mem_freq(dev);
  4601. /* For FIFO watermark updates */
  4602. if (HAS_PCH_SPLIT(dev)) {
  4603. intel_setup_wm_latency(dev);
  4604. if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
  4605. dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
  4606. (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
  4607. dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
  4608. dev_priv->display.update_wm = ilk_update_wm;
  4609. dev_priv->display.update_sprite_wm = ilk_update_sprite_wm;
  4610. } else {
  4611. DRM_DEBUG_KMS("Failed to read display plane latency. "
  4612. "Disable CxSR\n");
  4613. }
  4614. if (IS_GEN5(dev))
  4615. dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
  4616. else if (IS_GEN6(dev))
  4617. dev_priv->display.init_clock_gating = gen6_init_clock_gating;
  4618. else if (IS_IVYBRIDGE(dev))
  4619. dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
  4620. else if (IS_HASWELL(dev))
  4621. dev_priv->display.init_clock_gating = haswell_init_clock_gating;
  4622. else if (INTEL_INFO(dev)->gen == 8)
  4623. dev_priv->display.init_clock_gating = gen8_init_clock_gating;
  4624. } else if (IS_VALLEYVIEW(dev)) {
  4625. dev_priv->display.update_wm = valleyview_update_wm;
  4626. dev_priv->display.init_clock_gating =
  4627. valleyview_init_clock_gating;
  4628. } else if (IS_PINEVIEW(dev)) {
  4629. if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
  4630. dev_priv->is_ddr3,
  4631. dev_priv->fsb_freq,
  4632. dev_priv->mem_freq)) {
  4633. DRM_INFO("failed to find known CxSR latency "
  4634. "(found ddr%s fsb freq %d, mem freq %d), "
  4635. "disabling CxSR\n",
  4636. (dev_priv->is_ddr3 == 1) ? "3" : "2",
  4637. dev_priv->fsb_freq, dev_priv->mem_freq);
  4638. /* Disable CxSR and never update its watermark again */
  4639. pineview_disable_cxsr(dev);
  4640. dev_priv->display.update_wm = NULL;
  4641. } else
  4642. dev_priv->display.update_wm = pineview_update_wm;
  4643. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  4644. } else if (IS_G4X(dev)) {
  4645. dev_priv->display.update_wm = g4x_update_wm;
  4646. dev_priv->display.init_clock_gating = g4x_init_clock_gating;
  4647. } else if (IS_GEN4(dev)) {
  4648. dev_priv->display.update_wm = i965_update_wm;
  4649. if (IS_CRESTLINE(dev))
  4650. dev_priv->display.init_clock_gating = crestline_init_clock_gating;
  4651. else if (IS_BROADWATER(dev))
  4652. dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
  4653. } else if (IS_GEN3(dev)) {
  4654. dev_priv->display.update_wm = i9xx_update_wm;
  4655. dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
  4656. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  4657. } else if (IS_GEN2(dev)) {
  4658. if (INTEL_INFO(dev)->num_pipes == 1) {
  4659. dev_priv->display.update_wm = i845_update_wm;
  4660. dev_priv->display.get_fifo_size = i845_get_fifo_size;
  4661. } else {
  4662. dev_priv->display.update_wm = i9xx_update_wm;
  4663. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  4664. }
  4665. if (IS_I85X(dev) || IS_I865G(dev))
  4666. dev_priv->display.init_clock_gating = i85x_init_clock_gating;
  4667. else
  4668. dev_priv->display.init_clock_gating = i830_init_clock_gating;
  4669. } else {
  4670. DRM_ERROR("unexpected fall-through in intel_init_pm\n");
  4671. }
  4672. }
  4673. int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val)
  4674. {
  4675. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  4676. if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
  4677. DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
  4678. return -EAGAIN;
  4679. }
  4680. I915_WRITE(GEN6_PCODE_DATA, *val);
  4681. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
  4682. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  4683. 500)) {
  4684. DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
  4685. return -ETIMEDOUT;
  4686. }
  4687. *val = I915_READ(GEN6_PCODE_DATA);
  4688. I915_WRITE(GEN6_PCODE_DATA, 0);
  4689. return 0;
  4690. }
  4691. int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val)
  4692. {
  4693. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  4694. if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
  4695. DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
  4696. return -EAGAIN;
  4697. }
  4698. I915_WRITE(GEN6_PCODE_DATA, val);
  4699. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
  4700. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  4701. 500)) {
  4702. DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
  4703. return -ETIMEDOUT;
  4704. }
  4705. I915_WRITE(GEN6_PCODE_DATA, 0);
  4706. return 0;
  4707. }
  4708. int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val)
  4709. {
  4710. int div;
  4711. /* 4 x czclk */
  4712. switch (dev_priv->mem_freq) {
  4713. case 800:
  4714. div = 10;
  4715. break;
  4716. case 1066:
  4717. div = 12;
  4718. break;
  4719. case 1333:
  4720. div = 16;
  4721. break;
  4722. default:
  4723. return -1;
  4724. }
  4725. return DIV_ROUND_CLOSEST(dev_priv->mem_freq * (val + 6 - 0xbd), 4 * div);
  4726. }
  4727. int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val)
  4728. {
  4729. int mul;
  4730. /* 4 x czclk */
  4731. switch (dev_priv->mem_freq) {
  4732. case 800:
  4733. mul = 10;
  4734. break;
  4735. case 1066:
  4736. mul = 12;
  4737. break;
  4738. case 1333:
  4739. mul = 16;
  4740. break;
  4741. default:
  4742. return -1;
  4743. }
  4744. return DIV_ROUND_CLOSEST(4 * mul * val, dev_priv->mem_freq) + 0xbd - 6;
  4745. }
  4746. void intel_pm_setup(struct drm_device *dev)
  4747. {
  4748. struct drm_i915_private *dev_priv = dev->dev_private;
  4749. mutex_init(&dev_priv->rps.hw_lock);
  4750. mutex_init(&dev_priv->pc8.lock);
  4751. dev_priv->pc8.requirements_met = false;
  4752. dev_priv->pc8.gpu_idle = false;
  4753. dev_priv->pc8.irqs_disabled = false;
  4754. dev_priv->pc8.enabled = false;
  4755. dev_priv->pc8.disable_count = 2; /* requirements_met + gpu_idle */
  4756. INIT_DELAYED_WORK(&dev_priv->pc8.enable_work, hsw_enable_pc8_work);
  4757. INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
  4758. intel_gen6_powersave_work);
  4759. }