amdgpu_cs.c 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037
  1. /*
  2. * Copyright 2008 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Jerome Glisse <glisse@freedesktop.org>
  26. */
  27. #include <linux/list_sort.h>
  28. #include <drm/drmP.h>
  29. #include <drm/amdgpu_drm.h>
  30. #include "amdgpu.h"
  31. #include "amdgpu_trace.h"
  32. #define AMDGPU_CS_MAX_PRIORITY 32u
  33. #define AMDGPU_CS_NUM_BUCKETS (AMDGPU_CS_MAX_PRIORITY + 1)
  34. /* This is based on the bucket sort with O(n) time complexity.
  35. * An item with priority "i" is added to bucket[i]. The lists are then
  36. * concatenated in descending order.
  37. */
  38. struct amdgpu_cs_buckets {
  39. struct list_head bucket[AMDGPU_CS_NUM_BUCKETS];
  40. };
  41. static void amdgpu_cs_buckets_init(struct amdgpu_cs_buckets *b)
  42. {
  43. unsigned i;
  44. for (i = 0; i < AMDGPU_CS_NUM_BUCKETS; i++)
  45. INIT_LIST_HEAD(&b->bucket[i]);
  46. }
  47. static void amdgpu_cs_buckets_add(struct amdgpu_cs_buckets *b,
  48. struct list_head *item, unsigned priority)
  49. {
  50. /* Since buffers which appear sooner in the relocation list are
  51. * likely to be used more often than buffers which appear later
  52. * in the list, the sort mustn't change the ordering of buffers
  53. * with the same priority, i.e. it must be stable.
  54. */
  55. list_add_tail(item, &b->bucket[min(priority, AMDGPU_CS_MAX_PRIORITY)]);
  56. }
  57. static void amdgpu_cs_buckets_get_list(struct amdgpu_cs_buckets *b,
  58. struct list_head *out_list)
  59. {
  60. unsigned i;
  61. /* Connect the sorted buckets in the output list. */
  62. for (i = 0; i < AMDGPU_CS_NUM_BUCKETS; i++) {
  63. list_splice(&b->bucket[i], out_list);
  64. }
  65. }
  66. int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
  67. u32 ip_instance, u32 ring,
  68. struct amdgpu_ring **out_ring)
  69. {
  70. /* Right now all IPs have only one instance - multiple rings. */
  71. if (ip_instance != 0) {
  72. DRM_ERROR("invalid ip instance: %d\n", ip_instance);
  73. return -EINVAL;
  74. }
  75. switch (ip_type) {
  76. default:
  77. DRM_ERROR("unknown ip type: %d\n", ip_type);
  78. return -EINVAL;
  79. case AMDGPU_HW_IP_GFX:
  80. if (ring < adev->gfx.num_gfx_rings) {
  81. *out_ring = &adev->gfx.gfx_ring[ring];
  82. } else {
  83. DRM_ERROR("only %d gfx rings are supported now\n",
  84. adev->gfx.num_gfx_rings);
  85. return -EINVAL;
  86. }
  87. break;
  88. case AMDGPU_HW_IP_COMPUTE:
  89. if (ring < adev->gfx.num_compute_rings) {
  90. *out_ring = &adev->gfx.compute_ring[ring];
  91. } else {
  92. DRM_ERROR("only %d compute rings are supported now\n",
  93. adev->gfx.num_compute_rings);
  94. return -EINVAL;
  95. }
  96. break;
  97. case AMDGPU_HW_IP_DMA:
  98. if (ring < 2) {
  99. *out_ring = &adev->sdma[ring].ring;
  100. } else {
  101. DRM_ERROR("only two SDMA rings are supported\n");
  102. return -EINVAL;
  103. }
  104. break;
  105. case AMDGPU_HW_IP_UVD:
  106. *out_ring = &adev->uvd.ring;
  107. break;
  108. case AMDGPU_HW_IP_VCE:
  109. if (ring < 2){
  110. *out_ring = &adev->vce.ring[ring];
  111. } else {
  112. DRM_ERROR("only two VCE rings are supported\n");
  113. return -EINVAL;
  114. }
  115. break;
  116. }
  117. return 0;
  118. }
  119. static void amdgpu_job_work_func(struct work_struct *work)
  120. {
  121. struct amdgpu_cs_parser *sched_job =
  122. container_of(work, struct amdgpu_cs_parser,
  123. job_work);
  124. mutex_lock(&sched_job->job_lock);
  125. if (sched_job->free_job)
  126. sched_job->free_job(sched_job);
  127. mutex_unlock(&sched_job->job_lock);
  128. /* after processing job, free memory */
  129. fence_put(&sched_job->s_fence->base);
  130. kfree(sched_job);
  131. }
  132. struct amdgpu_cs_parser *amdgpu_cs_parser_create(struct amdgpu_device *adev,
  133. struct drm_file *filp,
  134. struct amdgpu_ctx *ctx,
  135. struct amdgpu_ib *ibs,
  136. uint32_t num_ibs)
  137. {
  138. struct amdgpu_cs_parser *parser;
  139. int i;
  140. parser = kzalloc(sizeof(struct amdgpu_cs_parser), GFP_KERNEL);
  141. if (!parser)
  142. return NULL;
  143. parser->adev = adev;
  144. parser->filp = filp;
  145. parser->ctx = ctx;
  146. parser->ibs = ibs;
  147. parser->num_ibs = num_ibs;
  148. if (amdgpu_enable_scheduler) {
  149. mutex_init(&parser->job_lock);
  150. INIT_WORK(&parser->job_work, amdgpu_job_work_func);
  151. }
  152. for (i = 0; i < num_ibs; i++)
  153. ibs[i].ctx = ctx;
  154. return parser;
  155. }
  156. int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)
  157. {
  158. union drm_amdgpu_cs *cs = data;
  159. uint64_t *chunk_array_user;
  160. uint64_t *chunk_array = NULL;
  161. struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
  162. struct amdgpu_bo_list *bo_list = NULL;
  163. unsigned size, i;
  164. int r = 0;
  165. if (!cs->in.num_chunks)
  166. goto out;
  167. p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
  168. if (!p->ctx) {
  169. r = -EINVAL;
  170. goto out;
  171. }
  172. bo_list = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle);
  173. if (!amdgpu_enable_scheduler)
  174. p->bo_list = bo_list;
  175. else {
  176. if (bo_list && !bo_list->has_userptr) {
  177. p->bo_list = amdgpu_bo_list_clone(bo_list);
  178. amdgpu_bo_list_put(bo_list);
  179. if (!p->bo_list)
  180. return -ENOMEM;
  181. } else if (bo_list && bo_list->has_userptr)
  182. p->bo_list = bo_list;
  183. else
  184. p->bo_list = NULL;
  185. }
  186. /* get chunks */
  187. INIT_LIST_HEAD(&p->validated);
  188. chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
  189. if (chunk_array == NULL) {
  190. r = -ENOMEM;
  191. goto out;
  192. }
  193. chunk_array_user = (uint64_t __user *)(cs->in.chunks);
  194. if (copy_from_user(chunk_array, chunk_array_user,
  195. sizeof(uint64_t)*cs->in.num_chunks)) {
  196. r = -EFAULT;
  197. goto out;
  198. }
  199. p->nchunks = cs->in.num_chunks;
  200. p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
  201. GFP_KERNEL);
  202. if (p->chunks == NULL) {
  203. r = -ENOMEM;
  204. goto out;
  205. }
  206. for (i = 0; i < p->nchunks; i++) {
  207. struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
  208. struct drm_amdgpu_cs_chunk user_chunk;
  209. uint32_t __user *cdata;
  210. chunk_ptr = (void __user *)chunk_array[i];
  211. if (copy_from_user(&user_chunk, chunk_ptr,
  212. sizeof(struct drm_amdgpu_cs_chunk))) {
  213. r = -EFAULT;
  214. goto out;
  215. }
  216. p->chunks[i].chunk_id = user_chunk.chunk_id;
  217. p->chunks[i].length_dw = user_chunk.length_dw;
  218. size = p->chunks[i].length_dw;
  219. cdata = (void __user *)user_chunk.chunk_data;
  220. p->chunks[i].user_ptr = cdata;
  221. p->chunks[i].kdata = drm_malloc_ab(size, sizeof(uint32_t));
  222. if (p->chunks[i].kdata == NULL) {
  223. r = -ENOMEM;
  224. goto out;
  225. }
  226. size *= sizeof(uint32_t);
  227. if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
  228. r = -EFAULT;
  229. goto out;
  230. }
  231. switch (p->chunks[i].chunk_id) {
  232. case AMDGPU_CHUNK_ID_IB:
  233. p->num_ibs++;
  234. break;
  235. case AMDGPU_CHUNK_ID_FENCE:
  236. size = sizeof(struct drm_amdgpu_cs_chunk_fence);
  237. if (p->chunks[i].length_dw * sizeof(uint32_t) >= size) {
  238. uint32_t handle;
  239. struct drm_gem_object *gobj;
  240. struct drm_amdgpu_cs_chunk_fence *fence_data;
  241. fence_data = (void *)p->chunks[i].kdata;
  242. handle = fence_data->handle;
  243. gobj = drm_gem_object_lookup(p->adev->ddev,
  244. p->filp, handle);
  245. if (gobj == NULL) {
  246. r = -EINVAL;
  247. goto out;
  248. }
  249. p->uf.bo = gem_to_amdgpu_bo(gobj);
  250. p->uf.offset = fence_data->offset;
  251. } else {
  252. r = -EINVAL;
  253. goto out;
  254. }
  255. break;
  256. case AMDGPU_CHUNK_ID_DEPENDENCIES:
  257. break;
  258. default:
  259. r = -EINVAL;
  260. goto out;
  261. }
  262. }
  263. p->ibs = kmalloc_array(p->num_ibs, sizeof(struct amdgpu_ib), GFP_KERNEL);
  264. if (!p->ibs)
  265. r = -ENOMEM;
  266. out:
  267. kfree(chunk_array);
  268. return r;
  269. }
  270. /* Returns how many bytes TTM can move per IB.
  271. */
  272. static u64 amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev)
  273. {
  274. u64 real_vram_size = adev->mc.real_vram_size;
  275. u64 vram_usage = atomic64_read(&adev->vram_usage);
  276. /* This function is based on the current VRAM usage.
  277. *
  278. * - If all of VRAM is free, allow relocating the number of bytes that
  279. * is equal to 1/4 of the size of VRAM for this IB.
  280. * - If more than one half of VRAM is occupied, only allow relocating
  281. * 1 MB of data for this IB.
  282. *
  283. * - From 0 to one half of used VRAM, the threshold decreases
  284. * linearly.
  285. * __________________
  286. * 1/4 of -|\ |
  287. * VRAM | \ |
  288. * | \ |
  289. * | \ |
  290. * | \ |
  291. * | \ |
  292. * | \ |
  293. * | \________|1 MB
  294. * |----------------|
  295. * VRAM 0 % 100 %
  296. * used used
  297. *
  298. * Note: It's a threshold, not a limit. The threshold must be crossed
  299. * for buffer relocations to stop, so any buffer of an arbitrary size
  300. * can be moved as long as the threshold isn't crossed before
  301. * the relocation takes place. We don't want to disable buffer
  302. * relocations completely.
  303. *
  304. * The idea is that buffers should be placed in VRAM at creation time
  305. * and TTM should only do a minimum number of relocations during
  306. * command submission. In practice, you need to submit at least
  307. * a dozen IBs to move all buffers to VRAM if they are in GTT.
  308. *
  309. * Also, things can get pretty crazy under memory pressure and actual
  310. * VRAM usage can change a lot, so playing safe even at 50% does
  311. * consistently increase performance.
  312. */
  313. u64 half_vram = real_vram_size >> 1;
  314. u64 half_free_vram = vram_usage >= half_vram ? 0 : half_vram - vram_usage;
  315. u64 bytes_moved_threshold = half_free_vram >> 1;
  316. return max(bytes_moved_threshold, 1024*1024ull);
  317. }
  318. int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p)
  319. {
  320. struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
  321. struct amdgpu_vm *vm = &fpriv->vm;
  322. struct amdgpu_device *adev = p->adev;
  323. struct amdgpu_bo_list_entry *lobj;
  324. struct list_head duplicates;
  325. struct amdgpu_bo *bo;
  326. u64 bytes_moved = 0, initial_bytes_moved;
  327. u64 bytes_moved_threshold = amdgpu_cs_get_threshold_for_moves(adev);
  328. int r;
  329. INIT_LIST_HEAD(&duplicates);
  330. r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true, &duplicates);
  331. if (unlikely(r != 0)) {
  332. return r;
  333. }
  334. list_for_each_entry(lobj, &p->validated, tv.head) {
  335. bo = lobj->robj;
  336. if (!bo->pin_count) {
  337. u32 domain = lobj->prefered_domains;
  338. u32 current_domain =
  339. amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  340. /* Check if this buffer will be moved and don't move it
  341. * if we have moved too many buffers for this IB already.
  342. *
  343. * Note that this allows moving at least one buffer of
  344. * any size, because it doesn't take the current "bo"
  345. * into account. We don't want to disallow buffer moves
  346. * completely.
  347. */
  348. if (current_domain != AMDGPU_GEM_DOMAIN_CPU &&
  349. (domain & current_domain) == 0 && /* will be moved */
  350. bytes_moved > bytes_moved_threshold) {
  351. /* don't move it */
  352. domain = current_domain;
  353. }
  354. retry:
  355. amdgpu_ttm_placement_from_domain(bo, domain);
  356. initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
  357. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  358. bytes_moved += atomic64_read(&adev->num_bytes_moved) -
  359. initial_bytes_moved;
  360. if (unlikely(r)) {
  361. if (r != -ERESTARTSYS && domain != lobj->allowed_domains) {
  362. domain = lobj->allowed_domains;
  363. goto retry;
  364. }
  365. ttm_eu_backoff_reservation(&p->ticket, &p->validated);
  366. return r;
  367. }
  368. }
  369. lobj->bo_va = amdgpu_vm_bo_find(vm, bo);
  370. }
  371. return 0;
  372. }
  373. static int amdgpu_cs_parser_relocs(struct amdgpu_cs_parser *p)
  374. {
  375. struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
  376. struct amdgpu_cs_buckets buckets;
  377. bool need_mmap_lock = false;
  378. int i, r;
  379. if (p->bo_list) {
  380. need_mmap_lock = p->bo_list->has_userptr;
  381. amdgpu_cs_buckets_init(&buckets);
  382. for (i = 0; i < p->bo_list->num_entries; i++)
  383. amdgpu_cs_buckets_add(&buckets, &p->bo_list->array[i].tv.head,
  384. p->bo_list->array[i].priority);
  385. amdgpu_cs_buckets_get_list(&buckets, &p->validated);
  386. }
  387. p->vm_bos = amdgpu_vm_get_bos(p->adev, &fpriv->vm,
  388. &p->validated);
  389. if (need_mmap_lock)
  390. down_read(&current->mm->mmap_sem);
  391. r = amdgpu_cs_list_validate(p);
  392. if (need_mmap_lock)
  393. up_read(&current->mm->mmap_sem);
  394. return r;
  395. }
  396. static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
  397. {
  398. struct amdgpu_bo_list_entry *e;
  399. int r;
  400. list_for_each_entry(e, &p->validated, tv.head) {
  401. struct reservation_object *resv = e->robj->tbo.resv;
  402. r = amdgpu_sync_resv(p->adev, &p->ibs[0].sync, resv, p->filp);
  403. if (r)
  404. return r;
  405. }
  406. return 0;
  407. }
  408. static int cmp_size_smaller_first(void *priv, struct list_head *a,
  409. struct list_head *b)
  410. {
  411. struct amdgpu_bo_list_entry *la = list_entry(a, struct amdgpu_bo_list_entry, tv.head);
  412. struct amdgpu_bo_list_entry *lb = list_entry(b, struct amdgpu_bo_list_entry, tv.head);
  413. /* Sort A before B if A is smaller. */
  414. return (int)la->robj->tbo.num_pages - (int)lb->robj->tbo.num_pages;
  415. }
  416. static void amdgpu_cs_parser_fini_early(struct amdgpu_cs_parser *parser, int error, bool backoff)
  417. {
  418. if (!error) {
  419. /* Sort the buffer list from the smallest to largest buffer,
  420. * which affects the order of buffers in the LRU list.
  421. * This assures that the smallest buffers are added first
  422. * to the LRU list, so they are likely to be later evicted
  423. * first, instead of large buffers whose eviction is more
  424. * expensive.
  425. *
  426. * This slightly lowers the number of bytes moved by TTM
  427. * per frame under memory pressure.
  428. */
  429. list_sort(NULL, &parser->validated, cmp_size_smaller_first);
  430. ttm_eu_fence_buffer_objects(&parser->ticket,
  431. &parser->validated,
  432. &parser->ibs[parser->num_ibs-1].fence->base);
  433. } else if (backoff) {
  434. ttm_eu_backoff_reservation(&parser->ticket,
  435. &parser->validated);
  436. }
  437. }
  438. static void amdgpu_cs_parser_fini_late(struct amdgpu_cs_parser *parser)
  439. {
  440. unsigned i;
  441. if (parser->ctx)
  442. amdgpu_ctx_put(parser->ctx);
  443. if (parser->bo_list) {
  444. if (amdgpu_enable_scheduler && !parser->bo_list->has_userptr)
  445. amdgpu_bo_list_free(parser->bo_list);
  446. else
  447. amdgpu_bo_list_put(parser->bo_list);
  448. }
  449. drm_free_large(parser->vm_bos);
  450. for (i = 0; i < parser->nchunks; i++)
  451. drm_free_large(parser->chunks[i].kdata);
  452. kfree(parser->chunks);
  453. if (parser->ibs)
  454. for (i = 0; i < parser->num_ibs; i++)
  455. amdgpu_ib_free(parser->adev, &parser->ibs[i]);
  456. kfree(parser->ibs);
  457. if (parser->uf.bo)
  458. drm_gem_object_unreference_unlocked(&parser->uf.bo->gem_base);
  459. if (!amdgpu_enable_scheduler)
  460. kfree(parser);
  461. }
  462. /**
  463. * cs_parser_fini() - clean parser states
  464. * @parser: parser structure holding parsing context.
  465. * @error: error number
  466. *
  467. * If error is set than unvalidate buffer, otherwise just free memory
  468. * used by parsing context.
  469. **/
  470. static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error, bool backoff)
  471. {
  472. amdgpu_cs_parser_fini_early(parser, error, backoff);
  473. amdgpu_cs_parser_fini_late(parser);
  474. }
  475. static int amdgpu_cs_parser_free_job(struct amdgpu_cs_parser *sched_job)
  476. {
  477. amdgpu_cs_parser_fini_late(sched_job);
  478. return 0;
  479. }
  480. static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p,
  481. struct amdgpu_vm *vm)
  482. {
  483. struct amdgpu_device *adev = p->adev;
  484. struct amdgpu_bo_va *bo_va;
  485. struct amdgpu_bo *bo;
  486. int i, r;
  487. r = amdgpu_vm_update_page_directory(adev, vm);
  488. if (r)
  489. return r;
  490. r = amdgpu_sync_fence(adev, &p->ibs[0].sync, vm->page_directory_fence);
  491. if (r)
  492. return r;
  493. r = amdgpu_vm_clear_freed(adev, vm);
  494. if (r)
  495. return r;
  496. if (p->bo_list) {
  497. for (i = 0; i < p->bo_list->num_entries; i++) {
  498. struct fence *f;
  499. /* ignore duplicates */
  500. bo = p->bo_list->array[i].robj;
  501. if (!bo)
  502. continue;
  503. bo_va = p->bo_list->array[i].bo_va;
  504. if (bo_va == NULL)
  505. continue;
  506. r = amdgpu_vm_bo_update(adev, bo_va, &bo->tbo.mem);
  507. if (r)
  508. return r;
  509. f = bo_va->last_pt_update;
  510. r = amdgpu_sync_fence(adev, &p->ibs[0].sync, f);
  511. if (r)
  512. return r;
  513. }
  514. }
  515. return amdgpu_vm_clear_invalids(adev, vm, &p->ibs[0].sync);
  516. }
  517. static int amdgpu_cs_ib_vm_chunk(struct amdgpu_device *adev,
  518. struct amdgpu_cs_parser *parser)
  519. {
  520. struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
  521. struct amdgpu_vm *vm = &fpriv->vm;
  522. struct amdgpu_ring *ring;
  523. int i, r;
  524. if (parser->num_ibs == 0)
  525. return 0;
  526. /* Only for UVD/VCE VM emulation */
  527. for (i = 0; i < parser->num_ibs; i++) {
  528. ring = parser->ibs[i].ring;
  529. if (ring->funcs->parse_cs) {
  530. r = amdgpu_ring_parse_cs(ring, parser, i);
  531. if (r)
  532. return r;
  533. }
  534. }
  535. mutex_lock(&vm->mutex);
  536. r = amdgpu_bo_vm_update_pte(parser, vm);
  537. if (r) {
  538. goto out;
  539. }
  540. amdgpu_cs_sync_rings(parser);
  541. if (!amdgpu_enable_scheduler)
  542. r = amdgpu_ib_schedule(adev, parser->num_ibs, parser->ibs,
  543. parser->filp);
  544. out:
  545. mutex_unlock(&vm->mutex);
  546. return r;
  547. }
  548. static int amdgpu_cs_handle_lockup(struct amdgpu_device *adev, int r)
  549. {
  550. if (r == -EDEADLK) {
  551. r = amdgpu_gpu_reset(adev);
  552. if (!r)
  553. r = -EAGAIN;
  554. }
  555. return r;
  556. }
  557. static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
  558. struct amdgpu_cs_parser *parser)
  559. {
  560. struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
  561. struct amdgpu_vm *vm = &fpriv->vm;
  562. int i, j;
  563. int r;
  564. for (i = 0, j = 0; i < parser->nchunks && j < parser->num_ibs; i++) {
  565. struct amdgpu_cs_chunk *chunk;
  566. struct amdgpu_ib *ib;
  567. struct drm_amdgpu_cs_chunk_ib *chunk_ib;
  568. struct amdgpu_ring *ring;
  569. chunk = &parser->chunks[i];
  570. ib = &parser->ibs[j];
  571. chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
  572. if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
  573. continue;
  574. r = amdgpu_cs_get_ring(adev, chunk_ib->ip_type,
  575. chunk_ib->ip_instance, chunk_ib->ring,
  576. &ring);
  577. if (r)
  578. return r;
  579. if (ring->funcs->parse_cs) {
  580. struct amdgpu_bo_va_mapping *m;
  581. struct amdgpu_bo *aobj = NULL;
  582. uint64_t offset;
  583. uint8_t *kptr;
  584. m = amdgpu_cs_find_mapping(parser, chunk_ib->va_start,
  585. &aobj);
  586. if (!aobj) {
  587. DRM_ERROR("IB va_start is invalid\n");
  588. return -EINVAL;
  589. }
  590. if ((chunk_ib->va_start + chunk_ib->ib_bytes) >
  591. (m->it.last + 1) * AMDGPU_GPU_PAGE_SIZE) {
  592. DRM_ERROR("IB va_start+ib_bytes is invalid\n");
  593. return -EINVAL;
  594. }
  595. /* the IB should be reserved at this point */
  596. r = amdgpu_bo_kmap(aobj, (void **)&kptr);
  597. if (r) {
  598. return r;
  599. }
  600. offset = ((uint64_t)m->it.start) * AMDGPU_GPU_PAGE_SIZE;
  601. kptr += chunk_ib->va_start - offset;
  602. r = amdgpu_ib_get(ring, NULL, chunk_ib->ib_bytes, ib);
  603. if (r) {
  604. DRM_ERROR("Failed to get ib !\n");
  605. return r;
  606. }
  607. memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
  608. amdgpu_bo_kunmap(aobj);
  609. } else {
  610. r = amdgpu_ib_get(ring, vm, 0, ib);
  611. if (r) {
  612. DRM_ERROR("Failed to get ib !\n");
  613. return r;
  614. }
  615. ib->gpu_addr = chunk_ib->va_start;
  616. }
  617. ib->length_dw = chunk_ib->ib_bytes / 4;
  618. ib->flags = chunk_ib->flags;
  619. ib->ctx = parser->ctx;
  620. j++;
  621. }
  622. if (!parser->num_ibs)
  623. return 0;
  624. /* add GDS resources to first IB */
  625. if (parser->bo_list) {
  626. struct amdgpu_bo *gds = parser->bo_list->gds_obj;
  627. struct amdgpu_bo *gws = parser->bo_list->gws_obj;
  628. struct amdgpu_bo *oa = parser->bo_list->oa_obj;
  629. struct amdgpu_ib *ib = &parser->ibs[0];
  630. if (gds) {
  631. ib->gds_base = amdgpu_bo_gpu_offset(gds);
  632. ib->gds_size = amdgpu_bo_size(gds);
  633. }
  634. if (gws) {
  635. ib->gws_base = amdgpu_bo_gpu_offset(gws);
  636. ib->gws_size = amdgpu_bo_size(gws);
  637. }
  638. if (oa) {
  639. ib->oa_base = amdgpu_bo_gpu_offset(oa);
  640. ib->oa_size = amdgpu_bo_size(oa);
  641. }
  642. }
  643. /* wrap the last IB with user fence */
  644. if (parser->uf.bo) {
  645. struct amdgpu_ib *ib = &parser->ibs[parser->num_ibs - 1];
  646. /* UVD & VCE fw doesn't support user fences */
  647. if (ib->ring->type == AMDGPU_RING_TYPE_UVD ||
  648. ib->ring->type == AMDGPU_RING_TYPE_VCE)
  649. return -EINVAL;
  650. ib->user = &parser->uf;
  651. }
  652. return 0;
  653. }
  654. static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
  655. struct amdgpu_cs_parser *p)
  656. {
  657. struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
  658. struct amdgpu_ib *ib;
  659. int i, j, r;
  660. if (!p->num_ibs)
  661. return 0;
  662. /* Add dependencies to first IB */
  663. ib = &p->ibs[0];
  664. for (i = 0; i < p->nchunks; ++i) {
  665. struct drm_amdgpu_cs_chunk_dep *deps;
  666. struct amdgpu_cs_chunk *chunk;
  667. unsigned num_deps;
  668. chunk = &p->chunks[i];
  669. if (chunk->chunk_id != AMDGPU_CHUNK_ID_DEPENDENCIES)
  670. continue;
  671. deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
  672. num_deps = chunk->length_dw * 4 /
  673. sizeof(struct drm_amdgpu_cs_chunk_dep);
  674. for (j = 0; j < num_deps; ++j) {
  675. struct amdgpu_ring *ring;
  676. struct amdgpu_ctx *ctx;
  677. struct fence *fence;
  678. r = amdgpu_cs_get_ring(adev, deps[j].ip_type,
  679. deps[j].ip_instance,
  680. deps[j].ring, &ring);
  681. if (r)
  682. return r;
  683. ctx = amdgpu_ctx_get(fpriv, deps[j].ctx_id);
  684. if (ctx == NULL)
  685. return -EINVAL;
  686. fence = amdgpu_ctx_get_fence(ctx, ring,
  687. deps[j].handle);
  688. if (IS_ERR(fence)) {
  689. r = PTR_ERR(fence);
  690. amdgpu_ctx_put(ctx);
  691. return r;
  692. } else if (fence) {
  693. r = amdgpu_sync_fence(adev, &ib->sync, fence);
  694. fence_put(fence);
  695. amdgpu_ctx_put(ctx);
  696. if (r)
  697. return r;
  698. }
  699. }
  700. }
  701. return 0;
  702. }
  703. static int amdgpu_cs_parser_prepare_job(struct amdgpu_cs_parser *sched_job)
  704. {
  705. int r, i;
  706. struct amdgpu_cs_parser *parser = sched_job;
  707. struct amdgpu_device *adev = sched_job->adev;
  708. bool reserved_buffers = false;
  709. r = amdgpu_cs_parser_relocs(parser);
  710. if (r) {
  711. if (r != -ERESTARTSYS) {
  712. if (r == -ENOMEM)
  713. DRM_ERROR("Not enough memory for command submission!\n");
  714. else
  715. DRM_ERROR("Failed to process the buffer list %d!\n", r);
  716. }
  717. }
  718. if (!r) {
  719. reserved_buffers = true;
  720. r = amdgpu_cs_ib_fill(adev, parser);
  721. }
  722. if (!r) {
  723. r = amdgpu_cs_dependencies(adev, parser);
  724. if (r)
  725. DRM_ERROR("Failed in the dependencies handling %d!\n", r);
  726. }
  727. if (r) {
  728. amdgpu_cs_parser_fini(parser, r, reserved_buffers);
  729. return r;
  730. }
  731. for (i = 0; i < parser->num_ibs; i++)
  732. trace_amdgpu_cs(parser, i);
  733. r = amdgpu_cs_ib_vm_chunk(adev, parser);
  734. return r;
  735. }
  736. static struct amdgpu_ring *amdgpu_cs_parser_get_ring(
  737. struct amdgpu_device *adev,
  738. struct amdgpu_cs_parser *parser)
  739. {
  740. int i, r;
  741. struct amdgpu_cs_chunk *chunk;
  742. struct drm_amdgpu_cs_chunk_ib *chunk_ib;
  743. struct amdgpu_ring *ring;
  744. for (i = 0; i < parser->nchunks; i++) {
  745. chunk = &parser->chunks[i];
  746. chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
  747. if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
  748. continue;
  749. r = amdgpu_cs_get_ring(adev, chunk_ib->ip_type,
  750. chunk_ib->ip_instance, chunk_ib->ring,
  751. &ring);
  752. if (r)
  753. return NULL;
  754. break;
  755. }
  756. return ring;
  757. }
  758. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  759. {
  760. struct amdgpu_device *adev = dev->dev_private;
  761. union drm_amdgpu_cs *cs = data;
  762. struct amdgpu_cs_parser *parser;
  763. int r;
  764. down_read(&adev->exclusive_lock);
  765. if (!adev->accel_working) {
  766. up_read(&adev->exclusive_lock);
  767. return -EBUSY;
  768. }
  769. parser = amdgpu_cs_parser_create(adev, filp, NULL, NULL, 0);
  770. if (!parser)
  771. return -ENOMEM;
  772. r = amdgpu_cs_parser_init(parser, data);
  773. if (r) {
  774. DRM_ERROR("Failed to initialize parser !\n");
  775. amdgpu_cs_parser_fini(parser, r, false);
  776. up_read(&adev->exclusive_lock);
  777. r = amdgpu_cs_handle_lockup(adev, r);
  778. return r;
  779. }
  780. if (amdgpu_enable_scheduler && parser->num_ibs) {
  781. struct amdgpu_ring * ring =
  782. amdgpu_cs_parser_get_ring(adev, parser);
  783. r = amdgpu_cs_parser_prepare_job(parser);
  784. if (r)
  785. goto out;
  786. parser->ring = ring;
  787. parser->free_job = amdgpu_cs_parser_free_job;
  788. mutex_lock(&parser->job_lock);
  789. r = amd_sched_push_job(ring->scheduler,
  790. &parser->ctx->rings[ring->idx].entity,
  791. parser,
  792. &parser->s_fence);
  793. if (r) {
  794. mutex_unlock(&parser->job_lock);
  795. goto out;
  796. }
  797. parser->ibs[parser->num_ibs - 1].sequence =
  798. amdgpu_ctx_add_fence(parser->ctx, ring,
  799. &parser->s_fence->base,
  800. parser->s_fence->v_seq);
  801. cs->out.handle = parser->s_fence->v_seq;
  802. list_sort(NULL, &parser->validated, cmp_size_smaller_first);
  803. ttm_eu_fence_buffer_objects(&parser->ticket,
  804. &parser->validated,
  805. &parser->s_fence->base);
  806. mutex_unlock(&parser->job_lock);
  807. up_read(&adev->exclusive_lock);
  808. return 0;
  809. }
  810. r = amdgpu_cs_parser_prepare_job(parser);
  811. if (r)
  812. goto out;
  813. cs->out.handle = parser->ibs[parser->num_ibs - 1].sequence;
  814. out:
  815. amdgpu_cs_parser_fini(parser, r, true);
  816. up_read(&adev->exclusive_lock);
  817. r = amdgpu_cs_handle_lockup(adev, r);
  818. return r;
  819. }
  820. /**
  821. * amdgpu_cs_wait_ioctl - wait for a command submission to finish
  822. *
  823. * @dev: drm device
  824. * @data: data from userspace
  825. * @filp: file private
  826. *
  827. * Wait for the command submission identified by handle to finish.
  828. */
  829. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
  830. struct drm_file *filp)
  831. {
  832. union drm_amdgpu_wait_cs *wait = data;
  833. struct amdgpu_device *adev = dev->dev_private;
  834. unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
  835. struct amdgpu_ring *ring = NULL;
  836. struct amdgpu_ctx *ctx;
  837. struct fence *fence;
  838. long r;
  839. r = amdgpu_cs_get_ring(adev, wait->in.ip_type, wait->in.ip_instance,
  840. wait->in.ring, &ring);
  841. if (r)
  842. return r;
  843. ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
  844. if (ctx == NULL)
  845. return -EINVAL;
  846. fence = amdgpu_ctx_get_fence(ctx, ring, wait->in.handle);
  847. if (IS_ERR(fence))
  848. r = PTR_ERR(fence);
  849. else if (fence) {
  850. r = fence_wait_timeout(fence, true, timeout);
  851. fence_put(fence);
  852. } else
  853. r = 1;
  854. amdgpu_ctx_put(ctx);
  855. if (r < 0)
  856. return r;
  857. memset(wait, 0, sizeof(*wait));
  858. wait->out.status = (r == 0);
  859. return 0;
  860. }
  861. /**
  862. * amdgpu_cs_find_bo_va - find bo_va for VM address
  863. *
  864. * @parser: command submission parser context
  865. * @addr: VM address
  866. * @bo: resulting BO of the mapping found
  867. *
  868. * Search the buffer objects in the command submission context for a certain
  869. * virtual memory address. Returns allocation structure when found, NULL
  870. * otherwise.
  871. */
  872. struct amdgpu_bo_va_mapping *
  873. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  874. uint64_t addr, struct amdgpu_bo **bo)
  875. {
  876. struct amdgpu_bo_list_entry *reloc;
  877. struct amdgpu_bo_va_mapping *mapping;
  878. addr /= AMDGPU_GPU_PAGE_SIZE;
  879. list_for_each_entry(reloc, &parser->validated, tv.head) {
  880. if (!reloc->bo_va)
  881. continue;
  882. list_for_each_entry(mapping, &reloc->bo_va->valids, list) {
  883. if (mapping->it.start > addr ||
  884. addr > mapping->it.last)
  885. continue;
  886. *bo = reloc->bo_va->bo;
  887. return mapping;
  888. }
  889. list_for_each_entry(mapping, &reloc->bo_va->invalids, list) {
  890. if (mapping->it.start > addr ||
  891. addr > mapping->it.last)
  892. continue;
  893. *bo = reloc->bo_va->bo;
  894. return mapping;
  895. }
  896. }
  897. return NULL;
  898. }