amdgpu.h 72 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/interval_tree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/fence.h>
  37. #include <ttm/ttm_bo_api.h>
  38. #include <ttm/ttm_bo_driver.h>
  39. #include <ttm/ttm_placement.h>
  40. #include <ttm/ttm_module.h>
  41. #include <ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include "amd_shared.h"
  46. #include "amdgpu_mode.h"
  47. #include "amdgpu_ih.h"
  48. #include "amdgpu_irq.h"
  49. #include "amdgpu_ucode.h"
  50. #include "amdgpu_gds.h"
  51. #include "gpu_scheduler.h"
  52. /*
  53. * Modules parameters.
  54. */
  55. extern int amdgpu_modeset;
  56. extern int amdgpu_vram_limit;
  57. extern int amdgpu_gart_size;
  58. extern int amdgpu_benchmarking;
  59. extern int amdgpu_testing;
  60. extern int amdgpu_audio;
  61. extern int amdgpu_disp_priority;
  62. extern int amdgpu_hw_i2c;
  63. extern int amdgpu_pcie_gen2;
  64. extern int amdgpu_msi;
  65. extern int amdgpu_lockup_timeout;
  66. extern int amdgpu_dpm;
  67. extern int amdgpu_smc_load_fw;
  68. extern int amdgpu_aspm;
  69. extern int amdgpu_runtime_pm;
  70. extern int amdgpu_hard_reset;
  71. extern unsigned amdgpu_ip_block_mask;
  72. extern int amdgpu_bapm;
  73. extern int amdgpu_deep_color;
  74. extern int amdgpu_vm_size;
  75. extern int amdgpu_vm_block_size;
  76. extern int amdgpu_enable_scheduler;
  77. extern int amdgpu_sched_jobs;
  78. extern int amdgpu_sched_hw_submission;
  79. #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
  80. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  81. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  82. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  83. #define AMDGPU_IB_POOL_SIZE 16
  84. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  85. #define AMDGPUFB_CONN_LIMIT 4
  86. #define AMDGPU_BIOS_NUM_SCRATCH 8
  87. /* max number of rings */
  88. #define AMDGPU_MAX_RINGS 16
  89. #define AMDGPU_MAX_GFX_RINGS 1
  90. #define AMDGPU_MAX_COMPUTE_RINGS 8
  91. #define AMDGPU_MAX_VCE_RINGS 2
  92. /* number of hw syncs before falling back on blocking */
  93. #define AMDGPU_NUM_SYNCS 4
  94. /* hardcode that limit for now */
  95. #define AMDGPU_VA_RESERVED_SIZE (8 << 20)
  96. /* hard reset data */
  97. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  98. /* reset flags */
  99. #define AMDGPU_RESET_GFX (1 << 0)
  100. #define AMDGPU_RESET_COMPUTE (1 << 1)
  101. #define AMDGPU_RESET_DMA (1 << 2)
  102. #define AMDGPU_RESET_CP (1 << 3)
  103. #define AMDGPU_RESET_GRBM (1 << 4)
  104. #define AMDGPU_RESET_DMA1 (1 << 5)
  105. #define AMDGPU_RESET_RLC (1 << 6)
  106. #define AMDGPU_RESET_SEM (1 << 7)
  107. #define AMDGPU_RESET_IH (1 << 8)
  108. #define AMDGPU_RESET_VMC (1 << 9)
  109. #define AMDGPU_RESET_MC (1 << 10)
  110. #define AMDGPU_RESET_DISPLAY (1 << 11)
  111. #define AMDGPU_RESET_UVD (1 << 12)
  112. #define AMDGPU_RESET_VCE (1 << 13)
  113. #define AMDGPU_RESET_VCE1 (1 << 14)
  114. /* CG block flags */
  115. #define AMDGPU_CG_BLOCK_GFX (1 << 0)
  116. #define AMDGPU_CG_BLOCK_MC (1 << 1)
  117. #define AMDGPU_CG_BLOCK_SDMA (1 << 2)
  118. #define AMDGPU_CG_BLOCK_UVD (1 << 3)
  119. #define AMDGPU_CG_BLOCK_VCE (1 << 4)
  120. #define AMDGPU_CG_BLOCK_HDP (1 << 5)
  121. #define AMDGPU_CG_BLOCK_BIF (1 << 6)
  122. /* CG flags */
  123. #define AMDGPU_CG_SUPPORT_GFX_MGCG (1 << 0)
  124. #define AMDGPU_CG_SUPPORT_GFX_MGLS (1 << 1)
  125. #define AMDGPU_CG_SUPPORT_GFX_CGCG (1 << 2)
  126. #define AMDGPU_CG_SUPPORT_GFX_CGLS (1 << 3)
  127. #define AMDGPU_CG_SUPPORT_GFX_CGTS (1 << 4)
  128. #define AMDGPU_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
  129. #define AMDGPU_CG_SUPPORT_GFX_CP_LS (1 << 6)
  130. #define AMDGPU_CG_SUPPORT_GFX_RLC_LS (1 << 7)
  131. #define AMDGPU_CG_SUPPORT_MC_LS (1 << 8)
  132. #define AMDGPU_CG_SUPPORT_MC_MGCG (1 << 9)
  133. #define AMDGPU_CG_SUPPORT_SDMA_LS (1 << 10)
  134. #define AMDGPU_CG_SUPPORT_SDMA_MGCG (1 << 11)
  135. #define AMDGPU_CG_SUPPORT_BIF_LS (1 << 12)
  136. #define AMDGPU_CG_SUPPORT_UVD_MGCG (1 << 13)
  137. #define AMDGPU_CG_SUPPORT_VCE_MGCG (1 << 14)
  138. #define AMDGPU_CG_SUPPORT_HDP_LS (1 << 15)
  139. #define AMDGPU_CG_SUPPORT_HDP_MGCG (1 << 16)
  140. /* PG flags */
  141. #define AMDGPU_PG_SUPPORT_GFX_PG (1 << 0)
  142. #define AMDGPU_PG_SUPPORT_GFX_SMG (1 << 1)
  143. #define AMDGPU_PG_SUPPORT_GFX_DMG (1 << 2)
  144. #define AMDGPU_PG_SUPPORT_UVD (1 << 3)
  145. #define AMDGPU_PG_SUPPORT_VCE (1 << 4)
  146. #define AMDGPU_PG_SUPPORT_CP (1 << 5)
  147. #define AMDGPU_PG_SUPPORT_GDS (1 << 6)
  148. #define AMDGPU_PG_SUPPORT_RLC_SMU_HS (1 << 7)
  149. #define AMDGPU_PG_SUPPORT_SDMA (1 << 8)
  150. #define AMDGPU_PG_SUPPORT_ACP (1 << 9)
  151. #define AMDGPU_PG_SUPPORT_SAMU (1 << 10)
  152. /* GFX current status */
  153. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  154. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  155. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  156. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  157. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  158. /* max cursor sizes (in pixels) */
  159. #define CIK_CURSOR_WIDTH 128
  160. #define CIK_CURSOR_HEIGHT 128
  161. struct amdgpu_device;
  162. struct amdgpu_fence;
  163. struct amdgpu_ib;
  164. struct amdgpu_vm;
  165. struct amdgpu_ring;
  166. struct amdgpu_semaphore;
  167. struct amdgpu_cs_parser;
  168. struct amdgpu_irq_src;
  169. struct amdgpu_fpriv;
  170. enum amdgpu_cp_irq {
  171. AMDGPU_CP_IRQ_GFX_EOP = 0,
  172. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  173. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  174. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  175. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  176. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  177. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  178. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  179. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  180. AMDGPU_CP_IRQ_LAST
  181. };
  182. enum amdgpu_sdma_irq {
  183. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  184. AMDGPU_SDMA_IRQ_TRAP1,
  185. AMDGPU_SDMA_IRQ_LAST
  186. };
  187. enum amdgpu_thermal_irq {
  188. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  189. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  190. AMDGPU_THERMAL_IRQ_LAST
  191. };
  192. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  193. enum amd_ip_block_type block_type,
  194. enum amd_clockgating_state state);
  195. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  196. enum amd_ip_block_type block_type,
  197. enum amd_powergating_state state);
  198. struct amdgpu_ip_block_version {
  199. enum amd_ip_block_type type;
  200. u32 major;
  201. u32 minor;
  202. u32 rev;
  203. const struct amd_ip_funcs *funcs;
  204. };
  205. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  206. enum amd_ip_block_type type,
  207. u32 major, u32 minor);
  208. const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
  209. struct amdgpu_device *adev,
  210. enum amd_ip_block_type type);
  211. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  212. struct amdgpu_buffer_funcs {
  213. /* maximum bytes in a single operation */
  214. uint32_t copy_max_bytes;
  215. /* number of dw to reserve per operation */
  216. unsigned copy_num_dw;
  217. /* used for buffer migration */
  218. void (*emit_copy_buffer)(struct amdgpu_ring *ring,
  219. /* src addr in bytes */
  220. uint64_t src_offset,
  221. /* dst addr in bytes */
  222. uint64_t dst_offset,
  223. /* number of byte to transfer */
  224. uint32_t byte_count);
  225. /* maximum bytes in a single operation */
  226. uint32_t fill_max_bytes;
  227. /* number of dw to reserve per operation */
  228. unsigned fill_num_dw;
  229. /* used for buffer clearing */
  230. void (*emit_fill_buffer)(struct amdgpu_ring *ring,
  231. /* value to write to memory */
  232. uint32_t src_data,
  233. /* dst addr in bytes */
  234. uint64_t dst_offset,
  235. /* number of byte to fill */
  236. uint32_t byte_count);
  237. };
  238. /* provided by hw blocks that can write ptes, e.g., sdma */
  239. struct amdgpu_vm_pte_funcs {
  240. /* copy pte entries from GART */
  241. void (*copy_pte)(struct amdgpu_ib *ib,
  242. uint64_t pe, uint64_t src,
  243. unsigned count);
  244. /* write pte one entry at a time with addr mapping */
  245. void (*write_pte)(struct amdgpu_ib *ib,
  246. uint64_t pe,
  247. uint64_t addr, unsigned count,
  248. uint32_t incr, uint32_t flags);
  249. /* for linear pte/pde updates without addr mapping */
  250. void (*set_pte_pde)(struct amdgpu_ib *ib,
  251. uint64_t pe,
  252. uint64_t addr, unsigned count,
  253. uint32_t incr, uint32_t flags);
  254. /* pad the indirect buffer to the necessary number of dw */
  255. void (*pad_ib)(struct amdgpu_ib *ib);
  256. };
  257. /* provided by the gmc block */
  258. struct amdgpu_gart_funcs {
  259. /* flush the vm tlb via mmio */
  260. void (*flush_gpu_tlb)(struct amdgpu_device *adev,
  261. uint32_t vmid);
  262. /* write pte/pde updates using the cpu */
  263. int (*set_pte_pde)(struct amdgpu_device *adev,
  264. void *cpu_pt_addr, /* cpu addr of page table */
  265. uint32_t gpu_page_idx, /* pte/pde to update */
  266. uint64_t addr, /* addr to write into pte/pde */
  267. uint32_t flags); /* access flags */
  268. };
  269. /* provided by the ih block */
  270. struct amdgpu_ih_funcs {
  271. /* ring read/write ptr handling, called from interrupt context */
  272. u32 (*get_wptr)(struct amdgpu_device *adev);
  273. void (*decode_iv)(struct amdgpu_device *adev,
  274. struct amdgpu_iv_entry *entry);
  275. void (*set_rptr)(struct amdgpu_device *adev);
  276. };
  277. /* provided by hw blocks that expose a ring buffer for commands */
  278. struct amdgpu_ring_funcs {
  279. /* ring read/write ptr handling */
  280. u32 (*get_rptr)(struct amdgpu_ring *ring);
  281. u32 (*get_wptr)(struct amdgpu_ring *ring);
  282. void (*set_wptr)(struct amdgpu_ring *ring);
  283. /* validating and patching of IBs */
  284. int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
  285. /* command emit functions */
  286. void (*emit_ib)(struct amdgpu_ring *ring,
  287. struct amdgpu_ib *ib);
  288. void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
  289. uint64_t seq, unsigned flags);
  290. bool (*emit_semaphore)(struct amdgpu_ring *ring,
  291. struct amdgpu_semaphore *semaphore,
  292. bool emit_wait);
  293. void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
  294. uint64_t pd_addr);
  295. void (*emit_hdp_flush)(struct amdgpu_ring *ring);
  296. void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
  297. uint32_t gds_base, uint32_t gds_size,
  298. uint32_t gws_base, uint32_t gws_size,
  299. uint32_t oa_base, uint32_t oa_size);
  300. /* testing functions */
  301. int (*test_ring)(struct amdgpu_ring *ring);
  302. int (*test_ib)(struct amdgpu_ring *ring);
  303. bool (*is_lockup)(struct amdgpu_ring *ring);
  304. };
  305. /*
  306. * BIOS.
  307. */
  308. bool amdgpu_get_bios(struct amdgpu_device *adev);
  309. bool amdgpu_read_bios(struct amdgpu_device *adev);
  310. /*
  311. * Dummy page
  312. */
  313. struct amdgpu_dummy_page {
  314. struct page *page;
  315. dma_addr_t addr;
  316. };
  317. int amdgpu_dummy_page_init(struct amdgpu_device *adev);
  318. void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
  319. /*
  320. * Clocks
  321. */
  322. #define AMDGPU_MAX_PPLL 3
  323. struct amdgpu_clock {
  324. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  325. struct amdgpu_pll spll;
  326. struct amdgpu_pll mpll;
  327. /* 10 Khz units */
  328. uint32_t default_mclk;
  329. uint32_t default_sclk;
  330. uint32_t default_dispclk;
  331. uint32_t current_dispclk;
  332. uint32_t dp_extclk;
  333. uint32_t max_pixel_clock;
  334. };
  335. /*
  336. * Fences.
  337. */
  338. struct amdgpu_fence_driver {
  339. struct amdgpu_ring *ring;
  340. uint64_t gpu_addr;
  341. volatile uint32_t *cpu_addr;
  342. /* sync_seq is protected by ring emission lock */
  343. uint64_t sync_seq[AMDGPU_MAX_RINGS];
  344. atomic64_t last_seq;
  345. bool initialized;
  346. struct amdgpu_irq_src *irq_src;
  347. unsigned irq_type;
  348. struct delayed_work lockup_work;
  349. wait_queue_head_t fence_queue;
  350. };
  351. /* some special values for the owner field */
  352. #define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
  353. #define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
  354. #define AMDGPU_FENCE_OWNER_MOVE ((void*)2ul)
  355. #define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
  356. #define AMDGPU_FENCE_FLAG_INT (1 << 1)
  357. struct amdgpu_fence {
  358. struct fence base;
  359. /* RB, DMA, etc. */
  360. struct amdgpu_ring *ring;
  361. uint64_t seq;
  362. /* filp or special value for fence creator */
  363. void *owner;
  364. wait_queue_t fence_wake;
  365. };
  366. struct amdgpu_user_fence {
  367. /* write-back bo */
  368. struct amdgpu_bo *bo;
  369. /* write-back address offset to bo start */
  370. uint32_t offset;
  371. };
  372. int amdgpu_fence_driver_init(struct amdgpu_device *adev);
  373. void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
  374. void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
  375. void amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring);
  376. int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
  377. struct amdgpu_irq_src *irq_src,
  378. unsigned irq_type);
  379. void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
  380. void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
  381. int amdgpu_fence_emit(struct amdgpu_ring *ring, void *owner,
  382. struct amdgpu_fence **fence);
  383. void amdgpu_fence_process(struct amdgpu_ring *ring);
  384. int amdgpu_fence_wait_next(struct amdgpu_ring *ring);
  385. int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
  386. unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
  387. signed long amdgpu_fence_wait_any(struct amdgpu_device *adev,
  388. struct amdgpu_fence **fences,
  389. bool intr, long t);
  390. struct amdgpu_fence *amdgpu_fence_ref(struct amdgpu_fence *fence);
  391. void amdgpu_fence_unref(struct amdgpu_fence **fence);
  392. bool amdgpu_fence_need_sync(struct amdgpu_fence *fence,
  393. struct amdgpu_ring *ring);
  394. void amdgpu_fence_note_sync(struct amdgpu_fence *fence,
  395. struct amdgpu_ring *ring);
  396. static inline struct amdgpu_fence *amdgpu_fence_later(struct amdgpu_fence *a,
  397. struct amdgpu_fence *b)
  398. {
  399. if (!a) {
  400. return b;
  401. }
  402. if (!b) {
  403. return a;
  404. }
  405. BUG_ON(a->ring != b->ring);
  406. if (a->seq > b->seq) {
  407. return a;
  408. } else {
  409. return b;
  410. }
  411. }
  412. static inline bool amdgpu_fence_is_earlier(struct amdgpu_fence *a,
  413. struct amdgpu_fence *b)
  414. {
  415. if (!a) {
  416. return false;
  417. }
  418. if (!b) {
  419. return true;
  420. }
  421. BUG_ON(a->ring != b->ring);
  422. return a->seq < b->seq;
  423. }
  424. int amdgpu_user_fence_emit(struct amdgpu_ring *ring, struct amdgpu_user_fence *user,
  425. void *owner, struct amdgpu_fence **fence);
  426. /*
  427. * TTM.
  428. */
  429. struct amdgpu_mman {
  430. struct ttm_bo_global_ref bo_global_ref;
  431. struct drm_global_reference mem_global_ref;
  432. struct ttm_bo_device bdev;
  433. bool mem_global_referenced;
  434. bool initialized;
  435. #if defined(CONFIG_DEBUG_FS)
  436. struct dentry *vram;
  437. struct dentry *gtt;
  438. #endif
  439. /* buffer handling */
  440. const struct amdgpu_buffer_funcs *buffer_funcs;
  441. struct amdgpu_ring *buffer_funcs_ring;
  442. };
  443. int amdgpu_copy_buffer(struct amdgpu_ring *ring,
  444. uint64_t src_offset,
  445. uint64_t dst_offset,
  446. uint32_t byte_count,
  447. struct reservation_object *resv,
  448. struct amdgpu_fence **fence);
  449. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
  450. struct amdgpu_bo_list_entry {
  451. struct amdgpu_bo *robj;
  452. struct ttm_validate_buffer tv;
  453. struct amdgpu_bo_va *bo_va;
  454. unsigned prefered_domains;
  455. unsigned allowed_domains;
  456. uint32_t priority;
  457. };
  458. struct amdgpu_bo_va_mapping {
  459. struct list_head list;
  460. struct interval_tree_node it;
  461. uint64_t offset;
  462. uint32_t flags;
  463. };
  464. /* bo virtual addresses in a specific vm */
  465. struct amdgpu_bo_va {
  466. /* protected by bo being reserved */
  467. struct list_head bo_list;
  468. struct fence *last_pt_update;
  469. unsigned ref_count;
  470. /* protected by vm mutex and spinlock */
  471. struct list_head vm_status;
  472. /* mappings for this bo_va */
  473. struct list_head invalids;
  474. struct list_head valids;
  475. /* constant after initialization */
  476. struct amdgpu_vm *vm;
  477. struct amdgpu_bo *bo;
  478. };
  479. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  480. struct amdgpu_bo {
  481. /* Protected by gem.mutex */
  482. struct list_head list;
  483. /* Protected by tbo.reserved */
  484. u32 initial_domain;
  485. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  486. struct ttm_placement placement;
  487. struct ttm_buffer_object tbo;
  488. struct ttm_bo_kmap_obj kmap;
  489. u64 flags;
  490. unsigned pin_count;
  491. void *kptr;
  492. u64 tiling_flags;
  493. u64 metadata_flags;
  494. void *metadata;
  495. u32 metadata_size;
  496. /* list of all virtual address to which this bo
  497. * is associated to
  498. */
  499. struct list_head va;
  500. /* Constant after initialization */
  501. struct amdgpu_device *adev;
  502. struct drm_gem_object gem_base;
  503. struct ttm_bo_kmap_obj dma_buf_vmap;
  504. pid_t pid;
  505. struct amdgpu_mn *mn;
  506. struct list_head mn_list;
  507. };
  508. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  509. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  510. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  511. struct drm_file *file_priv);
  512. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  513. struct drm_file *file_priv);
  514. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  515. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  516. struct drm_gem_object *amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  517. struct dma_buf_attachment *attach,
  518. struct sg_table *sg);
  519. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  520. struct drm_gem_object *gobj,
  521. int flags);
  522. int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
  523. void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
  524. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  525. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  526. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  527. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
  528. /* sub-allocation manager, it has to be protected by another lock.
  529. * By conception this is an helper for other part of the driver
  530. * like the indirect buffer or semaphore, which both have their
  531. * locking.
  532. *
  533. * Principe is simple, we keep a list of sub allocation in offset
  534. * order (first entry has offset == 0, last entry has the highest
  535. * offset).
  536. *
  537. * When allocating new object we first check if there is room at
  538. * the end total_size - (last_object_offset + last_object_size) >=
  539. * alloc_size. If so we allocate new object there.
  540. *
  541. * When there is not enough room at the end, we start waiting for
  542. * each sub object until we reach object_offset+object_size >=
  543. * alloc_size, this object then become the sub object we return.
  544. *
  545. * Alignment can't be bigger than page size.
  546. *
  547. * Hole are not considered for allocation to keep things simple.
  548. * Assumption is that there won't be hole (all object on same
  549. * alignment).
  550. */
  551. struct amdgpu_sa_manager {
  552. wait_queue_head_t wq;
  553. struct amdgpu_bo *bo;
  554. struct list_head *hole;
  555. struct list_head flist[AMDGPU_MAX_RINGS];
  556. struct list_head olist;
  557. unsigned size;
  558. uint64_t gpu_addr;
  559. void *cpu_ptr;
  560. uint32_t domain;
  561. uint32_t align;
  562. };
  563. struct amdgpu_sa_bo;
  564. /* sub-allocation buffer */
  565. struct amdgpu_sa_bo {
  566. struct list_head olist;
  567. struct list_head flist;
  568. struct amdgpu_sa_manager *manager;
  569. unsigned soffset;
  570. unsigned eoffset;
  571. struct amdgpu_fence *fence;
  572. };
  573. /*
  574. * GEM objects.
  575. */
  576. struct amdgpu_gem {
  577. struct mutex mutex;
  578. struct list_head objects;
  579. };
  580. int amdgpu_gem_init(struct amdgpu_device *adev);
  581. void amdgpu_gem_fini(struct amdgpu_device *adev);
  582. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  583. int alignment, u32 initial_domain,
  584. u64 flags, bool kernel,
  585. struct drm_gem_object **obj);
  586. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  587. struct drm_device *dev,
  588. struct drm_mode_create_dumb *args);
  589. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  590. struct drm_device *dev,
  591. uint32_t handle, uint64_t *offset_p);
  592. /*
  593. * Semaphores.
  594. */
  595. struct amdgpu_semaphore {
  596. struct amdgpu_sa_bo *sa_bo;
  597. signed waiters;
  598. uint64_t gpu_addr;
  599. };
  600. int amdgpu_semaphore_create(struct amdgpu_device *adev,
  601. struct amdgpu_semaphore **semaphore);
  602. bool amdgpu_semaphore_emit_signal(struct amdgpu_ring *ring,
  603. struct amdgpu_semaphore *semaphore);
  604. bool amdgpu_semaphore_emit_wait(struct amdgpu_ring *ring,
  605. struct amdgpu_semaphore *semaphore);
  606. void amdgpu_semaphore_free(struct amdgpu_device *adev,
  607. struct amdgpu_semaphore **semaphore,
  608. struct amdgpu_fence *fence);
  609. /*
  610. * Synchronization
  611. */
  612. struct amdgpu_sync {
  613. struct amdgpu_semaphore *semaphores[AMDGPU_NUM_SYNCS];
  614. struct amdgpu_fence *sync_to[AMDGPU_MAX_RINGS];
  615. struct amdgpu_fence *last_vm_update;
  616. };
  617. void amdgpu_sync_create(struct amdgpu_sync *sync);
  618. int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
  619. struct fence *f);
  620. int amdgpu_sync_resv(struct amdgpu_device *adev,
  621. struct amdgpu_sync *sync,
  622. struct reservation_object *resv,
  623. void *owner);
  624. int amdgpu_sync_rings(struct amdgpu_sync *sync,
  625. struct amdgpu_ring *ring);
  626. void amdgpu_sync_free(struct amdgpu_device *adev, struct amdgpu_sync *sync,
  627. struct amdgpu_fence *fence);
  628. /*
  629. * GART structures, functions & helpers
  630. */
  631. struct amdgpu_mc;
  632. #define AMDGPU_GPU_PAGE_SIZE 4096
  633. #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
  634. #define AMDGPU_GPU_PAGE_SHIFT 12
  635. #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
  636. struct amdgpu_gart {
  637. dma_addr_t table_addr;
  638. struct amdgpu_bo *robj;
  639. void *ptr;
  640. unsigned num_gpu_pages;
  641. unsigned num_cpu_pages;
  642. unsigned table_size;
  643. struct page **pages;
  644. dma_addr_t *pages_addr;
  645. bool ready;
  646. const struct amdgpu_gart_funcs *gart_funcs;
  647. };
  648. int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
  649. void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
  650. int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
  651. void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
  652. int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
  653. void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
  654. int amdgpu_gart_init(struct amdgpu_device *adev);
  655. void amdgpu_gart_fini(struct amdgpu_device *adev);
  656. void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
  657. int pages);
  658. int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
  659. int pages, struct page **pagelist,
  660. dma_addr_t *dma_addr, uint32_t flags);
  661. /*
  662. * GPU MC structures, functions & helpers
  663. */
  664. struct amdgpu_mc {
  665. resource_size_t aper_size;
  666. resource_size_t aper_base;
  667. resource_size_t agp_base;
  668. /* for some chips with <= 32MB we need to lie
  669. * about vram size near mc fb location */
  670. u64 mc_vram_size;
  671. u64 visible_vram_size;
  672. u64 gtt_size;
  673. u64 gtt_start;
  674. u64 gtt_end;
  675. u64 vram_start;
  676. u64 vram_end;
  677. unsigned vram_width;
  678. u64 real_vram_size;
  679. int vram_mtrr;
  680. u64 gtt_base_align;
  681. u64 mc_mask;
  682. const struct firmware *fw; /* MC firmware */
  683. uint32_t fw_version;
  684. struct amdgpu_irq_src vm_fault;
  685. uint32_t vram_type;
  686. };
  687. /*
  688. * GPU doorbell structures, functions & helpers
  689. */
  690. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  691. {
  692. AMDGPU_DOORBELL_KIQ = 0x000,
  693. AMDGPU_DOORBELL_HIQ = 0x001,
  694. AMDGPU_DOORBELL_DIQ = 0x002,
  695. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  696. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  697. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  698. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  699. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  700. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  701. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  702. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  703. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  704. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  705. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  706. AMDGPU_DOORBELL_IH = 0x1E8,
  707. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  708. AMDGPU_DOORBELL_INVALID = 0xFFFF
  709. } AMDGPU_DOORBELL_ASSIGNMENT;
  710. struct amdgpu_doorbell {
  711. /* doorbell mmio */
  712. resource_size_t base;
  713. resource_size_t size;
  714. u32 __iomem *ptr;
  715. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  716. };
  717. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  718. phys_addr_t *aperture_base,
  719. size_t *aperture_size,
  720. size_t *start_offset);
  721. /*
  722. * IRQS.
  723. */
  724. struct amdgpu_flip_work {
  725. struct work_struct flip_work;
  726. struct work_struct unpin_work;
  727. struct amdgpu_device *adev;
  728. int crtc_id;
  729. uint64_t base;
  730. struct drm_pending_vblank_event *event;
  731. struct amdgpu_bo *old_rbo;
  732. struct fence *excl;
  733. unsigned shared_count;
  734. struct fence **shared;
  735. };
  736. /*
  737. * CP & rings.
  738. */
  739. struct amdgpu_ib {
  740. struct amdgpu_sa_bo *sa_bo;
  741. uint32_t length_dw;
  742. uint64_t gpu_addr;
  743. uint32_t *ptr;
  744. struct amdgpu_ring *ring;
  745. struct amdgpu_fence *fence;
  746. struct amdgpu_user_fence *user;
  747. struct amdgpu_vm *vm;
  748. struct amdgpu_ctx *ctx;
  749. struct amdgpu_sync sync;
  750. uint32_t gds_base, gds_size;
  751. uint32_t gws_base, gws_size;
  752. uint32_t oa_base, oa_size;
  753. uint32_t flags;
  754. /* resulting sequence number */
  755. uint64_t sequence;
  756. };
  757. enum amdgpu_ring_type {
  758. AMDGPU_RING_TYPE_GFX,
  759. AMDGPU_RING_TYPE_COMPUTE,
  760. AMDGPU_RING_TYPE_SDMA,
  761. AMDGPU_RING_TYPE_UVD,
  762. AMDGPU_RING_TYPE_VCE
  763. };
  764. extern struct amd_sched_backend_ops amdgpu_sched_ops;
  765. int amdgpu_sched_ib_submit_kernel_helper(struct amdgpu_device *adev,
  766. struct amdgpu_ring *ring,
  767. struct amdgpu_ib *ibs,
  768. unsigned num_ibs,
  769. int (*free_job)(struct amdgpu_cs_parser *),
  770. void *owner,
  771. struct fence **fence);
  772. struct amdgpu_ring {
  773. struct amdgpu_device *adev;
  774. const struct amdgpu_ring_funcs *funcs;
  775. struct amdgpu_fence_driver fence_drv;
  776. struct amd_gpu_scheduler *scheduler;
  777. spinlock_t fence_lock;
  778. struct mutex *ring_lock;
  779. struct amdgpu_bo *ring_obj;
  780. volatile uint32_t *ring;
  781. unsigned rptr_offs;
  782. u64 next_rptr_gpu_addr;
  783. volatile u32 *next_rptr_cpu_addr;
  784. unsigned wptr;
  785. unsigned wptr_old;
  786. unsigned ring_size;
  787. unsigned ring_free_dw;
  788. int count_dw;
  789. atomic_t last_rptr;
  790. atomic64_t last_activity;
  791. uint64_t gpu_addr;
  792. uint32_t align_mask;
  793. uint32_t ptr_mask;
  794. bool ready;
  795. u32 nop;
  796. u32 idx;
  797. u64 last_semaphore_signal_addr;
  798. u64 last_semaphore_wait_addr;
  799. u32 me;
  800. u32 pipe;
  801. u32 queue;
  802. struct amdgpu_bo *mqd_obj;
  803. u32 doorbell_index;
  804. bool use_doorbell;
  805. unsigned wptr_offs;
  806. unsigned next_rptr_offs;
  807. unsigned fence_offs;
  808. struct amdgpu_ctx *current_ctx;
  809. enum amdgpu_ring_type type;
  810. char name[16];
  811. bool is_pte_ring;
  812. };
  813. /*
  814. * VM
  815. */
  816. /* maximum number of VMIDs */
  817. #define AMDGPU_NUM_VM 16
  818. /* number of entries in page table */
  819. #define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
  820. /* PTBs (Page Table Blocks) need to be aligned to 32K */
  821. #define AMDGPU_VM_PTB_ALIGN_SIZE 32768
  822. #define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
  823. #define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
  824. #define AMDGPU_PTE_VALID (1 << 0)
  825. #define AMDGPU_PTE_SYSTEM (1 << 1)
  826. #define AMDGPU_PTE_SNOOPED (1 << 2)
  827. /* VI only */
  828. #define AMDGPU_PTE_EXECUTABLE (1 << 4)
  829. #define AMDGPU_PTE_READABLE (1 << 5)
  830. #define AMDGPU_PTE_WRITEABLE (1 << 6)
  831. /* PTE (Page Table Entry) fragment field for different page sizes */
  832. #define AMDGPU_PTE_FRAG_4KB (0 << 7)
  833. #define AMDGPU_PTE_FRAG_64KB (4 << 7)
  834. #define AMDGPU_LOG2_PAGES_PER_FRAG 4
  835. struct amdgpu_vm_pt {
  836. struct amdgpu_bo *bo;
  837. uint64_t addr;
  838. };
  839. struct amdgpu_vm_id {
  840. unsigned id;
  841. uint64_t pd_gpu_addr;
  842. /* last flushed PD/PT update */
  843. struct amdgpu_fence *flushed_updates;
  844. /* last use of vmid */
  845. struct amdgpu_fence *last_id_use;
  846. };
  847. struct amdgpu_vm {
  848. struct mutex mutex;
  849. struct rb_root va;
  850. /* protecting invalidated */
  851. spinlock_t status_lock;
  852. /* BOs moved, but not yet updated in the PT */
  853. struct list_head invalidated;
  854. /* BOs cleared in the PT because of a move */
  855. struct list_head cleared;
  856. /* BO mappings freed, but not yet updated in the PT */
  857. struct list_head freed;
  858. /* contains the page directory */
  859. struct amdgpu_bo *page_directory;
  860. unsigned max_pde_used;
  861. struct fence *page_directory_fence;
  862. /* array of page tables, one for each page directory entry */
  863. struct amdgpu_vm_pt *page_tables;
  864. /* for id and flush management per ring */
  865. struct amdgpu_vm_id ids[AMDGPU_MAX_RINGS];
  866. };
  867. struct amdgpu_vm_manager {
  868. struct amdgpu_fence *active[AMDGPU_NUM_VM];
  869. uint32_t max_pfn;
  870. /* number of VMIDs */
  871. unsigned nvm;
  872. /* vram base address for page table entry */
  873. u64 vram_base_offset;
  874. /* is vm enabled? */
  875. bool enabled;
  876. /* for hw to save the PD addr on suspend/resume */
  877. uint32_t saved_table_addr[AMDGPU_NUM_VM];
  878. /* vm pte handling */
  879. const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
  880. struct amdgpu_ring *vm_pte_funcs_ring;
  881. };
  882. /*
  883. * context related structures
  884. */
  885. #define AMDGPU_CTX_MAX_CS_PENDING 16
  886. struct amdgpu_ctx_ring {
  887. uint64_t sequence;
  888. struct fence *fences[AMDGPU_CTX_MAX_CS_PENDING];
  889. struct amd_sched_entity entity;
  890. };
  891. struct amdgpu_ctx {
  892. struct kref refcount;
  893. struct amdgpu_device *adev;
  894. unsigned reset_counter;
  895. spinlock_t ring_lock;
  896. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  897. };
  898. struct amdgpu_ctx_mgr {
  899. struct amdgpu_device *adev;
  900. struct mutex lock;
  901. /* protected by lock */
  902. struct idr ctx_handles;
  903. };
  904. int amdgpu_ctx_init(struct amdgpu_device *adev, bool kernel,
  905. struct amdgpu_ctx *ctx);
  906. void amdgpu_ctx_fini(struct amdgpu_ctx *ctx);
  907. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  908. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  909. uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  910. struct fence *fence, uint64_t queued_seq);
  911. struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  912. struct amdgpu_ring *ring, uint64_t seq);
  913. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  914. struct drm_file *filp);
  915. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
  916. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
  917. /*
  918. * file private structure
  919. */
  920. struct amdgpu_fpriv {
  921. struct amdgpu_vm vm;
  922. struct mutex bo_list_lock;
  923. struct idr bo_list_handles;
  924. struct amdgpu_ctx_mgr ctx_mgr;
  925. };
  926. /*
  927. * residency list
  928. */
  929. struct amdgpu_bo_list {
  930. struct mutex lock;
  931. struct amdgpu_bo *gds_obj;
  932. struct amdgpu_bo *gws_obj;
  933. struct amdgpu_bo *oa_obj;
  934. bool has_userptr;
  935. unsigned num_entries;
  936. struct amdgpu_bo_list_entry *array;
  937. };
  938. struct amdgpu_bo_list *
  939. amdgpu_bo_list_clone(struct amdgpu_bo_list *list);
  940. struct amdgpu_bo_list *
  941. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  942. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  943. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  944. /*
  945. * GFX stuff
  946. */
  947. #include "clearstate_defs.h"
  948. struct amdgpu_rlc {
  949. /* for power gating */
  950. struct amdgpu_bo *save_restore_obj;
  951. uint64_t save_restore_gpu_addr;
  952. volatile uint32_t *sr_ptr;
  953. const u32 *reg_list;
  954. u32 reg_list_size;
  955. /* for clear state */
  956. struct amdgpu_bo *clear_state_obj;
  957. uint64_t clear_state_gpu_addr;
  958. volatile uint32_t *cs_ptr;
  959. const struct cs_section_def *cs_data;
  960. u32 clear_state_size;
  961. /* for cp tables */
  962. struct amdgpu_bo *cp_table_obj;
  963. uint64_t cp_table_gpu_addr;
  964. volatile uint32_t *cp_table_ptr;
  965. u32 cp_table_size;
  966. };
  967. struct amdgpu_mec {
  968. struct amdgpu_bo *hpd_eop_obj;
  969. u64 hpd_eop_gpu_addr;
  970. u32 num_pipe;
  971. u32 num_mec;
  972. u32 num_queue;
  973. };
  974. /*
  975. * GPU scratch registers structures, functions & helpers
  976. */
  977. struct amdgpu_scratch {
  978. unsigned num_reg;
  979. uint32_t reg_base;
  980. bool free[32];
  981. uint32_t reg[32];
  982. };
  983. /*
  984. * GFX configurations
  985. */
  986. struct amdgpu_gca_config {
  987. unsigned max_shader_engines;
  988. unsigned max_tile_pipes;
  989. unsigned max_cu_per_sh;
  990. unsigned max_sh_per_se;
  991. unsigned max_backends_per_se;
  992. unsigned max_texture_channel_caches;
  993. unsigned max_gprs;
  994. unsigned max_gs_threads;
  995. unsigned max_hw_contexts;
  996. unsigned sc_prim_fifo_size_frontend;
  997. unsigned sc_prim_fifo_size_backend;
  998. unsigned sc_hiz_tile_fifo_size;
  999. unsigned sc_earlyz_tile_fifo_size;
  1000. unsigned num_tile_pipes;
  1001. unsigned backend_enable_mask;
  1002. unsigned mem_max_burst_length_bytes;
  1003. unsigned mem_row_size_in_kb;
  1004. unsigned shader_engine_tile_size;
  1005. unsigned num_gpus;
  1006. unsigned multi_gpu_tile_size;
  1007. unsigned mc_arb_ramcfg;
  1008. unsigned gb_addr_config;
  1009. uint32_t tile_mode_array[32];
  1010. uint32_t macrotile_mode_array[16];
  1011. };
  1012. struct amdgpu_gfx {
  1013. struct mutex gpu_clock_mutex;
  1014. struct amdgpu_gca_config config;
  1015. struct amdgpu_rlc rlc;
  1016. struct amdgpu_mec mec;
  1017. struct amdgpu_scratch scratch;
  1018. const struct firmware *me_fw; /* ME firmware */
  1019. uint32_t me_fw_version;
  1020. const struct firmware *pfp_fw; /* PFP firmware */
  1021. uint32_t pfp_fw_version;
  1022. const struct firmware *ce_fw; /* CE firmware */
  1023. uint32_t ce_fw_version;
  1024. const struct firmware *rlc_fw; /* RLC firmware */
  1025. uint32_t rlc_fw_version;
  1026. const struct firmware *mec_fw; /* MEC firmware */
  1027. uint32_t mec_fw_version;
  1028. const struct firmware *mec2_fw; /* MEC2 firmware */
  1029. uint32_t mec2_fw_version;
  1030. uint32_t me_feature_version;
  1031. uint32_t ce_feature_version;
  1032. uint32_t pfp_feature_version;
  1033. uint32_t rlc_feature_version;
  1034. uint32_t mec_feature_version;
  1035. uint32_t mec2_feature_version;
  1036. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  1037. unsigned num_gfx_rings;
  1038. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  1039. unsigned num_compute_rings;
  1040. struct amdgpu_irq_src eop_irq;
  1041. struct amdgpu_irq_src priv_reg_irq;
  1042. struct amdgpu_irq_src priv_inst_irq;
  1043. /* gfx status */
  1044. uint32_t gfx_current_status;
  1045. /* sync signal for const engine */
  1046. unsigned ce_sync_offs;
  1047. /* ce ram size*/
  1048. unsigned ce_ram_size;
  1049. };
  1050. int amdgpu_ib_get(struct amdgpu_ring *ring, struct amdgpu_vm *vm,
  1051. unsigned size, struct amdgpu_ib *ib);
  1052. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib);
  1053. int amdgpu_ib_schedule(struct amdgpu_device *adev, unsigned num_ibs,
  1054. struct amdgpu_ib *ib, void *owner);
  1055. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  1056. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  1057. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  1058. /* Ring access between begin & end cannot sleep */
  1059. void amdgpu_ring_free_size(struct amdgpu_ring *ring);
  1060. int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
  1061. int amdgpu_ring_lock(struct amdgpu_ring *ring, unsigned ndw);
  1062. void amdgpu_ring_commit(struct amdgpu_ring *ring);
  1063. void amdgpu_ring_unlock_commit(struct amdgpu_ring *ring);
  1064. void amdgpu_ring_undo(struct amdgpu_ring *ring);
  1065. void amdgpu_ring_unlock_undo(struct amdgpu_ring *ring);
  1066. void amdgpu_ring_lockup_update(struct amdgpu_ring *ring);
  1067. bool amdgpu_ring_test_lockup(struct amdgpu_ring *ring);
  1068. unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
  1069. uint32_t **data);
  1070. int amdgpu_ring_restore(struct amdgpu_ring *ring,
  1071. unsigned size, uint32_t *data);
  1072. int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
  1073. unsigned ring_size, u32 nop, u32 align_mask,
  1074. struct amdgpu_irq_src *irq_src, unsigned irq_type,
  1075. enum amdgpu_ring_type ring_type);
  1076. void amdgpu_ring_fini(struct amdgpu_ring *ring);
  1077. /*
  1078. * CS.
  1079. */
  1080. struct amdgpu_cs_chunk {
  1081. uint32_t chunk_id;
  1082. uint32_t length_dw;
  1083. uint32_t *kdata;
  1084. void __user *user_ptr;
  1085. };
  1086. struct amdgpu_cs_parser {
  1087. struct amdgpu_device *adev;
  1088. struct drm_file *filp;
  1089. struct amdgpu_ctx *ctx;
  1090. struct amdgpu_bo_list *bo_list;
  1091. /* chunks */
  1092. unsigned nchunks;
  1093. struct amdgpu_cs_chunk *chunks;
  1094. /* relocations */
  1095. struct amdgpu_bo_list_entry *vm_bos;
  1096. struct list_head validated;
  1097. struct amdgpu_ib *ibs;
  1098. uint32_t num_ibs;
  1099. struct ww_acquire_ctx ticket;
  1100. /* user fence */
  1101. struct amdgpu_user_fence uf;
  1102. struct amdgpu_ring *ring;
  1103. struct mutex job_lock;
  1104. struct work_struct job_work;
  1105. int (*prepare_job)(struct amdgpu_cs_parser *sched_job);
  1106. int (*run_job)(struct amdgpu_cs_parser *sched_job);
  1107. int (*free_job)(struct amdgpu_cs_parser *sched_job);
  1108. struct amd_sched_fence *s_fence;
  1109. };
  1110. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p, uint32_t ib_idx, int idx)
  1111. {
  1112. return p->ibs[ib_idx].ptr[idx];
  1113. }
  1114. /*
  1115. * Writeback
  1116. */
  1117. #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
  1118. struct amdgpu_wb {
  1119. struct amdgpu_bo *wb_obj;
  1120. volatile uint32_t *wb;
  1121. uint64_t gpu_addr;
  1122. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  1123. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  1124. };
  1125. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
  1126. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
  1127. /**
  1128. * struct amdgpu_pm - power management datas
  1129. * It keeps track of various data needed to take powermanagement decision.
  1130. */
  1131. enum amdgpu_pm_state_type {
  1132. /* not used for dpm */
  1133. POWER_STATE_TYPE_DEFAULT,
  1134. POWER_STATE_TYPE_POWERSAVE,
  1135. /* user selectable states */
  1136. POWER_STATE_TYPE_BATTERY,
  1137. POWER_STATE_TYPE_BALANCED,
  1138. POWER_STATE_TYPE_PERFORMANCE,
  1139. /* internal states */
  1140. POWER_STATE_TYPE_INTERNAL_UVD,
  1141. POWER_STATE_TYPE_INTERNAL_UVD_SD,
  1142. POWER_STATE_TYPE_INTERNAL_UVD_HD,
  1143. POWER_STATE_TYPE_INTERNAL_UVD_HD2,
  1144. POWER_STATE_TYPE_INTERNAL_UVD_MVC,
  1145. POWER_STATE_TYPE_INTERNAL_BOOT,
  1146. POWER_STATE_TYPE_INTERNAL_THERMAL,
  1147. POWER_STATE_TYPE_INTERNAL_ACPI,
  1148. POWER_STATE_TYPE_INTERNAL_ULV,
  1149. POWER_STATE_TYPE_INTERNAL_3DPERF,
  1150. };
  1151. enum amdgpu_int_thermal_type {
  1152. THERMAL_TYPE_NONE,
  1153. THERMAL_TYPE_EXTERNAL,
  1154. THERMAL_TYPE_EXTERNAL_GPIO,
  1155. THERMAL_TYPE_RV6XX,
  1156. THERMAL_TYPE_RV770,
  1157. THERMAL_TYPE_ADT7473_WITH_INTERNAL,
  1158. THERMAL_TYPE_EVERGREEN,
  1159. THERMAL_TYPE_SUMO,
  1160. THERMAL_TYPE_NI,
  1161. THERMAL_TYPE_SI,
  1162. THERMAL_TYPE_EMC2103_WITH_INTERNAL,
  1163. THERMAL_TYPE_CI,
  1164. THERMAL_TYPE_KV,
  1165. };
  1166. enum amdgpu_dpm_auto_throttle_src {
  1167. AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
  1168. AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
  1169. };
  1170. enum amdgpu_dpm_event_src {
  1171. AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
  1172. AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
  1173. AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
  1174. AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
  1175. AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
  1176. };
  1177. #define AMDGPU_MAX_VCE_LEVELS 6
  1178. enum amdgpu_vce_level {
  1179. AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
  1180. AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
  1181. AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
  1182. AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
  1183. AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
  1184. AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
  1185. };
  1186. struct amdgpu_ps {
  1187. u32 caps; /* vbios flags */
  1188. u32 class; /* vbios flags */
  1189. u32 class2; /* vbios flags */
  1190. /* UVD clocks */
  1191. u32 vclk;
  1192. u32 dclk;
  1193. /* VCE clocks */
  1194. u32 evclk;
  1195. u32 ecclk;
  1196. bool vce_active;
  1197. enum amdgpu_vce_level vce_level;
  1198. /* asic priv */
  1199. void *ps_priv;
  1200. };
  1201. struct amdgpu_dpm_thermal {
  1202. /* thermal interrupt work */
  1203. struct work_struct work;
  1204. /* low temperature threshold */
  1205. int min_temp;
  1206. /* high temperature threshold */
  1207. int max_temp;
  1208. /* was last interrupt low to high or high to low */
  1209. bool high_to_low;
  1210. /* interrupt source */
  1211. struct amdgpu_irq_src irq;
  1212. };
  1213. enum amdgpu_clk_action
  1214. {
  1215. AMDGPU_SCLK_UP = 1,
  1216. AMDGPU_SCLK_DOWN
  1217. };
  1218. struct amdgpu_blacklist_clocks
  1219. {
  1220. u32 sclk;
  1221. u32 mclk;
  1222. enum amdgpu_clk_action action;
  1223. };
  1224. struct amdgpu_clock_and_voltage_limits {
  1225. u32 sclk;
  1226. u32 mclk;
  1227. u16 vddc;
  1228. u16 vddci;
  1229. };
  1230. struct amdgpu_clock_array {
  1231. u32 count;
  1232. u32 *values;
  1233. };
  1234. struct amdgpu_clock_voltage_dependency_entry {
  1235. u32 clk;
  1236. u16 v;
  1237. };
  1238. struct amdgpu_clock_voltage_dependency_table {
  1239. u32 count;
  1240. struct amdgpu_clock_voltage_dependency_entry *entries;
  1241. };
  1242. union amdgpu_cac_leakage_entry {
  1243. struct {
  1244. u16 vddc;
  1245. u32 leakage;
  1246. };
  1247. struct {
  1248. u16 vddc1;
  1249. u16 vddc2;
  1250. u16 vddc3;
  1251. };
  1252. };
  1253. struct amdgpu_cac_leakage_table {
  1254. u32 count;
  1255. union amdgpu_cac_leakage_entry *entries;
  1256. };
  1257. struct amdgpu_phase_shedding_limits_entry {
  1258. u16 voltage;
  1259. u32 sclk;
  1260. u32 mclk;
  1261. };
  1262. struct amdgpu_phase_shedding_limits_table {
  1263. u32 count;
  1264. struct amdgpu_phase_shedding_limits_entry *entries;
  1265. };
  1266. struct amdgpu_uvd_clock_voltage_dependency_entry {
  1267. u32 vclk;
  1268. u32 dclk;
  1269. u16 v;
  1270. };
  1271. struct amdgpu_uvd_clock_voltage_dependency_table {
  1272. u8 count;
  1273. struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
  1274. };
  1275. struct amdgpu_vce_clock_voltage_dependency_entry {
  1276. u32 ecclk;
  1277. u32 evclk;
  1278. u16 v;
  1279. };
  1280. struct amdgpu_vce_clock_voltage_dependency_table {
  1281. u8 count;
  1282. struct amdgpu_vce_clock_voltage_dependency_entry *entries;
  1283. };
  1284. struct amdgpu_ppm_table {
  1285. u8 ppm_design;
  1286. u16 cpu_core_number;
  1287. u32 platform_tdp;
  1288. u32 small_ac_platform_tdp;
  1289. u32 platform_tdc;
  1290. u32 small_ac_platform_tdc;
  1291. u32 apu_tdp;
  1292. u32 dgpu_tdp;
  1293. u32 dgpu_ulv_power;
  1294. u32 tj_max;
  1295. };
  1296. struct amdgpu_cac_tdp_table {
  1297. u16 tdp;
  1298. u16 configurable_tdp;
  1299. u16 tdc;
  1300. u16 battery_power_limit;
  1301. u16 small_power_limit;
  1302. u16 low_cac_leakage;
  1303. u16 high_cac_leakage;
  1304. u16 maximum_power_delivery_limit;
  1305. };
  1306. struct amdgpu_dpm_dynamic_state {
  1307. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
  1308. struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
  1309. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
  1310. struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
  1311. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
  1312. struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
  1313. struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
  1314. struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
  1315. struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
  1316. struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
  1317. struct amdgpu_clock_array valid_sclk_values;
  1318. struct amdgpu_clock_array valid_mclk_values;
  1319. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
  1320. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
  1321. u32 mclk_sclk_ratio;
  1322. u32 sclk_mclk_delta;
  1323. u16 vddc_vddci_delta;
  1324. u16 min_vddc_for_pcie_gen2;
  1325. struct amdgpu_cac_leakage_table cac_leakage_table;
  1326. struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
  1327. struct amdgpu_ppm_table *ppm_table;
  1328. struct amdgpu_cac_tdp_table *cac_tdp_table;
  1329. };
  1330. struct amdgpu_dpm_fan {
  1331. u16 t_min;
  1332. u16 t_med;
  1333. u16 t_high;
  1334. u16 pwm_min;
  1335. u16 pwm_med;
  1336. u16 pwm_high;
  1337. u8 t_hyst;
  1338. u32 cycle_delay;
  1339. u16 t_max;
  1340. u8 control_mode;
  1341. u16 default_max_fan_pwm;
  1342. u16 default_fan_output_sensitivity;
  1343. u16 fan_output_sensitivity;
  1344. bool ucode_fan_control;
  1345. };
  1346. enum amdgpu_pcie_gen {
  1347. AMDGPU_PCIE_GEN1 = 0,
  1348. AMDGPU_PCIE_GEN2 = 1,
  1349. AMDGPU_PCIE_GEN3 = 2,
  1350. AMDGPU_PCIE_GEN_INVALID = 0xffff
  1351. };
  1352. enum amdgpu_dpm_forced_level {
  1353. AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
  1354. AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
  1355. AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
  1356. };
  1357. struct amdgpu_vce_state {
  1358. /* vce clocks */
  1359. u32 evclk;
  1360. u32 ecclk;
  1361. /* gpu clocks */
  1362. u32 sclk;
  1363. u32 mclk;
  1364. u8 clk_idx;
  1365. u8 pstate;
  1366. };
  1367. struct amdgpu_dpm_funcs {
  1368. int (*get_temperature)(struct amdgpu_device *adev);
  1369. int (*pre_set_power_state)(struct amdgpu_device *adev);
  1370. int (*set_power_state)(struct amdgpu_device *adev);
  1371. void (*post_set_power_state)(struct amdgpu_device *adev);
  1372. void (*display_configuration_changed)(struct amdgpu_device *adev);
  1373. u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
  1374. u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
  1375. void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
  1376. void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
  1377. int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
  1378. bool (*vblank_too_short)(struct amdgpu_device *adev);
  1379. void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
  1380. void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
  1381. void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
  1382. void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
  1383. u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
  1384. int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
  1385. int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
  1386. };
  1387. struct amdgpu_dpm {
  1388. struct amdgpu_ps *ps;
  1389. /* number of valid power states */
  1390. int num_ps;
  1391. /* current power state that is active */
  1392. struct amdgpu_ps *current_ps;
  1393. /* requested power state */
  1394. struct amdgpu_ps *requested_ps;
  1395. /* boot up power state */
  1396. struct amdgpu_ps *boot_ps;
  1397. /* default uvd power state */
  1398. struct amdgpu_ps *uvd_ps;
  1399. /* vce requirements */
  1400. struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
  1401. enum amdgpu_vce_level vce_level;
  1402. enum amdgpu_pm_state_type state;
  1403. enum amdgpu_pm_state_type user_state;
  1404. u32 platform_caps;
  1405. u32 voltage_response_time;
  1406. u32 backbias_response_time;
  1407. void *priv;
  1408. u32 new_active_crtcs;
  1409. int new_active_crtc_count;
  1410. u32 current_active_crtcs;
  1411. int current_active_crtc_count;
  1412. struct amdgpu_dpm_dynamic_state dyn_state;
  1413. struct amdgpu_dpm_fan fan;
  1414. u32 tdp_limit;
  1415. u32 near_tdp_limit;
  1416. u32 near_tdp_limit_adjusted;
  1417. u32 sq_ramping_threshold;
  1418. u32 cac_leakage;
  1419. u16 tdp_od_limit;
  1420. u32 tdp_adjustment;
  1421. u16 load_line_slope;
  1422. bool power_control;
  1423. bool ac_power;
  1424. /* special states active */
  1425. bool thermal_active;
  1426. bool uvd_active;
  1427. bool vce_active;
  1428. /* thermal handling */
  1429. struct amdgpu_dpm_thermal thermal;
  1430. /* forced levels */
  1431. enum amdgpu_dpm_forced_level forced_level;
  1432. };
  1433. struct amdgpu_pm {
  1434. struct mutex mutex;
  1435. u32 current_sclk;
  1436. u32 current_mclk;
  1437. u32 default_sclk;
  1438. u32 default_mclk;
  1439. struct amdgpu_i2c_chan *i2c_bus;
  1440. /* internal thermal controller on rv6xx+ */
  1441. enum amdgpu_int_thermal_type int_thermal_type;
  1442. struct device *int_hwmon_dev;
  1443. /* fan control parameters */
  1444. bool no_fan;
  1445. u8 fan_pulses_per_revolution;
  1446. u8 fan_min_rpm;
  1447. u8 fan_max_rpm;
  1448. /* dpm */
  1449. bool dpm_enabled;
  1450. struct amdgpu_dpm dpm;
  1451. const struct firmware *fw; /* SMC firmware */
  1452. uint32_t fw_version;
  1453. const struct amdgpu_dpm_funcs *funcs;
  1454. };
  1455. /*
  1456. * UVD
  1457. */
  1458. #define AMDGPU_MAX_UVD_HANDLES 10
  1459. #define AMDGPU_UVD_STACK_SIZE (1024*1024)
  1460. #define AMDGPU_UVD_HEAP_SIZE (1024*1024)
  1461. #define AMDGPU_UVD_FIRMWARE_OFFSET 256
  1462. struct amdgpu_uvd {
  1463. struct amdgpu_bo *vcpu_bo;
  1464. void *cpu_addr;
  1465. uint64_t gpu_addr;
  1466. void *saved_bo;
  1467. atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
  1468. struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
  1469. struct delayed_work idle_work;
  1470. const struct firmware *fw; /* UVD firmware */
  1471. struct amdgpu_ring ring;
  1472. struct amdgpu_irq_src irq;
  1473. bool address_64_bit;
  1474. };
  1475. /*
  1476. * VCE
  1477. */
  1478. #define AMDGPU_MAX_VCE_HANDLES 16
  1479. #define AMDGPU_VCE_FIRMWARE_OFFSET 256
  1480. #define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
  1481. #define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
  1482. struct amdgpu_vce {
  1483. struct amdgpu_bo *vcpu_bo;
  1484. uint64_t gpu_addr;
  1485. unsigned fw_version;
  1486. unsigned fb_version;
  1487. atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
  1488. struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
  1489. uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
  1490. struct delayed_work idle_work;
  1491. const struct firmware *fw; /* VCE firmware */
  1492. struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
  1493. struct amdgpu_irq_src irq;
  1494. unsigned harvest_config;
  1495. };
  1496. /*
  1497. * SDMA
  1498. */
  1499. struct amdgpu_sdma {
  1500. /* SDMA firmware */
  1501. const struct firmware *fw;
  1502. uint32_t fw_version;
  1503. uint32_t feature_version;
  1504. struct amdgpu_ring ring;
  1505. };
  1506. /*
  1507. * Firmware
  1508. */
  1509. struct amdgpu_firmware {
  1510. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  1511. bool smu_load;
  1512. struct amdgpu_bo *fw_buf;
  1513. unsigned int fw_size;
  1514. };
  1515. /*
  1516. * Benchmarking
  1517. */
  1518. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  1519. /*
  1520. * Testing
  1521. */
  1522. void amdgpu_test_moves(struct amdgpu_device *adev);
  1523. void amdgpu_test_ring_sync(struct amdgpu_device *adev,
  1524. struct amdgpu_ring *cpA,
  1525. struct amdgpu_ring *cpB);
  1526. void amdgpu_test_syncing(struct amdgpu_device *adev);
  1527. /*
  1528. * MMU Notifier
  1529. */
  1530. #if defined(CONFIG_MMU_NOTIFIER)
  1531. int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
  1532. void amdgpu_mn_unregister(struct amdgpu_bo *bo);
  1533. #else
  1534. static int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
  1535. {
  1536. return -ENODEV;
  1537. }
  1538. static void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
  1539. #endif
  1540. /*
  1541. * Debugfs
  1542. */
  1543. struct amdgpu_debugfs {
  1544. struct drm_info_list *files;
  1545. unsigned num_files;
  1546. };
  1547. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1548. struct drm_info_list *files,
  1549. unsigned nfiles);
  1550. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
  1551. #if defined(CONFIG_DEBUG_FS)
  1552. int amdgpu_debugfs_init(struct drm_minor *minor);
  1553. void amdgpu_debugfs_cleanup(struct drm_minor *minor);
  1554. #endif
  1555. /*
  1556. * amdgpu smumgr functions
  1557. */
  1558. struct amdgpu_smumgr_funcs {
  1559. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1560. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1561. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1562. };
  1563. /*
  1564. * amdgpu smumgr
  1565. */
  1566. struct amdgpu_smumgr {
  1567. struct amdgpu_bo *toc_buf;
  1568. struct amdgpu_bo *smu_buf;
  1569. /* asic priv smu data */
  1570. void *priv;
  1571. spinlock_t smu_lock;
  1572. /* smumgr functions */
  1573. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1574. /* ucode loading complete flag */
  1575. uint32_t fw_flags;
  1576. };
  1577. /*
  1578. * ASIC specific register table accessible by UMD
  1579. */
  1580. struct amdgpu_allowed_register_entry {
  1581. uint32_t reg_offset;
  1582. bool untouched;
  1583. bool grbm_indexed;
  1584. };
  1585. struct amdgpu_cu_info {
  1586. uint32_t number; /* total active CU number */
  1587. uint32_t ao_cu_mask;
  1588. uint32_t bitmap[4][4];
  1589. };
  1590. /*
  1591. * ASIC specific functions.
  1592. */
  1593. struct amdgpu_asic_funcs {
  1594. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1595. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1596. u32 sh_num, u32 reg_offset, u32 *value);
  1597. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1598. int (*reset)(struct amdgpu_device *adev);
  1599. /* wait for mc_idle */
  1600. int (*wait_for_mc_idle)(struct amdgpu_device *adev);
  1601. /* get the reference clock */
  1602. u32 (*get_xclk)(struct amdgpu_device *adev);
  1603. /* get the gpu clock counter */
  1604. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  1605. int (*get_cu_info)(struct amdgpu_device *adev, struct amdgpu_cu_info *info);
  1606. /* MM block clocks */
  1607. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1608. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1609. };
  1610. /*
  1611. * IOCTL.
  1612. */
  1613. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1614. struct drm_file *filp);
  1615. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1616. struct drm_file *filp);
  1617. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1618. struct drm_file *filp);
  1619. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1620. struct drm_file *filp);
  1621. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1622. struct drm_file *filp);
  1623. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1624. struct drm_file *filp);
  1625. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1626. struct drm_file *filp);
  1627. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1628. struct drm_file *filp);
  1629. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1630. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1631. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1632. struct drm_file *filp);
  1633. /* VRAM scratch page for HDP bug, default vram page */
  1634. struct amdgpu_vram_scratch {
  1635. struct amdgpu_bo *robj;
  1636. volatile uint32_t *ptr;
  1637. u64 gpu_addr;
  1638. };
  1639. /*
  1640. * ACPI
  1641. */
  1642. struct amdgpu_atif_notification_cfg {
  1643. bool enabled;
  1644. int command_code;
  1645. };
  1646. struct amdgpu_atif_notifications {
  1647. bool display_switch;
  1648. bool expansion_mode_change;
  1649. bool thermal_state;
  1650. bool forced_power_state;
  1651. bool system_power_state;
  1652. bool display_conf_change;
  1653. bool px_gfx_switch;
  1654. bool brightness_change;
  1655. bool dgpu_display_event;
  1656. };
  1657. struct amdgpu_atif_functions {
  1658. bool system_params;
  1659. bool sbios_requests;
  1660. bool select_active_disp;
  1661. bool lid_state;
  1662. bool get_tv_standard;
  1663. bool set_tv_standard;
  1664. bool get_panel_expansion_mode;
  1665. bool set_panel_expansion_mode;
  1666. bool temperature_change;
  1667. bool graphics_device_types;
  1668. };
  1669. struct amdgpu_atif {
  1670. struct amdgpu_atif_notifications notifications;
  1671. struct amdgpu_atif_functions functions;
  1672. struct amdgpu_atif_notification_cfg notification_cfg;
  1673. struct amdgpu_encoder *encoder_for_bl;
  1674. };
  1675. struct amdgpu_atcs_functions {
  1676. bool get_ext_state;
  1677. bool pcie_perf_req;
  1678. bool pcie_dev_rdy;
  1679. bool pcie_bus_width;
  1680. };
  1681. struct amdgpu_atcs {
  1682. struct amdgpu_atcs_functions functions;
  1683. };
  1684. /*
  1685. * CGS
  1686. */
  1687. void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1688. void amdgpu_cgs_destroy_device(void *cgs_device);
  1689. /*
  1690. * Core structure, functions and helpers.
  1691. */
  1692. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1693. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1694. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1695. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1696. struct amdgpu_ip_block_status {
  1697. bool valid;
  1698. bool sw;
  1699. bool hw;
  1700. };
  1701. struct amdgpu_device {
  1702. struct device *dev;
  1703. struct drm_device *ddev;
  1704. struct pci_dev *pdev;
  1705. struct rw_semaphore exclusive_lock;
  1706. /* ASIC */
  1707. enum amd_asic_type asic_type;
  1708. uint32_t family;
  1709. uint32_t rev_id;
  1710. uint32_t external_rev_id;
  1711. unsigned long flags;
  1712. int usec_timeout;
  1713. const struct amdgpu_asic_funcs *asic_funcs;
  1714. bool shutdown;
  1715. bool suspend;
  1716. bool need_dma32;
  1717. bool accel_working;
  1718. bool needs_reset;
  1719. struct work_struct reset_work;
  1720. struct notifier_block acpi_nb;
  1721. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1722. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1723. unsigned debugfs_count;
  1724. #if defined(CONFIG_DEBUG_FS)
  1725. struct dentry *debugfs_regs;
  1726. #endif
  1727. struct amdgpu_atif atif;
  1728. struct amdgpu_atcs atcs;
  1729. struct mutex srbm_mutex;
  1730. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1731. struct mutex grbm_idx_mutex;
  1732. struct dev_pm_domain vga_pm_domain;
  1733. bool have_disp_power_ref;
  1734. /* BIOS */
  1735. uint8_t *bios;
  1736. bool is_atom_bios;
  1737. uint16_t bios_header_start;
  1738. struct amdgpu_bo *stollen_vga_memory;
  1739. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1740. /* Register/doorbell mmio */
  1741. resource_size_t rmmio_base;
  1742. resource_size_t rmmio_size;
  1743. void __iomem *rmmio;
  1744. /* protects concurrent MM_INDEX/DATA based register access */
  1745. spinlock_t mmio_idx_lock;
  1746. /* protects concurrent SMC based register access */
  1747. spinlock_t smc_idx_lock;
  1748. amdgpu_rreg_t smc_rreg;
  1749. amdgpu_wreg_t smc_wreg;
  1750. /* protects concurrent PCIE register access */
  1751. spinlock_t pcie_idx_lock;
  1752. amdgpu_rreg_t pcie_rreg;
  1753. amdgpu_wreg_t pcie_wreg;
  1754. /* protects concurrent UVD register access */
  1755. spinlock_t uvd_ctx_idx_lock;
  1756. amdgpu_rreg_t uvd_ctx_rreg;
  1757. amdgpu_wreg_t uvd_ctx_wreg;
  1758. /* protects concurrent DIDT register access */
  1759. spinlock_t didt_idx_lock;
  1760. amdgpu_rreg_t didt_rreg;
  1761. amdgpu_wreg_t didt_wreg;
  1762. /* protects concurrent ENDPOINT (audio) register access */
  1763. spinlock_t audio_endpt_idx_lock;
  1764. amdgpu_block_rreg_t audio_endpt_rreg;
  1765. amdgpu_block_wreg_t audio_endpt_wreg;
  1766. void __iomem *rio_mem;
  1767. resource_size_t rio_mem_size;
  1768. struct amdgpu_doorbell doorbell;
  1769. /* clock/pll info */
  1770. struct amdgpu_clock clock;
  1771. /* MC */
  1772. struct amdgpu_mc mc;
  1773. struct amdgpu_gart gart;
  1774. struct amdgpu_dummy_page dummy_page;
  1775. struct amdgpu_vm_manager vm_manager;
  1776. /* memory management */
  1777. struct amdgpu_mman mman;
  1778. struct amdgpu_gem gem;
  1779. struct amdgpu_vram_scratch vram_scratch;
  1780. struct amdgpu_wb wb;
  1781. atomic64_t vram_usage;
  1782. atomic64_t vram_vis_usage;
  1783. atomic64_t gtt_usage;
  1784. atomic64_t num_bytes_moved;
  1785. atomic_t gpu_reset_counter;
  1786. /* display */
  1787. struct amdgpu_mode_info mode_info;
  1788. struct work_struct hotplug_work;
  1789. struct amdgpu_irq_src crtc_irq;
  1790. struct amdgpu_irq_src pageflip_irq;
  1791. struct amdgpu_irq_src hpd_irq;
  1792. /* rings */
  1793. unsigned fence_context;
  1794. struct mutex ring_lock;
  1795. unsigned num_rings;
  1796. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1797. bool ib_pool_ready;
  1798. struct amdgpu_sa_manager ring_tmp_bo;
  1799. /* interrupts */
  1800. struct amdgpu_irq irq;
  1801. /* dpm */
  1802. struct amdgpu_pm pm;
  1803. u32 cg_flags;
  1804. u32 pg_flags;
  1805. /* amdgpu smumgr */
  1806. struct amdgpu_smumgr smu;
  1807. /* gfx */
  1808. struct amdgpu_gfx gfx;
  1809. /* sdma */
  1810. struct amdgpu_sdma sdma[2];
  1811. struct amdgpu_irq_src sdma_trap_irq;
  1812. struct amdgpu_irq_src sdma_illegal_inst_irq;
  1813. /* uvd */
  1814. bool has_uvd;
  1815. struct amdgpu_uvd uvd;
  1816. /* vce */
  1817. struct amdgpu_vce vce;
  1818. /* firmwares */
  1819. struct amdgpu_firmware firmware;
  1820. /* GDS */
  1821. struct amdgpu_gds gds;
  1822. const struct amdgpu_ip_block_version *ip_blocks;
  1823. int num_ip_blocks;
  1824. struct amdgpu_ip_block_status *ip_block_status;
  1825. struct mutex mn_lock;
  1826. DECLARE_HASHTABLE(mn_hash, 7);
  1827. /* tracking pinned memory */
  1828. u64 vram_pin_size;
  1829. u64 gart_pin_size;
  1830. /* amdkfd interface */
  1831. struct kfd_dev *kfd;
  1832. /* kernel conext for IB submission */
  1833. struct amdgpu_ctx kernel_ctx;
  1834. };
  1835. bool amdgpu_device_is_px(struct drm_device *dev);
  1836. int amdgpu_device_init(struct amdgpu_device *adev,
  1837. struct drm_device *ddev,
  1838. struct pci_dev *pdev,
  1839. uint32_t flags);
  1840. void amdgpu_device_fini(struct amdgpu_device *adev);
  1841. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1842. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1843. bool always_indirect);
  1844. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1845. bool always_indirect);
  1846. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1847. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1848. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1849. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1850. /*
  1851. * Cast helper
  1852. */
  1853. extern const struct fence_ops amdgpu_fence_ops;
  1854. static inline struct amdgpu_fence *to_amdgpu_fence(struct fence *f)
  1855. {
  1856. struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
  1857. if (__f->base.ops == &amdgpu_fence_ops)
  1858. return __f;
  1859. return NULL;
  1860. }
  1861. /*
  1862. * Registers read & write functions.
  1863. */
  1864. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
  1865. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
  1866. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
  1867. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
  1868. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
  1869. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1870. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1871. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1872. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1873. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1874. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1875. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1876. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1877. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1878. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1879. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1880. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1881. #define WREG32_P(reg, val, mask) \
  1882. do { \
  1883. uint32_t tmp_ = RREG32(reg); \
  1884. tmp_ &= (mask); \
  1885. tmp_ |= ((val) & ~(mask)); \
  1886. WREG32(reg, tmp_); \
  1887. } while (0)
  1888. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1889. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1890. #define WREG32_PLL_P(reg, val, mask) \
  1891. do { \
  1892. uint32_t tmp_ = RREG32_PLL(reg); \
  1893. tmp_ &= (mask); \
  1894. tmp_ |= ((val) & ~(mask)); \
  1895. WREG32_PLL(reg, tmp_); \
  1896. } while (0)
  1897. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1898. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1899. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1900. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1901. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1902. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1903. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1904. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1905. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1906. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1907. #define REG_GET_FIELD(value, reg, field) \
  1908. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1909. /*
  1910. * BIOS helpers.
  1911. */
  1912. #define RBIOS8(i) (adev->bios[i])
  1913. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1914. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1915. /*
  1916. * RING helpers.
  1917. */
  1918. static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
  1919. {
  1920. if (ring->count_dw <= 0)
  1921. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  1922. ring->ring[ring->wptr++] = v;
  1923. ring->wptr &= ring->ptr_mask;
  1924. ring->count_dw--;
  1925. ring->ring_free_dw--;
  1926. }
  1927. /*
  1928. * ASICs macro.
  1929. */
  1930. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1931. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1932. #define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
  1933. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1934. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1935. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1936. #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
  1937. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1938. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1939. #define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
  1940. #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
  1941. #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1942. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1943. #define amdgpu_vm_write_pte(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (addr), (count), (incr), (flags)))
  1944. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1945. #define amdgpu_vm_pad_ib(adev, ib) ((adev)->vm_manager.vm_pte_funcs->pad_ib((ib)))
  1946. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1947. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1948. #define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
  1949. #define amdgpu_ring_is_lockup(r) (r)->funcs->is_lockup((r))
  1950. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1951. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1952. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1953. #define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
  1954. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1955. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1956. #define amdgpu_ring_emit_semaphore(r, semaphore, emit_wait) (r)->funcs->emit_semaphore((r), (semaphore), (emit_wait))
  1957. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1958. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1959. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1960. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1961. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1962. #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
  1963. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1964. #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
  1965. #define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
  1966. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  1967. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  1968. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  1969. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  1970. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  1971. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  1972. #define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
  1973. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  1974. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  1975. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  1976. #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
  1977. #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
  1978. #define amdgpu_emit_copy_buffer(adev, r, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((r), (s), (d), (b))
  1979. #define amdgpu_emit_fill_buffer(adev, r, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((r), (s), (d), (b))
  1980. #define amdgpu_dpm_get_temperature(adev) (adev)->pm.funcs->get_temperature((adev))
  1981. #define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
  1982. #define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
  1983. #define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
  1984. #define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
  1985. #define amdgpu_dpm_get_sclk(adev, l) (adev)->pm.funcs->get_sclk((adev), (l))
  1986. #define amdgpu_dpm_get_mclk(adev, l) (adev)->pm.funcs->get_mclk((adev), (l))
  1987. #define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
  1988. #define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m))
  1989. #define amdgpu_dpm_force_performance_level(adev, l) (adev)->pm.funcs->force_performance_level((adev), (l))
  1990. #define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
  1991. #define amdgpu_dpm_powergate_uvd(adev, g) (adev)->pm.funcs->powergate_uvd((adev), (g))
  1992. #define amdgpu_dpm_powergate_vce(adev, g) (adev)->pm.funcs->powergate_vce((adev), (g))
  1993. #define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
  1994. #define amdgpu_dpm_set_fan_control_mode(adev, m) (adev)->pm.funcs->set_fan_control_mode((adev), (m))
  1995. #define amdgpu_dpm_get_fan_control_mode(adev) (adev)->pm.funcs->get_fan_control_mode((adev))
  1996. #define amdgpu_dpm_set_fan_speed_percent(adev, s) (adev)->pm.funcs->set_fan_speed_percent((adev), (s))
  1997. #define amdgpu_dpm_get_fan_speed_percent(adev, s) (adev)->pm.funcs->get_fan_speed_percent((adev), (s))
  1998. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  1999. /* Common functions */
  2000. int amdgpu_gpu_reset(struct amdgpu_device *adev);
  2001. void amdgpu_pci_config_reset(struct amdgpu_device *adev);
  2002. bool amdgpu_card_posted(struct amdgpu_device *adev);
  2003. void amdgpu_update_display_priority(struct amdgpu_device *adev);
  2004. bool amdgpu_boot_test_post_card(struct amdgpu_device *adev);
  2005. struct amdgpu_cs_parser *amdgpu_cs_parser_create(struct amdgpu_device *adev,
  2006. struct drm_file *filp,
  2007. struct amdgpu_ctx *ctx,
  2008. struct amdgpu_ib *ibs,
  2009. uint32_t num_ibs);
  2010. int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
  2011. int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
  2012. u32 ip_instance, u32 ring,
  2013. struct amdgpu_ring **out_ring);
  2014. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
  2015. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  2016. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  2017. uint32_t flags);
  2018. bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
  2019. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
  2020. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  2021. struct ttm_mem_reg *mem);
  2022. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
  2023. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
  2024. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
  2025. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  2026. const u32 *registers,
  2027. const u32 array_size);
  2028. bool amdgpu_device_is_px(struct drm_device *dev);
  2029. /* atpx handler */
  2030. #if defined(CONFIG_VGA_SWITCHEROO)
  2031. void amdgpu_register_atpx_handler(void);
  2032. void amdgpu_unregister_atpx_handler(void);
  2033. #else
  2034. static inline void amdgpu_register_atpx_handler(void) {}
  2035. static inline void amdgpu_unregister_atpx_handler(void) {}
  2036. #endif
  2037. /*
  2038. * KMS
  2039. */
  2040. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  2041. extern int amdgpu_max_kms_ioctl;
  2042. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  2043. int amdgpu_driver_unload_kms(struct drm_device *dev);
  2044. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  2045. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  2046. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  2047. struct drm_file *file_priv);
  2048. void amdgpu_driver_preclose_kms(struct drm_device *dev,
  2049. struct drm_file *file_priv);
  2050. int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
  2051. int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
  2052. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, int crtc);
  2053. int amdgpu_enable_vblank_kms(struct drm_device *dev, int crtc);
  2054. void amdgpu_disable_vblank_kms(struct drm_device *dev, int crtc);
  2055. int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
  2056. int *max_error,
  2057. struct timeval *vblank_time,
  2058. unsigned flags);
  2059. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  2060. unsigned long arg);
  2061. /*
  2062. * vm
  2063. */
  2064. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  2065. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  2066. struct amdgpu_bo_list_entry *amdgpu_vm_get_bos(struct amdgpu_device *adev,
  2067. struct amdgpu_vm *vm,
  2068. struct list_head *head);
  2069. int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
  2070. struct amdgpu_sync *sync);
  2071. void amdgpu_vm_flush(struct amdgpu_ring *ring,
  2072. struct amdgpu_vm *vm,
  2073. struct amdgpu_fence *updates);
  2074. void amdgpu_vm_fence(struct amdgpu_device *adev,
  2075. struct amdgpu_vm *vm,
  2076. struct amdgpu_fence *fence);
  2077. uint64_t amdgpu_vm_map_gart(struct amdgpu_device *adev, uint64_t addr);
  2078. int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
  2079. struct amdgpu_vm *vm);
  2080. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  2081. struct amdgpu_vm *vm);
  2082. int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
  2083. struct amdgpu_vm *vm, struct amdgpu_sync *sync);
  2084. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  2085. struct amdgpu_bo_va *bo_va,
  2086. struct ttm_mem_reg *mem);
  2087. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  2088. struct amdgpu_bo *bo);
  2089. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  2090. struct amdgpu_bo *bo);
  2091. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  2092. struct amdgpu_vm *vm,
  2093. struct amdgpu_bo *bo);
  2094. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  2095. struct amdgpu_bo_va *bo_va,
  2096. uint64_t addr, uint64_t offset,
  2097. uint64_t size, uint32_t flags);
  2098. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  2099. struct amdgpu_bo_va *bo_va,
  2100. uint64_t addr);
  2101. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  2102. struct amdgpu_bo_va *bo_va);
  2103. /*
  2104. * functions used by amdgpu_encoder.c
  2105. */
  2106. struct amdgpu_afmt_acr {
  2107. u32 clock;
  2108. int n_32khz;
  2109. int cts_32khz;
  2110. int n_44_1khz;
  2111. int cts_44_1khz;
  2112. int n_48khz;
  2113. int cts_48khz;
  2114. };
  2115. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  2116. /* amdgpu_acpi.c */
  2117. #if defined(CONFIG_ACPI)
  2118. int amdgpu_acpi_init(struct amdgpu_device *adev);
  2119. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  2120. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  2121. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  2122. u8 perf_req, bool advertise);
  2123. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  2124. #else
  2125. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  2126. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  2127. #endif
  2128. struct amdgpu_bo_va_mapping *
  2129. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  2130. uint64_t addr, struct amdgpu_bo **bo);
  2131. #include "amdgpu_object.h"
  2132. #endif