musb_core.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668
  1. /*
  2. * MUSB OTG driver defines
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2006 by Texas Instruments
  6. * Copyright (C) 2006-2007 Nokia Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  23. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  24. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  25. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  26. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  27. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  28. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  29. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  31. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. */
  34. #ifndef __MUSB_CORE_H__
  35. #define __MUSB_CORE_H__
  36. #include <linux/slab.h>
  37. #include <linux/list.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/errno.h>
  40. #include <linux/timer.h>
  41. #include <linux/device.h>
  42. #include <linux/usb/ch9.h>
  43. #include <linux/usb/gadget.h>
  44. #include <linux/usb.h>
  45. #include <linux/usb/otg.h>
  46. #include <linux/usb/musb.h>
  47. #include <linux/phy/phy.h>
  48. #include <linux/workqueue.h>
  49. struct musb;
  50. struct musb_hw_ep;
  51. struct musb_ep;
  52. /* Helper defines for struct musb->hwvers */
  53. #define MUSB_HWVERS_MAJOR(x) ((x >> 10) & 0x1f)
  54. #define MUSB_HWVERS_MINOR(x) (x & 0x3ff)
  55. #define MUSB_HWVERS_RC 0x8000
  56. #define MUSB_HWVERS_1300 0x52C
  57. #define MUSB_HWVERS_1400 0x590
  58. #define MUSB_HWVERS_1800 0x720
  59. #define MUSB_HWVERS_1900 0x784
  60. #define MUSB_HWVERS_2000 0x800
  61. #include "musb_debug.h"
  62. #include "musb_dma.h"
  63. #include "musb_io.h"
  64. #include "musb_gadget.h"
  65. #include <linux/usb/hcd.h>
  66. #include "musb_host.h"
  67. /* NOTE: otg and peripheral-only state machines start at B_IDLE.
  68. * OTG or host-only go to A_IDLE when ID is sensed.
  69. */
  70. #define is_peripheral_active(m) (!(m)->is_host)
  71. #define is_host_active(m) ((m)->is_host)
  72. enum {
  73. MUSB_PORT_MODE_HOST = 1,
  74. MUSB_PORT_MODE_GADGET,
  75. MUSB_PORT_MODE_DUAL_ROLE,
  76. };
  77. /****************************** CONSTANTS ********************************/
  78. #ifndef MUSB_C_NUM_EPS
  79. #define MUSB_C_NUM_EPS ((u8)16)
  80. #endif
  81. #ifndef MUSB_MAX_END0_PACKET
  82. #define MUSB_MAX_END0_PACKET ((u16)MUSB_EP0_FIFOSIZE)
  83. #endif
  84. /* host side ep0 states */
  85. enum musb_h_ep0_state {
  86. MUSB_EP0_IDLE,
  87. MUSB_EP0_START, /* expect ack of setup */
  88. MUSB_EP0_IN, /* expect IN DATA */
  89. MUSB_EP0_OUT, /* expect ack of OUT DATA */
  90. MUSB_EP0_STATUS, /* expect ack of STATUS */
  91. } __attribute__ ((packed));
  92. /* peripheral side ep0 states */
  93. enum musb_g_ep0_state {
  94. MUSB_EP0_STAGE_IDLE, /* idle, waiting for SETUP */
  95. MUSB_EP0_STAGE_SETUP, /* received SETUP */
  96. MUSB_EP0_STAGE_TX, /* IN data */
  97. MUSB_EP0_STAGE_RX, /* OUT data */
  98. MUSB_EP0_STAGE_STATUSIN, /* (after OUT data) */
  99. MUSB_EP0_STAGE_STATUSOUT, /* (after IN data) */
  100. MUSB_EP0_STAGE_ACKWAIT, /* after zlp, before statusin */
  101. } __attribute__ ((packed));
  102. /*
  103. * OTG protocol constants. See USB OTG 1.3 spec,
  104. * sections 5.5 "Device Timings" and 6.6.5 "Timers".
  105. */
  106. #define OTG_TIME_A_WAIT_VRISE 100 /* msec (max) */
  107. #define OTG_TIME_A_WAIT_BCON 1100 /* min 1 second */
  108. #define OTG_TIME_A_AIDL_BDIS 200 /* min 200 msec */
  109. #define OTG_TIME_B_ASE0_BRST 100 /* min 3.125 ms */
  110. /****************************** FUNCTIONS ********************************/
  111. #define MUSB_HST_MODE(_musb)\
  112. { (_musb)->is_host = true; }
  113. #define MUSB_DEV_MODE(_musb) \
  114. { (_musb)->is_host = false; }
  115. #define test_devctl_hst_mode(_x) \
  116. (musb_readb((_x)->mregs, MUSB_DEVCTL)&MUSB_DEVCTL_HM)
  117. #define MUSB_MODE(musb) ((musb)->is_host ? "Host" : "Peripheral")
  118. /******************************** TYPES *************************************/
  119. struct musb_io;
  120. /**
  121. * struct musb_platform_ops - Operations passed to musb_core by HW glue layer
  122. * @quirks: flags for platform specific quirks
  123. * @enable: enable device
  124. * @disable: disable device
  125. * @ep_offset: returns the end point offset
  126. * @ep_select: selects the specified end point
  127. * @fifo_mode: sets the fifo mode
  128. * @fifo_offset: returns the fifo offset
  129. * @readb: read 8 bits
  130. * @writeb: write 8 bits
  131. * @readw: read 16 bits
  132. * @writew: write 16 bits
  133. * @readl: read 32 bits
  134. * @writel: write 32 bits
  135. * @read_fifo: reads the fifo
  136. * @write_fifo: writes to fifo
  137. * @dma_init: platform specific dma init function
  138. * @dma_exit: platform specific dma exit function
  139. * @init: turns on clocks, sets up platform-specific registers, etc
  140. * @exit: undoes @init
  141. * @set_mode: forcefully changes operating mode
  142. * @try_idle: tries to idle the IP
  143. * @recover: platform-specific babble recovery
  144. * @vbus_status: returns vbus status if possible
  145. * @set_vbus: forces vbus status
  146. * @adjust_channel_params: pre check for standard dma channel_program func
  147. * @pre_root_reset_end: called before the root usb port reset flag gets cleared
  148. * @post_root_reset_end: called after the root usb port reset flag gets cleared
  149. * @phy_callback: optional callback function for the phy to call
  150. */
  151. struct musb_platform_ops {
  152. #define MUSB_G_NO_SKB_RESERVE BIT(9)
  153. #define MUSB_DA8XX BIT(8)
  154. #define MUSB_PRESERVE_SESSION BIT(7)
  155. #define MUSB_DMA_UX500 BIT(6)
  156. #define MUSB_DMA_CPPI41 BIT(5)
  157. #define MUSB_DMA_CPPI BIT(4)
  158. #define MUSB_DMA_TUSB_OMAP BIT(3)
  159. #define MUSB_DMA_INVENTRA BIT(2)
  160. #define MUSB_IN_TUSB BIT(1)
  161. #define MUSB_INDEXED_EP BIT(0)
  162. u32 quirks;
  163. int (*init)(struct musb *musb);
  164. int (*exit)(struct musb *musb);
  165. void (*enable)(struct musb *musb);
  166. void (*disable)(struct musb *musb);
  167. u32 (*ep_offset)(u8 epnum, u16 offset);
  168. void (*ep_select)(void __iomem *mbase, u8 epnum);
  169. u16 fifo_mode;
  170. u32 (*fifo_offset)(u8 epnum);
  171. u32 (*busctl_offset)(u8 epnum, u16 offset);
  172. u8 (*readb)(const void __iomem *addr, unsigned offset);
  173. void (*writeb)(void __iomem *addr, unsigned offset, u8 data);
  174. u16 (*readw)(const void __iomem *addr, unsigned offset);
  175. void (*writew)(void __iomem *addr, unsigned offset, u16 data);
  176. u32 (*readl)(const void __iomem *addr, unsigned offset);
  177. void (*writel)(void __iomem *addr, unsigned offset, u32 data);
  178. void (*read_fifo)(struct musb_hw_ep *hw_ep, u16 len, u8 *buf);
  179. void (*write_fifo)(struct musb_hw_ep *hw_ep, u16 len, const u8 *buf);
  180. struct dma_controller *
  181. (*dma_init) (struct musb *musb, void __iomem *base);
  182. void (*dma_exit)(struct dma_controller *c);
  183. int (*set_mode)(struct musb *musb, u8 mode);
  184. void (*try_idle)(struct musb *musb, unsigned long timeout);
  185. int (*recover)(struct musb *musb);
  186. int (*vbus_status)(struct musb *musb);
  187. void (*set_vbus)(struct musb *musb, int on);
  188. int (*adjust_channel_params)(struct dma_channel *channel,
  189. u16 packet_sz, u8 *mode,
  190. dma_addr_t *dma_addr, u32 *len);
  191. void (*pre_root_reset_end)(struct musb *musb);
  192. void (*post_root_reset_end)(struct musb *musb);
  193. int (*phy_callback)(enum musb_vbus_id_status status);
  194. void (*clear_ep_rxintr)(struct musb *musb, int epnum);
  195. };
  196. /*
  197. * struct musb_hw_ep - endpoint hardware (bidirectional)
  198. *
  199. * Ordered slightly for better cacheline locality.
  200. */
  201. struct musb_hw_ep {
  202. struct musb *musb;
  203. void __iomem *fifo;
  204. void __iomem *regs;
  205. #if IS_ENABLED(CONFIG_USB_MUSB_TUSB6010)
  206. void __iomem *conf;
  207. #endif
  208. /* index in musb->endpoints[] */
  209. u8 epnum;
  210. /* hardware configuration, possibly dynamic */
  211. bool is_shared_fifo;
  212. bool tx_double_buffered;
  213. bool rx_double_buffered;
  214. u16 max_packet_sz_tx;
  215. u16 max_packet_sz_rx;
  216. struct dma_channel *tx_channel;
  217. struct dma_channel *rx_channel;
  218. #if IS_ENABLED(CONFIG_USB_MUSB_TUSB6010)
  219. /* TUSB has "asynchronous" and "synchronous" dma modes */
  220. dma_addr_t fifo_async;
  221. dma_addr_t fifo_sync;
  222. void __iomem *fifo_sync_va;
  223. #endif
  224. /* currently scheduled peripheral endpoint */
  225. struct musb_qh *in_qh;
  226. struct musb_qh *out_qh;
  227. u8 rx_reinit;
  228. u8 tx_reinit;
  229. /* peripheral side */
  230. struct musb_ep ep_in; /* TX */
  231. struct musb_ep ep_out; /* RX */
  232. };
  233. static inline struct musb_request *next_in_request(struct musb_hw_ep *hw_ep)
  234. {
  235. return next_request(&hw_ep->ep_in);
  236. }
  237. static inline struct musb_request *next_out_request(struct musb_hw_ep *hw_ep)
  238. {
  239. return next_request(&hw_ep->ep_out);
  240. }
  241. struct musb_csr_regs {
  242. /* FIFO registers */
  243. u16 txmaxp, txcsr, rxmaxp, rxcsr;
  244. u16 rxfifoadd, txfifoadd;
  245. u8 txtype, txinterval, rxtype, rxinterval;
  246. u8 rxfifosz, txfifosz;
  247. u8 txfunaddr, txhubaddr, txhubport;
  248. u8 rxfunaddr, rxhubaddr, rxhubport;
  249. };
  250. struct musb_context_registers {
  251. u8 power;
  252. u8 intrusbe;
  253. u16 frame;
  254. u8 index, testmode;
  255. u8 devctl, busctl, misc;
  256. u32 otg_interfsel;
  257. struct musb_csr_regs index_regs[MUSB_C_NUM_EPS];
  258. };
  259. /*
  260. * struct musb - Driver instance data.
  261. */
  262. struct musb {
  263. /* device lock */
  264. spinlock_t lock;
  265. spinlock_t list_lock; /* resume work list lock */
  266. struct musb_io io;
  267. const struct musb_platform_ops *ops;
  268. struct musb_context_registers context;
  269. irqreturn_t (*isr)(int, void *);
  270. struct delayed_work irq_work;
  271. struct delayed_work deassert_reset_work;
  272. struct delayed_work finish_resume_work;
  273. struct delayed_work gadget_work;
  274. u16 hwvers;
  275. u16 intrrxe;
  276. u16 intrtxe;
  277. /* this hub status bit is reserved by USB 2.0 and not seen by usbcore */
  278. #define MUSB_PORT_STAT_RESUME (1 << 31)
  279. u32 port1_status;
  280. unsigned long rh_timer;
  281. enum musb_h_ep0_state ep0_stage;
  282. /* bulk traffic normally dedicates endpoint hardware, and each
  283. * direction has its own ring of host side endpoints.
  284. * we try to progress the transfer at the head of each endpoint's
  285. * queue until it completes or NAKs too much; then we try the next
  286. * endpoint.
  287. */
  288. struct musb_hw_ep *bulk_ep;
  289. struct list_head control; /* of musb_qh */
  290. struct list_head in_bulk; /* of musb_qh */
  291. struct list_head out_bulk; /* of musb_qh */
  292. struct list_head pending_list; /* pending work list */
  293. struct timer_list otg_timer;
  294. struct notifier_block nb;
  295. struct dma_controller *dma_controller;
  296. struct device *controller;
  297. void __iomem *ctrl_base;
  298. void __iomem *mregs;
  299. #if IS_ENABLED(CONFIG_USB_MUSB_TUSB6010)
  300. dma_addr_t async;
  301. dma_addr_t sync;
  302. void __iomem *sync_va;
  303. u8 tusb_revision;
  304. #endif
  305. /* passed down from chip/board specific irq handlers */
  306. u8 int_usb;
  307. u16 int_rx;
  308. u16 int_tx;
  309. struct usb_phy *xceiv;
  310. struct phy *phy;
  311. int nIrq;
  312. unsigned irq_wake:1;
  313. struct musb_hw_ep endpoints[MUSB_C_NUM_EPS];
  314. #define control_ep endpoints
  315. #define VBUSERR_RETRY_COUNT 3
  316. u16 vbuserr_retry;
  317. u16 epmask;
  318. u8 nr_endpoints;
  319. int (*board_set_power)(int state);
  320. u8 min_power; /* vbus for periph, in mA/2 */
  321. int port_mode; /* MUSB_PORT_MODE_* */
  322. bool session;
  323. unsigned long quirk_retries;
  324. bool is_host;
  325. int a_wait_bcon; /* VBUS timeout in msecs */
  326. unsigned long idle_timeout; /* Next timeout in jiffies */
  327. unsigned is_initialized:1;
  328. unsigned is_runtime_suspended:1;
  329. /* active means connected and not suspended */
  330. unsigned is_active:1;
  331. unsigned is_multipoint:1;
  332. unsigned hb_iso_rx:1; /* high bandwidth iso rx? */
  333. unsigned hb_iso_tx:1; /* high bandwidth iso tx? */
  334. unsigned dyn_fifo:1; /* dynamic FIFO supported? */
  335. unsigned bulk_split:1;
  336. #define can_bulk_split(musb,type) \
  337. (((type) == USB_ENDPOINT_XFER_BULK) && (musb)->bulk_split)
  338. unsigned bulk_combine:1;
  339. #define can_bulk_combine(musb,type) \
  340. (((type) == USB_ENDPOINT_XFER_BULK) && (musb)->bulk_combine)
  341. /* is_suspended means USB B_PERIPHERAL suspend */
  342. unsigned is_suspended:1;
  343. /* may_wakeup means remote wakeup is enabled */
  344. unsigned may_wakeup:1;
  345. /* is_self_powered is reported in device status and the
  346. * config descriptor. is_bus_powered means B_PERIPHERAL
  347. * draws some VBUS current; both can be true.
  348. */
  349. unsigned is_self_powered:1;
  350. unsigned is_bus_powered:1;
  351. unsigned set_address:1;
  352. unsigned test_mode:1;
  353. unsigned softconnect:1;
  354. u8 address;
  355. u8 test_mode_nr;
  356. u16 ackpend; /* ep0 */
  357. enum musb_g_ep0_state ep0_state;
  358. struct usb_gadget g; /* the gadget */
  359. struct usb_gadget_driver *gadget_driver; /* its driver */
  360. struct usb_hcd *hcd; /* the usb hcd */
  361. /*
  362. * FIXME: Remove this flag.
  363. *
  364. * This is only added to allow Blackfin to work
  365. * with current driver. For some unknown reason
  366. * Blackfin doesn't work with double buffering
  367. * and that's enabled by default.
  368. *
  369. * We added this flag to forcefully disable double
  370. * buffering until we get it working.
  371. */
  372. unsigned double_buffer_not_ok:1;
  373. const struct musb_hdrc_config *config;
  374. int xceiv_old_state;
  375. #ifdef CONFIG_DEBUG_FS
  376. struct dentry *debugfs_root;
  377. #endif
  378. };
  379. /* This must be included after struct musb is defined */
  380. #include "musb_regs.h"
  381. static inline struct musb *gadget_to_musb(struct usb_gadget *g)
  382. {
  383. return container_of(g, struct musb, g);
  384. }
  385. static inline char *musb_ep_xfertype_string(u8 type)
  386. {
  387. char *s;
  388. switch (type) {
  389. case USB_ENDPOINT_XFER_CONTROL:
  390. s = "ctrl";
  391. break;
  392. case USB_ENDPOINT_XFER_ISOC:
  393. s = "iso";
  394. break;
  395. case USB_ENDPOINT_XFER_BULK:
  396. s = "bulk";
  397. break;
  398. case USB_ENDPOINT_XFER_INT:
  399. s = "int";
  400. break;
  401. default:
  402. s = "";
  403. break;
  404. }
  405. return s;
  406. }
  407. #ifdef CONFIG_BLACKFIN
  408. static inline int musb_read_fifosize(struct musb *musb,
  409. struct musb_hw_ep *hw_ep, u8 epnum)
  410. {
  411. musb->nr_endpoints++;
  412. musb->epmask |= (1 << epnum);
  413. if (epnum < 5) {
  414. hw_ep->max_packet_sz_tx = 128;
  415. hw_ep->max_packet_sz_rx = 128;
  416. } else {
  417. hw_ep->max_packet_sz_tx = 1024;
  418. hw_ep->max_packet_sz_rx = 1024;
  419. }
  420. hw_ep->is_shared_fifo = false;
  421. return 0;
  422. }
  423. static inline void musb_configure_ep0(struct musb *musb)
  424. {
  425. musb->endpoints[0].max_packet_sz_tx = MUSB_EP0_FIFOSIZE;
  426. musb->endpoints[0].max_packet_sz_rx = MUSB_EP0_FIFOSIZE;
  427. musb->endpoints[0].is_shared_fifo = true;
  428. }
  429. #else
  430. static inline int musb_read_fifosize(struct musb *musb,
  431. struct musb_hw_ep *hw_ep, u8 epnum)
  432. {
  433. void __iomem *mbase = musb->mregs;
  434. u8 reg = 0;
  435. /* read from core using indexed model */
  436. reg = musb_readb(mbase, musb->io.ep_offset(epnum, MUSB_FIFOSIZE));
  437. /* 0's returned when no more endpoints */
  438. if (!reg)
  439. return -ENODEV;
  440. musb->nr_endpoints++;
  441. musb->epmask |= (1 << epnum);
  442. hw_ep->max_packet_sz_tx = 1 << (reg & 0x0f);
  443. /* shared TX/RX FIFO? */
  444. if ((reg & 0xf0) == 0xf0) {
  445. hw_ep->max_packet_sz_rx = hw_ep->max_packet_sz_tx;
  446. hw_ep->is_shared_fifo = true;
  447. return 0;
  448. } else {
  449. hw_ep->max_packet_sz_rx = 1 << ((reg & 0xf0) >> 4);
  450. hw_ep->is_shared_fifo = false;
  451. }
  452. return 0;
  453. }
  454. static inline void musb_configure_ep0(struct musb *musb)
  455. {
  456. musb->endpoints[0].max_packet_sz_tx = MUSB_EP0_FIFOSIZE;
  457. musb->endpoints[0].max_packet_sz_rx = MUSB_EP0_FIFOSIZE;
  458. musb->endpoints[0].is_shared_fifo = true;
  459. }
  460. #endif /* CONFIG_BLACKFIN */
  461. /***************************** Glue it together *****************************/
  462. extern const char musb_driver_name[];
  463. extern void musb_stop(struct musb *musb);
  464. extern void musb_start(struct musb *musb);
  465. extern void musb_write_fifo(struct musb_hw_ep *ep, u16 len, const u8 *src);
  466. extern void musb_read_fifo(struct musb_hw_ep *ep, u16 len, u8 *dst);
  467. extern void musb_load_testpacket(struct musb *);
  468. extern irqreturn_t musb_interrupt(struct musb *);
  469. extern void musb_hnp_stop(struct musb *musb);
  470. int musb_queue_resume_work(struct musb *musb,
  471. int (*callback)(struct musb *musb, void *data),
  472. void *data);
  473. static inline void musb_platform_set_vbus(struct musb *musb, int is_on)
  474. {
  475. if (musb->ops->set_vbus)
  476. musb->ops->set_vbus(musb, is_on);
  477. }
  478. static inline void musb_platform_enable(struct musb *musb)
  479. {
  480. if (musb->ops->enable)
  481. musb->ops->enable(musb);
  482. }
  483. static inline void musb_platform_disable(struct musb *musb)
  484. {
  485. if (musb->ops->disable)
  486. musb->ops->disable(musb);
  487. }
  488. static inline int musb_platform_set_mode(struct musb *musb, u8 mode)
  489. {
  490. if (!musb->ops->set_mode)
  491. return 0;
  492. return musb->ops->set_mode(musb, mode);
  493. }
  494. static inline void musb_platform_try_idle(struct musb *musb,
  495. unsigned long timeout)
  496. {
  497. if (musb->ops->try_idle)
  498. musb->ops->try_idle(musb, timeout);
  499. }
  500. static inline int musb_platform_recover(struct musb *musb)
  501. {
  502. if (!musb->ops->recover)
  503. return 0;
  504. return musb->ops->recover(musb);
  505. }
  506. static inline int musb_platform_get_vbus_status(struct musb *musb)
  507. {
  508. if (!musb->ops->vbus_status)
  509. return -EINVAL;
  510. return musb->ops->vbus_status(musb);
  511. }
  512. static inline int musb_platform_init(struct musb *musb)
  513. {
  514. if (!musb->ops->init)
  515. return -EINVAL;
  516. return musb->ops->init(musb);
  517. }
  518. static inline int musb_platform_exit(struct musb *musb)
  519. {
  520. if (!musb->ops->exit)
  521. return -EINVAL;
  522. return musb->ops->exit(musb);
  523. }
  524. static inline void musb_platform_pre_root_reset_end(struct musb *musb)
  525. {
  526. if (musb->ops->pre_root_reset_end)
  527. musb->ops->pre_root_reset_end(musb);
  528. }
  529. static inline void musb_platform_post_root_reset_end(struct musb *musb)
  530. {
  531. if (musb->ops->post_root_reset_end)
  532. musb->ops->post_root_reset_end(musb);
  533. }
  534. static inline void musb_platform_clear_ep_rxintr(struct musb *musb, int epnum)
  535. {
  536. if (musb->ops->clear_ep_rxintr)
  537. musb->ops->clear_ep_rxintr(musb, epnum);
  538. }
  539. /*
  540. * gets the "dr_mode" property from DT and converts it into musb_mode
  541. * if the property is not found or not recognized returns MUSB_OTG
  542. */
  543. extern enum musb_mode musb_get_mode(struct device *dev);
  544. #endif /* __MUSB_CORE_H__ */