uhci-hcd.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711
  1. #ifndef __LINUX_UHCI_HCD_H
  2. #define __LINUX_UHCI_HCD_H
  3. #include <linux/list.h>
  4. #include <linux/usb.h>
  5. #define usb_packetid(pipe) (usb_pipein(pipe) ? USB_PID_IN : USB_PID_OUT)
  6. #define PIPE_DEVEP_MASK 0x0007ff00
  7. /*
  8. * Universal Host Controller Interface data structures and defines
  9. */
  10. /* Command register */
  11. #define USBCMD 0
  12. #define USBCMD_RS 0x0001 /* Run/Stop */
  13. #define USBCMD_HCRESET 0x0002 /* Host reset */
  14. #define USBCMD_GRESET 0x0004 /* Global reset */
  15. #define USBCMD_EGSM 0x0008 /* Global Suspend Mode */
  16. #define USBCMD_FGR 0x0010 /* Force Global Resume */
  17. #define USBCMD_SWDBG 0x0020 /* SW Debug mode */
  18. #define USBCMD_CF 0x0040 /* Config Flag (sw only) */
  19. #define USBCMD_MAXP 0x0080 /* Max Packet (0 = 32, 1 = 64) */
  20. /* Status register */
  21. #define USBSTS 2
  22. #define USBSTS_USBINT 0x0001 /* Interrupt due to IOC */
  23. #define USBSTS_ERROR 0x0002 /* Interrupt due to error */
  24. #define USBSTS_RD 0x0004 /* Resume Detect */
  25. #define USBSTS_HSE 0x0008 /* Host System Error: PCI problems */
  26. #define USBSTS_HCPE 0x0010 /* Host Controller Process Error:
  27. * the schedule is buggy */
  28. #define USBSTS_HCH 0x0020 /* HC Halted */
  29. /* Interrupt enable register */
  30. #define USBINTR 4
  31. #define USBINTR_TIMEOUT 0x0001 /* Timeout/CRC error enable */
  32. #define USBINTR_RESUME 0x0002 /* Resume interrupt enable */
  33. #define USBINTR_IOC 0x0004 /* Interrupt On Complete enable */
  34. #define USBINTR_SP 0x0008 /* Short packet interrupt enable */
  35. #define USBFRNUM 6
  36. #define USBFLBASEADD 8
  37. #define USBSOF 12
  38. #define USBSOF_DEFAULT 64 /* Frame length is exactly 1 ms */
  39. /* USB port status and control registers */
  40. #define USBPORTSC1 16
  41. #define USBPORTSC2 18
  42. #define USBPORTSC3 20
  43. #define USBPORTSC4 22
  44. #define USBPORTSC_CCS 0x0001 /* Current Connect Status
  45. * ("device present") */
  46. #define USBPORTSC_CSC 0x0002 /* Connect Status Change */
  47. #define USBPORTSC_PE 0x0004 /* Port Enable */
  48. #define USBPORTSC_PEC 0x0008 /* Port Enable Change */
  49. #define USBPORTSC_DPLUS 0x0010 /* D+ high (line status) */
  50. #define USBPORTSC_DMINUS 0x0020 /* D- high (line status) */
  51. #define USBPORTSC_RD 0x0040 /* Resume Detect */
  52. #define USBPORTSC_RES1 0x0080 /* reserved, always 1 */
  53. #define USBPORTSC_LSDA 0x0100 /* Low Speed Device Attached */
  54. #define USBPORTSC_PR 0x0200 /* Port Reset */
  55. /* OC and OCC from Intel 430TX and later (not UHCI 1.1d spec) */
  56. #define USBPORTSC_OC 0x0400 /* Over Current condition */
  57. #define USBPORTSC_OCC 0x0800 /* Over Current Change R/WC */
  58. #define USBPORTSC_SUSP 0x1000 /* Suspend */
  59. #define USBPORTSC_RES2 0x2000 /* reserved, write zeroes */
  60. #define USBPORTSC_RES3 0x4000 /* reserved, write zeroes */
  61. #define USBPORTSC_RES4 0x8000 /* reserved, write zeroes */
  62. /* PCI legacy support register */
  63. #define USBLEGSUP 0xc0
  64. #define USBLEGSUP_DEFAULT 0x2000 /* only PIRQ enable set */
  65. #define USBLEGSUP_RWC 0x8f00 /* the R/WC bits */
  66. #define USBLEGSUP_RO 0x5040 /* R/O and reserved bits */
  67. /* PCI Intel-specific resume-enable register */
  68. #define USBRES_INTEL 0xc4
  69. #define USBPORT1EN 0x01
  70. #define USBPORT2EN 0x02
  71. #define UHCI_PTR_BITS(uhci) cpu_to_hc32((uhci), 0x000F)
  72. #define UHCI_PTR_TERM(uhci) cpu_to_hc32((uhci), 0x0001)
  73. #define UHCI_PTR_QH(uhci) cpu_to_hc32((uhci), 0x0002)
  74. #define UHCI_PTR_DEPTH(uhci) cpu_to_hc32((uhci), 0x0004)
  75. #define UHCI_PTR_BREADTH(uhci) cpu_to_hc32((uhci), 0x0000)
  76. #define UHCI_NUMFRAMES 1024 /* in the frame list [array] */
  77. #define UHCI_MAX_SOF_NUMBER 2047 /* in an SOF packet */
  78. #define CAN_SCHEDULE_FRAMES 1000 /* how far in the future frames
  79. * can be scheduled */
  80. #define MAX_PHASE 32 /* Periodic scheduling length */
  81. /* When no queues need Full-Speed Bandwidth Reclamation,
  82. * delay this long before turning FSBR off */
  83. #define FSBR_OFF_DELAY msecs_to_jiffies(10)
  84. /* If a queue hasn't advanced after this much time, assume it is stuck */
  85. #define QH_WAIT_TIMEOUT msecs_to_jiffies(200)
  86. /*
  87. * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
  88. * __leXX (normally) or __beXX (given UHCI_BIG_ENDIAN_DESC), depending on
  89. * the host controller implementation.
  90. *
  91. * To facilitate the strongest possible byte-order checking from "sparse"
  92. * and so on, we use __leXX unless that's not practical.
  93. */
  94. #ifdef CONFIG_USB_UHCI_BIG_ENDIAN_DESC
  95. typedef __u32 __bitwise __hc32;
  96. typedef __u16 __bitwise __hc16;
  97. #else
  98. #define __hc32 __le32
  99. #define __hc16 __le16
  100. #endif
  101. /*
  102. * Queue Headers
  103. */
  104. /*
  105. * One role of a QH is to hold a queue of TDs for some endpoint. One QH goes
  106. * with each endpoint, and qh->element (updated by the HC) is either:
  107. * - the next unprocessed TD in the endpoint's queue, or
  108. * - UHCI_PTR_TERM (when there's no more traffic for this endpoint).
  109. *
  110. * The other role of a QH is to serve as a "skeleton" framelist entry, so we
  111. * can easily splice a QH for some endpoint into the schedule at the right
  112. * place. Then qh->element is UHCI_PTR_TERM.
  113. *
  114. * In the schedule, qh->link maintains a list of QHs seen by the HC:
  115. * skel1 --> ep1-qh --> ep2-qh --> ... --> skel2 --> ...
  116. *
  117. * qh->node is the software equivalent of qh->link. The differences
  118. * are that the software list is doubly-linked and QHs in the UNLINKING
  119. * state are on the software list but not the hardware schedule.
  120. *
  121. * For bookkeeping purposes we maintain QHs even for Isochronous endpoints,
  122. * but they never get added to the hardware schedule.
  123. */
  124. #define QH_STATE_IDLE 1 /* QH is not being used */
  125. #define QH_STATE_UNLINKING 2 /* QH has been removed from the
  126. * schedule but the hardware may
  127. * still be using it */
  128. #define QH_STATE_ACTIVE 3 /* QH is on the schedule */
  129. struct uhci_qh {
  130. /* Hardware fields */
  131. __hc32 link; /* Next QH in the schedule */
  132. __hc32 element; /* Queue element (TD) pointer */
  133. /* Software fields */
  134. dma_addr_t dma_handle;
  135. struct list_head node; /* Node in the list of QHs */
  136. struct usb_host_endpoint *hep; /* Endpoint information */
  137. struct usb_device *udev;
  138. struct list_head queue; /* Queue of urbps for this QH */
  139. struct uhci_td *dummy_td; /* Dummy TD to end the queue */
  140. struct uhci_td *post_td; /* Last TD completed */
  141. struct usb_iso_packet_descriptor *iso_packet_desc;
  142. /* Next urb->iso_frame_desc entry */
  143. unsigned long advance_jiffies; /* Time of last queue advance */
  144. unsigned int unlink_frame; /* When the QH was unlinked */
  145. unsigned int period; /* For Interrupt and Isochronous QHs */
  146. short phase; /* Between 0 and period-1 */
  147. short load; /* Periodic time requirement, in us */
  148. unsigned int iso_frame; /* Frame # for iso_packet_desc */
  149. int state; /* QH_STATE_xxx; see above */
  150. int type; /* Queue type (control, bulk, etc) */
  151. int skel; /* Skeleton queue number */
  152. unsigned int initial_toggle:1; /* Endpoint's current toggle value */
  153. unsigned int needs_fixup:1; /* Must fix the TD toggle values */
  154. unsigned int is_stopped:1; /* Queue was stopped by error/unlink */
  155. unsigned int wait_expired:1; /* QH_WAIT_TIMEOUT has expired */
  156. unsigned int bandwidth_reserved:1; /* Periodic bandwidth has
  157. * been allocated */
  158. } __attribute__((aligned(16)));
  159. /*
  160. * We need a special accessor for the element pointer because it is
  161. * subject to asynchronous updates by the controller.
  162. */
  163. #define qh_element(qh) ACCESS_ONCE((qh)->element)
  164. #define LINK_TO_QH(uhci, qh) (UHCI_PTR_QH((uhci)) | \
  165. cpu_to_hc32((uhci), (qh)->dma_handle))
  166. /*
  167. * Transfer Descriptors
  168. */
  169. /*
  170. * for TD <status>:
  171. */
  172. #define TD_CTRL_SPD (1 << 29) /* Short Packet Detect */
  173. #define TD_CTRL_C_ERR_MASK (3 << 27) /* Error Counter bits */
  174. #define TD_CTRL_C_ERR_SHIFT 27
  175. #define TD_CTRL_LS (1 << 26) /* Low Speed Device */
  176. #define TD_CTRL_IOS (1 << 25) /* Isochronous Select */
  177. #define TD_CTRL_IOC (1 << 24) /* Interrupt on Complete */
  178. #define TD_CTRL_ACTIVE (1 << 23) /* TD Active */
  179. #define TD_CTRL_STALLED (1 << 22) /* TD Stalled */
  180. #define TD_CTRL_DBUFERR (1 << 21) /* Data Buffer Error */
  181. #define TD_CTRL_BABBLE (1 << 20) /* Babble Detected */
  182. #define TD_CTRL_NAK (1 << 19) /* NAK Received */
  183. #define TD_CTRL_CRCTIMEO (1 << 18) /* CRC/Time Out Error */
  184. #define TD_CTRL_BITSTUFF (1 << 17) /* Bit Stuff Error */
  185. #define TD_CTRL_ACTLEN_MASK 0x7FF /* actual length, encoded as n - 1 */
  186. #define uhci_maxerr(err) ((err) << TD_CTRL_C_ERR_SHIFT)
  187. #define uhci_status_bits(ctrl_sts) ((ctrl_sts) & 0xF60000)
  188. #define uhci_actual_length(ctrl_sts) (((ctrl_sts) + 1) & \
  189. TD_CTRL_ACTLEN_MASK) /* 1-based */
  190. /*
  191. * for TD <info>: (a.k.a. Token)
  192. */
  193. #define td_token(uhci, td) hc32_to_cpu((uhci), (td)->token)
  194. #define TD_TOKEN_DEVADDR_SHIFT 8
  195. #define TD_TOKEN_TOGGLE_SHIFT 19
  196. #define TD_TOKEN_TOGGLE (1 << 19)
  197. #define TD_TOKEN_EXPLEN_SHIFT 21
  198. #define TD_TOKEN_EXPLEN_MASK 0x7FF /* expected length, encoded as n-1 */
  199. #define TD_TOKEN_PID_MASK 0xFF
  200. #define uhci_explen(len) ((((len) - 1) & TD_TOKEN_EXPLEN_MASK) << \
  201. TD_TOKEN_EXPLEN_SHIFT)
  202. #define uhci_expected_length(token) ((((token) >> TD_TOKEN_EXPLEN_SHIFT) + \
  203. 1) & TD_TOKEN_EXPLEN_MASK)
  204. #define uhci_toggle(token) (((token) >> TD_TOKEN_TOGGLE_SHIFT) & 1)
  205. #define uhci_endpoint(token) (((token) >> 15) & 0xf)
  206. #define uhci_devaddr(token) (((token) >> TD_TOKEN_DEVADDR_SHIFT) & 0x7f)
  207. #define uhci_devep(token) (((token) >> TD_TOKEN_DEVADDR_SHIFT) & 0x7ff)
  208. #define uhci_packetid(token) ((token) & TD_TOKEN_PID_MASK)
  209. #define uhci_packetout(token) (uhci_packetid(token) != USB_PID_IN)
  210. #define uhci_packetin(token) (uhci_packetid(token) == USB_PID_IN)
  211. /*
  212. * The documentation says "4 words for hardware, 4 words for software".
  213. *
  214. * That's silly, the hardware doesn't care. The hardware only cares that
  215. * the hardware words are 16-byte aligned, and we can have any amount of
  216. * sw space after the TD entry.
  217. *
  218. * td->link points to either another TD (not necessarily for the same urb or
  219. * even the same endpoint), or nothing (PTR_TERM), or a QH.
  220. */
  221. struct uhci_td {
  222. /* Hardware fields */
  223. __hc32 link;
  224. __hc32 status;
  225. __hc32 token;
  226. __hc32 buffer;
  227. /* Software fields */
  228. dma_addr_t dma_handle;
  229. struct list_head list;
  230. int frame; /* for iso: what frame? */
  231. struct list_head fl_list;
  232. } __attribute__((aligned(16)));
  233. /*
  234. * We need a special accessor for the control/status word because it is
  235. * subject to asynchronous updates by the controller.
  236. */
  237. #define td_status(uhci, td) hc32_to_cpu((uhci), \
  238. ACCESS_ONCE((td)->status))
  239. #define LINK_TO_TD(uhci, td) (cpu_to_hc32((uhci), (td)->dma_handle))
  240. /*
  241. * Skeleton Queue Headers
  242. */
  243. /*
  244. * The UHCI driver uses QHs with Interrupt, Control and Bulk URBs for
  245. * automatic queuing. To make it easy to insert entries into the schedule,
  246. * we have a skeleton of QHs for each predefined Interrupt latency.
  247. * Asynchronous QHs (low-speed control, full-speed control, and bulk)
  248. * go onto the period-1 interrupt list, since they all get accessed on
  249. * every frame.
  250. *
  251. * When we want to add a new QH, we add it to the list starting from the
  252. * appropriate skeleton QH. For instance, the schedule can look like this:
  253. *
  254. * skel int128 QH
  255. * dev 1 interrupt QH
  256. * dev 5 interrupt QH
  257. * skel int64 QH
  258. * skel int32 QH
  259. * ...
  260. * skel int1 + async QH
  261. * dev 5 low-speed control QH
  262. * dev 1 bulk QH
  263. * dev 2 bulk QH
  264. *
  265. * There is a special terminating QH used to keep full-speed bandwidth
  266. * reclamation active when no full-speed control or bulk QHs are linked
  267. * into the schedule. It has an inactive TD (to work around a PIIX bug,
  268. * see the Intel errata) and it points back to itself.
  269. *
  270. * There's a special skeleton QH for Isochronous QHs which never appears
  271. * on the schedule. Isochronous TDs go on the schedule before the
  272. * the skeleton QHs. The hardware accesses them directly rather than
  273. * through their QH, which is used only for bookkeeping purposes.
  274. * While the UHCI spec doesn't forbid the use of QHs for Isochronous,
  275. * it doesn't use them either. And the spec says that queues never
  276. * advance on an error completion status, which makes them totally
  277. * unsuitable for Isochronous transfers.
  278. *
  279. * There's also a special skeleton QH used for QHs which are in the process
  280. * of unlinking and so may still be in use by the hardware. It too never
  281. * appears on the schedule.
  282. */
  283. #define UHCI_NUM_SKELQH 11
  284. #define SKEL_UNLINK 0
  285. #define skel_unlink_qh skelqh[SKEL_UNLINK]
  286. #define SKEL_ISO 1
  287. #define skel_iso_qh skelqh[SKEL_ISO]
  288. /* int128, int64, ..., int1 = 2, 3, ..., 9 */
  289. #define SKEL_INDEX(exponent) (9 - exponent)
  290. #define SKEL_ASYNC 9
  291. #define skel_async_qh skelqh[SKEL_ASYNC]
  292. #define SKEL_TERM 10
  293. #define skel_term_qh skelqh[SKEL_TERM]
  294. /* The following entries refer to sublists of skel_async_qh */
  295. #define SKEL_LS_CONTROL 20
  296. #define SKEL_FS_CONTROL 21
  297. #define SKEL_FSBR SKEL_FS_CONTROL
  298. #define SKEL_BULK 22
  299. /*
  300. * The UHCI controller and root hub
  301. */
  302. /*
  303. * States for the root hub:
  304. *
  305. * To prevent "bouncing" in the presence of electrical noise,
  306. * when there are no devices attached we delay for 1 second in the
  307. * RUNNING_NODEVS state before switching to the AUTO_STOPPED state.
  308. *
  309. * (Note that the AUTO_STOPPED state won't be necessary once the hub
  310. * driver learns to autosuspend.)
  311. */
  312. enum uhci_rh_state {
  313. /* In the following states the HC must be halted.
  314. * These two must come first. */
  315. UHCI_RH_RESET,
  316. UHCI_RH_SUSPENDED,
  317. UHCI_RH_AUTO_STOPPED,
  318. UHCI_RH_RESUMING,
  319. /* In this state the HC changes from running to halted,
  320. * so it can legally appear either way. */
  321. UHCI_RH_SUSPENDING,
  322. /* In the following states it's an error if the HC is halted.
  323. * These two must come last. */
  324. UHCI_RH_RUNNING, /* The normal state */
  325. UHCI_RH_RUNNING_NODEVS, /* Running with no devices attached */
  326. };
  327. /*
  328. * The full UHCI controller information:
  329. */
  330. struct uhci_hcd {
  331. /* debugfs */
  332. struct dentry *dentry;
  333. /* Grabbed from PCI */
  334. unsigned long io_addr;
  335. /* Used when registers are memory mapped */
  336. void __iomem *regs;
  337. struct dma_pool *qh_pool;
  338. struct dma_pool *td_pool;
  339. struct uhci_td *term_td; /* Terminating TD, see UHCI bug */
  340. struct uhci_qh *skelqh[UHCI_NUM_SKELQH]; /* Skeleton QHs */
  341. struct uhci_qh *next_qh; /* Next QH to scan */
  342. spinlock_t lock;
  343. dma_addr_t frame_dma_handle; /* Hardware frame list */
  344. __hc32 *frame;
  345. void **frame_cpu; /* CPU's frame list */
  346. enum uhci_rh_state rh_state;
  347. unsigned long auto_stop_time; /* When to AUTO_STOP */
  348. unsigned int frame_number; /* As of last check */
  349. unsigned int is_stopped;
  350. #define UHCI_IS_STOPPED 9999 /* Larger than a frame # */
  351. unsigned int last_iso_frame; /* Frame of last scan */
  352. unsigned int cur_iso_frame; /* Frame for current scan */
  353. unsigned int scan_in_progress:1; /* Schedule scan is running */
  354. unsigned int need_rescan:1; /* Redo the schedule scan */
  355. unsigned int dead:1; /* Controller has died */
  356. unsigned int RD_enable:1; /* Suspended root hub with
  357. Resume-Detect interrupts
  358. enabled */
  359. unsigned int is_initialized:1; /* Data structure is usable */
  360. unsigned int fsbr_is_on:1; /* FSBR is turned on */
  361. unsigned int fsbr_is_wanted:1; /* Does any URB want FSBR? */
  362. unsigned int fsbr_expiring:1; /* FSBR is timing out */
  363. struct timer_list fsbr_timer; /* For turning off FBSR */
  364. /* Silicon quirks */
  365. unsigned int oc_low:1; /* OverCurrent bit active low */
  366. unsigned int wait_for_hp:1; /* Wait for HP port reset */
  367. unsigned int big_endian_mmio:1; /* Big endian registers */
  368. unsigned int big_endian_desc:1; /* Big endian descriptors */
  369. unsigned int is_aspeed:1; /* Aspeed impl. workarounds */
  370. /* Support for port suspend/resume/reset */
  371. unsigned long port_c_suspend; /* Bit-arrays of ports */
  372. unsigned long resuming_ports;
  373. unsigned long ports_timeout; /* Time to stop signalling */
  374. struct list_head idle_qh_list; /* Where the idle QHs live */
  375. int rh_numports; /* Number of root-hub ports */
  376. wait_queue_head_t waitqh; /* endpoint_disable waiters */
  377. int num_waiting; /* Number of waiters */
  378. int total_load; /* Sum of array values */
  379. short load[MAX_PHASE]; /* Periodic allocations */
  380. /* Reset host controller */
  381. void (*reset_hc) (struct uhci_hcd *uhci);
  382. int (*check_and_reset_hc) (struct uhci_hcd *uhci);
  383. /* configure_hc should perform arch specific settings, if needed */
  384. void (*configure_hc) (struct uhci_hcd *uhci);
  385. /* Check for broken resume detect interrupts */
  386. int (*resume_detect_interrupts_are_broken) (struct uhci_hcd *uhci);
  387. /* Check for broken global suspend */
  388. int (*global_suspend_mode_is_broken) (struct uhci_hcd *uhci);
  389. };
  390. /* Convert between a usb_hcd pointer and the corresponding uhci_hcd */
  391. static inline struct uhci_hcd *hcd_to_uhci(struct usb_hcd *hcd)
  392. {
  393. return (struct uhci_hcd *) (hcd->hcd_priv);
  394. }
  395. static inline struct usb_hcd *uhci_to_hcd(struct uhci_hcd *uhci)
  396. {
  397. return container_of((void *) uhci, struct usb_hcd, hcd_priv);
  398. }
  399. #define uhci_dev(u) (uhci_to_hcd(u)->self.controller)
  400. /* Utility macro for comparing frame numbers */
  401. #define uhci_frame_before_eq(f1, f2) (0 <= (int) ((f2) - (f1)))
  402. /*
  403. * Private per-URB data
  404. */
  405. struct urb_priv {
  406. struct list_head node; /* Node in the QH's urbp list */
  407. struct urb *urb;
  408. struct uhci_qh *qh; /* QH for this URB */
  409. struct list_head td_list;
  410. unsigned fsbr:1; /* URB wants FSBR */
  411. };
  412. /* Some special IDs */
  413. #define PCI_VENDOR_ID_GENESYS 0x17a0
  414. #define PCI_DEVICE_ID_GL880S_UHCI 0x8083
  415. /* Aspeed SoC needs some quirks */
  416. static inline bool uhci_is_aspeed(const struct uhci_hcd *uhci)
  417. {
  418. return IS_ENABLED(CONFIG_USB_UHCI_ASPEED) && uhci->is_aspeed;
  419. }
  420. /*
  421. * Functions used to access controller registers. The UCHI spec says that host
  422. * controller I/O registers are mapped into PCI I/O space. For non-PCI hosts
  423. * we use memory mapped registers.
  424. */
  425. #ifndef CONFIG_USB_UHCI_SUPPORT_NON_PCI_HC
  426. /* Support PCI only */
  427. static inline u32 uhci_readl(const struct uhci_hcd *uhci, int reg)
  428. {
  429. return inl(uhci->io_addr + reg);
  430. }
  431. static inline void uhci_writel(const struct uhci_hcd *uhci, u32 val, int reg)
  432. {
  433. outl(val, uhci->io_addr + reg);
  434. }
  435. static inline u16 uhci_readw(const struct uhci_hcd *uhci, int reg)
  436. {
  437. return inw(uhci->io_addr + reg);
  438. }
  439. static inline void uhci_writew(const struct uhci_hcd *uhci, u16 val, int reg)
  440. {
  441. outw(val, uhci->io_addr + reg);
  442. }
  443. static inline u8 uhci_readb(const struct uhci_hcd *uhci, int reg)
  444. {
  445. return inb(uhci->io_addr + reg);
  446. }
  447. static inline void uhci_writeb(const struct uhci_hcd *uhci, u8 val, int reg)
  448. {
  449. outb(val, uhci->io_addr + reg);
  450. }
  451. #else
  452. /* Support non-PCI host controllers */
  453. #ifdef CONFIG_USB_PCI
  454. /* Support PCI and non-PCI host controllers */
  455. #define uhci_has_pci_registers(u) ((u)->io_addr != 0)
  456. #else
  457. /* Support non-PCI host controllers only */
  458. #define uhci_has_pci_registers(u) 0
  459. #endif
  460. #ifdef CONFIG_USB_UHCI_BIG_ENDIAN_MMIO
  461. /* Support (non-PCI) big endian host controllers */
  462. #define uhci_big_endian_mmio(u) ((u)->big_endian_mmio)
  463. #else
  464. #define uhci_big_endian_mmio(u) 0
  465. #endif
  466. static inline int uhci_aspeed_reg(unsigned int reg)
  467. {
  468. switch (reg) {
  469. case USBCMD:
  470. return 00;
  471. case USBSTS:
  472. return 0x04;
  473. case USBINTR:
  474. return 0x08;
  475. case USBFRNUM:
  476. return 0x80;
  477. case USBFLBASEADD:
  478. return 0x0c;
  479. case USBSOF:
  480. return 0x84;
  481. case USBPORTSC1:
  482. return 0x88;
  483. case USBPORTSC2:
  484. return 0x8c;
  485. case USBPORTSC3:
  486. return 0x90;
  487. case USBPORTSC4:
  488. return 0x94;
  489. default:
  490. pr_warn("UHCI: Unsupported register 0x%02x on Aspeed\n", reg);
  491. /* Return an unimplemented register */
  492. return 0x10;
  493. }
  494. }
  495. static inline u32 uhci_readl(const struct uhci_hcd *uhci, int reg)
  496. {
  497. if (uhci_has_pci_registers(uhci))
  498. return inl(uhci->io_addr + reg);
  499. else if (uhci_is_aspeed(uhci))
  500. return readl(uhci->regs + uhci_aspeed_reg(reg));
  501. #ifdef CONFIG_USB_UHCI_BIG_ENDIAN_MMIO
  502. else if (uhci_big_endian_mmio(uhci))
  503. return readl_be(uhci->regs + reg);
  504. #endif
  505. else
  506. return readl(uhci->regs + reg);
  507. }
  508. static inline void uhci_writel(const struct uhci_hcd *uhci, u32 val, int reg)
  509. {
  510. if (uhci_has_pci_registers(uhci))
  511. outl(val, uhci->io_addr + reg);
  512. else if (uhci_is_aspeed(uhci))
  513. writel(val, uhci->regs + uhci_aspeed_reg(reg));
  514. #ifdef CONFIG_USB_UHCI_BIG_ENDIAN_MMIO
  515. else if (uhci_big_endian_mmio(uhci))
  516. writel_be(val, uhci->regs + reg);
  517. #endif
  518. else
  519. writel(val, uhci->regs + reg);
  520. }
  521. static inline u16 uhci_readw(const struct uhci_hcd *uhci, int reg)
  522. {
  523. if (uhci_has_pci_registers(uhci))
  524. return inw(uhci->io_addr + reg);
  525. else if (uhci_is_aspeed(uhci))
  526. return readl(uhci->regs + uhci_aspeed_reg(reg));
  527. #ifdef CONFIG_USB_UHCI_BIG_ENDIAN_MMIO
  528. else if (uhci_big_endian_mmio(uhci))
  529. return readw_be(uhci->regs + reg);
  530. #endif
  531. else
  532. return readw(uhci->regs + reg);
  533. }
  534. static inline void uhci_writew(const struct uhci_hcd *uhci, u16 val, int reg)
  535. {
  536. if (uhci_has_pci_registers(uhci))
  537. outw(val, uhci->io_addr + reg);
  538. else if (uhci_is_aspeed(uhci))
  539. writel(val, uhci->regs + uhci_aspeed_reg(reg));
  540. #ifdef CONFIG_USB_UHCI_BIG_ENDIAN_MMIO
  541. else if (uhci_big_endian_mmio(uhci))
  542. writew_be(val, uhci->regs + reg);
  543. #endif
  544. else
  545. writew(val, uhci->regs + reg);
  546. }
  547. static inline u8 uhci_readb(const struct uhci_hcd *uhci, int reg)
  548. {
  549. if (uhci_has_pci_registers(uhci))
  550. return inb(uhci->io_addr + reg);
  551. else if (uhci_is_aspeed(uhci))
  552. return readl(uhci->regs + uhci_aspeed_reg(reg));
  553. #ifdef CONFIG_USB_UHCI_BIG_ENDIAN_MMIO
  554. else if (uhci_big_endian_mmio(uhci))
  555. return readb_be(uhci->regs + reg);
  556. #endif
  557. else
  558. return readb(uhci->regs + reg);
  559. }
  560. static inline void uhci_writeb(const struct uhci_hcd *uhci, u8 val, int reg)
  561. {
  562. if (uhci_has_pci_registers(uhci))
  563. outb(val, uhci->io_addr + reg);
  564. else if (uhci_is_aspeed(uhci))
  565. writel(val, uhci->regs + uhci_aspeed_reg(reg));
  566. #ifdef CONFIG_USB_UHCI_BIG_ENDIAN_MMIO
  567. else if (uhci_big_endian_mmio(uhci))
  568. writeb_be(val, uhci->regs + reg);
  569. #endif
  570. else
  571. writeb(val, uhci->regs + reg);
  572. }
  573. #endif /* CONFIG_USB_UHCI_SUPPORT_NON_PCI_HC */
  574. /*
  575. * The GRLIB GRUSBHC controller can use big endian format for its descriptors.
  576. *
  577. * UHCI controllers accessed through PCI work normally (little-endian
  578. * everywhere), so we don't bother supporting a BE-only mode.
  579. */
  580. #ifdef CONFIG_USB_UHCI_BIG_ENDIAN_DESC
  581. #define uhci_big_endian_desc(u) ((u)->big_endian_desc)
  582. /* cpu to uhci */
  583. static inline __hc32 cpu_to_hc32(const struct uhci_hcd *uhci, const u32 x)
  584. {
  585. return uhci_big_endian_desc(uhci)
  586. ? (__force __hc32)cpu_to_be32(x)
  587. : (__force __hc32)cpu_to_le32(x);
  588. }
  589. /* uhci to cpu */
  590. static inline u32 hc32_to_cpu(const struct uhci_hcd *uhci, const __hc32 x)
  591. {
  592. return uhci_big_endian_desc(uhci)
  593. ? be32_to_cpu((__force __be32)x)
  594. : le32_to_cpu((__force __le32)x);
  595. }
  596. #else
  597. /* cpu to uhci */
  598. static inline __hc32 cpu_to_hc32(const struct uhci_hcd *uhci, const u32 x)
  599. {
  600. return cpu_to_le32(x);
  601. }
  602. /* uhci to cpu */
  603. static inline u32 hc32_to_cpu(const struct uhci_hcd *uhci, const __hc32 x)
  604. {
  605. return le32_to_cpu(x);
  606. }
  607. #endif
  608. #endif