main.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334
  1. /*
  2. * Sonics Silicon Backplane
  3. * Subsystem core
  4. *
  5. * Copyright 2005, Broadcom Corporation
  6. * Copyright 2006, 2007, Michael Buesch <m@bues.ch>
  7. *
  8. * Licensed under the GNU/GPL. See COPYING for details.
  9. */
  10. #include "ssb_private.h"
  11. #include <linux/delay.h>
  12. #include <linux/io.h>
  13. #include <linux/module.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/ssb/ssb.h>
  16. #include <linux/ssb/ssb_regs.h>
  17. #include <linux/ssb/ssb_driver_gige.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/pci.h>
  20. #include <linux/mmc/sdio_func.h>
  21. #include <linux/slab.h>
  22. #include <pcmcia/cistpl.h>
  23. #include <pcmcia/ds.h>
  24. MODULE_DESCRIPTION("Sonics Silicon Backplane driver");
  25. MODULE_LICENSE("GPL");
  26. /* Temporary list of yet-to-be-attached buses */
  27. static LIST_HEAD(attach_queue);
  28. /* List if running buses */
  29. static LIST_HEAD(buses);
  30. /* Software ID counter */
  31. static unsigned int next_busnumber;
  32. /* buses_mutes locks the two buslists and the next_busnumber.
  33. * Don't lock this directly, but use ssb_buses_[un]lock() below. */
  34. static DEFINE_MUTEX(buses_mutex);
  35. /* There are differences in the codeflow, if the bus is
  36. * initialized from early boot, as various needed services
  37. * are not available early. This is a mechanism to delay
  38. * these initializations to after early boot has finished.
  39. * It's also used to avoid mutex locking, as that's not
  40. * available and needed early. */
  41. static bool ssb_is_early_boot = 1;
  42. static void ssb_buses_lock(void);
  43. static void ssb_buses_unlock(void);
  44. #ifdef CONFIG_SSB_PCIHOST
  45. struct ssb_bus *ssb_pci_dev_to_bus(struct pci_dev *pdev)
  46. {
  47. struct ssb_bus *bus;
  48. ssb_buses_lock();
  49. list_for_each_entry(bus, &buses, list) {
  50. if (bus->bustype == SSB_BUSTYPE_PCI &&
  51. bus->host_pci == pdev)
  52. goto found;
  53. }
  54. bus = NULL;
  55. found:
  56. ssb_buses_unlock();
  57. return bus;
  58. }
  59. #endif /* CONFIG_SSB_PCIHOST */
  60. #ifdef CONFIG_SSB_PCMCIAHOST
  61. struct ssb_bus *ssb_pcmcia_dev_to_bus(struct pcmcia_device *pdev)
  62. {
  63. struct ssb_bus *bus;
  64. ssb_buses_lock();
  65. list_for_each_entry(bus, &buses, list) {
  66. if (bus->bustype == SSB_BUSTYPE_PCMCIA &&
  67. bus->host_pcmcia == pdev)
  68. goto found;
  69. }
  70. bus = NULL;
  71. found:
  72. ssb_buses_unlock();
  73. return bus;
  74. }
  75. #endif /* CONFIG_SSB_PCMCIAHOST */
  76. int ssb_for_each_bus_call(unsigned long data,
  77. int (*func)(struct ssb_bus *bus, unsigned long data))
  78. {
  79. struct ssb_bus *bus;
  80. int res;
  81. ssb_buses_lock();
  82. list_for_each_entry(bus, &buses, list) {
  83. res = func(bus, data);
  84. if (res >= 0) {
  85. ssb_buses_unlock();
  86. return res;
  87. }
  88. }
  89. ssb_buses_unlock();
  90. return -ENODEV;
  91. }
  92. static struct ssb_device *ssb_device_get(struct ssb_device *dev)
  93. {
  94. if (dev)
  95. get_device(dev->dev);
  96. return dev;
  97. }
  98. static void ssb_device_put(struct ssb_device *dev)
  99. {
  100. if (dev)
  101. put_device(dev->dev);
  102. }
  103. static int ssb_device_resume(struct device *dev)
  104. {
  105. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  106. struct ssb_driver *ssb_drv;
  107. int err = 0;
  108. if (dev->driver) {
  109. ssb_drv = drv_to_ssb_drv(dev->driver);
  110. if (ssb_drv && ssb_drv->resume)
  111. err = ssb_drv->resume(ssb_dev);
  112. if (err)
  113. goto out;
  114. }
  115. out:
  116. return err;
  117. }
  118. static int ssb_device_suspend(struct device *dev, pm_message_t state)
  119. {
  120. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  121. struct ssb_driver *ssb_drv;
  122. int err = 0;
  123. if (dev->driver) {
  124. ssb_drv = drv_to_ssb_drv(dev->driver);
  125. if (ssb_drv && ssb_drv->suspend)
  126. err = ssb_drv->suspend(ssb_dev, state);
  127. if (err)
  128. goto out;
  129. }
  130. out:
  131. return err;
  132. }
  133. int ssb_bus_resume(struct ssb_bus *bus)
  134. {
  135. int err;
  136. /* Reset HW state information in memory, so that HW is
  137. * completely reinitialized. */
  138. bus->mapped_device = NULL;
  139. #ifdef CONFIG_SSB_DRIVER_PCICORE
  140. bus->pcicore.setup_done = 0;
  141. #endif
  142. err = ssb_bus_powerup(bus, 0);
  143. if (err)
  144. return err;
  145. err = ssb_pcmcia_hardware_setup(bus);
  146. if (err) {
  147. ssb_bus_may_powerdown(bus);
  148. return err;
  149. }
  150. ssb_chipco_resume(&bus->chipco);
  151. ssb_bus_may_powerdown(bus);
  152. return 0;
  153. }
  154. EXPORT_SYMBOL(ssb_bus_resume);
  155. int ssb_bus_suspend(struct ssb_bus *bus)
  156. {
  157. ssb_chipco_suspend(&bus->chipco);
  158. ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 0);
  159. return 0;
  160. }
  161. EXPORT_SYMBOL(ssb_bus_suspend);
  162. #ifdef CONFIG_SSB_SPROM
  163. /** ssb_devices_freeze - Freeze all devices on the bus.
  164. *
  165. * After freezing no device driver will be handling a device
  166. * on this bus anymore. ssb_devices_thaw() must be called after
  167. * a successful freeze to reactivate the devices.
  168. *
  169. * @bus: The bus.
  170. * @ctx: Context structure. Pass this to ssb_devices_thaw().
  171. */
  172. int ssb_devices_freeze(struct ssb_bus *bus, struct ssb_freeze_context *ctx)
  173. {
  174. struct ssb_device *sdev;
  175. struct ssb_driver *sdrv;
  176. unsigned int i;
  177. memset(ctx, 0, sizeof(*ctx));
  178. ctx->bus = bus;
  179. SSB_WARN_ON(bus->nr_devices > ARRAY_SIZE(ctx->device_frozen));
  180. for (i = 0; i < bus->nr_devices; i++) {
  181. sdev = ssb_device_get(&bus->devices[i]);
  182. if (!sdev->dev || !sdev->dev->driver ||
  183. !device_is_registered(sdev->dev)) {
  184. ssb_device_put(sdev);
  185. continue;
  186. }
  187. sdrv = drv_to_ssb_drv(sdev->dev->driver);
  188. if (SSB_WARN_ON(!sdrv->remove))
  189. continue;
  190. sdrv->remove(sdev);
  191. ctx->device_frozen[i] = 1;
  192. }
  193. return 0;
  194. }
  195. /** ssb_devices_thaw - Unfreeze all devices on the bus.
  196. *
  197. * This will re-attach the device drivers and re-init the devices.
  198. *
  199. * @ctx: The context structure from ssb_devices_freeze()
  200. */
  201. int ssb_devices_thaw(struct ssb_freeze_context *ctx)
  202. {
  203. struct ssb_bus *bus = ctx->bus;
  204. struct ssb_device *sdev;
  205. struct ssb_driver *sdrv;
  206. unsigned int i;
  207. int err, result = 0;
  208. for (i = 0; i < bus->nr_devices; i++) {
  209. if (!ctx->device_frozen[i])
  210. continue;
  211. sdev = &bus->devices[i];
  212. if (SSB_WARN_ON(!sdev->dev || !sdev->dev->driver))
  213. continue;
  214. sdrv = drv_to_ssb_drv(sdev->dev->driver);
  215. if (SSB_WARN_ON(!sdrv || !sdrv->probe))
  216. continue;
  217. err = sdrv->probe(sdev, &sdev->id);
  218. if (err) {
  219. ssb_err("Failed to thaw device %s\n",
  220. dev_name(sdev->dev));
  221. result = err;
  222. }
  223. ssb_device_put(sdev);
  224. }
  225. return result;
  226. }
  227. #endif /* CONFIG_SSB_SPROM */
  228. static void ssb_device_shutdown(struct device *dev)
  229. {
  230. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  231. struct ssb_driver *ssb_drv;
  232. if (!dev->driver)
  233. return;
  234. ssb_drv = drv_to_ssb_drv(dev->driver);
  235. if (ssb_drv && ssb_drv->shutdown)
  236. ssb_drv->shutdown(ssb_dev);
  237. }
  238. static int ssb_device_remove(struct device *dev)
  239. {
  240. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  241. struct ssb_driver *ssb_drv = drv_to_ssb_drv(dev->driver);
  242. if (ssb_drv && ssb_drv->remove)
  243. ssb_drv->remove(ssb_dev);
  244. ssb_device_put(ssb_dev);
  245. return 0;
  246. }
  247. static int ssb_device_probe(struct device *dev)
  248. {
  249. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  250. struct ssb_driver *ssb_drv = drv_to_ssb_drv(dev->driver);
  251. int err = 0;
  252. ssb_device_get(ssb_dev);
  253. if (ssb_drv && ssb_drv->probe)
  254. err = ssb_drv->probe(ssb_dev, &ssb_dev->id);
  255. if (err)
  256. ssb_device_put(ssb_dev);
  257. return err;
  258. }
  259. static int ssb_match_devid(const struct ssb_device_id *tabid,
  260. const struct ssb_device_id *devid)
  261. {
  262. if ((tabid->vendor != devid->vendor) &&
  263. tabid->vendor != SSB_ANY_VENDOR)
  264. return 0;
  265. if ((tabid->coreid != devid->coreid) &&
  266. tabid->coreid != SSB_ANY_ID)
  267. return 0;
  268. if ((tabid->revision != devid->revision) &&
  269. tabid->revision != SSB_ANY_REV)
  270. return 0;
  271. return 1;
  272. }
  273. static int ssb_bus_match(struct device *dev, struct device_driver *drv)
  274. {
  275. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  276. struct ssb_driver *ssb_drv = drv_to_ssb_drv(drv);
  277. const struct ssb_device_id *id;
  278. for (id = ssb_drv->id_table;
  279. id->vendor || id->coreid || id->revision;
  280. id++) {
  281. if (ssb_match_devid(id, &ssb_dev->id))
  282. return 1; /* found */
  283. }
  284. return 0;
  285. }
  286. static int ssb_device_uevent(struct device *dev, struct kobj_uevent_env *env)
  287. {
  288. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  289. if (!dev)
  290. return -ENODEV;
  291. return add_uevent_var(env,
  292. "MODALIAS=ssb:v%04Xid%04Xrev%02X",
  293. ssb_dev->id.vendor, ssb_dev->id.coreid,
  294. ssb_dev->id.revision);
  295. }
  296. #define ssb_config_attr(attrib, field, format_string) \
  297. static ssize_t \
  298. attrib##_show(struct device *dev, struct device_attribute *attr, char *buf) \
  299. { \
  300. return sprintf(buf, format_string, dev_to_ssb_dev(dev)->field); \
  301. } \
  302. static DEVICE_ATTR_RO(attrib);
  303. ssb_config_attr(core_num, core_index, "%u\n")
  304. ssb_config_attr(coreid, id.coreid, "0x%04x\n")
  305. ssb_config_attr(vendor, id.vendor, "0x%04x\n")
  306. ssb_config_attr(revision, id.revision, "%u\n")
  307. ssb_config_attr(irq, irq, "%u\n")
  308. static ssize_t
  309. name_show(struct device *dev, struct device_attribute *attr, char *buf)
  310. {
  311. return sprintf(buf, "%s\n",
  312. ssb_core_name(dev_to_ssb_dev(dev)->id.coreid));
  313. }
  314. static DEVICE_ATTR_RO(name);
  315. static struct attribute *ssb_device_attrs[] = {
  316. &dev_attr_name.attr,
  317. &dev_attr_core_num.attr,
  318. &dev_attr_coreid.attr,
  319. &dev_attr_vendor.attr,
  320. &dev_attr_revision.attr,
  321. &dev_attr_irq.attr,
  322. NULL,
  323. };
  324. ATTRIBUTE_GROUPS(ssb_device);
  325. static struct bus_type ssb_bustype = {
  326. .name = "ssb",
  327. .match = ssb_bus_match,
  328. .probe = ssb_device_probe,
  329. .remove = ssb_device_remove,
  330. .shutdown = ssb_device_shutdown,
  331. .suspend = ssb_device_suspend,
  332. .resume = ssb_device_resume,
  333. .uevent = ssb_device_uevent,
  334. .dev_groups = ssb_device_groups,
  335. };
  336. static void ssb_buses_lock(void)
  337. {
  338. /* See the comment at the ssb_is_early_boot definition */
  339. if (!ssb_is_early_boot)
  340. mutex_lock(&buses_mutex);
  341. }
  342. static void ssb_buses_unlock(void)
  343. {
  344. /* See the comment at the ssb_is_early_boot definition */
  345. if (!ssb_is_early_boot)
  346. mutex_unlock(&buses_mutex);
  347. }
  348. static void ssb_devices_unregister(struct ssb_bus *bus)
  349. {
  350. struct ssb_device *sdev;
  351. int i;
  352. for (i = bus->nr_devices - 1; i >= 0; i--) {
  353. sdev = &(bus->devices[i]);
  354. if (sdev->dev)
  355. device_unregister(sdev->dev);
  356. }
  357. #ifdef CONFIG_SSB_EMBEDDED
  358. if (bus->bustype == SSB_BUSTYPE_SSB)
  359. platform_device_unregister(bus->watchdog);
  360. #endif
  361. }
  362. void ssb_bus_unregister(struct ssb_bus *bus)
  363. {
  364. int err;
  365. err = ssb_gpio_unregister(bus);
  366. if (err == -EBUSY)
  367. ssb_dbg("Some GPIOs are still in use\n");
  368. else if (err)
  369. ssb_dbg("Can not unregister GPIO driver: %i\n", err);
  370. ssb_buses_lock();
  371. ssb_devices_unregister(bus);
  372. list_del(&bus->list);
  373. ssb_buses_unlock();
  374. ssb_pcmcia_exit(bus);
  375. ssb_pci_exit(bus);
  376. ssb_iounmap(bus);
  377. }
  378. EXPORT_SYMBOL(ssb_bus_unregister);
  379. static void ssb_release_dev(struct device *dev)
  380. {
  381. struct __ssb_dev_wrapper *devwrap;
  382. devwrap = container_of(dev, struct __ssb_dev_wrapper, dev);
  383. kfree(devwrap);
  384. }
  385. static int ssb_devices_register(struct ssb_bus *bus)
  386. {
  387. struct ssb_device *sdev;
  388. struct device *dev;
  389. struct __ssb_dev_wrapper *devwrap;
  390. int i, err = 0;
  391. int dev_idx = 0;
  392. for (i = 0; i < bus->nr_devices; i++) {
  393. sdev = &(bus->devices[i]);
  394. /* We don't register SSB-system devices to the kernel,
  395. * as the drivers for them are built into SSB. */
  396. switch (sdev->id.coreid) {
  397. case SSB_DEV_CHIPCOMMON:
  398. case SSB_DEV_PCI:
  399. case SSB_DEV_PCIE:
  400. case SSB_DEV_PCMCIA:
  401. case SSB_DEV_MIPS:
  402. case SSB_DEV_MIPS_3302:
  403. case SSB_DEV_EXTIF:
  404. continue;
  405. }
  406. devwrap = kzalloc(sizeof(*devwrap), GFP_KERNEL);
  407. if (!devwrap) {
  408. err = -ENOMEM;
  409. goto error;
  410. }
  411. dev = &devwrap->dev;
  412. devwrap->sdev = sdev;
  413. dev->release = ssb_release_dev;
  414. dev->bus = &ssb_bustype;
  415. dev_set_name(dev, "ssb%u:%d", bus->busnumber, dev_idx);
  416. switch (bus->bustype) {
  417. case SSB_BUSTYPE_PCI:
  418. #ifdef CONFIG_SSB_PCIHOST
  419. sdev->irq = bus->host_pci->irq;
  420. dev->parent = &bus->host_pci->dev;
  421. sdev->dma_dev = dev->parent;
  422. #endif
  423. break;
  424. case SSB_BUSTYPE_PCMCIA:
  425. #ifdef CONFIG_SSB_PCMCIAHOST
  426. sdev->irq = bus->host_pcmcia->irq;
  427. dev->parent = &bus->host_pcmcia->dev;
  428. #endif
  429. break;
  430. case SSB_BUSTYPE_SDIO:
  431. #ifdef CONFIG_SSB_SDIOHOST
  432. dev->parent = &bus->host_sdio->dev;
  433. #endif
  434. break;
  435. case SSB_BUSTYPE_SSB:
  436. dev->dma_mask = &dev->coherent_dma_mask;
  437. sdev->dma_dev = dev;
  438. break;
  439. }
  440. sdev->dev = dev;
  441. err = device_register(dev);
  442. if (err) {
  443. ssb_err("Could not register %s\n", dev_name(dev));
  444. /* Set dev to NULL to not unregister
  445. * dev on error unwinding. */
  446. sdev->dev = NULL;
  447. kfree(devwrap);
  448. goto error;
  449. }
  450. dev_idx++;
  451. }
  452. #ifdef CONFIG_SSB_DRIVER_MIPS
  453. if (bus->mipscore.pflash.present) {
  454. err = platform_device_register(&ssb_pflash_dev);
  455. if (err)
  456. pr_err("Error registering parallel flash\n");
  457. }
  458. #endif
  459. #ifdef CONFIG_SSB_SFLASH
  460. if (bus->mipscore.sflash.present) {
  461. err = platform_device_register(&ssb_sflash_dev);
  462. if (err)
  463. pr_err("Error registering serial flash\n");
  464. }
  465. #endif
  466. return 0;
  467. error:
  468. /* Unwind the already registered devices. */
  469. ssb_devices_unregister(bus);
  470. return err;
  471. }
  472. /* Needs ssb_buses_lock() */
  473. static int ssb_attach_queued_buses(void)
  474. {
  475. struct ssb_bus *bus, *n;
  476. int err = 0;
  477. int drop_them_all = 0;
  478. list_for_each_entry_safe(bus, n, &attach_queue, list) {
  479. if (drop_them_all) {
  480. list_del(&bus->list);
  481. continue;
  482. }
  483. /* Can't init the PCIcore in ssb_bus_register(), as that
  484. * is too early in boot for embedded systems
  485. * (no udelay() available). So do it here in attach stage.
  486. */
  487. err = ssb_bus_powerup(bus, 0);
  488. if (err)
  489. goto error;
  490. ssb_pcicore_init(&bus->pcicore);
  491. if (bus->bustype == SSB_BUSTYPE_SSB)
  492. ssb_watchdog_register(bus);
  493. err = ssb_gpio_init(bus);
  494. if (err == -ENOTSUPP)
  495. ssb_dbg("GPIO driver not activated\n");
  496. else if (err)
  497. ssb_dbg("Error registering GPIO driver: %i\n", err);
  498. ssb_bus_may_powerdown(bus);
  499. err = ssb_devices_register(bus);
  500. error:
  501. if (err) {
  502. drop_them_all = 1;
  503. list_del(&bus->list);
  504. continue;
  505. }
  506. list_move_tail(&bus->list, &buses);
  507. }
  508. return err;
  509. }
  510. static int ssb_fetch_invariants(struct ssb_bus *bus,
  511. ssb_invariants_func_t get_invariants)
  512. {
  513. struct ssb_init_invariants iv;
  514. int err;
  515. memset(&iv, 0, sizeof(iv));
  516. err = get_invariants(bus, &iv);
  517. if (err)
  518. goto out;
  519. memcpy(&bus->boardinfo, &iv.boardinfo, sizeof(iv.boardinfo));
  520. memcpy(&bus->sprom, &iv.sprom, sizeof(iv.sprom));
  521. bus->has_cardbus_slot = iv.has_cardbus_slot;
  522. out:
  523. return err;
  524. }
  525. static int __maybe_unused
  526. ssb_bus_register(struct ssb_bus *bus,
  527. ssb_invariants_func_t get_invariants,
  528. unsigned long baseaddr)
  529. {
  530. int err;
  531. spin_lock_init(&bus->bar_lock);
  532. INIT_LIST_HEAD(&bus->list);
  533. #ifdef CONFIG_SSB_EMBEDDED
  534. spin_lock_init(&bus->gpio_lock);
  535. #endif
  536. /* Powerup the bus */
  537. err = ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 1);
  538. if (err)
  539. goto out;
  540. /* Init SDIO-host device (if any), before the scan */
  541. err = ssb_sdio_init(bus);
  542. if (err)
  543. goto err_disable_xtal;
  544. ssb_buses_lock();
  545. bus->busnumber = next_busnumber;
  546. /* Scan for devices (cores) */
  547. err = ssb_bus_scan(bus, baseaddr);
  548. if (err)
  549. goto err_sdio_exit;
  550. /* Init PCI-host device (if any) */
  551. err = ssb_pci_init(bus);
  552. if (err)
  553. goto err_unmap;
  554. /* Init PCMCIA-host device (if any) */
  555. err = ssb_pcmcia_init(bus);
  556. if (err)
  557. goto err_pci_exit;
  558. /* Initialize basic system devices (if available) */
  559. err = ssb_bus_powerup(bus, 0);
  560. if (err)
  561. goto err_pcmcia_exit;
  562. ssb_chipcommon_init(&bus->chipco);
  563. ssb_extif_init(&bus->extif);
  564. ssb_mipscore_init(&bus->mipscore);
  565. err = ssb_fetch_invariants(bus, get_invariants);
  566. if (err) {
  567. ssb_bus_may_powerdown(bus);
  568. goto err_pcmcia_exit;
  569. }
  570. ssb_bus_may_powerdown(bus);
  571. /* Queue it for attach.
  572. * See the comment at the ssb_is_early_boot definition. */
  573. list_add_tail(&bus->list, &attach_queue);
  574. if (!ssb_is_early_boot) {
  575. /* This is not early boot, so we must attach the bus now */
  576. err = ssb_attach_queued_buses();
  577. if (err)
  578. goto err_dequeue;
  579. }
  580. next_busnumber++;
  581. ssb_buses_unlock();
  582. out:
  583. return err;
  584. err_dequeue:
  585. list_del(&bus->list);
  586. err_pcmcia_exit:
  587. ssb_pcmcia_exit(bus);
  588. err_pci_exit:
  589. ssb_pci_exit(bus);
  590. err_unmap:
  591. ssb_iounmap(bus);
  592. err_sdio_exit:
  593. ssb_sdio_exit(bus);
  594. err_disable_xtal:
  595. ssb_buses_unlock();
  596. ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 0);
  597. return err;
  598. }
  599. #ifdef CONFIG_SSB_PCIHOST
  600. int ssb_bus_pcibus_register(struct ssb_bus *bus, struct pci_dev *host_pci)
  601. {
  602. int err;
  603. bus->bustype = SSB_BUSTYPE_PCI;
  604. bus->host_pci = host_pci;
  605. bus->ops = &ssb_pci_ops;
  606. err = ssb_bus_register(bus, ssb_pci_get_invariants, 0);
  607. if (!err) {
  608. ssb_info("Sonics Silicon Backplane found on PCI device %s\n",
  609. dev_name(&host_pci->dev));
  610. } else {
  611. ssb_err("Failed to register PCI version of SSB with error %d\n",
  612. err);
  613. }
  614. return err;
  615. }
  616. #endif /* CONFIG_SSB_PCIHOST */
  617. #ifdef CONFIG_SSB_PCMCIAHOST
  618. int ssb_bus_pcmciabus_register(struct ssb_bus *bus,
  619. struct pcmcia_device *pcmcia_dev,
  620. unsigned long baseaddr)
  621. {
  622. int err;
  623. bus->bustype = SSB_BUSTYPE_PCMCIA;
  624. bus->host_pcmcia = pcmcia_dev;
  625. bus->ops = &ssb_pcmcia_ops;
  626. err = ssb_bus_register(bus, ssb_pcmcia_get_invariants, baseaddr);
  627. if (!err) {
  628. ssb_info("Sonics Silicon Backplane found on PCMCIA device %s\n",
  629. pcmcia_dev->devname);
  630. }
  631. return err;
  632. }
  633. #endif /* CONFIG_SSB_PCMCIAHOST */
  634. #ifdef CONFIG_SSB_SDIOHOST
  635. int ssb_bus_sdiobus_register(struct ssb_bus *bus, struct sdio_func *func,
  636. unsigned int quirks)
  637. {
  638. int err;
  639. bus->bustype = SSB_BUSTYPE_SDIO;
  640. bus->host_sdio = func;
  641. bus->ops = &ssb_sdio_ops;
  642. bus->quirks = quirks;
  643. err = ssb_bus_register(bus, ssb_sdio_get_invariants, ~0);
  644. if (!err) {
  645. ssb_info("Sonics Silicon Backplane found on SDIO device %s\n",
  646. sdio_func_id(func));
  647. }
  648. return err;
  649. }
  650. EXPORT_SYMBOL(ssb_bus_sdiobus_register);
  651. #endif /* CONFIG_SSB_PCMCIAHOST */
  652. #ifdef CONFIG_SSB_HOST_SOC
  653. int ssb_bus_host_soc_register(struct ssb_bus *bus, unsigned long baseaddr)
  654. {
  655. int err;
  656. bus->bustype = SSB_BUSTYPE_SSB;
  657. bus->ops = &ssb_host_soc_ops;
  658. err = ssb_bus_register(bus, ssb_host_soc_get_invariants, baseaddr);
  659. if (!err) {
  660. ssb_info("Sonics Silicon Backplane found at address 0x%08lX\n",
  661. baseaddr);
  662. }
  663. return err;
  664. }
  665. #endif
  666. int __ssb_driver_register(struct ssb_driver *drv, struct module *owner)
  667. {
  668. drv->drv.name = drv->name;
  669. drv->drv.bus = &ssb_bustype;
  670. drv->drv.owner = owner;
  671. return driver_register(&drv->drv);
  672. }
  673. EXPORT_SYMBOL(__ssb_driver_register);
  674. void ssb_driver_unregister(struct ssb_driver *drv)
  675. {
  676. driver_unregister(&drv->drv);
  677. }
  678. EXPORT_SYMBOL(ssb_driver_unregister);
  679. void ssb_set_devtypedata(struct ssb_device *dev, void *data)
  680. {
  681. struct ssb_bus *bus = dev->bus;
  682. struct ssb_device *ent;
  683. int i;
  684. for (i = 0; i < bus->nr_devices; i++) {
  685. ent = &(bus->devices[i]);
  686. if (ent->id.vendor != dev->id.vendor)
  687. continue;
  688. if (ent->id.coreid != dev->id.coreid)
  689. continue;
  690. ent->devtypedata = data;
  691. }
  692. }
  693. EXPORT_SYMBOL(ssb_set_devtypedata);
  694. static u32 clkfactor_f6_resolve(u32 v)
  695. {
  696. /* map the magic values */
  697. switch (v) {
  698. case SSB_CHIPCO_CLK_F6_2:
  699. return 2;
  700. case SSB_CHIPCO_CLK_F6_3:
  701. return 3;
  702. case SSB_CHIPCO_CLK_F6_4:
  703. return 4;
  704. case SSB_CHIPCO_CLK_F6_5:
  705. return 5;
  706. case SSB_CHIPCO_CLK_F6_6:
  707. return 6;
  708. case SSB_CHIPCO_CLK_F6_7:
  709. return 7;
  710. }
  711. return 0;
  712. }
  713. /* Calculate the speed the backplane would run at a given set of clockcontrol values */
  714. u32 ssb_calc_clock_rate(u32 plltype, u32 n, u32 m)
  715. {
  716. u32 n1, n2, clock, m1, m2, m3, mc;
  717. n1 = (n & SSB_CHIPCO_CLK_N1);
  718. n2 = ((n & SSB_CHIPCO_CLK_N2) >> SSB_CHIPCO_CLK_N2_SHIFT);
  719. switch (plltype) {
  720. case SSB_PLLTYPE_6: /* 100/200 or 120/240 only */
  721. if (m & SSB_CHIPCO_CLK_T6_MMASK)
  722. return SSB_CHIPCO_CLK_T6_M1;
  723. return SSB_CHIPCO_CLK_T6_M0;
  724. case SSB_PLLTYPE_1: /* 48Mhz base, 3 dividers */
  725. case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
  726. case SSB_PLLTYPE_4: /* 48Mhz, 4 dividers */
  727. case SSB_PLLTYPE_7: /* 25Mhz, 4 dividers */
  728. n1 = clkfactor_f6_resolve(n1);
  729. n2 += SSB_CHIPCO_CLK_F5_BIAS;
  730. break;
  731. case SSB_PLLTYPE_2: /* 48Mhz, 4 dividers */
  732. n1 += SSB_CHIPCO_CLK_T2_BIAS;
  733. n2 += SSB_CHIPCO_CLK_T2_BIAS;
  734. SSB_WARN_ON(!((n1 >= 2) && (n1 <= 7)));
  735. SSB_WARN_ON(!((n2 >= 5) && (n2 <= 23)));
  736. break;
  737. case SSB_PLLTYPE_5: /* 25Mhz, 4 dividers */
  738. return 100000000;
  739. default:
  740. SSB_WARN_ON(1);
  741. }
  742. switch (plltype) {
  743. case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
  744. case SSB_PLLTYPE_7: /* 25Mhz, 4 dividers */
  745. clock = SSB_CHIPCO_CLK_BASE2 * n1 * n2;
  746. break;
  747. default:
  748. clock = SSB_CHIPCO_CLK_BASE1 * n1 * n2;
  749. }
  750. if (!clock)
  751. return 0;
  752. m1 = (m & SSB_CHIPCO_CLK_M1);
  753. m2 = ((m & SSB_CHIPCO_CLK_M2) >> SSB_CHIPCO_CLK_M2_SHIFT);
  754. m3 = ((m & SSB_CHIPCO_CLK_M3) >> SSB_CHIPCO_CLK_M3_SHIFT);
  755. mc = ((m & SSB_CHIPCO_CLK_MC) >> SSB_CHIPCO_CLK_MC_SHIFT);
  756. switch (plltype) {
  757. case SSB_PLLTYPE_1: /* 48Mhz base, 3 dividers */
  758. case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
  759. case SSB_PLLTYPE_4: /* 48Mhz, 4 dividers */
  760. case SSB_PLLTYPE_7: /* 25Mhz, 4 dividers */
  761. m1 = clkfactor_f6_resolve(m1);
  762. if ((plltype == SSB_PLLTYPE_1) ||
  763. (plltype == SSB_PLLTYPE_3))
  764. m2 += SSB_CHIPCO_CLK_F5_BIAS;
  765. else
  766. m2 = clkfactor_f6_resolve(m2);
  767. m3 = clkfactor_f6_resolve(m3);
  768. switch (mc) {
  769. case SSB_CHIPCO_CLK_MC_BYPASS:
  770. return clock;
  771. case SSB_CHIPCO_CLK_MC_M1:
  772. return (clock / m1);
  773. case SSB_CHIPCO_CLK_MC_M1M2:
  774. return (clock / (m1 * m2));
  775. case SSB_CHIPCO_CLK_MC_M1M2M3:
  776. return (clock / (m1 * m2 * m3));
  777. case SSB_CHIPCO_CLK_MC_M1M3:
  778. return (clock / (m1 * m3));
  779. }
  780. return 0;
  781. case SSB_PLLTYPE_2:
  782. m1 += SSB_CHIPCO_CLK_T2_BIAS;
  783. m2 += SSB_CHIPCO_CLK_T2M2_BIAS;
  784. m3 += SSB_CHIPCO_CLK_T2_BIAS;
  785. SSB_WARN_ON(!((m1 >= 2) && (m1 <= 7)));
  786. SSB_WARN_ON(!((m2 >= 3) && (m2 <= 10)));
  787. SSB_WARN_ON(!((m3 >= 2) && (m3 <= 7)));
  788. if (!(mc & SSB_CHIPCO_CLK_T2MC_M1BYP))
  789. clock /= m1;
  790. if (!(mc & SSB_CHIPCO_CLK_T2MC_M2BYP))
  791. clock /= m2;
  792. if (!(mc & SSB_CHIPCO_CLK_T2MC_M3BYP))
  793. clock /= m3;
  794. return clock;
  795. default:
  796. SSB_WARN_ON(1);
  797. }
  798. return 0;
  799. }
  800. /* Get the current speed the backplane is running at */
  801. u32 ssb_clockspeed(struct ssb_bus *bus)
  802. {
  803. u32 rate;
  804. u32 plltype;
  805. u32 clkctl_n, clkctl_m;
  806. if (bus->chipco.capabilities & SSB_CHIPCO_CAP_PMU)
  807. return ssb_pmu_get_controlclock(&bus->chipco);
  808. if (ssb_extif_available(&bus->extif))
  809. ssb_extif_get_clockcontrol(&bus->extif, &plltype,
  810. &clkctl_n, &clkctl_m);
  811. else if (bus->chipco.dev)
  812. ssb_chipco_get_clockcontrol(&bus->chipco, &plltype,
  813. &clkctl_n, &clkctl_m);
  814. else
  815. return 0;
  816. if (bus->chip_id == 0x5365) {
  817. rate = 100000000;
  818. } else {
  819. rate = ssb_calc_clock_rate(plltype, clkctl_n, clkctl_m);
  820. if (plltype == SSB_PLLTYPE_3) /* 25Mhz, 2 dividers */
  821. rate /= 2;
  822. }
  823. return rate;
  824. }
  825. EXPORT_SYMBOL(ssb_clockspeed);
  826. static u32 ssb_tmslow_reject_bitmask(struct ssb_device *dev)
  827. {
  828. u32 rev = ssb_read32(dev, SSB_IDLOW) & SSB_IDLOW_SSBREV;
  829. /* The REJECT bit seems to be different for Backplane rev 2.3 */
  830. switch (rev) {
  831. case SSB_IDLOW_SSBREV_22:
  832. case SSB_IDLOW_SSBREV_24:
  833. case SSB_IDLOW_SSBREV_26:
  834. return SSB_TMSLOW_REJECT;
  835. case SSB_IDLOW_SSBREV_23:
  836. return SSB_TMSLOW_REJECT_23;
  837. case SSB_IDLOW_SSBREV_25: /* TODO - find the proper REJECT bit */
  838. case SSB_IDLOW_SSBREV_27: /* same here */
  839. return SSB_TMSLOW_REJECT; /* this is a guess */
  840. case SSB_IDLOW_SSBREV:
  841. break;
  842. default:
  843. WARN(1, KERN_INFO "ssb: Backplane Revision 0x%.8X\n", rev);
  844. }
  845. return (SSB_TMSLOW_REJECT | SSB_TMSLOW_REJECT_23);
  846. }
  847. int ssb_device_is_enabled(struct ssb_device *dev)
  848. {
  849. u32 val;
  850. u32 reject;
  851. reject = ssb_tmslow_reject_bitmask(dev);
  852. val = ssb_read32(dev, SSB_TMSLOW);
  853. val &= SSB_TMSLOW_CLOCK | SSB_TMSLOW_RESET | reject;
  854. return (val == SSB_TMSLOW_CLOCK);
  855. }
  856. EXPORT_SYMBOL(ssb_device_is_enabled);
  857. static void ssb_flush_tmslow(struct ssb_device *dev)
  858. {
  859. /* Make _really_ sure the device has finished the TMSLOW
  860. * register write transaction, as we risk running into
  861. * a machine check exception otherwise.
  862. * Do this by reading the register back to commit the
  863. * PCI write and delay an additional usec for the device
  864. * to react to the change. */
  865. ssb_read32(dev, SSB_TMSLOW);
  866. udelay(1);
  867. }
  868. void ssb_device_enable(struct ssb_device *dev, u32 core_specific_flags)
  869. {
  870. u32 val;
  871. ssb_device_disable(dev, core_specific_flags);
  872. ssb_write32(dev, SSB_TMSLOW,
  873. SSB_TMSLOW_RESET | SSB_TMSLOW_CLOCK |
  874. SSB_TMSLOW_FGC | core_specific_flags);
  875. ssb_flush_tmslow(dev);
  876. /* Clear SERR if set. This is a hw bug workaround. */
  877. if (ssb_read32(dev, SSB_TMSHIGH) & SSB_TMSHIGH_SERR)
  878. ssb_write32(dev, SSB_TMSHIGH, 0);
  879. val = ssb_read32(dev, SSB_IMSTATE);
  880. if (val & (SSB_IMSTATE_IBE | SSB_IMSTATE_TO)) {
  881. val &= ~(SSB_IMSTATE_IBE | SSB_IMSTATE_TO);
  882. ssb_write32(dev, SSB_IMSTATE, val);
  883. }
  884. ssb_write32(dev, SSB_TMSLOW,
  885. SSB_TMSLOW_CLOCK | SSB_TMSLOW_FGC |
  886. core_specific_flags);
  887. ssb_flush_tmslow(dev);
  888. ssb_write32(dev, SSB_TMSLOW, SSB_TMSLOW_CLOCK |
  889. core_specific_flags);
  890. ssb_flush_tmslow(dev);
  891. }
  892. EXPORT_SYMBOL(ssb_device_enable);
  893. /* Wait for bitmask in a register to get set or cleared.
  894. * timeout is in units of ten-microseconds */
  895. static int ssb_wait_bits(struct ssb_device *dev, u16 reg, u32 bitmask,
  896. int timeout, int set)
  897. {
  898. int i;
  899. u32 val;
  900. for (i = 0; i < timeout; i++) {
  901. val = ssb_read32(dev, reg);
  902. if (set) {
  903. if ((val & bitmask) == bitmask)
  904. return 0;
  905. } else {
  906. if (!(val & bitmask))
  907. return 0;
  908. }
  909. udelay(10);
  910. }
  911. printk(KERN_ERR PFX "Timeout waiting for bitmask %08X on "
  912. "register %04X to %s.\n",
  913. bitmask, reg, (set ? "set" : "clear"));
  914. return -ETIMEDOUT;
  915. }
  916. void ssb_device_disable(struct ssb_device *dev, u32 core_specific_flags)
  917. {
  918. u32 reject, val;
  919. if (ssb_read32(dev, SSB_TMSLOW) & SSB_TMSLOW_RESET)
  920. return;
  921. reject = ssb_tmslow_reject_bitmask(dev);
  922. if (ssb_read32(dev, SSB_TMSLOW) & SSB_TMSLOW_CLOCK) {
  923. ssb_write32(dev, SSB_TMSLOW, reject | SSB_TMSLOW_CLOCK);
  924. ssb_wait_bits(dev, SSB_TMSLOW, reject, 1000, 1);
  925. ssb_wait_bits(dev, SSB_TMSHIGH, SSB_TMSHIGH_BUSY, 1000, 0);
  926. if (ssb_read32(dev, SSB_IDLOW) & SSB_IDLOW_INITIATOR) {
  927. val = ssb_read32(dev, SSB_IMSTATE);
  928. val |= SSB_IMSTATE_REJECT;
  929. ssb_write32(dev, SSB_IMSTATE, val);
  930. ssb_wait_bits(dev, SSB_IMSTATE, SSB_IMSTATE_BUSY, 1000,
  931. 0);
  932. }
  933. ssb_write32(dev, SSB_TMSLOW,
  934. SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK |
  935. reject | SSB_TMSLOW_RESET |
  936. core_specific_flags);
  937. ssb_flush_tmslow(dev);
  938. if (ssb_read32(dev, SSB_IDLOW) & SSB_IDLOW_INITIATOR) {
  939. val = ssb_read32(dev, SSB_IMSTATE);
  940. val &= ~SSB_IMSTATE_REJECT;
  941. ssb_write32(dev, SSB_IMSTATE, val);
  942. }
  943. }
  944. ssb_write32(dev, SSB_TMSLOW,
  945. reject | SSB_TMSLOW_RESET |
  946. core_specific_flags);
  947. ssb_flush_tmslow(dev);
  948. }
  949. EXPORT_SYMBOL(ssb_device_disable);
  950. /* Some chipsets need routing known for PCIe and 64-bit DMA */
  951. static bool ssb_dma_translation_special_bit(struct ssb_device *dev)
  952. {
  953. u16 chip_id = dev->bus->chip_id;
  954. if (dev->id.coreid == SSB_DEV_80211) {
  955. return (chip_id == 0x4322 || chip_id == 43221 ||
  956. chip_id == 43231 || chip_id == 43222);
  957. }
  958. return 0;
  959. }
  960. u32 ssb_dma_translation(struct ssb_device *dev)
  961. {
  962. switch (dev->bus->bustype) {
  963. case SSB_BUSTYPE_SSB:
  964. return 0;
  965. case SSB_BUSTYPE_PCI:
  966. if (pci_is_pcie(dev->bus->host_pci) &&
  967. ssb_read32(dev, SSB_TMSHIGH) & SSB_TMSHIGH_DMA64) {
  968. return SSB_PCIE_DMA_H32;
  969. } else {
  970. if (ssb_dma_translation_special_bit(dev))
  971. return SSB_PCIE_DMA_H32;
  972. else
  973. return SSB_PCI_DMA;
  974. }
  975. default:
  976. __ssb_dma_not_implemented(dev);
  977. }
  978. return 0;
  979. }
  980. EXPORT_SYMBOL(ssb_dma_translation);
  981. int ssb_bus_may_powerdown(struct ssb_bus *bus)
  982. {
  983. struct ssb_chipcommon *cc;
  984. int err = 0;
  985. /* On buses where more than one core may be working
  986. * at a time, we must not powerdown stuff if there are
  987. * still cores that may want to run. */
  988. if (bus->bustype == SSB_BUSTYPE_SSB)
  989. goto out;
  990. cc = &bus->chipco;
  991. if (!cc->dev)
  992. goto out;
  993. if (cc->dev->id.revision < 5)
  994. goto out;
  995. ssb_chipco_set_clockmode(cc, SSB_CLKMODE_SLOW);
  996. err = ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 0);
  997. if (err)
  998. goto error;
  999. out:
  1000. #ifdef CONFIG_SSB_DEBUG
  1001. bus->powered_up = 0;
  1002. #endif
  1003. return err;
  1004. error:
  1005. ssb_err("Bus powerdown failed\n");
  1006. goto out;
  1007. }
  1008. EXPORT_SYMBOL(ssb_bus_may_powerdown);
  1009. int ssb_bus_powerup(struct ssb_bus *bus, bool dynamic_pctl)
  1010. {
  1011. int err;
  1012. enum ssb_clkmode mode;
  1013. err = ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 1);
  1014. if (err)
  1015. goto error;
  1016. #ifdef CONFIG_SSB_DEBUG
  1017. bus->powered_up = 1;
  1018. #endif
  1019. mode = dynamic_pctl ? SSB_CLKMODE_DYNAMIC : SSB_CLKMODE_FAST;
  1020. ssb_chipco_set_clockmode(&bus->chipco, mode);
  1021. return 0;
  1022. error:
  1023. ssb_err("Bus powerup failed\n");
  1024. return err;
  1025. }
  1026. EXPORT_SYMBOL(ssb_bus_powerup);
  1027. static void ssb_broadcast_value(struct ssb_device *dev,
  1028. u32 address, u32 data)
  1029. {
  1030. #ifdef CONFIG_SSB_DRIVER_PCICORE
  1031. /* This is used for both, PCI and ChipCommon core, so be careful. */
  1032. BUILD_BUG_ON(SSB_PCICORE_BCAST_ADDR != SSB_CHIPCO_BCAST_ADDR);
  1033. BUILD_BUG_ON(SSB_PCICORE_BCAST_DATA != SSB_CHIPCO_BCAST_DATA);
  1034. #endif
  1035. ssb_write32(dev, SSB_CHIPCO_BCAST_ADDR, address);
  1036. ssb_read32(dev, SSB_CHIPCO_BCAST_ADDR); /* flush */
  1037. ssb_write32(dev, SSB_CHIPCO_BCAST_DATA, data);
  1038. ssb_read32(dev, SSB_CHIPCO_BCAST_DATA); /* flush */
  1039. }
  1040. void ssb_commit_settings(struct ssb_bus *bus)
  1041. {
  1042. struct ssb_device *dev;
  1043. #ifdef CONFIG_SSB_DRIVER_PCICORE
  1044. dev = bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev;
  1045. #else
  1046. dev = bus->chipco.dev;
  1047. #endif
  1048. if (WARN_ON(!dev))
  1049. return;
  1050. /* This forces an update of the cached registers. */
  1051. ssb_broadcast_value(dev, 0xFD8, 0);
  1052. }
  1053. EXPORT_SYMBOL(ssb_commit_settings);
  1054. u32 ssb_admatch_base(u32 adm)
  1055. {
  1056. u32 base = 0;
  1057. switch (adm & SSB_ADM_TYPE) {
  1058. case SSB_ADM_TYPE0:
  1059. base = (adm & SSB_ADM_BASE0);
  1060. break;
  1061. case SSB_ADM_TYPE1:
  1062. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  1063. base = (adm & SSB_ADM_BASE1);
  1064. break;
  1065. case SSB_ADM_TYPE2:
  1066. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  1067. base = (adm & SSB_ADM_BASE2);
  1068. break;
  1069. default:
  1070. SSB_WARN_ON(1);
  1071. }
  1072. return base;
  1073. }
  1074. EXPORT_SYMBOL(ssb_admatch_base);
  1075. u32 ssb_admatch_size(u32 adm)
  1076. {
  1077. u32 size = 0;
  1078. switch (adm & SSB_ADM_TYPE) {
  1079. case SSB_ADM_TYPE0:
  1080. size = ((adm & SSB_ADM_SZ0) >> SSB_ADM_SZ0_SHIFT);
  1081. break;
  1082. case SSB_ADM_TYPE1:
  1083. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  1084. size = ((adm & SSB_ADM_SZ1) >> SSB_ADM_SZ1_SHIFT);
  1085. break;
  1086. case SSB_ADM_TYPE2:
  1087. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  1088. size = ((adm & SSB_ADM_SZ2) >> SSB_ADM_SZ2_SHIFT);
  1089. break;
  1090. default:
  1091. SSB_WARN_ON(1);
  1092. }
  1093. size = (1 << (size + 1));
  1094. return size;
  1095. }
  1096. EXPORT_SYMBOL(ssb_admatch_size);
  1097. static int __init ssb_modinit(void)
  1098. {
  1099. int err;
  1100. /* See the comment at the ssb_is_early_boot definition */
  1101. ssb_is_early_boot = 0;
  1102. err = bus_register(&ssb_bustype);
  1103. if (err)
  1104. return err;
  1105. /* Maybe we already registered some buses at early boot.
  1106. * Check for this and attach them
  1107. */
  1108. ssb_buses_lock();
  1109. err = ssb_attach_queued_buses();
  1110. ssb_buses_unlock();
  1111. if (err) {
  1112. bus_unregister(&ssb_bustype);
  1113. goto out;
  1114. }
  1115. err = b43_pci_ssb_bridge_init();
  1116. if (err) {
  1117. ssb_err("Broadcom 43xx PCI-SSB-bridge initialization failed\n");
  1118. /* don't fail SSB init because of this */
  1119. err = 0;
  1120. }
  1121. err = ssb_host_pcmcia_init();
  1122. if (err) {
  1123. ssb_err("PCMCIA host initialization failed\n");
  1124. /* don't fail SSB init because of this */
  1125. err = 0;
  1126. }
  1127. err = ssb_gige_init();
  1128. if (err) {
  1129. ssb_err("SSB Broadcom Gigabit Ethernet driver initialization failed\n");
  1130. /* don't fail SSB init because of this */
  1131. err = 0;
  1132. }
  1133. out:
  1134. return err;
  1135. }
  1136. /* ssb must be initialized after PCI but before the ssb drivers.
  1137. * That means we must use some initcall between subsys_initcall
  1138. * and device_initcall. */
  1139. fs_initcall(ssb_modinit);
  1140. static void __exit ssb_modexit(void)
  1141. {
  1142. ssb_gige_exit();
  1143. ssb_host_pcmcia_exit();
  1144. b43_pci_ssb_bridge_exit();
  1145. bus_unregister(&ssb_bustype);
  1146. }
  1147. module_exit(ssb_modexit)