spi-mt65xx.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859
  1. /*
  2. * Copyright (c) 2015 MediaTek Inc.
  3. * Author: Leilk Liu <leilk.liu@mediatek.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/clk.h>
  15. #include <linux/device.h>
  16. #include <linux/err.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/io.h>
  19. #include <linux/ioport.h>
  20. #include <linux/module.h>
  21. #include <linux/of.h>
  22. #include <linux/of_gpio.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/platform_data/spi-mt65xx.h>
  25. #include <linux/pm_runtime.h>
  26. #include <linux/spi/spi.h>
  27. #define SPI_CFG0_REG 0x0000
  28. #define SPI_CFG1_REG 0x0004
  29. #define SPI_TX_SRC_REG 0x0008
  30. #define SPI_RX_DST_REG 0x000c
  31. #define SPI_TX_DATA_REG 0x0010
  32. #define SPI_RX_DATA_REG 0x0014
  33. #define SPI_CMD_REG 0x0018
  34. #define SPI_STATUS0_REG 0x001c
  35. #define SPI_PAD_SEL_REG 0x0024
  36. #define SPI_CFG2_REG 0x0028
  37. #define SPI_CFG0_SCK_HIGH_OFFSET 0
  38. #define SPI_CFG0_SCK_LOW_OFFSET 8
  39. #define SPI_CFG0_CS_HOLD_OFFSET 16
  40. #define SPI_CFG0_CS_SETUP_OFFSET 24
  41. #define SPI_ADJUST_CFG0_SCK_LOW_OFFSET 16
  42. #define SPI_ADJUST_CFG0_CS_HOLD_OFFSET 0
  43. #define SPI_ADJUST_CFG0_CS_SETUP_OFFSET 16
  44. #define SPI_CFG1_CS_IDLE_OFFSET 0
  45. #define SPI_CFG1_PACKET_LOOP_OFFSET 8
  46. #define SPI_CFG1_PACKET_LENGTH_OFFSET 16
  47. #define SPI_CFG1_GET_TICK_DLY_OFFSET 30
  48. #define SPI_CFG1_CS_IDLE_MASK 0xff
  49. #define SPI_CFG1_PACKET_LOOP_MASK 0xff00
  50. #define SPI_CFG1_PACKET_LENGTH_MASK 0x3ff0000
  51. #define SPI_CMD_ACT BIT(0)
  52. #define SPI_CMD_RESUME BIT(1)
  53. #define SPI_CMD_RST BIT(2)
  54. #define SPI_CMD_PAUSE_EN BIT(4)
  55. #define SPI_CMD_DEASSERT BIT(5)
  56. #define SPI_CMD_SAMPLE_SEL BIT(6)
  57. #define SPI_CMD_CS_POL BIT(7)
  58. #define SPI_CMD_CPHA BIT(8)
  59. #define SPI_CMD_CPOL BIT(9)
  60. #define SPI_CMD_RX_DMA BIT(10)
  61. #define SPI_CMD_TX_DMA BIT(11)
  62. #define SPI_CMD_TXMSBF BIT(12)
  63. #define SPI_CMD_RXMSBF BIT(13)
  64. #define SPI_CMD_RX_ENDIAN BIT(14)
  65. #define SPI_CMD_TX_ENDIAN BIT(15)
  66. #define SPI_CMD_FINISH_IE BIT(16)
  67. #define SPI_CMD_PAUSE_IE BIT(17)
  68. #define MT8173_SPI_MAX_PAD_SEL 3
  69. #define MTK_SPI_PAUSE_INT_STATUS 0x2
  70. #define MTK_SPI_IDLE 0
  71. #define MTK_SPI_PAUSED 1
  72. #define MTK_SPI_MAX_FIFO_SIZE 32U
  73. #define MTK_SPI_PACKET_SIZE 1024
  74. struct mtk_spi_compatible {
  75. bool need_pad_sel;
  76. /* Must explicitly send dummy Tx bytes to do Rx only transfer */
  77. bool must_tx;
  78. /* some IC design adjust cfg register to enhance time accuracy */
  79. bool enhance_timing;
  80. };
  81. struct mtk_spi {
  82. void __iomem *base;
  83. u32 state;
  84. int pad_num;
  85. u32 *pad_sel;
  86. struct clk *parent_clk, *sel_clk, *spi_clk;
  87. struct spi_transfer *cur_transfer;
  88. u32 xfer_len;
  89. struct scatterlist *tx_sgl, *rx_sgl;
  90. u32 tx_sgl_len, rx_sgl_len;
  91. const struct mtk_spi_compatible *dev_comp;
  92. };
  93. static const struct mtk_spi_compatible mtk_common_compat;
  94. static const struct mtk_spi_compatible mt2712_compat = {
  95. .must_tx = true,
  96. };
  97. static const struct mtk_spi_compatible mt7622_compat = {
  98. .must_tx = true,
  99. .enhance_timing = true,
  100. };
  101. static const struct mtk_spi_compatible mt8173_compat = {
  102. .need_pad_sel = true,
  103. .must_tx = true,
  104. };
  105. /*
  106. * A piece of default chip info unless the platform
  107. * supplies it.
  108. */
  109. static const struct mtk_chip_config mtk_default_chip_info = {
  110. .rx_mlsb = 1,
  111. .tx_mlsb = 1,
  112. .cs_pol = 0,
  113. .sample_sel = 0,
  114. };
  115. static const struct of_device_id mtk_spi_of_match[] = {
  116. { .compatible = "mediatek,mt2701-spi",
  117. .data = (void *)&mtk_common_compat,
  118. },
  119. { .compatible = "mediatek,mt2712-spi",
  120. .data = (void *)&mt2712_compat,
  121. },
  122. { .compatible = "mediatek,mt6589-spi",
  123. .data = (void *)&mtk_common_compat,
  124. },
  125. { .compatible = "mediatek,mt7622-spi",
  126. .data = (void *)&mt7622_compat,
  127. },
  128. { .compatible = "mediatek,mt8135-spi",
  129. .data = (void *)&mtk_common_compat,
  130. },
  131. { .compatible = "mediatek,mt8173-spi",
  132. .data = (void *)&mt8173_compat,
  133. },
  134. {}
  135. };
  136. MODULE_DEVICE_TABLE(of, mtk_spi_of_match);
  137. static void mtk_spi_reset(struct mtk_spi *mdata)
  138. {
  139. u32 reg_val;
  140. /* set the software reset bit in SPI_CMD_REG. */
  141. reg_val = readl(mdata->base + SPI_CMD_REG);
  142. reg_val |= SPI_CMD_RST;
  143. writel(reg_val, mdata->base + SPI_CMD_REG);
  144. reg_val = readl(mdata->base + SPI_CMD_REG);
  145. reg_val &= ~SPI_CMD_RST;
  146. writel(reg_val, mdata->base + SPI_CMD_REG);
  147. }
  148. static int mtk_spi_prepare_message(struct spi_master *master,
  149. struct spi_message *msg)
  150. {
  151. u16 cpha, cpol;
  152. u32 reg_val;
  153. struct spi_device *spi = msg->spi;
  154. struct mtk_chip_config *chip_config = spi->controller_data;
  155. struct mtk_spi *mdata = spi_master_get_devdata(master);
  156. cpha = spi->mode & SPI_CPHA ? 1 : 0;
  157. cpol = spi->mode & SPI_CPOL ? 1 : 0;
  158. reg_val = readl(mdata->base + SPI_CMD_REG);
  159. if (cpha)
  160. reg_val |= SPI_CMD_CPHA;
  161. else
  162. reg_val &= ~SPI_CMD_CPHA;
  163. if (cpol)
  164. reg_val |= SPI_CMD_CPOL;
  165. else
  166. reg_val &= ~SPI_CMD_CPOL;
  167. /* set the mlsbx and mlsbtx */
  168. if (chip_config->tx_mlsb)
  169. reg_val |= SPI_CMD_TXMSBF;
  170. else
  171. reg_val &= ~SPI_CMD_TXMSBF;
  172. if (chip_config->rx_mlsb)
  173. reg_val |= SPI_CMD_RXMSBF;
  174. else
  175. reg_val &= ~SPI_CMD_RXMSBF;
  176. /* set the tx/rx endian */
  177. #ifdef __LITTLE_ENDIAN
  178. reg_val &= ~SPI_CMD_TX_ENDIAN;
  179. reg_val &= ~SPI_CMD_RX_ENDIAN;
  180. #else
  181. reg_val |= SPI_CMD_TX_ENDIAN;
  182. reg_val |= SPI_CMD_RX_ENDIAN;
  183. #endif
  184. if (mdata->dev_comp->enhance_timing) {
  185. if (chip_config->cs_pol)
  186. reg_val |= SPI_CMD_CS_POL;
  187. else
  188. reg_val &= ~SPI_CMD_CS_POL;
  189. if (chip_config->sample_sel)
  190. reg_val |= SPI_CMD_SAMPLE_SEL;
  191. else
  192. reg_val &= ~SPI_CMD_SAMPLE_SEL;
  193. }
  194. /* set finish and pause interrupt always enable */
  195. reg_val |= SPI_CMD_FINISH_IE | SPI_CMD_PAUSE_IE;
  196. /* disable dma mode */
  197. reg_val &= ~(SPI_CMD_TX_DMA | SPI_CMD_RX_DMA);
  198. /* disable deassert mode */
  199. reg_val &= ~SPI_CMD_DEASSERT;
  200. writel(reg_val, mdata->base + SPI_CMD_REG);
  201. /* pad select */
  202. if (mdata->dev_comp->need_pad_sel)
  203. writel(mdata->pad_sel[spi->chip_select],
  204. mdata->base + SPI_PAD_SEL_REG);
  205. return 0;
  206. }
  207. static void mtk_spi_set_cs(struct spi_device *spi, bool enable)
  208. {
  209. u32 reg_val;
  210. struct mtk_spi *mdata = spi_master_get_devdata(spi->master);
  211. reg_val = readl(mdata->base + SPI_CMD_REG);
  212. if (!enable) {
  213. reg_val |= SPI_CMD_PAUSE_EN;
  214. writel(reg_val, mdata->base + SPI_CMD_REG);
  215. } else {
  216. reg_val &= ~SPI_CMD_PAUSE_EN;
  217. writel(reg_val, mdata->base + SPI_CMD_REG);
  218. mdata->state = MTK_SPI_IDLE;
  219. mtk_spi_reset(mdata);
  220. }
  221. }
  222. static void mtk_spi_prepare_transfer(struct spi_master *master,
  223. struct spi_transfer *xfer)
  224. {
  225. u32 spi_clk_hz, div, sck_time, cs_time, reg_val = 0;
  226. struct mtk_spi *mdata = spi_master_get_devdata(master);
  227. spi_clk_hz = clk_get_rate(mdata->spi_clk);
  228. if (xfer->speed_hz < spi_clk_hz / 2)
  229. div = DIV_ROUND_UP(spi_clk_hz, xfer->speed_hz);
  230. else
  231. div = 1;
  232. sck_time = (div + 1) / 2;
  233. cs_time = sck_time * 2;
  234. if (mdata->dev_comp->enhance_timing) {
  235. reg_val |= (((sck_time - 1) & 0xffff)
  236. << SPI_CFG0_SCK_HIGH_OFFSET);
  237. reg_val |= (((sck_time - 1) & 0xffff)
  238. << SPI_ADJUST_CFG0_SCK_LOW_OFFSET);
  239. writel(reg_val, mdata->base + SPI_CFG2_REG);
  240. reg_val |= (((cs_time - 1) & 0xffff)
  241. << SPI_ADJUST_CFG0_CS_HOLD_OFFSET);
  242. reg_val |= (((cs_time - 1) & 0xffff)
  243. << SPI_ADJUST_CFG0_CS_SETUP_OFFSET);
  244. writel(reg_val, mdata->base + SPI_CFG0_REG);
  245. } else {
  246. reg_val |= (((sck_time - 1) & 0xff)
  247. << SPI_CFG0_SCK_HIGH_OFFSET);
  248. reg_val |= (((sck_time - 1) & 0xff) << SPI_CFG0_SCK_LOW_OFFSET);
  249. reg_val |= (((cs_time - 1) & 0xff) << SPI_CFG0_CS_HOLD_OFFSET);
  250. reg_val |= (((cs_time - 1) & 0xff) << SPI_CFG0_CS_SETUP_OFFSET);
  251. writel(reg_val, mdata->base + SPI_CFG0_REG);
  252. }
  253. reg_val = readl(mdata->base + SPI_CFG1_REG);
  254. reg_val &= ~SPI_CFG1_CS_IDLE_MASK;
  255. reg_val |= (((cs_time - 1) & 0xff) << SPI_CFG1_CS_IDLE_OFFSET);
  256. writel(reg_val, mdata->base + SPI_CFG1_REG);
  257. }
  258. static void mtk_spi_setup_packet(struct spi_master *master)
  259. {
  260. u32 packet_size, packet_loop, reg_val;
  261. struct mtk_spi *mdata = spi_master_get_devdata(master);
  262. packet_size = min_t(u32, mdata->xfer_len, MTK_SPI_PACKET_SIZE);
  263. packet_loop = mdata->xfer_len / packet_size;
  264. reg_val = readl(mdata->base + SPI_CFG1_REG);
  265. reg_val &= ~(SPI_CFG1_PACKET_LENGTH_MASK | SPI_CFG1_PACKET_LOOP_MASK);
  266. reg_val |= (packet_size - 1) << SPI_CFG1_PACKET_LENGTH_OFFSET;
  267. reg_val |= (packet_loop - 1) << SPI_CFG1_PACKET_LOOP_OFFSET;
  268. writel(reg_val, mdata->base + SPI_CFG1_REG);
  269. }
  270. static void mtk_spi_enable_transfer(struct spi_master *master)
  271. {
  272. u32 cmd;
  273. struct mtk_spi *mdata = spi_master_get_devdata(master);
  274. cmd = readl(mdata->base + SPI_CMD_REG);
  275. if (mdata->state == MTK_SPI_IDLE)
  276. cmd |= SPI_CMD_ACT;
  277. else
  278. cmd |= SPI_CMD_RESUME;
  279. writel(cmd, mdata->base + SPI_CMD_REG);
  280. }
  281. static int mtk_spi_get_mult_delta(u32 xfer_len)
  282. {
  283. u32 mult_delta;
  284. if (xfer_len > MTK_SPI_PACKET_SIZE)
  285. mult_delta = xfer_len % MTK_SPI_PACKET_SIZE;
  286. else
  287. mult_delta = 0;
  288. return mult_delta;
  289. }
  290. static void mtk_spi_update_mdata_len(struct spi_master *master)
  291. {
  292. int mult_delta;
  293. struct mtk_spi *mdata = spi_master_get_devdata(master);
  294. if (mdata->tx_sgl_len && mdata->rx_sgl_len) {
  295. if (mdata->tx_sgl_len > mdata->rx_sgl_len) {
  296. mult_delta = mtk_spi_get_mult_delta(mdata->rx_sgl_len);
  297. mdata->xfer_len = mdata->rx_sgl_len - mult_delta;
  298. mdata->rx_sgl_len = mult_delta;
  299. mdata->tx_sgl_len -= mdata->xfer_len;
  300. } else {
  301. mult_delta = mtk_spi_get_mult_delta(mdata->tx_sgl_len);
  302. mdata->xfer_len = mdata->tx_sgl_len - mult_delta;
  303. mdata->tx_sgl_len = mult_delta;
  304. mdata->rx_sgl_len -= mdata->xfer_len;
  305. }
  306. } else if (mdata->tx_sgl_len) {
  307. mult_delta = mtk_spi_get_mult_delta(mdata->tx_sgl_len);
  308. mdata->xfer_len = mdata->tx_sgl_len - mult_delta;
  309. mdata->tx_sgl_len = mult_delta;
  310. } else if (mdata->rx_sgl_len) {
  311. mult_delta = mtk_spi_get_mult_delta(mdata->rx_sgl_len);
  312. mdata->xfer_len = mdata->rx_sgl_len - mult_delta;
  313. mdata->rx_sgl_len = mult_delta;
  314. }
  315. }
  316. static void mtk_spi_setup_dma_addr(struct spi_master *master,
  317. struct spi_transfer *xfer)
  318. {
  319. struct mtk_spi *mdata = spi_master_get_devdata(master);
  320. if (mdata->tx_sgl)
  321. writel(xfer->tx_dma, mdata->base + SPI_TX_SRC_REG);
  322. if (mdata->rx_sgl)
  323. writel(xfer->rx_dma, mdata->base + SPI_RX_DST_REG);
  324. }
  325. static int mtk_spi_fifo_transfer(struct spi_master *master,
  326. struct spi_device *spi,
  327. struct spi_transfer *xfer)
  328. {
  329. int cnt, remainder;
  330. u32 reg_val;
  331. struct mtk_spi *mdata = spi_master_get_devdata(master);
  332. mdata->cur_transfer = xfer;
  333. mdata->xfer_len = min(MTK_SPI_MAX_FIFO_SIZE, xfer->len);
  334. mtk_spi_prepare_transfer(master, xfer);
  335. mtk_spi_setup_packet(master);
  336. cnt = xfer->len / 4;
  337. iowrite32_rep(mdata->base + SPI_TX_DATA_REG, xfer->tx_buf, cnt);
  338. remainder = xfer->len % 4;
  339. if (remainder > 0) {
  340. reg_val = 0;
  341. memcpy(&reg_val, xfer->tx_buf + (cnt * 4), remainder);
  342. writel(reg_val, mdata->base + SPI_TX_DATA_REG);
  343. }
  344. mtk_spi_enable_transfer(master);
  345. return 1;
  346. }
  347. static int mtk_spi_dma_transfer(struct spi_master *master,
  348. struct spi_device *spi,
  349. struct spi_transfer *xfer)
  350. {
  351. int cmd;
  352. struct mtk_spi *mdata = spi_master_get_devdata(master);
  353. mdata->tx_sgl = NULL;
  354. mdata->rx_sgl = NULL;
  355. mdata->tx_sgl_len = 0;
  356. mdata->rx_sgl_len = 0;
  357. mdata->cur_transfer = xfer;
  358. mtk_spi_prepare_transfer(master, xfer);
  359. cmd = readl(mdata->base + SPI_CMD_REG);
  360. if (xfer->tx_buf)
  361. cmd |= SPI_CMD_TX_DMA;
  362. if (xfer->rx_buf)
  363. cmd |= SPI_CMD_RX_DMA;
  364. writel(cmd, mdata->base + SPI_CMD_REG);
  365. if (xfer->tx_buf)
  366. mdata->tx_sgl = xfer->tx_sg.sgl;
  367. if (xfer->rx_buf)
  368. mdata->rx_sgl = xfer->rx_sg.sgl;
  369. if (mdata->tx_sgl) {
  370. xfer->tx_dma = sg_dma_address(mdata->tx_sgl);
  371. mdata->tx_sgl_len = sg_dma_len(mdata->tx_sgl);
  372. }
  373. if (mdata->rx_sgl) {
  374. xfer->rx_dma = sg_dma_address(mdata->rx_sgl);
  375. mdata->rx_sgl_len = sg_dma_len(mdata->rx_sgl);
  376. }
  377. mtk_spi_update_mdata_len(master);
  378. mtk_spi_setup_packet(master);
  379. mtk_spi_setup_dma_addr(master, xfer);
  380. mtk_spi_enable_transfer(master);
  381. return 1;
  382. }
  383. static int mtk_spi_transfer_one(struct spi_master *master,
  384. struct spi_device *spi,
  385. struct spi_transfer *xfer)
  386. {
  387. if (master->can_dma(master, spi, xfer))
  388. return mtk_spi_dma_transfer(master, spi, xfer);
  389. else
  390. return mtk_spi_fifo_transfer(master, spi, xfer);
  391. }
  392. static bool mtk_spi_can_dma(struct spi_master *master,
  393. struct spi_device *spi,
  394. struct spi_transfer *xfer)
  395. {
  396. /* Buffers for DMA transactions must be 4-byte aligned */
  397. return (xfer->len > MTK_SPI_MAX_FIFO_SIZE &&
  398. (unsigned long)xfer->tx_buf % 4 == 0 &&
  399. (unsigned long)xfer->rx_buf % 4 == 0);
  400. }
  401. static int mtk_spi_setup(struct spi_device *spi)
  402. {
  403. struct mtk_spi *mdata = spi_master_get_devdata(spi->master);
  404. if (!spi->controller_data)
  405. spi->controller_data = (void *)&mtk_default_chip_info;
  406. if (mdata->dev_comp->need_pad_sel && gpio_is_valid(spi->cs_gpio))
  407. gpio_direction_output(spi->cs_gpio, !(spi->mode & SPI_CS_HIGH));
  408. return 0;
  409. }
  410. static irqreturn_t mtk_spi_interrupt(int irq, void *dev_id)
  411. {
  412. u32 cmd, reg_val, cnt, remainder;
  413. struct spi_master *master = dev_id;
  414. struct mtk_spi *mdata = spi_master_get_devdata(master);
  415. struct spi_transfer *trans = mdata->cur_transfer;
  416. reg_val = readl(mdata->base + SPI_STATUS0_REG);
  417. if (reg_val & MTK_SPI_PAUSE_INT_STATUS)
  418. mdata->state = MTK_SPI_PAUSED;
  419. else
  420. mdata->state = MTK_SPI_IDLE;
  421. if (!master->can_dma(master, master->cur_msg->spi, trans)) {
  422. if (trans->rx_buf) {
  423. cnt = mdata->xfer_len / 4;
  424. ioread32_rep(mdata->base + SPI_RX_DATA_REG,
  425. trans->rx_buf, cnt);
  426. remainder = mdata->xfer_len % 4;
  427. if (remainder > 0) {
  428. reg_val = readl(mdata->base + SPI_RX_DATA_REG);
  429. memcpy(trans->rx_buf + (cnt * 4),
  430. &reg_val, remainder);
  431. }
  432. }
  433. trans->len -= mdata->xfer_len;
  434. if (!trans->len) {
  435. spi_finalize_current_transfer(master);
  436. return IRQ_HANDLED;
  437. }
  438. if (trans->tx_buf)
  439. trans->tx_buf += mdata->xfer_len;
  440. if (trans->rx_buf)
  441. trans->rx_buf += mdata->xfer_len;
  442. mdata->xfer_len = min(MTK_SPI_MAX_FIFO_SIZE, trans->len);
  443. mtk_spi_setup_packet(master);
  444. cnt = trans->len / 4;
  445. iowrite32_rep(mdata->base + SPI_TX_DATA_REG, trans->tx_buf, cnt);
  446. remainder = trans->len % 4;
  447. if (remainder > 0) {
  448. reg_val = 0;
  449. memcpy(&reg_val, trans->tx_buf + (cnt * 4), remainder);
  450. writel(reg_val, mdata->base + SPI_TX_DATA_REG);
  451. }
  452. mtk_spi_enable_transfer(master);
  453. return IRQ_HANDLED;
  454. }
  455. if (mdata->tx_sgl)
  456. trans->tx_dma += mdata->xfer_len;
  457. if (mdata->rx_sgl)
  458. trans->rx_dma += mdata->xfer_len;
  459. if (mdata->tx_sgl && (mdata->tx_sgl_len == 0)) {
  460. mdata->tx_sgl = sg_next(mdata->tx_sgl);
  461. if (mdata->tx_sgl) {
  462. trans->tx_dma = sg_dma_address(mdata->tx_sgl);
  463. mdata->tx_sgl_len = sg_dma_len(mdata->tx_sgl);
  464. }
  465. }
  466. if (mdata->rx_sgl && (mdata->rx_sgl_len == 0)) {
  467. mdata->rx_sgl = sg_next(mdata->rx_sgl);
  468. if (mdata->rx_sgl) {
  469. trans->rx_dma = sg_dma_address(mdata->rx_sgl);
  470. mdata->rx_sgl_len = sg_dma_len(mdata->rx_sgl);
  471. }
  472. }
  473. if (!mdata->tx_sgl && !mdata->rx_sgl) {
  474. /* spi disable dma */
  475. cmd = readl(mdata->base + SPI_CMD_REG);
  476. cmd &= ~SPI_CMD_TX_DMA;
  477. cmd &= ~SPI_CMD_RX_DMA;
  478. writel(cmd, mdata->base + SPI_CMD_REG);
  479. spi_finalize_current_transfer(master);
  480. return IRQ_HANDLED;
  481. }
  482. mtk_spi_update_mdata_len(master);
  483. mtk_spi_setup_packet(master);
  484. mtk_spi_setup_dma_addr(master, trans);
  485. mtk_spi_enable_transfer(master);
  486. return IRQ_HANDLED;
  487. }
  488. static int mtk_spi_probe(struct platform_device *pdev)
  489. {
  490. struct spi_master *master;
  491. struct mtk_spi *mdata;
  492. const struct of_device_id *of_id;
  493. struct resource *res;
  494. int i, irq, ret;
  495. master = spi_alloc_master(&pdev->dev, sizeof(*mdata));
  496. if (!master) {
  497. dev_err(&pdev->dev, "failed to alloc spi master\n");
  498. return -ENOMEM;
  499. }
  500. master->auto_runtime_pm = true;
  501. master->dev.of_node = pdev->dev.of_node;
  502. master->mode_bits = SPI_CPOL | SPI_CPHA;
  503. master->set_cs = mtk_spi_set_cs;
  504. master->prepare_message = mtk_spi_prepare_message;
  505. master->transfer_one = mtk_spi_transfer_one;
  506. master->can_dma = mtk_spi_can_dma;
  507. master->setup = mtk_spi_setup;
  508. of_id = of_match_node(mtk_spi_of_match, pdev->dev.of_node);
  509. if (!of_id) {
  510. dev_err(&pdev->dev, "failed to probe of_node\n");
  511. ret = -EINVAL;
  512. goto err_put_master;
  513. }
  514. mdata = spi_master_get_devdata(master);
  515. mdata->dev_comp = of_id->data;
  516. if (mdata->dev_comp->must_tx)
  517. master->flags = SPI_MASTER_MUST_TX;
  518. if (mdata->dev_comp->need_pad_sel) {
  519. mdata->pad_num = of_property_count_u32_elems(
  520. pdev->dev.of_node,
  521. "mediatek,pad-select");
  522. if (mdata->pad_num < 0) {
  523. dev_err(&pdev->dev,
  524. "No 'mediatek,pad-select' property\n");
  525. ret = -EINVAL;
  526. goto err_put_master;
  527. }
  528. mdata->pad_sel = devm_kmalloc_array(&pdev->dev, mdata->pad_num,
  529. sizeof(u32), GFP_KERNEL);
  530. if (!mdata->pad_sel) {
  531. ret = -ENOMEM;
  532. goto err_put_master;
  533. }
  534. for (i = 0; i < mdata->pad_num; i++) {
  535. of_property_read_u32_index(pdev->dev.of_node,
  536. "mediatek,pad-select",
  537. i, &mdata->pad_sel[i]);
  538. if (mdata->pad_sel[i] > MT8173_SPI_MAX_PAD_SEL) {
  539. dev_err(&pdev->dev, "wrong pad-sel[%d]: %u\n",
  540. i, mdata->pad_sel[i]);
  541. ret = -EINVAL;
  542. goto err_put_master;
  543. }
  544. }
  545. }
  546. platform_set_drvdata(pdev, master);
  547. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  548. if (!res) {
  549. ret = -ENODEV;
  550. dev_err(&pdev->dev, "failed to determine base address\n");
  551. goto err_put_master;
  552. }
  553. mdata->base = devm_ioremap_resource(&pdev->dev, res);
  554. if (IS_ERR(mdata->base)) {
  555. ret = PTR_ERR(mdata->base);
  556. goto err_put_master;
  557. }
  558. irq = platform_get_irq(pdev, 0);
  559. if (irq < 0) {
  560. dev_err(&pdev->dev, "failed to get irq (%d)\n", irq);
  561. ret = irq;
  562. goto err_put_master;
  563. }
  564. if (!pdev->dev.dma_mask)
  565. pdev->dev.dma_mask = &pdev->dev.coherent_dma_mask;
  566. ret = devm_request_irq(&pdev->dev, irq, mtk_spi_interrupt,
  567. IRQF_TRIGGER_NONE, dev_name(&pdev->dev), master);
  568. if (ret) {
  569. dev_err(&pdev->dev, "failed to register irq (%d)\n", ret);
  570. goto err_put_master;
  571. }
  572. mdata->parent_clk = devm_clk_get(&pdev->dev, "parent-clk");
  573. if (IS_ERR(mdata->parent_clk)) {
  574. ret = PTR_ERR(mdata->parent_clk);
  575. dev_err(&pdev->dev, "failed to get parent-clk: %d\n", ret);
  576. goto err_put_master;
  577. }
  578. mdata->sel_clk = devm_clk_get(&pdev->dev, "sel-clk");
  579. if (IS_ERR(mdata->sel_clk)) {
  580. ret = PTR_ERR(mdata->sel_clk);
  581. dev_err(&pdev->dev, "failed to get sel-clk: %d\n", ret);
  582. goto err_put_master;
  583. }
  584. mdata->spi_clk = devm_clk_get(&pdev->dev, "spi-clk");
  585. if (IS_ERR(mdata->spi_clk)) {
  586. ret = PTR_ERR(mdata->spi_clk);
  587. dev_err(&pdev->dev, "failed to get spi-clk: %d\n", ret);
  588. goto err_put_master;
  589. }
  590. ret = clk_prepare_enable(mdata->spi_clk);
  591. if (ret < 0) {
  592. dev_err(&pdev->dev, "failed to enable spi_clk (%d)\n", ret);
  593. goto err_put_master;
  594. }
  595. ret = clk_set_parent(mdata->sel_clk, mdata->parent_clk);
  596. if (ret < 0) {
  597. dev_err(&pdev->dev, "failed to clk_set_parent (%d)\n", ret);
  598. clk_disable_unprepare(mdata->spi_clk);
  599. goto err_put_master;
  600. }
  601. clk_disable_unprepare(mdata->spi_clk);
  602. pm_runtime_enable(&pdev->dev);
  603. ret = devm_spi_register_master(&pdev->dev, master);
  604. if (ret) {
  605. dev_err(&pdev->dev, "failed to register master (%d)\n", ret);
  606. goto err_disable_runtime_pm;
  607. }
  608. if (mdata->dev_comp->need_pad_sel) {
  609. if (mdata->pad_num != master->num_chipselect) {
  610. dev_err(&pdev->dev,
  611. "pad_num does not match num_chipselect(%d != %d)\n",
  612. mdata->pad_num, master->num_chipselect);
  613. ret = -EINVAL;
  614. goto err_disable_runtime_pm;
  615. }
  616. if (!master->cs_gpios && master->num_chipselect > 1) {
  617. dev_err(&pdev->dev,
  618. "cs_gpios not specified and num_chipselect > 1\n");
  619. ret = -EINVAL;
  620. goto err_disable_runtime_pm;
  621. }
  622. if (master->cs_gpios) {
  623. for (i = 0; i < master->num_chipselect; i++) {
  624. ret = devm_gpio_request(&pdev->dev,
  625. master->cs_gpios[i],
  626. dev_name(&pdev->dev));
  627. if (ret) {
  628. dev_err(&pdev->dev,
  629. "can't get CS GPIO %i\n", i);
  630. goto err_disable_runtime_pm;
  631. }
  632. }
  633. }
  634. }
  635. return 0;
  636. err_disable_runtime_pm:
  637. pm_runtime_disable(&pdev->dev);
  638. err_put_master:
  639. spi_master_put(master);
  640. return ret;
  641. }
  642. static int mtk_spi_remove(struct platform_device *pdev)
  643. {
  644. struct spi_master *master = platform_get_drvdata(pdev);
  645. struct mtk_spi *mdata = spi_master_get_devdata(master);
  646. pm_runtime_disable(&pdev->dev);
  647. mtk_spi_reset(mdata);
  648. return 0;
  649. }
  650. #ifdef CONFIG_PM_SLEEP
  651. static int mtk_spi_suspend(struct device *dev)
  652. {
  653. int ret;
  654. struct spi_master *master = dev_get_drvdata(dev);
  655. struct mtk_spi *mdata = spi_master_get_devdata(master);
  656. ret = spi_master_suspend(master);
  657. if (ret)
  658. return ret;
  659. if (!pm_runtime_suspended(dev))
  660. clk_disable_unprepare(mdata->spi_clk);
  661. return ret;
  662. }
  663. static int mtk_spi_resume(struct device *dev)
  664. {
  665. int ret;
  666. struct spi_master *master = dev_get_drvdata(dev);
  667. struct mtk_spi *mdata = spi_master_get_devdata(master);
  668. if (!pm_runtime_suspended(dev)) {
  669. ret = clk_prepare_enable(mdata->spi_clk);
  670. if (ret < 0) {
  671. dev_err(dev, "failed to enable spi_clk (%d)\n", ret);
  672. return ret;
  673. }
  674. }
  675. ret = spi_master_resume(master);
  676. if (ret < 0)
  677. clk_disable_unprepare(mdata->spi_clk);
  678. return ret;
  679. }
  680. #endif /* CONFIG_PM_SLEEP */
  681. #ifdef CONFIG_PM
  682. static int mtk_spi_runtime_suspend(struct device *dev)
  683. {
  684. struct spi_master *master = dev_get_drvdata(dev);
  685. struct mtk_spi *mdata = spi_master_get_devdata(master);
  686. clk_disable_unprepare(mdata->spi_clk);
  687. return 0;
  688. }
  689. static int mtk_spi_runtime_resume(struct device *dev)
  690. {
  691. struct spi_master *master = dev_get_drvdata(dev);
  692. struct mtk_spi *mdata = spi_master_get_devdata(master);
  693. int ret;
  694. ret = clk_prepare_enable(mdata->spi_clk);
  695. if (ret < 0) {
  696. dev_err(dev, "failed to enable spi_clk (%d)\n", ret);
  697. return ret;
  698. }
  699. return 0;
  700. }
  701. #endif /* CONFIG_PM */
  702. static const struct dev_pm_ops mtk_spi_pm = {
  703. SET_SYSTEM_SLEEP_PM_OPS(mtk_spi_suspend, mtk_spi_resume)
  704. SET_RUNTIME_PM_OPS(mtk_spi_runtime_suspend,
  705. mtk_spi_runtime_resume, NULL)
  706. };
  707. static struct platform_driver mtk_spi_driver = {
  708. .driver = {
  709. .name = "mtk-spi",
  710. .pm = &mtk_spi_pm,
  711. .of_match_table = mtk_spi_of_match,
  712. },
  713. .probe = mtk_spi_probe,
  714. .remove = mtk_spi_remove,
  715. };
  716. module_platform_driver(mtk_spi_driver);
  717. MODULE_DESCRIPTION("MTK SPI Controller driver");
  718. MODULE_AUTHOR("Leilk Liu <leilk.liu@mediatek.com>");
  719. MODULE_LICENSE("GPL v2");
  720. MODULE_ALIAS("platform:mtk-spi");