mtk-scpsys.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915
  1. /*
  2. * Copyright (c) 2015 Pengutronix, Sascha Hauer <kernel@pengutronix.de>
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/clk.h>
  14. #include <linux/init.h>
  15. #include <linux/io.h>
  16. #include <linux/mfd/syscon.h>
  17. #include <linux/of_device.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/pm_domain.h>
  20. #include <linux/regulator/consumer.h>
  21. #include <linux/soc/mediatek/infracfg.h>
  22. #include <dt-bindings/power/mt2701-power.h>
  23. #include <dt-bindings/power/mt6797-power.h>
  24. #include <dt-bindings/power/mt7622-power.h>
  25. #include <dt-bindings/power/mt8173-power.h>
  26. #define SPM_VDE_PWR_CON 0x0210
  27. #define SPM_MFG_PWR_CON 0x0214
  28. #define SPM_VEN_PWR_CON 0x0230
  29. #define SPM_ISP_PWR_CON 0x0238
  30. #define SPM_DIS_PWR_CON 0x023c
  31. #define SPM_CONN_PWR_CON 0x0280
  32. #define SPM_VEN2_PWR_CON 0x0298
  33. #define SPM_AUDIO_PWR_CON 0x029c /* MT8173 */
  34. #define SPM_BDP_PWR_CON 0x029c /* MT2701 */
  35. #define SPM_ETH_PWR_CON 0x02a0
  36. #define SPM_HIF_PWR_CON 0x02a4
  37. #define SPM_IFR_MSC_PWR_CON 0x02a8
  38. #define SPM_MFG_2D_PWR_CON 0x02c0
  39. #define SPM_MFG_ASYNC_PWR_CON 0x02c4
  40. #define SPM_USB_PWR_CON 0x02cc
  41. #define SPM_ETHSYS_PWR_CON 0x02e0 /* MT7622 */
  42. #define SPM_HIF0_PWR_CON 0x02e4 /* MT7622 */
  43. #define SPM_HIF1_PWR_CON 0x02e8 /* MT7622 */
  44. #define SPM_WB_PWR_CON 0x02ec /* MT7622 */
  45. #define SPM_PWR_STATUS 0x060c
  46. #define SPM_PWR_STATUS_2ND 0x0610
  47. #define PWR_RST_B_BIT BIT(0)
  48. #define PWR_ISO_BIT BIT(1)
  49. #define PWR_ON_BIT BIT(2)
  50. #define PWR_ON_2ND_BIT BIT(3)
  51. #define PWR_CLK_DIS_BIT BIT(4)
  52. #define PWR_STATUS_CONN BIT(1)
  53. #define PWR_STATUS_DISP BIT(3)
  54. #define PWR_STATUS_MFG BIT(4)
  55. #define PWR_STATUS_ISP BIT(5)
  56. #define PWR_STATUS_VDEC BIT(7)
  57. #define PWR_STATUS_BDP BIT(14)
  58. #define PWR_STATUS_ETH BIT(15)
  59. #define PWR_STATUS_HIF BIT(16)
  60. #define PWR_STATUS_IFR_MSC BIT(17)
  61. #define PWR_STATUS_VENC_LT BIT(20)
  62. #define PWR_STATUS_VENC BIT(21)
  63. #define PWR_STATUS_MFG_2D BIT(22)
  64. #define PWR_STATUS_MFG_ASYNC BIT(23)
  65. #define PWR_STATUS_AUDIO BIT(24)
  66. #define PWR_STATUS_USB BIT(25)
  67. #define PWR_STATUS_ETHSYS BIT(24) /* MT7622 */
  68. #define PWR_STATUS_HIF0 BIT(25) /* MT7622 */
  69. #define PWR_STATUS_HIF1 BIT(26) /* MT7622 */
  70. #define PWR_STATUS_WB BIT(27) /* MT7622 */
  71. enum clk_id {
  72. CLK_NONE,
  73. CLK_MM,
  74. CLK_MFG,
  75. CLK_VENC,
  76. CLK_VENC_LT,
  77. CLK_ETHIF,
  78. CLK_VDEC,
  79. CLK_HIFSEL,
  80. CLK_MAX,
  81. };
  82. static const char * const clk_names[] = {
  83. NULL,
  84. "mm",
  85. "mfg",
  86. "venc",
  87. "venc_lt",
  88. "ethif",
  89. "vdec",
  90. "hif_sel",
  91. NULL,
  92. };
  93. #define MAX_CLKS 2
  94. struct scp_domain_data {
  95. const char *name;
  96. u32 sta_mask;
  97. int ctl_offs;
  98. u32 sram_pdn_bits;
  99. u32 sram_pdn_ack_bits;
  100. u32 bus_prot_mask;
  101. enum clk_id clk_id[MAX_CLKS];
  102. bool active_wakeup;
  103. };
  104. struct scp;
  105. struct scp_domain {
  106. struct generic_pm_domain genpd;
  107. struct scp *scp;
  108. struct clk *clk[MAX_CLKS];
  109. const struct scp_domain_data *data;
  110. struct regulator *supply;
  111. };
  112. struct scp_ctrl_reg {
  113. int pwr_sta_offs;
  114. int pwr_sta2nd_offs;
  115. };
  116. struct scp {
  117. struct scp_domain *domains;
  118. struct genpd_onecell_data pd_data;
  119. struct device *dev;
  120. void __iomem *base;
  121. struct regmap *infracfg;
  122. struct scp_ctrl_reg ctrl_reg;
  123. };
  124. struct scp_subdomain {
  125. int origin;
  126. int subdomain;
  127. };
  128. struct scp_soc_data {
  129. const struct scp_domain_data *domains;
  130. int num_domains;
  131. const struct scp_subdomain *subdomains;
  132. int num_subdomains;
  133. const struct scp_ctrl_reg regs;
  134. };
  135. static int scpsys_domain_is_on(struct scp_domain *scpd)
  136. {
  137. struct scp *scp = scpd->scp;
  138. u32 status = readl(scp->base + scp->ctrl_reg.pwr_sta_offs) &
  139. scpd->data->sta_mask;
  140. u32 status2 = readl(scp->base + scp->ctrl_reg.pwr_sta2nd_offs) &
  141. scpd->data->sta_mask;
  142. /*
  143. * A domain is on when both status bits are set. If only one is set
  144. * return an error. This happens while powering up a domain
  145. */
  146. if (status && status2)
  147. return true;
  148. if (!status && !status2)
  149. return false;
  150. return -EINVAL;
  151. }
  152. static int scpsys_power_on(struct generic_pm_domain *genpd)
  153. {
  154. struct scp_domain *scpd = container_of(genpd, struct scp_domain, genpd);
  155. struct scp *scp = scpd->scp;
  156. unsigned long timeout;
  157. bool expired;
  158. void __iomem *ctl_addr = scp->base + scpd->data->ctl_offs;
  159. u32 sram_pdn_ack = scpd->data->sram_pdn_ack_bits;
  160. u32 val;
  161. int ret;
  162. int i;
  163. if (scpd->supply) {
  164. ret = regulator_enable(scpd->supply);
  165. if (ret)
  166. return ret;
  167. }
  168. for (i = 0; i < MAX_CLKS && scpd->clk[i]; i++) {
  169. ret = clk_prepare_enable(scpd->clk[i]);
  170. if (ret) {
  171. for (--i; i >= 0; i--)
  172. clk_disable_unprepare(scpd->clk[i]);
  173. goto err_clk;
  174. }
  175. }
  176. val = readl(ctl_addr);
  177. val |= PWR_ON_BIT;
  178. writel(val, ctl_addr);
  179. val |= PWR_ON_2ND_BIT;
  180. writel(val, ctl_addr);
  181. /* wait until PWR_ACK = 1 */
  182. timeout = jiffies + HZ;
  183. expired = false;
  184. while (1) {
  185. ret = scpsys_domain_is_on(scpd);
  186. if (ret > 0)
  187. break;
  188. if (expired) {
  189. ret = -ETIMEDOUT;
  190. goto err_pwr_ack;
  191. }
  192. cpu_relax();
  193. if (time_after(jiffies, timeout))
  194. expired = true;
  195. }
  196. val &= ~PWR_CLK_DIS_BIT;
  197. writel(val, ctl_addr);
  198. val &= ~PWR_ISO_BIT;
  199. writel(val, ctl_addr);
  200. val |= PWR_RST_B_BIT;
  201. writel(val, ctl_addr);
  202. val &= ~scpd->data->sram_pdn_bits;
  203. writel(val, ctl_addr);
  204. /* wait until SRAM_PDN_ACK all 0 */
  205. timeout = jiffies + HZ;
  206. expired = false;
  207. while (sram_pdn_ack && (readl(ctl_addr) & sram_pdn_ack)) {
  208. if (expired) {
  209. ret = -ETIMEDOUT;
  210. goto err_pwr_ack;
  211. }
  212. cpu_relax();
  213. if (time_after(jiffies, timeout))
  214. expired = true;
  215. }
  216. if (scpd->data->bus_prot_mask) {
  217. ret = mtk_infracfg_clear_bus_protection(scp->infracfg,
  218. scpd->data->bus_prot_mask);
  219. if (ret)
  220. goto err_pwr_ack;
  221. }
  222. return 0;
  223. err_pwr_ack:
  224. for (i = MAX_CLKS - 1; i >= 0; i--) {
  225. if (scpd->clk[i])
  226. clk_disable_unprepare(scpd->clk[i]);
  227. }
  228. err_clk:
  229. if (scpd->supply)
  230. regulator_disable(scpd->supply);
  231. dev_err(scp->dev, "Failed to power on domain %s\n", genpd->name);
  232. return ret;
  233. }
  234. static int scpsys_power_off(struct generic_pm_domain *genpd)
  235. {
  236. struct scp_domain *scpd = container_of(genpd, struct scp_domain, genpd);
  237. struct scp *scp = scpd->scp;
  238. unsigned long timeout;
  239. bool expired;
  240. void __iomem *ctl_addr = scp->base + scpd->data->ctl_offs;
  241. u32 pdn_ack = scpd->data->sram_pdn_ack_bits;
  242. u32 val;
  243. int ret;
  244. int i;
  245. if (scpd->data->bus_prot_mask) {
  246. ret = mtk_infracfg_set_bus_protection(scp->infracfg,
  247. scpd->data->bus_prot_mask);
  248. if (ret)
  249. goto out;
  250. }
  251. val = readl(ctl_addr);
  252. val |= scpd->data->sram_pdn_bits;
  253. writel(val, ctl_addr);
  254. /* wait until SRAM_PDN_ACK all 1 */
  255. timeout = jiffies + HZ;
  256. expired = false;
  257. while (pdn_ack && (readl(ctl_addr) & pdn_ack) != pdn_ack) {
  258. if (expired) {
  259. ret = -ETIMEDOUT;
  260. goto out;
  261. }
  262. cpu_relax();
  263. if (time_after(jiffies, timeout))
  264. expired = true;
  265. }
  266. val |= PWR_ISO_BIT;
  267. writel(val, ctl_addr);
  268. val &= ~PWR_RST_B_BIT;
  269. writel(val, ctl_addr);
  270. val |= PWR_CLK_DIS_BIT;
  271. writel(val, ctl_addr);
  272. val &= ~PWR_ON_BIT;
  273. writel(val, ctl_addr);
  274. val &= ~PWR_ON_2ND_BIT;
  275. writel(val, ctl_addr);
  276. /* wait until PWR_ACK = 0 */
  277. timeout = jiffies + HZ;
  278. expired = false;
  279. while (1) {
  280. ret = scpsys_domain_is_on(scpd);
  281. if (ret == 0)
  282. break;
  283. if (expired) {
  284. ret = -ETIMEDOUT;
  285. goto out;
  286. }
  287. cpu_relax();
  288. if (time_after(jiffies, timeout))
  289. expired = true;
  290. }
  291. for (i = 0; i < MAX_CLKS && scpd->clk[i]; i++)
  292. clk_disable_unprepare(scpd->clk[i]);
  293. if (scpd->supply)
  294. regulator_disable(scpd->supply);
  295. return 0;
  296. out:
  297. dev_err(scp->dev, "Failed to power off domain %s\n", genpd->name);
  298. return ret;
  299. }
  300. static bool scpsys_active_wakeup(struct device *dev)
  301. {
  302. struct generic_pm_domain *genpd;
  303. struct scp_domain *scpd;
  304. genpd = pd_to_genpd(dev->pm_domain);
  305. scpd = container_of(genpd, struct scp_domain, genpd);
  306. return scpd->data->active_wakeup;
  307. }
  308. static void init_clks(struct platform_device *pdev, struct clk **clk)
  309. {
  310. int i;
  311. for (i = CLK_NONE + 1; i < CLK_MAX; i++)
  312. clk[i] = devm_clk_get(&pdev->dev, clk_names[i]);
  313. }
  314. static struct scp *init_scp(struct platform_device *pdev,
  315. const struct scp_domain_data *scp_domain_data, int num,
  316. const struct scp_ctrl_reg *scp_ctrl_reg)
  317. {
  318. struct genpd_onecell_data *pd_data;
  319. struct resource *res;
  320. int i, j;
  321. struct scp *scp;
  322. struct clk *clk[CLK_MAX];
  323. scp = devm_kzalloc(&pdev->dev, sizeof(*scp), GFP_KERNEL);
  324. if (!scp)
  325. return ERR_PTR(-ENOMEM);
  326. scp->ctrl_reg.pwr_sta_offs = scp_ctrl_reg->pwr_sta_offs;
  327. scp->ctrl_reg.pwr_sta2nd_offs = scp_ctrl_reg->pwr_sta2nd_offs;
  328. scp->dev = &pdev->dev;
  329. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  330. scp->base = devm_ioremap_resource(&pdev->dev, res);
  331. if (IS_ERR(scp->base))
  332. return ERR_CAST(scp->base);
  333. scp->domains = devm_kzalloc(&pdev->dev,
  334. sizeof(*scp->domains) * num, GFP_KERNEL);
  335. if (!scp->domains)
  336. return ERR_PTR(-ENOMEM);
  337. pd_data = &scp->pd_data;
  338. pd_data->domains = devm_kzalloc(&pdev->dev,
  339. sizeof(*pd_data->domains) * num, GFP_KERNEL);
  340. if (!pd_data->domains)
  341. return ERR_PTR(-ENOMEM);
  342. scp->infracfg = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
  343. "infracfg");
  344. if (IS_ERR(scp->infracfg)) {
  345. dev_err(&pdev->dev, "Cannot find infracfg controller: %ld\n",
  346. PTR_ERR(scp->infracfg));
  347. return ERR_CAST(scp->infracfg);
  348. }
  349. for (i = 0; i < num; i++) {
  350. struct scp_domain *scpd = &scp->domains[i];
  351. const struct scp_domain_data *data = &scp_domain_data[i];
  352. scpd->supply = devm_regulator_get_optional(&pdev->dev, data->name);
  353. if (IS_ERR(scpd->supply)) {
  354. if (PTR_ERR(scpd->supply) == -ENODEV)
  355. scpd->supply = NULL;
  356. else
  357. return ERR_CAST(scpd->supply);
  358. }
  359. }
  360. pd_data->num_domains = num;
  361. init_clks(pdev, clk);
  362. for (i = 0; i < num; i++) {
  363. struct scp_domain *scpd = &scp->domains[i];
  364. struct generic_pm_domain *genpd = &scpd->genpd;
  365. const struct scp_domain_data *data = &scp_domain_data[i];
  366. pd_data->domains[i] = genpd;
  367. scpd->scp = scp;
  368. scpd->data = data;
  369. for (j = 0; j < MAX_CLKS && data->clk_id[j]; j++) {
  370. struct clk *c = clk[data->clk_id[j]];
  371. if (IS_ERR(c)) {
  372. dev_err(&pdev->dev, "%s: clk unavailable\n",
  373. data->name);
  374. return ERR_CAST(c);
  375. }
  376. scpd->clk[j] = c;
  377. }
  378. genpd->name = data->name;
  379. genpd->power_off = scpsys_power_off;
  380. genpd->power_on = scpsys_power_on;
  381. genpd->dev_ops.active_wakeup = scpsys_active_wakeup;
  382. }
  383. return scp;
  384. }
  385. static void mtk_register_power_domains(struct platform_device *pdev,
  386. struct scp *scp, int num)
  387. {
  388. struct genpd_onecell_data *pd_data;
  389. int i, ret;
  390. for (i = 0; i < num; i++) {
  391. struct scp_domain *scpd = &scp->domains[i];
  392. struct generic_pm_domain *genpd = &scpd->genpd;
  393. /*
  394. * Initially turn on all domains to make the domains usable
  395. * with !CONFIG_PM and to get the hardware in sync with the
  396. * software. The unused domains will be switched off during
  397. * late_init time.
  398. */
  399. genpd->power_on(genpd);
  400. pm_genpd_init(genpd, NULL, false);
  401. }
  402. /*
  403. * We are not allowed to fail here since there is no way to unregister
  404. * a power domain. Once registered above we have to keep the domains
  405. * valid.
  406. */
  407. pd_data = &scp->pd_data;
  408. ret = of_genpd_add_provider_onecell(pdev->dev.of_node, pd_data);
  409. if (ret)
  410. dev_err(&pdev->dev, "Failed to add OF provider: %d\n", ret);
  411. }
  412. /*
  413. * MT2701 power domain support
  414. */
  415. static const struct scp_domain_data scp_domain_data_mt2701[] = {
  416. [MT2701_POWER_DOMAIN_CONN] = {
  417. .name = "conn",
  418. .sta_mask = PWR_STATUS_CONN,
  419. .ctl_offs = SPM_CONN_PWR_CON,
  420. .bus_prot_mask = 0x0104,
  421. .clk_id = {CLK_NONE},
  422. .active_wakeup = true,
  423. },
  424. [MT2701_POWER_DOMAIN_DISP] = {
  425. .name = "disp",
  426. .sta_mask = PWR_STATUS_DISP,
  427. .ctl_offs = SPM_DIS_PWR_CON,
  428. .sram_pdn_bits = GENMASK(11, 8),
  429. .clk_id = {CLK_MM},
  430. .bus_prot_mask = 0x0002,
  431. .active_wakeup = true,
  432. },
  433. [MT2701_POWER_DOMAIN_MFG] = {
  434. .name = "mfg",
  435. .sta_mask = PWR_STATUS_MFG,
  436. .ctl_offs = SPM_MFG_PWR_CON,
  437. .sram_pdn_bits = GENMASK(11, 8),
  438. .sram_pdn_ack_bits = GENMASK(12, 12),
  439. .clk_id = {CLK_MFG},
  440. .active_wakeup = true,
  441. },
  442. [MT2701_POWER_DOMAIN_VDEC] = {
  443. .name = "vdec",
  444. .sta_mask = PWR_STATUS_VDEC,
  445. .ctl_offs = SPM_VDE_PWR_CON,
  446. .sram_pdn_bits = GENMASK(11, 8),
  447. .sram_pdn_ack_bits = GENMASK(12, 12),
  448. .clk_id = {CLK_MM},
  449. .active_wakeup = true,
  450. },
  451. [MT2701_POWER_DOMAIN_ISP] = {
  452. .name = "isp",
  453. .sta_mask = PWR_STATUS_ISP,
  454. .ctl_offs = SPM_ISP_PWR_CON,
  455. .sram_pdn_bits = GENMASK(11, 8),
  456. .sram_pdn_ack_bits = GENMASK(13, 12),
  457. .clk_id = {CLK_MM},
  458. .active_wakeup = true,
  459. },
  460. [MT2701_POWER_DOMAIN_BDP] = {
  461. .name = "bdp",
  462. .sta_mask = PWR_STATUS_BDP,
  463. .ctl_offs = SPM_BDP_PWR_CON,
  464. .sram_pdn_bits = GENMASK(11, 8),
  465. .clk_id = {CLK_NONE},
  466. .active_wakeup = true,
  467. },
  468. [MT2701_POWER_DOMAIN_ETH] = {
  469. .name = "eth",
  470. .sta_mask = PWR_STATUS_ETH,
  471. .ctl_offs = SPM_ETH_PWR_CON,
  472. .sram_pdn_bits = GENMASK(11, 8),
  473. .sram_pdn_ack_bits = GENMASK(15, 12),
  474. .clk_id = {CLK_ETHIF},
  475. .active_wakeup = true,
  476. },
  477. [MT2701_POWER_DOMAIN_HIF] = {
  478. .name = "hif",
  479. .sta_mask = PWR_STATUS_HIF,
  480. .ctl_offs = SPM_HIF_PWR_CON,
  481. .sram_pdn_bits = GENMASK(11, 8),
  482. .sram_pdn_ack_bits = GENMASK(15, 12),
  483. .clk_id = {CLK_ETHIF},
  484. .active_wakeup = true,
  485. },
  486. [MT2701_POWER_DOMAIN_IFR_MSC] = {
  487. .name = "ifr_msc",
  488. .sta_mask = PWR_STATUS_IFR_MSC,
  489. .ctl_offs = SPM_IFR_MSC_PWR_CON,
  490. .clk_id = {CLK_NONE},
  491. .active_wakeup = true,
  492. },
  493. };
  494. /*
  495. * MT6797 power domain support
  496. */
  497. static const struct scp_domain_data scp_domain_data_mt6797[] = {
  498. [MT6797_POWER_DOMAIN_VDEC] = {
  499. .name = "vdec",
  500. .sta_mask = BIT(7),
  501. .ctl_offs = 0x300,
  502. .sram_pdn_bits = GENMASK(8, 8),
  503. .sram_pdn_ack_bits = GENMASK(12, 12),
  504. .clk_id = {CLK_VDEC},
  505. },
  506. [MT6797_POWER_DOMAIN_VENC] = {
  507. .name = "venc",
  508. .sta_mask = BIT(21),
  509. .ctl_offs = 0x304,
  510. .sram_pdn_bits = GENMASK(11, 8),
  511. .sram_pdn_ack_bits = GENMASK(15, 12),
  512. .clk_id = {CLK_NONE},
  513. },
  514. [MT6797_POWER_DOMAIN_ISP] = {
  515. .name = "isp",
  516. .sta_mask = BIT(5),
  517. .ctl_offs = 0x308,
  518. .sram_pdn_bits = GENMASK(9, 8),
  519. .sram_pdn_ack_bits = GENMASK(13, 12),
  520. .clk_id = {CLK_NONE},
  521. },
  522. [MT6797_POWER_DOMAIN_MM] = {
  523. .name = "mm",
  524. .sta_mask = BIT(3),
  525. .ctl_offs = 0x30C,
  526. .sram_pdn_bits = GENMASK(8, 8),
  527. .sram_pdn_ack_bits = GENMASK(12, 12),
  528. .clk_id = {CLK_MM},
  529. .bus_prot_mask = (BIT(1) | BIT(2)),
  530. },
  531. [MT6797_POWER_DOMAIN_AUDIO] = {
  532. .name = "audio",
  533. .sta_mask = BIT(24),
  534. .ctl_offs = 0x314,
  535. .sram_pdn_bits = GENMASK(11, 8),
  536. .sram_pdn_ack_bits = GENMASK(15, 12),
  537. .clk_id = {CLK_NONE},
  538. },
  539. [MT6797_POWER_DOMAIN_MFG_ASYNC] = {
  540. .name = "mfg_async",
  541. .sta_mask = BIT(13),
  542. .ctl_offs = 0x334,
  543. .sram_pdn_bits = 0,
  544. .sram_pdn_ack_bits = 0,
  545. .clk_id = {CLK_MFG},
  546. },
  547. [MT6797_POWER_DOMAIN_MJC] = {
  548. .name = "mjc",
  549. .sta_mask = BIT(20),
  550. .ctl_offs = 0x310,
  551. .sram_pdn_bits = GENMASK(8, 8),
  552. .sram_pdn_ack_bits = GENMASK(12, 12),
  553. .clk_id = {CLK_NONE},
  554. },
  555. };
  556. #define SPM_PWR_STATUS_MT6797 0x0180
  557. #define SPM_PWR_STATUS_2ND_MT6797 0x0184
  558. static const struct scp_subdomain scp_subdomain_mt6797[] = {
  559. {MT6797_POWER_DOMAIN_MM, MT6797_POWER_DOMAIN_VDEC},
  560. {MT6797_POWER_DOMAIN_MM, MT6797_POWER_DOMAIN_ISP},
  561. {MT6797_POWER_DOMAIN_MM, MT6797_POWER_DOMAIN_VENC},
  562. {MT6797_POWER_DOMAIN_MM, MT6797_POWER_DOMAIN_MJC},
  563. };
  564. /*
  565. * MT7622 power domain support
  566. */
  567. static const struct scp_domain_data scp_domain_data_mt7622[] = {
  568. [MT7622_POWER_DOMAIN_ETHSYS] = {
  569. .name = "ethsys",
  570. .sta_mask = PWR_STATUS_ETHSYS,
  571. .ctl_offs = SPM_ETHSYS_PWR_CON,
  572. .sram_pdn_bits = GENMASK(11, 8),
  573. .sram_pdn_ack_bits = GENMASK(15, 12),
  574. .clk_id = {CLK_NONE},
  575. .bus_prot_mask = MT7622_TOP_AXI_PROT_EN_ETHSYS,
  576. .active_wakeup = true,
  577. },
  578. [MT7622_POWER_DOMAIN_HIF0] = {
  579. .name = "hif0",
  580. .sta_mask = PWR_STATUS_HIF0,
  581. .ctl_offs = SPM_HIF0_PWR_CON,
  582. .sram_pdn_bits = GENMASK(11, 8),
  583. .sram_pdn_ack_bits = GENMASK(15, 12),
  584. .clk_id = {CLK_HIFSEL},
  585. .bus_prot_mask = MT7622_TOP_AXI_PROT_EN_HIF0,
  586. .active_wakeup = true,
  587. },
  588. [MT7622_POWER_DOMAIN_HIF1] = {
  589. .name = "hif1",
  590. .sta_mask = PWR_STATUS_HIF1,
  591. .ctl_offs = SPM_HIF1_PWR_CON,
  592. .sram_pdn_bits = GENMASK(11, 8),
  593. .sram_pdn_ack_bits = GENMASK(15, 12),
  594. .clk_id = {CLK_HIFSEL},
  595. .bus_prot_mask = MT7622_TOP_AXI_PROT_EN_HIF1,
  596. .active_wakeup = true,
  597. },
  598. [MT7622_POWER_DOMAIN_WB] = {
  599. .name = "wb",
  600. .sta_mask = PWR_STATUS_WB,
  601. .ctl_offs = SPM_WB_PWR_CON,
  602. .sram_pdn_bits = 0,
  603. .sram_pdn_ack_bits = 0,
  604. .clk_id = {CLK_NONE},
  605. .bus_prot_mask = MT7622_TOP_AXI_PROT_EN_WB,
  606. .active_wakeup = true,
  607. },
  608. };
  609. /*
  610. * MT8173 power domain support
  611. */
  612. static const struct scp_domain_data scp_domain_data_mt8173[] = {
  613. [MT8173_POWER_DOMAIN_VDEC] = {
  614. .name = "vdec",
  615. .sta_mask = PWR_STATUS_VDEC,
  616. .ctl_offs = SPM_VDE_PWR_CON,
  617. .sram_pdn_bits = GENMASK(11, 8),
  618. .sram_pdn_ack_bits = GENMASK(12, 12),
  619. .clk_id = {CLK_MM},
  620. },
  621. [MT8173_POWER_DOMAIN_VENC] = {
  622. .name = "venc",
  623. .sta_mask = PWR_STATUS_VENC,
  624. .ctl_offs = SPM_VEN_PWR_CON,
  625. .sram_pdn_bits = GENMASK(11, 8),
  626. .sram_pdn_ack_bits = GENMASK(15, 12),
  627. .clk_id = {CLK_MM, CLK_VENC},
  628. },
  629. [MT8173_POWER_DOMAIN_ISP] = {
  630. .name = "isp",
  631. .sta_mask = PWR_STATUS_ISP,
  632. .ctl_offs = SPM_ISP_PWR_CON,
  633. .sram_pdn_bits = GENMASK(11, 8),
  634. .sram_pdn_ack_bits = GENMASK(13, 12),
  635. .clk_id = {CLK_MM},
  636. },
  637. [MT8173_POWER_DOMAIN_MM] = {
  638. .name = "mm",
  639. .sta_mask = PWR_STATUS_DISP,
  640. .ctl_offs = SPM_DIS_PWR_CON,
  641. .sram_pdn_bits = GENMASK(11, 8),
  642. .sram_pdn_ack_bits = GENMASK(12, 12),
  643. .clk_id = {CLK_MM},
  644. .bus_prot_mask = MT8173_TOP_AXI_PROT_EN_MM_M0 |
  645. MT8173_TOP_AXI_PROT_EN_MM_M1,
  646. },
  647. [MT8173_POWER_DOMAIN_VENC_LT] = {
  648. .name = "venc_lt",
  649. .sta_mask = PWR_STATUS_VENC_LT,
  650. .ctl_offs = SPM_VEN2_PWR_CON,
  651. .sram_pdn_bits = GENMASK(11, 8),
  652. .sram_pdn_ack_bits = GENMASK(15, 12),
  653. .clk_id = {CLK_MM, CLK_VENC_LT},
  654. },
  655. [MT8173_POWER_DOMAIN_AUDIO] = {
  656. .name = "audio",
  657. .sta_mask = PWR_STATUS_AUDIO,
  658. .ctl_offs = SPM_AUDIO_PWR_CON,
  659. .sram_pdn_bits = GENMASK(11, 8),
  660. .sram_pdn_ack_bits = GENMASK(15, 12),
  661. .clk_id = {CLK_NONE},
  662. },
  663. [MT8173_POWER_DOMAIN_USB] = {
  664. .name = "usb",
  665. .sta_mask = PWR_STATUS_USB,
  666. .ctl_offs = SPM_USB_PWR_CON,
  667. .sram_pdn_bits = GENMASK(11, 8),
  668. .sram_pdn_ack_bits = GENMASK(15, 12),
  669. .clk_id = {CLK_NONE},
  670. .active_wakeup = true,
  671. },
  672. [MT8173_POWER_DOMAIN_MFG_ASYNC] = {
  673. .name = "mfg_async",
  674. .sta_mask = PWR_STATUS_MFG_ASYNC,
  675. .ctl_offs = SPM_MFG_ASYNC_PWR_CON,
  676. .sram_pdn_bits = GENMASK(11, 8),
  677. .sram_pdn_ack_bits = 0,
  678. .clk_id = {CLK_MFG},
  679. },
  680. [MT8173_POWER_DOMAIN_MFG_2D] = {
  681. .name = "mfg_2d",
  682. .sta_mask = PWR_STATUS_MFG_2D,
  683. .ctl_offs = SPM_MFG_2D_PWR_CON,
  684. .sram_pdn_bits = GENMASK(11, 8),
  685. .sram_pdn_ack_bits = GENMASK(13, 12),
  686. .clk_id = {CLK_NONE},
  687. },
  688. [MT8173_POWER_DOMAIN_MFG] = {
  689. .name = "mfg",
  690. .sta_mask = PWR_STATUS_MFG,
  691. .ctl_offs = SPM_MFG_PWR_CON,
  692. .sram_pdn_bits = GENMASK(13, 8),
  693. .sram_pdn_ack_bits = GENMASK(21, 16),
  694. .clk_id = {CLK_NONE},
  695. .bus_prot_mask = MT8173_TOP_AXI_PROT_EN_MFG_S |
  696. MT8173_TOP_AXI_PROT_EN_MFG_M0 |
  697. MT8173_TOP_AXI_PROT_EN_MFG_M1 |
  698. MT8173_TOP_AXI_PROT_EN_MFG_SNOOP_OUT,
  699. },
  700. };
  701. static const struct scp_subdomain scp_subdomain_mt8173[] = {
  702. {MT8173_POWER_DOMAIN_MFG_ASYNC, MT8173_POWER_DOMAIN_MFG_2D},
  703. {MT8173_POWER_DOMAIN_MFG_2D, MT8173_POWER_DOMAIN_MFG},
  704. };
  705. static const struct scp_soc_data mt2701_data = {
  706. .domains = scp_domain_data_mt2701,
  707. .num_domains = ARRAY_SIZE(scp_domain_data_mt2701),
  708. .regs = {
  709. .pwr_sta_offs = SPM_PWR_STATUS,
  710. .pwr_sta2nd_offs = SPM_PWR_STATUS_2ND
  711. }
  712. };
  713. static const struct scp_soc_data mt6797_data = {
  714. .domains = scp_domain_data_mt6797,
  715. .num_domains = ARRAY_SIZE(scp_domain_data_mt6797),
  716. .subdomains = scp_subdomain_mt6797,
  717. .num_subdomains = ARRAY_SIZE(scp_subdomain_mt6797),
  718. .regs = {
  719. .pwr_sta_offs = SPM_PWR_STATUS_MT6797,
  720. .pwr_sta2nd_offs = SPM_PWR_STATUS_2ND_MT6797
  721. }
  722. };
  723. static const struct scp_soc_data mt7622_data = {
  724. .domains = scp_domain_data_mt7622,
  725. .num_domains = ARRAY_SIZE(scp_domain_data_mt7622),
  726. .regs = {
  727. .pwr_sta_offs = SPM_PWR_STATUS,
  728. .pwr_sta2nd_offs = SPM_PWR_STATUS_2ND
  729. }
  730. };
  731. static const struct scp_soc_data mt8173_data = {
  732. .domains = scp_domain_data_mt8173,
  733. .num_domains = ARRAY_SIZE(scp_domain_data_mt8173),
  734. .subdomains = scp_subdomain_mt8173,
  735. .num_subdomains = ARRAY_SIZE(scp_subdomain_mt8173),
  736. .regs = {
  737. .pwr_sta_offs = SPM_PWR_STATUS,
  738. .pwr_sta2nd_offs = SPM_PWR_STATUS_2ND
  739. }
  740. };
  741. /*
  742. * scpsys driver init
  743. */
  744. static const struct of_device_id of_scpsys_match_tbl[] = {
  745. {
  746. .compatible = "mediatek,mt2701-scpsys",
  747. .data = &mt2701_data,
  748. }, {
  749. .compatible = "mediatek,mt6797-scpsys",
  750. .data = &mt6797_data,
  751. }, {
  752. .compatible = "mediatek,mt7622-scpsys",
  753. .data = &mt7622_data,
  754. }, {
  755. .compatible = "mediatek,mt8173-scpsys",
  756. .data = &mt8173_data,
  757. }, {
  758. /* sentinel */
  759. }
  760. };
  761. static int scpsys_probe(struct platform_device *pdev)
  762. {
  763. const struct of_device_id *match;
  764. const struct scp_subdomain *sd;
  765. const struct scp_soc_data *soc;
  766. struct scp *scp;
  767. struct genpd_onecell_data *pd_data;
  768. int i, ret;
  769. match = of_match_device(of_scpsys_match_tbl, &pdev->dev);
  770. soc = (const struct scp_soc_data *)match->data;
  771. scp = init_scp(pdev, soc->domains, soc->num_domains, &soc->regs);
  772. if (IS_ERR(scp))
  773. return PTR_ERR(scp);
  774. mtk_register_power_domains(pdev, scp, soc->num_domains);
  775. pd_data = &scp->pd_data;
  776. for (i = 0, sd = soc->subdomains ; i < soc->num_subdomains ; i++) {
  777. ret = pm_genpd_add_subdomain(pd_data->domains[sd->origin],
  778. pd_data->domains[sd->subdomain]);
  779. if (ret && IS_ENABLED(CONFIG_PM))
  780. dev_err(&pdev->dev, "Failed to add subdomain: %d\n",
  781. ret);
  782. }
  783. return 0;
  784. }
  785. static struct platform_driver scpsys_drv = {
  786. .probe = scpsys_probe,
  787. .driver = {
  788. .name = "mtk-scpsys",
  789. .suppress_bind_attrs = true,
  790. .owner = THIS_MODULE,
  791. .of_match_table = of_match_ptr(of_scpsys_match_tbl),
  792. },
  793. };
  794. builtin_platform_driver(scpsys_drv);