qman_ccsr.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815
  1. /* Copyright 2008 - 2016 Freescale Semiconductor, Inc.
  2. *
  3. * Redistribution and use in source and binary forms, with or without
  4. * modification, are permitted provided that the following conditions are met:
  5. * * Redistributions of source code must retain the above copyright
  6. * notice, this list of conditions and the following disclaimer.
  7. * * Redistributions in binary form must reproduce the above copyright
  8. * notice, this list of conditions and the following disclaimer in the
  9. * documentation and/or other materials provided with the distribution.
  10. * * Neither the name of Freescale Semiconductor nor the
  11. * names of its contributors may be used to endorse or promote products
  12. * derived from this software without specific prior written permission.
  13. *
  14. * ALTERNATIVELY, this software may be distributed under the terms of the
  15. * GNU General Public License ("GPL") as published by the Free Software
  16. * Foundation, either version 2 of that License or (at your option) any
  17. * later version.
  18. *
  19. * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
  20. * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  21. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  22. * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
  23. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  24. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  25. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  26. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  27. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  28. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  29. */
  30. #include "qman_priv.h"
  31. u16 qman_ip_rev;
  32. EXPORT_SYMBOL(qman_ip_rev);
  33. u16 qm_channel_pool1 = QMAN_CHANNEL_POOL1;
  34. EXPORT_SYMBOL(qm_channel_pool1);
  35. u16 qm_channel_caam = QMAN_CHANNEL_CAAM;
  36. EXPORT_SYMBOL(qm_channel_caam);
  37. /* Register offsets */
  38. #define REG_QCSP_LIO_CFG(n) (0x0000 + ((n) * 0x10))
  39. #define REG_QCSP_IO_CFG(n) (0x0004 + ((n) * 0x10))
  40. #define REG_QCSP_DD_CFG(n) (0x000c + ((n) * 0x10))
  41. #define REG_DD_CFG 0x0200
  42. #define REG_DCP_CFG(n) (0x0300 + ((n) * 0x10))
  43. #define REG_DCP_DD_CFG(n) (0x0304 + ((n) * 0x10))
  44. #define REG_DCP_DLM_AVG(n) (0x030c + ((n) * 0x10))
  45. #define REG_PFDR_FPC 0x0400
  46. #define REG_PFDR_FP_HEAD 0x0404
  47. #define REG_PFDR_FP_TAIL 0x0408
  48. #define REG_PFDR_FP_LWIT 0x0410
  49. #define REG_PFDR_CFG 0x0414
  50. #define REG_SFDR_CFG 0x0500
  51. #define REG_SFDR_IN_USE 0x0504
  52. #define REG_WQ_CS_CFG(n) (0x0600 + ((n) * 0x04))
  53. #define REG_WQ_DEF_ENC_WQID 0x0630
  54. #define REG_WQ_SC_DD_CFG(n) (0x640 + ((n) * 0x04))
  55. #define REG_WQ_PC_DD_CFG(n) (0x680 + ((n) * 0x04))
  56. #define REG_WQ_DC0_DD_CFG(n) (0x6c0 + ((n) * 0x04))
  57. #define REG_WQ_DC1_DD_CFG(n) (0x700 + ((n) * 0x04))
  58. #define REG_WQ_DCn_DD_CFG(n) (0x6c0 + ((n) * 0x40)) /* n=2,3 */
  59. #define REG_CM_CFG 0x0800
  60. #define REG_ECSR 0x0a00
  61. #define REG_ECIR 0x0a04
  62. #define REG_EADR 0x0a08
  63. #define REG_ECIR2 0x0a0c
  64. #define REG_EDATA(n) (0x0a10 + ((n) * 0x04))
  65. #define REG_SBEC(n) (0x0a80 + ((n) * 0x04))
  66. #define REG_MCR 0x0b00
  67. #define REG_MCP(n) (0x0b04 + ((n) * 0x04))
  68. #define REG_MISC_CFG 0x0be0
  69. #define REG_HID_CFG 0x0bf0
  70. #define REG_IDLE_STAT 0x0bf4
  71. #define REG_IP_REV_1 0x0bf8
  72. #define REG_IP_REV_2 0x0bfc
  73. #define REG_FQD_BARE 0x0c00
  74. #define REG_PFDR_BARE 0x0c20
  75. #define REG_offset_BAR 0x0004 /* relative to REG_[FQD|PFDR]_BARE */
  76. #define REG_offset_AR 0x0010 /* relative to REG_[FQD|PFDR]_BARE */
  77. #define REG_QCSP_BARE 0x0c80
  78. #define REG_QCSP_BAR 0x0c84
  79. #define REG_CI_SCHED_CFG 0x0d00
  80. #define REG_SRCIDR 0x0d04
  81. #define REG_LIODNR 0x0d08
  82. #define REG_CI_RLM_AVG 0x0d14
  83. #define REG_ERR_ISR 0x0e00
  84. #define REG_ERR_IER 0x0e04
  85. #define REG_REV3_QCSP_LIO_CFG(n) (0x1000 + ((n) * 0x10))
  86. #define REG_REV3_QCSP_IO_CFG(n) (0x1004 + ((n) * 0x10))
  87. #define REG_REV3_QCSP_DD_CFG(n) (0x100c + ((n) * 0x10))
  88. /* Assists for QMAN_MCR */
  89. #define MCR_INIT_PFDR 0x01000000
  90. #define MCR_get_rslt(v) (u8)((v) >> 24)
  91. #define MCR_rslt_idle(r) (!(r) || ((r) >= 0xf0))
  92. #define MCR_rslt_ok(r) ((r) == 0xf0)
  93. #define MCR_rslt_eaccess(r) ((r) == 0xf8)
  94. #define MCR_rslt_inval(r) ((r) == 0xff)
  95. /*
  96. * Corenet initiator settings. Stash request queues are 4-deep to match cores
  97. * ability to snarf. Stash priority is 3, other priorities are 2.
  98. */
  99. #define QM_CI_SCHED_CFG_SRCCIV 4
  100. #define QM_CI_SCHED_CFG_SRQ_W 3
  101. #define QM_CI_SCHED_CFG_RW_W 2
  102. #define QM_CI_SCHED_CFG_BMAN_W 2
  103. /* write SRCCIV enable */
  104. #define QM_CI_SCHED_CFG_SRCCIV_EN BIT(31)
  105. /* Follows WQ_CS_CFG0-5 */
  106. enum qm_wq_class {
  107. qm_wq_portal = 0,
  108. qm_wq_pool = 1,
  109. qm_wq_fman0 = 2,
  110. qm_wq_fman1 = 3,
  111. qm_wq_caam = 4,
  112. qm_wq_pme = 5,
  113. qm_wq_first = qm_wq_portal,
  114. qm_wq_last = qm_wq_pme
  115. };
  116. /* Follows FQD_[BARE|BAR|AR] and PFDR_[BARE|BAR|AR] */
  117. enum qm_memory {
  118. qm_memory_fqd,
  119. qm_memory_pfdr
  120. };
  121. /* Used by all error interrupt registers except 'inhibit' */
  122. #define QM_EIRQ_CIDE 0x20000000 /* Corenet Initiator Data Error */
  123. #define QM_EIRQ_CTDE 0x10000000 /* Corenet Target Data Error */
  124. #define QM_EIRQ_CITT 0x08000000 /* Corenet Invalid Target Transaction */
  125. #define QM_EIRQ_PLWI 0x04000000 /* PFDR Low Watermark */
  126. #define QM_EIRQ_MBEI 0x02000000 /* Multi-bit ECC Error */
  127. #define QM_EIRQ_SBEI 0x01000000 /* Single-bit ECC Error */
  128. #define QM_EIRQ_PEBI 0x00800000 /* PFDR Enqueues Blocked Interrupt */
  129. #define QM_EIRQ_IFSI 0x00020000 /* Invalid FQ Flow Control State */
  130. #define QM_EIRQ_ICVI 0x00010000 /* Invalid Command Verb */
  131. #define QM_EIRQ_IDDI 0x00000800 /* Invalid Dequeue (Direct-connect) */
  132. #define QM_EIRQ_IDFI 0x00000400 /* Invalid Dequeue FQ */
  133. #define QM_EIRQ_IDSI 0x00000200 /* Invalid Dequeue Source */
  134. #define QM_EIRQ_IDQI 0x00000100 /* Invalid Dequeue Queue */
  135. #define QM_EIRQ_IECE 0x00000010 /* Invalid Enqueue Configuration */
  136. #define QM_EIRQ_IEOI 0x00000008 /* Invalid Enqueue Overflow */
  137. #define QM_EIRQ_IESI 0x00000004 /* Invalid Enqueue State */
  138. #define QM_EIRQ_IECI 0x00000002 /* Invalid Enqueue Channel */
  139. #define QM_EIRQ_IEQI 0x00000001 /* Invalid Enqueue Queue */
  140. /* QMAN_ECIR valid error bit */
  141. #define PORTAL_ECSR_ERR (QM_EIRQ_IEQI | QM_EIRQ_IESI | QM_EIRQ_IEOI | \
  142. QM_EIRQ_IDQI | QM_EIRQ_IDSI | QM_EIRQ_IDFI | \
  143. QM_EIRQ_IDDI | QM_EIRQ_ICVI | QM_EIRQ_IFSI)
  144. #define FQID_ECSR_ERR (QM_EIRQ_IEQI | QM_EIRQ_IECI | QM_EIRQ_IESI | \
  145. QM_EIRQ_IEOI | QM_EIRQ_IDQI | QM_EIRQ_IDFI | \
  146. QM_EIRQ_IFSI)
  147. struct qm_ecir {
  148. u32 info; /* res[30-31], ptyp[29], pnum[24-28], fqid[0-23] */
  149. };
  150. static bool qm_ecir_is_dcp(const struct qm_ecir *p)
  151. {
  152. return p->info & BIT(29);
  153. }
  154. static int qm_ecir_get_pnum(const struct qm_ecir *p)
  155. {
  156. return (p->info >> 24) & 0x1f;
  157. }
  158. static int qm_ecir_get_fqid(const struct qm_ecir *p)
  159. {
  160. return p->info & (BIT(24) - 1);
  161. }
  162. struct qm_ecir2 {
  163. u32 info; /* ptyp[31], res[10-30], pnum[0-9] */
  164. };
  165. static bool qm_ecir2_is_dcp(const struct qm_ecir2 *p)
  166. {
  167. return p->info & BIT(31);
  168. }
  169. static int qm_ecir2_get_pnum(const struct qm_ecir2 *p)
  170. {
  171. return p->info & (BIT(10) - 1);
  172. }
  173. struct qm_eadr {
  174. u32 info; /* memid[24-27], eadr[0-11] */
  175. /* v3: memid[24-28], eadr[0-15] */
  176. };
  177. static int qm_eadr_get_memid(const struct qm_eadr *p)
  178. {
  179. return (p->info >> 24) & 0xf;
  180. }
  181. static int qm_eadr_get_eadr(const struct qm_eadr *p)
  182. {
  183. return p->info & (BIT(12) - 1);
  184. }
  185. static int qm_eadr_v3_get_memid(const struct qm_eadr *p)
  186. {
  187. return (p->info >> 24) & 0x1f;
  188. }
  189. static int qm_eadr_v3_get_eadr(const struct qm_eadr *p)
  190. {
  191. return p->info & (BIT(16) - 1);
  192. }
  193. struct qman_hwerr_txt {
  194. u32 mask;
  195. const char *txt;
  196. };
  197. static const struct qman_hwerr_txt qman_hwerr_txts[] = {
  198. { QM_EIRQ_CIDE, "Corenet Initiator Data Error" },
  199. { QM_EIRQ_CTDE, "Corenet Target Data Error" },
  200. { QM_EIRQ_CITT, "Corenet Invalid Target Transaction" },
  201. { QM_EIRQ_PLWI, "PFDR Low Watermark" },
  202. { QM_EIRQ_MBEI, "Multi-bit ECC Error" },
  203. { QM_EIRQ_SBEI, "Single-bit ECC Error" },
  204. { QM_EIRQ_PEBI, "PFDR Enqueues Blocked Interrupt" },
  205. { QM_EIRQ_ICVI, "Invalid Command Verb" },
  206. { QM_EIRQ_IFSI, "Invalid Flow Control State" },
  207. { QM_EIRQ_IDDI, "Invalid Dequeue (Direct-connect)" },
  208. { QM_EIRQ_IDFI, "Invalid Dequeue FQ" },
  209. { QM_EIRQ_IDSI, "Invalid Dequeue Source" },
  210. { QM_EIRQ_IDQI, "Invalid Dequeue Queue" },
  211. { QM_EIRQ_IECE, "Invalid Enqueue Configuration" },
  212. { QM_EIRQ_IEOI, "Invalid Enqueue Overflow" },
  213. { QM_EIRQ_IESI, "Invalid Enqueue State" },
  214. { QM_EIRQ_IECI, "Invalid Enqueue Channel" },
  215. { QM_EIRQ_IEQI, "Invalid Enqueue Queue" },
  216. };
  217. struct qman_error_info_mdata {
  218. u16 addr_mask;
  219. u16 bits;
  220. const char *txt;
  221. };
  222. static const struct qman_error_info_mdata error_mdata[] = {
  223. { 0x01FF, 24, "FQD cache tag memory 0" },
  224. { 0x01FF, 24, "FQD cache tag memory 1" },
  225. { 0x01FF, 24, "FQD cache tag memory 2" },
  226. { 0x01FF, 24, "FQD cache tag memory 3" },
  227. { 0x0FFF, 512, "FQD cache memory" },
  228. { 0x07FF, 128, "SFDR memory" },
  229. { 0x01FF, 72, "WQ context memory" },
  230. { 0x00FF, 240, "CGR memory" },
  231. { 0x00FF, 302, "Internal Order Restoration List memory" },
  232. { 0x01FF, 256, "SW portal ring memory" },
  233. };
  234. #define QMAN_ERRS_TO_DISABLE (QM_EIRQ_PLWI | QM_EIRQ_PEBI)
  235. /*
  236. * TODO: unimplemented registers
  237. *
  238. * Keeping a list here of QMan registers I have not yet covered;
  239. * QCSP_DD_IHRSR, QCSP_DD_IHRFR, QCSP_DD_HASR,
  240. * DCP_DD_IHRSR, DCP_DD_IHRFR, DCP_DD_HASR, CM_CFG,
  241. * QMAN_EECC, QMAN_SBET, QMAN_EINJ, QMAN_SBEC0-12
  242. */
  243. /* Pointer to the start of the QMan's CCSR space */
  244. static u32 __iomem *qm_ccsr_start;
  245. /* A SDQCR mask comprising all the available/visible pool channels */
  246. static u32 qm_pools_sdqcr;
  247. static inline u32 qm_ccsr_in(u32 offset)
  248. {
  249. return ioread32be(qm_ccsr_start + offset/4);
  250. }
  251. static inline void qm_ccsr_out(u32 offset, u32 val)
  252. {
  253. iowrite32be(val, qm_ccsr_start + offset/4);
  254. }
  255. u32 qm_get_pools_sdqcr(void)
  256. {
  257. return qm_pools_sdqcr;
  258. }
  259. enum qm_dc_portal {
  260. qm_dc_portal_fman0 = 0,
  261. qm_dc_portal_fman1 = 1
  262. };
  263. static void qm_set_dc(enum qm_dc_portal portal, int ed, u8 sernd)
  264. {
  265. DPAA_ASSERT(!ed || portal == qm_dc_portal_fman0 ||
  266. portal == qm_dc_portal_fman1);
  267. if ((qman_ip_rev & 0xFF00) >= QMAN_REV30)
  268. qm_ccsr_out(REG_DCP_CFG(portal),
  269. (ed ? 0x1000 : 0) | (sernd & 0x3ff));
  270. else
  271. qm_ccsr_out(REG_DCP_CFG(portal),
  272. (ed ? 0x100 : 0) | (sernd & 0x1f));
  273. }
  274. static void qm_set_wq_scheduling(enum qm_wq_class wq_class,
  275. u8 cs_elev, u8 csw2, u8 csw3, u8 csw4,
  276. u8 csw5, u8 csw6, u8 csw7)
  277. {
  278. qm_ccsr_out(REG_WQ_CS_CFG(wq_class), ((cs_elev & 0xff) << 24) |
  279. ((csw2 & 0x7) << 20) | ((csw3 & 0x7) << 16) |
  280. ((csw4 & 0x7) << 12) | ((csw5 & 0x7) << 8) |
  281. ((csw6 & 0x7) << 4) | (csw7 & 0x7));
  282. }
  283. static void qm_set_hid(void)
  284. {
  285. qm_ccsr_out(REG_HID_CFG, 0);
  286. }
  287. static void qm_set_corenet_initiator(void)
  288. {
  289. qm_ccsr_out(REG_CI_SCHED_CFG, QM_CI_SCHED_CFG_SRCCIV_EN |
  290. (QM_CI_SCHED_CFG_SRCCIV << 24) |
  291. (QM_CI_SCHED_CFG_SRQ_W << 8) |
  292. (QM_CI_SCHED_CFG_RW_W << 4) |
  293. QM_CI_SCHED_CFG_BMAN_W);
  294. }
  295. static void qm_get_version(u16 *id, u8 *major, u8 *minor)
  296. {
  297. u32 v = qm_ccsr_in(REG_IP_REV_1);
  298. *id = (v >> 16);
  299. *major = (v >> 8) & 0xff;
  300. *minor = v & 0xff;
  301. }
  302. #define PFDR_AR_EN BIT(31)
  303. static void qm_set_memory(enum qm_memory memory, u64 ba, u32 size)
  304. {
  305. u32 offset = (memory == qm_memory_fqd) ? REG_FQD_BARE : REG_PFDR_BARE;
  306. u32 exp = ilog2(size);
  307. /* choke if size isn't within range */
  308. DPAA_ASSERT((size >= 4096) && (size <= 1024*1024*1024) &&
  309. is_power_of_2(size));
  310. /* choke if 'ba' has lower-alignment than 'size' */
  311. DPAA_ASSERT(!(ba & (size - 1)));
  312. qm_ccsr_out(offset, upper_32_bits(ba));
  313. qm_ccsr_out(offset + REG_offset_BAR, lower_32_bits(ba));
  314. qm_ccsr_out(offset + REG_offset_AR, PFDR_AR_EN | (exp - 1));
  315. }
  316. static void qm_set_pfdr_threshold(u32 th, u8 k)
  317. {
  318. qm_ccsr_out(REG_PFDR_FP_LWIT, th & 0xffffff);
  319. qm_ccsr_out(REG_PFDR_CFG, k);
  320. }
  321. static void qm_set_sfdr_threshold(u16 th)
  322. {
  323. qm_ccsr_out(REG_SFDR_CFG, th & 0x3ff);
  324. }
  325. static int qm_init_pfdr(struct device *dev, u32 pfdr_start, u32 num)
  326. {
  327. u8 rslt = MCR_get_rslt(qm_ccsr_in(REG_MCR));
  328. DPAA_ASSERT(pfdr_start && !(pfdr_start & 7) && !(num & 7) && num);
  329. /* Make sure the command interface is 'idle' */
  330. if (!MCR_rslt_idle(rslt)) {
  331. dev_crit(dev, "QMAN_MCR isn't idle");
  332. WARN_ON(1);
  333. }
  334. /* Write the MCR command params then the verb */
  335. qm_ccsr_out(REG_MCP(0), pfdr_start);
  336. /*
  337. * TODO: remove this - it's a workaround for a model bug that is
  338. * corrected in more recent versions. We use the workaround until
  339. * everyone has upgraded.
  340. */
  341. qm_ccsr_out(REG_MCP(1), pfdr_start + num - 16);
  342. dma_wmb();
  343. qm_ccsr_out(REG_MCR, MCR_INIT_PFDR);
  344. /* Poll for the result */
  345. do {
  346. rslt = MCR_get_rslt(qm_ccsr_in(REG_MCR));
  347. } while (!MCR_rslt_idle(rslt));
  348. if (MCR_rslt_ok(rslt))
  349. return 0;
  350. if (MCR_rslt_eaccess(rslt))
  351. return -EACCES;
  352. if (MCR_rslt_inval(rslt))
  353. return -EINVAL;
  354. dev_crit(dev, "Unexpected result from MCR_INIT_PFDR: %02x\n", rslt);
  355. return -ENODEV;
  356. }
  357. /*
  358. * Ideally we would use the DMA API to turn rmem->base into a DMA address
  359. * (especially if iommu translations ever get involved). Unfortunately, the
  360. * DMA API currently does not allow mapping anything that is not backed with
  361. * a struct page.
  362. */
  363. static dma_addr_t fqd_a, pfdr_a;
  364. static size_t fqd_sz, pfdr_sz;
  365. static int qman_fqd(struct reserved_mem *rmem)
  366. {
  367. fqd_a = rmem->base;
  368. fqd_sz = rmem->size;
  369. WARN_ON(!(fqd_a && fqd_sz));
  370. return 0;
  371. }
  372. RESERVEDMEM_OF_DECLARE(qman_fqd, "fsl,qman-fqd", qman_fqd);
  373. static int qman_pfdr(struct reserved_mem *rmem)
  374. {
  375. pfdr_a = rmem->base;
  376. pfdr_sz = rmem->size;
  377. WARN_ON(!(pfdr_a && pfdr_sz));
  378. return 0;
  379. }
  380. RESERVEDMEM_OF_DECLARE(qman_pfdr, "fsl,qman-pfdr", qman_pfdr);
  381. static unsigned int qm_get_fqid_maxcnt(void)
  382. {
  383. return fqd_sz / 64;
  384. }
  385. /*
  386. * Flush this memory range from data cache so that QMAN originated
  387. * transactions for this memory region could be marked non-coherent.
  388. */
  389. static int zero_priv_mem(struct device *dev, struct device_node *node,
  390. phys_addr_t addr, size_t sz)
  391. {
  392. /* map as cacheable, non-guarded */
  393. void __iomem *tmpp = ioremap_prot(addr, sz, 0);
  394. if (!tmpp)
  395. return -ENOMEM;
  396. memset_io(tmpp, 0, sz);
  397. flush_dcache_range((unsigned long)tmpp,
  398. (unsigned long)tmpp + sz);
  399. iounmap(tmpp);
  400. return 0;
  401. }
  402. static void log_edata_bits(struct device *dev, u32 bit_count)
  403. {
  404. u32 i, j, mask = 0xffffffff;
  405. dev_warn(dev, "ErrInt, EDATA:\n");
  406. i = bit_count / 32;
  407. if (bit_count % 32) {
  408. i++;
  409. mask = ~(mask << bit_count % 32);
  410. }
  411. j = 16 - i;
  412. dev_warn(dev, " 0x%08x\n", qm_ccsr_in(REG_EDATA(j)) & mask);
  413. j++;
  414. for (; j < 16; j++)
  415. dev_warn(dev, " 0x%08x\n", qm_ccsr_in(REG_EDATA(j)));
  416. }
  417. static void log_additional_error_info(struct device *dev, u32 isr_val,
  418. u32 ecsr_val)
  419. {
  420. struct qm_ecir ecir_val;
  421. struct qm_eadr eadr_val;
  422. int memid;
  423. ecir_val.info = qm_ccsr_in(REG_ECIR);
  424. /* Is portal info valid */
  425. if ((qman_ip_rev & 0xFF00) >= QMAN_REV30) {
  426. struct qm_ecir2 ecir2_val;
  427. ecir2_val.info = qm_ccsr_in(REG_ECIR2);
  428. if (ecsr_val & PORTAL_ECSR_ERR) {
  429. dev_warn(dev, "ErrInt: %s id %d\n",
  430. qm_ecir2_is_dcp(&ecir2_val) ? "DCP" : "SWP",
  431. qm_ecir2_get_pnum(&ecir2_val));
  432. }
  433. if (ecsr_val & (FQID_ECSR_ERR | QM_EIRQ_IECE))
  434. dev_warn(dev, "ErrInt: ecir.fqid 0x%x\n",
  435. qm_ecir_get_fqid(&ecir_val));
  436. if (ecsr_val & (QM_EIRQ_SBEI|QM_EIRQ_MBEI)) {
  437. eadr_val.info = qm_ccsr_in(REG_EADR);
  438. memid = qm_eadr_v3_get_memid(&eadr_val);
  439. dev_warn(dev, "ErrInt: EADR Memory: %s, 0x%x\n",
  440. error_mdata[memid].txt,
  441. error_mdata[memid].addr_mask
  442. & qm_eadr_v3_get_eadr(&eadr_val));
  443. log_edata_bits(dev, error_mdata[memid].bits);
  444. }
  445. } else {
  446. if (ecsr_val & PORTAL_ECSR_ERR) {
  447. dev_warn(dev, "ErrInt: %s id %d\n",
  448. qm_ecir_is_dcp(&ecir_val) ? "DCP" : "SWP",
  449. qm_ecir_get_pnum(&ecir_val));
  450. }
  451. if (ecsr_val & FQID_ECSR_ERR)
  452. dev_warn(dev, "ErrInt: ecir.fqid 0x%x\n",
  453. qm_ecir_get_fqid(&ecir_val));
  454. if (ecsr_val & (QM_EIRQ_SBEI|QM_EIRQ_MBEI)) {
  455. eadr_val.info = qm_ccsr_in(REG_EADR);
  456. memid = qm_eadr_get_memid(&eadr_val);
  457. dev_warn(dev, "ErrInt: EADR Memory: %s, 0x%x\n",
  458. error_mdata[memid].txt,
  459. error_mdata[memid].addr_mask
  460. & qm_eadr_get_eadr(&eadr_val));
  461. log_edata_bits(dev, error_mdata[memid].bits);
  462. }
  463. }
  464. }
  465. static irqreturn_t qman_isr(int irq, void *ptr)
  466. {
  467. u32 isr_val, ier_val, ecsr_val, isr_mask, i;
  468. struct device *dev = ptr;
  469. ier_val = qm_ccsr_in(REG_ERR_IER);
  470. isr_val = qm_ccsr_in(REG_ERR_ISR);
  471. ecsr_val = qm_ccsr_in(REG_ECSR);
  472. isr_mask = isr_val & ier_val;
  473. if (!isr_mask)
  474. return IRQ_NONE;
  475. for (i = 0; i < ARRAY_SIZE(qman_hwerr_txts); i++) {
  476. if (qman_hwerr_txts[i].mask & isr_mask) {
  477. dev_err_ratelimited(dev, "ErrInt: %s\n",
  478. qman_hwerr_txts[i].txt);
  479. if (qman_hwerr_txts[i].mask & ecsr_val) {
  480. log_additional_error_info(dev, isr_mask,
  481. ecsr_val);
  482. /* Re-arm error capture registers */
  483. qm_ccsr_out(REG_ECSR, ecsr_val);
  484. }
  485. if (qman_hwerr_txts[i].mask & QMAN_ERRS_TO_DISABLE) {
  486. dev_dbg(dev, "Disabling error 0x%x\n",
  487. qman_hwerr_txts[i].mask);
  488. ier_val &= ~qman_hwerr_txts[i].mask;
  489. qm_ccsr_out(REG_ERR_IER, ier_val);
  490. }
  491. }
  492. }
  493. qm_ccsr_out(REG_ERR_ISR, isr_val);
  494. return IRQ_HANDLED;
  495. }
  496. static int qman_init_ccsr(struct device *dev)
  497. {
  498. int i, err;
  499. /* FQD memory */
  500. qm_set_memory(qm_memory_fqd, fqd_a, fqd_sz);
  501. /* PFDR memory */
  502. qm_set_memory(qm_memory_pfdr, pfdr_a, pfdr_sz);
  503. err = qm_init_pfdr(dev, 8, pfdr_sz / 64 - 8);
  504. if (err)
  505. return err;
  506. /* thresholds */
  507. qm_set_pfdr_threshold(512, 64);
  508. qm_set_sfdr_threshold(128);
  509. /* clear stale PEBI bit from interrupt status register */
  510. qm_ccsr_out(REG_ERR_ISR, QM_EIRQ_PEBI);
  511. /* corenet initiator settings */
  512. qm_set_corenet_initiator();
  513. /* HID settings */
  514. qm_set_hid();
  515. /* Set scheduling weights to defaults */
  516. for (i = qm_wq_first; i <= qm_wq_last; i++)
  517. qm_set_wq_scheduling(i, 0, 0, 0, 0, 0, 0, 0);
  518. /* We are not prepared to accept ERNs for hardware enqueues */
  519. qm_set_dc(qm_dc_portal_fman0, 1, 0);
  520. qm_set_dc(qm_dc_portal_fman1, 1, 0);
  521. return 0;
  522. }
  523. #define LIO_CFG_LIODN_MASK 0x0fff0000
  524. void qman_liodn_fixup(u16 channel)
  525. {
  526. static int done;
  527. static u32 liodn_offset;
  528. u32 before, after;
  529. int idx = channel - QM_CHANNEL_SWPORTAL0;
  530. if ((qman_ip_rev & 0xFF00) >= QMAN_REV30)
  531. before = qm_ccsr_in(REG_REV3_QCSP_LIO_CFG(idx));
  532. else
  533. before = qm_ccsr_in(REG_QCSP_LIO_CFG(idx));
  534. if (!done) {
  535. liodn_offset = before & LIO_CFG_LIODN_MASK;
  536. done = 1;
  537. return;
  538. }
  539. after = (before & (~LIO_CFG_LIODN_MASK)) | liodn_offset;
  540. if ((qman_ip_rev & 0xFF00) >= QMAN_REV30)
  541. qm_ccsr_out(REG_REV3_QCSP_LIO_CFG(idx), after);
  542. else
  543. qm_ccsr_out(REG_QCSP_LIO_CFG(idx), after);
  544. }
  545. #define IO_CFG_SDEST_MASK 0x00ff0000
  546. void qman_set_sdest(u16 channel, unsigned int cpu_idx)
  547. {
  548. int idx = channel - QM_CHANNEL_SWPORTAL0;
  549. u32 before, after;
  550. if ((qman_ip_rev & 0xFF00) >= QMAN_REV30) {
  551. before = qm_ccsr_in(REG_REV3_QCSP_IO_CFG(idx));
  552. /* Each pair of vcpu share the same SRQ(SDEST) */
  553. cpu_idx /= 2;
  554. after = (before & (~IO_CFG_SDEST_MASK)) | (cpu_idx << 16);
  555. qm_ccsr_out(REG_REV3_QCSP_IO_CFG(idx), after);
  556. } else {
  557. before = qm_ccsr_in(REG_QCSP_IO_CFG(idx));
  558. after = (before & (~IO_CFG_SDEST_MASK)) | (cpu_idx << 16);
  559. qm_ccsr_out(REG_QCSP_IO_CFG(idx), after);
  560. }
  561. }
  562. static int qman_resource_init(struct device *dev)
  563. {
  564. int pool_chan_num, cgrid_num;
  565. int ret, i;
  566. switch (qman_ip_rev >> 8) {
  567. case 1:
  568. pool_chan_num = 15;
  569. cgrid_num = 256;
  570. break;
  571. case 2:
  572. pool_chan_num = 3;
  573. cgrid_num = 64;
  574. break;
  575. case 3:
  576. pool_chan_num = 15;
  577. cgrid_num = 256;
  578. break;
  579. default:
  580. return -ENODEV;
  581. }
  582. ret = gen_pool_add(qm_qpalloc, qm_channel_pool1 | DPAA_GENALLOC_OFF,
  583. pool_chan_num, -1);
  584. if (ret) {
  585. dev_err(dev, "Failed to seed pool channels (%d)\n", ret);
  586. return ret;
  587. }
  588. ret = gen_pool_add(qm_cgralloc, DPAA_GENALLOC_OFF, cgrid_num, -1);
  589. if (ret) {
  590. dev_err(dev, "Failed to seed CGRID range (%d)\n", ret);
  591. return ret;
  592. }
  593. /* parse pool channels into the SDQCR mask */
  594. for (i = 0; i < cgrid_num; i++)
  595. qm_pools_sdqcr |= QM_SDQCR_CHANNELS_POOL_CONV(i);
  596. ret = gen_pool_add(qm_fqalloc, QM_FQID_RANGE_START | DPAA_GENALLOC_OFF,
  597. qm_get_fqid_maxcnt() - QM_FQID_RANGE_START, -1);
  598. if (ret) {
  599. dev_err(dev, "Failed to seed FQID range (%d)\n", ret);
  600. return ret;
  601. }
  602. return 0;
  603. }
  604. static int fsl_qman_probe(struct platform_device *pdev)
  605. {
  606. struct device *dev = &pdev->dev;
  607. struct device_node *node = dev->of_node;
  608. struct resource *res;
  609. int ret, err_irq;
  610. u16 id;
  611. u8 major, minor;
  612. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  613. if (!res) {
  614. dev_err(dev, "Can't get %pOF property 'IORESOURCE_MEM'\n",
  615. node);
  616. return -ENXIO;
  617. }
  618. qm_ccsr_start = devm_ioremap(dev, res->start, resource_size(res));
  619. if (!qm_ccsr_start)
  620. return -ENXIO;
  621. qm_get_version(&id, &major, &minor);
  622. if (major == 1 && minor == 0) {
  623. dev_err(dev, "Rev1.0 on P4080 rev1 is not supported!\n");
  624. return -ENODEV;
  625. } else if (major == 1 && minor == 1)
  626. qman_ip_rev = QMAN_REV11;
  627. else if (major == 1 && minor == 2)
  628. qman_ip_rev = QMAN_REV12;
  629. else if (major == 2 && minor == 0)
  630. qman_ip_rev = QMAN_REV20;
  631. else if (major == 3 && minor == 0)
  632. qman_ip_rev = QMAN_REV30;
  633. else if (major == 3 && minor == 1)
  634. qman_ip_rev = QMAN_REV31;
  635. else {
  636. dev_err(dev, "Unknown QMan version\n");
  637. return -ENODEV;
  638. }
  639. if ((qman_ip_rev & 0xff00) >= QMAN_REV30) {
  640. qm_channel_pool1 = QMAN_CHANNEL_POOL1_REV3;
  641. qm_channel_caam = QMAN_CHANNEL_CAAM_REV3;
  642. }
  643. ret = zero_priv_mem(dev, node, fqd_a, fqd_sz);
  644. WARN_ON(ret);
  645. if (ret)
  646. return -ENODEV;
  647. ret = qman_init_ccsr(dev);
  648. if (ret) {
  649. dev_err(dev, "CCSR setup failed\n");
  650. return ret;
  651. }
  652. err_irq = platform_get_irq(pdev, 0);
  653. if (err_irq <= 0) {
  654. dev_info(dev, "Can't get %pOF property 'interrupts'\n",
  655. node);
  656. return -ENODEV;
  657. }
  658. ret = devm_request_irq(dev, err_irq, qman_isr, IRQF_SHARED, "qman-err",
  659. dev);
  660. if (ret) {
  661. dev_err(dev, "devm_request_irq() failed %d for '%pOF'\n",
  662. ret, node);
  663. return ret;
  664. }
  665. /*
  666. * Write-to-clear any stale bits, (eg. starvation being asserted prior
  667. * to resource allocation during driver init).
  668. */
  669. qm_ccsr_out(REG_ERR_ISR, 0xffffffff);
  670. /* Enable Error Interrupts */
  671. qm_ccsr_out(REG_ERR_IER, 0xffffffff);
  672. qm_fqalloc = devm_gen_pool_create(dev, 0, -1, "qman-fqalloc");
  673. if (IS_ERR(qm_fqalloc)) {
  674. ret = PTR_ERR(qm_fqalloc);
  675. dev_err(dev, "qman-fqalloc pool init failed (%d)\n", ret);
  676. return ret;
  677. }
  678. qm_qpalloc = devm_gen_pool_create(dev, 0, -1, "qman-qpalloc");
  679. if (IS_ERR(qm_qpalloc)) {
  680. ret = PTR_ERR(qm_qpalloc);
  681. dev_err(dev, "qman-qpalloc pool init failed (%d)\n", ret);
  682. return ret;
  683. }
  684. qm_cgralloc = devm_gen_pool_create(dev, 0, -1, "qman-cgralloc");
  685. if (IS_ERR(qm_cgralloc)) {
  686. ret = PTR_ERR(qm_cgralloc);
  687. dev_err(dev, "qman-cgralloc pool init failed (%d)\n", ret);
  688. return ret;
  689. }
  690. ret = qman_resource_init(dev);
  691. if (ret)
  692. return ret;
  693. ret = qman_alloc_fq_table(qm_get_fqid_maxcnt());
  694. if (ret)
  695. return ret;
  696. ret = qman_wq_alloc();
  697. if (ret)
  698. return ret;
  699. return 0;
  700. }
  701. static const struct of_device_id fsl_qman_ids[] = {
  702. {
  703. .compatible = "fsl,qman",
  704. },
  705. {}
  706. };
  707. static struct platform_driver fsl_qman_driver = {
  708. .driver = {
  709. .name = KBUILD_MODNAME,
  710. .of_match_table = fsl_qman_ids,
  711. .suppress_bind_attrs = true,
  712. },
  713. .probe = fsl_qman_probe,
  714. };
  715. builtin_platform_driver(fsl_qman_driver);