qcom_wcnss.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629
  1. /*
  2. * Qualcomm Wireless Connectivity Subsystem Peripheral Image Loader
  3. *
  4. * Copyright (C) 2016 Linaro Ltd
  5. * Copyright (C) 2014 Sony Mobile Communications AB
  6. * Copyright (c) 2012-2013, The Linux Foundation. All rights reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. */
  17. #include <linux/clk.h>
  18. #include <linux/delay.h>
  19. #include <linux/firmware.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/kernel.h>
  22. #include <linux/module.h>
  23. #include <linux/io.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_device.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/qcom_scm.h>
  28. #include <linux/regulator/consumer.h>
  29. #include <linux/remoteproc.h>
  30. #include <linux/soc/qcom/mdt_loader.h>
  31. #include <linux/soc/qcom/smem.h>
  32. #include <linux/soc/qcom/smem_state.h>
  33. #include <linux/rpmsg/qcom_smd.h>
  34. #include "qcom_common.h"
  35. #include "remoteproc_internal.h"
  36. #include "qcom_wcnss.h"
  37. #define WCNSS_CRASH_REASON_SMEM 422
  38. #define WCNSS_FIRMWARE_NAME "wcnss.mdt"
  39. #define WCNSS_PAS_ID 6
  40. #define WCNSS_SPARE_NVBIN_DLND BIT(25)
  41. #define WCNSS_PMU_IRIS_XO_CFG BIT(3)
  42. #define WCNSS_PMU_IRIS_XO_EN BIT(4)
  43. #define WCNSS_PMU_GC_BUS_MUX_SEL_TOP BIT(5)
  44. #define WCNSS_PMU_IRIS_XO_CFG_STS BIT(6) /* 1: in progress, 0: done */
  45. #define WCNSS_PMU_IRIS_RESET BIT(7)
  46. #define WCNSS_PMU_IRIS_RESET_STS BIT(8) /* 1: in progress, 0: done */
  47. #define WCNSS_PMU_IRIS_XO_READ BIT(9)
  48. #define WCNSS_PMU_IRIS_XO_READ_STS BIT(10)
  49. #define WCNSS_PMU_XO_MODE_MASK GENMASK(2, 1)
  50. #define WCNSS_PMU_XO_MODE_19p2 0
  51. #define WCNSS_PMU_XO_MODE_48 3
  52. struct wcnss_data {
  53. size_t pmu_offset;
  54. size_t spare_offset;
  55. const struct wcnss_vreg_info *vregs;
  56. size_t num_vregs;
  57. };
  58. struct qcom_wcnss {
  59. struct device *dev;
  60. struct rproc *rproc;
  61. void __iomem *pmu_cfg;
  62. void __iomem *spare_out;
  63. bool use_48mhz_xo;
  64. int wdog_irq;
  65. int fatal_irq;
  66. int ready_irq;
  67. int handover_irq;
  68. int stop_ack_irq;
  69. struct qcom_smem_state *state;
  70. unsigned stop_bit;
  71. struct mutex iris_lock;
  72. struct qcom_iris *iris;
  73. struct regulator_bulk_data *vregs;
  74. size_t num_vregs;
  75. struct completion start_done;
  76. struct completion stop_done;
  77. phys_addr_t mem_phys;
  78. phys_addr_t mem_reloc;
  79. void *mem_region;
  80. size_t mem_size;
  81. struct qcom_rproc_subdev smd_subdev;
  82. };
  83. static const struct wcnss_data riva_data = {
  84. .pmu_offset = 0x28,
  85. .spare_offset = 0xb4,
  86. .vregs = (struct wcnss_vreg_info[]) {
  87. { "vddmx", 1050000, 1150000, 0 },
  88. { "vddcx", 1050000, 1150000, 0 },
  89. { "vddpx", 1800000, 1800000, 0 },
  90. },
  91. .num_vregs = 3,
  92. };
  93. static const struct wcnss_data pronto_v1_data = {
  94. .pmu_offset = 0x1004,
  95. .spare_offset = 0x1088,
  96. .vregs = (struct wcnss_vreg_info[]) {
  97. { "vddmx", 950000, 1150000, 0 },
  98. { "vddcx", .super_turbo = true},
  99. { "vddpx", 1800000, 1800000, 0 },
  100. },
  101. .num_vregs = 3,
  102. };
  103. static const struct wcnss_data pronto_v2_data = {
  104. .pmu_offset = 0x1004,
  105. .spare_offset = 0x1088,
  106. .vregs = (struct wcnss_vreg_info[]) {
  107. { "vddmx", 1287500, 1287500, 0 },
  108. { "vddcx", .super_turbo = true },
  109. { "vddpx", 1800000, 1800000, 0 },
  110. },
  111. .num_vregs = 3,
  112. };
  113. void qcom_wcnss_assign_iris(struct qcom_wcnss *wcnss,
  114. struct qcom_iris *iris,
  115. bool use_48mhz_xo)
  116. {
  117. mutex_lock(&wcnss->iris_lock);
  118. wcnss->iris = iris;
  119. wcnss->use_48mhz_xo = use_48mhz_xo;
  120. mutex_unlock(&wcnss->iris_lock);
  121. }
  122. static int wcnss_load(struct rproc *rproc, const struct firmware *fw)
  123. {
  124. struct qcom_wcnss *wcnss = (struct qcom_wcnss *)rproc->priv;
  125. return qcom_mdt_load(wcnss->dev, fw, rproc->firmware, WCNSS_PAS_ID,
  126. wcnss->mem_region, wcnss->mem_phys, wcnss->mem_size);
  127. }
  128. static const struct rproc_fw_ops wcnss_fw_ops = {
  129. .find_rsc_table = qcom_mdt_find_rsc_table,
  130. .load = wcnss_load,
  131. };
  132. static void wcnss_indicate_nv_download(struct qcom_wcnss *wcnss)
  133. {
  134. u32 val;
  135. /* Indicate NV download capability */
  136. val = readl(wcnss->spare_out);
  137. val |= WCNSS_SPARE_NVBIN_DLND;
  138. writel(val, wcnss->spare_out);
  139. }
  140. static void wcnss_configure_iris(struct qcom_wcnss *wcnss)
  141. {
  142. u32 val;
  143. /* Clear PMU cfg register */
  144. writel(0, wcnss->pmu_cfg);
  145. val = WCNSS_PMU_GC_BUS_MUX_SEL_TOP | WCNSS_PMU_IRIS_XO_EN;
  146. writel(val, wcnss->pmu_cfg);
  147. /* Clear XO_MODE */
  148. val &= ~WCNSS_PMU_XO_MODE_MASK;
  149. if (wcnss->use_48mhz_xo)
  150. val |= WCNSS_PMU_XO_MODE_48 << 1;
  151. else
  152. val |= WCNSS_PMU_XO_MODE_19p2 << 1;
  153. writel(val, wcnss->pmu_cfg);
  154. /* Reset IRIS */
  155. val |= WCNSS_PMU_IRIS_RESET;
  156. writel(val, wcnss->pmu_cfg);
  157. /* Wait for PMU.iris_reg_reset_sts */
  158. while (readl(wcnss->pmu_cfg) & WCNSS_PMU_IRIS_RESET_STS)
  159. cpu_relax();
  160. /* Clear IRIS reset */
  161. val &= ~WCNSS_PMU_IRIS_RESET;
  162. writel(val, wcnss->pmu_cfg);
  163. /* Start IRIS XO configuration */
  164. val |= WCNSS_PMU_IRIS_XO_CFG;
  165. writel(val, wcnss->pmu_cfg);
  166. /* Wait for XO configuration to finish */
  167. while (readl(wcnss->pmu_cfg) & WCNSS_PMU_IRIS_XO_CFG_STS)
  168. cpu_relax();
  169. /* Stop IRIS XO configuration */
  170. val &= ~WCNSS_PMU_GC_BUS_MUX_SEL_TOP;
  171. val &= ~WCNSS_PMU_IRIS_XO_CFG;
  172. writel(val, wcnss->pmu_cfg);
  173. /* Add some delay for XO to settle */
  174. msleep(20);
  175. }
  176. static int wcnss_start(struct rproc *rproc)
  177. {
  178. struct qcom_wcnss *wcnss = (struct qcom_wcnss *)rproc->priv;
  179. int ret;
  180. mutex_lock(&wcnss->iris_lock);
  181. if (!wcnss->iris) {
  182. dev_err(wcnss->dev, "no iris registered\n");
  183. ret = -EINVAL;
  184. goto release_iris_lock;
  185. }
  186. ret = regulator_bulk_enable(wcnss->num_vregs, wcnss->vregs);
  187. if (ret)
  188. goto release_iris_lock;
  189. ret = qcom_iris_enable(wcnss->iris);
  190. if (ret)
  191. goto disable_regulators;
  192. wcnss_indicate_nv_download(wcnss);
  193. wcnss_configure_iris(wcnss);
  194. ret = qcom_scm_pas_auth_and_reset(WCNSS_PAS_ID);
  195. if (ret) {
  196. dev_err(wcnss->dev,
  197. "failed to authenticate image and release reset\n");
  198. goto disable_iris;
  199. }
  200. ret = wait_for_completion_timeout(&wcnss->start_done,
  201. msecs_to_jiffies(5000));
  202. if (wcnss->ready_irq > 0 && ret == 0) {
  203. /* We have a ready_irq, but it didn't fire in time. */
  204. dev_err(wcnss->dev, "start timed out\n");
  205. qcom_scm_pas_shutdown(WCNSS_PAS_ID);
  206. ret = -ETIMEDOUT;
  207. goto disable_iris;
  208. }
  209. ret = 0;
  210. disable_iris:
  211. qcom_iris_disable(wcnss->iris);
  212. disable_regulators:
  213. regulator_bulk_disable(wcnss->num_vregs, wcnss->vregs);
  214. release_iris_lock:
  215. mutex_unlock(&wcnss->iris_lock);
  216. return ret;
  217. }
  218. static int wcnss_stop(struct rproc *rproc)
  219. {
  220. struct qcom_wcnss *wcnss = (struct qcom_wcnss *)rproc->priv;
  221. int ret;
  222. if (wcnss->state) {
  223. qcom_smem_state_update_bits(wcnss->state,
  224. BIT(wcnss->stop_bit),
  225. BIT(wcnss->stop_bit));
  226. ret = wait_for_completion_timeout(&wcnss->stop_done,
  227. msecs_to_jiffies(5000));
  228. if (ret == 0)
  229. dev_err(wcnss->dev, "timed out on wait\n");
  230. qcom_smem_state_update_bits(wcnss->state,
  231. BIT(wcnss->stop_bit),
  232. 0);
  233. }
  234. ret = qcom_scm_pas_shutdown(WCNSS_PAS_ID);
  235. if (ret)
  236. dev_err(wcnss->dev, "failed to shutdown: %d\n", ret);
  237. return ret;
  238. }
  239. static void *wcnss_da_to_va(struct rproc *rproc, u64 da, int len)
  240. {
  241. struct qcom_wcnss *wcnss = (struct qcom_wcnss *)rproc->priv;
  242. int offset;
  243. offset = da - wcnss->mem_reloc;
  244. if (offset < 0 || offset + len > wcnss->mem_size)
  245. return NULL;
  246. return wcnss->mem_region + offset;
  247. }
  248. static const struct rproc_ops wcnss_ops = {
  249. .start = wcnss_start,
  250. .stop = wcnss_stop,
  251. .da_to_va = wcnss_da_to_va,
  252. };
  253. static irqreturn_t wcnss_wdog_interrupt(int irq, void *dev)
  254. {
  255. struct qcom_wcnss *wcnss = dev;
  256. rproc_report_crash(wcnss->rproc, RPROC_WATCHDOG);
  257. return IRQ_HANDLED;
  258. }
  259. static irqreturn_t wcnss_fatal_interrupt(int irq, void *dev)
  260. {
  261. struct qcom_wcnss *wcnss = dev;
  262. size_t len;
  263. char *msg;
  264. msg = qcom_smem_get(QCOM_SMEM_HOST_ANY, WCNSS_CRASH_REASON_SMEM, &len);
  265. if (!IS_ERR(msg) && len > 0 && msg[0])
  266. dev_err(wcnss->dev, "fatal error received: %s\n", msg);
  267. rproc_report_crash(wcnss->rproc, RPROC_FATAL_ERROR);
  268. if (!IS_ERR(msg))
  269. msg[0] = '\0';
  270. return IRQ_HANDLED;
  271. }
  272. static irqreturn_t wcnss_ready_interrupt(int irq, void *dev)
  273. {
  274. struct qcom_wcnss *wcnss = dev;
  275. complete(&wcnss->start_done);
  276. return IRQ_HANDLED;
  277. }
  278. static irqreturn_t wcnss_handover_interrupt(int irq, void *dev)
  279. {
  280. /*
  281. * XXX: At this point we're supposed to release the resources that we
  282. * have been holding on behalf of the WCNSS. Unfortunately this
  283. * interrupt comes way before the other side seems to be done.
  284. *
  285. * So we're currently relying on the ready interrupt firing later then
  286. * this and we just disable the resources at the end of wcnss_start().
  287. */
  288. return IRQ_HANDLED;
  289. }
  290. static irqreturn_t wcnss_stop_ack_interrupt(int irq, void *dev)
  291. {
  292. struct qcom_wcnss *wcnss = dev;
  293. complete(&wcnss->stop_done);
  294. return IRQ_HANDLED;
  295. }
  296. static int wcnss_init_regulators(struct qcom_wcnss *wcnss,
  297. const struct wcnss_vreg_info *info,
  298. int num_vregs)
  299. {
  300. struct regulator_bulk_data *bulk;
  301. int ret;
  302. int i;
  303. bulk = devm_kcalloc(wcnss->dev,
  304. num_vregs, sizeof(struct regulator_bulk_data),
  305. GFP_KERNEL);
  306. if (!bulk)
  307. return -ENOMEM;
  308. for (i = 0; i < num_vregs; i++)
  309. bulk[i].supply = info[i].name;
  310. ret = devm_regulator_bulk_get(wcnss->dev, num_vregs, bulk);
  311. if (ret)
  312. return ret;
  313. for (i = 0; i < num_vregs; i++) {
  314. if (info[i].max_voltage)
  315. regulator_set_voltage(bulk[i].consumer,
  316. info[i].min_voltage,
  317. info[i].max_voltage);
  318. if (info[i].load_uA)
  319. regulator_set_load(bulk[i].consumer, info[i].load_uA);
  320. }
  321. wcnss->vregs = bulk;
  322. wcnss->num_vregs = num_vregs;
  323. return 0;
  324. }
  325. static int wcnss_request_irq(struct qcom_wcnss *wcnss,
  326. struct platform_device *pdev,
  327. const char *name,
  328. bool optional,
  329. irq_handler_t thread_fn)
  330. {
  331. int ret;
  332. ret = platform_get_irq_byname(pdev, name);
  333. if (ret < 0 && optional) {
  334. dev_dbg(&pdev->dev, "no %s IRQ defined, ignoring\n", name);
  335. return 0;
  336. } else if (ret < 0) {
  337. dev_err(&pdev->dev, "no %s IRQ defined\n", name);
  338. return ret;
  339. }
  340. ret = devm_request_threaded_irq(&pdev->dev, ret,
  341. NULL, thread_fn,
  342. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  343. "wcnss", wcnss);
  344. if (ret)
  345. dev_err(&pdev->dev, "request %s IRQ failed\n", name);
  346. return ret;
  347. }
  348. static int wcnss_alloc_memory_region(struct qcom_wcnss *wcnss)
  349. {
  350. struct device_node *node;
  351. struct resource r;
  352. int ret;
  353. node = of_parse_phandle(wcnss->dev->of_node, "memory-region", 0);
  354. if (!node) {
  355. dev_err(wcnss->dev, "no memory-region specified\n");
  356. return -EINVAL;
  357. }
  358. ret = of_address_to_resource(node, 0, &r);
  359. if (ret)
  360. return ret;
  361. wcnss->mem_phys = wcnss->mem_reloc = r.start;
  362. wcnss->mem_size = resource_size(&r);
  363. wcnss->mem_region = devm_ioremap_wc(wcnss->dev, wcnss->mem_phys, wcnss->mem_size);
  364. if (!wcnss->mem_region) {
  365. dev_err(wcnss->dev, "unable to map memory region: %pa+%zx\n",
  366. &r.start, wcnss->mem_size);
  367. return -EBUSY;
  368. }
  369. return 0;
  370. }
  371. static int wcnss_probe(struct platform_device *pdev)
  372. {
  373. const struct wcnss_data *data;
  374. struct qcom_wcnss *wcnss;
  375. struct resource *res;
  376. struct rproc *rproc;
  377. void __iomem *mmio;
  378. int ret;
  379. data = of_device_get_match_data(&pdev->dev);
  380. if (!qcom_scm_is_available())
  381. return -EPROBE_DEFER;
  382. if (!qcom_scm_pas_supported(WCNSS_PAS_ID)) {
  383. dev_err(&pdev->dev, "PAS is not available for WCNSS\n");
  384. return -ENXIO;
  385. }
  386. rproc = rproc_alloc(&pdev->dev, pdev->name, &wcnss_ops,
  387. WCNSS_FIRMWARE_NAME, sizeof(*wcnss));
  388. if (!rproc) {
  389. dev_err(&pdev->dev, "unable to allocate remoteproc\n");
  390. return -ENOMEM;
  391. }
  392. rproc->fw_ops = &wcnss_fw_ops;
  393. wcnss = (struct qcom_wcnss *)rproc->priv;
  394. wcnss->dev = &pdev->dev;
  395. wcnss->rproc = rproc;
  396. platform_set_drvdata(pdev, wcnss);
  397. init_completion(&wcnss->start_done);
  398. init_completion(&wcnss->stop_done);
  399. mutex_init(&wcnss->iris_lock);
  400. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "pmu");
  401. mmio = devm_ioremap_resource(&pdev->dev, res);
  402. if (IS_ERR(mmio)) {
  403. ret = PTR_ERR(mmio);
  404. goto free_rproc;
  405. };
  406. ret = wcnss_alloc_memory_region(wcnss);
  407. if (ret)
  408. goto free_rproc;
  409. wcnss->pmu_cfg = mmio + data->pmu_offset;
  410. wcnss->spare_out = mmio + data->spare_offset;
  411. ret = wcnss_init_regulators(wcnss, data->vregs, data->num_vregs);
  412. if (ret)
  413. goto free_rproc;
  414. ret = wcnss_request_irq(wcnss, pdev, "wdog", false, wcnss_wdog_interrupt);
  415. if (ret < 0)
  416. goto free_rproc;
  417. wcnss->wdog_irq = ret;
  418. ret = wcnss_request_irq(wcnss, pdev, "fatal", false, wcnss_fatal_interrupt);
  419. if (ret < 0)
  420. goto free_rproc;
  421. wcnss->fatal_irq = ret;
  422. ret = wcnss_request_irq(wcnss, pdev, "ready", true, wcnss_ready_interrupt);
  423. if (ret < 0)
  424. goto free_rproc;
  425. wcnss->ready_irq = ret;
  426. ret = wcnss_request_irq(wcnss, pdev, "handover", true, wcnss_handover_interrupt);
  427. if (ret < 0)
  428. goto free_rproc;
  429. wcnss->handover_irq = ret;
  430. ret = wcnss_request_irq(wcnss, pdev, "stop-ack", true, wcnss_stop_ack_interrupt);
  431. if (ret < 0)
  432. goto free_rproc;
  433. wcnss->stop_ack_irq = ret;
  434. if (wcnss->stop_ack_irq) {
  435. wcnss->state = qcom_smem_state_get(&pdev->dev, "stop",
  436. &wcnss->stop_bit);
  437. if (IS_ERR(wcnss->state)) {
  438. ret = PTR_ERR(wcnss->state);
  439. goto free_rproc;
  440. }
  441. }
  442. qcom_add_smd_subdev(rproc, &wcnss->smd_subdev);
  443. ret = rproc_add(rproc);
  444. if (ret)
  445. goto free_rproc;
  446. return of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  447. free_rproc:
  448. rproc_free(rproc);
  449. return ret;
  450. }
  451. static int wcnss_remove(struct platform_device *pdev)
  452. {
  453. struct qcom_wcnss *wcnss = platform_get_drvdata(pdev);
  454. of_platform_depopulate(&pdev->dev);
  455. qcom_smem_state_put(wcnss->state);
  456. rproc_del(wcnss->rproc);
  457. qcom_remove_smd_subdev(wcnss->rproc, &wcnss->smd_subdev);
  458. rproc_free(wcnss->rproc);
  459. return 0;
  460. }
  461. static const struct of_device_id wcnss_of_match[] = {
  462. { .compatible = "qcom,riva-pil", &riva_data },
  463. { .compatible = "qcom,pronto-v1-pil", &pronto_v1_data },
  464. { .compatible = "qcom,pronto-v2-pil", &pronto_v2_data },
  465. { },
  466. };
  467. MODULE_DEVICE_TABLE(of, wcnss_of_match);
  468. static struct platform_driver wcnss_driver = {
  469. .probe = wcnss_probe,
  470. .remove = wcnss_remove,
  471. .driver = {
  472. .name = "qcom-wcnss-pil",
  473. .of_match_table = wcnss_of_match,
  474. },
  475. };
  476. static int __init wcnss_init(void)
  477. {
  478. int ret;
  479. ret = platform_driver_register(&wcnss_driver);
  480. if (ret)
  481. return ret;
  482. ret = platform_driver_register(&qcom_iris_driver);
  483. if (ret)
  484. platform_driver_unregister(&wcnss_driver);
  485. return ret;
  486. }
  487. module_init(wcnss_init);
  488. static void __exit wcnss_exit(void)
  489. {
  490. platform_driver_unregister(&qcom_iris_driver);
  491. platform_driver_unregister(&wcnss_driver);
  492. }
  493. module_exit(wcnss_exit);
  494. MODULE_DESCRIPTION("Qualcomm Peripherial Image Loader for Wireless Subsystem");
  495. MODULE_LICENSE("GPL v2");