pwm-mediatek.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249
  1. /*
  2. * Mediatek Pulse Width Modulator driver
  3. *
  4. * Copyright (C) 2015 John Crispin <blogic@openwrt.org>
  5. * Copyright (C) 2017 Zhi Mao <zhi.mao@mediatek.com>
  6. *
  7. * This file is licensed under the terms of the GNU General Public
  8. * License version 2. This program is licensed "as is" without any
  9. * warranty of any kind, whether express or implied.
  10. */
  11. #include <linux/err.h>
  12. #include <linux/io.h>
  13. #include <linux/ioport.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/clk.h>
  17. #include <linux/of.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/pwm.h>
  20. #include <linux/slab.h>
  21. #include <linux/types.h>
  22. /* PWM registers and bits definitions */
  23. #define PWMCON 0x00
  24. #define PWMHDUR 0x04
  25. #define PWMLDUR 0x08
  26. #define PWMGDUR 0x0c
  27. #define PWMWAVENUM 0x28
  28. #define PWMDWIDTH 0x2c
  29. #define PWMTHRES 0x30
  30. #define PWM_CLK_DIV_MAX 7
  31. enum {
  32. MTK_CLK_MAIN = 0,
  33. MTK_CLK_TOP,
  34. MTK_CLK_PWM1,
  35. MTK_CLK_PWM2,
  36. MTK_CLK_PWM3,
  37. MTK_CLK_PWM4,
  38. MTK_CLK_PWM5,
  39. MTK_CLK_MAX,
  40. };
  41. static const char * const mtk_pwm_clk_name[] = {
  42. "main", "top", "pwm1", "pwm2", "pwm3", "pwm4", "pwm5"
  43. };
  44. /**
  45. * struct mtk_pwm_chip - struct representing PWM chip
  46. * @chip: linux PWM chip representation
  47. * @regs: base address of PWM chip
  48. * @clks: list of clocks
  49. */
  50. struct mtk_pwm_chip {
  51. struct pwm_chip chip;
  52. void __iomem *regs;
  53. struct clk *clks[MTK_CLK_MAX];
  54. };
  55. static inline struct mtk_pwm_chip *to_mtk_pwm_chip(struct pwm_chip *chip)
  56. {
  57. return container_of(chip, struct mtk_pwm_chip, chip);
  58. }
  59. static int mtk_pwm_clk_enable(struct pwm_chip *chip, struct pwm_device *pwm)
  60. {
  61. struct mtk_pwm_chip *pc = to_mtk_pwm_chip(chip);
  62. int ret;
  63. ret = clk_prepare_enable(pc->clks[MTK_CLK_TOP]);
  64. if (ret < 0)
  65. return ret;
  66. ret = clk_prepare_enable(pc->clks[MTK_CLK_MAIN]);
  67. if (ret < 0)
  68. goto disable_clk_top;
  69. ret = clk_prepare_enable(pc->clks[MTK_CLK_PWM1 + pwm->hwpwm]);
  70. if (ret < 0)
  71. goto disable_clk_main;
  72. return 0;
  73. disable_clk_main:
  74. clk_disable_unprepare(pc->clks[MTK_CLK_MAIN]);
  75. disable_clk_top:
  76. clk_disable_unprepare(pc->clks[MTK_CLK_TOP]);
  77. return ret;
  78. }
  79. static void mtk_pwm_clk_disable(struct pwm_chip *chip, struct pwm_device *pwm)
  80. {
  81. struct mtk_pwm_chip *pc = to_mtk_pwm_chip(chip);
  82. clk_disable_unprepare(pc->clks[MTK_CLK_PWM1 + pwm->hwpwm]);
  83. clk_disable_unprepare(pc->clks[MTK_CLK_MAIN]);
  84. clk_disable_unprepare(pc->clks[MTK_CLK_TOP]);
  85. }
  86. static inline u32 mtk_pwm_readl(struct mtk_pwm_chip *chip, unsigned int num,
  87. unsigned int offset)
  88. {
  89. return readl(chip->regs + 0x10 + (num * 0x40) + offset);
  90. }
  91. static inline void mtk_pwm_writel(struct mtk_pwm_chip *chip,
  92. unsigned int num, unsigned int offset,
  93. u32 value)
  94. {
  95. writel(value, chip->regs + 0x10 + (num * 0x40) + offset);
  96. }
  97. static int mtk_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
  98. int duty_ns, int period_ns)
  99. {
  100. struct mtk_pwm_chip *pc = to_mtk_pwm_chip(chip);
  101. struct clk *clk = pc->clks[MTK_CLK_PWM1 + pwm->hwpwm];
  102. u32 resolution, clkdiv = 0;
  103. int ret;
  104. ret = mtk_pwm_clk_enable(chip, pwm);
  105. if (ret < 0)
  106. return ret;
  107. resolution = NSEC_PER_SEC / clk_get_rate(clk);
  108. while (period_ns / resolution > 8191) {
  109. resolution *= 2;
  110. clkdiv++;
  111. }
  112. if (clkdiv > PWM_CLK_DIV_MAX) {
  113. mtk_pwm_clk_disable(chip, pwm);
  114. dev_err(chip->dev, "period %d not supported\n", period_ns);
  115. return -EINVAL;
  116. }
  117. mtk_pwm_writel(pc, pwm->hwpwm, PWMCON, BIT(15) | clkdiv);
  118. mtk_pwm_writel(pc, pwm->hwpwm, PWMDWIDTH, period_ns / resolution);
  119. mtk_pwm_writel(pc, pwm->hwpwm, PWMTHRES, duty_ns / resolution);
  120. mtk_pwm_clk_disable(chip, pwm);
  121. return 0;
  122. }
  123. static int mtk_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
  124. {
  125. struct mtk_pwm_chip *pc = to_mtk_pwm_chip(chip);
  126. u32 value;
  127. int ret;
  128. ret = mtk_pwm_clk_enable(chip, pwm);
  129. if (ret < 0)
  130. return ret;
  131. value = readl(pc->regs);
  132. value |= BIT(pwm->hwpwm);
  133. writel(value, pc->regs);
  134. return 0;
  135. }
  136. static void mtk_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
  137. {
  138. struct mtk_pwm_chip *pc = to_mtk_pwm_chip(chip);
  139. u32 value;
  140. value = readl(pc->regs);
  141. value &= ~BIT(pwm->hwpwm);
  142. writel(value, pc->regs);
  143. mtk_pwm_clk_disable(chip, pwm);
  144. }
  145. static const struct pwm_ops mtk_pwm_ops = {
  146. .config = mtk_pwm_config,
  147. .enable = mtk_pwm_enable,
  148. .disable = mtk_pwm_disable,
  149. .owner = THIS_MODULE,
  150. };
  151. static int mtk_pwm_probe(struct platform_device *pdev)
  152. {
  153. struct mtk_pwm_chip *pc;
  154. struct resource *res;
  155. unsigned int i;
  156. int ret;
  157. pc = devm_kzalloc(&pdev->dev, sizeof(*pc), GFP_KERNEL);
  158. if (!pc)
  159. return -ENOMEM;
  160. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  161. pc->regs = devm_ioremap_resource(&pdev->dev, res);
  162. if (IS_ERR(pc->regs))
  163. return PTR_ERR(pc->regs);
  164. for (i = 0; i < MTK_CLK_MAX; i++) {
  165. pc->clks[i] = devm_clk_get(&pdev->dev, mtk_pwm_clk_name[i]);
  166. if (IS_ERR(pc->clks[i]))
  167. return PTR_ERR(pc->clks[i]);
  168. }
  169. platform_set_drvdata(pdev, pc);
  170. pc->chip.dev = &pdev->dev;
  171. pc->chip.ops = &mtk_pwm_ops;
  172. pc->chip.base = -1;
  173. pc->chip.npwm = 5;
  174. ret = pwmchip_add(&pc->chip);
  175. if (ret < 0) {
  176. dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
  177. return ret;
  178. }
  179. return 0;
  180. }
  181. static int mtk_pwm_remove(struct platform_device *pdev)
  182. {
  183. struct mtk_pwm_chip *pc = platform_get_drvdata(pdev);
  184. return pwmchip_remove(&pc->chip);
  185. }
  186. static const struct of_device_id mtk_pwm_of_match[] = {
  187. { .compatible = "mediatek,mt7623-pwm" },
  188. { }
  189. };
  190. MODULE_DEVICE_TABLE(of, mtk_pwm_of_match);
  191. static struct platform_driver mtk_pwm_driver = {
  192. .driver = {
  193. .name = "mtk-pwm",
  194. .of_match_table = mtk_pwm_of_match,
  195. },
  196. .probe = mtk_pwm_probe,
  197. .remove = mtk_pwm_remove,
  198. };
  199. module_platform_driver(mtk_pwm_driver);
  200. MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
  201. MODULE_ALIAS("platform:mtk-pwm");
  202. MODULE_LICENSE("GPL");