phy-mtk-tphy.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081
  1. /*
  2. * Copyright (c) 2015 MediaTek Inc.
  3. * Author: Chunfeng Yun <chunfeng.yun@mediatek.com>
  4. *
  5. * This software is licensed under the terms of the GNU General Public
  6. * License version 2, as published by the Free Software Foundation, and
  7. * may be copied, distributed, and modified under those terms.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. */
  15. #include <dt-bindings/phy/phy.h>
  16. #include <linux/clk.h>
  17. #include <linux/delay.h>
  18. #include <linux/io.h>
  19. #include <linux/iopoll.h>
  20. #include <linux/module.h>
  21. #include <linux/of_address.h>
  22. #include <linux/phy/phy.h>
  23. #include <linux/platform_device.h>
  24. /* version V1 sub-banks offset base address */
  25. /* banks shared by multiple phys */
  26. #define SSUSB_SIFSLV_V1_SPLLC 0x000 /* shared by u3 phys */
  27. #define SSUSB_SIFSLV_V1_U2FREQ 0x100 /* shared by u2 phys */
  28. /* u2 phy bank */
  29. #define SSUSB_SIFSLV_V1_U2PHY_COM 0x000
  30. /* u3/pcie/sata phy banks */
  31. #define SSUSB_SIFSLV_V1_U3PHYD 0x000
  32. #define SSUSB_SIFSLV_V1_U3PHYA 0x200
  33. /* version V2 sub-banks offset base address */
  34. /* u2 phy banks */
  35. #define SSUSB_SIFSLV_V2_MISC 0x000
  36. #define SSUSB_SIFSLV_V2_U2FREQ 0x100
  37. #define SSUSB_SIFSLV_V2_U2PHY_COM 0x300
  38. /* u3/pcie/sata phy banks */
  39. #define SSUSB_SIFSLV_V2_SPLLC 0x000
  40. #define SSUSB_SIFSLV_V2_CHIP 0x100
  41. #define SSUSB_SIFSLV_V2_U3PHYD 0x200
  42. #define SSUSB_SIFSLV_V2_U3PHYA 0x400
  43. #define U3P_USBPHYACR0 0x000
  44. #define PA0_RG_U2PLL_FORCE_ON BIT(15)
  45. #define PA0_RG_USB20_INTR_EN BIT(5)
  46. #define U3P_USBPHYACR2 0x008
  47. #define PA2_RG_SIF_U2PLL_FORCE_EN BIT(18)
  48. #define U3P_USBPHYACR5 0x014
  49. #define PA5_RG_U2_HSTX_SRCAL_EN BIT(15)
  50. #define PA5_RG_U2_HSTX_SRCTRL GENMASK(14, 12)
  51. #define PA5_RG_U2_HSTX_SRCTRL_VAL(x) ((0x7 & (x)) << 12)
  52. #define PA5_RG_U2_HS_100U_U3_EN BIT(11)
  53. #define U3P_USBPHYACR6 0x018
  54. #define PA6_RG_U2_BC11_SW_EN BIT(23)
  55. #define PA6_RG_U2_OTG_VBUSCMP_EN BIT(20)
  56. #define PA6_RG_U2_SQTH GENMASK(3, 0)
  57. #define PA6_RG_U2_SQTH_VAL(x) (0xf & (x))
  58. #define U3P_U2PHYACR4 0x020
  59. #define P2C_RG_USB20_GPIO_CTL BIT(9)
  60. #define P2C_USB20_GPIO_MODE BIT(8)
  61. #define P2C_U2_GPIO_CTR_MSK (P2C_RG_USB20_GPIO_CTL | P2C_USB20_GPIO_MODE)
  62. #define U3D_U2PHYDCR0 0x060
  63. #define P2C_RG_SIF_U2PLL_FORCE_ON BIT(24)
  64. #define U3P_U2PHYDTM0 0x068
  65. #define P2C_FORCE_UART_EN BIT(26)
  66. #define P2C_FORCE_DATAIN BIT(23)
  67. #define P2C_FORCE_DM_PULLDOWN BIT(21)
  68. #define P2C_FORCE_DP_PULLDOWN BIT(20)
  69. #define P2C_FORCE_XCVRSEL BIT(19)
  70. #define P2C_FORCE_SUSPENDM BIT(18)
  71. #define P2C_FORCE_TERMSEL BIT(17)
  72. #define P2C_RG_DATAIN GENMASK(13, 10)
  73. #define P2C_RG_DATAIN_VAL(x) ((0xf & (x)) << 10)
  74. #define P2C_RG_DMPULLDOWN BIT(7)
  75. #define P2C_RG_DPPULLDOWN BIT(6)
  76. #define P2C_RG_XCVRSEL GENMASK(5, 4)
  77. #define P2C_RG_XCVRSEL_VAL(x) ((0x3 & (x)) << 4)
  78. #define P2C_RG_SUSPENDM BIT(3)
  79. #define P2C_RG_TERMSEL BIT(2)
  80. #define P2C_DTM0_PART_MASK \
  81. (P2C_FORCE_DATAIN | P2C_FORCE_DM_PULLDOWN | \
  82. P2C_FORCE_DP_PULLDOWN | P2C_FORCE_XCVRSEL | \
  83. P2C_FORCE_TERMSEL | P2C_RG_DMPULLDOWN | \
  84. P2C_RG_DPPULLDOWN | P2C_RG_TERMSEL)
  85. #define U3P_U2PHYDTM1 0x06C
  86. #define P2C_RG_UART_EN BIT(16)
  87. #define P2C_RG_VBUSVALID BIT(5)
  88. #define P2C_RG_SESSEND BIT(4)
  89. #define P2C_RG_AVALID BIT(2)
  90. #define U3P_U3_CHIP_GPIO_CTLD 0x0c
  91. #define P3C_REG_IP_SW_RST BIT(31)
  92. #define P3C_MCU_BUS_CK_GATE_EN BIT(30)
  93. #define P3C_FORCE_IP_SW_RST BIT(29)
  94. #define U3P_U3_CHIP_GPIO_CTLE 0x10
  95. #define P3C_RG_SWRST_U3_PHYD BIT(25)
  96. #define P3C_RG_SWRST_U3_PHYD_FORCE_EN BIT(24)
  97. #define U3P_U3_PHYA_REG0 0x000
  98. #define P3A_RG_CLKDRV_OFF GENMASK(3, 2)
  99. #define P3A_RG_CLKDRV_OFF_VAL(x) ((0x3 & (x)) << 2)
  100. #define U3P_U3_PHYA_REG1 0x004
  101. #define P3A_RG_CLKDRV_AMP GENMASK(31, 29)
  102. #define P3A_RG_CLKDRV_AMP_VAL(x) ((0x7 & (x)) << 29)
  103. #define U3P_U3_PHYA_REG6 0x018
  104. #define P3A_RG_TX_EIDLE_CM GENMASK(31, 28)
  105. #define P3A_RG_TX_EIDLE_CM_VAL(x) ((0xf & (x)) << 28)
  106. #define U3P_U3_PHYA_REG9 0x024
  107. #define P3A_RG_RX_DAC_MUX GENMASK(5, 1)
  108. #define P3A_RG_RX_DAC_MUX_VAL(x) ((0x1f & (x)) << 1)
  109. #define U3P_U3_PHYA_DA_REG0 0x100
  110. #define P3A_RG_XTAL_EXT_PE2H GENMASK(17, 16)
  111. #define P3A_RG_XTAL_EXT_PE2H_VAL(x) ((0x3 & (x)) << 16)
  112. #define P3A_RG_XTAL_EXT_PE1H GENMASK(13, 12)
  113. #define P3A_RG_XTAL_EXT_PE1H_VAL(x) ((0x3 & (x)) << 12)
  114. #define P3A_RG_XTAL_EXT_EN_U3 GENMASK(11, 10)
  115. #define P3A_RG_XTAL_EXT_EN_U3_VAL(x) ((0x3 & (x)) << 10)
  116. #define U3P_U3_PHYA_DA_REG4 0x108
  117. #define P3A_RG_PLL_DIVEN_PE2H GENMASK(21, 19)
  118. #define P3A_RG_PLL_BC_PE2H GENMASK(7, 6)
  119. #define P3A_RG_PLL_BC_PE2H_VAL(x) ((0x3 & (x)) << 6)
  120. #define U3P_U3_PHYA_DA_REG5 0x10c
  121. #define P3A_RG_PLL_BR_PE2H GENMASK(29, 28)
  122. #define P3A_RG_PLL_BR_PE2H_VAL(x) ((0x3 & (x)) << 28)
  123. #define P3A_RG_PLL_IC_PE2H GENMASK(15, 12)
  124. #define P3A_RG_PLL_IC_PE2H_VAL(x) ((0xf & (x)) << 12)
  125. #define U3P_U3_PHYA_DA_REG6 0x110
  126. #define P3A_RG_PLL_IR_PE2H GENMASK(19, 16)
  127. #define P3A_RG_PLL_IR_PE2H_VAL(x) ((0xf & (x)) << 16)
  128. #define U3P_U3_PHYA_DA_REG7 0x114
  129. #define P3A_RG_PLL_BP_PE2H GENMASK(19, 16)
  130. #define P3A_RG_PLL_BP_PE2H_VAL(x) ((0xf & (x)) << 16)
  131. #define U3P_U3_PHYA_DA_REG20 0x13c
  132. #define P3A_RG_PLL_DELTA1_PE2H GENMASK(31, 16)
  133. #define P3A_RG_PLL_DELTA1_PE2H_VAL(x) ((0xffff & (x)) << 16)
  134. #define U3P_U3_PHYA_DA_REG25 0x148
  135. #define P3A_RG_PLL_DELTA_PE2H GENMASK(15, 0)
  136. #define P3A_RG_PLL_DELTA_PE2H_VAL(x) (0xffff & (x))
  137. #define U3P_U3_PHYD_LFPS1 0x00c
  138. #define P3D_RG_FWAKE_TH GENMASK(21, 16)
  139. #define P3D_RG_FWAKE_TH_VAL(x) ((0x3f & (x)) << 16)
  140. #define U3P_U3_PHYD_CDR1 0x05c
  141. #define P3D_RG_CDR_BIR_LTD1 GENMASK(28, 24)
  142. #define P3D_RG_CDR_BIR_LTD1_VAL(x) ((0x1f & (x)) << 24)
  143. #define P3D_RG_CDR_BIR_LTD0 GENMASK(12, 8)
  144. #define P3D_RG_CDR_BIR_LTD0_VAL(x) ((0x1f & (x)) << 8)
  145. #define U3P_U3_PHYD_RXDET1 0x128
  146. #define P3D_RG_RXDET_STB2_SET GENMASK(17, 9)
  147. #define P3D_RG_RXDET_STB2_SET_VAL(x) ((0x1ff & (x)) << 9)
  148. #define U3P_U3_PHYD_RXDET2 0x12c
  149. #define P3D_RG_RXDET_STB2_SET_P3 GENMASK(8, 0)
  150. #define P3D_RG_RXDET_STB2_SET_P3_VAL(x) (0x1ff & (x))
  151. #define U3P_SPLLC_XTALCTL3 0x018
  152. #define XC3_RG_U3_XTAL_RX_PWD BIT(9)
  153. #define XC3_RG_U3_FRC_XTAL_RX_PWD BIT(8)
  154. #define U3P_U2FREQ_FMCR0 0x00
  155. #define P2F_RG_MONCLK_SEL GENMASK(27, 26)
  156. #define P2F_RG_MONCLK_SEL_VAL(x) ((0x3 & (x)) << 26)
  157. #define P2F_RG_FREQDET_EN BIT(24)
  158. #define P2F_RG_CYCLECNT GENMASK(23, 0)
  159. #define P2F_RG_CYCLECNT_VAL(x) ((P2F_RG_CYCLECNT) & (x))
  160. #define U3P_U2FREQ_VALUE 0x0c
  161. #define U3P_U2FREQ_FMMONR1 0x10
  162. #define P2F_USB_FM_VALID BIT(0)
  163. #define P2F_RG_FRCK_EN BIT(8)
  164. #define U3P_REF_CLK 26 /* MHZ */
  165. #define U3P_SLEW_RATE_COEF 28
  166. #define U3P_SR_COEF_DIVISOR 1000
  167. #define U3P_FM_DET_CYCLE_CNT 1024
  168. /* SATA register setting */
  169. #define PHYD_CTRL_SIGNAL_MODE4 0x1c
  170. /* CDR Charge Pump P-path current adjustment */
  171. #define RG_CDR_BICLTD1_GEN1_MSK GENMASK(23, 20)
  172. #define RG_CDR_BICLTD1_GEN1_VAL(x) ((0xf & (x)) << 20)
  173. #define RG_CDR_BICLTD0_GEN1_MSK GENMASK(11, 8)
  174. #define RG_CDR_BICLTD0_GEN1_VAL(x) ((0xf & (x)) << 8)
  175. #define PHYD_DESIGN_OPTION2 0x24
  176. /* Symbol lock count selection */
  177. #define RG_LOCK_CNT_SEL_MSK GENMASK(5, 4)
  178. #define RG_LOCK_CNT_SEL_VAL(x) ((0x3 & (x)) << 4)
  179. #define PHYD_DESIGN_OPTION9 0x40
  180. /* COMWAK GAP width window */
  181. #define RG_TG_MAX_MSK GENMASK(20, 16)
  182. #define RG_TG_MAX_VAL(x) ((0x1f & (x)) << 16)
  183. /* COMINIT GAP width window */
  184. #define RG_T2_MAX_MSK GENMASK(13, 8)
  185. #define RG_T2_MAX_VAL(x) ((0x3f & (x)) << 8)
  186. /* COMWAK GAP width window */
  187. #define RG_TG_MIN_MSK GENMASK(7, 5)
  188. #define RG_TG_MIN_VAL(x) ((0x7 & (x)) << 5)
  189. /* COMINIT GAP width window */
  190. #define RG_T2_MIN_MSK GENMASK(4, 0)
  191. #define RG_T2_MIN_VAL(x) (0x1f & (x))
  192. #define ANA_RG_CTRL_SIGNAL1 0x4c
  193. /* TX driver tail current control for 0dB de-empahsis mdoe for Gen1 speed */
  194. #define RG_IDRV_0DB_GEN1_MSK GENMASK(13, 8)
  195. #define RG_IDRV_0DB_GEN1_VAL(x) ((0x3f & (x)) << 8)
  196. #define ANA_RG_CTRL_SIGNAL4 0x58
  197. #define RG_CDR_BICLTR_GEN1_MSK GENMASK(23, 20)
  198. #define RG_CDR_BICLTR_GEN1_VAL(x) ((0xf & (x)) << 20)
  199. /* Loop filter R1 resistance adjustment for Gen1 speed */
  200. #define RG_CDR_BR_GEN2_MSK GENMASK(10, 8)
  201. #define RG_CDR_BR_GEN2_VAL(x) ((0x7 & (x)) << 8)
  202. #define ANA_RG_CTRL_SIGNAL6 0x60
  203. /* I-path capacitance adjustment for Gen1 */
  204. #define RG_CDR_BC_GEN1_MSK GENMASK(28, 24)
  205. #define RG_CDR_BC_GEN1_VAL(x) ((0x1f & (x)) << 24)
  206. #define RG_CDR_BIRLTR_GEN1_MSK GENMASK(4, 0)
  207. #define RG_CDR_BIRLTR_GEN1_VAL(x) (0x1f & (x))
  208. #define ANA_EQ_EYE_CTRL_SIGNAL1 0x6c
  209. /* RX Gen1 LEQ tuning step */
  210. #define RG_EQ_DLEQ_LFI_GEN1_MSK GENMASK(11, 8)
  211. #define RG_EQ_DLEQ_LFI_GEN1_VAL(x) ((0xf & (x)) << 8)
  212. #define ANA_EQ_EYE_CTRL_SIGNAL4 0xd8
  213. #define RG_CDR_BIRLTD0_GEN1_MSK GENMASK(20, 16)
  214. #define RG_CDR_BIRLTD0_GEN1_VAL(x) ((0x1f & (x)) << 16)
  215. #define ANA_EQ_EYE_CTRL_SIGNAL5 0xdc
  216. #define RG_CDR_BIRLTD0_GEN3_MSK GENMASK(4, 0)
  217. #define RG_CDR_BIRLTD0_GEN3_VAL(x) (0x1f & (x))
  218. enum mtk_phy_version {
  219. MTK_PHY_V1 = 1,
  220. MTK_PHY_V2,
  221. };
  222. struct mtk_phy_pdata {
  223. /* avoid RX sensitivity level degradation only for mt8173 */
  224. bool avoid_rx_sen_degradation;
  225. enum mtk_phy_version version;
  226. };
  227. struct u2phy_banks {
  228. void __iomem *misc;
  229. void __iomem *fmreg;
  230. void __iomem *com;
  231. };
  232. struct u3phy_banks {
  233. void __iomem *spllc;
  234. void __iomem *chip;
  235. void __iomem *phyd; /* include u3phyd_bank2 */
  236. void __iomem *phya; /* include u3phya_da */
  237. };
  238. struct mtk_phy_instance {
  239. struct phy *phy;
  240. void __iomem *port_base;
  241. union {
  242. struct u2phy_banks u2_banks;
  243. struct u3phy_banks u3_banks;
  244. };
  245. struct clk *ref_clk; /* reference clock of anolog phy */
  246. u32 index;
  247. u8 type;
  248. };
  249. struct mtk_tphy {
  250. struct device *dev;
  251. void __iomem *sif_base; /* only shared sif */
  252. /* deprecated, use @ref_clk instead in phy instance */
  253. struct clk *u3phya_ref; /* reference clock of usb3 anolog phy */
  254. const struct mtk_phy_pdata *pdata;
  255. struct mtk_phy_instance **phys;
  256. int nphys;
  257. };
  258. static void hs_slew_rate_calibrate(struct mtk_tphy *tphy,
  259. struct mtk_phy_instance *instance)
  260. {
  261. struct u2phy_banks *u2_banks = &instance->u2_banks;
  262. void __iomem *fmreg = u2_banks->fmreg;
  263. void __iomem *com = u2_banks->com;
  264. int calibration_val;
  265. int fm_out;
  266. u32 tmp;
  267. /* enable USB ring oscillator */
  268. tmp = readl(com + U3P_USBPHYACR5);
  269. tmp |= PA5_RG_U2_HSTX_SRCAL_EN;
  270. writel(tmp, com + U3P_USBPHYACR5);
  271. udelay(1);
  272. /*enable free run clock */
  273. tmp = readl(fmreg + U3P_U2FREQ_FMMONR1);
  274. tmp |= P2F_RG_FRCK_EN;
  275. writel(tmp, fmreg + U3P_U2FREQ_FMMONR1);
  276. /* set cycle count as 1024, and select u2 channel */
  277. tmp = readl(fmreg + U3P_U2FREQ_FMCR0);
  278. tmp &= ~(P2F_RG_CYCLECNT | P2F_RG_MONCLK_SEL);
  279. tmp |= P2F_RG_CYCLECNT_VAL(U3P_FM_DET_CYCLE_CNT);
  280. if (tphy->pdata->version == MTK_PHY_V1)
  281. tmp |= P2F_RG_MONCLK_SEL_VAL(instance->index >> 1);
  282. writel(tmp, fmreg + U3P_U2FREQ_FMCR0);
  283. /* enable frequency meter */
  284. tmp = readl(fmreg + U3P_U2FREQ_FMCR0);
  285. tmp |= P2F_RG_FREQDET_EN;
  286. writel(tmp, fmreg + U3P_U2FREQ_FMCR0);
  287. /* ignore return value */
  288. readl_poll_timeout(fmreg + U3P_U2FREQ_FMMONR1, tmp,
  289. (tmp & P2F_USB_FM_VALID), 10, 200);
  290. fm_out = readl(fmreg + U3P_U2FREQ_VALUE);
  291. /* disable frequency meter */
  292. tmp = readl(fmreg + U3P_U2FREQ_FMCR0);
  293. tmp &= ~P2F_RG_FREQDET_EN;
  294. writel(tmp, fmreg + U3P_U2FREQ_FMCR0);
  295. /*disable free run clock */
  296. tmp = readl(fmreg + U3P_U2FREQ_FMMONR1);
  297. tmp &= ~P2F_RG_FRCK_EN;
  298. writel(tmp, fmreg + U3P_U2FREQ_FMMONR1);
  299. if (fm_out) {
  300. /* ( 1024 / FM_OUT ) x reference clock frequency x 0.028 */
  301. tmp = U3P_FM_DET_CYCLE_CNT * U3P_REF_CLK * U3P_SLEW_RATE_COEF;
  302. tmp /= fm_out;
  303. calibration_val = DIV_ROUND_CLOSEST(tmp, U3P_SR_COEF_DIVISOR);
  304. } else {
  305. /* if FM detection fail, set default value */
  306. calibration_val = 4;
  307. }
  308. dev_dbg(tphy->dev, "phy:%d, fm_out:%d, calib:%d\n",
  309. instance->index, fm_out, calibration_val);
  310. /* set HS slew rate */
  311. tmp = readl(com + U3P_USBPHYACR5);
  312. tmp &= ~PA5_RG_U2_HSTX_SRCTRL;
  313. tmp |= PA5_RG_U2_HSTX_SRCTRL_VAL(calibration_val);
  314. writel(tmp, com + U3P_USBPHYACR5);
  315. /* disable USB ring oscillator */
  316. tmp = readl(com + U3P_USBPHYACR5);
  317. tmp &= ~PA5_RG_U2_HSTX_SRCAL_EN;
  318. writel(tmp, com + U3P_USBPHYACR5);
  319. }
  320. static void u3_phy_instance_init(struct mtk_tphy *tphy,
  321. struct mtk_phy_instance *instance)
  322. {
  323. struct u3phy_banks *u3_banks = &instance->u3_banks;
  324. u32 tmp;
  325. /* gating PCIe Analog XTAL clock */
  326. tmp = readl(u3_banks->spllc + U3P_SPLLC_XTALCTL3);
  327. tmp |= XC3_RG_U3_XTAL_RX_PWD | XC3_RG_U3_FRC_XTAL_RX_PWD;
  328. writel(tmp, u3_banks->spllc + U3P_SPLLC_XTALCTL3);
  329. /* gating XSQ */
  330. tmp = readl(u3_banks->phya + U3P_U3_PHYA_DA_REG0);
  331. tmp &= ~P3A_RG_XTAL_EXT_EN_U3;
  332. tmp |= P3A_RG_XTAL_EXT_EN_U3_VAL(2);
  333. writel(tmp, u3_banks->phya + U3P_U3_PHYA_DA_REG0);
  334. tmp = readl(u3_banks->phya + U3P_U3_PHYA_REG9);
  335. tmp &= ~P3A_RG_RX_DAC_MUX;
  336. tmp |= P3A_RG_RX_DAC_MUX_VAL(4);
  337. writel(tmp, u3_banks->phya + U3P_U3_PHYA_REG9);
  338. tmp = readl(u3_banks->phya + U3P_U3_PHYA_REG6);
  339. tmp &= ~P3A_RG_TX_EIDLE_CM;
  340. tmp |= P3A_RG_TX_EIDLE_CM_VAL(0xe);
  341. writel(tmp, u3_banks->phya + U3P_U3_PHYA_REG6);
  342. tmp = readl(u3_banks->phyd + U3P_U3_PHYD_CDR1);
  343. tmp &= ~(P3D_RG_CDR_BIR_LTD0 | P3D_RG_CDR_BIR_LTD1);
  344. tmp |= P3D_RG_CDR_BIR_LTD0_VAL(0xc) | P3D_RG_CDR_BIR_LTD1_VAL(0x3);
  345. writel(tmp, u3_banks->phyd + U3P_U3_PHYD_CDR1);
  346. tmp = readl(u3_banks->phyd + U3P_U3_PHYD_LFPS1);
  347. tmp &= ~P3D_RG_FWAKE_TH;
  348. tmp |= P3D_RG_FWAKE_TH_VAL(0x34);
  349. writel(tmp, u3_banks->phyd + U3P_U3_PHYD_LFPS1);
  350. tmp = readl(u3_banks->phyd + U3P_U3_PHYD_RXDET1);
  351. tmp &= ~P3D_RG_RXDET_STB2_SET;
  352. tmp |= P3D_RG_RXDET_STB2_SET_VAL(0x10);
  353. writel(tmp, u3_banks->phyd + U3P_U3_PHYD_RXDET1);
  354. tmp = readl(u3_banks->phyd + U3P_U3_PHYD_RXDET2);
  355. tmp &= ~P3D_RG_RXDET_STB2_SET_P3;
  356. tmp |= P3D_RG_RXDET_STB2_SET_P3_VAL(0x10);
  357. writel(tmp, u3_banks->phyd + U3P_U3_PHYD_RXDET2);
  358. dev_dbg(tphy->dev, "%s(%d)\n", __func__, instance->index);
  359. }
  360. static void u2_phy_instance_init(struct mtk_tphy *tphy,
  361. struct mtk_phy_instance *instance)
  362. {
  363. struct u2phy_banks *u2_banks = &instance->u2_banks;
  364. void __iomem *com = u2_banks->com;
  365. u32 index = instance->index;
  366. u32 tmp;
  367. /* switch to USB function. (system register, force ip into usb mode) */
  368. tmp = readl(com + U3P_U2PHYDTM0);
  369. tmp &= ~P2C_FORCE_UART_EN;
  370. tmp |= P2C_RG_XCVRSEL_VAL(1) | P2C_RG_DATAIN_VAL(0);
  371. writel(tmp, com + U3P_U2PHYDTM0);
  372. tmp = readl(com + U3P_U2PHYDTM1);
  373. tmp &= ~P2C_RG_UART_EN;
  374. writel(tmp, com + U3P_U2PHYDTM1);
  375. tmp = readl(com + U3P_USBPHYACR0);
  376. tmp |= PA0_RG_USB20_INTR_EN;
  377. writel(tmp, com + U3P_USBPHYACR0);
  378. /* disable switch 100uA current to SSUSB */
  379. tmp = readl(com + U3P_USBPHYACR5);
  380. tmp &= ~PA5_RG_U2_HS_100U_U3_EN;
  381. writel(tmp, com + U3P_USBPHYACR5);
  382. if (!index) {
  383. tmp = readl(com + U3P_U2PHYACR4);
  384. tmp &= ~P2C_U2_GPIO_CTR_MSK;
  385. writel(tmp, com + U3P_U2PHYACR4);
  386. }
  387. if (tphy->pdata->avoid_rx_sen_degradation) {
  388. if (!index) {
  389. tmp = readl(com + U3P_USBPHYACR2);
  390. tmp |= PA2_RG_SIF_U2PLL_FORCE_EN;
  391. writel(tmp, com + U3P_USBPHYACR2);
  392. tmp = readl(com + U3D_U2PHYDCR0);
  393. tmp &= ~P2C_RG_SIF_U2PLL_FORCE_ON;
  394. writel(tmp, com + U3D_U2PHYDCR0);
  395. } else {
  396. tmp = readl(com + U3D_U2PHYDCR0);
  397. tmp |= P2C_RG_SIF_U2PLL_FORCE_ON;
  398. writel(tmp, com + U3D_U2PHYDCR0);
  399. tmp = readl(com + U3P_U2PHYDTM0);
  400. tmp |= P2C_RG_SUSPENDM | P2C_FORCE_SUSPENDM;
  401. writel(tmp, com + U3P_U2PHYDTM0);
  402. }
  403. }
  404. tmp = readl(com + U3P_USBPHYACR6);
  405. tmp &= ~PA6_RG_U2_BC11_SW_EN; /* DP/DM BC1.1 path Disable */
  406. tmp &= ~PA6_RG_U2_SQTH;
  407. tmp |= PA6_RG_U2_SQTH_VAL(2);
  408. writel(tmp, com + U3P_USBPHYACR6);
  409. dev_dbg(tphy->dev, "%s(%d)\n", __func__, index);
  410. }
  411. static void u2_phy_instance_power_on(struct mtk_tphy *tphy,
  412. struct mtk_phy_instance *instance)
  413. {
  414. struct u2phy_banks *u2_banks = &instance->u2_banks;
  415. void __iomem *com = u2_banks->com;
  416. u32 index = instance->index;
  417. u32 tmp;
  418. /* (force_suspendm=0) (let suspendm=1, enable usb 480MHz pll) */
  419. tmp = readl(com + U3P_U2PHYDTM0);
  420. tmp &= ~(P2C_FORCE_SUSPENDM | P2C_RG_XCVRSEL);
  421. tmp &= ~(P2C_RG_DATAIN | P2C_DTM0_PART_MASK);
  422. writel(tmp, com + U3P_U2PHYDTM0);
  423. /* OTG Enable */
  424. tmp = readl(com + U3P_USBPHYACR6);
  425. tmp |= PA6_RG_U2_OTG_VBUSCMP_EN;
  426. writel(tmp, com + U3P_USBPHYACR6);
  427. tmp = readl(com + U3P_U2PHYDTM1);
  428. tmp |= P2C_RG_VBUSVALID | P2C_RG_AVALID;
  429. tmp &= ~P2C_RG_SESSEND;
  430. writel(tmp, com + U3P_U2PHYDTM1);
  431. if (tphy->pdata->avoid_rx_sen_degradation && index) {
  432. tmp = readl(com + U3D_U2PHYDCR0);
  433. tmp |= P2C_RG_SIF_U2PLL_FORCE_ON;
  434. writel(tmp, com + U3D_U2PHYDCR0);
  435. tmp = readl(com + U3P_U2PHYDTM0);
  436. tmp |= P2C_RG_SUSPENDM | P2C_FORCE_SUSPENDM;
  437. writel(tmp, com + U3P_U2PHYDTM0);
  438. }
  439. dev_dbg(tphy->dev, "%s(%d)\n", __func__, index);
  440. }
  441. static void u2_phy_instance_power_off(struct mtk_tphy *tphy,
  442. struct mtk_phy_instance *instance)
  443. {
  444. struct u2phy_banks *u2_banks = &instance->u2_banks;
  445. void __iomem *com = u2_banks->com;
  446. u32 index = instance->index;
  447. u32 tmp;
  448. tmp = readl(com + U3P_U2PHYDTM0);
  449. tmp &= ~(P2C_RG_XCVRSEL | P2C_RG_DATAIN);
  450. tmp |= P2C_FORCE_SUSPENDM;
  451. writel(tmp, com + U3P_U2PHYDTM0);
  452. /* OTG Disable */
  453. tmp = readl(com + U3P_USBPHYACR6);
  454. tmp &= ~PA6_RG_U2_OTG_VBUSCMP_EN;
  455. writel(tmp, com + U3P_USBPHYACR6);
  456. /* let suspendm=0, set utmi into analog power down */
  457. tmp = readl(com + U3P_U2PHYDTM0);
  458. tmp &= ~P2C_RG_SUSPENDM;
  459. writel(tmp, com + U3P_U2PHYDTM0);
  460. udelay(1);
  461. tmp = readl(com + U3P_U2PHYDTM1);
  462. tmp &= ~(P2C_RG_VBUSVALID | P2C_RG_AVALID);
  463. tmp |= P2C_RG_SESSEND;
  464. writel(tmp, com + U3P_U2PHYDTM1);
  465. if (tphy->pdata->avoid_rx_sen_degradation && index) {
  466. tmp = readl(com + U3D_U2PHYDCR0);
  467. tmp &= ~P2C_RG_SIF_U2PLL_FORCE_ON;
  468. writel(tmp, com + U3D_U2PHYDCR0);
  469. }
  470. dev_dbg(tphy->dev, "%s(%d)\n", __func__, index);
  471. }
  472. static void u2_phy_instance_exit(struct mtk_tphy *tphy,
  473. struct mtk_phy_instance *instance)
  474. {
  475. struct u2phy_banks *u2_banks = &instance->u2_banks;
  476. void __iomem *com = u2_banks->com;
  477. u32 index = instance->index;
  478. u32 tmp;
  479. if (tphy->pdata->avoid_rx_sen_degradation && index) {
  480. tmp = readl(com + U3D_U2PHYDCR0);
  481. tmp &= ~P2C_RG_SIF_U2PLL_FORCE_ON;
  482. writel(tmp, com + U3D_U2PHYDCR0);
  483. tmp = readl(com + U3P_U2PHYDTM0);
  484. tmp &= ~P2C_FORCE_SUSPENDM;
  485. writel(tmp, com + U3P_U2PHYDTM0);
  486. }
  487. }
  488. static void pcie_phy_instance_init(struct mtk_tphy *tphy,
  489. struct mtk_phy_instance *instance)
  490. {
  491. struct u3phy_banks *u3_banks = &instance->u3_banks;
  492. u32 tmp;
  493. if (tphy->pdata->version != MTK_PHY_V1)
  494. return;
  495. tmp = readl(u3_banks->phya + U3P_U3_PHYA_DA_REG0);
  496. tmp &= ~(P3A_RG_XTAL_EXT_PE1H | P3A_RG_XTAL_EXT_PE2H);
  497. tmp |= P3A_RG_XTAL_EXT_PE1H_VAL(0x2) | P3A_RG_XTAL_EXT_PE2H_VAL(0x2);
  498. writel(tmp, u3_banks->phya + U3P_U3_PHYA_DA_REG0);
  499. /* ref clk drive */
  500. tmp = readl(u3_banks->phya + U3P_U3_PHYA_REG1);
  501. tmp &= ~P3A_RG_CLKDRV_AMP;
  502. tmp |= P3A_RG_CLKDRV_AMP_VAL(0x4);
  503. writel(tmp, u3_banks->phya + U3P_U3_PHYA_REG1);
  504. tmp = readl(u3_banks->phya + U3P_U3_PHYA_REG0);
  505. tmp &= ~P3A_RG_CLKDRV_OFF;
  506. tmp |= P3A_RG_CLKDRV_OFF_VAL(0x1);
  507. writel(tmp, u3_banks->phya + U3P_U3_PHYA_REG0);
  508. /* SSC delta -5000ppm */
  509. tmp = readl(u3_banks->phya + U3P_U3_PHYA_DA_REG20);
  510. tmp &= ~P3A_RG_PLL_DELTA1_PE2H;
  511. tmp |= P3A_RG_PLL_DELTA1_PE2H_VAL(0x3c);
  512. writel(tmp, u3_banks->phya + U3P_U3_PHYA_DA_REG20);
  513. tmp = readl(u3_banks->phya + U3P_U3_PHYA_DA_REG25);
  514. tmp &= ~P3A_RG_PLL_DELTA_PE2H;
  515. tmp |= P3A_RG_PLL_DELTA_PE2H_VAL(0x36);
  516. writel(tmp, u3_banks->phya + U3P_U3_PHYA_DA_REG25);
  517. /* change pll BW 0.6M */
  518. tmp = readl(u3_banks->phya + U3P_U3_PHYA_DA_REG5);
  519. tmp &= ~(P3A_RG_PLL_BR_PE2H | P3A_RG_PLL_IC_PE2H);
  520. tmp |= P3A_RG_PLL_BR_PE2H_VAL(0x1) | P3A_RG_PLL_IC_PE2H_VAL(0x1);
  521. writel(tmp, u3_banks->phya + U3P_U3_PHYA_DA_REG5);
  522. tmp = readl(u3_banks->phya + U3P_U3_PHYA_DA_REG4);
  523. tmp &= ~(P3A_RG_PLL_DIVEN_PE2H | P3A_RG_PLL_BC_PE2H);
  524. tmp |= P3A_RG_PLL_BC_PE2H_VAL(0x3);
  525. writel(tmp, u3_banks->phya + U3P_U3_PHYA_DA_REG4);
  526. tmp = readl(u3_banks->phya + U3P_U3_PHYA_DA_REG6);
  527. tmp &= ~P3A_RG_PLL_IR_PE2H;
  528. tmp |= P3A_RG_PLL_IR_PE2H_VAL(0x2);
  529. writel(tmp, u3_banks->phya + U3P_U3_PHYA_DA_REG6);
  530. tmp = readl(u3_banks->phya + U3P_U3_PHYA_DA_REG7);
  531. tmp &= ~P3A_RG_PLL_BP_PE2H;
  532. tmp |= P3A_RG_PLL_BP_PE2H_VAL(0xa);
  533. writel(tmp, u3_banks->phya + U3P_U3_PHYA_DA_REG7);
  534. /* Tx Detect Rx Timing: 10us -> 5us */
  535. tmp = readl(u3_banks->phyd + U3P_U3_PHYD_RXDET1);
  536. tmp &= ~P3D_RG_RXDET_STB2_SET;
  537. tmp |= P3D_RG_RXDET_STB2_SET_VAL(0x10);
  538. writel(tmp, u3_banks->phyd + U3P_U3_PHYD_RXDET1);
  539. tmp = readl(u3_banks->phyd + U3P_U3_PHYD_RXDET2);
  540. tmp &= ~P3D_RG_RXDET_STB2_SET_P3;
  541. tmp |= P3D_RG_RXDET_STB2_SET_P3_VAL(0x10);
  542. writel(tmp, u3_banks->phyd + U3P_U3_PHYD_RXDET2);
  543. /* wait for PCIe subsys register to active */
  544. usleep_range(2500, 3000);
  545. dev_dbg(tphy->dev, "%s(%d)\n", __func__, instance->index);
  546. }
  547. static void pcie_phy_instance_power_on(struct mtk_tphy *tphy,
  548. struct mtk_phy_instance *instance)
  549. {
  550. struct u3phy_banks *bank = &instance->u3_banks;
  551. u32 tmp;
  552. tmp = readl(bank->chip + U3P_U3_CHIP_GPIO_CTLD);
  553. tmp &= ~(P3C_FORCE_IP_SW_RST | P3C_MCU_BUS_CK_GATE_EN |
  554. P3C_REG_IP_SW_RST);
  555. writel(tmp, bank->chip + U3P_U3_CHIP_GPIO_CTLD);
  556. tmp = readl(bank->chip + U3P_U3_CHIP_GPIO_CTLE);
  557. tmp &= ~(P3C_RG_SWRST_U3_PHYD_FORCE_EN | P3C_RG_SWRST_U3_PHYD);
  558. writel(tmp, bank->chip + U3P_U3_CHIP_GPIO_CTLE);
  559. }
  560. static void pcie_phy_instance_power_off(struct mtk_tphy *tphy,
  561. struct mtk_phy_instance *instance)
  562. {
  563. struct u3phy_banks *bank = &instance->u3_banks;
  564. u32 tmp;
  565. tmp = readl(bank->chip + U3P_U3_CHIP_GPIO_CTLD);
  566. tmp |= P3C_FORCE_IP_SW_RST | P3C_REG_IP_SW_RST;
  567. writel(tmp, bank->chip + U3P_U3_CHIP_GPIO_CTLD);
  568. tmp = readl(bank->chip + U3P_U3_CHIP_GPIO_CTLE);
  569. tmp |= P3C_RG_SWRST_U3_PHYD_FORCE_EN | P3C_RG_SWRST_U3_PHYD;
  570. writel(tmp, bank->chip + U3P_U3_CHIP_GPIO_CTLE);
  571. }
  572. static void sata_phy_instance_init(struct mtk_tphy *tphy,
  573. struct mtk_phy_instance *instance)
  574. {
  575. struct u3phy_banks *u3_banks = &instance->u3_banks;
  576. void __iomem *phyd = u3_banks->phyd;
  577. u32 tmp;
  578. /* charge current adjustment */
  579. tmp = readl(phyd + ANA_RG_CTRL_SIGNAL6);
  580. tmp &= ~(RG_CDR_BIRLTR_GEN1_MSK | RG_CDR_BC_GEN1_MSK);
  581. tmp |= RG_CDR_BIRLTR_GEN1_VAL(0x6) | RG_CDR_BC_GEN1_VAL(0x1a);
  582. writel(tmp, phyd + ANA_RG_CTRL_SIGNAL6);
  583. tmp = readl(phyd + ANA_EQ_EYE_CTRL_SIGNAL4);
  584. tmp &= ~RG_CDR_BIRLTD0_GEN1_MSK;
  585. tmp |= RG_CDR_BIRLTD0_GEN1_VAL(0x18);
  586. writel(tmp, phyd + ANA_EQ_EYE_CTRL_SIGNAL4);
  587. tmp = readl(phyd + ANA_EQ_EYE_CTRL_SIGNAL5);
  588. tmp &= ~RG_CDR_BIRLTD0_GEN3_MSK;
  589. tmp |= RG_CDR_BIRLTD0_GEN3_VAL(0x06);
  590. writel(tmp, phyd + ANA_EQ_EYE_CTRL_SIGNAL5);
  591. tmp = readl(phyd + ANA_RG_CTRL_SIGNAL4);
  592. tmp &= ~(RG_CDR_BICLTR_GEN1_MSK | RG_CDR_BR_GEN2_MSK);
  593. tmp |= RG_CDR_BICLTR_GEN1_VAL(0x0c) | RG_CDR_BR_GEN2_VAL(0x07);
  594. writel(tmp, phyd + ANA_RG_CTRL_SIGNAL4);
  595. tmp = readl(phyd + PHYD_CTRL_SIGNAL_MODE4);
  596. tmp &= ~(RG_CDR_BICLTD0_GEN1_MSK | RG_CDR_BICLTD1_GEN1_MSK);
  597. tmp |= RG_CDR_BICLTD0_GEN1_VAL(0x08) | RG_CDR_BICLTD1_GEN1_VAL(0x02);
  598. writel(tmp, phyd + PHYD_CTRL_SIGNAL_MODE4);
  599. tmp = readl(phyd + PHYD_DESIGN_OPTION2);
  600. tmp &= ~RG_LOCK_CNT_SEL_MSK;
  601. tmp |= RG_LOCK_CNT_SEL_VAL(0x02);
  602. writel(tmp, phyd + PHYD_DESIGN_OPTION2);
  603. tmp = readl(phyd + PHYD_DESIGN_OPTION9);
  604. tmp &= ~(RG_T2_MIN_MSK | RG_TG_MIN_MSK |
  605. RG_T2_MAX_MSK | RG_TG_MAX_MSK);
  606. tmp |= RG_T2_MIN_VAL(0x12) | RG_TG_MIN_VAL(0x04) |
  607. RG_T2_MAX_VAL(0x31) | RG_TG_MAX_VAL(0x0e);
  608. writel(tmp, phyd + PHYD_DESIGN_OPTION9);
  609. tmp = readl(phyd + ANA_RG_CTRL_SIGNAL1);
  610. tmp &= ~RG_IDRV_0DB_GEN1_MSK;
  611. tmp |= RG_IDRV_0DB_GEN1_VAL(0x20);
  612. writel(tmp, phyd + ANA_RG_CTRL_SIGNAL1);
  613. tmp = readl(phyd + ANA_EQ_EYE_CTRL_SIGNAL1);
  614. tmp &= ~RG_EQ_DLEQ_LFI_GEN1_MSK;
  615. tmp |= RG_EQ_DLEQ_LFI_GEN1_VAL(0x03);
  616. writel(tmp, phyd + ANA_EQ_EYE_CTRL_SIGNAL1);
  617. dev_dbg(tphy->dev, "%s(%d)\n", __func__, instance->index);
  618. }
  619. static void phy_v1_banks_init(struct mtk_tphy *tphy,
  620. struct mtk_phy_instance *instance)
  621. {
  622. struct u2phy_banks *u2_banks = &instance->u2_banks;
  623. struct u3phy_banks *u3_banks = &instance->u3_banks;
  624. switch (instance->type) {
  625. case PHY_TYPE_USB2:
  626. u2_banks->misc = NULL;
  627. u2_banks->fmreg = tphy->sif_base + SSUSB_SIFSLV_V1_U2FREQ;
  628. u2_banks->com = instance->port_base + SSUSB_SIFSLV_V1_U2PHY_COM;
  629. break;
  630. case PHY_TYPE_USB3:
  631. case PHY_TYPE_PCIE:
  632. u3_banks->spllc = tphy->sif_base + SSUSB_SIFSLV_V1_SPLLC;
  633. u3_banks->chip = NULL;
  634. u3_banks->phyd = instance->port_base + SSUSB_SIFSLV_V1_U3PHYD;
  635. u3_banks->phya = instance->port_base + SSUSB_SIFSLV_V1_U3PHYA;
  636. break;
  637. case PHY_TYPE_SATA:
  638. u3_banks->phyd = instance->port_base + SSUSB_SIFSLV_V1_U3PHYD;
  639. break;
  640. default:
  641. dev_err(tphy->dev, "incompatible PHY type\n");
  642. return;
  643. }
  644. }
  645. static void phy_v2_banks_init(struct mtk_tphy *tphy,
  646. struct mtk_phy_instance *instance)
  647. {
  648. struct u2phy_banks *u2_banks = &instance->u2_banks;
  649. struct u3phy_banks *u3_banks = &instance->u3_banks;
  650. switch (instance->type) {
  651. case PHY_TYPE_USB2:
  652. u2_banks->misc = instance->port_base + SSUSB_SIFSLV_V2_MISC;
  653. u2_banks->fmreg = instance->port_base + SSUSB_SIFSLV_V2_U2FREQ;
  654. u2_banks->com = instance->port_base + SSUSB_SIFSLV_V2_U2PHY_COM;
  655. break;
  656. case PHY_TYPE_USB3:
  657. case PHY_TYPE_PCIE:
  658. u3_banks->spllc = instance->port_base + SSUSB_SIFSLV_V2_SPLLC;
  659. u3_banks->chip = instance->port_base + SSUSB_SIFSLV_V2_CHIP;
  660. u3_banks->phyd = instance->port_base + SSUSB_SIFSLV_V2_U3PHYD;
  661. u3_banks->phya = instance->port_base + SSUSB_SIFSLV_V2_U3PHYA;
  662. break;
  663. default:
  664. dev_err(tphy->dev, "incompatible PHY type\n");
  665. return;
  666. }
  667. }
  668. static int mtk_phy_init(struct phy *phy)
  669. {
  670. struct mtk_phy_instance *instance = phy_get_drvdata(phy);
  671. struct mtk_tphy *tphy = dev_get_drvdata(phy->dev.parent);
  672. int ret;
  673. ret = clk_prepare_enable(tphy->u3phya_ref);
  674. if (ret) {
  675. dev_err(tphy->dev, "failed to enable u3phya_ref\n");
  676. return ret;
  677. }
  678. ret = clk_prepare_enable(instance->ref_clk);
  679. if (ret) {
  680. dev_err(tphy->dev, "failed to enable ref_clk\n");
  681. return ret;
  682. }
  683. switch (instance->type) {
  684. case PHY_TYPE_USB2:
  685. u2_phy_instance_init(tphy, instance);
  686. break;
  687. case PHY_TYPE_USB3:
  688. u3_phy_instance_init(tphy, instance);
  689. break;
  690. case PHY_TYPE_PCIE:
  691. pcie_phy_instance_init(tphy, instance);
  692. break;
  693. case PHY_TYPE_SATA:
  694. sata_phy_instance_init(tphy, instance);
  695. break;
  696. default:
  697. dev_err(tphy->dev, "incompatible PHY type\n");
  698. return -EINVAL;
  699. }
  700. return 0;
  701. }
  702. static int mtk_phy_power_on(struct phy *phy)
  703. {
  704. struct mtk_phy_instance *instance = phy_get_drvdata(phy);
  705. struct mtk_tphy *tphy = dev_get_drvdata(phy->dev.parent);
  706. if (instance->type == PHY_TYPE_USB2) {
  707. u2_phy_instance_power_on(tphy, instance);
  708. hs_slew_rate_calibrate(tphy, instance);
  709. } else if (instance->type == PHY_TYPE_PCIE) {
  710. pcie_phy_instance_power_on(tphy, instance);
  711. }
  712. return 0;
  713. }
  714. static int mtk_phy_power_off(struct phy *phy)
  715. {
  716. struct mtk_phy_instance *instance = phy_get_drvdata(phy);
  717. struct mtk_tphy *tphy = dev_get_drvdata(phy->dev.parent);
  718. if (instance->type == PHY_TYPE_USB2)
  719. u2_phy_instance_power_off(tphy, instance);
  720. else if (instance->type == PHY_TYPE_PCIE)
  721. pcie_phy_instance_power_off(tphy, instance);
  722. return 0;
  723. }
  724. static int mtk_phy_exit(struct phy *phy)
  725. {
  726. struct mtk_phy_instance *instance = phy_get_drvdata(phy);
  727. struct mtk_tphy *tphy = dev_get_drvdata(phy->dev.parent);
  728. if (instance->type == PHY_TYPE_USB2)
  729. u2_phy_instance_exit(tphy, instance);
  730. clk_disable_unprepare(instance->ref_clk);
  731. clk_disable_unprepare(tphy->u3phya_ref);
  732. return 0;
  733. }
  734. static struct phy *mtk_phy_xlate(struct device *dev,
  735. struct of_phandle_args *args)
  736. {
  737. struct mtk_tphy *tphy = dev_get_drvdata(dev);
  738. struct mtk_phy_instance *instance = NULL;
  739. struct device_node *phy_np = args->np;
  740. int index;
  741. if (args->args_count != 1) {
  742. dev_err(dev, "invalid number of cells in 'phy' property\n");
  743. return ERR_PTR(-EINVAL);
  744. }
  745. for (index = 0; index < tphy->nphys; index++)
  746. if (phy_np == tphy->phys[index]->phy->dev.of_node) {
  747. instance = tphy->phys[index];
  748. break;
  749. }
  750. if (!instance) {
  751. dev_err(dev, "failed to find appropriate phy\n");
  752. return ERR_PTR(-EINVAL);
  753. }
  754. instance->type = args->args[0];
  755. if (!(instance->type == PHY_TYPE_USB2 ||
  756. instance->type == PHY_TYPE_USB3 ||
  757. instance->type == PHY_TYPE_PCIE ||
  758. instance->type == PHY_TYPE_SATA)) {
  759. dev_err(dev, "unsupported device type: %d\n", instance->type);
  760. return ERR_PTR(-EINVAL);
  761. }
  762. if (tphy->pdata->version == MTK_PHY_V1) {
  763. phy_v1_banks_init(tphy, instance);
  764. } else if (tphy->pdata->version == MTK_PHY_V2) {
  765. phy_v2_banks_init(tphy, instance);
  766. } else {
  767. dev_err(dev, "phy version is not supported\n");
  768. return ERR_PTR(-EINVAL);
  769. }
  770. return instance->phy;
  771. }
  772. static const struct phy_ops mtk_tphy_ops = {
  773. .init = mtk_phy_init,
  774. .exit = mtk_phy_exit,
  775. .power_on = mtk_phy_power_on,
  776. .power_off = mtk_phy_power_off,
  777. .owner = THIS_MODULE,
  778. };
  779. static const struct mtk_phy_pdata tphy_v1_pdata = {
  780. .avoid_rx_sen_degradation = false,
  781. .version = MTK_PHY_V1,
  782. };
  783. static const struct mtk_phy_pdata tphy_v2_pdata = {
  784. .avoid_rx_sen_degradation = false,
  785. .version = MTK_PHY_V2,
  786. };
  787. static const struct mtk_phy_pdata mt8173_pdata = {
  788. .avoid_rx_sen_degradation = true,
  789. .version = MTK_PHY_V1,
  790. };
  791. static const struct of_device_id mtk_tphy_id_table[] = {
  792. { .compatible = "mediatek,mt2701-u3phy", .data = &tphy_v1_pdata },
  793. { .compatible = "mediatek,mt2712-u3phy", .data = &tphy_v2_pdata },
  794. { .compatible = "mediatek,mt8173-u3phy", .data = &mt8173_pdata },
  795. { .compatible = "mediatek,generic-tphy-v1", .data = &tphy_v1_pdata },
  796. { .compatible = "mediatek,generic-tphy-v2", .data = &tphy_v2_pdata },
  797. { },
  798. };
  799. MODULE_DEVICE_TABLE(of, mtk_tphy_id_table);
  800. static int mtk_tphy_probe(struct platform_device *pdev)
  801. {
  802. const struct of_device_id *match;
  803. struct device *dev = &pdev->dev;
  804. struct device_node *np = dev->of_node;
  805. struct device_node *child_np;
  806. struct phy_provider *provider;
  807. struct resource *sif_res;
  808. struct mtk_tphy *tphy;
  809. struct resource res;
  810. int port, retval;
  811. match = of_match_node(mtk_tphy_id_table, pdev->dev.of_node);
  812. if (!match)
  813. return -EINVAL;
  814. tphy = devm_kzalloc(dev, sizeof(*tphy), GFP_KERNEL);
  815. if (!tphy)
  816. return -ENOMEM;
  817. tphy->pdata = match->data;
  818. tphy->nphys = of_get_child_count(np);
  819. tphy->phys = devm_kcalloc(dev, tphy->nphys,
  820. sizeof(*tphy->phys), GFP_KERNEL);
  821. if (!tphy->phys)
  822. return -ENOMEM;
  823. tphy->dev = dev;
  824. platform_set_drvdata(pdev, tphy);
  825. if (tphy->pdata->version == MTK_PHY_V1) {
  826. /* get banks shared by multiple phys */
  827. sif_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  828. tphy->sif_base = devm_ioremap_resource(dev, sif_res);
  829. if (IS_ERR(tphy->sif_base)) {
  830. dev_err(dev, "failed to remap sif regs\n");
  831. return PTR_ERR(tphy->sif_base);
  832. }
  833. }
  834. /* it's deprecated, make it optional for backward compatibility */
  835. tphy->u3phya_ref = devm_clk_get(dev, "u3phya_ref");
  836. if (IS_ERR(tphy->u3phya_ref)) {
  837. if (PTR_ERR(tphy->u3phya_ref) == -EPROBE_DEFER)
  838. return -EPROBE_DEFER;
  839. tphy->u3phya_ref = NULL;
  840. }
  841. port = 0;
  842. for_each_child_of_node(np, child_np) {
  843. struct mtk_phy_instance *instance;
  844. struct phy *phy;
  845. instance = devm_kzalloc(dev, sizeof(*instance), GFP_KERNEL);
  846. if (!instance) {
  847. retval = -ENOMEM;
  848. goto put_child;
  849. }
  850. tphy->phys[port] = instance;
  851. phy = devm_phy_create(dev, child_np, &mtk_tphy_ops);
  852. if (IS_ERR(phy)) {
  853. dev_err(dev, "failed to create phy\n");
  854. retval = PTR_ERR(phy);
  855. goto put_child;
  856. }
  857. retval = of_address_to_resource(child_np, 0, &res);
  858. if (retval) {
  859. dev_err(dev, "failed to get address resource(id-%d)\n",
  860. port);
  861. goto put_child;
  862. }
  863. instance->port_base = devm_ioremap_resource(&phy->dev, &res);
  864. if (IS_ERR(instance->port_base)) {
  865. dev_err(dev, "failed to remap phy regs\n");
  866. retval = PTR_ERR(instance->port_base);
  867. goto put_child;
  868. }
  869. instance->phy = phy;
  870. instance->index = port;
  871. phy_set_drvdata(phy, instance);
  872. port++;
  873. /* if deprecated clock is provided, ignore instance's one */
  874. if (tphy->u3phya_ref)
  875. continue;
  876. instance->ref_clk = devm_clk_get(&phy->dev, "ref");
  877. if (IS_ERR(instance->ref_clk)) {
  878. dev_err(dev, "failed to get ref_clk(id-%d)\n", port);
  879. retval = PTR_ERR(instance->ref_clk);
  880. goto put_child;
  881. }
  882. }
  883. provider = devm_of_phy_provider_register(dev, mtk_phy_xlate);
  884. return PTR_ERR_OR_ZERO(provider);
  885. put_child:
  886. of_node_put(child_np);
  887. return retval;
  888. }
  889. static struct platform_driver mtk_tphy_driver = {
  890. .probe = mtk_tphy_probe,
  891. .driver = {
  892. .name = "mtk-tphy",
  893. .of_match_table = mtk_tphy_id_table,
  894. },
  895. };
  896. module_platform_driver(mtk_tphy_driver);
  897. MODULE_AUTHOR("Chunfeng Yun <chunfeng.yun@mediatek.com>");
  898. MODULE_DESCRIPTION("MediaTek T-PHY driver");
  899. MODULE_LICENSE("GPL v2");