quirks.c 170 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. */
  13. #include <linux/types.h>
  14. #include <linux/kernel.h>
  15. #include <linux/export.h>
  16. #include <linux/pci.h>
  17. #include <linux/init.h>
  18. #include <linux/delay.h>
  19. #include <linux/acpi.h>
  20. #include <linux/kallsyms.h>
  21. #include <linux/dmi.h>
  22. #include <linux/pci-aspm.h>
  23. #include <linux/ioport.h>
  24. #include <linux/sched.h>
  25. #include <linux/ktime.h>
  26. #include <linux/mm.h>
  27. #include <linux/platform_data/x86/apple.h>
  28. #include <asm/dma.h> /* isa_dma_bridge_buggy */
  29. #include "pci.h"
  30. /*
  31. * Decoding should be disabled for a PCI device during BAR sizing to avoid
  32. * conflict. But doing so may cause problems on host bridge and perhaps other
  33. * key system devices. For devices that need to have mmio decoding always-on,
  34. * we need to set the dev->mmio_always_on bit.
  35. */
  36. static void quirk_mmio_always_on(struct pci_dev *dev)
  37. {
  38. dev->mmio_always_on = 1;
  39. }
  40. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  41. PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
  42. /* The Mellanox Tavor device gives false positive parity errors
  43. * Mark this device with a broken_parity_status, to allow
  44. * PCI scanning code to "skip" this now blacklisted device.
  45. */
  46. static void quirk_mellanox_tavor(struct pci_dev *dev)
  47. {
  48. dev->broken_parity_status = 1; /* This device gives false positives */
  49. }
  50. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, quirk_mellanox_tavor);
  51. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, quirk_mellanox_tavor);
  52. /* Deal with broken BIOSes that neglect to enable passive release,
  53. which can cause problems in combination with the 82441FX/PPro MTRRs */
  54. static void quirk_passive_release(struct pci_dev *dev)
  55. {
  56. struct pci_dev *d = NULL;
  57. unsigned char dlc;
  58. /* We have to make sure a particular bit is set in the PIIX3
  59. ISA bridge, so we have to go out and find it. */
  60. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  61. pci_read_config_byte(d, 0x82, &dlc);
  62. if (!(dlc & 1<<1)) {
  63. dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
  64. dlc |= 1<<1;
  65. pci_write_config_byte(d, 0x82, dlc);
  66. }
  67. }
  68. }
  69. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  70. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  71. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  72. but VIA don't answer queries. If you happen to have good contacts at VIA
  73. ask them for me please -- Alan
  74. This appears to be BIOS not version dependent. So presumably there is a
  75. chipset level fix */
  76. static void quirk_isa_dma_hangs(struct pci_dev *dev)
  77. {
  78. if (!isa_dma_bridge_buggy) {
  79. isa_dma_bridge_buggy = 1;
  80. dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
  81. }
  82. }
  83. /*
  84. * Its not totally clear which chipsets are the problematic ones
  85. * We know 82C586 and 82C596 variants are affected.
  86. */
  87. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
  88. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
  89. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
  90. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
  91. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
  92. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
  93. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
  94. /*
  95. * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
  96. * for some HT machines to use C4 w/o hanging.
  97. */
  98. static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
  99. {
  100. u32 pmbase;
  101. u16 pm1a;
  102. pci_read_config_dword(dev, 0x40, &pmbase);
  103. pmbase = pmbase & 0xff80;
  104. pm1a = inw(pmbase);
  105. if (pm1a & 0x10) {
  106. dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
  107. outw(0x10, pmbase);
  108. }
  109. }
  110. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
  111. /*
  112. * Chipsets where PCI->PCI transfers vanish or hang
  113. */
  114. static void quirk_nopcipci(struct pci_dev *dev)
  115. {
  116. if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
  117. dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
  118. pci_pci_problems |= PCIPCI_FAIL;
  119. }
  120. }
  121. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
  122. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
  123. static void quirk_nopciamd(struct pci_dev *dev)
  124. {
  125. u8 rev;
  126. pci_read_config_byte(dev, 0x08, &rev);
  127. if (rev == 0x13) {
  128. /* Erratum 24 */
  129. dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
  130. pci_pci_problems |= PCIAGP_FAIL;
  131. }
  132. }
  133. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
  134. /*
  135. * Triton requires workarounds to be used by the drivers
  136. */
  137. static void quirk_triton(struct pci_dev *dev)
  138. {
  139. if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
  140. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  141. pci_pci_problems |= PCIPCI_TRITON;
  142. }
  143. }
  144. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
  145. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
  146. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
  147. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
  148. /*
  149. * VIA Apollo KT133 needs PCI latency patch
  150. * Made according to a windows driver based patch by George E. Breese
  151. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  152. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  153. * the info on which Mr Breese based his work.
  154. *
  155. * Updated based on further information from the site and also on
  156. * information provided by VIA
  157. */
  158. static void quirk_vialatency(struct pci_dev *dev)
  159. {
  160. struct pci_dev *p;
  161. u8 busarb;
  162. /* Ok we have a potential problem chipset here. Now see if we have
  163. a buggy southbridge */
  164. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  165. if (p != NULL) {
  166. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  167. /* Check for buggy part revisions */
  168. if (p->revision < 0x40 || p->revision > 0x42)
  169. goto exit;
  170. } else {
  171. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  172. if (p == NULL) /* No problem parts */
  173. goto exit;
  174. /* Check for buggy part revisions */
  175. if (p->revision < 0x10 || p->revision > 0x12)
  176. goto exit;
  177. }
  178. /*
  179. * Ok we have the problem. Now set the PCI master grant to
  180. * occur every master grant. The apparent bug is that under high
  181. * PCI load (quite common in Linux of course) you can get data
  182. * loss when the CPU is held off the bus for 3 bus master requests
  183. * This happens to include the IDE controllers....
  184. *
  185. * VIA only apply this fix when an SB Live! is present but under
  186. * both Linux and Windows this isn't enough, and we have seen
  187. * corruption without SB Live! but with things like 3 UDMA IDE
  188. * controllers. So we ignore that bit of the VIA recommendation..
  189. */
  190. pci_read_config_byte(dev, 0x76, &busarb);
  191. /* Set bit 4 and bi 5 of byte 76 to 0x01
  192. "Master priority rotation on every PCI master grant */
  193. busarb &= ~(1<<5);
  194. busarb |= (1<<4);
  195. pci_write_config_byte(dev, 0x76, busarb);
  196. dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
  197. exit:
  198. pci_dev_put(p);
  199. }
  200. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  201. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  202. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  203. /* Must restore this on a resume from RAM */
  204. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  205. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  206. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  207. /*
  208. * VIA Apollo VP3 needs ETBF on BT848/878
  209. */
  210. static void quirk_viaetbf(struct pci_dev *dev)
  211. {
  212. if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
  213. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  214. pci_pci_problems |= PCIPCI_VIAETBF;
  215. }
  216. }
  217. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
  218. static void quirk_vsfx(struct pci_dev *dev)
  219. {
  220. if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
  221. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  222. pci_pci_problems |= PCIPCI_VSFX;
  223. }
  224. }
  225. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
  226. /*
  227. * Ali Magik requires workarounds to be used by the drivers
  228. * that DMA to AGP space. Latency must be set to 0xA and triton
  229. * workaround applied too
  230. * [Info kindly provided by ALi]
  231. */
  232. static void quirk_alimagik(struct pci_dev *dev)
  233. {
  234. if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
  235. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  236. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  237. }
  238. }
  239. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
  240. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
  241. /*
  242. * Natoma has some interesting boundary conditions with Zoran stuff
  243. * at least
  244. */
  245. static void quirk_natoma(struct pci_dev *dev)
  246. {
  247. if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
  248. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  249. pci_pci_problems |= PCIPCI_NATOMA;
  250. }
  251. }
  252. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
  253. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
  254. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
  255. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
  256. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
  257. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
  258. /*
  259. * This chip can cause PCI parity errors if config register 0xA0 is read
  260. * while DMAs are occurring.
  261. */
  262. static void quirk_citrine(struct pci_dev *dev)
  263. {
  264. dev->cfg_size = 0xA0;
  265. }
  266. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
  267. /*
  268. * This chip can cause bus lockups if config addresses above 0x600
  269. * are read or written.
  270. */
  271. static void quirk_nfp6000(struct pci_dev *dev)
  272. {
  273. dev->cfg_size = 0x600;
  274. }
  275. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP4000, quirk_nfp6000);
  276. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000, quirk_nfp6000);
  277. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000_VF, quirk_nfp6000);
  278. /* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
  279. static void quirk_extend_bar_to_page(struct pci_dev *dev)
  280. {
  281. int i;
  282. for (i = 0; i <= PCI_STD_RESOURCE_END; i++) {
  283. struct resource *r = &dev->resource[i];
  284. if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
  285. r->end = PAGE_SIZE - 1;
  286. r->start = 0;
  287. r->flags |= IORESOURCE_UNSET;
  288. dev_info(&dev->dev, "expanded BAR %d to page size: %pR\n",
  289. i, r);
  290. }
  291. }
  292. }
  293. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
  294. /*
  295. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  296. * If it's needed, re-allocate the region.
  297. */
  298. static void quirk_s3_64M(struct pci_dev *dev)
  299. {
  300. struct resource *r = &dev->resource[0];
  301. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  302. r->flags |= IORESOURCE_UNSET;
  303. r->start = 0;
  304. r->end = 0x3ffffff;
  305. }
  306. }
  307. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
  308. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
  309. static void quirk_io(struct pci_dev *dev, int pos, unsigned size,
  310. const char *name)
  311. {
  312. u32 region;
  313. struct pci_bus_region bus_region;
  314. struct resource *res = dev->resource + pos;
  315. pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), &region);
  316. if (!region)
  317. return;
  318. res->name = pci_name(dev);
  319. res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
  320. res->flags |=
  321. (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
  322. region &= ~(size - 1);
  323. /* Convert from PCI bus to resource space */
  324. bus_region.start = region;
  325. bus_region.end = region + size - 1;
  326. pcibios_bus_to_resource(dev->bus, res, &bus_region);
  327. dev_info(&dev->dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
  328. name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
  329. }
  330. /*
  331. * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
  332. * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
  333. * BAR0 should be 8 bytes; instead, it may be set to something like 8k
  334. * (which conflicts w/ BAR1's memory range).
  335. *
  336. * CS553x's ISA PCI BARs may also be read-only (ref:
  337. * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
  338. */
  339. static void quirk_cs5536_vsa(struct pci_dev *dev)
  340. {
  341. static char *name = "CS5536 ISA bridge";
  342. if (pci_resource_len(dev, 0) != 8) {
  343. quirk_io(dev, 0, 8, name); /* SMB */
  344. quirk_io(dev, 1, 256, name); /* GPIO */
  345. quirk_io(dev, 2, 64, name); /* MFGPT */
  346. dev_info(&dev->dev, "%s bug detected (incorrect header); workaround applied\n",
  347. name);
  348. }
  349. }
  350. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
  351. static void quirk_io_region(struct pci_dev *dev, int port,
  352. unsigned size, int nr, const char *name)
  353. {
  354. u16 region;
  355. struct pci_bus_region bus_region;
  356. struct resource *res = dev->resource + nr;
  357. pci_read_config_word(dev, port, &region);
  358. region &= ~(size - 1);
  359. if (!region)
  360. return;
  361. res->name = pci_name(dev);
  362. res->flags = IORESOURCE_IO;
  363. /* Convert from PCI bus to resource space */
  364. bus_region.start = region;
  365. bus_region.end = region + size - 1;
  366. pcibios_bus_to_resource(dev->bus, res, &bus_region);
  367. if (!pci_claim_resource(dev, nr))
  368. dev_info(&dev->dev, "quirk: %pR claimed by %s\n", res, name);
  369. }
  370. /*
  371. * ATI Northbridge setups MCE the processor if you even
  372. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  373. */
  374. static void quirk_ati_exploding_mce(struct pci_dev *dev)
  375. {
  376. dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
  377. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  378. request_region(0x3b0, 0x0C, "RadeonIGP");
  379. request_region(0x3d3, 0x01, "RadeonIGP");
  380. }
  381. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
  382. /*
  383. * In the AMD NL platform, this device ([1022:7912]) has a class code of
  384. * PCI_CLASS_SERIAL_USB_XHCI (0x0c0330), which means the xhci driver will
  385. * claim it.
  386. * But the dwc3 driver is a more specific driver for this device, and we'd
  387. * prefer to use it instead of xhci. To prevent xhci from claiming the
  388. * device, change the class code to 0x0c03fe, which the PCI r3.0 spec
  389. * defines as "USB device (not host controller)". The dwc3 driver can then
  390. * claim it based on its Vendor and Device ID.
  391. */
  392. static void quirk_amd_nl_class(struct pci_dev *pdev)
  393. {
  394. u32 class = pdev->class;
  395. /* Use "USB Device (not host controller)" class */
  396. pdev->class = PCI_CLASS_SERIAL_USB_DEVICE;
  397. dev_info(&pdev->dev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
  398. class, pdev->class);
  399. }
  400. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB,
  401. quirk_amd_nl_class);
  402. /*
  403. * Let's make the southbridge information explicit instead
  404. * of having to worry about people probing the ACPI areas,
  405. * for example.. (Yes, it happens, and if you read the wrong
  406. * ACPI register it will put the machine to sleep with no
  407. * way of waking it up again. Bummer).
  408. *
  409. * ALI M7101: Two IO regions pointed to by words at
  410. * 0xE0 (64 bytes of ACPI registers)
  411. * 0xE2 (32 bytes of SMB registers)
  412. */
  413. static void quirk_ali7101_acpi(struct pci_dev *dev)
  414. {
  415. quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  416. quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  417. }
  418. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
  419. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  420. {
  421. u32 devres;
  422. u32 mask, size, base;
  423. pci_read_config_dword(dev, port, &devres);
  424. if ((devres & enable) != enable)
  425. return;
  426. mask = (devres >> 16) & 15;
  427. base = devres & 0xffff;
  428. size = 16;
  429. for (;;) {
  430. unsigned bit = size >> 1;
  431. if ((bit & mask) == bit)
  432. break;
  433. size = bit;
  434. }
  435. /*
  436. * For now we only print it out. Eventually we'll want to
  437. * reserve it (at least if it's in the 0x1000+ range), but
  438. * let's get enough confirmation reports first.
  439. */
  440. base &= -size;
  441. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base,
  442. base + size - 1);
  443. }
  444. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  445. {
  446. u32 devres;
  447. u32 mask, size, base;
  448. pci_read_config_dword(dev, port, &devres);
  449. if ((devres & enable) != enable)
  450. return;
  451. base = devres & 0xffff0000;
  452. mask = (devres & 0x3f) << 16;
  453. size = 128 << 16;
  454. for (;;) {
  455. unsigned bit = size >> 1;
  456. if ((bit & mask) == bit)
  457. break;
  458. size = bit;
  459. }
  460. /*
  461. * For now we only print it out. Eventually we'll want to
  462. * reserve it, but let's get enough confirmation reports first.
  463. */
  464. base &= -size;
  465. dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base,
  466. base + size - 1);
  467. }
  468. /*
  469. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  470. * 0x40 (64 bytes of ACPI registers)
  471. * 0x90 (16 bytes of SMB registers)
  472. * and a few strange programmable PIIX4 device resources.
  473. */
  474. static void quirk_piix4_acpi(struct pci_dev *dev)
  475. {
  476. u32 res_a;
  477. quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  478. quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  479. /* Device resource A has enables for some of the other ones */
  480. pci_read_config_dword(dev, 0x5c, &res_a);
  481. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  482. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  483. /* Device resource D is just bitfields for static resources */
  484. /* Device 12 enabled? */
  485. if (res_a & (1 << 29)) {
  486. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  487. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  488. }
  489. /* Device 13 enabled? */
  490. if (res_a & (1 << 30)) {
  491. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  492. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  493. }
  494. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  495. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  496. }
  497. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
  498. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
  499. #define ICH_PMBASE 0x40
  500. #define ICH_ACPI_CNTL 0x44
  501. #define ICH4_ACPI_EN 0x10
  502. #define ICH6_ACPI_EN 0x80
  503. #define ICH4_GPIOBASE 0x58
  504. #define ICH4_GPIO_CNTL 0x5c
  505. #define ICH4_GPIO_EN 0x10
  506. #define ICH6_GPIOBASE 0x48
  507. #define ICH6_GPIO_CNTL 0x4c
  508. #define ICH6_GPIO_EN 0x10
  509. /*
  510. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  511. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  512. * 0x58 (64 bytes of GPIO I/O space)
  513. */
  514. static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
  515. {
  516. u8 enable;
  517. /*
  518. * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
  519. * with low legacy (and fixed) ports. We don't know the decoding
  520. * priority and can't tell whether the legacy device or the one created
  521. * here is really at that address. This happens on boards with broken
  522. * BIOSes.
  523. */
  524. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  525. if (enable & ICH4_ACPI_EN)
  526. quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
  527. "ICH4 ACPI/GPIO/TCO");
  528. pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
  529. if (enable & ICH4_GPIO_EN)
  530. quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
  531. "ICH4 GPIO");
  532. }
  533. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
  534. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
  535. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
  536. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
  537. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
  538. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
  539. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
  540. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
  541. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
  542. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
  543. static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
  544. {
  545. u8 enable;
  546. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  547. if (enable & ICH6_ACPI_EN)
  548. quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
  549. "ICH6 ACPI/GPIO/TCO");
  550. pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
  551. if (enable & ICH6_GPIO_EN)
  552. quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
  553. "ICH6 GPIO");
  554. }
  555. static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
  556. {
  557. u32 val;
  558. u32 size, base;
  559. pci_read_config_dword(dev, reg, &val);
  560. /* Enabled? */
  561. if (!(val & 1))
  562. return;
  563. base = val & 0xfffc;
  564. if (dynsize) {
  565. /*
  566. * This is not correct. It is 16, 32 or 64 bytes depending on
  567. * register D31:F0:ADh bits 5:4.
  568. *
  569. * But this gets us at least _part_ of it.
  570. */
  571. size = 16;
  572. } else {
  573. size = 128;
  574. }
  575. base &= ~(size-1);
  576. /* Just print it out for now. We should reserve it after more debugging */
  577. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
  578. }
  579. static void quirk_ich6_lpc(struct pci_dev *dev)
  580. {
  581. /* Shared ACPI/GPIO decode with all ICH6+ */
  582. ich6_lpc_acpi_gpio(dev);
  583. /* ICH6-specific generic IO decode */
  584. ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
  585. ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
  586. }
  587. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
  588. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
  589. static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
  590. {
  591. u32 val;
  592. u32 mask, base;
  593. pci_read_config_dword(dev, reg, &val);
  594. /* Enabled? */
  595. if (!(val & 1))
  596. return;
  597. /*
  598. * IO base in bits 15:2, mask in bits 23:18, both
  599. * are dword-based
  600. */
  601. base = val & 0xfffc;
  602. mask = (val >> 16) & 0xfc;
  603. mask |= 3;
  604. /* Just print it out for now. We should reserve it after more debugging */
  605. dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
  606. }
  607. /* ICH7-10 has the same common LPC generic IO decode registers */
  608. static void quirk_ich7_lpc(struct pci_dev *dev)
  609. {
  610. /* We share the common ACPI/GPIO decode with ICH6 */
  611. ich6_lpc_acpi_gpio(dev);
  612. /* And have 4 ICH7+ generic decodes */
  613. ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
  614. ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
  615. ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
  616. ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
  617. }
  618. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
  619. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
  620. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
  621. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
  622. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
  623. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
  624. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
  625. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
  626. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
  627. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
  628. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
  629. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
  630. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
  631. /*
  632. * VIA ACPI: One IO region pointed to by longword at
  633. * 0x48 or 0x20 (256 bytes of ACPI registers)
  634. */
  635. static void quirk_vt82c586_acpi(struct pci_dev *dev)
  636. {
  637. if (dev->revision & 0x10)
  638. quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
  639. "vt82c586 ACPI");
  640. }
  641. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
  642. /*
  643. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  644. * 0x48 (256 bytes of ACPI registers)
  645. * 0x70 (128 bytes of hardware monitoring register)
  646. * 0x90 (16 bytes of SMB registers)
  647. */
  648. static void quirk_vt82c686_acpi(struct pci_dev *dev)
  649. {
  650. quirk_vt82c586_acpi(dev);
  651. quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
  652. "vt82c686 HW-mon");
  653. quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
  654. }
  655. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
  656. /*
  657. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  658. * 0x88 (128 bytes of power management registers)
  659. * 0xd0 (16 bytes of SMB registers)
  660. */
  661. static void quirk_vt8235_acpi(struct pci_dev *dev)
  662. {
  663. quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  664. quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
  665. }
  666. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  667. /*
  668. * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
  669. * Disable fast back-to-back on the secondary bus segment
  670. */
  671. static void quirk_xio2000a(struct pci_dev *dev)
  672. {
  673. struct pci_dev *pdev;
  674. u16 command;
  675. dev_warn(&dev->dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
  676. list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
  677. pci_read_config_word(pdev, PCI_COMMAND, &command);
  678. if (command & PCI_COMMAND_FAST_BACK)
  679. pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
  680. }
  681. }
  682. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
  683. quirk_xio2000a);
  684. #ifdef CONFIG_X86_IO_APIC
  685. #include <asm/io_apic.h>
  686. /*
  687. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  688. * devices to the external APIC.
  689. *
  690. * TODO: When we have device-specific interrupt routers,
  691. * this code will go away from quirks.
  692. */
  693. static void quirk_via_ioapic(struct pci_dev *dev)
  694. {
  695. u8 tmp;
  696. if (nr_ioapics < 1)
  697. tmp = 0; /* nothing routed to external APIC */
  698. else
  699. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  700. dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
  701. tmp == 0 ? "Disa" : "Ena");
  702. /* Offset 0x58: External APIC IRQ output control */
  703. pci_write_config_byte(dev, 0x58, tmp);
  704. }
  705. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  706. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  707. /*
  708. * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
  709. * This leads to doubled level interrupt rates.
  710. * Set this bit to get rid of cycle wastage.
  711. * Otherwise uncritical.
  712. */
  713. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  714. {
  715. u8 misc_control2;
  716. #define BYPASS_APIC_DEASSERT 8
  717. pci_read_config_byte(dev, 0x5B, &misc_control2);
  718. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  719. dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
  720. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  721. }
  722. }
  723. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  724. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  725. /*
  726. * The AMD io apic can hang the box when an apic irq is masked.
  727. * We check all revs >= B0 (yet not in the pre production!) as the bug
  728. * is currently marked NoFix
  729. *
  730. * We have multiple reports of hangs with this chipset that went away with
  731. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  732. * of course. However the advice is demonstrably good even if so..
  733. */
  734. static void quirk_amd_ioapic(struct pci_dev *dev)
  735. {
  736. if (dev->revision >= 0x02) {
  737. dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  738. dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
  739. }
  740. }
  741. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
  742. #endif /* CONFIG_X86_IO_APIC */
  743. #if defined(CONFIG_ARM64) && defined(CONFIG_PCI_ATS)
  744. static void quirk_cavium_sriov_rnm_link(struct pci_dev *dev)
  745. {
  746. /* Fix for improper SRIOV configuration on Cavium cn88xx RNM device */
  747. if (dev->subsystem_device == 0xa118)
  748. dev->sriov->link = dev->devfn;
  749. }
  750. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CAVIUM, 0xa018, quirk_cavium_sriov_rnm_link);
  751. #endif
  752. /*
  753. * Some settings of MMRBC can lead to data corruption so block changes.
  754. * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
  755. */
  756. static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
  757. {
  758. if (dev->subordinate && dev->revision <= 0x12) {
  759. dev_info(&dev->dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
  760. dev->revision);
  761. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
  762. }
  763. }
  764. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
  765. /*
  766. * FIXME: it is questionable that quirk_via_acpi
  767. * is needed. It shows up as an ISA bridge, and does not
  768. * support the PCI_INTERRUPT_LINE register at all. Therefore
  769. * it seems like setting the pci_dev's 'irq' to the
  770. * value of the ACPI SCI interrupt is only done for convenience.
  771. * -jgarzik
  772. */
  773. static void quirk_via_acpi(struct pci_dev *d)
  774. {
  775. /*
  776. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  777. */
  778. u8 irq;
  779. pci_read_config_byte(d, 0x42, &irq);
  780. irq &= 0xf;
  781. if (irq && (irq != 2))
  782. d->irq = irq;
  783. }
  784. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
  785. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
  786. /*
  787. * VIA bridges which have VLink
  788. */
  789. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  790. static void quirk_via_bridge(struct pci_dev *dev)
  791. {
  792. /* See what bridge we have and find the device ranges */
  793. switch (dev->device) {
  794. case PCI_DEVICE_ID_VIA_82C686:
  795. /* The VT82C686 is special, it attaches to PCI and can have
  796. any device number. All its subdevices are functions of
  797. that single device. */
  798. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  799. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  800. break;
  801. case PCI_DEVICE_ID_VIA_8237:
  802. case PCI_DEVICE_ID_VIA_8237A:
  803. via_vlink_dev_lo = 15;
  804. break;
  805. case PCI_DEVICE_ID_VIA_8235:
  806. via_vlink_dev_lo = 16;
  807. break;
  808. case PCI_DEVICE_ID_VIA_8231:
  809. case PCI_DEVICE_ID_VIA_8233_0:
  810. case PCI_DEVICE_ID_VIA_8233A:
  811. case PCI_DEVICE_ID_VIA_8233C_0:
  812. via_vlink_dev_lo = 17;
  813. break;
  814. }
  815. }
  816. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  817. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  818. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  819. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  820. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  821. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  822. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  823. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  824. /**
  825. * quirk_via_vlink - VIA VLink IRQ number update
  826. * @dev: PCI device
  827. *
  828. * If the device we are dealing with is on a PIC IRQ we need to
  829. * ensure that the IRQ line register which usually is not relevant
  830. * for PCI cards, is actually written so that interrupts get sent
  831. * to the right place.
  832. * We only do this on systems where a VIA south bridge was detected,
  833. * and only for VIA devices on the motherboard (see quirk_via_bridge
  834. * above).
  835. */
  836. static void quirk_via_vlink(struct pci_dev *dev)
  837. {
  838. u8 irq, new_irq;
  839. /* Check if we have VLink at all */
  840. if (via_vlink_dev_lo == -1)
  841. return;
  842. new_irq = dev->irq;
  843. /* Don't quirk interrupts outside the legacy IRQ range */
  844. if (!new_irq || new_irq > 15)
  845. return;
  846. /* Internal device ? */
  847. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  848. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  849. return;
  850. /* This is an internal VLink device on a PIC interrupt. The BIOS
  851. ought to have set this but may not have, so we redo it */
  852. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  853. if (new_irq != irq) {
  854. dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
  855. irq, new_irq);
  856. udelay(15); /* unknown if delay really needed */
  857. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  858. }
  859. }
  860. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  861. /*
  862. * VIA VT82C598 has its device ID settable and many BIOSes
  863. * set it to the ID of VT82C597 for backward compatibility.
  864. * We need to switch it off to be able to recognize the real
  865. * type of the chip.
  866. */
  867. static void quirk_vt82c598_id(struct pci_dev *dev)
  868. {
  869. pci_write_config_byte(dev, 0xfc, 0);
  870. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  871. }
  872. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
  873. /*
  874. * CardBus controllers have a legacy base address that enables them
  875. * to respond as i82365 pcmcia controllers. We don't want them to
  876. * do this even if the Linux CardBus driver is not loaded, because
  877. * the Linux i82365 driver does not (and should not) handle CardBus.
  878. */
  879. static void quirk_cardbus_legacy(struct pci_dev *dev)
  880. {
  881. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  882. }
  883. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
  884. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  885. DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  886. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  887. /*
  888. * Following the PCI ordering rules is optional on the AMD762. I'm not
  889. * sure what the designers were smoking but let's not inhale...
  890. *
  891. * To be fair to AMD, it follows the spec by default, its BIOS people
  892. * who turn it off!
  893. */
  894. static void quirk_amd_ordering(struct pci_dev *dev)
  895. {
  896. u32 pcic;
  897. pci_read_config_dword(dev, 0x4C, &pcic);
  898. if ((pcic & 6) != 6) {
  899. pcic |= 6;
  900. dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
  901. pci_write_config_dword(dev, 0x4C, pcic);
  902. pci_read_config_dword(dev, 0x84, &pcic);
  903. pcic |= (1 << 23); /* Required in this mode */
  904. pci_write_config_dword(dev, 0x84, pcic);
  905. }
  906. }
  907. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  908. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  909. /*
  910. * DreamWorks provided workaround for Dunord I-3000 problem
  911. *
  912. * This card decodes and responds to addresses not apparently
  913. * assigned to it. We force a larger allocation to ensure that
  914. * nothing gets put too close to it.
  915. */
  916. static void quirk_dunord(struct pci_dev *dev)
  917. {
  918. struct resource *r = &dev->resource[1];
  919. r->flags |= IORESOURCE_UNSET;
  920. r->start = 0;
  921. r->end = 0xffffff;
  922. }
  923. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
  924. /*
  925. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  926. * is subtractive decoding (transparent), and does indicate this
  927. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  928. * instead of 0x01.
  929. */
  930. static void quirk_transparent_bridge(struct pci_dev *dev)
  931. {
  932. dev->transparent = 1;
  933. }
  934. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
  935. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
  936. /*
  937. * Common misconfiguration of the MediaGX/Geode PCI master that will
  938. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  939. * datasheets found at http://www.national.com/analog for info on what
  940. * these bits do. <christer@weinigel.se>
  941. */
  942. static void quirk_mediagx_master(struct pci_dev *dev)
  943. {
  944. u8 reg;
  945. pci_read_config_byte(dev, 0x41, &reg);
  946. if (reg & 2) {
  947. reg &= ~2;
  948. dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
  949. reg);
  950. pci_write_config_byte(dev, 0x41, reg);
  951. }
  952. }
  953. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  954. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  955. /*
  956. * Ensure C0 rev restreaming is off. This is normally done by
  957. * the BIOS but in the odd case it is not the results are corruption
  958. * hence the presence of a Linux check
  959. */
  960. static void quirk_disable_pxb(struct pci_dev *pdev)
  961. {
  962. u16 config;
  963. if (pdev->revision != 0x04) /* Only C0 requires this */
  964. return;
  965. pci_read_config_word(pdev, 0x40, &config);
  966. if (config & (1<<6)) {
  967. config &= ~(1<<6);
  968. pci_write_config_word(pdev, 0x40, config);
  969. dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
  970. }
  971. }
  972. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  973. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  974. static void quirk_amd_ide_mode(struct pci_dev *pdev)
  975. {
  976. /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
  977. u8 tmp;
  978. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
  979. if (tmp == 0x01) {
  980. pci_read_config_byte(pdev, 0x40, &tmp);
  981. pci_write_config_byte(pdev, 0x40, tmp|1);
  982. pci_write_config_byte(pdev, 0x9, 1);
  983. pci_write_config_byte(pdev, 0xa, 6);
  984. pci_write_config_byte(pdev, 0x40, tmp);
  985. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  986. dev_info(&pdev->dev, "set SATA to AHCI mode\n");
  987. }
  988. }
  989. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  990. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  991. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  992. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  993. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  994. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  995. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
  996. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
  997. /*
  998. * Serverworks CSB5 IDE does not fully support native mode
  999. */
  1000. static void quirk_svwks_csb5ide(struct pci_dev *pdev)
  1001. {
  1002. u8 prog;
  1003. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1004. if (prog & 5) {
  1005. prog &= ~5;
  1006. pdev->class &= ~5;
  1007. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  1008. /* PCI layer will sort out resources */
  1009. }
  1010. }
  1011. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
  1012. /*
  1013. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  1014. */
  1015. static void quirk_ide_samemode(struct pci_dev *pdev)
  1016. {
  1017. u8 prog;
  1018. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1019. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  1020. dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
  1021. prog &= ~5;
  1022. pdev->class &= ~5;
  1023. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  1024. }
  1025. }
  1026. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  1027. /*
  1028. * Some ATA devices break if put into D3
  1029. */
  1030. static void quirk_no_ata_d3(struct pci_dev *pdev)
  1031. {
  1032. pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
  1033. }
  1034. /* Quirk the legacy ATA devices only. The AHCI ones are ok */
  1035. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
  1036. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1037. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
  1038. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1039. /* ALi loses some register settings that we cannot then restore */
  1040. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
  1041. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1042. /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
  1043. occur when mode detecting */
  1044. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
  1045. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1046. /* This was originally an Alpha specific thing, but it really fits here.
  1047. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  1048. */
  1049. static void quirk_eisa_bridge(struct pci_dev *dev)
  1050. {
  1051. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  1052. }
  1053. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
  1054. /*
  1055. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  1056. * is not activated. The myth is that Asus said that they do not want the
  1057. * users to be irritated by just another PCI Device in the Win98 device
  1058. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  1059. * package 2.7.0 for details)
  1060. *
  1061. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  1062. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  1063. * becomes necessary to do this tweak in two steps -- the chosen trigger
  1064. * is either the Host bridge (preferred) or on-board VGA controller.
  1065. *
  1066. * Note that we used to unhide the SMBus that way on Toshiba laptops
  1067. * (Satellite A40 and Tecra M2) but then found that the thermal management
  1068. * was done by SMM code, which could cause unsynchronized concurrent
  1069. * accesses to the SMBus registers, with potentially bad effects. Thus you
  1070. * should be very careful when adding new entries: if SMM is accessing the
  1071. * Intel SMBus, this is a very good reason to leave it hidden.
  1072. *
  1073. * Likewise, many recent laptops use ACPI for thermal management. If the
  1074. * ACPI DSDT code accesses the SMBus, then Linux should not access it
  1075. * natively, and keeping the SMBus hidden is the right thing to do. If you
  1076. * are about to add an entry in the table below, please first disassemble
  1077. * the DSDT and double-check that there is no code accessing the SMBus.
  1078. */
  1079. static int asus_hides_smbus;
  1080. static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
  1081. {
  1082. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1083. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  1084. switch (dev->subsystem_device) {
  1085. case 0x8025: /* P4B-LX */
  1086. case 0x8070: /* P4B */
  1087. case 0x8088: /* P4B533 */
  1088. case 0x1626: /* L3C notebook */
  1089. asus_hides_smbus = 1;
  1090. }
  1091. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  1092. switch (dev->subsystem_device) {
  1093. case 0x80b1: /* P4GE-V */
  1094. case 0x80b2: /* P4PE */
  1095. case 0x8093: /* P4B533-V */
  1096. asus_hides_smbus = 1;
  1097. }
  1098. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  1099. switch (dev->subsystem_device) {
  1100. case 0x8030: /* P4T533 */
  1101. asus_hides_smbus = 1;
  1102. }
  1103. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  1104. switch (dev->subsystem_device) {
  1105. case 0x8070: /* P4G8X Deluxe */
  1106. asus_hides_smbus = 1;
  1107. }
  1108. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  1109. switch (dev->subsystem_device) {
  1110. case 0x80c9: /* PU-DLS */
  1111. asus_hides_smbus = 1;
  1112. }
  1113. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  1114. switch (dev->subsystem_device) {
  1115. case 0x1751: /* M2N notebook */
  1116. case 0x1821: /* M5N notebook */
  1117. case 0x1897: /* A6L notebook */
  1118. asus_hides_smbus = 1;
  1119. }
  1120. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1121. switch (dev->subsystem_device) {
  1122. case 0x184b: /* W1N notebook */
  1123. case 0x186a: /* M6Ne notebook */
  1124. asus_hides_smbus = 1;
  1125. }
  1126. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1127. switch (dev->subsystem_device) {
  1128. case 0x80f2: /* P4P800-X */
  1129. asus_hides_smbus = 1;
  1130. }
  1131. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  1132. switch (dev->subsystem_device) {
  1133. case 0x1882: /* M6V notebook */
  1134. case 0x1977: /* A6VA notebook */
  1135. asus_hides_smbus = 1;
  1136. }
  1137. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  1138. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1139. switch (dev->subsystem_device) {
  1140. case 0x088C: /* HP Compaq nc8000 */
  1141. case 0x0890: /* HP Compaq nc6000 */
  1142. asus_hides_smbus = 1;
  1143. }
  1144. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1145. switch (dev->subsystem_device) {
  1146. case 0x12bc: /* HP D330L */
  1147. case 0x12bd: /* HP D530 */
  1148. case 0x006a: /* HP Compaq nx9500 */
  1149. asus_hides_smbus = 1;
  1150. }
  1151. else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
  1152. switch (dev->subsystem_device) {
  1153. case 0x12bf: /* HP xw4100 */
  1154. asus_hides_smbus = 1;
  1155. }
  1156. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  1157. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1158. switch (dev->subsystem_device) {
  1159. case 0xC00C: /* Samsung P35 notebook */
  1160. asus_hides_smbus = 1;
  1161. }
  1162. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  1163. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1164. switch (dev->subsystem_device) {
  1165. case 0x0058: /* Compaq Evo N620c */
  1166. asus_hides_smbus = 1;
  1167. }
  1168. else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
  1169. switch (dev->subsystem_device) {
  1170. case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
  1171. /* Motherboard doesn't have Host bridge
  1172. * subvendor/subdevice IDs, therefore checking
  1173. * its on-board VGA controller */
  1174. asus_hides_smbus = 1;
  1175. }
  1176. else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
  1177. switch (dev->subsystem_device) {
  1178. case 0x00b8: /* Compaq Evo D510 CMT */
  1179. case 0x00b9: /* Compaq Evo D510 SFF */
  1180. case 0x00ba: /* Compaq Evo D510 USDT */
  1181. /* Motherboard doesn't have Host bridge
  1182. * subvendor/subdevice IDs and on-board VGA
  1183. * controller is disabled if an AGP card is
  1184. * inserted, therefore checking USB UHCI
  1185. * Controller #1 */
  1186. asus_hides_smbus = 1;
  1187. }
  1188. else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
  1189. switch (dev->subsystem_device) {
  1190. case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
  1191. /* Motherboard doesn't have host bridge
  1192. * subvendor/subdevice IDs, therefore checking
  1193. * its on-board VGA controller */
  1194. asus_hides_smbus = 1;
  1195. }
  1196. }
  1197. }
  1198. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
  1199. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
  1200. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
  1201. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
  1202. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
  1203. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
  1204. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
  1205. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
  1206. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
  1207. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
  1208. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
  1209. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
  1210. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
  1211. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  1212. {
  1213. u16 val;
  1214. if (likely(!asus_hides_smbus))
  1215. return;
  1216. pci_read_config_word(dev, 0xF2, &val);
  1217. if (val & 0x8) {
  1218. pci_write_config_word(dev, 0xF2, val & (~0x8));
  1219. pci_read_config_word(dev, 0xF2, &val);
  1220. if (val & 0x8)
  1221. dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
  1222. val);
  1223. else
  1224. dev_info(&dev->dev, "Enabled i801 SMBus device\n");
  1225. }
  1226. }
  1227. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1228. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1229. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1230. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1231. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1232. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1233. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1234. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1235. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1236. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1237. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1238. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1239. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1240. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1241. /* It appears we just have one such device. If not, we have a warning */
  1242. static void __iomem *asus_rcba_base;
  1243. static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
  1244. {
  1245. u32 rcba;
  1246. if (likely(!asus_hides_smbus))
  1247. return;
  1248. WARN_ON(asus_rcba_base);
  1249. pci_read_config_dword(dev, 0xF0, &rcba);
  1250. /* use bits 31:14, 16 kB aligned */
  1251. asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
  1252. if (asus_rcba_base == NULL)
  1253. return;
  1254. }
  1255. static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
  1256. {
  1257. u32 val;
  1258. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1259. return;
  1260. /* read the Function Disable register, dword mode only */
  1261. val = readl(asus_rcba_base + 0x3418);
  1262. writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
  1263. }
  1264. static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
  1265. {
  1266. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1267. return;
  1268. iounmap(asus_rcba_base);
  1269. asus_rcba_base = NULL;
  1270. dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
  1271. }
  1272. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  1273. {
  1274. asus_hides_smbus_lpc_ich6_suspend(dev);
  1275. asus_hides_smbus_lpc_ich6_resume_early(dev);
  1276. asus_hides_smbus_lpc_ich6_resume(dev);
  1277. }
  1278. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
  1279. DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
  1280. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
  1281. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
  1282. /*
  1283. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1284. */
  1285. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1286. {
  1287. u8 val = 0;
  1288. pci_read_config_byte(dev, 0x77, &val);
  1289. if (val & 0x10) {
  1290. dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
  1291. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1292. }
  1293. }
  1294. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1295. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1296. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1297. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1298. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1299. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1300. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1301. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1302. /*
  1303. * ... This is further complicated by the fact that some SiS96x south
  1304. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1305. * spotted a compatible north bridge to make sure.
  1306. * (pci_find_device doesn't work yet)
  1307. *
  1308. * We can also enable the sis96x bit in the discovery register..
  1309. */
  1310. #define SIS_DETECT_REGISTER 0x40
  1311. static void quirk_sis_503(struct pci_dev *dev)
  1312. {
  1313. u8 reg;
  1314. u16 devid;
  1315. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1316. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1317. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1318. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1319. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1320. return;
  1321. }
  1322. /*
  1323. * Ok, it now shows up as a 96x.. run the 96x quirk by
  1324. * hand in case it has already been processed.
  1325. * (depends on link order, which is apparently not guaranteed)
  1326. */
  1327. dev->device = devid;
  1328. quirk_sis_96x_smbus(dev);
  1329. }
  1330. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1331. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1332. /*
  1333. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1334. * and MC97 modem controller are disabled when a second PCI soundcard is
  1335. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1336. * -- bjd
  1337. */
  1338. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1339. {
  1340. u8 val;
  1341. int asus_hides_ac97 = 0;
  1342. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1343. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1344. asus_hides_ac97 = 1;
  1345. }
  1346. if (!asus_hides_ac97)
  1347. return;
  1348. pci_read_config_byte(dev, 0x50, &val);
  1349. if (val & 0xc0) {
  1350. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1351. pci_read_config_byte(dev, 0x50, &val);
  1352. if (val & 0xc0)
  1353. dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
  1354. val);
  1355. else
  1356. dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
  1357. }
  1358. }
  1359. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1360. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1361. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1362. /*
  1363. * If we are using libata we can drive this chip properly but must
  1364. * do this early on to make the additional device appear during
  1365. * the PCI scanning.
  1366. */
  1367. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1368. {
  1369. u32 conf1, conf5, class;
  1370. u8 hdr;
  1371. /* Only poke fn 0 */
  1372. if (PCI_FUNC(pdev->devfn))
  1373. return;
  1374. pci_read_config_dword(pdev, 0x40, &conf1);
  1375. pci_read_config_dword(pdev, 0x80, &conf5);
  1376. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1377. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1378. switch (pdev->device) {
  1379. case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
  1380. case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
  1381. case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
  1382. /* The controller should be in single function ahci mode */
  1383. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1384. break;
  1385. case PCI_DEVICE_ID_JMICRON_JMB365:
  1386. case PCI_DEVICE_ID_JMICRON_JMB366:
  1387. /* Redirect IDE second PATA port to the right spot */
  1388. conf5 |= (1 << 24);
  1389. /* Fall through */
  1390. case PCI_DEVICE_ID_JMICRON_JMB361:
  1391. case PCI_DEVICE_ID_JMICRON_JMB363:
  1392. case PCI_DEVICE_ID_JMICRON_JMB369:
  1393. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1394. /* Set the class codes correctly and then direct IDE 0 */
  1395. conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
  1396. break;
  1397. case PCI_DEVICE_ID_JMICRON_JMB368:
  1398. /* The controller should be in single function IDE mode */
  1399. conf1 |= 0x00C00000; /* Set 22, 23 */
  1400. break;
  1401. }
  1402. pci_write_config_dword(pdev, 0x40, conf1);
  1403. pci_write_config_dword(pdev, 0x80, conf5);
  1404. /* Update pdev accordingly */
  1405. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1406. pdev->hdr_type = hdr & 0x7f;
  1407. pdev->multifunction = !!(hdr & 0x80);
  1408. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1409. pdev->class = class >> 8;
  1410. }
  1411. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1412. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1413. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1414. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1415. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1416. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1417. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1418. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1419. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1420. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1421. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1422. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1423. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1424. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1425. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1426. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1427. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1428. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1429. #endif
  1430. static void quirk_jmicron_async_suspend(struct pci_dev *dev)
  1431. {
  1432. if (dev->multifunction) {
  1433. device_disable_async_suspend(&dev->dev);
  1434. dev_info(&dev->dev, "async suspend disabled to avoid multi-function power-on ordering issue\n");
  1435. }
  1436. }
  1437. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_IDE, 8, quirk_jmicron_async_suspend);
  1438. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_SATA_AHCI, 0, quirk_jmicron_async_suspend);
  1439. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x2362, quirk_jmicron_async_suspend);
  1440. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x236f, quirk_jmicron_async_suspend);
  1441. #ifdef CONFIG_X86_IO_APIC
  1442. static void quirk_alder_ioapic(struct pci_dev *pdev)
  1443. {
  1444. int i;
  1445. if ((pdev->class >> 8) != 0xff00)
  1446. return;
  1447. /* the first BAR is the location of the IO APIC...we must
  1448. * not touch this (and it's already covered by the fixmap), so
  1449. * forcibly insert it into the resource tree */
  1450. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1451. insert_resource(&iomem_resource, &pdev->resource[0]);
  1452. /* The next five BARs all seem to be rubbish, so just clean
  1453. * them out */
  1454. for (i = 1; i < 6; i++)
  1455. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1456. }
  1457. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
  1458. #endif
  1459. static void quirk_pcie_mch(struct pci_dev *pdev)
  1460. {
  1461. pdev->no_msi = 1;
  1462. }
  1463. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
  1464. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
  1465. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
  1466. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_HUAWEI, 0x1610, quirk_pcie_mch);
  1467. /*
  1468. * It's possible for the MSI to get corrupted if shpc and acpi
  1469. * are used together on certain PXH-based systems.
  1470. */
  1471. static void quirk_pcie_pxh(struct pci_dev *dev)
  1472. {
  1473. dev->no_msi = 1;
  1474. dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
  1475. }
  1476. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1477. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1478. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1479. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1480. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1481. /*
  1482. * Some Intel PCI Express chipsets have trouble with downstream
  1483. * device power management.
  1484. */
  1485. static void quirk_intel_pcie_pm(struct pci_dev *dev)
  1486. {
  1487. pci_pm_d3_delay = 120;
  1488. dev->no_d1d2 = 1;
  1489. }
  1490. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1491. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1492. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1493. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1494. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1495. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1496. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1497. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1498. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1499. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1500. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1501. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1502. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1503. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1504. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1505. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1506. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1507. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1508. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1509. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1510. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1511. static void quirk_radeon_pm(struct pci_dev *dev)
  1512. {
  1513. if (dev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
  1514. dev->subsystem_device == 0x00e2) {
  1515. if (dev->d3_delay < 20) {
  1516. dev->d3_delay = 20;
  1517. dev_info(&dev->dev, "extending delay after power-on from D3 to %d msec\n",
  1518. dev->d3_delay);
  1519. }
  1520. }
  1521. }
  1522. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6741, quirk_radeon_pm);
  1523. #ifdef CONFIG_X86_IO_APIC
  1524. static int dmi_disable_ioapicreroute(const struct dmi_system_id *d)
  1525. {
  1526. noioapicreroute = 1;
  1527. pr_info("%s detected: disable boot interrupt reroute\n", d->ident);
  1528. return 0;
  1529. }
  1530. static const struct dmi_system_id boot_interrupt_dmi_table[] = {
  1531. /*
  1532. * Systems to exclude from boot interrupt reroute quirks
  1533. */
  1534. {
  1535. .callback = dmi_disable_ioapicreroute,
  1536. .ident = "ASUSTek Computer INC. M2N-LR",
  1537. .matches = {
  1538. DMI_MATCH(DMI_SYS_VENDOR, "ASUSTek Computer INC."),
  1539. DMI_MATCH(DMI_PRODUCT_NAME, "M2N-LR"),
  1540. },
  1541. },
  1542. {}
  1543. };
  1544. /*
  1545. * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
  1546. * remap the original interrupt in the linux kernel to the boot interrupt, so
  1547. * that a PCI device's interrupt handler is installed on the boot interrupt
  1548. * line instead.
  1549. */
  1550. static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
  1551. {
  1552. dmi_check_system(boot_interrupt_dmi_table);
  1553. if (noioapicquirk || noioapicreroute)
  1554. return;
  1555. dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
  1556. dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
  1557. dev->vendor, dev->device);
  1558. }
  1559. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1560. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1561. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1562. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1563. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1564. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1565. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1566. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1567. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1568. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1569. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1570. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1571. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1572. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1573. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1574. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1575. /*
  1576. * On some chipsets we can disable the generation of legacy INTx boot
  1577. * interrupts.
  1578. */
  1579. /*
  1580. * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
  1581. * 300641-004US, section 5.7.3.
  1582. */
  1583. #define INTEL_6300_IOAPIC_ABAR 0x40
  1584. #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
  1585. static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
  1586. {
  1587. u16 pci_config_word;
  1588. if (noioapicquirk)
  1589. return;
  1590. pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
  1591. pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
  1592. pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
  1593. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1594. dev->vendor, dev->device);
  1595. }
  1596. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1597. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1598. /*
  1599. * disable boot interrupts on HT-1000
  1600. */
  1601. #define BC_HT1000_FEATURE_REG 0x64
  1602. #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
  1603. #define BC_HT1000_MAP_IDX 0xC00
  1604. #define BC_HT1000_MAP_DATA 0xC01
  1605. static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
  1606. {
  1607. u32 pci_config_dword;
  1608. u8 irq;
  1609. if (noioapicquirk)
  1610. return;
  1611. pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
  1612. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
  1613. BC_HT1000_PIC_REGS_ENABLE);
  1614. for (irq = 0x10; irq < 0x10 + 32; irq++) {
  1615. outb(irq, BC_HT1000_MAP_IDX);
  1616. outb(0x00, BC_HT1000_MAP_DATA);
  1617. }
  1618. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
  1619. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1620. dev->vendor, dev->device);
  1621. }
  1622. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1623. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1624. /*
  1625. * disable boot interrupts on AMD and ATI chipsets
  1626. */
  1627. /*
  1628. * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
  1629. * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
  1630. * (due to an erratum).
  1631. */
  1632. #define AMD_813X_MISC 0x40
  1633. #define AMD_813X_NOIOAMODE (1<<0)
  1634. #define AMD_813X_REV_B1 0x12
  1635. #define AMD_813X_REV_B2 0x13
  1636. static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
  1637. {
  1638. u32 pci_config_dword;
  1639. if (noioapicquirk)
  1640. return;
  1641. if ((dev->revision == AMD_813X_REV_B1) ||
  1642. (dev->revision == AMD_813X_REV_B2))
  1643. return;
  1644. pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
  1645. pci_config_dword &= ~AMD_813X_NOIOAMODE;
  1646. pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
  1647. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1648. dev->vendor, dev->device);
  1649. }
  1650. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1651. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1652. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1653. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1654. #define AMD_8111_PCI_IRQ_ROUTING 0x56
  1655. static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
  1656. {
  1657. u16 pci_config_word;
  1658. if (noioapicquirk)
  1659. return;
  1660. pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
  1661. if (!pci_config_word) {
  1662. dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] already disabled\n",
  1663. dev->vendor, dev->device);
  1664. return;
  1665. }
  1666. pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
  1667. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1668. dev->vendor, dev->device);
  1669. }
  1670. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1671. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1672. #endif /* CONFIG_X86_IO_APIC */
  1673. /*
  1674. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1675. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1676. * Re-allocate the region if needed...
  1677. */
  1678. static void quirk_tc86c001_ide(struct pci_dev *dev)
  1679. {
  1680. struct resource *r = &dev->resource[0];
  1681. if (r->start & 0x8) {
  1682. r->flags |= IORESOURCE_UNSET;
  1683. r->start = 0;
  1684. r->end = 0xf;
  1685. }
  1686. }
  1687. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1688. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1689. quirk_tc86c001_ide);
  1690. /*
  1691. * PLX PCI 9050 PCI Target bridge controller has an errata that prevents the
  1692. * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
  1693. * being read correctly if bit 7 of the base address is set.
  1694. * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
  1695. * Re-allocate the regions to a 256-byte boundary if necessary.
  1696. */
  1697. static void quirk_plx_pci9050(struct pci_dev *dev)
  1698. {
  1699. unsigned int bar;
  1700. /* Fixed in revision 2 (PCI 9052). */
  1701. if (dev->revision >= 2)
  1702. return;
  1703. for (bar = 0; bar <= 1; bar++)
  1704. if (pci_resource_len(dev, bar) == 0x80 &&
  1705. (pci_resource_start(dev, bar) & 0x80)) {
  1706. struct resource *r = &dev->resource[bar];
  1707. dev_info(&dev->dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
  1708. bar);
  1709. r->flags |= IORESOURCE_UNSET;
  1710. r->start = 0;
  1711. r->end = 0xff;
  1712. }
  1713. }
  1714. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1715. quirk_plx_pci9050);
  1716. /*
  1717. * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
  1718. * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
  1719. * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
  1720. * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
  1721. *
  1722. * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
  1723. * driver.
  1724. */
  1725. DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
  1726. DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
  1727. static void quirk_netmos(struct pci_dev *dev)
  1728. {
  1729. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1730. unsigned int num_serial = dev->subsystem_device & 0xf;
  1731. /*
  1732. * These Netmos parts are multiport serial devices with optional
  1733. * parallel ports. Even when parallel ports are present, they
  1734. * are identified as class SERIAL, which means the serial driver
  1735. * will claim them. To prevent this, mark them as class OTHER.
  1736. * These combo devices should be claimed by parport_serial.
  1737. *
  1738. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1739. * of parallel ports and <S> is the number of serial ports.
  1740. */
  1741. switch (dev->device) {
  1742. case PCI_DEVICE_ID_NETMOS_9835:
  1743. /* Well, this rule doesn't hold for the following 9835 device */
  1744. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  1745. dev->subsystem_device == 0x0299)
  1746. return;
  1747. case PCI_DEVICE_ID_NETMOS_9735:
  1748. case PCI_DEVICE_ID_NETMOS_9745:
  1749. case PCI_DEVICE_ID_NETMOS_9845:
  1750. case PCI_DEVICE_ID_NETMOS_9855:
  1751. if (num_parallel) {
  1752. dev_info(&dev->dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
  1753. dev->device, num_parallel, num_serial);
  1754. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1755. (dev->class & 0xff);
  1756. }
  1757. }
  1758. }
  1759. DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
  1760. PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
  1761. /*
  1762. * Quirk non-zero PCI functions to route VPD access through function 0 for
  1763. * devices that share VPD resources between functions. The functions are
  1764. * expected to be identical devices.
  1765. */
  1766. static void quirk_f0_vpd_link(struct pci_dev *dev)
  1767. {
  1768. struct pci_dev *f0;
  1769. if (!PCI_FUNC(dev->devfn))
  1770. return;
  1771. f0 = pci_get_slot(dev->bus, PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
  1772. if (!f0)
  1773. return;
  1774. if (f0->vpd && dev->class == f0->class &&
  1775. dev->vendor == f0->vendor && dev->device == f0->device)
  1776. dev->dev_flags |= PCI_DEV_FLAGS_VPD_REF_F0;
  1777. pci_dev_put(f0);
  1778. }
  1779. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  1780. PCI_CLASS_NETWORK_ETHERNET, 8, quirk_f0_vpd_link);
  1781. static void quirk_e100_interrupt(struct pci_dev *dev)
  1782. {
  1783. u16 command, pmcsr;
  1784. u8 __iomem *csr;
  1785. u8 cmd_hi;
  1786. switch (dev->device) {
  1787. /* PCI IDs taken from drivers/net/e100.c */
  1788. case 0x1029:
  1789. case 0x1030 ... 0x1034:
  1790. case 0x1038 ... 0x103E:
  1791. case 0x1050 ... 0x1057:
  1792. case 0x1059:
  1793. case 0x1064 ... 0x106B:
  1794. case 0x1091 ... 0x1095:
  1795. case 0x1209:
  1796. case 0x1229:
  1797. case 0x2449:
  1798. case 0x2459:
  1799. case 0x245D:
  1800. case 0x27DC:
  1801. break;
  1802. default:
  1803. return;
  1804. }
  1805. /*
  1806. * Some firmware hands off the e100 with interrupts enabled,
  1807. * which can cause a flood of interrupts if packets are
  1808. * received before the driver attaches to the device. So
  1809. * disable all e100 interrupts here. The driver will
  1810. * re-enable them when it's ready.
  1811. */
  1812. pci_read_config_word(dev, PCI_COMMAND, &command);
  1813. if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
  1814. return;
  1815. /*
  1816. * Check that the device is in the D0 power state. If it's not,
  1817. * there is no point to look any further.
  1818. */
  1819. if (dev->pm_cap) {
  1820. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1821. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
  1822. return;
  1823. }
  1824. /* Convert from PCI bus to resource space. */
  1825. csr = ioremap(pci_resource_start(dev, 0), 8);
  1826. if (!csr) {
  1827. dev_warn(&dev->dev, "Can't map e100 registers\n");
  1828. return;
  1829. }
  1830. cmd_hi = readb(csr + 3);
  1831. if (cmd_hi == 0) {
  1832. dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; disabling\n");
  1833. writeb(1, csr + 3);
  1834. }
  1835. iounmap(csr);
  1836. }
  1837. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  1838. PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
  1839. /*
  1840. * The 82575 and 82598 may experience data corruption issues when transitioning
  1841. * out of L0S. To prevent this we need to disable L0S on the PCIe link.
  1842. */
  1843. static void quirk_disable_aspm_l0s(struct pci_dev *dev)
  1844. {
  1845. dev_info(&dev->dev, "Disabling L0s\n");
  1846. pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
  1847. }
  1848. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
  1849. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
  1850. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
  1851. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
  1852. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
  1853. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
  1854. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
  1855. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
  1856. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
  1857. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
  1858. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
  1859. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
  1860. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
  1861. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
  1862. static void fixup_rev1_53c810(struct pci_dev *dev)
  1863. {
  1864. u32 class = dev->class;
  1865. /*
  1866. * rev 1 ncr53c810 chips don't set the class at all which means
  1867. * they don't get their resources remapped. Fix that here.
  1868. */
  1869. if (class)
  1870. return;
  1871. dev->class = PCI_CLASS_STORAGE_SCSI << 8;
  1872. dev_info(&dev->dev, "NCR 53c810 rev 1 PCI class overridden (%#08x -> %#08x)\n",
  1873. class, dev->class);
  1874. }
  1875. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1876. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1877. static void quirk_p64h2_1k_io(struct pci_dev *dev)
  1878. {
  1879. u16 en1k;
  1880. pci_read_config_word(dev, 0x40, &en1k);
  1881. if (en1k & 0x200) {
  1882. dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
  1883. dev->io_window_1k = 1;
  1884. }
  1885. }
  1886. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1887. /* Under some circumstances, AER is not linked with extended capabilities.
  1888. * Force it to be linked by setting the corresponding control bit in the
  1889. * config space.
  1890. */
  1891. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1892. {
  1893. uint8_t b;
  1894. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1895. if (!(b & 0x20)) {
  1896. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1897. dev_info(&dev->dev, "Linking AER extended capability\n");
  1898. }
  1899. }
  1900. }
  1901. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1902. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1903. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1904. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1905. static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
  1906. {
  1907. /*
  1908. * Disable PCI Bus Parking and PCI Master read caching on CX700
  1909. * which causes unspecified timing errors with a VT6212L on the PCI
  1910. * bus leading to USB2.0 packet loss.
  1911. *
  1912. * This quirk is only enabled if a second (on the external PCI bus)
  1913. * VT6212L is found -- the CX700 core itself also contains a USB
  1914. * host controller with the same PCI ID as the VT6212L.
  1915. */
  1916. /* Count VT6212L instances */
  1917. struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
  1918. PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
  1919. uint8_t b;
  1920. /* p should contain the first (internal) VT6212L -- see if we have
  1921. an external one by searching again */
  1922. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
  1923. if (!p)
  1924. return;
  1925. pci_dev_put(p);
  1926. if (pci_read_config_byte(dev, 0x76, &b) == 0) {
  1927. if (b & 0x40) {
  1928. /* Turn off PCI Bus Parking */
  1929. pci_write_config_byte(dev, 0x76, b ^ 0x40);
  1930. dev_info(&dev->dev, "Disabling VIA CX700 PCI parking\n");
  1931. }
  1932. }
  1933. if (pci_read_config_byte(dev, 0x72, &b) == 0) {
  1934. if (b != 0) {
  1935. /* Turn off PCI Master read caching */
  1936. pci_write_config_byte(dev, 0x72, 0x0);
  1937. /* Set PCI Master Bus time-out to "1x16 PCLK" */
  1938. pci_write_config_byte(dev, 0x75, 0x1);
  1939. /* Disable "Read FIFO Timer" */
  1940. pci_write_config_byte(dev, 0x77, 0x0);
  1941. dev_info(&dev->dev, "Disabling VIA CX700 PCI caching\n");
  1942. }
  1943. }
  1944. }
  1945. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
  1946. /*
  1947. * If a device follows the VPD format spec, the PCI core will not read or
  1948. * write past the VPD End Tag. But some vendors do not follow the VPD
  1949. * format spec, so we can't tell how much data is safe to access. Devices
  1950. * may behave unpredictably if we access too much. Blacklist these devices
  1951. * so we don't touch VPD at all.
  1952. */
  1953. static void quirk_blacklist_vpd(struct pci_dev *dev)
  1954. {
  1955. if (dev->vpd) {
  1956. dev->vpd->len = 0;
  1957. dev_warn(&dev->dev, FW_BUG "disabling VPD access (can't determine size of non-standard VPD format)\n");
  1958. }
  1959. }
  1960. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0060, quirk_blacklist_vpd);
  1961. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x007c, quirk_blacklist_vpd);
  1962. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0413, quirk_blacklist_vpd);
  1963. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0078, quirk_blacklist_vpd);
  1964. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0079, quirk_blacklist_vpd);
  1965. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0073, quirk_blacklist_vpd);
  1966. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x0071, quirk_blacklist_vpd);
  1967. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x005b, quirk_blacklist_vpd);
  1968. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x002f, quirk_blacklist_vpd);
  1969. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x005d, quirk_blacklist_vpd);
  1970. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_LSI_LOGIC, 0x005f, quirk_blacklist_vpd);
  1971. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, PCI_ANY_ID,
  1972. quirk_blacklist_vpd);
  1973. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_QLOGIC, 0x2261, quirk_blacklist_vpd);
  1974. /*
  1975. * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
  1976. * VPD end tag will hang the device. This problem was initially
  1977. * observed when a vpd entry was created in sysfs
  1978. * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
  1979. * will dump 32k of data. Reading a full 32k will cause an access
  1980. * beyond the VPD end tag causing the device to hang. Once the device
  1981. * is hung, the bnx2 driver will not be able to reset the device.
  1982. * We believe that it is legal to read beyond the end tag and
  1983. * therefore the solution is to limit the read/write length.
  1984. */
  1985. static void quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
  1986. {
  1987. /*
  1988. * Only disable the VPD capability for 5706, 5706S, 5708,
  1989. * 5708S and 5709 rev. A
  1990. */
  1991. if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
  1992. (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
  1993. (dev->device == PCI_DEVICE_ID_NX2_5708) ||
  1994. (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
  1995. ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
  1996. (dev->revision & 0xf0) == 0x0)) {
  1997. if (dev->vpd)
  1998. dev->vpd->len = 0x80;
  1999. }
  2000. }
  2001. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2002. PCI_DEVICE_ID_NX2_5706,
  2003. quirk_brcm_570x_limit_vpd);
  2004. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2005. PCI_DEVICE_ID_NX2_5706S,
  2006. quirk_brcm_570x_limit_vpd);
  2007. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2008. PCI_DEVICE_ID_NX2_5708,
  2009. quirk_brcm_570x_limit_vpd);
  2010. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2011. PCI_DEVICE_ID_NX2_5708S,
  2012. quirk_brcm_570x_limit_vpd);
  2013. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2014. PCI_DEVICE_ID_NX2_5709,
  2015. quirk_brcm_570x_limit_vpd);
  2016. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2017. PCI_DEVICE_ID_NX2_5709S,
  2018. quirk_brcm_570x_limit_vpd);
  2019. static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
  2020. {
  2021. u32 rev;
  2022. pci_read_config_dword(dev, 0xf4, &rev);
  2023. /* Only CAP the MRRS if the device is a 5719 A0 */
  2024. if (rev == 0x05719000) {
  2025. int readrq = pcie_get_readrq(dev);
  2026. if (readrq > 2048)
  2027. pcie_set_readrq(dev, 2048);
  2028. }
  2029. }
  2030. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
  2031. PCI_DEVICE_ID_TIGON3_5719,
  2032. quirk_brcm_5719_limit_mrrs);
  2033. #ifdef CONFIG_PCIE_IPROC_PLATFORM
  2034. static void quirk_paxc_bridge(struct pci_dev *pdev)
  2035. {
  2036. /* The PCI config space is shared with the PAXC root port and the first
  2037. * Ethernet device. So, we need to workaround this by telling the PCI
  2038. * code that the bridge is not an Ethernet device.
  2039. */
  2040. if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
  2041. pdev->class = PCI_CLASS_BRIDGE_PCI << 8;
  2042. /* MPSS is not being set properly (as it is currently 0). This is
  2043. * because that area of the PCI config space is hard coded to zero, and
  2044. * is not modifiable by firmware. Set this to 2 (e.g., 512 byte MPS)
  2045. * so that the MPS can be set to the real max value.
  2046. */
  2047. pdev->pcie_mpss = 2;
  2048. }
  2049. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0x16cd, quirk_paxc_bridge);
  2050. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_BROADCOM, 0x16f0, quirk_paxc_bridge);
  2051. #endif
  2052. /* Originally in EDAC sources for i82875P:
  2053. * Intel tells BIOS developers to hide device 6 which
  2054. * configures the overflow device access containing
  2055. * the DRBs - this is where we expose device 6.
  2056. * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
  2057. */
  2058. static void quirk_unhide_mch_dev6(struct pci_dev *dev)
  2059. {
  2060. u8 reg;
  2061. if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
  2062. dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
  2063. pci_write_config_byte(dev, 0xF4, reg | 0x02);
  2064. }
  2065. }
  2066. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
  2067. quirk_unhide_mch_dev6);
  2068. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
  2069. quirk_unhide_mch_dev6);
  2070. #ifdef CONFIG_TILEPRO
  2071. /*
  2072. * The Tilera TILEmpower tilepro platform needs to set the link speed
  2073. * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
  2074. * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
  2075. * capability register of the PEX8624 PCIe switch. The switch
  2076. * supports link speed auto negotiation, but falsely sets
  2077. * the link speed to 5GT/s.
  2078. */
  2079. static void quirk_tile_plx_gen1(struct pci_dev *dev)
  2080. {
  2081. if (tile_plx_gen1) {
  2082. pci_write_config_dword(dev, 0x98, 0x1);
  2083. mdelay(50);
  2084. }
  2085. }
  2086. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8624, quirk_tile_plx_gen1);
  2087. #endif /* CONFIG_TILEPRO */
  2088. #ifdef CONFIG_PCI_MSI
  2089. /* Some chipsets do not support MSI. We cannot easily rely on setting
  2090. * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  2091. * some other buses controlled by the chipset even if Linux is not
  2092. * aware of it. Instead of setting the flag on all buses in the
  2093. * machine, simply disable MSI globally.
  2094. */
  2095. static void quirk_disable_all_msi(struct pci_dev *dev)
  2096. {
  2097. pci_no_msi();
  2098. dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
  2099. }
  2100. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
  2101. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
  2102. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
  2103. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
  2104. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
  2105. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
  2106. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
  2107. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, 0x0761, quirk_disable_all_msi);
  2108. /* Disable MSI on chipsets that are known to not support it */
  2109. static void quirk_disable_msi(struct pci_dev *dev)
  2110. {
  2111. if (dev->subordinate) {
  2112. dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
  2113. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2114. }
  2115. }
  2116. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  2117. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
  2118. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
  2119. /*
  2120. * The APC bridge device in AMD 780 family northbridges has some random
  2121. * OEM subsystem ID in its vendor ID register (erratum 18), so instead
  2122. * we use the possible vendor/device IDs of the host bridge for the
  2123. * declared quirk, and search for the APC bridge by slot number.
  2124. */
  2125. static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
  2126. {
  2127. struct pci_dev *apc_bridge;
  2128. apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
  2129. if (apc_bridge) {
  2130. if (apc_bridge->device == 0x9602)
  2131. quirk_disable_msi(apc_bridge);
  2132. pci_dev_put(apc_bridge);
  2133. }
  2134. }
  2135. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
  2136. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
  2137. /* Go through the list of Hypertransport capabilities and
  2138. * return 1 if a HT MSI capability is found and enabled */
  2139. static int msi_ht_cap_enabled(struct pci_dev *dev)
  2140. {
  2141. int pos, ttl = PCI_FIND_CAP_TTL;
  2142. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2143. while (pos && ttl--) {
  2144. u8 flags;
  2145. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2146. &flags) == 0) {
  2147. dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
  2148. flags & HT_MSI_FLAGS_ENABLE ?
  2149. "enabled" : "disabled");
  2150. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  2151. }
  2152. pos = pci_find_next_ht_capability(dev, pos,
  2153. HT_CAPTYPE_MSI_MAPPING);
  2154. }
  2155. return 0;
  2156. }
  2157. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  2158. static void quirk_msi_ht_cap(struct pci_dev *dev)
  2159. {
  2160. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  2161. dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
  2162. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2163. }
  2164. }
  2165. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  2166. quirk_msi_ht_cap);
  2167. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  2168. * MSI are supported if the MSI capability set in any of these mappings.
  2169. */
  2170. static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  2171. {
  2172. struct pci_dev *pdev;
  2173. if (!dev->subordinate)
  2174. return;
  2175. /* check HT MSI cap on this chipset and the root one.
  2176. * a single one having MSI is enough to be sure that MSI are supported.
  2177. */
  2178. pdev = pci_get_slot(dev->bus, 0);
  2179. if (!pdev)
  2180. return;
  2181. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  2182. dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
  2183. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2184. }
  2185. pci_dev_put(pdev);
  2186. }
  2187. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  2188. quirk_nvidia_ck804_msi_ht_cap);
  2189. /* Force enable MSI mapping capability on HT bridges */
  2190. static void ht_enable_msi_mapping(struct pci_dev *dev)
  2191. {
  2192. int pos, ttl = PCI_FIND_CAP_TTL;
  2193. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2194. while (pos && ttl--) {
  2195. u8 flags;
  2196. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2197. &flags) == 0) {
  2198. dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
  2199. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2200. flags | HT_MSI_FLAGS_ENABLE);
  2201. }
  2202. pos = pci_find_next_ht_capability(dev, pos,
  2203. HT_CAPTYPE_MSI_MAPPING);
  2204. }
  2205. }
  2206. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
  2207. PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
  2208. ht_enable_msi_mapping);
  2209. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
  2210. ht_enable_msi_mapping);
  2211. /* The P5N32-SLI motherboards from Asus have a problem with msi
  2212. * for the MCP55 NIC. It is not yet determined whether the msi problem
  2213. * also affects other devices. As for now, turn off msi for this device.
  2214. */
  2215. static void nvenet_msi_disable(struct pci_dev *dev)
  2216. {
  2217. const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
  2218. if (board_name &&
  2219. (strstr(board_name, "P5N32-SLI PREMIUM") ||
  2220. strstr(board_name, "P5N32-E SLI"))) {
  2221. dev_info(&dev->dev, "Disabling msi for MCP55 NIC on P5N32-SLI\n");
  2222. dev->no_msi = 1;
  2223. }
  2224. }
  2225. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2226. PCI_DEVICE_ID_NVIDIA_NVENET_15,
  2227. nvenet_msi_disable);
  2228. /*
  2229. * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
  2230. * config register. This register controls the routing of legacy
  2231. * interrupts from devices that route through the MCP55. If this register
  2232. * is misprogrammed, interrupts are only sent to the BSP, unlike
  2233. * conventional systems where the IRQ is broadcast to all online CPUs. Not
  2234. * having this register set properly prevents kdump from booting up
  2235. * properly, so let's make sure that we have it set correctly.
  2236. * Note that this is an undocumented register.
  2237. */
  2238. static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
  2239. {
  2240. u32 cfg;
  2241. if (!pci_find_capability(dev, PCI_CAP_ID_HT))
  2242. return;
  2243. pci_read_config_dword(dev, 0x74, &cfg);
  2244. if (cfg & ((1 << 2) | (1 << 15))) {
  2245. printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
  2246. cfg &= ~((1 << 2) | (1 << 15));
  2247. pci_write_config_dword(dev, 0x74, cfg);
  2248. }
  2249. }
  2250. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2251. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
  2252. nvbridge_check_legacy_irq_routing);
  2253. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2254. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
  2255. nvbridge_check_legacy_irq_routing);
  2256. static int ht_check_msi_mapping(struct pci_dev *dev)
  2257. {
  2258. int pos, ttl = PCI_FIND_CAP_TTL;
  2259. int found = 0;
  2260. /* check if there is HT MSI cap or enabled on this device */
  2261. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2262. while (pos && ttl--) {
  2263. u8 flags;
  2264. if (found < 1)
  2265. found = 1;
  2266. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2267. &flags) == 0) {
  2268. if (flags & HT_MSI_FLAGS_ENABLE) {
  2269. if (found < 2) {
  2270. found = 2;
  2271. break;
  2272. }
  2273. }
  2274. }
  2275. pos = pci_find_next_ht_capability(dev, pos,
  2276. HT_CAPTYPE_MSI_MAPPING);
  2277. }
  2278. return found;
  2279. }
  2280. static int host_bridge_with_leaf(struct pci_dev *host_bridge)
  2281. {
  2282. struct pci_dev *dev;
  2283. int pos;
  2284. int i, dev_no;
  2285. int found = 0;
  2286. dev_no = host_bridge->devfn >> 3;
  2287. for (i = dev_no + 1; i < 0x20; i++) {
  2288. dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
  2289. if (!dev)
  2290. continue;
  2291. /* found next host bridge ?*/
  2292. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2293. if (pos != 0) {
  2294. pci_dev_put(dev);
  2295. break;
  2296. }
  2297. if (ht_check_msi_mapping(dev)) {
  2298. found = 1;
  2299. pci_dev_put(dev);
  2300. break;
  2301. }
  2302. pci_dev_put(dev);
  2303. }
  2304. return found;
  2305. }
  2306. #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
  2307. #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
  2308. static int is_end_of_ht_chain(struct pci_dev *dev)
  2309. {
  2310. int pos, ctrl_off;
  2311. int end = 0;
  2312. u16 flags, ctrl;
  2313. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2314. if (!pos)
  2315. goto out;
  2316. pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
  2317. ctrl_off = ((flags >> 10) & 1) ?
  2318. PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
  2319. pci_read_config_word(dev, pos + ctrl_off, &ctrl);
  2320. if (ctrl & (1 << 6))
  2321. end = 1;
  2322. out:
  2323. return end;
  2324. }
  2325. static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
  2326. {
  2327. struct pci_dev *host_bridge;
  2328. int pos;
  2329. int i, dev_no;
  2330. int found = 0;
  2331. dev_no = dev->devfn >> 3;
  2332. for (i = dev_no; i >= 0; i--) {
  2333. host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
  2334. if (!host_bridge)
  2335. continue;
  2336. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2337. if (pos != 0) {
  2338. found = 1;
  2339. break;
  2340. }
  2341. pci_dev_put(host_bridge);
  2342. }
  2343. if (!found)
  2344. return;
  2345. /* don't enable end_device/host_bridge with leaf directly here */
  2346. if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
  2347. host_bridge_with_leaf(host_bridge))
  2348. goto out;
  2349. /* root did that ! */
  2350. if (msi_ht_cap_enabled(host_bridge))
  2351. goto out;
  2352. ht_enable_msi_mapping(dev);
  2353. out:
  2354. pci_dev_put(host_bridge);
  2355. }
  2356. static void ht_disable_msi_mapping(struct pci_dev *dev)
  2357. {
  2358. int pos, ttl = PCI_FIND_CAP_TTL;
  2359. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2360. while (pos && ttl--) {
  2361. u8 flags;
  2362. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2363. &flags) == 0) {
  2364. dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
  2365. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2366. flags & ~HT_MSI_FLAGS_ENABLE);
  2367. }
  2368. pos = pci_find_next_ht_capability(dev, pos,
  2369. HT_CAPTYPE_MSI_MAPPING);
  2370. }
  2371. }
  2372. static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
  2373. {
  2374. struct pci_dev *host_bridge;
  2375. int pos;
  2376. int found;
  2377. if (!pci_msi_enabled())
  2378. return;
  2379. /* check if there is HT MSI cap or enabled on this device */
  2380. found = ht_check_msi_mapping(dev);
  2381. /* no HT MSI CAP */
  2382. if (found == 0)
  2383. return;
  2384. /*
  2385. * HT MSI mapping should be disabled on devices that are below
  2386. * a non-Hypertransport host bridge. Locate the host bridge...
  2387. */
  2388. host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  2389. if (host_bridge == NULL) {
  2390. dev_warn(&dev->dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
  2391. return;
  2392. }
  2393. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2394. if (pos != 0) {
  2395. /* Host bridge is to HT */
  2396. if (found == 1) {
  2397. /* it is not enabled, try to enable it */
  2398. if (all)
  2399. ht_enable_msi_mapping(dev);
  2400. else
  2401. nv_ht_enable_msi_mapping(dev);
  2402. }
  2403. goto out;
  2404. }
  2405. /* HT MSI is not enabled */
  2406. if (found == 1)
  2407. goto out;
  2408. /* Host bridge is not to HT, disable HT MSI mapping on this device */
  2409. ht_disable_msi_mapping(dev);
  2410. out:
  2411. pci_dev_put(host_bridge);
  2412. }
  2413. static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
  2414. {
  2415. return __nv_msi_ht_cap_quirk(dev, 1);
  2416. }
  2417. static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
  2418. {
  2419. return __nv_msi_ht_cap_quirk(dev, 0);
  2420. }
  2421. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2422. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2423. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2424. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2425. static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
  2426. {
  2427. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2428. }
  2429. static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
  2430. {
  2431. struct pci_dev *p;
  2432. /* SB700 MSI issue will be fixed at HW level from revision A21,
  2433. * we need check PCI REVISION ID of SMBus controller to get SB700
  2434. * revision.
  2435. */
  2436. p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  2437. NULL);
  2438. if (!p)
  2439. return;
  2440. if ((p->revision < 0x3B) && (p->revision >= 0x30))
  2441. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2442. pci_dev_put(p);
  2443. }
  2444. static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
  2445. {
  2446. /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
  2447. if (dev->revision < 0x18) {
  2448. dev_info(&dev->dev, "set MSI_INTX_DISABLE_BUG flag\n");
  2449. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2450. }
  2451. }
  2452. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2453. PCI_DEVICE_ID_TIGON3_5780,
  2454. quirk_msi_intx_disable_bug);
  2455. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2456. PCI_DEVICE_ID_TIGON3_5780S,
  2457. quirk_msi_intx_disable_bug);
  2458. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2459. PCI_DEVICE_ID_TIGON3_5714,
  2460. quirk_msi_intx_disable_bug);
  2461. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2462. PCI_DEVICE_ID_TIGON3_5714S,
  2463. quirk_msi_intx_disable_bug);
  2464. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2465. PCI_DEVICE_ID_TIGON3_5715,
  2466. quirk_msi_intx_disable_bug);
  2467. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2468. PCI_DEVICE_ID_TIGON3_5715S,
  2469. quirk_msi_intx_disable_bug);
  2470. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
  2471. quirk_msi_intx_disable_ati_bug);
  2472. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
  2473. quirk_msi_intx_disable_ati_bug);
  2474. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
  2475. quirk_msi_intx_disable_ati_bug);
  2476. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
  2477. quirk_msi_intx_disable_ati_bug);
  2478. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
  2479. quirk_msi_intx_disable_ati_bug);
  2480. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
  2481. quirk_msi_intx_disable_bug);
  2482. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
  2483. quirk_msi_intx_disable_bug);
  2484. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
  2485. quirk_msi_intx_disable_bug);
  2486. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
  2487. quirk_msi_intx_disable_bug);
  2488. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
  2489. quirk_msi_intx_disable_bug);
  2490. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
  2491. quirk_msi_intx_disable_bug);
  2492. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
  2493. quirk_msi_intx_disable_bug);
  2494. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
  2495. quirk_msi_intx_disable_bug);
  2496. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
  2497. quirk_msi_intx_disable_bug);
  2498. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
  2499. quirk_msi_intx_disable_qca_bug);
  2500. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
  2501. quirk_msi_intx_disable_qca_bug);
  2502. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
  2503. quirk_msi_intx_disable_qca_bug);
  2504. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
  2505. quirk_msi_intx_disable_qca_bug);
  2506. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
  2507. quirk_msi_intx_disable_qca_bug);
  2508. #endif /* CONFIG_PCI_MSI */
  2509. /* Allow manual resource allocation for PCI hotplug bridges
  2510. * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
  2511. * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
  2512. * kernel fails to allocate resources when hotplug device is
  2513. * inserted and PCI bus is rescanned.
  2514. */
  2515. static void quirk_hotplug_bridge(struct pci_dev *dev)
  2516. {
  2517. dev->is_hotplug_bridge = 1;
  2518. }
  2519. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
  2520. /*
  2521. * This is a quirk for the Ricoh MMC controller found as a part of
  2522. * some mulifunction chips.
  2523. * This is very similar and based on the ricoh_mmc driver written by
  2524. * Philip Langdale. Thank you for these magic sequences.
  2525. *
  2526. * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
  2527. * and one or both of cardbus or firewire.
  2528. *
  2529. * It happens that they implement SD and MMC
  2530. * support as separate controllers (and PCI functions). The linux SDHCI
  2531. * driver supports MMC cards but the chip detects MMC cards in hardware
  2532. * and directs them to the MMC controller - so the SDHCI driver never sees
  2533. * them.
  2534. *
  2535. * To get around this, we must disable the useless MMC controller.
  2536. * At that point, the SDHCI controller will start seeing them
  2537. * It seems to be the case that the relevant PCI registers to deactivate the
  2538. * MMC controller live on PCI function 0, which might be the cardbus controller
  2539. * or the firewire controller, depending on the particular chip in question
  2540. *
  2541. * This has to be done early, because as soon as we disable the MMC controller
  2542. * other pci functions shift up one level, e.g. function #2 becomes function
  2543. * #1, and this will confuse the pci core.
  2544. */
  2545. #ifdef CONFIG_MMC_RICOH_MMC
  2546. static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
  2547. {
  2548. /* disable via cardbus interface */
  2549. u8 write_enable;
  2550. u8 write_target;
  2551. u8 disable;
  2552. /* disable must be done via function #0 */
  2553. if (PCI_FUNC(dev->devfn))
  2554. return;
  2555. pci_read_config_byte(dev, 0xB7, &disable);
  2556. if (disable & 0x02)
  2557. return;
  2558. pci_read_config_byte(dev, 0x8E, &write_enable);
  2559. pci_write_config_byte(dev, 0x8E, 0xAA);
  2560. pci_read_config_byte(dev, 0x8D, &write_target);
  2561. pci_write_config_byte(dev, 0x8D, 0xB7);
  2562. pci_write_config_byte(dev, 0xB7, disable | 0x02);
  2563. pci_write_config_byte(dev, 0x8E, write_enable);
  2564. pci_write_config_byte(dev, 0x8D, write_target);
  2565. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
  2566. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2567. }
  2568. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2569. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2570. static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
  2571. {
  2572. /* disable via firewire interface */
  2573. u8 write_enable;
  2574. u8 disable;
  2575. /* disable must be done via function #0 */
  2576. if (PCI_FUNC(dev->devfn))
  2577. return;
  2578. /*
  2579. * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
  2580. * certain types of SD/MMC cards. Lowering the SD base
  2581. * clock frequency from 200Mhz to 50Mhz fixes this issue.
  2582. *
  2583. * 0x150 - SD2.0 mode enable for changing base clock
  2584. * frequency to 50Mhz
  2585. * 0xe1 - Base clock frequency
  2586. * 0x32 - 50Mhz new clock frequency
  2587. * 0xf9 - Key register for 0x150
  2588. * 0xfc - key register for 0xe1
  2589. */
  2590. if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
  2591. dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
  2592. pci_write_config_byte(dev, 0xf9, 0xfc);
  2593. pci_write_config_byte(dev, 0x150, 0x10);
  2594. pci_write_config_byte(dev, 0xf9, 0x00);
  2595. pci_write_config_byte(dev, 0xfc, 0x01);
  2596. pci_write_config_byte(dev, 0xe1, 0x32);
  2597. pci_write_config_byte(dev, 0xfc, 0x00);
  2598. dev_notice(&dev->dev, "MMC controller base frequency changed to 50Mhz.\n");
  2599. }
  2600. pci_read_config_byte(dev, 0xCB, &disable);
  2601. if (disable & 0x02)
  2602. return;
  2603. pci_read_config_byte(dev, 0xCA, &write_enable);
  2604. pci_write_config_byte(dev, 0xCA, 0x57);
  2605. pci_write_config_byte(dev, 0xCB, disable | 0x02);
  2606. pci_write_config_byte(dev, 0xCA, write_enable);
  2607. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
  2608. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2609. }
  2610. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2611. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2612. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
  2613. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
  2614. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2615. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2616. #endif /*CONFIG_MMC_RICOH_MMC*/
  2617. #ifdef CONFIG_DMAR_TABLE
  2618. #define VTUNCERRMSK_REG 0x1ac
  2619. #define VTD_MSK_SPEC_ERRORS (1 << 31)
  2620. /*
  2621. * This is a quirk for masking vt-d spec defined errors to platform error
  2622. * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
  2623. * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
  2624. * on the RAS config settings of the platform) when a vt-d fault happens.
  2625. * The resulting SMI caused the system to hang.
  2626. *
  2627. * VT-d spec related errors are already handled by the VT-d OS code, so no
  2628. * need to report the same error through other channels.
  2629. */
  2630. static void vtd_mask_spec_errors(struct pci_dev *dev)
  2631. {
  2632. u32 word;
  2633. pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
  2634. pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
  2635. }
  2636. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
  2637. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
  2638. #endif
  2639. static void fixup_ti816x_class(struct pci_dev *dev)
  2640. {
  2641. u32 class = dev->class;
  2642. /* TI 816x devices do not have class code set when in PCIe boot mode */
  2643. dev->class = PCI_CLASS_MULTIMEDIA_VIDEO << 8;
  2644. dev_info(&dev->dev, "PCI class overridden (%#08x -> %#08x)\n",
  2645. class, dev->class);
  2646. }
  2647. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
  2648. PCI_CLASS_NOT_DEFINED, 8, fixup_ti816x_class);
  2649. /* Some PCIe devices do not work reliably with the claimed maximum
  2650. * payload size supported.
  2651. */
  2652. static void fixup_mpss_256(struct pci_dev *dev)
  2653. {
  2654. dev->pcie_mpss = 1; /* 256 bytes */
  2655. }
  2656. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2657. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
  2658. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2659. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
  2660. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2661. PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
  2662. /* Intel 5000 and 5100 Memory controllers have an errata with read completion
  2663. * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
  2664. * Since there is no way of knowing what the PCIE MPS on each fabric will be
  2665. * until all of the devices are discovered and buses walked, read completion
  2666. * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
  2667. * it is possible to hotplug a device with MPS of 256B.
  2668. */
  2669. static void quirk_intel_mc_errata(struct pci_dev *dev)
  2670. {
  2671. int err;
  2672. u16 rcc;
  2673. if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
  2674. pcie_bus_config == PCIE_BUS_DEFAULT)
  2675. return;
  2676. /* Intel errata specifies bits to change but does not say what they are.
  2677. * Keeping them magical until such time as the registers and values can
  2678. * be explained.
  2679. */
  2680. err = pci_read_config_word(dev, 0x48, &rcc);
  2681. if (err) {
  2682. dev_err(&dev->dev, "Error attempting to read the read completion coalescing register\n");
  2683. return;
  2684. }
  2685. if (!(rcc & (1 << 10)))
  2686. return;
  2687. rcc &= ~(1 << 10);
  2688. err = pci_write_config_word(dev, 0x48, rcc);
  2689. if (err) {
  2690. dev_err(&dev->dev, "Error attempting to write the read completion coalescing register\n");
  2691. return;
  2692. }
  2693. pr_info_once("Read completion coalescing disabled due to hardware errata relating to 256B MPS\n");
  2694. }
  2695. /* Intel 5000 series memory controllers and ports 2-7 */
  2696. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
  2697. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
  2698. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
  2699. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
  2700. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
  2701. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
  2702. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
  2703. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
  2704. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
  2705. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
  2706. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
  2707. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
  2708. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
  2709. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
  2710. /* Intel 5100 series memory controllers and ports 2-7 */
  2711. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
  2712. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
  2713. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
  2714. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
  2715. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
  2716. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
  2717. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
  2718. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
  2719. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
  2720. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
  2721. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
  2722. /*
  2723. * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum. To
  2724. * work around this, query the size it should be configured to by the device and
  2725. * modify the resource end to correspond to this new size.
  2726. */
  2727. static void quirk_intel_ntb(struct pci_dev *dev)
  2728. {
  2729. int rc;
  2730. u8 val;
  2731. rc = pci_read_config_byte(dev, 0x00D0, &val);
  2732. if (rc)
  2733. return;
  2734. dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
  2735. rc = pci_read_config_byte(dev, 0x00D1, &val);
  2736. if (rc)
  2737. return;
  2738. dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
  2739. }
  2740. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
  2741. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
  2742. static ktime_t fixup_debug_start(struct pci_dev *dev,
  2743. void (*fn)(struct pci_dev *dev))
  2744. {
  2745. ktime_t calltime = 0;
  2746. dev_dbg(&dev->dev, "calling %pF\n", fn);
  2747. if (initcall_debug) {
  2748. pr_debug("calling %pF @ %i for %s\n",
  2749. fn, task_pid_nr(current), dev_name(&dev->dev));
  2750. calltime = ktime_get();
  2751. }
  2752. return calltime;
  2753. }
  2754. static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
  2755. void (*fn)(struct pci_dev *dev))
  2756. {
  2757. ktime_t delta, rettime;
  2758. unsigned long long duration;
  2759. if (initcall_debug) {
  2760. rettime = ktime_get();
  2761. delta = ktime_sub(rettime, calltime);
  2762. duration = (unsigned long long) ktime_to_ns(delta) >> 10;
  2763. pr_debug("pci fixup %pF returned after %lld usecs for %s\n",
  2764. fn, duration, dev_name(&dev->dev));
  2765. }
  2766. }
  2767. /*
  2768. * Some BIOS implementations leave the Intel GPU interrupts enabled,
  2769. * even though no one is handling them (f.e. i915 driver is never loaded).
  2770. * Additionally the interrupt destination is not set up properly
  2771. * and the interrupt ends up -somewhere-.
  2772. *
  2773. * These spurious interrupts are "sticky" and the kernel disables
  2774. * the (shared) interrupt line after 100.000+ generated interrupts.
  2775. *
  2776. * Fix it by disabling the still enabled interrupts.
  2777. * This resolves crashes often seen on monitor unplug.
  2778. */
  2779. #define I915_DEIER_REG 0x4400c
  2780. static void disable_igfx_irq(struct pci_dev *dev)
  2781. {
  2782. void __iomem *regs = pci_iomap(dev, 0, 0);
  2783. if (regs == NULL) {
  2784. dev_warn(&dev->dev, "igfx quirk: Can't iomap PCI device\n");
  2785. return;
  2786. }
  2787. /* Check if any interrupt line is still enabled */
  2788. if (readl(regs + I915_DEIER_REG) != 0) {
  2789. dev_warn(&dev->dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
  2790. writel(0, regs + I915_DEIER_REG);
  2791. }
  2792. pci_iounmap(dev, regs);
  2793. }
  2794. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
  2795. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
  2796. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
  2797. /*
  2798. * PCI devices which are on Intel chips can skip the 10ms delay
  2799. * before entering D3 mode.
  2800. */
  2801. static void quirk_remove_d3_delay(struct pci_dev *dev)
  2802. {
  2803. dev->d3_delay = 0;
  2804. }
  2805. /* C600 Series devices do not need 10ms d3_delay */
  2806. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3_delay);
  2807. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3_delay);
  2808. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3_delay);
  2809. /* Lynxpoint-H PCH devices do not need 10ms d3_delay */
  2810. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3_delay);
  2811. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3_delay);
  2812. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3_delay);
  2813. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3_delay);
  2814. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3_delay);
  2815. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3_delay);
  2816. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3_delay);
  2817. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3_delay);
  2818. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3_delay);
  2819. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3_delay);
  2820. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3_delay);
  2821. /* Intel Cherrytrail devices do not need 10ms d3_delay */
  2822. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2280, quirk_remove_d3_delay);
  2823. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2298, quirk_remove_d3_delay);
  2824. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x229c, quirk_remove_d3_delay);
  2825. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b0, quirk_remove_d3_delay);
  2826. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b5, quirk_remove_d3_delay);
  2827. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b7, quirk_remove_d3_delay);
  2828. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b8, quirk_remove_d3_delay);
  2829. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22d8, quirk_remove_d3_delay);
  2830. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22dc, quirk_remove_d3_delay);
  2831. /*
  2832. * Some devices may pass our check in pci_intx_mask_supported() if
  2833. * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
  2834. * support this feature.
  2835. */
  2836. static void quirk_broken_intx_masking(struct pci_dev *dev)
  2837. {
  2838. dev->broken_intx_masking = 1;
  2839. }
  2840. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x0030,
  2841. quirk_broken_intx_masking);
  2842. DECLARE_PCI_FIXUP_FINAL(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
  2843. quirk_broken_intx_masking);
  2844. /*
  2845. * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
  2846. * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
  2847. *
  2848. * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
  2849. */
  2850. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_REALTEK, 0x8169,
  2851. quirk_broken_intx_masking);
  2852. /*
  2853. * Intel i40e (XL710/X710) 10/20/40GbE NICs all have broken INTx masking,
  2854. * DisINTx can be set but the interrupt status bit is non-functional.
  2855. */
  2856. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1572,
  2857. quirk_broken_intx_masking);
  2858. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1574,
  2859. quirk_broken_intx_masking);
  2860. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1580,
  2861. quirk_broken_intx_masking);
  2862. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1581,
  2863. quirk_broken_intx_masking);
  2864. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1583,
  2865. quirk_broken_intx_masking);
  2866. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1584,
  2867. quirk_broken_intx_masking);
  2868. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1585,
  2869. quirk_broken_intx_masking);
  2870. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1586,
  2871. quirk_broken_intx_masking);
  2872. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1587,
  2873. quirk_broken_intx_masking);
  2874. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1588,
  2875. quirk_broken_intx_masking);
  2876. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1589,
  2877. quirk_broken_intx_masking);
  2878. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158a,
  2879. quirk_broken_intx_masking);
  2880. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158b,
  2881. quirk_broken_intx_masking);
  2882. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d0,
  2883. quirk_broken_intx_masking);
  2884. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d1,
  2885. quirk_broken_intx_masking);
  2886. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d2,
  2887. quirk_broken_intx_masking);
  2888. static u16 mellanox_broken_intx_devs[] = {
  2889. PCI_DEVICE_ID_MELLANOX_HERMON_SDR,
  2890. PCI_DEVICE_ID_MELLANOX_HERMON_DDR,
  2891. PCI_DEVICE_ID_MELLANOX_HERMON_QDR,
  2892. PCI_DEVICE_ID_MELLANOX_HERMON_DDR_GEN2,
  2893. PCI_DEVICE_ID_MELLANOX_HERMON_QDR_GEN2,
  2894. PCI_DEVICE_ID_MELLANOX_HERMON_EN,
  2895. PCI_DEVICE_ID_MELLANOX_HERMON_EN_GEN2,
  2896. PCI_DEVICE_ID_MELLANOX_CONNECTX_EN,
  2897. PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_T_GEN2,
  2898. PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_GEN2,
  2899. PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_5_GEN2,
  2900. PCI_DEVICE_ID_MELLANOX_CONNECTX2,
  2901. PCI_DEVICE_ID_MELLANOX_CONNECTX3,
  2902. PCI_DEVICE_ID_MELLANOX_CONNECTX3_PRO,
  2903. };
  2904. #define CONNECTX_4_CURR_MAX_MINOR 99
  2905. #define CONNECTX_4_INTX_SUPPORT_MINOR 14
  2906. /*
  2907. * Check ConnectX-4/LX FW version to see if it supports legacy interrupts.
  2908. * If so, don't mark it as broken.
  2909. * FW minor > 99 means older FW version format and no INTx masking support.
  2910. * FW minor < 14 means new FW version format and no INTx masking support.
  2911. */
  2912. static void mellanox_check_broken_intx_masking(struct pci_dev *pdev)
  2913. {
  2914. __be32 __iomem *fw_ver;
  2915. u16 fw_major;
  2916. u16 fw_minor;
  2917. u16 fw_subminor;
  2918. u32 fw_maj_min;
  2919. u32 fw_sub_min;
  2920. int i;
  2921. for (i = 0; i < ARRAY_SIZE(mellanox_broken_intx_devs); i++) {
  2922. if (pdev->device == mellanox_broken_intx_devs[i]) {
  2923. pdev->broken_intx_masking = 1;
  2924. return;
  2925. }
  2926. }
  2927. /* Getting here means Connect-IB cards and up. Connect-IB has no INTx
  2928. * support so shouldn't be checked further
  2929. */
  2930. if (pdev->device == PCI_DEVICE_ID_MELLANOX_CONNECTIB)
  2931. return;
  2932. if (pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4 &&
  2933. pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4_LX)
  2934. return;
  2935. /* For ConnectX-4 and ConnectX-4LX, need to check FW support */
  2936. if (pci_enable_device_mem(pdev)) {
  2937. dev_warn(&pdev->dev, "Can't enable device memory\n");
  2938. return;
  2939. }
  2940. fw_ver = ioremap(pci_resource_start(pdev, 0), 4);
  2941. if (!fw_ver) {
  2942. dev_warn(&pdev->dev, "Can't map ConnectX-4 initialization segment\n");
  2943. goto out;
  2944. }
  2945. /* Reading from resource space should be 32b aligned */
  2946. fw_maj_min = ioread32be(fw_ver);
  2947. fw_sub_min = ioread32be(fw_ver + 1);
  2948. fw_major = fw_maj_min & 0xffff;
  2949. fw_minor = fw_maj_min >> 16;
  2950. fw_subminor = fw_sub_min & 0xffff;
  2951. if (fw_minor > CONNECTX_4_CURR_MAX_MINOR ||
  2952. fw_minor < CONNECTX_4_INTX_SUPPORT_MINOR) {
  2953. dev_warn(&pdev->dev, "ConnectX-4: FW %u.%u.%u doesn't support INTx masking, disabling. Please upgrade FW to %d.14.1100 and up for INTx support\n",
  2954. fw_major, fw_minor, fw_subminor, pdev->device ==
  2955. PCI_DEVICE_ID_MELLANOX_CONNECTX4 ? 12 : 14);
  2956. pdev->broken_intx_masking = 1;
  2957. }
  2958. iounmap(fw_ver);
  2959. out:
  2960. pci_disable_device(pdev);
  2961. }
  2962. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID,
  2963. mellanox_check_broken_intx_masking);
  2964. static void quirk_no_bus_reset(struct pci_dev *dev)
  2965. {
  2966. dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET;
  2967. }
  2968. /*
  2969. * Some Atheros AR9xxx and QCA988x chips do not behave after a bus reset.
  2970. * The device will throw a Link Down error on AER-capable systems and
  2971. * regardless of AER, config space of the device is never accessible again
  2972. * and typically causes the system to hang or reset when access is attempted.
  2973. * http://www.spinics.net/lists/linux-pci/msg34797.html
  2974. */
  2975. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset);
  2976. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0032, quirk_no_bus_reset);
  2977. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x003c, quirk_no_bus_reset);
  2978. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0033, quirk_no_bus_reset);
  2979. static void quirk_no_pm_reset(struct pci_dev *dev)
  2980. {
  2981. /*
  2982. * We can't do a bus reset on root bus devices, but an ineffective
  2983. * PM reset may be better than nothing.
  2984. */
  2985. if (!pci_is_root_bus(dev->bus))
  2986. dev->dev_flags |= PCI_DEV_FLAGS_NO_PM_RESET;
  2987. }
  2988. /*
  2989. * Some AMD/ATI GPUS (HD8570 - Oland) report that a D3hot->D0 transition
  2990. * causes a reset (i.e., they advertise NoSoftRst-). This transition seems
  2991. * to have no effect on the device: it retains the framebuffer contents and
  2992. * monitor sync. Advertising this support makes other layers, like VFIO,
  2993. * assume pci_reset_function() is viable for this device. Mark it as
  2994. * unavailable to skip it when testing reset methods.
  2995. */
  2996. DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
  2997. PCI_CLASS_DISPLAY_VGA, 8, quirk_no_pm_reset);
  2998. /*
  2999. * Thunderbolt controllers with broken MSI hotplug signaling:
  3000. * Entire 1st generation (Light Ridge, Eagle Ridge, Light Peak) and part
  3001. * of the 2nd generation (Cactus Ridge 4C up to revision 1, Port Ridge).
  3002. */
  3003. static void quirk_thunderbolt_hotplug_msi(struct pci_dev *pdev)
  3004. {
  3005. if (pdev->is_hotplug_bridge &&
  3006. (pdev->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C ||
  3007. pdev->revision <= 1))
  3008. pdev->no_msi = 1;
  3009. }
  3010. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
  3011. quirk_thunderbolt_hotplug_msi);
  3012. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EAGLE_RIDGE,
  3013. quirk_thunderbolt_hotplug_msi);
  3014. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_PEAK,
  3015. quirk_thunderbolt_hotplug_msi);
  3016. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
  3017. quirk_thunderbolt_hotplug_msi);
  3018. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PORT_RIDGE,
  3019. quirk_thunderbolt_hotplug_msi);
  3020. static void quirk_chelsio_extend_vpd(struct pci_dev *dev)
  3021. {
  3022. pci_set_vpd_size(dev, 8192);
  3023. }
  3024. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x20, quirk_chelsio_extend_vpd);
  3025. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x21, quirk_chelsio_extend_vpd);
  3026. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x22, quirk_chelsio_extend_vpd);
  3027. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x23, quirk_chelsio_extend_vpd);
  3028. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x24, quirk_chelsio_extend_vpd);
  3029. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x25, quirk_chelsio_extend_vpd);
  3030. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x26, quirk_chelsio_extend_vpd);
  3031. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x30, quirk_chelsio_extend_vpd);
  3032. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x31, quirk_chelsio_extend_vpd);
  3033. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x32, quirk_chelsio_extend_vpd);
  3034. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x35, quirk_chelsio_extend_vpd);
  3035. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x36, quirk_chelsio_extend_vpd);
  3036. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x37, quirk_chelsio_extend_vpd);
  3037. #ifdef CONFIG_ACPI
  3038. /*
  3039. * Apple: Shutdown Cactus Ridge Thunderbolt controller.
  3040. *
  3041. * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be
  3042. * shutdown before suspend. Otherwise the native host interface (NHI) will not
  3043. * be present after resume if a device was plugged in before suspend.
  3044. *
  3045. * The thunderbolt controller consists of a pcie switch with downstream
  3046. * bridges leading to the NHI and to the tunnel pci bridges.
  3047. *
  3048. * This quirk cuts power to the whole chip. Therefore we have to apply it
  3049. * during suspend_noirq of the upstream bridge.
  3050. *
  3051. * Power is automagically restored before resume. No action is needed.
  3052. */
  3053. static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev)
  3054. {
  3055. acpi_handle bridge, SXIO, SXFP, SXLV;
  3056. if (!x86_apple_machine)
  3057. return;
  3058. if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)
  3059. return;
  3060. bridge = ACPI_HANDLE(&dev->dev);
  3061. if (!bridge)
  3062. return;
  3063. /*
  3064. * SXIO and SXLV are present only on machines requiring this quirk.
  3065. * TB bridges in external devices might have the same device id as those
  3066. * on the host, but they will not have the associated ACPI methods. This
  3067. * implicitly checks that we are at the right bridge.
  3068. */
  3069. if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO))
  3070. || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP))
  3071. || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV)))
  3072. return;
  3073. dev_info(&dev->dev, "quirk: cutting power to thunderbolt controller...\n");
  3074. /* magic sequence */
  3075. acpi_execute_simple_method(SXIO, NULL, 1);
  3076. acpi_execute_simple_method(SXFP, NULL, 0);
  3077. msleep(300);
  3078. acpi_execute_simple_method(SXLV, NULL, 0);
  3079. acpi_execute_simple_method(SXIO, NULL, 0);
  3080. acpi_execute_simple_method(SXLV, NULL, 0);
  3081. }
  3082. DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL,
  3083. PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
  3084. quirk_apple_poweroff_thunderbolt);
  3085. /*
  3086. * Apple: Wait for the thunderbolt controller to reestablish pci tunnels.
  3087. *
  3088. * During suspend the thunderbolt controller is reset and all pci
  3089. * tunnels are lost. The NHI driver will try to reestablish all tunnels
  3090. * during resume. We have to manually wait for the NHI since there is
  3091. * no parent child relationship between the NHI and the tunneled
  3092. * bridges.
  3093. */
  3094. static void quirk_apple_wait_for_thunderbolt(struct pci_dev *dev)
  3095. {
  3096. struct pci_dev *sibling = NULL;
  3097. struct pci_dev *nhi = NULL;
  3098. if (!x86_apple_machine)
  3099. return;
  3100. if (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)
  3101. return;
  3102. /*
  3103. * Find the NHI and confirm that we are a bridge on the tb host
  3104. * controller and not on a tb endpoint.
  3105. */
  3106. sibling = pci_get_slot(dev->bus, 0x0);
  3107. if (sibling == dev)
  3108. goto out; /* we are the downstream bridge to the NHI */
  3109. if (!sibling || !sibling->subordinate)
  3110. goto out;
  3111. nhi = pci_get_slot(sibling->subordinate, 0x0);
  3112. if (!nhi)
  3113. goto out;
  3114. if (nhi->vendor != PCI_VENDOR_ID_INTEL
  3115. || (nhi->device != PCI_DEVICE_ID_INTEL_LIGHT_RIDGE &&
  3116. nhi->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C &&
  3117. nhi->device != PCI_DEVICE_ID_INTEL_FALCON_RIDGE_2C_NHI &&
  3118. nhi->device != PCI_DEVICE_ID_INTEL_FALCON_RIDGE_4C_NHI)
  3119. || nhi->class != PCI_CLASS_SYSTEM_OTHER << 8)
  3120. goto out;
  3121. dev_info(&dev->dev, "quirk: waiting for thunderbolt to reestablish PCI tunnels...\n");
  3122. device_pm_wait_for_dev(&dev->dev, &nhi->dev);
  3123. out:
  3124. pci_dev_put(nhi);
  3125. pci_dev_put(sibling);
  3126. }
  3127. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
  3128. PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
  3129. quirk_apple_wait_for_thunderbolt);
  3130. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
  3131. PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
  3132. quirk_apple_wait_for_thunderbolt);
  3133. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
  3134. PCI_DEVICE_ID_INTEL_FALCON_RIDGE_2C_BRIDGE,
  3135. quirk_apple_wait_for_thunderbolt);
  3136. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL,
  3137. PCI_DEVICE_ID_INTEL_FALCON_RIDGE_4C_BRIDGE,
  3138. quirk_apple_wait_for_thunderbolt);
  3139. #endif
  3140. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
  3141. struct pci_fixup *end)
  3142. {
  3143. ktime_t calltime;
  3144. for (; f < end; f++)
  3145. if ((f->class == (u32) (dev->class >> f->class_shift) ||
  3146. f->class == (u32) PCI_ANY_ID) &&
  3147. (f->vendor == dev->vendor ||
  3148. f->vendor == (u16) PCI_ANY_ID) &&
  3149. (f->device == dev->device ||
  3150. f->device == (u16) PCI_ANY_ID)) {
  3151. calltime = fixup_debug_start(dev, f->hook);
  3152. f->hook(dev);
  3153. fixup_debug_report(dev, calltime, f->hook);
  3154. }
  3155. }
  3156. extern struct pci_fixup __start_pci_fixups_early[];
  3157. extern struct pci_fixup __end_pci_fixups_early[];
  3158. extern struct pci_fixup __start_pci_fixups_header[];
  3159. extern struct pci_fixup __end_pci_fixups_header[];
  3160. extern struct pci_fixup __start_pci_fixups_final[];
  3161. extern struct pci_fixup __end_pci_fixups_final[];
  3162. extern struct pci_fixup __start_pci_fixups_enable[];
  3163. extern struct pci_fixup __end_pci_fixups_enable[];
  3164. extern struct pci_fixup __start_pci_fixups_resume[];
  3165. extern struct pci_fixup __end_pci_fixups_resume[];
  3166. extern struct pci_fixup __start_pci_fixups_resume_early[];
  3167. extern struct pci_fixup __end_pci_fixups_resume_early[];
  3168. extern struct pci_fixup __start_pci_fixups_suspend[];
  3169. extern struct pci_fixup __end_pci_fixups_suspend[];
  3170. extern struct pci_fixup __start_pci_fixups_suspend_late[];
  3171. extern struct pci_fixup __end_pci_fixups_suspend_late[];
  3172. static bool pci_apply_fixup_final_quirks;
  3173. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  3174. {
  3175. struct pci_fixup *start, *end;
  3176. switch (pass) {
  3177. case pci_fixup_early:
  3178. start = __start_pci_fixups_early;
  3179. end = __end_pci_fixups_early;
  3180. break;
  3181. case pci_fixup_header:
  3182. start = __start_pci_fixups_header;
  3183. end = __end_pci_fixups_header;
  3184. break;
  3185. case pci_fixup_final:
  3186. if (!pci_apply_fixup_final_quirks)
  3187. return;
  3188. start = __start_pci_fixups_final;
  3189. end = __end_pci_fixups_final;
  3190. break;
  3191. case pci_fixup_enable:
  3192. start = __start_pci_fixups_enable;
  3193. end = __end_pci_fixups_enable;
  3194. break;
  3195. case pci_fixup_resume:
  3196. start = __start_pci_fixups_resume;
  3197. end = __end_pci_fixups_resume;
  3198. break;
  3199. case pci_fixup_resume_early:
  3200. start = __start_pci_fixups_resume_early;
  3201. end = __end_pci_fixups_resume_early;
  3202. break;
  3203. case pci_fixup_suspend:
  3204. start = __start_pci_fixups_suspend;
  3205. end = __end_pci_fixups_suspend;
  3206. break;
  3207. case pci_fixup_suspend_late:
  3208. start = __start_pci_fixups_suspend_late;
  3209. end = __end_pci_fixups_suspend_late;
  3210. break;
  3211. default:
  3212. /* stupid compiler warning, you would think with an enum... */
  3213. return;
  3214. }
  3215. pci_do_fixups(dev, start, end);
  3216. }
  3217. EXPORT_SYMBOL(pci_fixup_device);
  3218. static int __init pci_apply_final_quirks(void)
  3219. {
  3220. struct pci_dev *dev = NULL;
  3221. u8 cls = 0;
  3222. u8 tmp;
  3223. if (pci_cache_line_size)
  3224. printk(KERN_DEBUG "PCI: CLS %u bytes\n",
  3225. pci_cache_line_size << 2);
  3226. pci_apply_fixup_final_quirks = true;
  3227. for_each_pci_dev(dev) {
  3228. pci_fixup_device(pci_fixup_final, dev);
  3229. /*
  3230. * If arch hasn't set it explicitly yet, use the CLS
  3231. * value shared by all PCI devices. If there's a
  3232. * mismatch, fall back to the default value.
  3233. */
  3234. if (!pci_cache_line_size) {
  3235. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
  3236. if (!cls)
  3237. cls = tmp;
  3238. if (!tmp || cls == tmp)
  3239. continue;
  3240. printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), using %u bytes\n",
  3241. cls << 2, tmp << 2,
  3242. pci_dfl_cache_line_size << 2);
  3243. pci_cache_line_size = pci_dfl_cache_line_size;
  3244. }
  3245. }
  3246. if (!pci_cache_line_size) {
  3247. printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
  3248. cls << 2, pci_dfl_cache_line_size << 2);
  3249. pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
  3250. }
  3251. return 0;
  3252. }
  3253. fs_initcall_sync(pci_apply_final_quirks);
  3254. /*
  3255. * Following are device-specific reset methods which can be used to
  3256. * reset a single function if other methods (e.g. FLR, PM D0->D3) are
  3257. * not available.
  3258. */
  3259. static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
  3260. {
  3261. /*
  3262. * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
  3263. *
  3264. * The 82599 supports FLR on VFs, but FLR support is reported only
  3265. * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
  3266. * Thus we must call pcie_flr() directly without first checking if it is
  3267. * supported.
  3268. */
  3269. if (!probe)
  3270. pcie_flr(dev);
  3271. return 0;
  3272. }
  3273. #define SOUTH_CHICKEN2 0xc2004
  3274. #define PCH_PP_STATUS 0xc7200
  3275. #define PCH_PP_CONTROL 0xc7204
  3276. #define MSG_CTL 0x45010
  3277. #define NSDE_PWR_STATE 0xd0100
  3278. #define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
  3279. static int reset_ivb_igd(struct pci_dev *dev, int probe)
  3280. {
  3281. void __iomem *mmio_base;
  3282. unsigned long timeout;
  3283. u32 val;
  3284. if (probe)
  3285. return 0;
  3286. mmio_base = pci_iomap(dev, 0, 0);
  3287. if (!mmio_base)
  3288. return -ENOMEM;
  3289. iowrite32(0x00000002, mmio_base + MSG_CTL);
  3290. /*
  3291. * Clobbering SOUTH_CHICKEN2 register is fine only if the next
  3292. * driver loaded sets the right bits. However, this's a reset and
  3293. * the bits have been set by i915 previously, so we clobber
  3294. * SOUTH_CHICKEN2 register directly here.
  3295. */
  3296. iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
  3297. val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
  3298. iowrite32(val, mmio_base + PCH_PP_CONTROL);
  3299. timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
  3300. do {
  3301. val = ioread32(mmio_base + PCH_PP_STATUS);
  3302. if ((val & 0xb0000000) == 0)
  3303. goto reset_complete;
  3304. msleep(10);
  3305. } while (time_before(jiffies, timeout));
  3306. dev_warn(&dev->dev, "timeout during reset\n");
  3307. reset_complete:
  3308. iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
  3309. pci_iounmap(dev, mmio_base);
  3310. return 0;
  3311. }
  3312. /*
  3313. * Device-specific reset method for Chelsio T4-based adapters.
  3314. */
  3315. static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
  3316. {
  3317. u16 old_command;
  3318. u16 msix_flags;
  3319. /*
  3320. * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
  3321. * that we have no device-specific reset method.
  3322. */
  3323. if ((dev->device & 0xf000) != 0x4000)
  3324. return -ENOTTY;
  3325. /*
  3326. * If this is the "probe" phase, return 0 indicating that we can
  3327. * reset this device.
  3328. */
  3329. if (probe)
  3330. return 0;
  3331. /*
  3332. * T4 can wedge if there are DMAs in flight within the chip and Bus
  3333. * Master has been disabled. We need to have it on till the Function
  3334. * Level Reset completes. (BUS_MASTER is disabled in
  3335. * pci_reset_function()).
  3336. */
  3337. pci_read_config_word(dev, PCI_COMMAND, &old_command);
  3338. pci_write_config_word(dev, PCI_COMMAND,
  3339. old_command | PCI_COMMAND_MASTER);
  3340. /*
  3341. * Perform the actual device function reset, saving and restoring
  3342. * configuration information around the reset.
  3343. */
  3344. pci_save_state(dev);
  3345. /*
  3346. * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
  3347. * are disabled when an MSI-X interrupt message needs to be delivered.
  3348. * So we briefly re-enable MSI-X interrupts for the duration of the
  3349. * FLR. The pci_restore_state() below will restore the original
  3350. * MSI-X state.
  3351. */
  3352. pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
  3353. if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
  3354. pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
  3355. msix_flags |
  3356. PCI_MSIX_FLAGS_ENABLE |
  3357. PCI_MSIX_FLAGS_MASKALL);
  3358. pcie_flr(dev);
  3359. /*
  3360. * Restore the configuration information (BAR values, etc.) including
  3361. * the original PCI Configuration Space Command word, and return
  3362. * success.
  3363. */
  3364. pci_restore_state(dev);
  3365. pci_write_config_word(dev, PCI_COMMAND, old_command);
  3366. return 0;
  3367. }
  3368. #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
  3369. #define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
  3370. #define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
  3371. static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
  3372. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
  3373. reset_intel_82599_sfp_virtfn },
  3374. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
  3375. reset_ivb_igd },
  3376. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
  3377. reset_ivb_igd },
  3378. { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
  3379. reset_chelsio_generic_dev },
  3380. { 0 }
  3381. };
  3382. /*
  3383. * These device-specific reset methods are here rather than in a driver
  3384. * because when a host assigns a device to a guest VM, the host may need
  3385. * to reset the device but probably doesn't have a driver for it.
  3386. */
  3387. int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  3388. {
  3389. const struct pci_dev_reset_methods *i;
  3390. for (i = pci_dev_reset_methods; i->reset; i++) {
  3391. if ((i->vendor == dev->vendor ||
  3392. i->vendor == (u16)PCI_ANY_ID) &&
  3393. (i->device == dev->device ||
  3394. i->device == (u16)PCI_ANY_ID))
  3395. return i->reset(dev, probe);
  3396. }
  3397. return -ENOTTY;
  3398. }
  3399. static void quirk_dma_func0_alias(struct pci_dev *dev)
  3400. {
  3401. if (PCI_FUNC(dev->devfn) != 0)
  3402. pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
  3403. }
  3404. /*
  3405. * https://bugzilla.redhat.com/show_bug.cgi?id=605888
  3406. *
  3407. * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
  3408. */
  3409. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
  3410. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
  3411. static void quirk_dma_func1_alias(struct pci_dev *dev)
  3412. {
  3413. if (PCI_FUNC(dev->devfn) != 1)
  3414. pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 1));
  3415. }
  3416. /*
  3417. * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some
  3418. * SKUs function 1 is present and is a legacy IDE controller, in other
  3419. * SKUs this function is not present, making this a ghost requester.
  3420. * https://bugzilla.kernel.org/show_bug.cgi?id=42679
  3421. */
  3422. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9120,
  3423. quirk_dma_func1_alias);
  3424. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
  3425. quirk_dma_func1_alias);
  3426. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
  3427. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
  3428. quirk_dma_func1_alias);
  3429. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
  3430. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
  3431. quirk_dma_func1_alias);
  3432. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
  3433. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
  3434. quirk_dma_func1_alias);
  3435. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c78 */
  3436. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9182,
  3437. quirk_dma_func1_alias);
  3438. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
  3439. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
  3440. quirk_dma_func1_alias);
  3441. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
  3442. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
  3443. quirk_dma_func1_alias);
  3444. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
  3445. quirk_dma_func1_alias);
  3446. /* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
  3447. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
  3448. PCI_DEVICE_ID_JMICRON_JMB388_ESD,
  3449. quirk_dma_func1_alias);
  3450. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c117 */
  3451. DECLARE_PCI_FIXUP_HEADER(0x1c28, /* Lite-On */
  3452. 0x0122, /* Plextor M6E (Marvell 88SS9183)*/
  3453. quirk_dma_func1_alias);
  3454. /*
  3455. * Some devices DMA with the wrong devfn, not just the wrong function.
  3456. * quirk_fixed_dma_alias() uses this table to create fixed aliases, where
  3457. * the alias is "fixed" and independent of the device devfn.
  3458. *
  3459. * For example, the Adaptec 3405 is a PCIe card with an Intel 80333 I/O
  3460. * processor. To software, this appears as a PCIe-to-PCI/X bridge with a
  3461. * single device on the secondary bus. In reality, the single exposed
  3462. * device at 0e.0 is the Address Translation Unit (ATU) of the controller
  3463. * that provides a bridge to the internal bus of the I/O processor. The
  3464. * controller supports private devices, which can be hidden from PCI config
  3465. * space. In the case of the Adaptec 3405, a private device at 01.0
  3466. * appears to be the DMA engine, which therefore needs to become a DMA
  3467. * alias for the device.
  3468. */
  3469. static const struct pci_device_id fixed_dma_alias_tbl[] = {
  3470. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
  3471. PCI_VENDOR_ID_ADAPTEC2, 0x02bb), /* Adaptec 3405 */
  3472. .driver_data = PCI_DEVFN(1, 0) },
  3473. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
  3474. PCI_VENDOR_ID_ADAPTEC2, 0x02bc), /* Adaptec 3805 */
  3475. .driver_data = PCI_DEVFN(1, 0) },
  3476. { 0 }
  3477. };
  3478. static void quirk_fixed_dma_alias(struct pci_dev *dev)
  3479. {
  3480. const struct pci_device_id *id;
  3481. id = pci_match_id(fixed_dma_alias_tbl, dev);
  3482. if (id)
  3483. pci_add_dma_alias(dev, id->driver_data);
  3484. }
  3485. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADAPTEC2, 0x0285, quirk_fixed_dma_alias);
  3486. /*
  3487. * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
  3488. * using the wrong DMA alias for the device. Some of these devices can be
  3489. * used as either forward or reverse bridges, so we need to test whether the
  3490. * device is operating in the correct mode. We could probably apply this
  3491. * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test
  3492. * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
  3493. * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
  3494. */
  3495. static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
  3496. {
  3497. if (!pci_is_root_bus(pdev->bus) &&
  3498. pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  3499. !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
  3500. pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
  3501. pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
  3502. }
  3503. /* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
  3504. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
  3505. quirk_use_pcie_bridge_dma_alias);
  3506. /* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
  3507. DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
  3508. /* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
  3509. DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
  3510. /* ITE 8893 has the same problem as the 8892 */
  3511. DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8893, quirk_use_pcie_bridge_dma_alias);
  3512. /* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */
  3513. DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias);
  3514. /*
  3515. * MIC x200 NTB forwards PCIe traffic using multiple alien RIDs. They have to
  3516. * be added as aliases to the DMA device in order to allow buffer access
  3517. * when IOMMU is enabled. Following devfns have to match RIT-LUT table
  3518. * programmed in the EEPROM.
  3519. */
  3520. static void quirk_mic_x200_dma_alias(struct pci_dev *pdev)
  3521. {
  3522. pci_add_dma_alias(pdev, PCI_DEVFN(0x10, 0x0));
  3523. pci_add_dma_alias(pdev, PCI_DEVFN(0x11, 0x0));
  3524. pci_add_dma_alias(pdev, PCI_DEVFN(0x12, 0x3));
  3525. }
  3526. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2260, quirk_mic_x200_dma_alias);
  3527. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2264, quirk_mic_x200_dma_alias);
  3528. /*
  3529. * The IOMMU and interrupt controller on Broadcom Vulcan/Cavium ThunderX2 are
  3530. * associated not at the root bus, but at a bridge below. This quirk avoids
  3531. * generating invalid DMA aliases.
  3532. */
  3533. static void quirk_bridge_cavm_thrx2_pcie_root(struct pci_dev *pdev)
  3534. {
  3535. pdev->dev_flags |= PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT;
  3536. }
  3537. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9000,
  3538. quirk_bridge_cavm_thrx2_pcie_root);
  3539. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9084,
  3540. quirk_bridge_cavm_thrx2_pcie_root);
  3541. /*
  3542. * Intersil/Techwell TW686[4589]-based video capture cards have an empty (zero)
  3543. * class code. Fix it.
  3544. */
  3545. static void quirk_tw686x_class(struct pci_dev *pdev)
  3546. {
  3547. u32 class = pdev->class;
  3548. /* Use "Multimedia controller" class */
  3549. pdev->class = (PCI_CLASS_MULTIMEDIA_OTHER << 8) | 0x01;
  3550. dev_info(&pdev->dev, "TW686x PCI class overridden (%#08x -> %#08x)\n",
  3551. class, pdev->class);
  3552. }
  3553. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6864, PCI_CLASS_NOT_DEFINED, 8,
  3554. quirk_tw686x_class);
  3555. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6865, PCI_CLASS_NOT_DEFINED, 8,
  3556. quirk_tw686x_class);
  3557. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6868, PCI_CLASS_NOT_DEFINED, 8,
  3558. quirk_tw686x_class);
  3559. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6869, PCI_CLASS_NOT_DEFINED, 8,
  3560. quirk_tw686x_class);
  3561. /*
  3562. * Some devices have problems with Transaction Layer Packets with the Relaxed
  3563. * Ordering Attribute set. Such devices should mark themselves and other
  3564. * Device Drivers should check before sending TLPs with RO set.
  3565. */
  3566. static void quirk_relaxedordering_disable(struct pci_dev *dev)
  3567. {
  3568. dev->dev_flags |= PCI_DEV_FLAGS_NO_RELAXED_ORDERING;
  3569. dev_info(&dev->dev, "Disable Relaxed Ordering Attributes to avoid PCIe Completion erratum\n");
  3570. }
  3571. /*
  3572. * Intel Xeon processors based on Broadwell/Haswell microarchitecture Root
  3573. * Complex has a Flow Control Credit issue which can cause performance
  3574. * problems with Upstream Transaction Layer Packets with Relaxed Ordering set.
  3575. */
  3576. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f01, PCI_CLASS_NOT_DEFINED, 8,
  3577. quirk_relaxedordering_disable);
  3578. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f02, PCI_CLASS_NOT_DEFINED, 8,
  3579. quirk_relaxedordering_disable);
  3580. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f03, PCI_CLASS_NOT_DEFINED, 8,
  3581. quirk_relaxedordering_disable);
  3582. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f04, PCI_CLASS_NOT_DEFINED, 8,
  3583. quirk_relaxedordering_disable);
  3584. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f05, PCI_CLASS_NOT_DEFINED, 8,
  3585. quirk_relaxedordering_disable);
  3586. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f06, PCI_CLASS_NOT_DEFINED, 8,
  3587. quirk_relaxedordering_disable);
  3588. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f07, PCI_CLASS_NOT_DEFINED, 8,
  3589. quirk_relaxedordering_disable);
  3590. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f08, PCI_CLASS_NOT_DEFINED, 8,
  3591. quirk_relaxedordering_disable);
  3592. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f09, PCI_CLASS_NOT_DEFINED, 8,
  3593. quirk_relaxedordering_disable);
  3594. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0a, PCI_CLASS_NOT_DEFINED, 8,
  3595. quirk_relaxedordering_disable);
  3596. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0b, PCI_CLASS_NOT_DEFINED, 8,
  3597. quirk_relaxedordering_disable);
  3598. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0c, PCI_CLASS_NOT_DEFINED, 8,
  3599. quirk_relaxedordering_disable);
  3600. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0d, PCI_CLASS_NOT_DEFINED, 8,
  3601. quirk_relaxedordering_disable);
  3602. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0e, PCI_CLASS_NOT_DEFINED, 8,
  3603. quirk_relaxedordering_disable);
  3604. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f01, PCI_CLASS_NOT_DEFINED, 8,
  3605. quirk_relaxedordering_disable);
  3606. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f02, PCI_CLASS_NOT_DEFINED, 8,
  3607. quirk_relaxedordering_disable);
  3608. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f03, PCI_CLASS_NOT_DEFINED, 8,
  3609. quirk_relaxedordering_disable);
  3610. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f04, PCI_CLASS_NOT_DEFINED, 8,
  3611. quirk_relaxedordering_disable);
  3612. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f05, PCI_CLASS_NOT_DEFINED, 8,
  3613. quirk_relaxedordering_disable);
  3614. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f06, PCI_CLASS_NOT_DEFINED, 8,
  3615. quirk_relaxedordering_disable);
  3616. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f07, PCI_CLASS_NOT_DEFINED, 8,
  3617. quirk_relaxedordering_disable);
  3618. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f08, PCI_CLASS_NOT_DEFINED, 8,
  3619. quirk_relaxedordering_disable);
  3620. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f09, PCI_CLASS_NOT_DEFINED, 8,
  3621. quirk_relaxedordering_disable);
  3622. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0a, PCI_CLASS_NOT_DEFINED, 8,
  3623. quirk_relaxedordering_disable);
  3624. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0b, PCI_CLASS_NOT_DEFINED, 8,
  3625. quirk_relaxedordering_disable);
  3626. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0c, PCI_CLASS_NOT_DEFINED, 8,
  3627. quirk_relaxedordering_disable);
  3628. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0d, PCI_CLASS_NOT_DEFINED, 8,
  3629. quirk_relaxedordering_disable);
  3630. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0e, PCI_CLASS_NOT_DEFINED, 8,
  3631. quirk_relaxedordering_disable);
  3632. /*
  3633. * The AMD ARM A1100 (AKA "SEATTLE") SoC has a bug in its PCIe Root Complex
  3634. * where Upstream Transaction Layer Packets with the Relaxed Ordering
  3635. * Attribute clear are allowed to bypass earlier TLPs with Relaxed Ordering
  3636. * set. This is a violation of the PCIe 3.0 Transaction Ordering Rules
  3637. * outlined in Section 2.4.1 (PCI Express(r) Base Specification Revision 3.0
  3638. * November 10, 2010). As a result, on this platform we can't use Relaxed
  3639. * Ordering for Upstream TLPs.
  3640. */
  3641. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a00, PCI_CLASS_NOT_DEFINED, 8,
  3642. quirk_relaxedordering_disable);
  3643. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a01, PCI_CLASS_NOT_DEFINED, 8,
  3644. quirk_relaxedordering_disable);
  3645. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a02, PCI_CLASS_NOT_DEFINED, 8,
  3646. quirk_relaxedordering_disable);
  3647. /*
  3648. * Per PCIe r3.0, sec 2.2.9, "Completion headers must supply the same
  3649. * values for the Attribute as were supplied in the header of the
  3650. * corresponding Request, except as explicitly allowed when IDO is used."
  3651. *
  3652. * If a non-compliant device generates a completion with a different
  3653. * attribute than the request, the receiver may accept it (which itself
  3654. * seems non-compliant based on sec 2.3.2), or it may handle it as a
  3655. * Malformed TLP or an Unexpected Completion, which will probably lead to a
  3656. * device access timeout.
  3657. *
  3658. * If the non-compliant device generates completions with zero attributes
  3659. * (instead of copying the attributes from the request), we can work around
  3660. * this by disabling the "Relaxed Ordering" and "No Snoop" attributes in
  3661. * upstream devices so they always generate requests with zero attributes.
  3662. *
  3663. * This affects other devices under the same Root Port, but since these
  3664. * attributes are performance hints, there should be no functional problem.
  3665. *
  3666. * Note that Configuration Space accesses are never supposed to have TLP
  3667. * Attributes, so we're safe waiting till after any Configuration Space
  3668. * accesses to do the Root Port fixup.
  3669. */
  3670. static void quirk_disable_root_port_attributes(struct pci_dev *pdev)
  3671. {
  3672. struct pci_dev *root_port = pci_find_pcie_root_port(pdev);
  3673. if (!root_port) {
  3674. dev_warn(&pdev->dev, "PCIe Completion erratum may cause device errors\n");
  3675. return;
  3676. }
  3677. dev_info(&root_port->dev, "Disabling No Snoop/Relaxed Ordering Attributes to avoid PCIe Completion erratum in %s\n",
  3678. dev_name(&pdev->dev));
  3679. pcie_capability_clear_and_set_word(root_port, PCI_EXP_DEVCTL,
  3680. PCI_EXP_DEVCTL_RELAX_EN |
  3681. PCI_EXP_DEVCTL_NOSNOOP_EN, 0);
  3682. }
  3683. /*
  3684. * The Chelsio T5 chip fails to copy TLP Attributes from a Request to the
  3685. * Completion it generates.
  3686. */
  3687. static void quirk_chelsio_T5_disable_root_port_attributes(struct pci_dev *pdev)
  3688. {
  3689. /*
  3690. * This mask/compare operation selects for Physical Function 4 on a
  3691. * T5. We only need to fix up the Root Port once for any of the
  3692. * PFs. PF[0..3] have PCI Device IDs of 0x50xx, but PF4 is uniquely
  3693. * 0x54xx so we use that one,
  3694. */
  3695. if ((pdev->device & 0xff00) == 0x5400)
  3696. quirk_disable_root_port_attributes(pdev);
  3697. }
  3698. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
  3699. quirk_chelsio_T5_disable_root_port_attributes);
  3700. /*
  3701. * AMD has indicated that the devices below do not support peer-to-peer
  3702. * in any system where they are found in the southbridge with an AMD
  3703. * IOMMU in the system. Multifunction devices that do not support
  3704. * peer-to-peer between functions can claim to support a subset of ACS.
  3705. * Such devices effectively enable request redirect (RR) and completion
  3706. * redirect (CR) since all transactions are redirected to the upstream
  3707. * root complex.
  3708. *
  3709. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94086
  3710. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94102
  3711. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/99402
  3712. *
  3713. * 1002:4385 SBx00 SMBus Controller
  3714. * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
  3715. * 1002:4383 SBx00 Azalia (Intel HDA)
  3716. * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
  3717. * 1002:4384 SBx00 PCI to PCI Bridge
  3718. * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
  3719. *
  3720. * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15
  3721. *
  3722. * 1022:780f [AMD] FCH PCI Bridge
  3723. * 1022:7809 [AMD] FCH USB OHCI Controller
  3724. */
  3725. static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
  3726. {
  3727. #ifdef CONFIG_ACPI
  3728. struct acpi_table_header *header = NULL;
  3729. acpi_status status;
  3730. /* Targeting multifunction devices on the SB (appears on root bus) */
  3731. if (!dev->multifunction || !pci_is_root_bus(dev->bus))
  3732. return -ENODEV;
  3733. /* The IVRS table describes the AMD IOMMU */
  3734. status = acpi_get_table("IVRS", 0, &header);
  3735. if (ACPI_FAILURE(status))
  3736. return -ENODEV;
  3737. /* Filter out flags not applicable to multifunction */
  3738. acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
  3739. return acs_flags & ~(PCI_ACS_RR | PCI_ACS_CR) ? 0 : 1;
  3740. #else
  3741. return -ENODEV;
  3742. #endif
  3743. }
  3744. static int pci_quirk_cavium_acs(struct pci_dev *dev, u16 acs_flags)
  3745. {
  3746. /*
  3747. * Cavium devices matching this quirk do not perform peer-to-peer
  3748. * with other functions, allowing masking out these bits as if they
  3749. * were unimplemented in the ACS capability.
  3750. */
  3751. acs_flags &= ~(PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
  3752. PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
  3753. if (!((dev->device >= 0xa000) && (dev->device <= 0xa0ff)))
  3754. return -ENOTTY;
  3755. return acs_flags ? 0 : 1;
  3756. }
  3757. static int pci_quirk_xgene_acs(struct pci_dev *dev, u16 acs_flags)
  3758. {
  3759. /*
  3760. * X-Gene root matching this quirk do not allow peer-to-peer
  3761. * transactions with others, allowing masking out these bits as if they
  3762. * were unimplemented in the ACS capability.
  3763. */
  3764. acs_flags &= ~(PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
  3765. return acs_flags ? 0 : 1;
  3766. }
  3767. /*
  3768. * Many Intel PCH root ports do provide ACS-like features to disable peer
  3769. * transactions and validate bus numbers in requests, but do not provide an
  3770. * actual PCIe ACS capability. This is the list of device IDs known to fall
  3771. * into that category as provided by Intel in Red Hat bugzilla 1037684.
  3772. */
  3773. static const u16 pci_quirk_intel_pch_acs_ids[] = {
  3774. /* Ibexpeak PCH */
  3775. 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
  3776. 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
  3777. /* Cougarpoint PCH */
  3778. 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
  3779. 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
  3780. /* Pantherpoint PCH */
  3781. 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
  3782. 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
  3783. /* Lynxpoint-H PCH */
  3784. 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
  3785. 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
  3786. /* Lynxpoint-LP PCH */
  3787. 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
  3788. 0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
  3789. /* Wildcat PCH */
  3790. 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
  3791. 0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
  3792. /* Patsburg (X79) PCH */
  3793. 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
  3794. /* Wellsburg (X99) PCH */
  3795. 0x8d10, 0x8d11, 0x8d12, 0x8d13, 0x8d14, 0x8d15, 0x8d16, 0x8d17,
  3796. 0x8d18, 0x8d19, 0x8d1a, 0x8d1b, 0x8d1c, 0x8d1d, 0x8d1e,
  3797. /* Lynx Point (9 series) PCH */
  3798. 0x8c90, 0x8c92, 0x8c94, 0x8c96, 0x8c98, 0x8c9a, 0x8c9c, 0x8c9e,
  3799. };
  3800. static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
  3801. {
  3802. int i;
  3803. /* Filter out a few obvious non-matches first */
  3804. if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
  3805. return false;
  3806. for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
  3807. if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
  3808. return true;
  3809. return false;
  3810. }
  3811. #define INTEL_PCH_ACS_FLAGS (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV)
  3812. static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
  3813. {
  3814. u16 flags = dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK ?
  3815. INTEL_PCH_ACS_FLAGS : 0;
  3816. if (!pci_quirk_intel_pch_acs_match(dev))
  3817. return -ENOTTY;
  3818. return acs_flags & ~flags ? 0 : 1;
  3819. }
  3820. /*
  3821. * These QCOM root ports do provide ACS-like features to disable peer
  3822. * transactions and validate bus numbers in requests, but do not provide an
  3823. * actual PCIe ACS capability. Hardware supports source validation but it
  3824. * will report the issue as Completer Abort instead of ACS Violation.
  3825. * Hardware doesn't support peer-to-peer and each root port is a root
  3826. * complex with unique segment numbers. It is not possible for one root
  3827. * port to pass traffic to another root port. All PCIe transactions are
  3828. * terminated inside the root port.
  3829. */
  3830. static int pci_quirk_qcom_rp_acs(struct pci_dev *dev, u16 acs_flags)
  3831. {
  3832. u16 flags = (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV);
  3833. int ret = acs_flags & ~flags ? 0 : 1;
  3834. dev_info(&dev->dev, "Using QCOM ACS Quirk (%d)\n", ret);
  3835. return ret;
  3836. }
  3837. /*
  3838. * Sunrise Point PCH root ports implement ACS, but unfortunately as shown in
  3839. * the datasheet (Intel 100 Series Chipset Family PCH Datasheet, Vol. 2,
  3840. * 12.1.46, 12.1.47)[1] this chipset uses dwords for the ACS capability and
  3841. * control registers whereas the PCIe spec packs them into words (Rev 3.0,
  3842. * 7.16 ACS Extended Capability). The bit definitions are correct, but the
  3843. * control register is at offset 8 instead of 6 and we should probably use
  3844. * dword accesses to them. This applies to the following PCI Device IDs, as
  3845. * found in volume 1 of the datasheet[2]:
  3846. *
  3847. * 0xa110-0xa11f Sunrise Point-H PCI Express Root Port #{0-16}
  3848. * 0xa167-0xa16a Sunrise Point-H PCI Express Root Port #{17-20}
  3849. *
  3850. * N.B. This doesn't fix what lspci shows.
  3851. *
  3852. * The 100 series chipset specification update includes this as errata #23[3].
  3853. *
  3854. * The 200 series chipset (Union Point) has the same bug according to the
  3855. * specification update (Intel 200 Series Chipset Family Platform Controller
  3856. * Hub, Specification Update, January 2017, Revision 001, Document# 335194-001,
  3857. * Errata 22)[4]. Per the datasheet[5], root port PCI Device IDs for this
  3858. * chipset include:
  3859. *
  3860. * 0xa290-0xa29f PCI Express Root port #{0-16}
  3861. * 0xa2e7-0xa2ee PCI Express Root port #{17-24}
  3862. *
  3863. * [1] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-2.html
  3864. * [2] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-1.html
  3865. * [3] http://www.intel.com/content/www/us/en/chipsets/100-series-chipset-spec-update.html
  3866. * [4] http://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-spec-update.html
  3867. * [5] http://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-datasheet-vol-1.html
  3868. */
  3869. static bool pci_quirk_intel_spt_pch_acs_match(struct pci_dev *dev)
  3870. {
  3871. if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
  3872. return false;
  3873. switch (dev->device) {
  3874. case 0xa110 ... 0xa11f: case 0xa167 ... 0xa16a: /* Sunrise Point */
  3875. case 0xa290 ... 0xa29f: case 0xa2e7 ... 0xa2ee: /* Union Point */
  3876. return true;
  3877. }
  3878. return false;
  3879. }
  3880. #define INTEL_SPT_ACS_CTRL (PCI_ACS_CAP + 4)
  3881. static int pci_quirk_intel_spt_pch_acs(struct pci_dev *dev, u16 acs_flags)
  3882. {
  3883. int pos;
  3884. u32 cap, ctrl;
  3885. if (!pci_quirk_intel_spt_pch_acs_match(dev))
  3886. return -ENOTTY;
  3887. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
  3888. if (!pos)
  3889. return -ENOTTY;
  3890. /* see pci_acs_flags_enabled() */
  3891. pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
  3892. acs_flags &= (cap | PCI_ACS_EC);
  3893. pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
  3894. return acs_flags & ~ctrl ? 0 : 1;
  3895. }
  3896. static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags)
  3897. {
  3898. /*
  3899. * SV, TB, and UF are not relevant to multifunction endpoints.
  3900. *
  3901. * Multifunction devices are only required to implement RR, CR, and DT
  3902. * in their ACS capability if they support peer-to-peer transactions.
  3903. * Devices matching this quirk have been verified by the vendor to not
  3904. * perform peer-to-peer with other functions, allowing us to mask out
  3905. * these bits as if they were unimplemented in the ACS capability.
  3906. */
  3907. acs_flags &= ~(PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
  3908. PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
  3909. return acs_flags ? 0 : 1;
  3910. }
  3911. static const struct pci_dev_acs_enabled {
  3912. u16 vendor;
  3913. u16 device;
  3914. int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
  3915. } pci_dev_acs_enabled[] = {
  3916. { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
  3917. { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
  3918. { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
  3919. { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
  3920. { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
  3921. { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
  3922. { PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs },
  3923. { PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs },
  3924. { PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs },
  3925. { PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs },
  3926. { PCI_VENDOR_ID_SOLARFLARE, 0x0A03, pci_quirk_mf_endpoint_acs },
  3927. { PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs },
  3928. { PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs },
  3929. { PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs },
  3930. { PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs },
  3931. { PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs },
  3932. { PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs },
  3933. { PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs },
  3934. { PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs },
  3935. { PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs },
  3936. { PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs },
  3937. { PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs },
  3938. { PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs },
  3939. { PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs },
  3940. { PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs },
  3941. { PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs },
  3942. { PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs },
  3943. { PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs },
  3944. { PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs },
  3945. { PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs },
  3946. { PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs },
  3947. /* 82580 */
  3948. { PCI_VENDOR_ID_INTEL, 0x1509, pci_quirk_mf_endpoint_acs },
  3949. { PCI_VENDOR_ID_INTEL, 0x150E, pci_quirk_mf_endpoint_acs },
  3950. { PCI_VENDOR_ID_INTEL, 0x150F, pci_quirk_mf_endpoint_acs },
  3951. { PCI_VENDOR_ID_INTEL, 0x1510, pci_quirk_mf_endpoint_acs },
  3952. { PCI_VENDOR_ID_INTEL, 0x1511, pci_quirk_mf_endpoint_acs },
  3953. { PCI_VENDOR_ID_INTEL, 0x1516, pci_quirk_mf_endpoint_acs },
  3954. { PCI_VENDOR_ID_INTEL, 0x1527, pci_quirk_mf_endpoint_acs },
  3955. /* 82576 */
  3956. { PCI_VENDOR_ID_INTEL, 0x10C9, pci_quirk_mf_endpoint_acs },
  3957. { PCI_VENDOR_ID_INTEL, 0x10E6, pci_quirk_mf_endpoint_acs },
  3958. { PCI_VENDOR_ID_INTEL, 0x10E7, pci_quirk_mf_endpoint_acs },
  3959. { PCI_VENDOR_ID_INTEL, 0x10E8, pci_quirk_mf_endpoint_acs },
  3960. { PCI_VENDOR_ID_INTEL, 0x150A, pci_quirk_mf_endpoint_acs },
  3961. { PCI_VENDOR_ID_INTEL, 0x150D, pci_quirk_mf_endpoint_acs },
  3962. { PCI_VENDOR_ID_INTEL, 0x1518, pci_quirk_mf_endpoint_acs },
  3963. { PCI_VENDOR_ID_INTEL, 0x1526, pci_quirk_mf_endpoint_acs },
  3964. /* 82575 */
  3965. { PCI_VENDOR_ID_INTEL, 0x10A7, pci_quirk_mf_endpoint_acs },
  3966. { PCI_VENDOR_ID_INTEL, 0x10A9, pci_quirk_mf_endpoint_acs },
  3967. { PCI_VENDOR_ID_INTEL, 0x10D6, pci_quirk_mf_endpoint_acs },
  3968. /* I350 */
  3969. { PCI_VENDOR_ID_INTEL, 0x1521, pci_quirk_mf_endpoint_acs },
  3970. { PCI_VENDOR_ID_INTEL, 0x1522, pci_quirk_mf_endpoint_acs },
  3971. { PCI_VENDOR_ID_INTEL, 0x1523, pci_quirk_mf_endpoint_acs },
  3972. { PCI_VENDOR_ID_INTEL, 0x1524, pci_quirk_mf_endpoint_acs },
  3973. /* 82571 (Quads omitted due to non-ACS switch) */
  3974. { PCI_VENDOR_ID_INTEL, 0x105E, pci_quirk_mf_endpoint_acs },
  3975. { PCI_VENDOR_ID_INTEL, 0x105F, pci_quirk_mf_endpoint_acs },
  3976. { PCI_VENDOR_ID_INTEL, 0x1060, pci_quirk_mf_endpoint_acs },
  3977. { PCI_VENDOR_ID_INTEL, 0x10D9, pci_quirk_mf_endpoint_acs },
  3978. /* I219 */
  3979. { PCI_VENDOR_ID_INTEL, 0x15b7, pci_quirk_mf_endpoint_acs },
  3980. { PCI_VENDOR_ID_INTEL, 0x15b8, pci_quirk_mf_endpoint_acs },
  3981. /* QCOM QDF2xxx root ports */
  3982. { 0x17cb, 0x400, pci_quirk_qcom_rp_acs },
  3983. { 0x17cb, 0x401, pci_quirk_qcom_rp_acs },
  3984. /* Intel PCH root ports */
  3985. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
  3986. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_spt_pch_acs },
  3987. { 0x19a2, 0x710, pci_quirk_mf_endpoint_acs }, /* Emulex BE3-R */
  3988. { 0x10df, 0x720, pci_quirk_mf_endpoint_acs }, /* Emulex Skyhawk-R */
  3989. /* Cavium ThunderX */
  3990. { PCI_VENDOR_ID_CAVIUM, PCI_ANY_ID, pci_quirk_cavium_acs },
  3991. /* APM X-Gene */
  3992. { PCI_VENDOR_ID_AMCC, 0xE004, pci_quirk_xgene_acs },
  3993. { 0 }
  3994. };
  3995. int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
  3996. {
  3997. const struct pci_dev_acs_enabled *i;
  3998. int ret;
  3999. /*
  4000. * Allow devices that do not expose standard PCIe ACS capabilities
  4001. * or control to indicate their support here. Multi-function express
  4002. * devices which do not allow internal peer-to-peer between functions,
  4003. * but do not implement PCIe ACS may wish to return true here.
  4004. */
  4005. for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
  4006. if ((i->vendor == dev->vendor ||
  4007. i->vendor == (u16)PCI_ANY_ID) &&
  4008. (i->device == dev->device ||
  4009. i->device == (u16)PCI_ANY_ID)) {
  4010. ret = i->acs_enabled(dev, acs_flags);
  4011. if (ret >= 0)
  4012. return ret;
  4013. }
  4014. }
  4015. return -ENOTTY;
  4016. }
  4017. /* Config space offset of Root Complex Base Address register */
  4018. #define INTEL_LPC_RCBA_REG 0xf0
  4019. /* 31:14 RCBA address */
  4020. #define INTEL_LPC_RCBA_MASK 0xffffc000
  4021. /* RCBA Enable */
  4022. #define INTEL_LPC_RCBA_ENABLE (1 << 0)
  4023. /* Backbone Scratch Pad Register */
  4024. #define INTEL_BSPR_REG 0x1104
  4025. /* Backbone Peer Non-Posted Disable */
  4026. #define INTEL_BSPR_REG_BPNPD (1 << 8)
  4027. /* Backbone Peer Posted Disable */
  4028. #define INTEL_BSPR_REG_BPPD (1 << 9)
  4029. /* Upstream Peer Decode Configuration Register */
  4030. #define INTEL_UPDCR_REG 0x1114
  4031. /* 5:0 Peer Decode Enable bits */
  4032. #define INTEL_UPDCR_REG_MASK 0x3f
  4033. static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
  4034. {
  4035. u32 rcba, bspr, updcr;
  4036. void __iomem *rcba_mem;
  4037. /*
  4038. * Read the RCBA register from the LPC (D31:F0). PCH root ports
  4039. * are D28:F* and therefore get probed before LPC, thus we can't
  4040. * use pci_get_slot/pci_read_config_dword here.
  4041. */
  4042. pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
  4043. INTEL_LPC_RCBA_REG, &rcba);
  4044. if (!(rcba & INTEL_LPC_RCBA_ENABLE))
  4045. return -EINVAL;
  4046. rcba_mem = ioremap_nocache(rcba & INTEL_LPC_RCBA_MASK,
  4047. PAGE_ALIGN(INTEL_UPDCR_REG));
  4048. if (!rcba_mem)
  4049. return -ENOMEM;
  4050. /*
  4051. * The BSPR can disallow peer cycles, but it's set by soft strap and
  4052. * therefore read-only. If both posted and non-posted peer cycles are
  4053. * disallowed, we're ok. If either are allowed, then we need to use
  4054. * the UPDCR to disable peer decodes for each port. This provides the
  4055. * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
  4056. */
  4057. bspr = readl(rcba_mem + INTEL_BSPR_REG);
  4058. bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
  4059. if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
  4060. updcr = readl(rcba_mem + INTEL_UPDCR_REG);
  4061. if (updcr & INTEL_UPDCR_REG_MASK) {
  4062. dev_info(&dev->dev, "Disabling UPDCR peer decodes\n");
  4063. updcr &= ~INTEL_UPDCR_REG_MASK;
  4064. writel(updcr, rcba_mem + INTEL_UPDCR_REG);
  4065. }
  4066. }
  4067. iounmap(rcba_mem);
  4068. return 0;
  4069. }
  4070. /* Miscellaneous Port Configuration register */
  4071. #define INTEL_MPC_REG 0xd8
  4072. /* MPC: Invalid Receive Bus Number Check Enable */
  4073. #define INTEL_MPC_REG_IRBNCE (1 << 26)
  4074. static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
  4075. {
  4076. u32 mpc;
  4077. /*
  4078. * When enabled, the IRBNCE bit of the MPC register enables the
  4079. * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
  4080. * ensures that requester IDs fall within the bus number range
  4081. * of the bridge. Enable if not already.
  4082. */
  4083. pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
  4084. if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
  4085. dev_info(&dev->dev, "Enabling MPC IRBNCE\n");
  4086. mpc |= INTEL_MPC_REG_IRBNCE;
  4087. pci_write_config_word(dev, INTEL_MPC_REG, mpc);
  4088. }
  4089. }
  4090. static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
  4091. {
  4092. if (!pci_quirk_intel_pch_acs_match(dev))
  4093. return -ENOTTY;
  4094. if (pci_quirk_enable_intel_lpc_acs(dev)) {
  4095. dev_warn(&dev->dev, "Failed to enable Intel PCH ACS quirk\n");
  4096. return 0;
  4097. }
  4098. pci_quirk_enable_intel_rp_mpc_acs(dev);
  4099. dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
  4100. dev_info(&dev->dev, "Intel PCH root port ACS workaround enabled\n");
  4101. return 0;
  4102. }
  4103. static int pci_quirk_enable_intel_spt_pch_acs(struct pci_dev *dev)
  4104. {
  4105. int pos;
  4106. u32 cap, ctrl;
  4107. if (!pci_quirk_intel_spt_pch_acs_match(dev))
  4108. return -ENOTTY;
  4109. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
  4110. if (!pos)
  4111. return -ENOTTY;
  4112. pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
  4113. pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
  4114. ctrl |= (cap & PCI_ACS_SV);
  4115. ctrl |= (cap & PCI_ACS_RR);
  4116. ctrl |= (cap & PCI_ACS_CR);
  4117. ctrl |= (cap & PCI_ACS_UF);
  4118. pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl);
  4119. dev_info(&dev->dev, "Intel SPT PCH root port ACS workaround enabled\n");
  4120. return 0;
  4121. }
  4122. static const struct pci_dev_enable_acs {
  4123. u16 vendor;
  4124. u16 device;
  4125. int (*enable_acs)(struct pci_dev *dev);
  4126. } pci_dev_enable_acs[] = {
  4127. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_enable_intel_pch_acs },
  4128. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_enable_intel_spt_pch_acs },
  4129. { 0 }
  4130. };
  4131. int pci_dev_specific_enable_acs(struct pci_dev *dev)
  4132. {
  4133. const struct pci_dev_enable_acs *i;
  4134. int ret;
  4135. for (i = pci_dev_enable_acs; i->enable_acs; i++) {
  4136. if ((i->vendor == dev->vendor ||
  4137. i->vendor == (u16)PCI_ANY_ID) &&
  4138. (i->device == dev->device ||
  4139. i->device == (u16)PCI_ANY_ID)) {
  4140. ret = i->enable_acs(dev);
  4141. if (ret >= 0)
  4142. return ret;
  4143. }
  4144. }
  4145. return -ENOTTY;
  4146. }
  4147. /*
  4148. * The PCI capabilities list for Intel DH895xCC VFs (device id 0x0443) with
  4149. * QuickAssist Technology (QAT) is prematurely terminated in hardware. The
  4150. * Next Capability pointer in the MSI Capability Structure should point to
  4151. * the PCIe Capability Structure but is incorrectly hardwired as 0 terminating
  4152. * the list.
  4153. */
  4154. static void quirk_intel_qat_vf_cap(struct pci_dev *pdev)
  4155. {
  4156. int pos, i = 0;
  4157. u8 next_cap;
  4158. u16 reg16, *cap;
  4159. struct pci_cap_saved_state *state;
  4160. /* Bail if the hardware bug is fixed */
  4161. if (pdev->pcie_cap || pci_find_capability(pdev, PCI_CAP_ID_EXP))
  4162. return;
  4163. /* Bail if MSI Capability Structure is not found for some reason */
  4164. pos = pci_find_capability(pdev, PCI_CAP_ID_MSI);
  4165. if (!pos)
  4166. return;
  4167. /*
  4168. * Bail if Next Capability pointer in the MSI Capability Structure
  4169. * is not the expected incorrect 0x00.
  4170. */
  4171. pci_read_config_byte(pdev, pos + 1, &next_cap);
  4172. if (next_cap)
  4173. return;
  4174. /*
  4175. * PCIe Capability Structure is expected to be at 0x50 and should
  4176. * terminate the list (Next Capability pointer is 0x00). Verify
  4177. * Capability Id and Next Capability pointer is as expected.
  4178. * Open-code some of set_pcie_port_type() and pci_cfg_space_size_ext()
  4179. * to correctly set kernel data structures which have already been
  4180. * set incorrectly due to the hardware bug.
  4181. */
  4182. pos = 0x50;
  4183. pci_read_config_word(pdev, pos, &reg16);
  4184. if (reg16 == (0x0000 | PCI_CAP_ID_EXP)) {
  4185. u32 status;
  4186. #ifndef PCI_EXP_SAVE_REGS
  4187. #define PCI_EXP_SAVE_REGS 7
  4188. #endif
  4189. int size = PCI_EXP_SAVE_REGS * sizeof(u16);
  4190. pdev->pcie_cap = pos;
  4191. pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
  4192. pdev->pcie_flags_reg = reg16;
  4193. pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
  4194. pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
  4195. pdev->cfg_size = PCI_CFG_SPACE_EXP_SIZE;
  4196. if (pci_read_config_dword(pdev, PCI_CFG_SPACE_SIZE, &status) !=
  4197. PCIBIOS_SUCCESSFUL || (status == 0xffffffff))
  4198. pdev->cfg_size = PCI_CFG_SPACE_SIZE;
  4199. if (pci_find_saved_cap(pdev, PCI_CAP_ID_EXP))
  4200. return;
  4201. /*
  4202. * Save PCIE cap
  4203. */
  4204. state = kzalloc(sizeof(*state) + size, GFP_KERNEL);
  4205. if (!state)
  4206. return;
  4207. state->cap.cap_nr = PCI_CAP_ID_EXP;
  4208. state->cap.cap_extended = 0;
  4209. state->cap.size = size;
  4210. cap = (u16 *)&state->cap.data[0];
  4211. pcie_capability_read_word(pdev, PCI_EXP_DEVCTL, &cap[i++]);
  4212. pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &cap[i++]);
  4213. pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &cap[i++]);
  4214. pcie_capability_read_word(pdev, PCI_EXP_RTCTL, &cap[i++]);
  4215. pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &cap[i++]);
  4216. pcie_capability_read_word(pdev, PCI_EXP_LNKCTL2, &cap[i++]);
  4217. pcie_capability_read_word(pdev, PCI_EXP_SLTCTL2, &cap[i++]);
  4218. hlist_add_head(&state->next, &pdev->saved_cap_space);
  4219. }
  4220. }
  4221. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x443, quirk_intel_qat_vf_cap);
  4222. /* FLR may cause some 82579 devices to hang. */
  4223. static void quirk_intel_no_flr(struct pci_dev *dev)
  4224. {
  4225. dev->dev_flags |= PCI_DEV_FLAGS_NO_FLR_RESET;
  4226. }
  4227. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1502, quirk_intel_no_flr);
  4228. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1503, quirk_intel_no_flr);
  4229. static void quirk_no_ext_tags(struct pci_dev *pdev)
  4230. {
  4231. struct pci_host_bridge *bridge = pci_find_host_bridge(pdev->bus);
  4232. if (!bridge)
  4233. return;
  4234. bridge->no_ext_tags = 1;
  4235. dev_info(&pdev->dev, "disabling Extended Tags (this device can't handle them)\n");
  4236. pci_walk_bus(bridge->bus, pci_configure_extended_tags, NULL);
  4237. }
  4238. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0140, quirk_no_ext_tags);
  4239. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0142, quirk_no_ext_tags);
  4240. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0144, quirk_no_ext_tags);
  4241. #ifdef CONFIG_PCI_ATS
  4242. /*
  4243. * Some devices have a broken ATS implementation causing IOMMU stalls.
  4244. * Don't use ATS for those devices.
  4245. */
  4246. static void quirk_no_ats(struct pci_dev *pdev)
  4247. {
  4248. dev_info(&pdev->dev, "disabling ATS (broken on this device)\n");
  4249. pdev->ats_cap = 0;
  4250. }
  4251. /* AMD Stoney platform GPU */
  4252. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x98e4, quirk_no_ats);
  4253. #endif /* CONFIG_PCI_ATS */