pci.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369
  1. #ifndef DRIVERS_PCI_H
  2. #define DRIVERS_PCI_H
  3. #define PCI_FIND_CAP_TTL 48
  4. #define PCI_VSEC_ID_INTEL_TBT 0x1234 /* Thunderbolt */
  5. extern const unsigned char pcie_link_speed[];
  6. bool pcie_cap_has_lnkctl(const struct pci_dev *dev);
  7. /* Functions internal to the PCI core code */
  8. int pci_create_sysfs_dev_files(struct pci_dev *pdev);
  9. void pci_remove_sysfs_dev_files(struct pci_dev *pdev);
  10. #if !defined(CONFIG_DMI) && !defined(CONFIG_ACPI)
  11. static inline void pci_create_firmware_label_files(struct pci_dev *pdev)
  12. { return; }
  13. static inline void pci_remove_firmware_label_files(struct pci_dev *pdev)
  14. { return; }
  15. #else
  16. void pci_create_firmware_label_files(struct pci_dev *pdev);
  17. void pci_remove_firmware_label_files(struct pci_dev *pdev);
  18. #endif
  19. void pci_cleanup_rom(struct pci_dev *dev);
  20. enum pci_mmap_api {
  21. PCI_MMAP_SYSFS, /* mmap on /sys/bus/pci/devices/<BDF>/resource<N> */
  22. PCI_MMAP_PROCFS /* mmap on /proc/bus/pci/<BDF> */
  23. };
  24. int pci_mmap_fits(struct pci_dev *pdev, int resno, struct vm_area_struct *vmai,
  25. enum pci_mmap_api mmap_api);
  26. int pci_probe_reset_function(struct pci_dev *dev);
  27. /**
  28. * struct pci_platform_pm_ops - Firmware PM callbacks
  29. *
  30. * @is_manageable: returns 'true' if given device is power manageable by the
  31. * platform firmware
  32. *
  33. * @set_state: invokes the platform firmware to set the device's power state
  34. *
  35. * @get_state: queries the platform firmware for a device's current power state
  36. *
  37. * @choose_state: returns PCI power state of given device preferred by the
  38. * platform; to be used during system-wide transitions from a
  39. * sleeping state to the working state and vice versa
  40. *
  41. * @set_wakeup: enables/disables wakeup capability for the device
  42. *
  43. * @need_resume: returns 'true' if the given device (which is currently
  44. * suspended) needs to be resumed to be configured for system
  45. * wakeup.
  46. *
  47. * If given platform is generally capable of power managing PCI devices, all of
  48. * these callbacks are mandatory.
  49. */
  50. struct pci_platform_pm_ops {
  51. bool (*is_manageable)(struct pci_dev *dev);
  52. int (*set_state)(struct pci_dev *dev, pci_power_t state);
  53. pci_power_t (*get_state)(struct pci_dev *dev);
  54. pci_power_t (*choose_state)(struct pci_dev *dev);
  55. int (*set_wakeup)(struct pci_dev *dev, bool enable);
  56. bool (*need_resume)(struct pci_dev *dev);
  57. };
  58. int pci_set_platform_pm(const struct pci_platform_pm_ops *ops);
  59. void pci_update_current_state(struct pci_dev *dev, pci_power_t state);
  60. void pci_power_up(struct pci_dev *dev);
  61. void pci_disable_enabled_device(struct pci_dev *dev);
  62. int pci_finish_runtime_suspend(struct pci_dev *dev);
  63. int __pci_pme_wakeup(struct pci_dev *dev, void *ign);
  64. void pci_pme_restore(struct pci_dev *dev);
  65. bool pci_dev_keep_suspended(struct pci_dev *dev);
  66. void pci_dev_complete_resume(struct pci_dev *pci_dev);
  67. void pci_config_pm_runtime_get(struct pci_dev *dev);
  68. void pci_config_pm_runtime_put(struct pci_dev *dev);
  69. void pci_pm_init(struct pci_dev *dev);
  70. void pci_ea_init(struct pci_dev *dev);
  71. void pci_allocate_cap_save_buffers(struct pci_dev *dev);
  72. void pci_free_cap_save_buffers(struct pci_dev *dev);
  73. bool pci_bridge_d3_possible(struct pci_dev *dev);
  74. void pci_bridge_d3_update(struct pci_dev *dev);
  75. static inline void pci_wakeup_event(struct pci_dev *dev)
  76. {
  77. /* Wait 100 ms before the system can be put into a sleep state. */
  78. pm_wakeup_event(&dev->dev, 100);
  79. }
  80. static inline bool pci_has_subordinate(struct pci_dev *pci_dev)
  81. {
  82. return !!(pci_dev->subordinate);
  83. }
  84. static inline bool pci_power_manageable(struct pci_dev *pci_dev)
  85. {
  86. /*
  87. * Currently we allow normal PCI devices and PCI bridges transition
  88. * into D3 if their bridge_d3 is set.
  89. */
  90. return !pci_has_subordinate(pci_dev) || pci_dev->bridge_d3;
  91. }
  92. struct pci_vpd_ops {
  93. ssize_t (*read)(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
  94. ssize_t (*write)(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
  95. int (*set_size)(struct pci_dev *dev, size_t len);
  96. };
  97. struct pci_vpd {
  98. const struct pci_vpd_ops *ops;
  99. struct bin_attribute *attr; /* descriptor for sysfs VPD entry */
  100. struct mutex lock;
  101. unsigned int len;
  102. u16 flag;
  103. u8 cap;
  104. u8 busy:1;
  105. u8 valid:1;
  106. };
  107. int pci_vpd_init(struct pci_dev *dev);
  108. void pci_vpd_release(struct pci_dev *dev);
  109. /* PCI /proc functions */
  110. #ifdef CONFIG_PROC_FS
  111. int pci_proc_attach_device(struct pci_dev *dev);
  112. int pci_proc_detach_device(struct pci_dev *dev);
  113. int pci_proc_detach_bus(struct pci_bus *bus);
  114. #else
  115. static inline int pci_proc_attach_device(struct pci_dev *dev) { return 0; }
  116. static inline int pci_proc_detach_device(struct pci_dev *dev) { return 0; }
  117. static inline int pci_proc_detach_bus(struct pci_bus *bus) { return 0; }
  118. #endif
  119. /* Functions for PCI Hotplug drivers to use */
  120. int pci_hp_add_bridge(struct pci_dev *dev);
  121. #ifdef HAVE_PCI_LEGACY
  122. void pci_create_legacy_files(struct pci_bus *bus);
  123. void pci_remove_legacy_files(struct pci_bus *bus);
  124. #else
  125. static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
  126. static inline void pci_remove_legacy_files(struct pci_bus *bus) { return; }
  127. #endif
  128. /* Lock for read/write access to pci device and bus lists */
  129. extern struct rw_semaphore pci_bus_sem;
  130. extern raw_spinlock_t pci_lock;
  131. extern unsigned int pci_pm_d3_delay;
  132. #ifdef CONFIG_PCI_MSI
  133. void pci_no_msi(void);
  134. #else
  135. static inline void pci_no_msi(void) { }
  136. #endif
  137. static inline void pci_msi_set_enable(struct pci_dev *dev, int enable)
  138. {
  139. u16 control;
  140. pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
  141. control &= ~PCI_MSI_FLAGS_ENABLE;
  142. if (enable)
  143. control |= PCI_MSI_FLAGS_ENABLE;
  144. pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
  145. }
  146. static inline void pci_msix_clear_and_set_ctrl(struct pci_dev *dev, u16 clear, u16 set)
  147. {
  148. u16 ctrl;
  149. pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &ctrl);
  150. ctrl &= ~clear;
  151. ctrl |= set;
  152. pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, ctrl);
  153. }
  154. void pci_realloc_get_opt(char *);
  155. static inline int pci_no_d1d2(struct pci_dev *dev)
  156. {
  157. unsigned int parent_dstates = 0;
  158. if (dev->bus->self)
  159. parent_dstates = dev->bus->self->no_d1d2;
  160. return (dev->no_d1d2 || parent_dstates);
  161. }
  162. extern const struct attribute_group *pci_dev_groups[];
  163. extern const struct attribute_group *pcibus_groups[];
  164. extern struct device_type pci_dev_type;
  165. extern const struct attribute_group *pci_bus_groups[];
  166. /**
  167. * pci_match_one_device - Tell if a PCI device structure has a matching
  168. * PCI device id structure
  169. * @id: single PCI device id structure to match
  170. * @dev: the PCI device structure to match against
  171. *
  172. * Returns the matching pci_device_id structure or %NULL if there is no match.
  173. */
  174. static inline const struct pci_device_id *
  175. pci_match_one_device(const struct pci_device_id *id, const struct pci_dev *dev)
  176. {
  177. if ((id->vendor == PCI_ANY_ID || id->vendor == dev->vendor) &&
  178. (id->device == PCI_ANY_ID || id->device == dev->device) &&
  179. (id->subvendor == PCI_ANY_ID || id->subvendor == dev->subsystem_vendor) &&
  180. (id->subdevice == PCI_ANY_ID || id->subdevice == dev->subsystem_device) &&
  181. !((id->class ^ dev->class) & id->class_mask))
  182. return id;
  183. return NULL;
  184. }
  185. /* PCI slot sysfs helper code */
  186. #define to_pci_slot(s) container_of(s, struct pci_slot, kobj)
  187. extern struct kset *pci_slots_kset;
  188. struct pci_slot_attribute {
  189. struct attribute attr;
  190. ssize_t (*show)(struct pci_slot *, char *);
  191. ssize_t (*store)(struct pci_slot *, const char *, size_t);
  192. };
  193. #define to_pci_slot_attr(s) container_of(s, struct pci_slot_attribute, attr)
  194. enum pci_bar_type {
  195. pci_bar_unknown, /* Standard PCI BAR probe */
  196. pci_bar_io, /* An io port BAR */
  197. pci_bar_mem32, /* A 32-bit memory BAR */
  198. pci_bar_mem64, /* A 64-bit memory BAR */
  199. };
  200. int pci_configure_extended_tags(struct pci_dev *dev, void *ign);
  201. bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
  202. int crs_timeout);
  203. int pci_setup_device(struct pci_dev *dev);
  204. int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
  205. struct resource *res, unsigned int reg);
  206. void pci_configure_ari(struct pci_dev *dev);
  207. void __pci_bus_size_bridges(struct pci_bus *bus,
  208. struct list_head *realloc_head);
  209. void __pci_bus_assign_resources(const struct pci_bus *bus,
  210. struct list_head *realloc_head,
  211. struct list_head *fail_head);
  212. bool pci_bus_clip_resource(struct pci_dev *dev, int idx);
  213. void pci_reassigndev_resource_alignment(struct pci_dev *dev);
  214. void pci_disable_bridge_window(struct pci_dev *dev);
  215. /* Single Root I/O Virtualization */
  216. struct pci_sriov {
  217. int pos; /* capability position */
  218. int nres; /* number of resources */
  219. u32 cap; /* SR-IOV Capabilities */
  220. u16 ctrl; /* SR-IOV Control */
  221. u16 total_VFs; /* total VFs associated with the PF */
  222. u16 initial_VFs; /* initial VFs associated with the PF */
  223. u16 num_VFs; /* number of VFs available */
  224. u16 offset; /* first VF Routing ID offset */
  225. u16 stride; /* following VF stride */
  226. u32 pgsz; /* page size for BAR alignment */
  227. u8 link; /* Function Dependency Link */
  228. u8 max_VF_buses; /* max buses consumed by VFs */
  229. u16 driver_max_VFs; /* max num VFs driver supports */
  230. struct pci_dev *dev; /* lowest numbered PF */
  231. struct pci_dev *self; /* this PF */
  232. resource_size_t barsz[PCI_SRIOV_NUM_BARS]; /* VF BAR size */
  233. bool drivers_autoprobe; /* auto probing of VFs by driver */
  234. };
  235. /* pci_dev priv_flags */
  236. #define PCI_DEV_DISCONNECTED 0
  237. static inline int pci_dev_set_disconnected(struct pci_dev *dev, void *unused)
  238. {
  239. set_bit(PCI_DEV_DISCONNECTED, &dev->priv_flags);
  240. return 0;
  241. }
  242. static inline bool pci_dev_is_disconnected(const struct pci_dev *dev)
  243. {
  244. return test_bit(PCI_DEV_DISCONNECTED, &dev->priv_flags);
  245. }
  246. #ifdef CONFIG_PCI_ATS
  247. void pci_restore_ats_state(struct pci_dev *dev);
  248. #else
  249. static inline void pci_restore_ats_state(struct pci_dev *dev)
  250. {
  251. }
  252. #endif /* CONFIG_PCI_ATS */
  253. #ifdef CONFIG_PCI_IOV
  254. int pci_iov_init(struct pci_dev *dev);
  255. void pci_iov_release(struct pci_dev *dev);
  256. void pci_iov_update_resource(struct pci_dev *dev, int resno);
  257. resource_size_t pci_sriov_resource_alignment(struct pci_dev *dev, int resno);
  258. void pci_restore_iov_state(struct pci_dev *dev);
  259. int pci_iov_bus_range(struct pci_bus *bus);
  260. #else
  261. static inline int pci_iov_init(struct pci_dev *dev)
  262. {
  263. return -ENODEV;
  264. }
  265. static inline void pci_iov_release(struct pci_dev *dev)
  266. {
  267. }
  268. static inline void pci_restore_iov_state(struct pci_dev *dev)
  269. {
  270. }
  271. static inline int pci_iov_bus_range(struct pci_bus *bus)
  272. {
  273. return 0;
  274. }
  275. #endif /* CONFIG_PCI_IOV */
  276. unsigned long pci_cardbus_resource_alignment(struct resource *);
  277. static inline resource_size_t pci_resource_alignment(struct pci_dev *dev,
  278. struct resource *res)
  279. {
  280. #ifdef CONFIG_PCI_IOV
  281. int resno = res - dev->resource;
  282. if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
  283. return pci_sriov_resource_alignment(dev, resno);
  284. #endif
  285. if (dev->class >> 8 == PCI_CLASS_BRIDGE_CARDBUS)
  286. return pci_cardbus_resource_alignment(res);
  287. return resource_alignment(res);
  288. }
  289. void pci_enable_acs(struct pci_dev *dev);
  290. #ifdef CONFIG_PCIE_PTM
  291. void pci_ptm_init(struct pci_dev *dev);
  292. #else
  293. static inline void pci_ptm_init(struct pci_dev *dev) { }
  294. #endif
  295. struct pci_dev_reset_methods {
  296. u16 vendor;
  297. u16 device;
  298. int (*reset)(struct pci_dev *dev, int probe);
  299. };
  300. #ifdef CONFIG_PCI_QUIRKS
  301. int pci_dev_specific_reset(struct pci_dev *dev, int probe);
  302. #else
  303. static inline int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  304. {
  305. return -ENOTTY;
  306. }
  307. #endif
  308. #if defined(CONFIG_PCI_QUIRKS) && defined(CONFIG_ARM64)
  309. int acpi_get_rc_resources(struct device *dev, const char *hid, u16 segment,
  310. struct resource *res);
  311. #endif
  312. #endif /* DRIVERS_PCI_H */