pci-xgene.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715
  1. /**
  2. * APM X-Gene PCIe Driver
  3. *
  4. * Copyright (c) 2014 Applied Micro Circuits Corporation.
  5. *
  6. * Author: Tanmay Inamdar <tinamdar@apm.com>.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. */
  19. #include <linux/clk.h>
  20. #include <linux/delay.h>
  21. #include <linux/io.h>
  22. #include <linux/jiffies.h>
  23. #include <linux/memblock.h>
  24. #include <linux/init.h>
  25. #include <linux/of.h>
  26. #include <linux/of_address.h>
  27. #include <linux/of_irq.h>
  28. #include <linux/of_pci.h>
  29. #include <linux/pci.h>
  30. #include <linux/pci-acpi.h>
  31. #include <linux/pci-ecam.h>
  32. #include <linux/platform_device.h>
  33. #include <linux/slab.h>
  34. #define PCIECORE_CTLANDSTATUS 0x50
  35. #define PIM1_1L 0x80
  36. #define IBAR2 0x98
  37. #define IR2MSK 0x9c
  38. #define PIM2_1L 0xa0
  39. #define IBAR3L 0xb4
  40. #define IR3MSKL 0xbc
  41. #define PIM3_1L 0xc4
  42. #define OMR1BARL 0x100
  43. #define OMR2BARL 0x118
  44. #define OMR3BARL 0x130
  45. #define CFGBARL 0x154
  46. #define CFGBARH 0x158
  47. #define CFGCTL 0x15c
  48. #define RTDID 0x160
  49. #define BRIDGE_CFG_0 0x2000
  50. #define BRIDGE_CFG_4 0x2010
  51. #define BRIDGE_STATUS_0 0x2600
  52. #define LINK_UP_MASK 0x00000100
  53. #define AXI_EP_CFG_ACCESS 0x10000
  54. #define EN_COHERENCY 0xF0000000
  55. #define EN_REG 0x00000001
  56. #define OB_LO_IO 0x00000002
  57. #define XGENE_PCIE_VENDORID 0x10E8
  58. #define XGENE_PCIE_DEVICEID 0xE004
  59. #define SZ_1T (SZ_1G*1024ULL)
  60. #define PIPE_PHY_RATE_RD(src) ((0xc000 & (u32)(src)) >> 0xe)
  61. #define XGENE_V1_PCI_EXP_CAP 0x40
  62. /* PCIe IP version */
  63. #define XGENE_PCIE_IP_VER_UNKN 0
  64. #define XGENE_PCIE_IP_VER_1 1
  65. #define XGENE_PCIE_IP_VER_2 2
  66. #if defined(CONFIG_PCI_XGENE) || (defined(CONFIG_ACPI) && defined(CONFIG_PCI_QUIRKS))
  67. struct xgene_pcie_port {
  68. struct device_node *node;
  69. struct device *dev;
  70. struct clk *clk;
  71. void __iomem *csr_base;
  72. void __iomem *cfg_base;
  73. unsigned long cfg_addr;
  74. bool link_up;
  75. u32 version;
  76. };
  77. static u32 xgene_pcie_readl(struct xgene_pcie_port *port, u32 reg)
  78. {
  79. return readl(port->csr_base + reg);
  80. }
  81. static void xgene_pcie_writel(struct xgene_pcie_port *port, u32 reg, u32 val)
  82. {
  83. writel(val, port->csr_base + reg);
  84. }
  85. static inline u32 pcie_bar_low_val(u32 addr, u32 flags)
  86. {
  87. return (addr & PCI_BASE_ADDRESS_MEM_MASK) | flags;
  88. }
  89. static inline struct xgene_pcie_port *pcie_bus_to_port(struct pci_bus *bus)
  90. {
  91. struct pci_config_window *cfg;
  92. if (acpi_disabled)
  93. return (struct xgene_pcie_port *)(bus->sysdata);
  94. cfg = bus->sysdata;
  95. return (struct xgene_pcie_port *)(cfg->priv);
  96. }
  97. /*
  98. * When the address bit [17:16] is 2'b01, the Configuration access will be
  99. * treated as Type 1 and it will be forwarded to external PCIe device.
  100. */
  101. static void __iomem *xgene_pcie_get_cfg_base(struct pci_bus *bus)
  102. {
  103. struct xgene_pcie_port *port = pcie_bus_to_port(bus);
  104. if (bus->number >= (bus->primary + 1))
  105. return port->cfg_base + AXI_EP_CFG_ACCESS;
  106. return port->cfg_base;
  107. }
  108. /*
  109. * For Configuration request, RTDID register is used as Bus Number,
  110. * Device Number and Function number of the header fields.
  111. */
  112. static void xgene_pcie_set_rtdid_reg(struct pci_bus *bus, uint devfn)
  113. {
  114. struct xgene_pcie_port *port = pcie_bus_to_port(bus);
  115. unsigned int b, d, f;
  116. u32 rtdid_val = 0;
  117. b = bus->number;
  118. d = PCI_SLOT(devfn);
  119. f = PCI_FUNC(devfn);
  120. if (!pci_is_root_bus(bus))
  121. rtdid_val = (b << 8) | (d << 3) | f;
  122. xgene_pcie_writel(port, RTDID, rtdid_val);
  123. /* read the register back to ensure flush */
  124. xgene_pcie_readl(port, RTDID);
  125. }
  126. /*
  127. * X-Gene PCIe port uses BAR0-BAR1 of RC's configuration space as
  128. * the translation from PCI bus to native BUS. Entire DDR region
  129. * is mapped into PCIe space using these registers, so it can be
  130. * reached by DMA from EP devices. The BAR0/1 of bridge should be
  131. * hidden during enumeration to avoid the sizing and resource allocation
  132. * by PCIe core.
  133. */
  134. static bool xgene_pcie_hide_rc_bars(struct pci_bus *bus, int offset)
  135. {
  136. if (pci_is_root_bus(bus) && ((offset == PCI_BASE_ADDRESS_0) ||
  137. (offset == PCI_BASE_ADDRESS_1)))
  138. return true;
  139. return false;
  140. }
  141. static void __iomem *xgene_pcie_map_bus(struct pci_bus *bus, unsigned int devfn,
  142. int offset)
  143. {
  144. if ((pci_is_root_bus(bus) && devfn != 0) ||
  145. xgene_pcie_hide_rc_bars(bus, offset))
  146. return NULL;
  147. xgene_pcie_set_rtdid_reg(bus, devfn);
  148. return xgene_pcie_get_cfg_base(bus) + offset;
  149. }
  150. static int xgene_pcie_config_read32(struct pci_bus *bus, unsigned int devfn,
  151. int where, int size, u32 *val)
  152. {
  153. struct xgene_pcie_port *port = pcie_bus_to_port(bus);
  154. if (pci_generic_config_read32(bus, devfn, where & ~0x3, 4, val) !=
  155. PCIBIOS_SUCCESSFUL)
  156. return PCIBIOS_DEVICE_NOT_FOUND;
  157. /*
  158. * The v1 controller has a bug in its Configuration Request
  159. * Retry Status (CRS) logic: when CRS is enabled and we read the
  160. * Vendor and Device ID of a non-existent device, the controller
  161. * fabricates return data of 0xFFFF0001 ("device exists but is not
  162. * ready") instead of 0xFFFFFFFF ("device does not exist"). This
  163. * causes the PCI core to retry the read until it times out.
  164. * Avoid this by not claiming to support CRS.
  165. */
  166. if (pci_is_root_bus(bus) && (port->version == XGENE_PCIE_IP_VER_1) &&
  167. ((where & ~0x3) == XGENE_V1_PCI_EXP_CAP + PCI_EXP_RTCTL))
  168. *val &= ~(PCI_EXP_RTCAP_CRSVIS << 16);
  169. if (size <= 2)
  170. *val = (*val >> (8 * (where & 3))) & ((1 << (size * 8)) - 1);
  171. return PCIBIOS_SUCCESSFUL;
  172. }
  173. #endif
  174. #if defined(CONFIG_ACPI) && defined(CONFIG_PCI_QUIRKS)
  175. static int xgene_get_csr_resource(struct acpi_device *adev,
  176. struct resource *res)
  177. {
  178. struct device *dev = &adev->dev;
  179. struct resource_entry *entry;
  180. struct list_head list;
  181. unsigned long flags;
  182. int ret;
  183. INIT_LIST_HEAD(&list);
  184. flags = IORESOURCE_MEM;
  185. ret = acpi_dev_get_resources(adev, &list,
  186. acpi_dev_filter_resource_type_cb,
  187. (void *) flags);
  188. if (ret < 0) {
  189. dev_err(dev, "failed to parse _CRS method, error code %d\n",
  190. ret);
  191. return ret;
  192. }
  193. if (ret == 0) {
  194. dev_err(dev, "no IO and memory resources present in _CRS\n");
  195. return -EINVAL;
  196. }
  197. entry = list_first_entry(&list, struct resource_entry, node);
  198. *res = *entry->res;
  199. acpi_dev_free_resource_list(&list);
  200. return 0;
  201. }
  202. static int xgene_pcie_ecam_init(struct pci_config_window *cfg, u32 ipversion)
  203. {
  204. struct device *dev = cfg->parent;
  205. struct acpi_device *adev = to_acpi_device(dev);
  206. struct xgene_pcie_port *port;
  207. struct resource csr;
  208. int ret;
  209. port = devm_kzalloc(dev, sizeof(*port), GFP_KERNEL);
  210. if (!port)
  211. return -ENOMEM;
  212. ret = xgene_get_csr_resource(adev, &csr);
  213. if (ret) {
  214. dev_err(dev, "can't get CSR resource\n");
  215. return ret;
  216. }
  217. port->csr_base = devm_pci_remap_cfg_resource(dev, &csr);
  218. if (IS_ERR(port->csr_base))
  219. return PTR_ERR(port->csr_base);
  220. port->cfg_base = cfg->win;
  221. port->version = ipversion;
  222. cfg->priv = port;
  223. return 0;
  224. }
  225. static int xgene_v1_pcie_ecam_init(struct pci_config_window *cfg)
  226. {
  227. return xgene_pcie_ecam_init(cfg, XGENE_PCIE_IP_VER_1);
  228. }
  229. struct pci_ecam_ops xgene_v1_pcie_ecam_ops = {
  230. .bus_shift = 16,
  231. .init = xgene_v1_pcie_ecam_init,
  232. .pci_ops = {
  233. .map_bus = xgene_pcie_map_bus,
  234. .read = xgene_pcie_config_read32,
  235. .write = pci_generic_config_write,
  236. }
  237. };
  238. static int xgene_v2_pcie_ecam_init(struct pci_config_window *cfg)
  239. {
  240. return xgene_pcie_ecam_init(cfg, XGENE_PCIE_IP_VER_2);
  241. }
  242. struct pci_ecam_ops xgene_v2_pcie_ecam_ops = {
  243. .bus_shift = 16,
  244. .init = xgene_v2_pcie_ecam_init,
  245. .pci_ops = {
  246. .map_bus = xgene_pcie_map_bus,
  247. .read = xgene_pcie_config_read32,
  248. .write = pci_generic_config_write,
  249. }
  250. };
  251. #endif
  252. #if defined(CONFIG_PCI_XGENE)
  253. static u64 xgene_pcie_set_ib_mask(struct xgene_pcie_port *port, u32 addr,
  254. u32 flags, u64 size)
  255. {
  256. u64 mask = (~(size - 1) & PCI_BASE_ADDRESS_MEM_MASK) | flags;
  257. u32 val32 = 0;
  258. u32 val;
  259. val32 = xgene_pcie_readl(port, addr);
  260. val = (val32 & 0x0000ffff) | (lower_32_bits(mask) << 16);
  261. xgene_pcie_writel(port, addr, val);
  262. val32 = xgene_pcie_readl(port, addr + 0x04);
  263. val = (val32 & 0xffff0000) | (lower_32_bits(mask) >> 16);
  264. xgene_pcie_writel(port, addr + 0x04, val);
  265. val32 = xgene_pcie_readl(port, addr + 0x04);
  266. val = (val32 & 0x0000ffff) | (upper_32_bits(mask) << 16);
  267. xgene_pcie_writel(port, addr + 0x04, val);
  268. val32 = xgene_pcie_readl(port, addr + 0x08);
  269. val = (val32 & 0xffff0000) | (upper_32_bits(mask) >> 16);
  270. xgene_pcie_writel(port, addr + 0x08, val);
  271. return mask;
  272. }
  273. static void xgene_pcie_linkup(struct xgene_pcie_port *port,
  274. u32 *lanes, u32 *speed)
  275. {
  276. u32 val32;
  277. port->link_up = false;
  278. val32 = xgene_pcie_readl(port, PCIECORE_CTLANDSTATUS);
  279. if (val32 & LINK_UP_MASK) {
  280. port->link_up = true;
  281. *speed = PIPE_PHY_RATE_RD(val32);
  282. val32 = xgene_pcie_readl(port, BRIDGE_STATUS_0);
  283. *lanes = val32 >> 26;
  284. }
  285. }
  286. static int xgene_pcie_init_port(struct xgene_pcie_port *port)
  287. {
  288. struct device *dev = port->dev;
  289. int rc;
  290. port->clk = clk_get(dev, NULL);
  291. if (IS_ERR(port->clk)) {
  292. dev_err(dev, "clock not available\n");
  293. return -ENODEV;
  294. }
  295. rc = clk_prepare_enable(port->clk);
  296. if (rc) {
  297. dev_err(dev, "clock enable failed\n");
  298. return rc;
  299. }
  300. return 0;
  301. }
  302. static int xgene_pcie_map_reg(struct xgene_pcie_port *port,
  303. struct platform_device *pdev)
  304. {
  305. struct device *dev = port->dev;
  306. struct resource *res;
  307. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "csr");
  308. port->csr_base = devm_pci_remap_cfg_resource(dev, res);
  309. if (IS_ERR(port->csr_base))
  310. return PTR_ERR(port->csr_base);
  311. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "cfg");
  312. port->cfg_base = devm_ioremap_resource(dev, res);
  313. if (IS_ERR(port->cfg_base))
  314. return PTR_ERR(port->cfg_base);
  315. port->cfg_addr = res->start;
  316. return 0;
  317. }
  318. static void xgene_pcie_setup_ob_reg(struct xgene_pcie_port *port,
  319. struct resource *res, u32 offset,
  320. u64 cpu_addr, u64 pci_addr)
  321. {
  322. struct device *dev = port->dev;
  323. resource_size_t size = resource_size(res);
  324. u64 restype = resource_type(res);
  325. u64 mask = 0;
  326. u32 min_size;
  327. u32 flag = EN_REG;
  328. if (restype == IORESOURCE_MEM) {
  329. min_size = SZ_128M;
  330. } else {
  331. min_size = 128;
  332. flag |= OB_LO_IO;
  333. }
  334. if (size >= min_size)
  335. mask = ~(size - 1) | flag;
  336. else
  337. dev_warn(dev, "res size 0x%llx less than minimum 0x%x\n",
  338. (u64)size, min_size);
  339. xgene_pcie_writel(port, offset, lower_32_bits(cpu_addr));
  340. xgene_pcie_writel(port, offset + 0x04, upper_32_bits(cpu_addr));
  341. xgene_pcie_writel(port, offset + 0x08, lower_32_bits(mask));
  342. xgene_pcie_writel(port, offset + 0x0c, upper_32_bits(mask));
  343. xgene_pcie_writel(port, offset + 0x10, lower_32_bits(pci_addr));
  344. xgene_pcie_writel(port, offset + 0x14, upper_32_bits(pci_addr));
  345. }
  346. static void xgene_pcie_setup_cfg_reg(struct xgene_pcie_port *port)
  347. {
  348. u64 addr = port->cfg_addr;
  349. xgene_pcie_writel(port, CFGBARL, lower_32_bits(addr));
  350. xgene_pcie_writel(port, CFGBARH, upper_32_bits(addr));
  351. xgene_pcie_writel(port, CFGCTL, EN_REG);
  352. }
  353. static int xgene_pcie_map_ranges(struct xgene_pcie_port *port,
  354. struct list_head *res,
  355. resource_size_t io_base)
  356. {
  357. struct resource_entry *window;
  358. struct device *dev = port->dev;
  359. int ret;
  360. resource_list_for_each_entry(window, res) {
  361. struct resource *res = window->res;
  362. u64 restype = resource_type(res);
  363. dev_dbg(dev, "%pR\n", res);
  364. switch (restype) {
  365. case IORESOURCE_IO:
  366. xgene_pcie_setup_ob_reg(port, res, OMR3BARL, io_base,
  367. res->start - window->offset);
  368. ret = pci_remap_iospace(res, io_base);
  369. if (ret < 0)
  370. return ret;
  371. break;
  372. case IORESOURCE_MEM:
  373. if (res->flags & IORESOURCE_PREFETCH)
  374. xgene_pcie_setup_ob_reg(port, res, OMR2BARL,
  375. res->start,
  376. res->start -
  377. window->offset);
  378. else
  379. xgene_pcie_setup_ob_reg(port, res, OMR1BARL,
  380. res->start,
  381. res->start -
  382. window->offset);
  383. break;
  384. case IORESOURCE_BUS:
  385. break;
  386. default:
  387. dev_err(dev, "invalid resource %pR\n", res);
  388. return -EINVAL;
  389. }
  390. }
  391. xgene_pcie_setup_cfg_reg(port);
  392. return 0;
  393. }
  394. static void xgene_pcie_setup_pims(struct xgene_pcie_port *port, u32 pim_reg,
  395. u64 pim, u64 size)
  396. {
  397. xgene_pcie_writel(port, pim_reg, lower_32_bits(pim));
  398. xgene_pcie_writel(port, pim_reg + 0x04,
  399. upper_32_bits(pim) | EN_COHERENCY);
  400. xgene_pcie_writel(port, pim_reg + 0x10, lower_32_bits(size));
  401. xgene_pcie_writel(port, pim_reg + 0x14, upper_32_bits(size));
  402. }
  403. /*
  404. * X-Gene PCIe support maximum 3 inbound memory regions
  405. * This function helps to select a region based on size of region
  406. */
  407. static int xgene_pcie_select_ib_reg(u8 *ib_reg_mask, u64 size)
  408. {
  409. if ((size > 4) && (size < SZ_16M) && !(*ib_reg_mask & (1 << 1))) {
  410. *ib_reg_mask |= (1 << 1);
  411. return 1;
  412. }
  413. if ((size > SZ_1K) && (size < SZ_1T) && !(*ib_reg_mask & (1 << 0))) {
  414. *ib_reg_mask |= (1 << 0);
  415. return 0;
  416. }
  417. if ((size > SZ_1M) && (size < SZ_1T) && !(*ib_reg_mask & (1 << 2))) {
  418. *ib_reg_mask |= (1 << 2);
  419. return 2;
  420. }
  421. return -EINVAL;
  422. }
  423. static void xgene_pcie_setup_ib_reg(struct xgene_pcie_port *port,
  424. struct of_pci_range *range, u8 *ib_reg_mask)
  425. {
  426. void __iomem *cfg_base = port->cfg_base;
  427. struct device *dev = port->dev;
  428. void *bar_addr;
  429. u32 pim_reg;
  430. u64 cpu_addr = range->cpu_addr;
  431. u64 pci_addr = range->pci_addr;
  432. u64 size = range->size;
  433. u64 mask = ~(size - 1) | EN_REG;
  434. u32 flags = PCI_BASE_ADDRESS_MEM_TYPE_64;
  435. u32 bar_low;
  436. int region;
  437. region = xgene_pcie_select_ib_reg(ib_reg_mask, range->size);
  438. if (region < 0) {
  439. dev_warn(dev, "invalid pcie dma-range config\n");
  440. return;
  441. }
  442. if (range->flags & IORESOURCE_PREFETCH)
  443. flags |= PCI_BASE_ADDRESS_MEM_PREFETCH;
  444. bar_low = pcie_bar_low_val((u32)cpu_addr, flags);
  445. switch (region) {
  446. case 0:
  447. xgene_pcie_set_ib_mask(port, BRIDGE_CFG_4, flags, size);
  448. bar_addr = cfg_base + PCI_BASE_ADDRESS_0;
  449. writel(bar_low, bar_addr);
  450. writel(upper_32_bits(cpu_addr), bar_addr + 0x4);
  451. pim_reg = PIM1_1L;
  452. break;
  453. case 1:
  454. xgene_pcie_writel(port, IBAR2, bar_low);
  455. xgene_pcie_writel(port, IR2MSK, lower_32_bits(mask));
  456. pim_reg = PIM2_1L;
  457. break;
  458. case 2:
  459. xgene_pcie_writel(port, IBAR3L, bar_low);
  460. xgene_pcie_writel(port, IBAR3L + 0x4, upper_32_bits(cpu_addr));
  461. xgene_pcie_writel(port, IR3MSKL, lower_32_bits(mask));
  462. xgene_pcie_writel(port, IR3MSKL + 0x4, upper_32_bits(mask));
  463. pim_reg = PIM3_1L;
  464. break;
  465. }
  466. xgene_pcie_setup_pims(port, pim_reg, pci_addr, ~(size - 1));
  467. }
  468. static int pci_dma_range_parser_init(struct of_pci_range_parser *parser,
  469. struct device_node *node)
  470. {
  471. const int na = 3, ns = 2;
  472. int rlen;
  473. parser->node = node;
  474. parser->pna = of_n_addr_cells(node);
  475. parser->np = parser->pna + na + ns;
  476. parser->range = of_get_property(node, "dma-ranges", &rlen);
  477. if (!parser->range)
  478. return -ENOENT;
  479. parser->end = parser->range + rlen / sizeof(__be32);
  480. return 0;
  481. }
  482. static int xgene_pcie_parse_map_dma_ranges(struct xgene_pcie_port *port)
  483. {
  484. struct device_node *np = port->node;
  485. struct of_pci_range range;
  486. struct of_pci_range_parser parser;
  487. struct device *dev = port->dev;
  488. u8 ib_reg_mask = 0;
  489. if (pci_dma_range_parser_init(&parser, np)) {
  490. dev_err(dev, "missing dma-ranges property\n");
  491. return -EINVAL;
  492. }
  493. /* Get the dma-ranges from DT */
  494. for_each_of_pci_range(&parser, &range) {
  495. u64 end = range.cpu_addr + range.size - 1;
  496. dev_dbg(dev, "0x%08x 0x%016llx..0x%016llx -> 0x%016llx\n",
  497. range.flags, range.cpu_addr, end, range.pci_addr);
  498. xgene_pcie_setup_ib_reg(port, &range, &ib_reg_mask);
  499. }
  500. return 0;
  501. }
  502. /* clear BAR configuration which was done by firmware */
  503. static void xgene_pcie_clear_config(struct xgene_pcie_port *port)
  504. {
  505. int i;
  506. for (i = PIM1_1L; i <= CFGCTL; i += 4)
  507. xgene_pcie_writel(port, i, 0);
  508. }
  509. static int xgene_pcie_setup(struct xgene_pcie_port *port, struct list_head *res,
  510. resource_size_t io_base)
  511. {
  512. struct device *dev = port->dev;
  513. u32 val, lanes = 0, speed = 0;
  514. int ret;
  515. xgene_pcie_clear_config(port);
  516. /* setup the vendor and device IDs correctly */
  517. val = (XGENE_PCIE_DEVICEID << 16) | XGENE_PCIE_VENDORID;
  518. xgene_pcie_writel(port, BRIDGE_CFG_0, val);
  519. ret = xgene_pcie_map_ranges(port, res, io_base);
  520. if (ret)
  521. return ret;
  522. ret = xgene_pcie_parse_map_dma_ranges(port);
  523. if (ret)
  524. return ret;
  525. xgene_pcie_linkup(port, &lanes, &speed);
  526. if (!port->link_up)
  527. dev_info(dev, "(rc) link down\n");
  528. else
  529. dev_info(dev, "(rc) x%d gen-%d link up\n", lanes, speed + 1);
  530. return 0;
  531. }
  532. static struct pci_ops xgene_pcie_ops = {
  533. .map_bus = xgene_pcie_map_bus,
  534. .read = xgene_pcie_config_read32,
  535. .write = pci_generic_config_write32,
  536. };
  537. static int xgene_pcie_probe_bridge(struct platform_device *pdev)
  538. {
  539. struct device *dev = &pdev->dev;
  540. struct device_node *dn = dev->of_node;
  541. struct xgene_pcie_port *port;
  542. resource_size_t iobase = 0;
  543. struct pci_bus *bus, *child;
  544. struct pci_host_bridge *bridge;
  545. int ret;
  546. LIST_HEAD(res);
  547. bridge = devm_pci_alloc_host_bridge(dev, sizeof(*port));
  548. if (!bridge)
  549. return -ENOMEM;
  550. port = pci_host_bridge_priv(bridge);
  551. port->node = of_node_get(dn);
  552. port->dev = dev;
  553. port->version = XGENE_PCIE_IP_VER_UNKN;
  554. if (of_device_is_compatible(port->node, "apm,xgene-pcie"))
  555. port->version = XGENE_PCIE_IP_VER_1;
  556. ret = xgene_pcie_map_reg(port, pdev);
  557. if (ret)
  558. return ret;
  559. ret = xgene_pcie_init_port(port);
  560. if (ret)
  561. return ret;
  562. ret = of_pci_get_host_bridge_resources(dn, 0, 0xff, &res, &iobase);
  563. if (ret)
  564. return ret;
  565. ret = devm_request_pci_bus_resources(dev, &res);
  566. if (ret)
  567. goto error;
  568. ret = xgene_pcie_setup(port, &res, iobase);
  569. if (ret)
  570. goto error;
  571. list_splice_init(&res, &bridge->windows);
  572. bridge->dev.parent = dev;
  573. bridge->sysdata = port;
  574. bridge->busnr = 0;
  575. bridge->ops = &xgene_pcie_ops;
  576. bridge->map_irq = of_irq_parse_and_map_pci;
  577. bridge->swizzle_irq = pci_common_swizzle;
  578. ret = pci_scan_root_bus_bridge(bridge);
  579. if (ret < 0)
  580. goto error;
  581. bus = bridge->bus;
  582. pci_scan_child_bus(bus);
  583. pci_assign_unassigned_bus_resources(bus);
  584. list_for_each_entry(child, &bus->children, node)
  585. pcie_bus_configure_settings(child);
  586. pci_bus_add_devices(bus);
  587. return 0;
  588. error:
  589. pci_free_resource_list(&res);
  590. return ret;
  591. }
  592. static const struct of_device_id xgene_pcie_match_table[] = {
  593. {.compatible = "apm,xgene-pcie",},
  594. {},
  595. };
  596. static struct platform_driver xgene_pcie_driver = {
  597. .driver = {
  598. .name = "xgene-pcie",
  599. .of_match_table = of_match_ptr(xgene_pcie_match_table),
  600. .suppress_bind_attrs = true,
  601. },
  602. .probe = xgene_pcie_probe_bridge,
  603. };
  604. builtin_platform_driver(xgene_pcie_driver);
  605. #endif