pci-aardvark.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971
  1. /*
  2. * Driver for the Aardvark PCIe controller, used on Marvell Armada
  3. * 3700.
  4. *
  5. * Copyright (C) 2016 Marvell
  6. *
  7. * Author: Hezi Shahmoon <hezi.shahmoon@marvell.com>
  8. *
  9. * This file is licensed under the terms of the GNU General Public
  10. * License version 2. This program is licensed "as is" without any
  11. * warranty of any kind, whether express or implied.
  12. */
  13. #include <linux/delay.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/irq.h>
  16. #include <linux/irqdomain.h>
  17. #include <linux/kernel.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/of_address.h>
  22. #include <linux/of_pci.h>
  23. /* PCIe core registers */
  24. #define PCIE_CORE_CMD_STATUS_REG 0x4
  25. #define PCIE_CORE_CMD_IO_ACCESS_EN BIT(0)
  26. #define PCIE_CORE_CMD_MEM_ACCESS_EN BIT(1)
  27. #define PCIE_CORE_CMD_MEM_IO_REQ_EN BIT(2)
  28. #define PCIE_CORE_DEV_CTRL_STATS_REG 0xc8
  29. #define PCIE_CORE_DEV_CTRL_STATS_RELAX_ORDER_DISABLE (0 << 4)
  30. #define PCIE_CORE_DEV_CTRL_STATS_MAX_PAYLOAD_SZ_SHIFT 5
  31. #define PCIE_CORE_DEV_CTRL_STATS_SNOOP_DISABLE (0 << 11)
  32. #define PCIE_CORE_DEV_CTRL_STATS_MAX_RD_REQ_SIZE_SHIFT 12
  33. #define PCIE_CORE_LINK_CTRL_STAT_REG 0xd0
  34. #define PCIE_CORE_LINK_L0S_ENTRY BIT(0)
  35. #define PCIE_CORE_LINK_TRAINING BIT(5)
  36. #define PCIE_CORE_LINK_WIDTH_SHIFT 20
  37. #define PCIE_CORE_ERR_CAPCTL_REG 0x118
  38. #define PCIE_CORE_ERR_CAPCTL_ECRC_CHK_TX BIT(5)
  39. #define PCIE_CORE_ERR_CAPCTL_ECRC_CHK_TX_EN BIT(6)
  40. #define PCIE_CORE_ERR_CAPCTL_ECRC_CHCK BIT(7)
  41. #define PCIE_CORE_ERR_CAPCTL_ECRC_CHCK_RCV BIT(8)
  42. /* PIO registers base address and register offsets */
  43. #define PIO_BASE_ADDR 0x4000
  44. #define PIO_CTRL (PIO_BASE_ADDR + 0x0)
  45. #define PIO_CTRL_TYPE_MASK GENMASK(3, 0)
  46. #define PIO_CTRL_ADDR_WIN_DISABLE BIT(24)
  47. #define PIO_STAT (PIO_BASE_ADDR + 0x4)
  48. #define PIO_COMPLETION_STATUS_SHIFT 7
  49. #define PIO_COMPLETION_STATUS_MASK GENMASK(9, 7)
  50. #define PIO_COMPLETION_STATUS_OK 0
  51. #define PIO_COMPLETION_STATUS_UR 1
  52. #define PIO_COMPLETION_STATUS_CRS 2
  53. #define PIO_COMPLETION_STATUS_CA 4
  54. #define PIO_NON_POSTED_REQ BIT(0)
  55. #define PIO_ADDR_LS (PIO_BASE_ADDR + 0x8)
  56. #define PIO_ADDR_MS (PIO_BASE_ADDR + 0xc)
  57. #define PIO_WR_DATA (PIO_BASE_ADDR + 0x10)
  58. #define PIO_WR_DATA_STRB (PIO_BASE_ADDR + 0x14)
  59. #define PIO_RD_DATA (PIO_BASE_ADDR + 0x18)
  60. #define PIO_START (PIO_BASE_ADDR + 0x1c)
  61. #define PIO_ISR (PIO_BASE_ADDR + 0x20)
  62. #define PIO_ISRM (PIO_BASE_ADDR + 0x24)
  63. /* Aardvark Control registers */
  64. #define CONTROL_BASE_ADDR 0x4800
  65. #define PCIE_CORE_CTRL0_REG (CONTROL_BASE_ADDR + 0x0)
  66. #define PCIE_GEN_SEL_MSK 0x3
  67. #define PCIE_GEN_SEL_SHIFT 0x0
  68. #define SPEED_GEN_1 0
  69. #define SPEED_GEN_2 1
  70. #define SPEED_GEN_3 2
  71. #define IS_RC_MSK 1
  72. #define IS_RC_SHIFT 2
  73. #define LANE_CNT_MSK 0x18
  74. #define LANE_CNT_SHIFT 0x3
  75. #define LANE_COUNT_1 (0 << LANE_CNT_SHIFT)
  76. #define LANE_COUNT_2 (1 << LANE_CNT_SHIFT)
  77. #define LANE_COUNT_4 (2 << LANE_CNT_SHIFT)
  78. #define LANE_COUNT_8 (3 << LANE_CNT_SHIFT)
  79. #define LINK_TRAINING_EN BIT(6)
  80. #define LEGACY_INTA BIT(28)
  81. #define LEGACY_INTB BIT(29)
  82. #define LEGACY_INTC BIT(30)
  83. #define LEGACY_INTD BIT(31)
  84. #define PCIE_CORE_CTRL1_REG (CONTROL_BASE_ADDR + 0x4)
  85. #define HOT_RESET_GEN BIT(0)
  86. #define PCIE_CORE_CTRL2_REG (CONTROL_BASE_ADDR + 0x8)
  87. #define PCIE_CORE_CTRL2_RESERVED 0x7
  88. #define PCIE_CORE_CTRL2_TD_ENABLE BIT(4)
  89. #define PCIE_CORE_CTRL2_STRICT_ORDER_ENABLE BIT(5)
  90. #define PCIE_CORE_CTRL2_OB_WIN_ENABLE BIT(6)
  91. #define PCIE_CORE_CTRL2_MSI_ENABLE BIT(10)
  92. #define PCIE_ISR0_REG (CONTROL_BASE_ADDR + 0x40)
  93. #define PCIE_ISR0_MASK_REG (CONTROL_BASE_ADDR + 0x44)
  94. #define PCIE_ISR0_MSI_INT_PENDING BIT(24)
  95. #define PCIE_ISR0_INTX_ASSERT(val) BIT(16 + (val))
  96. #define PCIE_ISR0_INTX_DEASSERT(val) BIT(20 + (val))
  97. #define PCIE_ISR0_ALL_MASK GENMASK(26, 0)
  98. #define PCIE_ISR1_REG (CONTROL_BASE_ADDR + 0x48)
  99. #define PCIE_ISR1_MASK_REG (CONTROL_BASE_ADDR + 0x4C)
  100. #define PCIE_ISR1_POWER_STATE_CHANGE BIT(4)
  101. #define PCIE_ISR1_FLUSH BIT(5)
  102. #define PCIE_ISR1_ALL_MASK GENMASK(5, 4)
  103. #define PCIE_MSI_ADDR_LOW_REG (CONTROL_BASE_ADDR + 0x50)
  104. #define PCIE_MSI_ADDR_HIGH_REG (CONTROL_BASE_ADDR + 0x54)
  105. #define PCIE_MSI_STATUS_REG (CONTROL_BASE_ADDR + 0x58)
  106. #define PCIE_MSI_MASK_REG (CONTROL_BASE_ADDR + 0x5C)
  107. #define PCIE_MSI_PAYLOAD_REG (CONTROL_BASE_ADDR + 0x9C)
  108. /* PCIe window configuration */
  109. #define OB_WIN_BASE_ADDR 0x4c00
  110. #define OB_WIN_BLOCK_SIZE 0x20
  111. #define OB_WIN_REG_ADDR(win, offset) (OB_WIN_BASE_ADDR + \
  112. OB_WIN_BLOCK_SIZE * (win) + \
  113. (offset))
  114. #define OB_WIN_MATCH_LS(win) OB_WIN_REG_ADDR(win, 0x00)
  115. #define OB_WIN_MATCH_MS(win) OB_WIN_REG_ADDR(win, 0x04)
  116. #define OB_WIN_REMAP_LS(win) OB_WIN_REG_ADDR(win, 0x08)
  117. #define OB_WIN_REMAP_MS(win) OB_WIN_REG_ADDR(win, 0x0c)
  118. #define OB_WIN_MASK_LS(win) OB_WIN_REG_ADDR(win, 0x10)
  119. #define OB_WIN_MASK_MS(win) OB_WIN_REG_ADDR(win, 0x14)
  120. #define OB_WIN_ACTIONS(win) OB_WIN_REG_ADDR(win, 0x18)
  121. /* PCIe window types */
  122. #define OB_PCIE_MEM 0x0
  123. #define OB_PCIE_IO 0x4
  124. /* LMI registers base address and register offsets */
  125. #define LMI_BASE_ADDR 0x6000
  126. #define CFG_REG (LMI_BASE_ADDR + 0x0)
  127. #define LTSSM_SHIFT 24
  128. #define LTSSM_MASK 0x3f
  129. #define LTSSM_L0 0x10
  130. #define RC_BAR_CONFIG 0x300
  131. /* PCIe core controller registers */
  132. #define CTRL_CORE_BASE_ADDR 0x18000
  133. #define CTRL_CONFIG_REG (CTRL_CORE_BASE_ADDR + 0x0)
  134. #define CTRL_MODE_SHIFT 0x0
  135. #define CTRL_MODE_MASK 0x1
  136. #define PCIE_CORE_MODE_DIRECT 0x0
  137. #define PCIE_CORE_MODE_COMMAND 0x1
  138. /* PCIe Central Interrupts Registers */
  139. #define CENTRAL_INT_BASE_ADDR 0x1b000
  140. #define HOST_CTRL_INT_STATUS_REG (CENTRAL_INT_BASE_ADDR + 0x0)
  141. #define HOST_CTRL_INT_MASK_REG (CENTRAL_INT_BASE_ADDR + 0x4)
  142. #define PCIE_IRQ_CMDQ_INT BIT(0)
  143. #define PCIE_IRQ_MSI_STATUS_INT BIT(1)
  144. #define PCIE_IRQ_CMD_SENT_DONE BIT(3)
  145. #define PCIE_IRQ_DMA_INT BIT(4)
  146. #define PCIE_IRQ_IB_DXFERDONE BIT(5)
  147. #define PCIE_IRQ_OB_DXFERDONE BIT(6)
  148. #define PCIE_IRQ_OB_RXFERDONE BIT(7)
  149. #define PCIE_IRQ_COMPQ_INT BIT(12)
  150. #define PCIE_IRQ_DIR_RD_DDR_DET BIT(13)
  151. #define PCIE_IRQ_DIR_WR_DDR_DET BIT(14)
  152. #define PCIE_IRQ_CORE_INT BIT(16)
  153. #define PCIE_IRQ_CORE_INT_PIO BIT(17)
  154. #define PCIE_IRQ_DPMU_INT BIT(18)
  155. #define PCIE_IRQ_PCIE_MIS_INT BIT(19)
  156. #define PCIE_IRQ_MSI_INT1_DET BIT(20)
  157. #define PCIE_IRQ_MSI_INT2_DET BIT(21)
  158. #define PCIE_IRQ_RC_DBELL_DET BIT(22)
  159. #define PCIE_IRQ_EP_STATUS BIT(23)
  160. #define PCIE_IRQ_ALL_MASK 0xfff0fb
  161. #define PCIE_IRQ_ENABLE_INTS_MASK PCIE_IRQ_CORE_INT
  162. /* Transaction types */
  163. #define PCIE_CONFIG_RD_TYPE0 0x8
  164. #define PCIE_CONFIG_RD_TYPE1 0x9
  165. #define PCIE_CONFIG_WR_TYPE0 0xa
  166. #define PCIE_CONFIG_WR_TYPE1 0xb
  167. /* PCI_BDF shifts 8bit, so we need extra 4bit shift */
  168. #define PCIE_BDF(dev) (dev << 4)
  169. #define PCIE_CONF_BUS(bus) (((bus) & 0xff) << 20)
  170. #define PCIE_CONF_DEV(dev) (((dev) & 0x1f) << 15)
  171. #define PCIE_CONF_FUNC(fun) (((fun) & 0x7) << 12)
  172. #define PCIE_CONF_REG(reg) ((reg) & 0xffc)
  173. #define PCIE_CONF_ADDR(bus, devfn, where) \
  174. (PCIE_CONF_BUS(bus) | PCIE_CONF_DEV(PCI_SLOT(devfn)) | \
  175. PCIE_CONF_FUNC(PCI_FUNC(devfn)) | PCIE_CONF_REG(where))
  176. #define PIO_TIMEOUT_MS 1
  177. #define LINK_WAIT_MAX_RETRIES 10
  178. #define LINK_WAIT_USLEEP_MIN 90000
  179. #define LINK_WAIT_USLEEP_MAX 100000
  180. #define MSI_IRQ_NUM 32
  181. struct advk_pcie {
  182. struct platform_device *pdev;
  183. void __iomem *base;
  184. struct list_head resources;
  185. struct irq_domain *irq_domain;
  186. struct irq_chip irq_chip;
  187. struct irq_domain *msi_domain;
  188. struct irq_domain *msi_inner_domain;
  189. struct irq_chip msi_bottom_irq_chip;
  190. struct irq_chip msi_irq_chip;
  191. struct msi_domain_info msi_domain_info;
  192. DECLARE_BITMAP(msi_used, MSI_IRQ_NUM);
  193. struct mutex msi_used_lock;
  194. u16 msi_msg;
  195. int root_bus_nr;
  196. };
  197. static inline void advk_writel(struct advk_pcie *pcie, u32 val, u64 reg)
  198. {
  199. writel(val, pcie->base + reg);
  200. }
  201. static inline u32 advk_readl(struct advk_pcie *pcie, u64 reg)
  202. {
  203. return readl(pcie->base + reg);
  204. }
  205. static int advk_pcie_link_up(struct advk_pcie *pcie)
  206. {
  207. u32 val, ltssm_state;
  208. val = advk_readl(pcie, CFG_REG);
  209. ltssm_state = (val >> LTSSM_SHIFT) & LTSSM_MASK;
  210. return ltssm_state >= LTSSM_L0;
  211. }
  212. static int advk_pcie_wait_for_link(struct advk_pcie *pcie)
  213. {
  214. struct device *dev = &pcie->pdev->dev;
  215. int retries;
  216. /* check if the link is up or not */
  217. for (retries = 0; retries < LINK_WAIT_MAX_RETRIES; retries++) {
  218. if (advk_pcie_link_up(pcie)) {
  219. dev_info(dev, "link up\n");
  220. return 0;
  221. }
  222. usleep_range(LINK_WAIT_USLEEP_MIN, LINK_WAIT_USLEEP_MAX);
  223. }
  224. dev_err(dev, "link never came up\n");
  225. return -ETIMEDOUT;
  226. }
  227. /*
  228. * Set PCIe address window register which could be used for memory
  229. * mapping.
  230. */
  231. static void advk_pcie_set_ob_win(struct advk_pcie *pcie,
  232. u32 win_num, u32 match_ms,
  233. u32 match_ls, u32 mask_ms,
  234. u32 mask_ls, u32 remap_ms,
  235. u32 remap_ls, u32 action)
  236. {
  237. advk_writel(pcie, match_ls, OB_WIN_MATCH_LS(win_num));
  238. advk_writel(pcie, match_ms, OB_WIN_MATCH_MS(win_num));
  239. advk_writel(pcie, mask_ms, OB_WIN_MASK_MS(win_num));
  240. advk_writel(pcie, mask_ls, OB_WIN_MASK_LS(win_num));
  241. advk_writel(pcie, remap_ms, OB_WIN_REMAP_MS(win_num));
  242. advk_writel(pcie, remap_ls, OB_WIN_REMAP_LS(win_num));
  243. advk_writel(pcie, action, OB_WIN_ACTIONS(win_num));
  244. advk_writel(pcie, match_ls | BIT(0), OB_WIN_MATCH_LS(win_num));
  245. }
  246. static void advk_pcie_setup_hw(struct advk_pcie *pcie)
  247. {
  248. u32 reg;
  249. int i;
  250. /* Point PCIe unit MBUS decode windows to DRAM space */
  251. for (i = 0; i < 8; i++)
  252. advk_pcie_set_ob_win(pcie, i, 0, 0, 0, 0, 0, 0, 0);
  253. /* Set to Direct mode */
  254. reg = advk_readl(pcie, CTRL_CONFIG_REG);
  255. reg &= ~(CTRL_MODE_MASK << CTRL_MODE_SHIFT);
  256. reg |= ((PCIE_CORE_MODE_DIRECT & CTRL_MODE_MASK) << CTRL_MODE_SHIFT);
  257. advk_writel(pcie, reg, CTRL_CONFIG_REG);
  258. /* Set PCI global control register to RC mode */
  259. reg = advk_readl(pcie, PCIE_CORE_CTRL0_REG);
  260. reg |= (IS_RC_MSK << IS_RC_SHIFT);
  261. advk_writel(pcie, reg, PCIE_CORE_CTRL0_REG);
  262. /* Set Advanced Error Capabilities and Control PF0 register */
  263. reg = PCIE_CORE_ERR_CAPCTL_ECRC_CHK_TX |
  264. PCIE_CORE_ERR_CAPCTL_ECRC_CHK_TX_EN |
  265. PCIE_CORE_ERR_CAPCTL_ECRC_CHCK |
  266. PCIE_CORE_ERR_CAPCTL_ECRC_CHCK_RCV;
  267. advk_writel(pcie, reg, PCIE_CORE_ERR_CAPCTL_REG);
  268. /* Set PCIe Device Control and Status 1 PF0 register */
  269. reg = PCIE_CORE_DEV_CTRL_STATS_RELAX_ORDER_DISABLE |
  270. (7 << PCIE_CORE_DEV_CTRL_STATS_MAX_PAYLOAD_SZ_SHIFT) |
  271. PCIE_CORE_DEV_CTRL_STATS_SNOOP_DISABLE |
  272. PCIE_CORE_DEV_CTRL_STATS_MAX_RD_REQ_SIZE_SHIFT;
  273. advk_writel(pcie, reg, PCIE_CORE_DEV_CTRL_STATS_REG);
  274. /* Program PCIe Control 2 to disable strict ordering */
  275. reg = PCIE_CORE_CTRL2_RESERVED |
  276. PCIE_CORE_CTRL2_TD_ENABLE;
  277. advk_writel(pcie, reg, PCIE_CORE_CTRL2_REG);
  278. /* Set GEN2 */
  279. reg = advk_readl(pcie, PCIE_CORE_CTRL0_REG);
  280. reg &= ~PCIE_GEN_SEL_MSK;
  281. reg |= SPEED_GEN_2;
  282. advk_writel(pcie, reg, PCIE_CORE_CTRL0_REG);
  283. /* Set lane X1 */
  284. reg = advk_readl(pcie, PCIE_CORE_CTRL0_REG);
  285. reg &= ~LANE_CNT_MSK;
  286. reg |= LANE_COUNT_1;
  287. advk_writel(pcie, reg, PCIE_CORE_CTRL0_REG);
  288. /* Enable link training */
  289. reg = advk_readl(pcie, PCIE_CORE_CTRL0_REG);
  290. reg |= LINK_TRAINING_EN;
  291. advk_writel(pcie, reg, PCIE_CORE_CTRL0_REG);
  292. /* Enable MSI */
  293. reg = advk_readl(pcie, PCIE_CORE_CTRL2_REG);
  294. reg |= PCIE_CORE_CTRL2_MSI_ENABLE;
  295. advk_writel(pcie, reg, PCIE_CORE_CTRL2_REG);
  296. /* Clear all interrupts */
  297. advk_writel(pcie, PCIE_ISR0_ALL_MASK, PCIE_ISR0_REG);
  298. advk_writel(pcie, PCIE_ISR1_ALL_MASK, PCIE_ISR1_REG);
  299. advk_writel(pcie, PCIE_IRQ_ALL_MASK, HOST_CTRL_INT_STATUS_REG);
  300. /* Disable All ISR0/1 Sources */
  301. reg = PCIE_ISR0_ALL_MASK;
  302. reg &= ~PCIE_ISR0_MSI_INT_PENDING;
  303. advk_writel(pcie, reg, PCIE_ISR0_MASK_REG);
  304. advk_writel(pcie, PCIE_ISR1_ALL_MASK, PCIE_ISR1_MASK_REG);
  305. /* Unmask all MSI's */
  306. advk_writel(pcie, 0, PCIE_MSI_MASK_REG);
  307. /* Enable summary interrupt for GIC SPI source */
  308. reg = PCIE_IRQ_ALL_MASK & (~PCIE_IRQ_ENABLE_INTS_MASK);
  309. advk_writel(pcie, reg, HOST_CTRL_INT_MASK_REG);
  310. reg = advk_readl(pcie, PCIE_CORE_CTRL2_REG);
  311. reg |= PCIE_CORE_CTRL2_OB_WIN_ENABLE;
  312. advk_writel(pcie, reg, PCIE_CORE_CTRL2_REG);
  313. /* Bypass the address window mapping for PIO */
  314. reg = advk_readl(pcie, PIO_CTRL);
  315. reg |= PIO_CTRL_ADDR_WIN_DISABLE;
  316. advk_writel(pcie, reg, PIO_CTRL);
  317. /* Start link training */
  318. reg = advk_readl(pcie, PCIE_CORE_LINK_CTRL_STAT_REG);
  319. reg |= PCIE_CORE_LINK_TRAINING;
  320. advk_writel(pcie, reg, PCIE_CORE_LINK_CTRL_STAT_REG);
  321. advk_pcie_wait_for_link(pcie);
  322. reg = PCIE_CORE_LINK_L0S_ENTRY |
  323. (1 << PCIE_CORE_LINK_WIDTH_SHIFT);
  324. advk_writel(pcie, reg, PCIE_CORE_LINK_CTRL_STAT_REG);
  325. reg = advk_readl(pcie, PCIE_CORE_CMD_STATUS_REG);
  326. reg |= PCIE_CORE_CMD_MEM_ACCESS_EN |
  327. PCIE_CORE_CMD_IO_ACCESS_EN |
  328. PCIE_CORE_CMD_MEM_IO_REQ_EN;
  329. advk_writel(pcie, reg, PCIE_CORE_CMD_STATUS_REG);
  330. }
  331. static void advk_pcie_check_pio_status(struct advk_pcie *pcie)
  332. {
  333. struct device *dev = &pcie->pdev->dev;
  334. u32 reg;
  335. unsigned int status;
  336. char *strcomp_status, *str_posted;
  337. reg = advk_readl(pcie, PIO_STAT);
  338. status = (reg & PIO_COMPLETION_STATUS_MASK) >>
  339. PIO_COMPLETION_STATUS_SHIFT;
  340. if (!status)
  341. return;
  342. switch (status) {
  343. case PIO_COMPLETION_STATUS_UR:
  344. strcomp_status = "UR";
  345. break;
  346. case PIO_COMPLETION_STATUS_CRS:
  347. strcomp_status = "CRS";
  348. break;
  349. case PIO_COMPLETION_STATUS_CA:
  350. strcomp_status = "CA";
  351. break;
  352. default:
  353. strcomp_status = "Unknown";
  354. break;
  355. }
  356. if (reg & PIO_NON_POSTED_REQ)
  357. str_posted = "Non-posted";
  358. else
  359. str_posted = "Posted";
  360. dev_err(dev, "%s PIO Response Status: %s, %#x @ %#x\n",
  361. str_posted, strcomp_status, reg, advk_readl(pcie, PIO_ADDR_LS));
  362. }
  363. static int advk_pcie_wait_pio(struct advk_pcie *pcie)
  364. {
  365. struct device *dev = &pcie->pdev->dev;
  366. unsigned long timeout;
  367. timeout = jiffies + msecs_to_jiffies(PIO_TIMEOUT_MS);
  368. while (time_before(jiffies, timeout)) {
  369. u32 start, isr;
  370. start = advk_readl(pcie, PIO_START);
  371. isr = advk_readl(pcie, PIO_ISR);
  372. if (!start && isr)
  373. return 0;
  374. }
  375. dev_err(dev, "config read/write timed out\n");
  376. return -ETIMEDOUT;
  377. }
  378. static int advk_pcie_rd_conf(struct pci_bus *bus, u32 devfn,
  379. int where, int size, u32 *val)
  380. {
  381. struct advk_pcie *pcie = bus->sysdata;
  382. u32 reg;
  383. int ret;
  384. if (PCI_SLOT(devfn) != 0) {
  385. *val = 0xffffffff;
  386. return PCIBIOS_DEVICE_NOT_FOUND;
  387. }
  388. /* Start PIO */
  389. advk_writel(pcie, 0, PIO_START);
  390. advk_writel(pcie, 1, PIO_ISR);
  391. /* Program the control register */
  392. reg = advk_readl(pcie, PIO_CTRL);
  393. reg &= ~PIO_CTRL_TYPE_MASK;
  394. if (bus->number == pcie->root_bus_nr)
  395. reg |= PCIE_CONFIG_RD_TYPE0;
  396. else
  397. reg |= PCIE_CONFIG_RD_TYPE1;
  398. advk_writel(pcie, reg, PIO_CTRL);
  399. /* Program the address registers */
  400. reg = PCIE_BDF(devfn) | PCIE_CONF_REG(where);
  401. advk_writel(pcie, reg, PIO_ADDR_LS);
  402. advk_writel(pcie, 0, PIO_ADDR_MS);
  403. /* Program the data strobe */
  404. advk_writel(pcie, 0xf, PIO_WR_DATA_STRB);
  405. /* Start the transfer */
  406. advk_writel(pcie, 1, PIO_START);
  407. ret = advk_pcie_wait_pio(pcie);
  408. if (ret < 0)
  409. return PCIBIOS_SET_FAILED;
  410. advk_pcie_check_pio_status(pcie);
  411. /* Get the read result */
  412. *val = advk_readl(pcie, PIO_RD_DATA);
  413. if (size == 1)
  414. *val = (*val >> (8 * (where & 3))) & 0xff;
  415. else if (size == 2)
  416. *val = (*val >> (8 * (where & 3))) & 0xffff;
  417. return PCIBIOS_SUCCESSFUL;
  418. }
  419. static int advk_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
  420. int where, int size, u32 val)
  421. {
  422. struct advk_pcie *pcie = bus->sysdata;
  423. u32 reg;
  424. u32 data_strobe = 0x0;
  425. int offset;
  426. int ret;
  427. if (PCI_SLOT(devfn) != 0)
  428. return PCIBIOS_DEVICE_NOT_FOUND;
  429. if (where % size)
  430. return PCIBIOS_SET_FAILED;
  431. /* Start PIO */
  432. advk_writel(pcie, 0, PIO_START);
  433. advk_writel(pcie, 1, PIO_ISR);
  434. /* Program the control register */
  435. reg = advk_readl(pcie, PIO_CTRL);
  436. reg &= ~PIO_CTRL_TYPE_MASK;
  437. if (bus->number == pcie->root_bus_nr)
  438. reg |= PCIE_CONFIG_WR_TYPE0;
  439. else
  440. reg |= PCIE_CONFIG_WR_TYPE1;
  441. advk_writel(pcie, reg, PIO_CTRL);
  442. /* Program the address registers */
  443. reg = PCIE_CONF_ADDR(bus->number, devfn, where);
  444. advk_writel(pcie, reg, PIO_ADDR_LS);
  445. advk_writel(pcie, 0, PIO_ADDR_MS);
  446. /* Calculate the write strobe */
  447. offset = where & 0x3;
  448. reg = val << (8 * offset);
  449. data_strobe = GENMASK(size - 1, 0) << offset;
  450. /* Program the data register */
  451. advk_writel(pcie, reg, PIO_WR_DATA);
  452. /* Program the data strobe */
  453. advk_writel(pcie, data_strobe, PIO_WR_DATA_STRB);
  454. /* Start the transfer */
  455. advk_writel(pcie, 1, PIO_START);
  456. ret = advk_pcie_wait_pio(pcie);
  457. if (ret < 0)
  458. return PCIBIOS_SET_FAILED;
  459. advk_pcie_check_pio_status(pcie);
  460. return PCIBIOS_SUCCESSFUL;
  461. }
  462. static struct pci_ops advk_pcie_ops = {
  463. .read = advk_pcie_rd_conf,
  464. .write = advk_pcie_wr_conf,
  465. };
  466. static void advk_msi_irq_compose_msi_msg(struct irq_data *data,
  467. struct msi_msg *msg)
  468. {
  469. struct advk_pcie *pcie = irq_data_get_irq_chip_data(data);
  470. phys_addr_t msi_msg = virt_to_phys(&pcie->msi_msg);
  471. msg->address_lo = lower_32_bits(msi_msg);
  472. msg->address_hi = upper_32_bits(msi_msg);
  473. msg->data = data->irq;
  474. }
  475. static int advk_msi_set_affinity(struct irq_data *irq_data,
  476. const struct cpumask *mask, bool force)
  477. {
  478. return -EINVAL;
  479. }
  480. static int advk_msi_irq_domain_alloc(struct irq_domain *domain,
  481. unsigned int virq,
  482. unsigned int nr_irqs, void *args)
  483. {
  484. struct advk_pcie *pcie = domain->host_data;
  485. int hwirq, i;
  486. mutex_lock(&pcie->msi_used_lock);
  487. hwirq = bitmap_find_next_zero_area(pcie->msi_used, MSI_IRQ_NUM,
  488. 0, nr_irqs, 0);
  489. if (hwirq >= MSI_IRQ_NUM) {
  490. mutex_unlock(&pcie->msi_used_lock);
  491. return -ENOSPC;
  492. }
  493. bitmap_set(pcie->msi_used, hwirq, nr_irqs);
  494. mutex_unlock(&pcie->msi_used_lock);
  495. for (i = 0; i < nr_irqs; i++)
  496. irq_domain_set_info(domain, virq + i, hwirq + i,
  497. &pcie->msi_bottom_irq_chip,
  498. domain->host_data, handle_simple_irq,
  499. NULL, NULL);
  500. return hwirq;
  501. }
  502. static void advk_msi_irq_domain_free(struct irq_domain *domain,
  503. unsigned int virq, unsigned int nr_irqs)
  504. {
  505. struct irq_data *d = irq_domain_get_irq_data(domain, virq);
  506. struct advk_pcie *pcie = domain->host_data;
  507. mutex_lock(&pcie->msi_used_lock);
  508. bitmap_clear(pcie->msi_used, d->hwirq, nr_irqs);
  509. mutex_unlock(&pcie->msi_used_lock);
  510. }
  511. static const struct irq_domain_ops advk_msi_domain_ops = {
  512. .alloc = advk_msi_irq_domain_alloc,
  513. .free = advk_msi_irq_domain_free,
  514. };
  515. static void advk_pcie_irq_mask(struct irq_data *d)
  516. {
  517. struct advk_pcie *pcie = d->domain->host_data;
  518. irq_hw_number_t hwirq = irqd_to_hwirq(d);
  519. u32 mask;
  520. mask = advk_readl(pcie, PCIE_ISR0_MASK_REG);
  521. mask |= PCIE_ISR0_INTX_ASSERT(hwirq);
  522. advk_writel(pcie, mask, PCIE_ISR0_MASK_REG);
  523. }
  524. static void advk_pcie_irq_unmask(struct irq_data *d)
  525. {
  526. struct advk_pcie *pcie = d->domain->host_data;
  527. irq_hw_number_t hwirq = irqd_to_hwirq(d);
  528. u32 mask;
  529. mask = advk_readl(pcie, PCIE_ISR0_MASK_REG);
  530. mask &= ~PCIE_ISR0_INTX_ASSERT(hwirq);
  531. advk_writel(pcie, mask, PCIE_ISR0_MASK_REG);
  532. }
  533. static int advk_pcie_irq_map(struct irq_domain *h,
  534. unsigned int virq, irq_hw_number_t hwirq)
  535. {
  536. struct advk_pcie *pcie = h->host_data;
  537. advk_pcie_irq_mask(irq_get_irq_data(virq));
  538. irq_set_status_flags(virq, IRQ_LEVEL);
  539. irq_set_chip_and_handler(virq, &pcie->irq_chip,
  540. handle_level_irq);
  541. irq_set_chip_data(virq, pcie);
  542. return 0;
  543. }
  544. static const struct irq_domain_ops advk_pcie_irq_domain_ops = {
  545. .map = advk_pcie_irq_map,
  546. .xlate = irq_domain_xlate_onecell,
  547. };
  548. static int advk_pcie_init_msi_irq_domain(struct advk_pcie *pcie)
  549. {
  550. struct device *dev = &pcie->pdev->dev;
  551. struct device_node *node = dev->of_node;
  552. struct irq_chip *bottom_ic, *msi_ic;
  553. struct msi_domain_info *msi_di;
  554. phys_addr_t msi_msg_phys;
  555. mutex_init(&pcie->msi_used_lock);
  556. bottom_ic = &pcie->msi_bottom_irq_chip;
  557. bottom_ic->name = "MSI";
  558. bottom_ic->irq_compose_msi_msg = advk_msi_irq_compose_msi_msg;
  559. bottom_ic->irq_set_affinity = advk_msi_set_affinity;
  560. msi_ic = &pcie->msi_irq_chip;
  561. msi_ic->name = "advk-MSI";
  562. msi_di = &pcie->msi_domain_info;
  563. msi_di->flags = MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
  564. MSI_FLAG_MULTI_PCI_MSI;
  565. msi_di->chip = msi_ic;
  566. msi_msg_phys = virt_to_phys(&pcie->msi_msg);
  567. advk_writel(pcie, lower_32_bits(msi_msg_phys),
  568. PCIE_MSI_ADDR_LOW_REG);
  569. advk_writel(pcie, upper_32_bits(msi_msg_phys),
  570. PCIE_MSI_ADDR_HIGH_REG);
  571. pcie->msi_inner_domain =
  572. irq_domain_add_linear(NULL, MSI_IRQ_NUM,
  573. &advk_msi_domain_ops, pcie);
  574. if (!pcie->msi_inner_domain)
  575. return -ENOMEM;
  576. pcie->msi_domain =
  577. pci_msi_create_irq_domain(of_node_to_fwnode(node),
  578. msi_di, pcie->msi_inner_domain);
  579. if (!pcie->msi_domain) {
  580. irq_domain_remove(pcie->msi_inner_domain);
  581. return -ENOMEM;
  582. }
  583. return 0;
  584. }
  585. static void advk_pcie_remove_msi_irq_domain(struct advk_pcie *pcie)
  586. {
  587. irq_domain_remove(pcie->msi_domain);
  588. irq_domain_remove(pcie->msi_inner_domain);
  589. }
  590. static int advk_pcie_init_irq_domain(struct advk_pcie *pcie)
  591. {
  592. struct device *dev = &pcie->pdev->dev;
  593. struct device_node *node = dev->of_node;
  594. struct device_node *pcie_intc_node;
  595. struct irq_chip *irq_chip;
  596. pcie_intc_node = of_get_next_child(node, NULL);
  597. if (!pcie_intc_node) {
  598. dev_err(dev, "No PCIe Intc node found\n");
  599. return -ENODEV;
  600. }
  601. irq_chip = &pcie->irq_chip;
  602. irq_chip->name = devm_kasprintf(dev, GFP_KERNEL, "%s-irq",
  603. dev_name(dev));
  604. if (!irq_chip->name) {
  605. of_node_put(pcie_intc_node);
  606. return -ENOMEM;
  607. }
  608. irq_chip->irq_mask = advk_pcie_irq_mask;
  609. irq_chip->irq_mask_ack = advk_pcie_irq_mask;
  610. irq_chip->irq_unmask = advk_pcie_irq_unmask;
  611. pcie->irq_domain =
  612. irq_domain_add_linear(pcie_intc_node, PCI_NUM_INTX,
  613. &advk_pcie_irq_domain_ops, pcie);
  614. if (!pcie->irq_domain) {
  615. dev_err(dev, "Failed to get a INTx IRQ domain\n");
  616. of_node_put(pcie_intc_node);
  617. return -ENOMEM;
  618. }
  619. return 0;
  620. }
  621. static void advk_pcie_remove_irq_domain(struct advk_pcie *pcie)
  622. {
  623. irq_domain_remove(pcie->irq_domain);
  624. }
  625. static void advk_pcie_handle_msi(struct advk_pcie *pcie)
  626. {
  627. u32 msi_val, msi_mask, msi_status, msi_idx;
  628. u16 msi_data;
  629. msi_mask = advk_readl(pcie, PCIE_MSI_MASK_REG);
  630. msi_val = advk_readl(pcie, PCIE_MSI_STATUS_REG);
  631. msi_status = msi_val & ~msi_mask;
  632. for (msi_idx = 0; msi_idx < MSI_IRQ_NUM; msi_idx++) {
  633. if (!(BIT(msi_idx) & msi_status))
  634. continue;
  635. advk_writel(pcie, BIT(msi_idx), PCIE_MSI_STATUS_REG);
  636. msi_data = advk_readl(pcie, PCIE_MSI_PAYLOAD_REG) & 0xFF;
  637. generic_handle_irq(msi_data);
  638. }
  639. advk_writel(pcie, PCIE_ISR0_MSI_INT_PENDING,
  640. PCIE_ISR0_REG);
  641. }
  642. static void advk_pcie_handle_int(struct advk_pcie *pcie)
  643. {
  644. u32 val, mask, status;
  645. int i, virq;
  646. val = advk_readl(pcie, PCIE_ISR0_REG);
  647. mask = advk_readl(pcie, PCIE_ISR0_MASK_REG);
  648. status = val & ((~mask) & PCIE_ISR0_ALL_MASK);
  649. if (!status) {
  650. advk_writel(pcie, val, PCIE_ISR0_REG);
  651. return;
  652. }
  653. /* Process MSI interrupts */
  654. if (status & PCIE_ISR0_MSI_INT_PENDING)
  655. advk_pcie_handle_msi(pcie);
  656. /* Process legacy interrupts */
  657. for (i = 0; i < PCI_NUM_INTX; i++) {
  658. if (!(status & PCIE_ISR0_INTX_ASSERT(i)))
  659. continue;
  660. advk_writel(pcie, PCIE_ISR0_INTX_ASSERT(i),
  661. PCIE_ISR0_REG);
  662. virq = irq_find_mapping(pcie->irq_domain, i);
  663. generic_handle_irq(virq);
  664. }
  665. }
  666. static irqreturn_t advk_pcie_irq_handler(int irq, void *arg)
  667. {
  668. struct advk_pcie *pcie = arg;
  669. u32 status;
  670. status = advk_readl(pcie, HOST_CTRL_INT_STATUS_REG);
  671. if (!(status & PCIE_IRQ_CORE_INT))
  672. return IRQ_NONE;
  673. advk_pcie_handle_int(pcie);
  674. /* Clear interrupt */
  675. advk_writel(pcie, PCIE_IRQ_CORE_INT, HOST_CTRL_INT_STATUS_REG);
  676. return IRQ_HANDLED;
  677. }
  678. static int advk_pcie_parse_request_of_pci_ranges(struct advk_pcie *pcie)
  679. {
  680. int err, res_valid = 0;
  681. struct device *dev = &pcie->pdev->dev;
  682. struct device_node *np = dev->of_node;
  683. struct resource_entry *win, *tmp;
  684. resource_size_t iobase;
  685. INIT_LIST_HEAD(&pcie->resources);
  686. err = of_pci_get_host_bridge_resources(np, 0, 0xff, &pcie->resources,
  687. &iobase);
  688. if (err)
  689. return err;
  690. err = devm_request_pci_bus_resources(dev, &pcie->resources);
  691. if (err)
  692. goto out_release_res;
  693. resource_list_for_each_entry_safe(win, tmp, &pcie->resources) {
  694. struct resource *res = win->res;
  695. switch (resource_type(res)) {
  696. case IORESOURCE_IO:
  697. advk_pcie_set_ob_win(pcie, 1,
  698. upper_32_bits(res->start),
  699. lower_32_bits(res->start),
  700. 0, 0xF8000000, 0,
  701. lower_32_bits(res->start),
  702. OB_PCIE_IO);
  703. err = pci_remap_iospace(res, iobase);
  704. if (err) {
  705. dev_warn(dev, "error %d: failed to map resource %pR\n",
  706. err, res);
  707. resource_list_destroy_entry(win);
  708. }
  709. break;
  710. case IORESOURCE_MEM:
  711. advk_pcie_set_ob_win(pcie, 0,
  712. upper_32_bits(res->start),
  713. lower_32_bits(res->start),
  714. 0x0, 0xF8000000, 0,
  715. lower_32_bits(res->start),
  716. (2 << 20) | OB_PCIE_MEM);
  717. res_valid |= !(res->flags & IORESOURCE_PREFETCH);
  718. break;
  719. case IORESOURCE_BUS:
  720. pcie->root_bus_nr = res->start;
  721. break;
  722. }
  723. }
  724. if (!res_valid) {
  725. dev_err(dev, "non-prefetchable memory resource required\n");
  726. err = -EINVAL;
  727. goto out_release_res;
  728. }
  729. return 0;
  730. out_release_res:
  731. pci_free_resource_list(&pcie->resources);
  732. return err;
  733. }
  734. static int advk_pcie_probe(struct platform_device *pdev)
  735. {
  736. struct device *dev = &pdev->dev;
  737. struct advk_pcie *pcie;
  738. struct resource *res;
  739. struct pci_bus *bus, *child;
  740. struct pci_host_bridge *bridge;
  741. int ret, irq;
  742. bridge = devm_pci_alloc_host_bridge(dev, sizeof(struct advk_pcie));
  743. if (!bridge)
  744. return -ENOMEM;
  745. pcie = pci_host_bridge_priv(bridge);
  746. pcie->pdev = pdev;
  747. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  748. pcie->base = devm_ioremap_resource(dev, res);
  749. if (IS_ERR(pcie->base))
  750. return PTR_ERR(pcie->base);
  751. irq = platform_get_irq(pdev, 0);
  752. ret = devm_request_irq(dev, irq, advk_pcie_irq_handler,
  753. IRQF_SHARED | IRQF_NO_THREAD, "advk-pcie",
  754. pcie);
  755. if (ret) {
  756. dev_err(dev, "Failed to register interrupt\n");
  757. return ret;
  758. }
  759. ret = advk_pcie_parse_request_of_pci_ranges(pcie);
  760. if (ret) {
  761. dev_err(dev, "Failed to parse resources\n");
  762. return ret;
  763. }
  764. advk_pcie_setup_hw(pcie);
  765. ret = advk_pcie_init_irq_domain(pcie);
  766. if (ret) {
  767. dev_err(dev, "Failed to initialize irq\n");
  768. return ret;
  769. }
  770. ret = advk_pcie_init_msi_irq_domain(pcie);
  771. if (ret) {
  772. dev_err(dev, "Failed to initialize irq\n");
  773. advk_pcie_remove_irq_domain(pcie);
  774. return ret;
  775. }
  776. list_splice_init(&pcie->resources, &bridge->windows);
  777. bridge->dev.parent = dev;
  778. bridge->sysdata = pcie;
  779. bridge->busnr = 0;
  780. bridge->ops = &advk_pcie_ops;
  781. ret = pci_scan_root_bus_bridge(bridge);
  782. if (ret < 0) {
  783. advk_pcie_remove_msi_irq_domain(pcie);
  784. advk_pcie_remove_irq_domain(pcie);
  785. return ret;
  786. }
  787. bus = bridge->bus;
  788. pci_bus_assign_resources(bus);
  789. list_for_each_entry(child, &bus->children, node)
  790. pcie_bus_configure_settings(child);
  791. pci_bus_add_devices(bus);
  792. return 0;
  793. }
  794. static const struct of_device_id advk_pcie_of_match_table[] = {
  795. { .compatible = "marvell,armada-3700-pcie", },
  796. {},
  797. };
  798. static struct platform_driver advk_pcie_driver = {
  799. .driver = {
  800. .name = "advk-pcie",
  801. .of_match_table = advk_pcie_of_match_table,
  802. /* Driver unloading/unbinding currently not supported */
  803. .suppress_bind_attrs = true,
  804. },
  805. .probe = advk_pcie_probe,
  806. };
  807. builtin_platform_driver(advk_pcie_driver);