pcie-designware.c 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397
  1. /*
  2. * Synopsys DesignWare PCIe host controller driver
  3. *
  4. * Copyright (C) 2013 Samsung Electronics Co., Ltd.
  5. * http://www.samsung.com
  6. *
  7. * Author: Jingoo Han <jg1.han@samsung.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/delay.h>
  14. #include <linux/of.h>
  15. #include <linux/types.h>
  16. #include "pcie-designware.h"
  17. /* PCIe Port Logic registers */
  18. #define PLR_OFFSET 0x700
  19. #define PCIE_PHY_DEBUG_R1 (PLR_OFFSET + 0x2c)
  20. #define PCIE_PHY_DEBUG_R1_LINK_UP (0x1 << 4)
  21. #define PCIE_PHY_DEBUG_R1_LINK_IN_TRAINING (0x1 << 29)
  22. int dw_pcie_read(void __iomem *addr, int size, u32 *val)
  23. {
  24. if ((uintptr_t)addr & (size - 1)) {
  25. *val = 0;
  26. return PCIBIOS_BAD_REGISTER_NUMBER;
  27. }
  28. if (size == 4) {
  29. *val = readl(addr);
  30. } else if (size == 2) {
  31. *val = readw(addr);
  32. } else if (size == 1) {
  33. *val = readb(addr);
  34. } else {
  35. *val = 0;
  36. return PCIBIOS_BAD_REGISTER_NUMBER;
  37. }
  38. return PCIBIOS_SUCCESSFUL;
  39. }
  40. int dw_pcie_write(void __iomem *addr, int size, u32 val)
  41. {
  42. if ((uintptr_t)addr & (size - 1))
  43. return PCIBIOS_BAD_REGISTER_NUMBER;
  44. if (size == 4)
  45. writel(val, addr);
  46. else if (size == 2)
  47. writew(val, addr);
  48. else if (size == 1)
  49. writeb(val, addr);
  50. else
  51. return PCIBIOS_BAD_REGISTER_NUMBER;
  52. return PCIBIOS_SUCCESSFUL;
  53. }
  54. u32 __dw_pcie_read_dbi(struct dw_pcie *pci, void __iomem *base, u32 reg,
  55. size_t size)
  56. {
  57. int ret;
  58. u32 val;
  59. if (pci->ops->read_dbi)
  60. return pci->ops->read_dbi(pci, base, reg, size);
  61. ret = dw_pcie_read(base + reg, size, &val);
  62. if (ret)
  63. dev_err(pci->dev, "read DBI address failed\n");
  64. return val;
  65. }
  66. void __dw_pcie_write_dbi(struct dw_pcie *pci, void __iomem *base, u32 reg,
  67. size_t size, u32 val)
  68. {
  69. int ret;
  70. if (pci->ops->write_dbi) {
  71. pci->ops->write_dbi(pci, base, reg, size, val);
  72. return;
  73. }
  74. ret = dw_pcie_write(base + reg, size, val);
  75. if (ret)
  76. dev_err(pci->dev, "write DBI address failed\n");
  77. }
  78. static u32 dw_pcie_readl_ob_unroll(struct dw_pcie *pci, u32 index, u32 reg)
  79. {
  80. u32 offset = PCIE_GET_ATU_OUTB_UNR_REG_OFFSET(index);
  81. return dw_pcie_readl_dbi(pci, offset + reg);
  82. }
  83. static void dw_pcie_writel_ob_unroll(struct dw_pcie *pci, u32 index, u32 reg,
  84. u32 val)
  85. {
  86. u32 offset = PCIE_GET_ATU_OUTB_UNR_REG_OFFSET(index);
  87. dw_pcie_writel_dbi(pci, offset + reg, val);
  88. }
  89. static void dw_pcie_prog_outbound_atu_unroll(struct dw_pcie *pci, int index,
  90. int type, u64 cpu_addr,
  91. u64 pci_addr, u32 size)
  92. {
  93. u32 retries, val;
  94. dw_pcie_writel_ob_unroll(pci, index, PCIE_ATU_UNR_LOWER_BASE,
  95. lower_32_bits(cpu_addr));
  96. dw_pcie_writel_ob_unroll(pci, index, PCIE_ATU_UNR_UPPER_BASE,
  97. upper_32_bits(cpu_addr));
  98. dw_pcie_writel_ob_unroll(pci, index, PCIE_ATU_UNR_LIMIT,
  99. lower_32_bits(cpu_addr + size - 1));
  100. dw_pcie_writel_ob_unroll(pci, index, PCIE_ATU_UNR_LOWER_TARGET,
  101. lower_32_bits(pci_addr));
  102. dw_pcie_writel_ob_unroll(pci, index, PCIE_ATU_UNR_UPPER_TARGET,
  103. upper_32_bits(pci_addr));
  104. dw_pcie_writel_ob_unroll(pci, index, PCIE_ATU_UNR_REGION_CTRL1,
  105. type);
  106. dw_pcie_writel_ob_unroll(pci, index, PCIE_ATU_UNR_REGION_CTRL2,
  107. PCIE_ATU_ENABLE);
  108. /*
  109. * Make sure ATU enable takes effect before any subsequent config
  110. * and I/O accesses.
  111. */
  112. for (retries = 0; retries < LINK_WAIT_MAX_IATU_RETRIES; retries++) {
  113. val = dw_pcie_readl_ob_unroll(pci, index,
  114. PCIE_ATU_UNR_REGION_CTRL2);
  115. if (val & PCIE_ATU_ENABLE)
  116. return;
  117. usleep_range(LINK_WAIT_IATU_MIN, LINK_WAIT_IATU_MAX);
  118. }
  119. dev_err(pci->dev, "outbound iATU is not being enabled\n");
  120. }
  121. void dw_pcie_prog_outbound_atu(struct dw_pcie *pci, int index, int type,
  122. u64 cpu_addr, u64 pci_addr, u32 size)
  123. {
  124. u32 retries, val;
  125. if (pci->ops->cpu_addr_fixup)
  126. cpu_addr = pci->ops->cpu_addr_fixup(cpu_addr);
  127. if (pci->iatu_unroll_enabled) {
  128. dw_pcie_prog_outbound_atu_unroll(pci, index, type, cpu_addr,
  129. pci_addr, size);
  130. return;
  131. }
  132. dw_pcie_writel_dbi(pci, PCIE_ATU_VIEWPORT,
  133. PCIE_ATU_REGION_OUTBOUND | index);
  134. dw_pcie_writel_dbi(pci, PCIE_ATU_LOWER_BASE,
  135. lower_32_bits(cpu_addr));
  136. dw_pcie_writel_dbi(pci, PCIE_ATU_UPPER_BASE,
  137. upper_32_bits(cpu_addr));
  138. dw_pcie_writel_dbi(pci, PCIE_ATU_LIMIT,
  139. lower_32_bits(cpu_addr + size - 1));
  140. dw_pcie_writel_dbi(pci, PCIE_ATU_LOWER_TARGET,
  141. lower_32_bits(pci_addr));
  142. dw_pcie_writel_dbi(pci, PCIE_ATU_UPPER_TARGET,
  143. upper_32_bits(pci_addr));
  144. dw_pcie_writel_dbi(pci, PCIE_ATU_CR1, type);
  145. dw_pcie_writel_dbi(pci, PCIE_ATU_CR2, PCIE_ATU_ENABLE);
  146. /*
  147. * Make sure ATU enable takes effect before any subsequent config
  148. * and I/O accesses.
  149. */
  150. for (retries = 0; retries < LINK_WAIT_MAX_IATU_RETRIES; retries++) {
  151. val = dw_pcie_readl_dbi(pci, PCIE_ATU_CR2);
  152. if (val & PCIE_ATU_ENABLE)
  153. return;
  154. usleep_range(LINK_WAIT_IATU_MIN, LINK_WAIT_IATU_MAX);
  155. }
  156. dev_err(pci->dev, "outbound iATU is not being enabled\n");
  157. }
  158. static u32 dw_pcie_readl_ib_unroll(struct dw_pcie *pci, u32 index, u32 reg)
  159. {
  160. u32 offset = PCIE_GET_ATU_INB_UNR_REG_OFFSET(index);
  161. return dw_pcie_readl_dbi(pci, offset + reg);
  162. }
  163. static void dw_pcie_writel_ib_unroll(struct dw_pcie *pci, u32 index, u32 reg,
  164. u32 val)
  165. {
  166. u32 offset = PCIE_GET_ATU_INB_UNR_REG_OFFSET(index);
  167. dw_pcie_writel_dbi(pci, offset + reg, val);
  168. }
  169. static int dw_pcie_prog_inbound_atu_unroll(struct dw_pcie *pci, int index,
  170. int bar, u64 cpu_addr,
  171. enum dw_pcie_as_type as_type)
  172. {
  173. int type;
  174. u32 retries, val;
  175. dw_pcie_writel_ib_unroll(pci, index, PCIE_ATU_UNR_LOWER_TARGET,
  176. lower_32_bits(cpu_addr));
  177. dw_pcie_writel_ib_unroll(pci, index, PCIE_ATU_UNR_UPPER_TARGET,
  178. upper_32_bits(cpu_addr));
  179. switch (as_type) {
  180. case DW_PCIE_AS_MEM:
  181. type = PCIE_ATU_TYPE_MEM;
  182. break;
  183. case DW_PCIE_AS_IO:
  184. type = PCIE_ATU_TYPE_IO;
  185. break;
  186. default:
  187. return -EINVAL;
  188. }
  189. dw_pcie_writel_ib_unroll(pci, index, PCIE_ATU_UNR_REGION_CTRL1, type);
  190. dw_pcie_writel_ib_unroll(pci, index, PCIE_ATU_UNR_REGION_CTRL2,
  191. PCIE_ATU_ENABLE |
  192. PCIE_ATU_BAR_MODE_ENABLE | (bar << 8));
  193. /*
  194. * Make sure ATU enable takes effect before any subsequent config
  195. * and I/O accesses.
  196. */
  197. for (retries = 0; retries < LINK_WAIT_MAX_IATU_RETRIES; retries++) {
  198. val = dw_pcie_readl_ib_unroll(pci, index,
  199. PCIE_ATU_UNR_REGION_CTRL2);
  200. if (val & PCIE_ATU_ENABLE)
  201. return 0;
  202. usleep_range(LINK_WAIT_IATU_MIN, LINK_WAIT_IATU_MAX);
  203. }
  204. dev_err(pci->dev, "inbound iATU is not being enabled\n");
  205. return -EBUSY;
  206. }
  207. int dw_pcie_prog_inbound_atu(struct dw_pcie *pci, int index, int bar,
  208. u64 cpu_addr, enum dw_pcie_as_type as_type)
  209. {
  210. int type;
  211. u32 retries, val;
  212. if (pci->iatu_unroll_enabled)
  213. return dw_pcie_prog_inbound_atu_unroll(pci, index, bar,
  214. cpu_addr, as_type);
  215. dw_pcie_writel_dbi(pci, PCIE_ATU_VIEWPORT, PCIE_ATU_REGION_INBOUND |
  216. index);
  217. dw_pcie_writel_dbi(pci, PCIE_ATU_LOWER_TARGET, lower_32_bits(cpu_addr));
  218. dw_pcie_writel_dbi(pci, PCIE_ATU_UPPER_TARGET, upper_32_bits(cpu_addr));
  219. switch (as_type) {
  220. case DW_PCIE_AS_MEM:
  221. type = PCIE_ATU_TYPE_MEM;
  222. break;
  223. case DW_PCIE_AS_IO:
  224. type = PCIE_ATU_TYPE_IO;
  225. break;
  226. default:
  227. return -EINVAL;
  228. }
  229. dw_pcie_writel_dbi(pci, PCIE_ATU_CR1, type);
  230. dw_pcie_writel_dbi(pci, PCIE_ATU_CR2, PCIE_ATU_ENABLE
  231. | PCIE_ATU_BAR_MODE_ENABLE | (bar << 8));
  232. /*
  233. * Make sure ATU enable takes effect before any subsequent config
  234. * and I/O accesses.
  235. */
  236. for (retries = 0; retries < LINK_WAIT_MAX_IATU_RETRIES; retries++) {
  237. val = dw_pcie_readl_dbi(pci, PCIE_ATU_CR2);
  238. if (val & PCIE_ATU_ENABLE)
  239. return 0;
  240. usleep_range(LINK_WAIT_IATU_MIN, LINK_WAIT_IATU_MAX);
  241. }
  242. dev_err(pci->dev, "inbound iATU is not being enabled\n");
  243. return -EBUSY;
  244. }
  245. void dw_pcie_disable_atu(struct dw_pcie *pci, int index,
  246. enum dw_pcie_region_type type)
  247. {
  248. int region;
  249. switch (type) {
  250. case DW_PCIE_REGION_INBOUND:
  251. region = PCIE_ATU_REGION_INBOUND;
  252. break;
  253. case DW_PCIE_REGION_OUTBOUND:
  254. region = PCIE_ATU_REGION_OUTBOUND;
  255. break;
  256. default:
  257. return;
  258. }
  259. dw_pcie_writel_dbi(pci, PCIE_ATU_VIEWPORT, region | index);
  260. dw_pcie_writel_dbi(pci, PCIE_ATU_CR2, ~PCIE_ATU_ENABLE);
  261. }
  262. int dw_pcie_wait_for_link(struct dw_pcie *pci)
  263. {
  264. int retries;
  265. /* check if the link is up or not */
  266. for (retries = 0; retries < LINK_WAIT_MAX_RETRIES; retries++) {
  267. if (dw_pcie_link_up(pci)) {
  268. dev_info(pci->dev, "link up\n");
  269. return 0;
  270. }
  271. usleep_range(LINK_WAIT_USLEEP_MIN, LINK_WAIT_USLEEP_MAX);
  272. }
  273. dev_err(pci->dev, "phy link never came up\n");
  274. return -ETIMEDOUT;
  275. }
  276. int dw_pcie_link_up(struct dw_pcie *pci)
  277. {
  278. u32 val;
  279. if (pci->ops->link_up)
  280. return pci->ops->link_up(pci);
  281. val = readl(pci->dbi_base + PCIE_PHY_DEBUG_R1);
  282. return ((val & PCIE_PHY_DEBUG_R1_LINK_UP) &&
  283. (!(val & PCIE_PHY_DEBUG_R1_LINK_IN_TRAINING)));
  284. }
  285. void dw_pcie_setup(struct dw_pcie *pci)
  286. {
  287. int ret;
  288. u32 val;
  289. u32 lanes;
  290. struct device *dev = pci->dev;
  291. struct device_node *np = dev->of_node;
  292. ret = of_property_read_u32(np, "num-lanes", &lanes);
  293. if (ret)
  294. lanes = 0;
  295. /* set the number of lanes */
  296. val = dw_pcie_readl_dbi(pci, PCIE_PORT_LINK_CONTROL);
  297. val &= ~PORT_LINK_MODE_MASK;
  298. switch (lanes) {
  299. case 1:
  300. val |= PORT_LINK_MODE_1_LANES;
  301. break;
  302. case 2:
  303. val |= PORT_LINK_MODE_2_LANES;
  304. break;
  305. case 4:
  306. val |= PORT_LINK_MODE_4_LANES;
  307. break;
  308. case 8:
  309. val |= PORT_LINK_MODE_8_LANES;
  310. break;
  311. default:
  312. dev_err(pci->dev, "num-lanes %u: invalid value\n", lanes);
  313. return;
  314. }
  315. dw_pcie_writel_dbi(pci, PCIE_PORT_LINK_CONTROL, val);
  316. /* set link width speed control register */
  317. val = dw_pcie_readl_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL);
  318. val &= ~PORT_LOGIC_LINK_WIDTH_MASK;
  319. switch (lanes) {
  320. case 1:
  321. val |= PORT_LOGIC_LINK_WIDTH_1_LANES;
  322. break;
  323. case 2:
  324. val |= PORT_LOGIC_LINK_WIDTH_2_LANES;
  325. break;
  326. case 4:
  327. val |= PORT_LOGIC_LINK_WIDTH_4_LANES;
  328. break;
  329. case 8:
  330. val |= PORT_LOGIC_LINK_WIDTH_8_LANES;
  331. break;
  332. }
  333. dw_pcie_writel_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL, val);
  334. }