pci-layerscape.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333
  1. /*
  2. * PCIe host controller driver for Freescale Layerscape SoCs
  3. *
  4. * Copyright (C) 2014 Freescale Semiconductor.
  5. *
  6. * Author: Minghuan Lian <Minghuan.Lian@freescale.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/init.h>
  15. #include <linux/of_pci.h>
  16. #include <linux/of_platform.h>
  17. #include <linux/of_irq.h>
  18. #include <linux/of_address.h>
  19. #include <linux/pci.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/resource.h>
  22. #include <linux/mfd/syscon.h>
  23. #include <linux/regmap.h>
  24. #include "pcie-designware.h"
  25. /* PEX1/2 Misc Ports Status Register */
  26. #define SCFG_PEXMSCPORTSR(pex_idx) (0x94 + (pex_idx) * 4)
  27. #define LTSSM_STATE_SHIFT 20
  28. #define LTSSM_STATE_MASK 0x3f
  29. #define LTSSM_PCIE_L0 0x11 /* L0 state */
  30. /* PEX Internal Configuration Registers */
  31. #define PCIE_STRFMR1 0x71c /* Symbol Timer & Filter Mask Register1 */
  32. #define PCIE_IATU_NUM 6
  33. struct ls_pcie_drvdata {
  34. u32 lut_offset;
  35. u32 ltssm_shift;
  36. u32 lut_dbg;
  37. const struct dw_pcie_host_ops *ops;
  38. const struct dw_pcie_ops *dw_pcie_ops;
  39. };
  40. struct ls_pcie {
  41. struct dw_pcie *pci;
  42. void __iomem *lut;
  43. struct regmap *scfg;
  44. const struct ls_pcie_drvdata *drvdata;
  45. int index;
  46. };
  47. #define to_ls_pcie(x) dev_get_drvdata((x)->dev)
  48. static bool ls_pcie_is_bridge(struct ls_pcie *pcie)
  49. {
  50. struct dw_pcie *pci = pcie->pci;
  51. u32 header_type;
  52. header_type = ioread8(pci->dbi_base + PCI_HEADER_TYPE);
  53. header_type &= 0x7f;
  54. return header_type == PCI_HEADER_TYPE_BRIDGE;
  55. }
  56. /* Clear multi-function bit */
  57. static void ls_pcie_clear_multifunction(struct ls_pcie *pcie)
  58. {
  59. struct dw_pcie *pci = pcie->pci;
  60. iowrite8(PCI_HEADER_TYPE_BRIDGE, pci->dbi_base + PCI_HEADER_TYPE);
  61. }
  62. /* Drop MSG TLP except for Vendor MSG */
  63. static void ls_pcie_drop_msg_tlp(struct ls_pcie *pcie)
  64. {
  65. u32 val;
  66. struct dw_pcie *pci = pcie->pci;
  67. val = ioread32(pci->dbi_base + PCIE_STRFMR1);
  68. val &= 0xDFFFFFFF;
  69. iowrite32(val, pci->dbi_base + PCIE_STRFMR1);
  70. }
  71. static void ls_pcie_disable_outbound_atus(struct ls_pcie *pcie)
  72. {
  73. int i;
  74. for (i = 0; i < PCIE_IATU_NUM; i++)
  75. dw_pcie_disable_atu(pcie->pci, DW_PCIE_REGION_OUTBOUND, i);
  76. }
  77. static int ls1021_pcie_link_up(struct dw_pcie *pci)
  78. {
  79. u32 state;
  80. struct ls_pcie *pcie = to_ls_pcie(pci);
  81. if (!pcie->scfg)
  82. return 0;
  83. regmap_read(pcie->scfg, SCFG_PEXMSCPORTSR(pcie->index), &state);
  84. state = (state >> LTSSM_STATE_SHIFT) & LTSSM_STATE_MASK;
  85. if (state < LTSSM_PCIE_L0)
  86. return 0;
  87. return 1;
  88. }
  89. static int ls_pcie_link_up(struct dw_pcie *pci)
  90. {
  91. struct ls_pcie *pcie = to_ls_pcie(pci);
  92. u32 state;
  93. state = (ioread32(pcie->lut + pcie->drvdata->lut_dbg) >>
  94. pcie->drvdata->ltssm_shift) &
  95. LTSSM_STATE_MASK;
  96. if (state < LTSSM_PCIE_L0)
  97. return 0;
  98. return 1;
  99. }
  100. static int ls_pcie_host_init(struct pcie_port *pp)
  101. {
  102. struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
  103. struct ls_pcie *pcie = to_ls_pcie(pci);
  104. /*
  105. * Disable outbound windows configured by the bootloader to avoid
  106. * one transaction hitting multiple outbound windows.
  107. * dw_pcie_setup_rc() will reconfigure the outbound windows.
  108. */
  109. ls_pcie_disable_outbound_atus(pcie);
  110. dw_pcie_dbi_ro_wr_en(pci);
  111. ls_pcie_clear_multifunction(pcie);
  112. dw_pcie_dbi_ro_wr_dis(pci);
  113. ls_pcie_drop_msg_tlp(pcie);
  114. dw_pcie_setup_rc(pp);
  115. return 0;
  116. }
  117. static int ls1021_pcie_host_init(struct pcie_port *pp)
  118. {
  119. struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
  120. struct ls_pcie *pcie = to_ls_pcie(pci);
  121. struct device *dev = pci->dev;
  122. u32 index[2];
  123. int ret;
  124. pcie->scfg = syscon_regmap_lookup_by_phandle(dev->of_node,
  125. "fsl,pcie-scfg");
  126. if (IS_ERR(pcie->scfg)) {
  127. ret = PTR_ERR(pcie->scfg);
  128. dev_err(dev, "No syscfg phandle specified\n");
  129. pcie->scfg = NULL;
  130. return ret;
  131. }
  132. if (of_property_read_u32_array(dev->of_node,
  133. "fsl,pcie-scfg", index, 2)) {
  134. pcie->scfg = NULL;
  135. return -EINVAL;
  136. }
  137. pcie->index = index[1];
  138. return ls_pcie_host_init(pp);
  139. }
  140. static int ls_pcie_msi_host_init(struct pcie_port *pp,
  141. struct msi_controller *chip)
  142. {
  143. struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
  144. struct device *dev = pci->dev;
  145. struct device_node *np = dev->of_node;
  146. struct device_node *msi_node;
  147. /*
  148. * The MSI domain is set by the generic of_msi_configure(). This
  149. * .msi_host_init() function keeps us from doing the default MSI
  150. * domain setup in dw_pcie_host_init() and also enforces the
  151. * requirement that "msi-parent" exists.
  152. */
  153. msi_node = of_parse_phandle(np, "msi-parent", 0);
  154. if (!msi_node) {
  155. dev_err(dev, "failed to find msi-parent\n");
  156. return -EINVAL;
  157. }
  158. return 0;
  159. }
  160. static const struct dw_pcie_host_ops ls1021_pcie_host_ops = {
  161. .host_init = ls1021_pcie_host_init,
  162. .msi_host_init = ls_pcie_msi_host_init,
  163. };
  164. static const struct dw_pcie_host_ops ls_pcie_host_ops = {
  165. .host_init = ls_pcie_host_init,
  166. .msi_host_init = ls_pcie_msi_host_init,
  167. };
  168. static const struct dw_pcie_ops dw_ls1021_pcie_ops = {
  169. .link_up = ls1021_pcie_link_up,
  170. };
  171. static const struct dw_pcie_ops dw_ls_pcie_ops = {
  172. .link_up = ls_pcie_link_up,
  173. };
  174. static struct ls_pcie_drvdata ls1021_drvdata = {
  175. .ops = &ls1021_pcie_host_ops,
  176. .dw_pcie_ops = &dw_ls1021_pcie_ops,
  177. };
  178. static struct ls_pcie_drvdata ls1043_drvdata = {
  179. .lut_offset = 0x10000,
  180. .ltssm_shift = 24,
  181. .lut_dbg = 0x7fc,
  182. .ops = &ls_pcie_host_ops,
  183. .dw_pcie_ops = &dw_ls_pcie_ops,
  184. };
  185. static struct ls_pcie_drvdata ls1046_drvdata = {
  186. .lut_offset = 0x80000,
  187. .ltssm_shift = 24,
  188. .lut_dbg = 0x407fc,
  189. .ops = &ls_pcie_host_ops,
  190. .dw_pcie_ops = &dw_ls_pcie_ops,
  191. };
  192. static struct ls_pcie_drvdata ls2080_drvdata = {
  193. .lut_offset = 0x80000,
  194. .ltssm_shift = 0,
  195. .lut_dbg = 0x7fc,
  196. .ops = &ls_pcie_host_ops,
  197. .dw_pcie_ops = &dw_ls_pcie_ops,
  198. };
  199. static struct ls_pcie_drvdata ls2088_drvdata = {
  200. .lut_offset = 0x80000,
  201. .ltssm_shift = 0,
  202. .lut_dbg = 0x407fc,
  203. .ops = &ls_pcie_host_ops,
  204. .dw_pcie_ops = &dw_ls_pcie_ops,
  205. };
  206. static const struct of_device_id ls_pcie_of_match[] = {
  207. { .compatible = "fsl,ls1021a-pcie", .data = &ls1021_drvdata },
  208. { .compatible = "fsl,ls1043a-pcie", .data = &ls1043_drvdata },
  209. { .compatible = "fsl,ls1046a-pcie", .data = &ls1046_drvdata },
  210. { .compatible = "fsl,ls2080a-pcie", .data = &ls2080_drvdata },
  211. { .compatible = "fsl,ls2085a-pcie", .data = &ls2080_drvdata },
  212. { .compatible = "fsl,ls2088a-pcie", .data = &ls2088_drvdata },
  213. { .compatible = "fsl,ls1088a-pcie", .data = &ls2088_drvdata },
  214. { },
  215. };
  216. static int __init ls_add_pcie_port(struct ls_pcie *pcie)
  217. {
  218. struct dw_pcie *pci = pcie->pci;
  219. struct pcie_port *pp = &pci->pp;
  220. struct device *dev = pci->dev;
  221. int ret;
  222. pp->ops = pcie->drvdata->ops;
  223. ret = dw_pcie_host_init(pp);
  224. if (ret) {
  225. dev_err(dev, "failed to initialize host\n");
  226. return ret;
  227. }
  228. return 0;
  229. }
  230. static int __init ls_pcie_probe(struct platform_device *pdev)
  231. {
  232. struct device *dev = &pdev->dev;
  233. struct dw_pcie *pci;
  234. struct ls_pcie *pcie;
  235. struct resource *dbi_base;
  236. int ret;
  237. pcie = devm_kzalloc(dev, sizeof(*pcie), GFP_KERNEL);
  238. if (!pcie)
  239. return -ENOMEM;
  240. pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
  241. if (!pci)
  242. return -ENOMEM;
  243. pcie->drvdata = of_device_get_match_data(dev);
  244. pci->dev = dev;
  245. pci->ops = pcie->drvdata->dw_pcie_ops;
  246. pcie->pci = pci;
  247. dbi_base = platform_get_resource_byname(pdev, IORESOURCE_MEM, "regs");
  248. pci->dbi_base = devm_pci_remap_cfg_resource(dev, dbi_base);
  249. if (IS_ERR(pci->dbi_base))
  250. return PTR_ERR(pci->dbi_base);
  251. pcie->lut = pci->dbi_base + pcie->drvdata->lut_offset;
  252. if (!ls_pcie_is_bridge(pcie))
  253. return -ENODEV;
  254. platform_set_drvdata(pdev, pcie);
  255. ret = ls_add_pcie_port(pcie);
  256. if (ret < 0)
  257. return ret;
  258. return 0;
  259. }
  260. static struct platform_driver ls_pcie_driver = {
  261. .driver = {
  262. .name = "layerscape-pcie",
  263. .of_match_table = ls_pcie_of_match,
  264. .suppress_bind_attrs = true,
  265. },
  266. };
  267. builtin_platform_driver_probe(ls_pcie_driver, ls_pcie_probe);