iwl-csr.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645
  1. /******************************************************************************
  2. *
  3. * This file is provided under a dual BSD/GPLv2 license. When using or
  4. * redistributing this file, you may do so under either license.
  5. *
  6. * GPL LICENSE SUMMARY
  7. *
  8. * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
  9. * Copyright(c) 2013 - 2014 Intel Mobile Communications GmbH
  10. * Copyright(c) 2016 Intel Deutschland GmbH
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of version 2 of the GNU General Public License as
  14. * published by the Free Software Foundation.
  15. *
  16. * This program is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  19. * General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  24. * USA
  25. *
  26. * The full GNU General Public License is included in this distribution
  27. * in the file called COPYING.
  28. *
  29. * Contact Information:
  30. * Intel Linux Wireless <linuxwifi@intel.com>
  31. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  32. *
  33. * BSD LICENSE
  34. *
  35. * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
  36. * Copyright(c) 2013 - 2014 Intel Mobile Communications GmbH
  37. * All rights reserved.
  38. *
  39. * Redistribution and use in source and binary forms, with or without
  40. * modification, are permitted provided that the following conditions
  41. * are met:
  42. *
  43. * * Redistributions of source code must retain the above copyright
  44. * notice, this list of conditions and the following disclaimer.
  45. * * Redistributions in binary form must reproduce the above copyright
  46. * notice, this list of conditions and the following disclaimer in
  47. * the documentation and/or other materials provided with the
  48. * distribution.
  49. * * Neither the name Intel Corporation nor the names of its
  50. * contributors may be used to endorse or promote products derived
  51. * from this software without specific prior written permission.
  52. *
  53. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  54. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  55. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  56. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  57. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  58. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  59. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  60. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  61. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  62. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  63. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  64. *
  65. *****************************************************************************/
  66. #ifndef __iwl_csr_h__
  67. #define __iwl_csr_h__
  68. /*
  69. * CSR (control and status registers)
  70. *
  71. * CSR registers are mapped directly into PCI bus space, and are accessible
  72. * whenever platform supplies power to device, even when device is in
  73. * low power states due to driver-invoked device resets
  74. * (e.g. CSR_RESET_REG_FLAG_SW_RESET) or uCode-driven power-saving modes.
  75. *
  76. * Use iwl_write32() and iwl_read32() family to access these registers;
  77. * these provide simple PCI bus access, without waking up the MAC.
  78. * Do not use iwl_write_direct32() family for these registers;
  79. * no need to "grab nic access" via CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ.
  80. * The MAC (uCode processor, etc.) does not need to be powered up for accessing
  81. * the CSR registers.
  82. *
  83. * NOTE: Device does need to be awake in order to read this memory
  84. * via CSR_EEPROM and CSR_OTP registers
  85. */
  86. #define CSR_BASE (0x000)
  87. #define CSR_HW_IF_CONFIG_REG (CSR_BASE+0x000) /* hardware interface config */
  88. #define CSR_INT_COALESCING (CSR_BASE+0x004) /* accum ints, 32-usec units */
  89. #define CSR_INT (CSR_BASE+0x008) /* host interrupt status/ack */
  90. #define CSR_INT_MASK (CSR_BASE+0x00c) /* host interrupt enable */
  91. #define CSR_FH_INT_STATUS (CSR_BASE+0x010) /* busmaster int status/ack*/
  92. #define CSR_GPIO_IN (CSR_BASE+0x018) /* read external chip pins */
  93. #define CSR_RESET (CSR_BASE+0x020) /* busmaster enable, NMI, etc*/
  94. #define CSR_GP_CNTRL (CSR_BASE+0x024)
  95. /* 2nd byte of CSR_INT_COALESCING, not accessible via iwl_write32()! */
  96. #define CSR_INT_PERIODIC_REG (CSR_BASE+0x005)
  97. /*
  98. * Hardware revision info
  99. * Bit fields:
  100. * 31-16: Reserved
  101. * 15-4: Type of device: see CSR_HW_REV_TYPE_xxx definitions
  102. * 3-2: Revision step: 0 = A, 1 = B, 2 = C, 3 = D
  103. * 1-0: "Dash" (-) value, as in A-1, etc.
  104. */
  105. #define CSR_HW_REV (CSR_BASE+0x028)
  106. /*
  107. * RF ID revision info
  108. * Bit fields:
  109. * 31:24: Reserved (set to 0x0)
  110. * 23:12: Type
  111. * 11:8: Step (A - 0x0, B - 0x1, etc)
  112. * 7:4: Dash
  113. * 3:0: Flavor
  114. */
  115. #define CSR_HW_RF_ID (CSR_BASE+0x09c)
  116. /*
  117. * EEPROM and OTP (one-time-programmable) memory reads
  118. *
  119. * NOTE: Device must be awake, initialized via apm_ops.init(),
  120. * in order to read.
  121. */
  122. #define CSR_EEPROM_REG (CSR_BASE+0x02c)
  123. #define CSR_EEPROM_GP (CSR_BASE+0x030)
  124. #define CSR_OTP_GP_REG (CSR_BASE+0x034)
  125. #define CSR_GIO_REG (CSR_BASE+0x03C)
  126. #define CSR_GP_UCODE_REG (CSR_BASE+0x048)
  127. #define CSR_GP_DRIVER_REG (CSR_BASE+0x050)
  128. /*
  129. * UCODE-DRIVER GP (general purpose) mailbox registers.
  130. * SET/CLR registers set/clear bit(s) if "1" is written.
  131. */
  132. #define CSR_UCODE_DRV_GP1 (CSR_BASE+0x054)
  133. #define CSR_UCODE_DRV_GP1_SET (CSR_BASE+0x058)
  134. #define CSR_UCODE_DRV_GP1_CLR (CSR_BASE+0x05c)
  135. #define CSR_UCODE_DRV_GP2 (CSR_BASE+0x060)
  136. #define CSR_MBOX_SET_REG (CSR_BASE + 0x88)
  137. #define CSR_LED_REG (CSR_BASE+0x094)
  138. #define CSR_DRAM_INT_TBL_REG (CSR_BASE+0x0A0)
  139. #define CSR_MAC_SHADOW_REG_CTRL (CSR_BASE + 0x0A8) /* 6000 and up */
  140. #define CSR_MAC_SHADOW_REG_CTRL_RX_WAKE BIT(20)
  141. #define CSR_MAC_SHADOW_REG_CTL2 (CSR_BASE + 0x0AC)
  142. #define CSR_MAC_SHADOW_REG_CTL2_RX_WAKE 0xFFFF
  143. /* GIO Chicken Bits (PCI Express bus link power management) */
  144. #define CSR_GIO_CHICKEN_BITS (CSR_BASE+0x100)
  145. /* host chicken bits */
  146. #define CSR_HOST_CHICKEN (CSR_BASE + 0x204)
  147. #define CSR_HOST_CHICKEN_PM_IDLE_SRC_DIS_SB_PME BIT(19)
  148. /* Analog phase-lock-loop configuration */
  149. #define CSR_ANA_PLL_CFG (CSR_BASE+0x20c)
  150. /*
  151. * CSR HW resources monitor registers
  152. */
  153. #define CSR_MONITOR_CFG_REG (CSR_BASE+0x214)
  154. #define CSR_MONITOR_STATUS_REG (CSR_BASE+0x228)
  155. #define CSR_MONITOR_XTAL_RESOURCES (0x00000010)
  156. /*
  157. * CSR Hardware Revision Workaround Register. Indicates hardware rev;
  158. * "step" determines CCK backoff for txpower calculation.
  159. * See also CSR_HW_REV register.
  160. * Bit fields:
  161. * 3-2: 0 = A, 1 = B, 2 = C, 3 = D step
  162. * 1-0: "Dash" (-) value, as in C-1, etc.
  163. */
  164. #define CSR_HW_REV_WA_REG (CSR_BASE+0x22C)
  165. #define CSR_DBG_HPET_MEM_REG (CSR_BASE+0x240)
  166. #define CSR_DBG_LINK_PWR_MGMT_REG (CSR_BASE+0x250)
  167. /* Bits for CSR_HW_IF_CONFIG_REG */
  168. #define CSR_HW_IF_CONFIG_REG_MSK_MAC_DASH (0x00000003)
  169. #define CSR_HW_IF_CONFIG_REG_MSK_MAC_STEP (0x0000000C)
  170. #define CSR_HW_IF_CONFIG_REG_MSK_BOARD_VER (0x000000C0)
  171. #define CSR_HW_IF_CONFIG_REG_BIT_MAC_SI (0x00000100)
  172. #define CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI (0x00000200)
  173. #define CSR_HW_IF_CONFIG_REG_MSK_PHY_TYPE (0x00000C00)
  174. #define CSR_HW_IF_CONFIG_REG_MSK_PHY_DASH (0x00003000)
  175. #define CSR_HW_IF_CONFIG_REG_MSK_PHY_STEP (0x0000C000)
  176. #define CSR_HW_IF_CONFIG_REG_POS_MAC_DASH (0)
  177. #define CSR_HW_IF_CONFIG_REG_POS_MAC_STEP (2)
  178. #define CSR_HW_IF_CONFIG_REG_POS_BOARD_VER (6)
  179. #define CSR_HW_IF_CONFIG_REG_POS_PHY_TYPE (10)
  180. #define CSR_HW_IF_CONFIG_REG_POS_PHY_DASH (12)
  181. #define CSR_HW_IF_CONFIG_REG_POS_PHY_STEP (14)
  182. #define CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A (0x00080000)
  183. #define CSR_HW_IF_CONFIG_REG_BIT_EEPROM_OWN_SEM (0x00200000)
  184. #define CSR_HW_IF_CONFIG_REG_BIT_NIC_READY (0x00400000) /* PCI_OWN_SEM */
  185. #define CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE (0x02000000) /* ME_OWN */
  186. #define CSR_HW_IF_CONFIG_REG_PREPARE (0x08000000) /* WAKE_ME */
  187. #define CSR_HW_IF_CONFIG_REG_ENABLE_PME (0x10000000)
  188. #define CSR_HW_IF_CONFIG_REG_PERSIST_MODE (0x40000000) /* PERSISTENCE */
  189. #define CSR_MBOX_SET_REG_OS_ALIVE BIT(5)
  190. #define CSR_INT_PERIODIC_DIS (0x00) /* disable periodic int*/
  191. #define CSR_INT_PERIODIC_ENA (0xFF) /* 255*32 usec ~ 8 msec*/
  192. /* interrupt flags in INTA, set by uCode or hardware (e.g. dma),
  193. * acknowledged (reset) by host writing "1" to flagged bits. */
  194. #define CSR_INT_BIT_FH_RX (1 << 31) /* Rx DMA, cmd responses, FH_INT[17:16] */
  195. #define CSR_INT_BIT_HW_ERR (1 << 29) /* DMA hardware error FH_INT[31] */
  196. #define CSR_INT_BIT_RX_PERIODIC (1 << 28) /* Rx periodic */
  197. #define CSR_INT_BIT_FH_TX (1 << 27) /* Tx DMA FH_INT[1:0] */
  198. #define CSR_INT_BIT_SCD (1 << 26) /* TXQ pointer advanced */
  199. #define CSR_INT_BIT_SW_ERR (1 << 25) /* uCode error */
  200. #define CSR_INT_BIT_PAGING (1 << 24) /* SDIO PAGING */
  201. #define CSR_INT_BIT_RF_KILL (1 << 7) /* HW RFKILL switch GP_CNTRL[27] toggled */
  202. #define CSR_INT_BIT_CT_KILL (1 << 6) /* Critical temp (chip too hot) rfkill */
  203. #define CSR_INT_BIT_SW_RX (1 << 3) /* Rx, command responses */
  204. #define CSR_INT_BIT_WAKEUP (1 << 1) /* NIC controller waking up (pwr mgmt) */
  205. #define CSR_INT_BIT_ALIVE (1 << 0) /* uCode interrupts once it initializes */
  206. #define CSR_INI_SET_MASK (CSR_INT_BIT_FH_RX | \
  207. CSR_INT_BIT_HW_ERR | \
  208. CSR_INT_BIT_FH_TX | \
  209. CSR_INT_BIT_SW_ERR | \
  210. CSR_INT_BIT_PAGING | \
  211. CSR_INT_BIT_RF_KILL | \
  212. CSR_INT_BIT_SW_RX | \
  213. CSR_INT_BIT_WAKEUP | \
  214. CSR_INT_BIT_ALIVE | \
  215. CSR_INT_BIT_RX_PERIODIC)
  216. /* interrupt flags in FH (flow handler) (PCI busmaster DMA) */
  217. #define CSR_FH_INT_BIT_ERR (1 << 31) /* Error */
  218. #define CSR_FH_INT_BIT_HI_PRIOR (1 << 30) /* High priority Rx, bypass coalescing */
  219. #define CSR_FH_INT_BIT_RX_CHNL1 (1 << 17) /* Rx channel 1 */
  220. #define CSR_FH_INT_BIT_RX_CHNL0 (1 << 16) /* Rx channel 0 */
  221. #define CSR_FH_INT_BIT_TX_CHNL1 (1 << 1) /* Tx channel 1 */
  222. #define CSR_FH_INT_BIT_TX_CHNL0 (1 << 0) /* Tx channel 0 */
  223. #define CSR_FH_INT_RX_MASK (CSR_FH_INT_BIT_HI_PRIOR | \
  224. CSR_FH_INT_BIT_RX_CHNL1 | \
  225. CSR_FH_INT_BIT_RX_CHNL0)
  226. #define CSR_FH_INT_TX_MASK (CSR_FH_INT_BIT_TX_CHNL1 | \
  227. CSR_FH_INT_BIT_TX_CHNL0)
  228. /* GPIO */
  229. #define CSR_GPIO_IN_BIT_AUX_POWER (0x00000200)
  230. #define CSR_GPIO_IN_VAL_VAUX_PWR_SRC (0x00000000)
  231. #define CSR_GPIO_IN_VAL_VMAIN_PWR_SRC (0x00000200)
  232. /* RESET */
  233. #define CSR_RESET_REG_FLAG_NEVO_RESET (0x00000001)
  234. #define CSR_RESET_REG_FLAG_FORCE_NMI (0x00000002)
  235. #define CSR_RESET_REG_FLAG_SW_RESET (0x00000080)
  236. #define CSR_RESET_REG_FLAG_MASTER_DISABLED (0x00000100)
  237. #define CSR_RESET_REG_FLAG_STOP_MASTER (0x00000200)
  238. #define CSR_RESET_LINK_PWR_MGMT_DISABLED (0x80000000)
  239. /*
  240. * GP (general purpose) CONTROL REGISTER
  241. * Bit fields:
  242. * 27: HW_RF_KILL_SW
  243. * Indicates state of (platform's) hardware RF-Kill switch
  244. * 26-24: POWER_SAVE_TYPE
  245. * Indicates current power-saving mode:
  246. * 000 -- No power saving
  247. * 001 -- MAC power-down
  248. * 010 -- PHY (radio) power-down
  249. * 011 -- Error
  250. * 10: XTAL ON request
  251. * 9-6: SYS_CONFIG
  252. * Indicates current system configuration, reflecting pins on chip
  253. * as forced high/low by device circuit board.
  254. * 4: GOING_TO_SLEEP
  255. * Indicates MAC is entering a power-saving sleep power-down.
  256. * Not a good time to access device-internal resources.
  257. * 3: MAC_ACCESS_REQ
  258. * Host sets this to request and maintain MAC wakeup, to allow host
  259. * access to device-internal resources. Host must wait for
  260. * MAC_CLOCK_READY (and !GOING_TO_SLEEP) before accessing non-CSR
  261. * device registers.
  262. * 2: INIT_DONE
  263. * Host sets this to put device into fully operational D0 power mode.
  264. * Host resets this after SW_RESET to put device into low power mode.
  265. * 0: MAC_CLOCK_READY
  266. * Indicates MAC (ucode processor, etc.) is powered up and can run.
  267. * Internal resources are accessible.
  268. * NOTE: This does not indicate that the processor is actually running.
  269. * NOTE: This does not indicate that device has completed
  270. * init or post-power-down restore of internal SRAM memory.
  271. * Use CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP as indication that
  272. * SRAM is restored and uCode is in normal operation mode.
  273. * Later devices (5xxx/6xxx/1xxx) use non-volatile SRAM, and
  274. * do not need to save/restore it.
  275. * NOTE: After device reset, this bit remains "0" until host sets
  276. * INIT_DONE
  277. */
  278. #define CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY (0x00000001)
  279. #define CSR_GP_CNTRL_REG_FLAG_INIT_DONE (0x00000004)
  280. #define CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ (0x00000008)
  281. #define CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP (0x00000010)
  282. #define CSR_GP_CNTRL_REG_FLAG_XTAL_ON (0x00000400)
  283. #define CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN (0x00000001)
  284. #define CSR_GP_CNTRL_REG_MSK_POWER_SAVE_TYPE (0x07000000)
  285. #define CSR_GP_CNTRL_REG_FLAG_RFKILL_WAKE_L1A_EN (0x04000000)
  286. #define CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW (0x08000000)
  287. /* HW REV */
  288. #define CSR_HW_REV_DASH(_val) (((_val) & 0x0000003) >> 0)
  289. #define CSR_HW_REV_STEP(_val) (((_val) & 0x000000C) >> 2)
  290. /* HW RFID */
  291. #define CSR_HW_RFID_FLAVOR(_val) (((_val) & 0x000000F) >> 0)
  292. #define CSR_HW_RFID_DASH(_val) (((_val) & 0x00000F0) >> 4)
  293. #define CSR_HW_RFID_STEP(_val) (((_val) & 0x0000F00) >> 8)
  294. #define CSR_HW_RFID_TYPE(_val) (((_val) & 0x0FFF000) >> 12)
  295. /**
  296. * hw_rev values
  297. */
  298. enum {
  299. SILICON_A_STEP = 0,
  300. SILICON_B_STEP,
  301. SILICON_C_STEP,
  302. };
  303. #define CSR_HW_REV_TYPE_MSK (0x000FFF0)
  304. #define CSR_HW_REV_TYPE_5300 (0x0000020)
  305. #define CSR_HW_REV_TYPE_5350 (0x0000030)
  306. #define CSR_HW_REV_TYPE_5100 (0x0000050)
  307. #define CSR_HW_REV_TYPE_5150 (0x0000040)
  308. #define CSR_HW_REV_TYPE_1000 (0x0000060)
  309. #define CSR_HW_REV_TYPE_6x00 (0x0000070)
  310. #define CSR_HW_REV_TYPE_6x50 (0x0000080)
  311. #define CSR_HW_REV_TYPE_6150 (0x0000084)
  312. #define CSR_HW_REV_TYPE_6x05 (0x00000B0)
  313. #define CSR_HW_REV_TYPE_6x30 CSR_HW_REV_TYPE_6x05
  314. #define CSR_HW_REV_TYPE_6x35 CSR_HW_REV_TYPE_6x05
  315. #define CSR_HW_REV_TYPE_2x30 (0x00000C0)
  316. #define CSR_HW_REV_TYPE_2x00 (0x0000100)
  317. #define CSR_HW_REV_TYPE_105 (0x0000110)
  318. #define CSR_HW_REV_TYPE_135 (0x0000120)
  319. #define CSR_HW_REV_TYPE_7265D (0x0000210)
  320. #define CSR_HW_REV_TYPE_NONE (0x00001F0)
  321. #define CSR_HW_REV_TYPE_QNJ (0x0000360)
  322. #define CSR_HW_REV_TYPE_HR_CDB (0x0000340)
  323. /* RF_ID value */
  324. #define CSR_HW_RF_ID_TYPE_JF (0x00105100)
  325. #define CSR_HW_RF_ID_TYPE_HR (0x0010A000)
  326. #define CSR_HW_RF_ID_TYPE_HRCDB (0x00109F00)
  327. /* HW_RF CHIP ID */
  328. #define CSR_HW_RF_ID_TYPE_CHIP_ID(_val) (((_val) >> 12) & 0xFFF)
  329. /* EEPROM REG */
  330. #define CSR_EEPROM_REG_READ_VALID_MSK (0x00000001)
  331. #define CSR_EEPROM_REG_BIT_CMD (0x00000002)
  332. #define CSR_EEPROM_REG_MSK_ADDR (0x0000FFFC)
  333. #define CSR_EEPROM_REG_MSK_DATA (0xFFFF0000)
  334. /* EEPROM GP */
  335. #define CSR_EEPROM_GP_VALID_MSK (0x00000007) /* signature */
  336. #define CSR_EEPROM_GP_IF_OWNER_MSK (0x00000180)
  337. #define CSR_EEPROM_GP_BAD_SIGNATURE_BOTH_EEP_AND_OTP (0x00000000)
  338. #define CSR_EEPROM_GP_BAD_SIG_EEP_GOOD_SIG_OTP (0x00000001)
  339. #define CSR_EEPROM_GP_GOOD_SIG_EEP_LESS_THAN_4K (0x00000002)
  340. #define CSR_EEPROM_GP_GOOD_SIG_EEP_MORE_THAN_4K (0x00000004)
  341. /* One-time-programmable memory general purpose reg */
  342. #define CSR_OTP_GP_REG_DEVICE_SELECT (0x00010000) /* 0 - EEPROM, 1 - OTP */
  343. #define CSR_OTP_GP_REG_OTP_ACCESS_MODE (0x00020000) /* 0 - absolute, 1 - relative */
  344. #define CSR_OTP_GP_REG_ECC_CORR_STATUS_MSK (0x00100000) /* bit 20 */
  345. #define CSR_OTP_GP_REG_ECC_UNCORR_STATUS_MSK (0x00200000) /* bit 21 */
  346. /* GP REG */
  347. #define CSR_GP_REG_POWER_SAVE_STATUS_MSK (0x03000000) /* bit 24/25 */
  348. #define CSR_GP_REG_NO_POWER_SAVE (0x00000000)
  349. #define CSR_GP_REG_MAC_POWER_SAVE (0x01000000)
  350. #define CSR_GP_REG_PHY_POWER_SAVE (0x02000000)
  351. #define CSR_GP_REG_POWER_SAVE_ERROR (0x03000000)
  352. /* CSR GIO */
  353. #define CSR_GIO_REG_VAL_L0S_ENABLED (0x00000002)
  354. /*
  355. * UCODE-DRIVER GP (general purpose) mailbox register 1
  356. * Host driver and uCode write and/or read this register to communicate with
  357. * each other.
  358. * Bit fields:
  359. * 4: UCODE_DISABLE
  360. * Host sets this to request permanent halt of uCode, same as
  361. * sending CARD_STATE command with "halt" bit set.
  362. * 3: CT_KILL_EXIT
  363. * Host sets this to request exit from CT_KILL state, i.e. host thinks
  364. * device temperature is low enough to continue normal operation.
  365. * 2: CMD_BLOCKED
  366. * Host sets this during RF KILL power-down sequence (HW, SW, CT KILL)
  367. * to release uCode to clear all Tx and command queues, enter
  368. * unassociated mode, and power down.
  369. * NOTE: Some devices also use HBUS_TARG_MBX_C register for this bit.
  370. * 1: SW_BIT_RFKILL
  371. * Host sets this when issuing CARD_STATE command to request
  372. * device sleep.
  373. * 0: MAC_SLEEP
  374. * uCode sets this when preparing a power-saving power-down.
  375. * uCode resets this when power-up is complete and SRAM is sane.
  376. * NOTE: device saves internal SRAM data to host when powering down,
  377. * and must restore this data after powering back up.
  378. * MAC_SLEEP is the best indication that restore is complete.
  379. * Later devices (5xxx/6xxx/1xxx) use non-volatile SRAM, and
  380. * do not need to save/restore it.
  381. */
  382. #define CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP (0x00000001)
  383. #define CSR_UCODE_SW_BIT_RFKILL (0x00000002)
  384. #define CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED (0x00000004)
  385. #define CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT (0x00000008)
  386. #define CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE (0x00000020)
  387. /* GP Driver */
  388. #define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_MSK (0x00000003)
  389. #define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_3x3_HYB (0x00000000)
  390. #define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_2x2_HYB (0x00000001)
  391. #define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_2x2_IPA (0x00000002)
  392. #define CSR_GP_DRIVER_REG_BIT_CALIB_VERSION6 (0x00000004)
  393. #define CSR_GP_DRIVER_REG_BIT_6050_1x2 (0x00000008)
  394. #define CSR_GP_DRIVER_REG_BIT_RADIO_IQ_INVER (0x00000080)
  395. /* GIO Chicken Bits (PCI Express bus link power management) */
  396. #define CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX (0x00800000)
  397. #define CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER (0x20000000)
  398. /* LED */
  399. #define CSR_LED_BSM_CTRL_MSK (0xFFFFFFDF)
  400. #define CSR_LED_REG_TURN_ON (0x60)
  401. #define CSR_LED_REG_TURN_OFF (0x20)
  402. /* ANA_PLL */
  403. #define CSR50_ANA_PLL_CFG_VAL (0x00880300)
  404. /* HPET MEM debug */
  405. #define CSR_DBG_HPET_MEM_REG_VAL (0xFFFF0000)
  406. /* DRAM INT TABLE */
  407. #define CSR_DRAM_INT_TBL_ENABLE (1 << 31)
  408. #define CSR_DRAM_INIT_TBL_WRITE_POINTER (1 << 28)
  409. #define CSR_DRAM_INIT_TBL_WRAP_CHECK (1 << 27)
  410. /*
  411. * SHR target access (Shared block memory space)
  412. *
  413. * Shared internal registers can be accessed directly from PCI bus through SHR
  414. * arbiter without need for the MAC HW to be powered up. This is possible due to
  415. * indirect read/write via HEEP_CTRL_WRD_PCIEX_CTRL (0xEC) and
  416. * HEEP_CTRL_WRD_PCIEX_DATA (0xF4) registers.
  417. *
  418. * Use iwl_write32()/iwl_read32() family to access these registers. The MAC HW
  419. * need not be powered up so no "grab inc access" is required.
  420. */
  421. /*
  422. * Registers for accessing shared registers (e.g. SHR_APMG_GP1,
  423. * SHR_APMG_XTAL_CFG). For example, to read from SHR_APMG_GP1 register (0x1DC),
  424. * first, write to the control register:
  425. * HEEP_CTRL_WRD_PCIEX_CTRL[15:0] = 0x1DC (offset of the SHR_APMG_GP1 register)
  426. * HEEP_CTRL_WRD_PCIEX_CTRL[29:28] = 2 (read access)
  427. * second, read from the data register HEEP_CTRL_WRD_PCIEX_DATA[31:0].
  428. *
  429. * To write the register, first, write to the data register
  430. * HEEP_CTRL_WRD_PCIEX_DATA[31:0] and then:
  431. * HEEP_CTRL_WRD_PCIEX_CTRL[15:0] = 0x1DC (offset of the SHR_APMG_GP1 register)
  432. * HEEP_CTRL_WRD_PCIEX_CTRL[29:28] = 3 (write access)
  433. */
  434. #define HEEP_CTRL_WRD_PCIEX_CTRL_REG (CSR_BASE+0x0ec)
  435. #define HEEP_CTRL_WRD_PCIEX_DATA_REG (CSR_BASE+0x0f4)
  436. /*
  437. * HBUS (Host-side Bus)
  438. *
  439. * HBUS registers are mapped directly into PCI bus space, but are used
  440. * to indirectly access device's internal memory or registers that
  441. * may be powered-down.
  442. *
  443. * Use iwl_write_direct32()/iwl_read_direct32() family for these registers;
  444. * host must "grab nic access" via CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ
  445. * to make sure the MAC (uCode processor, etc.) is powered up for accessing
  446. * internal resources.
  447. *
  448. * Do not use iwl_write32()/iwl_read32() family to access these registers;
  449. * these provide only simple PCI bus access, without waking up the MAC.
  450. */
  451. #define HBUS_BASE (0x400)
  452. /*
  453. * Registers for accessing device's internal SRAM memory (e.g. SCD SRAM
  454. * structures, error log, event log, verifying uCode load).
  455. * First write to address register, then read from or write to data register
  456. * to complete the job. Once the address register is set up, accesses to
  457. * data registers auto-increment the address by one dword.
  458. * Bit usage for address registers (read or write):
  459. * 0-31: memory address within device
  460. */
  461. #define HBUS_TARG_MEM_RADDR (HBUS_BASE+0x00c)
  462. #define HBUS_TARG_MEM_WADDR (HBUS_BASE+0x010)
  463. #define HBUS_TARG_MEM_WDAT (HBUS_BASE+0x018)
  464. #define HBUS_TARG_MEM_RDAT (HBUS_BASE+0x01c)
  465. /* Mailbox C, used as workaround alternative to CSR_UCODE_DRV_GP1 mailbox */
  466. #define HBUS_TARG_MBX_C (HBUS_BASE+0x030)
  467. #define HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED (0x00000004)
  468. /*
  469. * Registers for accessing device's internal peripheral registers
  470. * (e.g. SCD, BSM, etc.). First write to address register,
  471. * then read from or write to data register to complete the job.
  472. * Bit usage for address registers (read or write):
  473. * 0-15: register address (offset) within device
  474. * 24-25: (# bytes - 1) to read or write (e.g. 3 for dword)
  475. */
  476. #define HBUS_TARG_PRPH_WADDR (HBUS_BASE+0x044)
  477. #define HBUS_TARG_PRPH_RADDR (HBUS_BASE+0x048)
  478. #define HBUS_TARG_PRPH_WDAT (HBUS_BASE+0x04c)
  479. #define HBUS_TARG_PRPH_RDAT (HBUS_BASE+0x050)
  480. /* Used to enable DBGM */
  481. #define HBUS_TARG_TEST_REG (HBUS_BASE+0x05c)
  482. /*
  483. * Per-Tx-queue write pointer (index, really!)
  484. * Indicates index to next TFD that driver will fill (1 past latest filled).
  485. * Bit usage:
  486. * 0-7: queue write index
  487. * 11-8: queue selector
  488. */
  489. #define HBUS_TARG_WRPTR (HBUS_BASE+0x060)
  490. /**********************************************************
  491. * CSR values
  492. **********************************************************/
  493. /*
  494. * host interrupt timeout value
  495. * used with setting interrupt coalescing timer
  496. * the CSR_INT_COALESCING is an 8 bit register in 32-usec unit
  497. *
  498. * default interrupt coalescing timer is 64 x 32 = 2048 usecs
  499. */
  500. #define IWL_HOST_INT_TIMEOUT_MAX (0xFF)
  501. #define IWL_HOST_INT_TIMEOUT_DEF (0x40)
  502. #define IWL_HOST_INT_TIMEOUT_MIN (0x0)
  503. #define IWL_HOST_INT_OPER_MODE BIT(31)
  504. /*****************************************************************************
  505. * 7000/3000 series SHR DTS addresses *
  506. *****************************************************************************/
  507. /* Diode Results Register Structure: */
  508. enum dtd_diode_reg {
  509. DTS_DIODE_REG_DIG_VAL = 0x000000FF, /* bits [7:0] */
  510. DTS_DIODE_REG_VREF_LOW = 0x0000FF00, /* bits [15:8] */
  511. DTS_DIODE_REG_VREF_HIGH = 0x00FF0000, /* bits [23:16] */
  512. DTS_DIODE_REG_VREF_ID = 0x03000000, /* bits [25:24] */
  513. DTS_DIODE_REG_PASS_ONCE = 0x80000000, /* bits [31:31] */
  514. DTS_DIODE_REG_FLAGS_MSK = 0xFF000000, /* bits [31:24] */
  515. /* Those are the masks INSIDE the flags bit-field: */
  516. DTS_DIODE_REG_FLAGS_VREFS_ID_POS = 0,
  517. DTS_DIODE_REG_FLAGS_VREFS_ID = 0x00000003, /* bits [1:0] */
  518. DTS_DIODE_REG_FLAGS_PASS_ONCE_POS = 7,
  519. DTS_DIODE_REG_FLAGS_PASS_ONCE = 0x00000080, /* bits [7:7] */
  520. };
  521. /*****************************************************************************
  522. * MSIX related registers *
  523. *****************************************************************************/
  524. #define CSR_MSIX_BASE (0x2000)
  525. #define CSR_MSIX_FH_INT_CAUSES_AD (CSR_MSIX_BASE + 0x800)
  526. #define CSR_MSIX_FH_INT_MASK_AD (CSR_MSIX_BASE + 0x804)
  527. #define CSR_MSIX_HW_INT_CAUSES_AD (CSR_MSIX_BASE + 0x808)
  528. #define CSR_MSIX_HW_INT_MASK_AD (CSR_MSIX_BASE + 0x80C)
  529. #define CSR_MSIX_AUTOMASK_ST_AD (CSR_MSIX_BASE + 0x810)
  530. #define CSR_MSIX_RX_IVAR_AD_REG (CSR_MSIX_BASE + 0x880)
  531. #define CSR_MSIX_IVAR_AD_REG (CSR_MSIX_BASE + 0x890)
  532. #define CSR_MSIX_PENDING_PBA_AD (CSR_MSIX_BASE + 0x1000)
  533. #define CSR_MSIX_RX_IVAR(cause) (CSR_MSIX_RX_IVAR_AD_REG + (cause))
  534. #define CSR_MSIX_IVAR(cause) (CSR_MSIX_IVAR_AD_REG + (cause))
  535. #define MSIX_FH_INT_CAUSES_Q(q) (q)
  536. /*
  537. * Causes for the FH register interrupts
  538. */
  539. enum msix_fh_int_causes {
  540. MSIX_FH_INT_CAUSES_Q0 = BIT(0),
  541. MSIX_FH_INT_CAUSES_Q1 = BIT(1),
  542. MSIX_FH_INT_CAUSES_D2S_CH0_NUM = BIT(16),
  543. MSIX_FH_INT_CAUSES_D2S_CH1_NUM = BIT(17),
  544. MSIX_FH_INT_CAUSES_S2D = BIT(19),
  545. MSIX_FH_INT_CAUSES_FH_ERR = BIT(21),
  546. };
  547. /*
  548. * Causes for the HW register interrupts
  549. */
  550. enum msix_hw_int_causes {
  551. MSIX_HW_INT_CAUSES_REG_ALIVE = BIT(0),
  552. MSIX_HW_INT_CAUSES_REG_WAKEUP = BIT(1),
  553. MSIX_HW_INT_CAUSES_REG_CT_KILL = BIT(6),
  554. MSIX_HW_INT_CAUSES_REG_RF_KILL = BIT(7),
  555. MSIX_HW_INT_CAUSES_REG_PERIODIC = BIT(8),
  556. MSIX_HW_INT_CAUSES_REG_SW_ERR = BIT(25),
  557. MSIX_HW_INT_CAUSES_REG_SCD = BIT(26),
  558. MSIX_HW_INT_CAUSES_REG_FH_TX = BIT(27),
  559. MSIX_HW_INT_CAUSES_REG_HW_ERR = BIT(29),
  560. MSIX_HW_INT_CAUSES_REG_HAP = BIT(30),
  561. };
  562. #define MSIX_MIN_INTERRUPT_VECTORS 2
  563. #define MSIX_AUTO_CLEAR_CAUSE 0
  564. #define MSIX_NON_AUTO_CLEAR_CAUSE BIT(7)
  565. /*****************************************************************************
  566. * HW address related registers *
  567. *****************************************************************************/
  568. #define CSR_ADDR_BASE (0x380)
  569. #define CSR_MAC_ADDR0_OTP (CSR_ADDR_BASE)
  570. #define CSR_MAC_ADDR1_OTP (CSR_ADDR_BASE + 4)
  571. #define CSR_MAC_ADDR0_STRAP (CSR_ADDR_BASE + 8)
  572. #define CSR_MAC_ADDR1_STRAP (CSR_ADDR_BASE + 0xC)
  573. #endif /* !__iwl_csr_h__ */