sdio.c 117 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/atomic.h>
  18. #include <linux/kernel.h>
  19. #include <linux/kthread.h>
  20. #include <linux/printk.h>
  21. #include <linux/pci_ids.h>
  22. #include <linux/netdevice.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/sched/signal.h>
  25. #include <linux/mmc/sdio.h>
  26. #include <linux/mmc/sdio_ids.h>
  27. #include <linux/mmc/sdio_func.h>
  28. #include <linux/mmc/card.h>
  29. #include <linux/semaphore.h>
  30. #include <linux/firmware.h>
  31. #include <linux/module.h>
  32. #include <linux/bcma/bcma.h>
  33. #include <linux/debugfs.h>
  34. #include <linux/vmalloc.h>
  35. #include <asm/unaligned.h>
  36. #include <defs.h>
  37. #include <brcmu_wifi.h>
  38. #include <brcmu_utils.h>
  39. #include <brcm_hw_ids.h>
  40. #include <soc.h>
  41. #include "sdio.h"
  42. #include "chip.h"
  43. #include "firmware.h"
  44. #include "core.h"
  45. #include "common.h"
  46. #include "bcdc.h"
  47. #define DCMD_RESP_TIMEOUT msecs_to_jiffies(2500)
  48. #define CTL_DONE_TIMEOUT msecs_to_jiffies(2500)
  49. #ifdef DEBUG
  50. #define BRCMF_TRAP_INFO_SIZE 80
  51. #define CBUF_LEN (128)
  52. /* Device console log buffer state */
  53. #define CONSOLE_BUFFER_MAX 2024
  54. struct rte_log_le {
  55. __le32 buf; /* Can't be pointer on (64-bit) hosts */
  56. __le32 buf_size;
  57. __le32 idx;
  58. char *_buf_compat; /* Redundant pointer for backward compat. */
  59. };
  60. struct rte_console {
  61. /* Virtual UART
  62. * When there is no UART (e.g. Quickturn),
  63. * the host should write a complete
  64. * input line directly into cbuf and then write
  65. * the length into vcons_in.
  66. * This may also be used when there is a real UART
  67. * (at risk of conflicting with
  68. * the real UART). vcons_out is currently unused.
  69. */
  70. uint vcons_in;
  71. uint vcons_out;
  72. /* Output (logging) buffer
  73. * Console output is written to a ring buffer log_buf at index log_idx.
  74. * The host may read the output when it sees log_idx advance.
  75. * Output will be lost if the output wraps around faster than the host
  76. * polls.
  77. */
  78. struct rte_log_le log_le;
  79. /* Console input line buffer
  80. * Characters are read one at a time into cbuf
  81. * until <CR> is received, then
  82. * the buffer is processed as a command line.
  83. * Also used for virtual UART.
  84. */
  85. uint cbuf_idx;
  86. char cbuf[CBUF_LEN];
  87. };
  88. #endif /* DEBUG */
  89. #include <chipcommon.h>
  90. #include "bus.h"
  91. #include "debug.h"
  92. #include "tracepoint.h"
  93. #define TXQLEN 2048 /* bulk tx queue length */
  94. #define TXHI (TXQLEN - 256) /* turn on flow control above TXHI */
  95. #define TXLOW (TXHI - 256) /* turn off flow control below TXLOW */
  96. #define PRIOMASK 7
  97. #define TXRETRIES 2 /* # of retries for tx frames */
  98. #define BRCMF_RXBOUND 50 /* Default for max rx frames in
  99. one scheduling */
  100. #define BRCMF_TXBOUND 20 /* Default for max tx frames in
  101. one scheduling */
  102. #define BRCMF_TXMINMAX 1 /* Max tx frames if rx still pending */
  103. #define MEMBLOCK 2048 /* Block size used for downloading
  104. of dongle image */
  105. #define MAX_DATA_BUF (32 * 1024) /* Must be large enough to hold
  106. biggest possible glom */
  107. #define BRCMF_FIRSTREAD (1 << 6)
  108. #define BRCMF_CONSOLE 10 /* watchdog interval to poll console */
  109. /* SBSDIO_DEVICE_CTL */
  110. /* 1: device will assert busy signal when receiving CMD53 */
  111. #define SBSDIO_DEVCTL_SETBUSY 0x01
  112. /* 1: assertion of sdio interrupt is synchronous to the sdio clock */
  113. #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02
  114. /* 1: mask all interrupts to host except the chipActive (rev 8) */
  115. #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04
  116. /* 1: isolate internal sdio signals, put external pads in tri-state; requires
  117. * sdio bus power cycle to clear (rev 9) */
  118. #define SBSDIO_DEVCTL_PADS_ISO 0x08
  119. /* Force SD->SB reset mapping (rev 11) */
  120. #define SBSDIO_DEVCTL_SB_RST_CTL 0x30
  121. /* Determined by CoreControl bit */
  122. #define SBSDIO_DEVCTL_RST_CORECTL 0x00
  123. /* Force backplane reset */
  124. #define SBSDIO_DEVCTL_RST_BPRESET 0x10
  125. /* Force no backplane reset */
  126. #define SBSDIO_DEVCTL_RST_NOBPRESET 0x20
  127. /* direct(mapped) cis space */
  128. /* MAPPED common CIS address */
  129. #define SBSDIO_CIS_BASE_COMMON 0x1000
  130. /* maximum bytes in one CIS */
  131. #define SBSDIO_CIS_SIZE_LIMIT 0x200
  132. /* cis offset addr is < 17 bits */
  133. #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF
  134. /* manfid tuple length, include tuple, link bytes */
  135. #define SBSDIO_CIS_MANFID_TUPLE_LEN 6
  136. #define CORE_BUS_REG(base, field) \
  137. (base + offsetof(struct sdpcmd_regs, field))
  138. /* SDIO function 1 register CHIPCLKCSR */
  139. /* Force ALP request to backplane */
  140. #define SBSDIO_FORCE_ALP 0x01
  141. /* Force HT request to backplane */
  142. #define SBSDIO_FORCE_HT 0x02
  143. /* Force ILP request to backplane */
  144. #define SBSDIO_FORCE_ILP 0x04
  145. /* Make ALP ready (power up xtal) */
  146. #define SBSDIO_ALP_AVAIL_REQ 0x08
  147. /* Make HT ready (power up PLL) */
  148. #define SBSDIO_HT_AVAIL_REQ 0x10
  149. /* Squelch clock requests from HW */
  150. #define SBSDIO_FORCE_HW_CLKREQ_OFF 0x20
  151. /* Status: ALP is ready */
  152. #define SBSDIO_ALP_AVAIL 0x40
  153. /* Status: HT is ready */
  154. #define SBSDIO_HT_AVAIL 0x80
  155. #define SBSDIO_CSR_MASK 0x1F
  156. #define SBSDIO_AVBITS (SBSDIO_HT_AVAIL | SBSDIO_ALP_AVAIL)
  157. #define SBSDIO_ALPAV(regval) ((regval) & SBSDIO_AVBITS)
  158. #define SBSDIO_HTAV(regval) (((regval) & SBSDIO_AVBITS) == SBSDIO_AVBITS)
  159. #define SBSDIO_ALPONLY(regval) (SBSDIO_ALPAV(regval) && !SBSDIO_HTAV(regval))
  160. #define SBSDIO_CLKAV(regval, alponly) \
  161. (SBSDIO_ALPAV(regval) && (alponly ? 1 : SBSDIO_HTAV(regval)))
  162. /* intstatus */
  163. #define I_SMB_SW0 (1 << 0) /* To SB Mail S/W interrupt 0 */
  164. #define I_SMB_SW1 (1 << 1) /* To SB Mail S/W interrupt 1 */
  165. #define I_SMB_SW2 (1 << 2) /* To SB Mail S/W interrupt 2 */
  166. #define I_SMB_SW3 (1 << 3) /* To SB Mail S/W interrupt 3 */
  167. #define I_SMB_SW_MASK 0x0000000f /* To SB Mail S/W interrupts mask */
  168. #define I_SMB_SW_SHIFT 0 /* To SB Mail S/W interrupts shift */
  169. #define I_HMB_SW0 (1 << 4) /* To Host Mail S/W interrupt 0 */
  170. #define I_HMB_SW1 (1 << 5) /* To Host Mail S/W interrupt 1 */
  171. #define I_HMB_SW2 (1 << 6) /* To Host Mail S/W interrupt 2 */
  172. #define I_HMB_SW3 (1 << 7) /* To Host Mail S/W interrupt 3 */
  173. #define I_HMB_SW_MASK 0x000000f0 /* To Host Mail S/W interrupts mask */
  174. #define I_HMB_SW_SHIFT 4 /* To Host Mail S/W interrupts shift */
  175. #define I_WR_OOSYNC (1 << 8) /* Write Frame Out Of Sync */
  176. #define I_RD_OOSYNC (1 << 9) /* Read Frame Out Of Sync */
  177. #define I_PC (1 << 10) /* descriptor error */
  178. #define I_PD (1 << 11) /* data error */
  179. #define I_DE (1 << 12) /* Descriptor protocol Error */
  180. #define I_RU (1 << 13) /* Receive descriptor Underflow */
  181. #define I_RO (1 << 14) /* Receive fifo Overflow */
  182. #define I_XU (1 << 15) /* Transmit fifo Underflow */
  183. #define I_RI (1 << 16) /* Receive Interrupt */
  184. #define I_BUSPWR (1 << 17) /* SDIO Bus Power Change (rev 9) */
  185. #define I_XMTDATA_AVAIL (1 << 23) /* bits in fifo */
  186. #define I_XI (1 << 24) /* Transmit Interrupt */
  187. #define I_RF_TERM (1 << 25) /* Read Frame Terminate */
  188. #define I_WF_TERM (1 << 26) /* Write Frame Terminate */
  189. #define I_PCMCIA_XU (1 << 27) /* PCMCIA Transmit FIFO Underflow */
  190. #define I_SBINT (1 << 28) /* sbintstatus Interrupt */
  191. #define I_CHIPACTIVE (1 << 29) /* chip from doze to active state */
  192. #define I_SRESET (1 << 30) /* CCCR RES interrupt */
  193. #define I_IOE2 (1U << 31) /* CCCR IOE2 Bit Changed */
  194. #define I_ERRORS (I_PC | I_PD | I_DE | I_RU | I_RO | I_XU)
  195. #define I_DMA (I_RI | I_XI | I_ERRORS)
  196. /* corecontrol */
  197. #define CC_CISRDY (1 << 0) /* CIS Ready */
  198. #define CC_BPRESEN (1 << 1) /* CCCR RES signal */
  199. #define CC_F2RDY (1 << 2) /* set CCCR IOR2 bit */
  200. #define CC_CLRPADSISO (1 << 3) /* clear SDIO pads isolation */
  201. #define CC_XMTDATAAVAIL_MODE (1 << 4)
  202. #define CC_XMTDATAAVAIL_CTRL (1 << 5)
  203. /* SDA_FRAMECTRL */
  204. #define SFC_RF_TERM (1 << 0) /* Read Frame Terminate */
  205. #define SFC_WF_TERM (1 << 1) /* Write Frame Terminate */
  206. #define SFC_CRC4WOOS (1 << 2) /* CRC error for write out of sync */
  207. #define SFC_ABORTALL (1 << 3) /* Abort all in-progress frames */
  208. /*
  209. * Software allocation of To SB Mailbox resources
  210. */
  211. /* tosbmailbox bits corresponding to intstatus bits */
  212. #define SMB_NAK (1 << 0) /* Frame NAK */
  213. #define SMB_INT_ACK (1 << 1) /* Host Interrupt ACK */
  214. #define SMB_USE_OOB (1 << 2) /* Use OOB Wakeup */
  215. #define SMB_DEV_INT (1 << 3) /* Miscellaneous Interrupt */
  216. /* tosbmailboxdata */
  217. #define SMB_DATA_VERSION_SHIFT 16 /* host protocol version */
  218. /*
  219. * Software allocation of To Host Mailbox resources
  220. */
  221. /* intstatus bits */
  222. #define I_HMB_FC_STATE I_HMB_SW0 /* Flow Control State */
  223. #define I_HMB_FC_CHANGE I_HMB_SW1 /* Flow Control State Changed */
  224. #define I_HMB_FRAME_IND I_HMB_SW2 /* Frame Indication */
  225. #define I_HMB_HOST_INT I_HMB_SW3 /* Miscellaneous Interrupt */
  226. /* tohostmailboxdata */
  227. #define HMB_DATA_NAKHANDLED 1 /* retransmit NAK'd frame */
  228. #define HMB_DATA_DEVREADY 2 /* talk to host after enable */
  229. #define HMB_DATA_FC 4 /* per prio flowcontrol update flag */
  230. #define HMB_DATA_FWREADY 8 /* fw ready for protocol activity */
  231. #define HMB_DATA_FCDATA_MASK 0xff000000
  232. #define HMB_DATA_FCDATA_SHIFT 24
  233. #define HMB_DATA_VERSION_MASK 0x00ff0000
  234. #define HMB_DATA_VERSION_SHIFT 16
  235. /*
  236. * Software-defined protocol header
  237. */
  238. /* Current protocol version */
  239. #define SDPCM_PROT_VERSION 4
  240. /*
  241. * Shared structure between dongle and the host.
  242. * The structure contains pointers to trap or assert information.
  243. */
  244. #define SDPCM_SHARED_VERSION 0x0003
  245. #define SDPCM_SHARED_VERSION_MASK 0x00FF
  246. #define SDPCM_SHARED_ASSERT_BUILT 0x0100
  247. #define SDPCM_SHARED_ASSERT 0x0200
  248. #define SDPCM_SHARED_TRAP 0x0400
  249. /* Space for header read, limit for data packets */
  250. #define MAX_HDR_READ (1 << 6)
  251. #define MAX_RX_DATASZ 2048
  252. /* Bump up limit on waiting for HT to account for first startup;
  253. * if the image is doing a CRC calculation before programming the PMU
  254. * for HT availability, it could take a couple hundred ms more, so
  255. * max out at a 1 second (1000000us).
  256. */
  257. #undef PMU_MAX_TRANSITION_DLY
  258. #define PMU_MAX_TRANSITION_DLY 1000000
  259. /* Value for ChipClockCSR during initial setup */
  260. #define BRCMF_INIT_CLKCTL1 (SBSDIO_FORCE_HW_CLKREQ_OFF | \
  261. SBSDIO_ALP_AVAIL_REQ)
  262. /* Flags for SDH calls */
  263. #define F2SYNC (SDIO_REQ_4BYTE | SDIO_REQ_FIXED)
  264. #define BRCMF_IDLE_ACTIVE 0 /* Do not request any SD clock change
  265. * when idle
  266. */
  267. #define BRCMF_IDLE_INTERVAL 1
  268. #define KSO_WAIT_US 50
  269. #define MAX_KSO_ATTEMPTS (PMU_MAX_TRANSITION_DLY/KSO_WAIT_US)
  270. #define BRCMF_SDIO_MAX_ACCESS_ERRORS 5
  271. /*
  272. * Conversion of 802.1D priority to precedence level
  273. */
  274. static uint prio2prec(u32 prio)
  275. {
  276. return (prio == PRIO_8021D_NONE || prio == PRIO_8021D_BE) ?
  277. (prio^2) : prio;
  278. }
  279. #ifdef DEBUG
  280. /* Device console log buffer state */
  281. struct brcmf_console {
  282. uint count; /* Poll interval msec counter */
  283. uint log_addr; /* Log struct address (fixed) */
  284. struct rte_log_le log_le; /* Log struct (host copy) */
  285. uint bufsize; /* Size of log buffer */
  286. u8 *buf; /* Log buffer (host copy) */
  287. uint last; /* Last buffer read index */
  288. };
  289. struct brcmf_trap_info {
  290. __le32 type;
  291. __le32 epc;
  292. __le32 cpsr;
  293. __le32 spsr;
  294. __le32 r0; /* a1 */
  295. __le32 r1; /* a2 */
  296. __le32 r2; /* a3 */
  297. __le32 r3; /* a4 */
  298. __le32 r4; /* v1 */
  299. __le32 r5; /* v2 */
  300. __le32 r6; /* v3 */
  301. __le32 r7; /* v4 */
  302. __le32 r8; /* v5 */
  303. __le32 r9; /* sb/v6 */
  304. __le32 r10; /* sl/v7 */
  305. __le32 r11; /* fp/v8 */
  306. __le32 r12; /* ip */
  307. __le32 r13; /* sp */
  308. __le32 r14; /* lr */
  309. __le32 pc; /* r15 */
  310. };
  311. #endif /* DEBUG */
  312. struct sdpcm_shared {
  313. u32 flags;
  314. u32 trap_addr;
  315. u32 assert_exp_addr;
  316. u32 assert_file_addr;
  317. u32 assert_line;
  318. u32 console_addr; /* Address of struct rte_console */
  319. u32 msgtrace_addr;
  320. u8 tag[32];
  321. u32 brpt_addr;
  322. };
  323. struct sdpcm_shared_le {
  324. __le32 flags;
  325. __le32 trap_addr;
  326. __le32 assert_exp_addr;
  327. __le32 assert_file_addr;
  328. __le32 assert_line;
  329. __le32 console_addr; /* Address of struct rte_console */
  330. __le32 msgtrace_addr;
  331. u8 tag[32];
  332. __le32 brpt_addr;
  333. };
  334. /* dongle SDIO bus specific header info */
  335. struct brcmf_sdio_hdrinfo {
  336. u8 seq_num;
  337. u8 channel;
  338. u16 len;
  339. u16 len_left;
  340. u16 len_nxtfrm;
  341. u8 dat_offset;
  342. bool lastfrm;
  343. u16 tail_pad;
  344. };
  345. /*
  346. * hold counter variables
  347. */
  348. struct brcmf_sdio_count {
  349. uint intrcount; /* Count of device interrupt callbacks */
  350. uint lastintrs; /* Count as of last watchdog timer */
  351. uint pollcnt; /* Count of active polls */
  352. uint regfails; /* Count of R_REG failures */
  353. uint tx_sderrs; /* Count of tx attempts with sd errors */
  354. uint fcqueued; /* Tx packets that got queued */
  355. uint rxrtx; /* Count of rtx requests (NAK to dongle) */
  356. uint rx_toolong; /* Receive frames too long to receive */
  357. uint rxc_errors; /* SDIO errors when reading control frames */
  358. uint rx_hdrfail; /* SDIO errors on header reads */
  359. uint rx_badhdr; /* Bad received headers (roosync?) */
  360. uint rx_badseq; /* Mismatched rx sequence number */
  361. uint fc_rcvd; /* Number of flow-control events received */
  362. uint fc_xoff; /* Number which turned on flow-control */
  363. uint fc_xon; /* Number which turned off flow-control */
  364. uint rxglomfail; /* Failed deglom attempts */
  365. uint rxglomframes; /* Number of glom frames (superframes) */
  366. uint rxglompkts; /* Number of packets from glom frames */
  367. uint f2rxhdrs; /* Number of header reads */
  368. uint f2rxdata; /* Number of frame data reads */
  369. uint f2txdata; /* Number of f2 frame writes */
  370. uint f1regdata; /* Number of f1 register accesses */
  371. uint tickcnt; /* Number of watchdog been schedule */
  372. ulong tx_ctlerrs; /* Err of sending ctrl frames */
  373. ulong tx_ctlpkts; /* Ctrl frames sent to dongle */
  374. ulong rx_ctlerrs; /* Err of processing rx ctrl frames */
  375. ulong rx_ctlpkts; /* Ctrl frames processed from dongle */
  376. ulong rx_readahead_cnt; /* packets where header read-ahead was used */
  377. };
  378. /* misc chip info needed by some of the routines */
  379. /* Private data for SDIO bus interaction */
  380. struct brcmf_sdio {
  381. struct brcmf_sdio_dev *sdiodev; /* sdio device handler */
  382. struct brcmf_chip *ci; /* Chip info struct */
  383. u32 hostintmask; /* Copy of Host Interrupt Mask */
  384. atomic_t intstatus; /* Intstatus bits (events) pending */
  385. atomic_t fcstate; /* State of dongle flow-control */
  386. uint blocksize; /* Block size of SDIO transfers */
  387. uint roundup; /* Max roundup limit */
  388. struct pktq txq; /* Queue length used for flow-control */
  389. u8 flowcontrol; /* per prio flow control bitmask */
  390. u8 tx_seq; /* Transmit sequence number (next) */
  391. u8 tx_max; /* Maximum transmit sequence allowed */
  392. u8 *hdrbuf; /* buffer for handling rx frame */
  393. u8 *rxhdr; /* Header of current rx frame (in hdrbuf) */
  394. u8 rx_seq; /* Receive sequence number (expected) */
  395. struct brcmf_sdio_hdrinfo cur_read;
  396. /* info of current read frame */
  397. bool rxskip; /* Skip receive (awaiting NAK ACK) */
  398. bool rxpending; /* Data frame pending in dongle */
  399. uint rxbound; /* Rx frames to read before resched */
  400. uint txbound; /* Tx frames to send before resched */
  401. uint txminmax;
  402. struct sk_buff *glomd; /* Packet containing glomming descriptor */
  403. struct sk_buff_head glom; /* Packet list for glommed superframe */
  404. u8 *rxbuf; /* Buffer for receiving control packets */
  405. uint rxblen; /* Allocated length of rxbuf */
  406. u8 *rxctl; /* Aligned pointer into rxbuf */
  407. u8 *rxctl_orig; /* pointer for freeing rxctl */
  408. uint rxlen; /* Length of valid data in buffer */
  409. spinlock_t rxctl_lock; /* protection lock for ctrl frame resources */
  410. u8 sdpcm_ver; /* Bus protocol reported by dongle */
  411. bool intr; /* Use interrupts */
  412. bool poll; /* Use polling */
  413. atomic_t ipend; /* Device interrupt is pending */
  414. uint spurious; /* Count of spurious interrupts */
  415. uint pollrate; /* Ticks between device polls */
  416. uint polltick; /* Tick counter */
  417. #ifdef DEBUG
  418. uint console_interval;
  419. struct brcmf_console console; /* Console output polling support */
  420. uint console_addr; /* Console address from shared struct */
  421. #endif /* DEBUG */
  422. uint clkstate; /* State of sd and backplane clock(s) */
  423. s32 idletime; /* Control for activity timeout */
  424. s32 idlecount; /* Activity timeout counter */
  425. s32 idleclock; /* How to set bus driver when idle */
  426. bool rxflow_mode; /* Rx flow control mode */
  427. bool rxflow; /* Is rx flow control on */
  428. bool alp_only; /* Don't use HT clock (ALP only) */
  429. u8 *ctrl_frame_buf;
  430. u16 ctrl_frame_len;
  431. bool ctrl_frame_stat;
  432. int ctrl_frame_err;
  433. spinlock_t txq_lock; /* protect bus->txq */
  434. wait_queue_head_t ctrl_wait;
  435. wait_queue_head_t dcmd_resp_wait;
  436. struct timer_list timer;
  437. struct completion watchdog_wait;
  438. struct task_struct *watchdog_tsk;
  439. bool wd_active;
  440. struct workqueue_struct *brcmf_wq;
  441. struct work_struct datawork;
  442. bool dpc_triggered;
  443. bool dpc_running;
  444. bool txoff; /* Transmit flow-controlled */
  445. struct brcmf_sdio_count sdcnt;
  446. bool sr_enabled; /* SaveRestore enabled */
  447. bool sleeping;
  448. u8 tx_hdrlen; /* sdio bus header length for tx packet */
  449. bool txglom; /* host tx glomming enable flag */
  450. u16 head_align; /* buffer pointer alignment */
  451. u16 sgentry_align; /* scatter-gather buffer alignment */
  452. };
  453. /* clkstate */
  454. #define CLK_NONE 0
  455. #define CLK_SDONLY 1
  456. #define CLK_PENDING 2
  457. #define CLK_AVAIL 3
  458. #ifdef DEBUG
  459. static int qcount[NUMPRIO];
  460. #endif /* DEBUG */
  461. #define DEFAULT_SDIO_DRIVE_STRENGTH 6 /* in milliamps */
  462. #define RETRYCHAN(chan) ((chan) == SDPCM_EVENT_CHANNEL)
  463. /* Limit on rounding up frames */
  464. static const uint max_roundup = 512;
  465. #ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
  466. #define ALIGNMENT 8
  467. #else
  468. #define ALIGNMENT 4
  469. #endif
  470. enum brcmf_sdio_frmtype {
  471. BRCMF_SDIO_FT_NORMAL,
  472. BRCMF_SDIO_FT_SUPER,
  473. BRCMF_SDIO_FT_SUB,
  474. };
  475. #define SDIOD_DRVSTR_KEY(chip, pmu) (((chip) << 16) | (pmu))
  476. /* SDIO Pad drive strength to select value mappings */
  477. struct sdiod_drive_str {
  478. u8 strength; /* Pad Drive Strength in mA */
  479. u8 sel; /* Chip-specific select value */
  480. };
  481. /* SDIO Drive Strength to sel value table for PMU Rev 11 (1.8V) */
  482. static const struct sdiod_drive_str sdiod_drvstr_tab1_1v8[] = {
  483. {32, 0x6},
  484. {26, 0x7},
  485. {22, 0x4},
  486. {16, 0x5},
  487. {12, 0x2},
  488. {8, 0x3},
  489. {4, 0x0},
  490. {0, 0x1}
  491. };
  492. /* SDIO Drive Strength to sel value table for PMU Rev 13 (1.8v) */
  493. static const struct sdiod_drive_str sdiod_drive_strength_tab5_1v8[] = {
  494. {6, 0x7},
  495. {5, 0x6},
  496. {4, 0x5},
  497. {3, 0x4},
  498. {2, 0x2},
  499. {1, 0x1},
  500. {0, 0x0}
  501. };
  502. /* SDIO Drive Strength to sel value table for PMU Rev 17 (1.8v) */
  503. static const struct sdiod_drive_str sdiod_drvstr_tab6_1v8[] = {
  504. {3, 0x3},
  505. {2, 0x2},
  506. {1, 0x1},
  507. {0, 0x0} };
  508. /* SDIO Drive Strength to sel value table for 43143 PMU Rev 17 (3.3V) */
  509. static const struct sdiod_drive_str sdiod_drvstr_tab2_3v3[] = {
  510. {16, 0x7},
  511. {12, 0x5},
  512. {8, 0x3},
  513. {4, 0x1}
  514. };
  515. BRCMF_FW_NVRAM_DEF(43143, "brcmfmac43143-sdio.bin", "brcmfmac43143-sdio.txt");
  516. BRCMF_FW_NVRAM_DEF(43241B0, "brcmfmac43241b0-sdio.bin",
  517. "brcmfmac43241b0-sdio.txt");
  518. BRCMF_FW_NVRAM_DEF(43241B4, "brcmfmac43241b4-sdio.bin",
  519. "brcmfmac43241b4-sdio.txt");
  520. BRCMF_FW_NVRAM_DEF(43241B5, "brcmfmac43241b5-sdio.bin",
  521. "brcmfmac43241b5-sdio.txt");
  522. BRCMF_FW_NVRAM_DEF(4329, "brcmfmac4329-sdio.bin", "brcmfmac4329-sdio.txt");
  523. BRCMF_FW_NVRAM_DEF(4330, "brcmfmac4330-sdio.bin", "brcmfmac4330-sdio.txt");
  524. BRCMF_FW_NVRAM_DEF(4334, "brcmfmac4334-sdio.bin", "brcmfmac4334-sdio.txt");
  525. BRCMF_FW_NVRAM_DEF(43340, "brcmfmac43340-sdio.bin", "brcmfmac43340-sdio.txt");
  526. BRCMF_FW_NVRAM_DEF(4335, "brcmfmac4335-sdio.bin", "brcmfmac4335-sdio.txt");
  527. BRCMF_FW_NVRAM_DEF(43362, "brcmfmac43362-sdio.bin", "brcmfmac43362-sdio.txt");
  528. BRCMF_FW_NVRAM_DEF(4339, "brcmfmac4339-sdio.bin", "brcmfmac4339-sdio.txt");
  529. BRCMF_FW_NVRAM_DEF(43430A0, "brcmfmac43430a0-sdio.bin", "brcmfmac43430a0-sdio.txt");
  530. /* Note the names are not postfixed with a1 for backward compatibility */
  531. BRCMF_FW_NVRAM_DEF(43430A1, "brcmfmac43430-sdio.bin", "brcmfmac43430-sdio.txt");
  532. BRCMF_FW_NVRAM_DEF(43455, "brcmfmac43455-sdio.bin", "brcmfmac43455-sdio.txt");
  533. BRCMF_FW_NVRAM_DEF(4354, "brcmfmac4354-sdio.bin", "brcmfmac4354-sdio.txt");
  534. BRCMF_FW_NVRAM_DEF(4356, "brcmfmac4356-sdio.bin", "brcmfmac4356-sdio.txt");
  535. BRCMF_FW_NVRAM_DEF(4373, "brcmfmac4373-sdio.bin", "brcmfmac4373-sdio.txt");
  536. static struct brcmf_firmware_mapping brcmf_sdio_fwnames[] = {
  537. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43143_CHIP_ID, 0xFFFFFFFF, 43143),
  538. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43241_CHIP_ID, 0x0000001F, 43241B0),
  539. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43241_CHIP_ID, 0x00000020, 43241B4),
  540. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43241_CHIP_ID, 0xFFFFFFC0, 43241B5),
  541. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4329_CHIP_ID, 0xFFFFFFFF, 4329),
  542. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4330_CHIP_ID, 0xFFFFFFFF, 4330),
  543. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4334_CHIP_ID, 0xFFFFFFFF, 4334),
  544. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43340_CHIP_ID, 0xFFFFFFFF, 43340),
  545. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43341_CHIP_ID, 0xFFFFFFFF, 43340),
  546. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4335_CHIP_ID, 0xFFFFFFFF, 4335),
  547. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43362_CHIP_ID, 0xFFFFFFFE, 43362),
  548. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4339_CHIP_ID, 0xFFFFFFFF, 4339),
  549. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43430_CHIP_ID, 0x00000001, 43430A0),
  550. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_43430_CHIP_ID, 0xFFFFFFFE, 43430A1),
  551. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4345_CHIP_ID, 0xFFFFFFC0, 43455),
  552. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4354_CHIP_ID, 0xFFFFFFFF, 4354),
  553. BRCMF_FW_NVRAM_ENTRY(BRCM_CC_4356_CHIP_ID, 0xFFFFFFFF, 4356),
  554. BRCMF_FW_NVRAM_ENTRY(CY_CC_4373_CHIP_ID, 0xFFFFFFFF, 4373)
  555. };
  556. static void pkt_align(struct sk_buff *p, int len, int align)
  557. {
  558. uint datalign;
  559. datalign = (unsigned long)(p->data);
  560. datalign = roundup(datalign, (align)) - datalign;
  561. if (datalign)
  562. skb_pull(p, datalign);
  563. __skb_trim(p, len);
  564. }
  565. /* To check if there's window offered */
  566. static bool data_ok(struct brcmf_sdio *bus)
  567. {
  568. return (u8)(bus->tx_max - bus->tx_seq) != 0 &&
  569. ((u8)(bus->tx_max - bus->tx_seq) & 0x80) == 0;
  570. }
  571. /*
  572. * Reads a register in the SDIO hardware block. This block occupies a series of
  573. * adresses on the 32 bit backplane bus.
  574. */
  575. static int r_sdreg32(struct brcmf_sdio *bus, u32 *regvar, u32 offset)
  576. {
  577. struct brcmf_core *core;
  578. int ret;
  579. core = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
  580. *regvar = brcmf_sdiod_regrl(bus->sdiodev, core->base + offset, &ret);
  581. return ret;
  582. }
  583. static int w_sdreg32(struct brcmf_sdio *bus, u32 regval, u32 reg_offset)
  584. {
  585. struct brcmf_core *core;
  586. int ret;
  587. core = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
  588. brcmf_sdiod_regwl(bus->sdiodev, core->base + reg_offset, regval, &ret);
  589. return ret;
  590. }
  591. static int
  592. brcmf_sdio_kso_control(struct brcmf_sdio *bus, bool on)
  593. {
  594. u8 wr_val = 0, rd_val, cmp_val, bmask;
  595. int err = 0;
  596. int err_cnt = 0;
  597. int try_cnt = 0;
  598. brcmf_dbg(TRACE, "Enter: on=%d\n", on);
  599. wr_val = (on << SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  600. /* 1st KSO write goes to AOS wake up core if device is asleep */
  601. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  602. wr_val, &err);
  603. if (on) {
  604. /* device WAKEUP through KSO:
  605. * write bit 0 & read back until
  606. * both bits 0 (kso bit) & 1 (dev on status) are set
  607. */
  608. cmp_val = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK |
  609. SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK;
  610. bmask = cmp_val;
  611. usleep_range(2000, 3000);
  612. } else {
  613. /* Put device to sleep, turn off KSO */
  614. cmp_val = 0;
  615. /* only check for bit0, bit1(dev on status) may not
  616. * get cleared right away
  617. */
  618. bmask = SBSDIO_FUNC1_SLEEPCSR_KSO_MASK;
  619. }
  620. do {
  621. /* reliable KSO bit set/clr:
  622. * the sdiod sleep write access is synced to PMU 32khz clk
  623. * just one write attempt may fail,
  624. * read it back until it matches written value
  625. */
  626. rd_val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  627. &err);
  628. if (!err) {
  629. if ((rd_val & bmask) == cmp_val)
  630. break;
  631. err_cnt = 0;
  632. }
  633. /* bail out upon subsequent access errors */
  634. if (err && (err_cnt++ > BRCMF_SDIO_MAX_ACCESS_ERRORS))
  635. break;
  636. udelay(KSO_WAIT_US);
  637. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  638. wr_val, &err);
  639. } while (try_cnt++ < MAX_KSO_ATTEMPTS);
  640. if (try_cnt > 2)
  641. brcmf_dbg(SDIO, "try_cnt=%d rd_val=0x%x err=%d\n", try_cnt,
  642. rd_val, err);
  643. if (try_cnt > MAX_KSO_ATTEMPTS)
  644. brcmf_err("max tries: rd_val=0x%x err=%d\n", rd_val, err);
  645. return err;
  646. }
  647. #define HOSTINTMASK (I_HMB_SW_MASK | I_CHIPACTIVE)
  648. /* Turn backplane clock on or off */
  649. static int brcmf_sdio_htclk(struct brcmf_sdio *bus, bool on, bool pendok)
  650. {
  651. int err;
  652. u8 clkctl, clkreq, devctl;
  653. unsigned long timeout;
  654. brcmf_dbg(SDIO, "Enter\n");
  655. clkctl = 0;
  656. if (bus->sr_enabled) {
  657. bus->clkstate = (on ? CLK_AVAIL : CLK_SDONLY);
  658. return 0;
  659. }
  660. if (on) {
  661. /* Request HT Avail */
  662. clkreq =
  663. bus->alp_only ? SBSDIO_ALP_AVAIL_REQ : SBSDIO_HT_AVAIL_REQ;
  664. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  665. clkreq, &err);
  666. if (err) {
  667. brcmf_err("HT Avail request error: %d\n", err);
  668. return -EBADE;
  669. }
  670. /* Check current status */
  671. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  672. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  673. if (err) {
  674. brcmf_err("HT Avail read error: %d\n", err);
  675. return -EBADE;
  676. }
  677. /* Go to pending and await interrupt if appropriate */
  678. if (!SBSDIO_CLKAV(clkctl, bus->alp_only) && pendok) {
  679. /* Allow only clock-available interrupt */
  680. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  681. SBSDIO_DEVICE_CTL, &err);
  682. if (err) {
  683. brcmf_err("Devctl error setting CA: %d\n",
  684. err);
  685. return -EBADE;
  686. }
  687. devctl |= SBSDIO_DEVCTL_CA_INT_ONLY;
  688. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  689. devctl, &err);
  690. brcmf_dbg(SDIO, "CLKCTL: set PENDING\n");
  691. bus->clkstate = CLK_PENDING;
  692. return 0;
  693. } else if (bus->clkstate == CLK_PENDING) {
  694. /* Cancel CA-only interrupt filter */
  695. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  696. SBSDIO_DEVICE_CTL, &err);
  697. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  698. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  699. devctl, &err);
  700. }
  701. /* Otherwise, wait here (polling) for HT Avail */
  702. timeout = jiffies +
  703. msecs_to_jiffies(PMU_MAX_TRANSITION_DLY/1000);
  704. while (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  705. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  706. SBSDIO_FUNC1_CHIPCLKCSR,
  707. &err);
  708. if (time_after(jiffies, timeout))
  709. break;
  710. else
  711. usleep_range(5000, 10000);
  712. }
  713. if (err) {
  714. brcmf_err("HT Avail request error: %d\n", err);
  715. return -EBADE;
  716. }
  717. if (!SBSDIO_CLKAV(clkctl, bus->alp_only)) {
  718. brcmf_err("HT Avail timeout (%d): clkctl 0x%02x\n",
  719. PMU_MAX_TRANSITION_DLY, clkctl);
  720. return -EBADE;
  721. }
  722. /* Mark clock available */
  723. bus->clkstate = CLK_AVAIL;
  724. brcmf_dbg(SDIO, "CLKCTL: turned ON\n");
  725. #if defined(DEBUG)
  726. if (!bus->alp_only) {
  727. if (SBSDIO_ALPONLY(clkctl))
  728. brcmf_err("HT Clock should be on\n");
  729. }
  730. #endif /* defined (DEBUG) */
  731. } else {
  732. clkreq = 0;
  733. if (bus->clkstate == CLK_PENDING) {
  734. /* Cancel CA-only interrupt filter */
  735. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  736. SBSDIO_DEVICE_CTL, &err);
  737. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  738. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  739. devctl, &err);
  740. }
  741. bus->clkstate = CLK_SDONLY;
  742. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  743. clkreq, &err);
  744. brcmf_dbg(SDIO, "CLKCTL: turned OFF\n");
  745. if (err) {
  746. brcmf_err("Failed access turning clock off: %d\n",
  747. err);
  748. return -EBADE;
  749. }
  750. }
  751. return 0;
  752. }
  753. /* Change idle/active SD state */
  754. static int brcmf_sdio_sdclk(struct brcmf_sdio *bus, bool on)
  755. {
  756. brcmf_dbg(SDIO, "Enter\n");
  757. if (on)
  758. bus->clkstate = CLK_SDONLY;
  759. else
  760. bus->clkstate = CLK_NONE;
  761. return 0;
  762. }
  763. /* Transition SD and backplane clock readiness */
  764. static int brcmf_sdio_clkctl(struct brcmf_sdio *bus, uint target, bool pendok)
  765. {
  766. #ifdef DEBUG
  767. uint oldstate = bus->clkstate;
  768. #endif /* DEBUG */
  769. brcmf_dbg(SDIO, "Enter\n");
  770. /* Early exit if we're already there */
  771. if (bus->clkstate == target)
  772. return 0;
  773. switch (target) {
  774. case CLK_AVAIL:
  775. /* Make sure SD clock is available */
  776. if (bus->clkstate == CLK_NONE)
  777. brcmf_sdio_sdclk(bus, true);
  778. /* Now request HT Avail on the backplane */
  779. brcmf_sdio_htclk(bus, true, pendok);
  780. break;
  781. case CLK_SDONLY:
  782. /* Remove HT request, or bring up SD clock */
  783. if (bus->clkstate == CLK_NONE)
  784. brcmf_sdio_sdclk(bus, true);
  785. else if (bus->clkstate == CLK_AVAIL)
  786. brcmf_sdio_htclk(bus, false, false);
  787. else
  788. brcmf_err("request for %d -> %d\n",
  789. bus->clkstate, target);
  790. break;
  791. case CLK_NONE:
  792. /* Make sure to remove HT request */
  793. if (bus->clkstate == CLK_AVAIL)
  794. brcmf_sdio_htclk(bus, false, false);
  795. /* Now remove the SD clock */
  796. brcmf_sdio_sdclk(bus, false);
  797. break;
  798. }
  799. #ifdef DEBUG
  800. brcmf_dbg(SDIO, "%d -> %d\n", oldstate, bus->clkstate);
  801. #endif /* DEBUG */
  802. return 0;
  803. }
  804. static int
  805. brcmf_sdio_bus_sleep(struct brcmf_sdio *bus, bool sleep, bool pendok)
  806. {
  807. int err = 0;
  808. u8 clkcsr;
  809. brcmf_dbg(SDIO, "Enter: request %s currently %s\n",
  810. (sleep ? "SLEEP" : "WAKE"),
  811. (bus->sleeping ? "SLEEP" : "WAKE"));
  812. /* If SR is enabled control bus state with KSO */
  813. if (bus->sr_enabled) {
  814. /* Done if we're already in the requested state */
  815. if (sleep == bus->sleeping)
  816. goto end;
  817. /* Going to sleep */
  818. if (sleep) {
  819. clkcsr = brcmf_sdiod_regrb(bus->sdiodev,
  820. SBSDIO_FUNC1_CHIPCLKCSR,
  821. &err);
  822. if ((clkcsr & SBSDIO_CSR_MASK) == 0) {
  823. brcmf_dbg(SDIO, "no clock, set ALP\n");
  824. brcmf_sdiod_regwb(bus->sdiodev,
  825. SBSDIO_FUNC1_CHIPCLKCSR,
  826. SBSDIO_ALP_AVAIL_REQ, &err);
  827. }
  828. err = brcmf_sdio_kso_control(bus, false);
  829. } else {
  830. err = brcmf_sdio_kso_control(bus, true);
  831. }
  832. if (err) {
  833. brcmf_err("error while changing bus sleep state %d\n",
  834. err);
  835. goto done;
  836. }
  837. }
  838. end:
  839. /* control clocks */
  840. if (sleep) {
  841. if (!bus->sr_enabled)
  842. brcmf_sdio_clkctl(bus, CLK_NONE, pendok);
  843. } else {
  844. brcmf_sdio_clkctl(bus, CLK_AVAIL, pendok);
  845. brcmf_sdio_wd_timer(bus, true);
  846. }
  847. bus->sleeping = sleep;
  848. brcmf_dbg(SDIO, "new state %s\n",
  849. (sleep ? "SLEEP" : "WAKE"));
  850. done:
  851. brcmf_dbg(SDIO, "Exit: err=%d\n", err);
  852. return err;
  853. }
  854. #ifdef DEBUG
  855. static inline bool brcmf_sdio_valid_shared_address(u32 addr)
  856. {
  857. return !(addr == 0 || ((~addr >> 16) & 0xffff) == (addr & 0xffff));
  858. }
  859. static int brcmf_sdio_readshared(struct brcmf_sdio *bus,
  860. struct sdpcm_shared *sh)
  861. {
  862. u32 addr = 0;
  863. int rv;
  864. u32 shaddr = 0;
  865. struct sdpcm_shared_le sh_le;
  866. __le32 addr_le;
  867. sdio_claim_host(bus->sdiodev->func[1]);
  868. brcmf_sdio_bus_sleep(bus, false, false);
  869. /*
  870. * Read last word in socram to determine
  871. * address of sdpcm_shared structure
  872. */
  873. shaddr = bus->ci->rambase + bus->ci->ramsize - 4;
  874. if (!bus->ci->rambase && brcmf_chip_sr_capable(bus->ci))
  875. shaddr -= bus->ci->srsize;
  876. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, shaddr,
  877. (u8 *)&addr_le, 4);
  878. if (rv < 0)
  879. goto fail;
  880. /*
  881. * Check if addr is valid.
  882. * NVRAM length at the end of memory should have been overwritten.
  883. */
  884. addr = le32_to_cpu(addr_le);
  885. if (!brcmf_sdio_valid_shared_address(addr)) {
  886. brcmf_err("invalid sdpcm_shared address 0x%08X\n", addr);
  887. rv = -EINVAL;
  888. goto fail;
  889. }
  890. brcmf_dbg(INFO, "sdpcm_shared address 0x%08X\n", addr);
  891. /* Read hndrte_shared structure */
  892. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&sh_le,
  893. sizeof(struct sdpcm_shared_le));
  894. if (rv < 0)
  895. goto fail;
  896. sdio_release_host(bus->sdiodev->func[1]);
  897. /* Endianness */
  898. sh->flags = le32_to_cpu(sh_le.flags);
  899. sh->trap_addr = le32_to_cpu(sh_le.trap_addr);
  900. sh->assert_exp_addr = le32_to_cpu(sh_le.assert_exp_addr);
  901. sh->assert_file_addr = le32_to_cpu(sh_le.assert_file_addr);
  902. sh->assert_line = le32_to_cpu(sh_le.assert_line);
  903. sh->console_addr = le32_to_cpu(sh_le.console_addr);
  904. sh->msgtrace_addr = le32_to_cpu(sh_le.msgtrace_addr);
  905. if ((sh->flags & SDPCM_SHARED_VERSION_MASK) > SDPCM_SHARED_VERSION) {
  906. brcmf_err("sdpcm shared version unsupported: dhd %d dongle %d\n",
  907. SDPCM_SHARED_VERSION,
  908. sh->flags & SDPCM_SHARED_VERSION_MASK);
  909. return -EPROTO;
  910. }
  911. return 0;
  912. fail:
  913. brcmf_err("unable to obtain sdpcm_shared info: rv=%d (addr=0x%x)\n",
  914. rv, addr);
  915. sdio_release_host(bus->sdiodev->func[1]);
  916. return rv;
  917. }
  918. static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
  919. {
  920. struct sdpcm_shared sh;
  921. if (brcmf_sdio_readshared(bus, &sh) == 0)
  922. bus->console_addr = sh.console_addr;
  923. }
  924. #else
  925. static void brcmf_sdio_get_console_addr(struct brcmf_sdio *bus)
  926. {
  927. }
  928. #endif /* DEBUG */
  929. static u32 brcmf_sdio_hostmail(struct brcmf_sdio *bus)
  930. {
  931. u32 intstatus = 0;
  932. u32 hmb_data;
  933. u8 fcbits;
  934. int ret;
  935. brcmf_dbg(SDIO, "Enter\n");
  936. /* Read mailbox data and ack that we did so */
  937. ret = r_sdreg32(bus, &hmb_data,
  938. offsetof(struct sdpcmd_regs, tohostmailboxdata));
  939. if (ret == 0)
  940. w_sdreg32(bus, SMB_INT_ACK,
  941. offsetof(struct sdpcmd_regs, tosbmailbox));
  942. bus->sdcnt.f1regdata += 2;
  943. /* Dongle recomposed rx frames, accept them again */
  944. if (hmb_data & HMB_DATA_NAKHANDLED) {
  945. brcmf_dbg(SDIO, "Dongle reports NAK handled, expect rtx of %d\n",
  946. bus->rx_seq);
  947. if (!bus->rxskip)
  948. brcmf_err("unexpected NAKHANDLED!\n");
  949. bus->rxskip = false;
  950. intstatus |= I_HMB_FRAME_IND;
  951. }
  952. /*
  953. * DEVREADY does not occur with gSPI.
  954. */
  955. if (hmb_data & (HMB_DATA_DEVREADY | HMB_DATA_FWREADY)) {
  956. bus->sdpcm_ver =
  957. (hmb_data & HMB_DATA_VERSION_MASK) >>
  958. HMB_DATA_VERSION_SHIFT;
  959. if (bus->sdpcm_ver != SDPCM_PROT_VERSION)
  960. brcmf_err("Version mismatch, dongle reports %d, "
  961. "expecting %d\n",
  962. bus->sdpcm_ver, SDPCM_PROT_VERSION);
  963. else
  964. brcmf_dbg(SDIO, "Dongle ready, protocol version %d\n",
  965. bus->sdpcm_ver);
  966. /*
  967. * Retrieve console state address now that firmware should have
  968. * updated it.
  969. */
  970. brcmf_sdio_get_console_addr(bus);
  971. }
  972. /*
  973. * Flow Control has been moved into the RX headers and this out of band
  974. * method isn't used any more.
  975. * remaining backward compatible with older dongles.
  976. */
  977. if (hmb_data & HMB_DATA_FC) {
  978. fcbits = (hmb_data & HMB_DATA_FCDATA_MASK) >>
  979. HMB_DATA_FCDATA_SHIFT;
  980. if (fcbits & ~bus->flowcontrol)
  981. bus->sdcnt.fc_xoff++;
  982. if (bus->flowcontrol & ~fcbits)
  983. bus->sdcnt.fc_xon++;
  984. bus->sdcnt.fc_rcvd++;
  985. bus->flowcontrol = fcbits;
  986. }
  987. /* Shouldn't be any others */
  988. if (hmb_data & ~(HMB_DATA_DEVREADY |
  989. HMB_DATA_NAKHANDLED |
  990. HMB_DATA_FC |
  991. HMB_DATA_FWREADY |
  992. HMB_DATA_FCDATA_MASK | HMB_DATA_VERSION_MASK))
  993. brcmf_err("Unknown mailbox data content: 0x%02x\n",
  994. hmb_data);
  995. return intstatus;
  996. }
  997. static void brcmf_sdio_rxfail(struct brcmf_sdio *bus, bool abort, bool rtx)
  998. {
  999. uint retries = 0;
  1000. u16 lastrbc;
  1001. u8 hi, lo;
  1002. int err;
  1003. brcmf_err("%sterminate frame%s\n",
  1004. abort ? "abort command, " : "",
  1005. rtx ? ", send NAK" : "");
  1006. if (abort)
  1007. brcmf_sdiod_abort(bus->sdiodev, SDIO_FUNC_2);
  1008. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_FRAMECTRL,
  1009. SFC_RF_TERM, &err);
  1010. bus->sdcnt.f1regdata++;
  1011. /* Wait until the packet has been flushed (device/FIFO stable) */
  1012. for (lastrbc = retries = 0xffff; retries > 0; retries--) {
  1013. hi = brcmf_sdiod_regrb(bus->sdiodev,
  1014. SBSDIO_FUNC1_RFRAMEBCHI, &err);
  1015. lo = brcmf_sdiod_regrb(bus->sdiodev,
  1016. SBSDIO_FUNC1_RFRAMEBCLO, &err);
  1017. bus->sdcnt.f1regdata += 2;
  1018. if ((hi == 0) && (lo == 0))
  1019. break;
  1020. if ((hi > (lastrbc >> 8)) && (lo > (lastrbc & 0x00ff))) {
  1021. brcmf_err("count growing: last 0x%04x now 0x%04x\n",
  1022. lastrbc, (hi << 8) + lo);
  1023. }
  1024. lastrbc = (hi << 8) + lo;
  1025. }
  1026. if (!retries)
  1027. brcmf_err("count never zeroed: last 0x%04x\n", lastrbc);
  1028. else
  1029. brcmf_dbg(SDIO, "flush took %d iterations\n", 0xffff - retries);
  1030. if (rtx) {
  1031. bus->sdcnt.rxrtx++;
  1032. err = w_sdreg32(bus, SMB_NAK,
  1033. offsetof(struct sdpcmd_regs, tosbmailbox));
  1034. bus->sdcnt.f1regdata++;
  1035. if (err == 0)
  1036. bus->rxskip = true;
  1037. }
  1038. /* Clear partial in any case */
  1039. bus->cur_read.len = 0;
  1040. }
  1041. static void brcmf_sdio_txfail(struct brcmf_sdio *bus)
  1042. {
  1043. struct brcmf_sdio_dev *sdiodev = bus->sdiodev;
  1044. u8 i, hi, lo;
  1045. /* On failure, abort the command and terminate the frame */
  1046. brcmf_err("sdio error, abort command and terminate frame\n");
  1047. bus->sdcnt.tx_sderrs++;
  1048. brcmf_sdiod_abort(sdiodev, SDIO_FUNC_2);
  1049. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_FRAMECTRL, SFC_WF_TERM, NULL);
  1050. bus->sdcnt.f1regdata++;
  1051. for (i = 0; i < 3; i++) {
  1052. hi = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_WFRAMEBCHI, NULL);
  1053. lo = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_WFRAMEBCLO, NULL);
  1054. bus->sdcnt.f1regdata += 2;
  1055. if ((hi == 0) && (lo == 0))
  1056. break;
  1057. }
  1058. }
  1059. /* return total length of buffer chain */
  1060. static uint brcmf_sdio_glom_len(struct brcmf_sdio *bus)
  1061. {
  1062. struct sk_buff *p;
  1063. uint total;
  1064. total = 0;
  1065. skb_queue_walk(&bus->glom, p)
  1066. total += p->len;
  1067. return total;
  1068. }
  1069. static void brcmf_sdio_free_glom(struct brcmf_sdio *bus)
  1070. {
  1071. struct sk_buff *cur, *next;
  1072. skb_queue_walk_safe(&bus->glom, cur, next) {
  1073. skb_unlink(cur, &bus->glom);
  1074. brcmu_pkt_buf_free_skb(cur);
  1075. }
  1076. }
  1077. /**
  1078. * brcmfmac sdio bus specific header
  1079. * This is the lowest layer header wrapped on the packets transmitted between
  1080. * host and WiFi dongle which contains information needed for SDIO core and
  1081. * firmware
  1082. *
  1083. * It consists of 3 parts: hardware header, hardware extension header and
  1084. * software header
  1085. * hardware header (frame tag) - 4 bytes
  1086. * Byte 0~1: Frame length
  1087. * Byte 2~3: Checksum, bit-wise inverse of frame length
  1088. * hardware extension header - 8 bytes
  1089. * Tx glom mode only, N/A for Rx or normal Tx
  1090. * Byte 0~1: Packet length excluding hw frame tag
  1091. * Byte 2: Reserved
  1092. * Byte 3: Frame flags, bit 0: last frame indication
  1093. * Byte 4~5: Reserved
  1094. * Byte 6~7: Tail padding length
  1095. * software header - 8 bytes
  1096. * Byte 0: Rx/Tx sequence number
  1097. * Byte 1: 4 MSB Channel number, 4 LSB arbitrary flag
  1098. * Byte 2: Length of next data frame, reserved for Tx
  1099. * Byte 3: Data offset
  1100. * Byte 4: Flow control bits, reserved for Tx
  1101. * Byte 5: Maximum Sequence number allowed by firmware for Tx, N/A for Tx packet
  1102. * Byte 6~7: Reserved
  1103. */
  1104. #define SDPCM_HWHDR_LEN 4
  1105. #define SDPCM_HWEXT_LEN 8
  1106. #define SDPCM_SWHDR_LEN 8
  1107. #define SDPCM_HDRLEN (SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN)
  1108. /* software header */
  1109. #define SDPCM_SEQ_MASK 0x000000ff
  1110. #define SDPCM_SEQ_WRAP 256
  1111. #define SDPCM_CHANNEL_MASK 0x00000f00
  1112. #define SDPCM_CHANNEL_SHIFT 8
  1113. #define SDPCM_CONTROL_CHANNEL 0 /* Control */
  1114. #define SDPCM_EVENT_CHANNEL 1 /* Asyc Event Indication */
  1115. #define SDPCM_DATA_CHANNEL 2 /* Data Xmit/Recv */
  1116. #define SDPCM_GLOM_CHANNEL 3 /* Coalesced packets */
  1117. #define SDPCM_TEST_CHANNEL 15 /* Test/debug packets */
  1118. #define SDPCM_GLOMDESC(p) (((u8 *)p)[1] & 0x80)
  1119. #define SDPCM_NEXTLEN_MASK 0x00ff0000
  1120. #define SDPCM_NEXTLEN_SHIFT 16
  1121. #define SDPCM_DOFFSET_MASK 0xff000000
  1122. #define SDPCM_DOFFSET_SHIFT 24
  1123. #define SDPCM_FCMASK_MASK 0x000000ff
  1124. #define SDPCM_WINDOW_MASK 0x0000ff00
  1125. #define SDPCM_WINDOW_SHIFT 8
  1126. static inline u8 brcmf_sdio_getdatoffset(u8 *swheader)
  1127. {
  1128. u32 hdrvalue;
  1129. hdrvalue = *(u32 *)swheader;
  1130. return (u8)((hdrvalue & SDPCM_DOFFSET_MASK) >> SDPCM_DOFFSET_SHIFT);
  1131. }
  1132. static inline bool brcmf_sdio_fromevntchan(u8 *swheader)
  1133. {
  1134. u32 hdrvalue;
  1135. u8 ret;
  1136. hdrvalue = *(u32 *)swheader;
  1137. ret = (u8)((hdrvalue & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT);
  1138. return (ret == SDPCM_EVENT_CHANNEL);
  1139. }
  1140. static int brcmf_sdio_hdparse(struct brcmf_sdio *bus, u8 *header,
  1141. struct brcmf_sdio_hdrinfo *rd,
  1142. enum brcmf_sdio_frmtype type)
  1143. {
  1144. u16 len, checksum;
  1145. u8 rx_seq, fc, tx_seq_max;
  1146. u32 swheader;
  1147. trace_brcmf_sdpcm_hdr(SDPCM_RX, header);
  1148. /* hw header */
  1149. len = get_unaligned_le16(header);
  1150. checksum = get_unaligned_le16(header + sizeof(u16));
  1151. /* All zero means no more to read */
  1152. if (!(len | checksum)) {
  1153. bus->rxpending = false;
  1154. return -ENODATA;
  1155. }
  1156. if ((u16)(~(len ^ checksum))) {
  1157. brcmf_err("HW header checksum error\n");
  1158. bus->sdcnt.rx_badhdr++;
  1159. brcmf_sdio_rxfail(bus, false, false);
  1160. return -EIO;
  1161. }
  1162. if (len < SDPCM_HDRLEN) {
  1163. brcmf_err("HW header length error\n");
  1164. return -EPROTO;
  1165. }
  1166. if (type == BRCMF_SDIO_FT_SUPER &&
  1167. (roundup(len, bus->blocksize) != rd->len)) {
  1168. brcmf_err("HW superframe header length error\n");
  1169. return -EPROTO;
  1170. }
  1171. if (type == BRCMF_SDIO_FT_SUB && len > rd->len) {
  1172. brcmf_err("HW subframe header length error\n");
  1173. return -EPROTO;
  1174. }
  1175. rd->len = len;
  1176. /* software header */
  1177. header += SDPCM_HWHDR_LEN;
  1178. swheader = le32_to_cpu(*(__le32 *)header);
  1179. if (type == BRCMF_SDIO_FT_SUPER && SDPCM_GLOMDESC(header)) {
  1180. brcmf_err("Glom descriptor found in superframe head\n");
  1181. rd->len = 0;
  1182. return -EINVAL;
  1183. }
  1184. rx_seq = (u8)(swheader & SDPCM_SEQ_MASK);
  1185. rd->channel = (swheader & SDPCM_CHANNEL_MASK) >> SDPCM_CHANNEL_SHIFT;
  1186. if (len > MAX_RX_DATASZ && rd->channel != SDPCM_CONTROL_CHANNEL &&
  1187. type != BRCMF_SDIO_FT_SUPER) {
  1188. brcmf_err("HW header length too long\n");
  1189. bus->sdcnt.rx_toolong++;
  1190. brcmf_sdio_rxfail(bus, false, false);
  1191. rd->len = 0;
  1192. return -EPROTO;
  1193. }
  1194. if (type == BRCMF_SDIO_FT_SUPER && rd->channel != SDPCM_GLOM_CHANNEL) {
  1195. brcmf_err("Wrong channel for superframe\n");
  1196. rd->len = 0;
  1197. return -EINVAL;
  1198. }
  1199. if (type == BRCMF_SDIO_FT_SUB && rd->channel != SDPCM_DATA_CHANNEL &&
  1200. rd->channel != SDPCM_EVENT_CHANNEL) {
  1201. brcmf_err("Wrong channel for subframe\n");
  1202. rd->len = 0;
  1203. return -EINVAL;
  1204. }
  1205. rd->dat_offset = brcmf_sdio_getdatoffset(header);
  1206. if (rd->dat_offset < SDPCM_HDRLEN || rd->dat_offset > rd->len) {
  1207. brcmf_err("seq %d: bad data offset\n", rx_seq);
  1208. bus->sdcnt.rx_badhdr++;
  1209. brcmf_sdio_rxfail(bus, false, false);
  1210. rd->len = 0;
  1211. return -ENXIO;
  1212. }
  1213. if (rd->seq_num != rx_seq) {
  1214. brcmf_dbg(SDIO, "seq %d, expected %d\n", rx_seq, rd->seq_num);
  1215. bus->sdcnt.rx_badseq++;
  1216. rd->seq_num = rx_seq;
  1217. }
  1218. /* no need to check the reset for subframe */
  1219. if (type == BRCMF_SDIO_FT_SUB)
  1220. return 0;
  1221. rd->len_nxtfrm = (swheader & SDPCM_NEXTLEN_MASK) >> SDPCM_NEXTLEN_SHIFT;
  1222. if (rd->len_nxtfrm << 4 > MAX_RX_DATASZ) {
  1223. /* only warm for NON glom packet */
  1224. if (rd->channel != SDPCM_GLOM_CHANNEL)
  1225. brcmf_err("seq %d: next length error\n", rx_seq);
  1226. rd->len_nxtfrm = 0;
  1227. }
  1228. swheader = le32_to_cpu(*(__le32 *)(header + 4));
  1229. fc = swheader & SDPCM_FCMASK_MASK;
  1230. if (bus->flowcontrol != fc) {
  1231. if (~bus->flowcontrol & fc)
  1232. bus->sdcnt.fc_xoff++;
  1233. if (bus->flowcontrol & ~fc)
  1234. bus->sdcnt.fc_xon++;
  1235. bus->sdcnt.fc_rcvd++;
  1236. bus->flowcontrol = fc;
  1237. }
  1238. tx_seq_max = (swheader & SDPCM_WINDOW_MASK) >> SDPCM_WINDOW_SHIFT;
  1239. if ((u8)(tx_seq_max - bus->tx_seq) > 0x40) {
  1240. brcmf_err("seq %d: max tx seq number error\n", rx_seq);
  1241. tx_seq_max = bus->tx_seq + 2;
  1242. }
  1243. bus->tx_max = tx_seq_max;
  1244. return 0;
  1245. }
  1246. static inline void brcmf_sdio_update_hwhdr(u8 *header, u16 frm_length)
  1247. {
  1248. *(__le16 *)header = cpu_to_le16(frm_length);
  1249. *(((__le16 *)header) + 1) = cpu_to_le16(~frm_length);
  1250. }
  1251. static void brcmf_sdio_hdpack(struct brcmf_sdio *bus, u8 *header,
  1252. struct brcmf_sdio_hdrinfo *hd_info)
  1253. {
  1254. u32 hdrval;
  1255. u8 hdr_offset;
  1256. brcmf_sdio_update_hwhdr(header, hd_info->len);
  1257. hdr_offset = SDPCM_HWHDR_LEN;
  1258. if (bus->txglom) {
  1259. hdrval = (hd_info->len - hdr_offset) | (hd_info->lastfrm << 24);
  1260. *((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
  1261. hdrval = (u16)hd_info->tail_pad << 16;
  1262. *(((__le32 *)(header + hdr_offset)) + 1) = cpu_to_le32(hdrval);
  1263. hdr_offset += SDPCM_HWEXT_LEN;
  1264. }
  1265. hdrval = hd_info->seq_num;
  1266. hdrval |= (hd_info->channel << SDPCM_CHANNEL_SHIFT) &
  1267. SDPCM_CHANNEL_MASK;
  1268. hdrval |= (hd_info->dat_offset << SDPCM_DOFFSET_SHIFT) &
  1269. SDPCM_DOFFSET_MASK;
  1270. *((__le32 *)(header + hdr_offset)) = cpu_to_le32(hdrval);
  1271. *(((__le32 *)(header + hdr_offset)) + 1) = 0;
  1272. trace_brcmf_sdpcm_hdr(SDPCM_TX + !!(bus->txglom), header);
  1273. }
  1274. static u8 brcmf_sdio_rxglom(struct brcmf_sdio *bus, u8 rxseq)
  1275. {
  1276. u16 dlen, totlen;
  1277. u8 *dptr, num = 0;
  1278. u16 sublen;
  1279. struct sk_buff *pfirst, *pnext;
  1280. int errcode;
  1281. u8 doff, sfdoff;
  1282. struct brcmf_sdio_hdrinfo rd_new;
  1283. /* If packets, issue read(s) and send up packet chain */
  1284. /* Return sequence numbers consumed? */
  1285. brcmf_dbg(SDIO, "start: glomd %p glom %p\n",
  1286. bus->glomd, skb_peek(&bus->glom));
  1287. /* If there's a descriptor, generate the packet chain */
  1288. if (bus->glomd) {
  1289. pfirst = pnext = NULL;
  1290. dlen = (u16) (bus->glomd->len);
  1291. dptr = bus->glomd->data;
  1292. if (!dlen || (dlen & 1)) {
  1293. brcmf_err("bad glomd len(%d), ignore descriptor\n",
  1294. dlen);
  1295. dlen = 0;
  1296. }
  1297. for (totlen = num = 0; dlen; num++) {
  1298. /* Get (and move past) next length */
  1299. sublen = get_unaligned_le16(dptr);
  1300. dlen -= sizeof(u16);
  1301. dptr += sizeof(u16);
  1302. if ((sublen < SDPCM_HDRLEN) ||
  1303. ((num == 0) && (sublen < (2 * SDPCM_HDRLEN)))) {
  1304. brcmf_err("descriptor len %d bad: %d\n",
  1305. num, sublen);
  1306. pnext = NULL;
  1307. break;
  1308. }
  1309. if (sublen % bus->sgentry_align) {
  1310. brcmf_err("sublen %d not multiple of %d\n",
  1311. sublen, bus->sgentry_align);
  1312. }
  1313. totlen += sublen;
  1314. /* For last frame, adjust read len so total
  1315. is a block multiple */
  1316. if (!dlen) {
  1317. sublen +=
  1318. (roundup(totlen, bus->blocksize) - totlen);
  1319. totlen = roundup(totlen, bus->blocksize);
  1320. }
  1321. /* Allocate/chain packet for next subframe */
  1322. pnext = brcmu_pkt_buf_get_skb(sublen + bus->sgentry_align);
  1323. if (pnext == NULL) {
  1324. brcmf_err("bcm_pkt_buf_get_skb failed, num %d len %d\n",
  1325. num, sublen);
  1326. break;
  1327. }
  1328. skb_queue_tail(&bus->glom, pnext);
  1329. /* Adhere to start alignment requirements */
  1330. pkt_align(pnext, sublen, bus->sgentry_align);
  1331. }
  1332. /* If all allocations succeeded, save packet chain
  1333. in bus structure */
  1334. if (pnext) {
  1335. brcmf_dbg(GLOM, "allocated %d-byte packet chain for %d subframes\n",
  1336. totlen, num);
  1337. if (BRCMF_GLOM_ON() && bus->cur_read.len &&
  1338. totlen != bus->cur_read.len) {
  1339. brcmf_dbg(GLOM, "glomdesc mismatch: nextlen %d glomdesc %d rxseq %d\n",
  1340. bus->cur_read.len, totlen, rxseq);
  1341. }
  1342. pfirst = pnext = NULL;
  1343. } else {
  1344. brcmf_sdio_free_glom(bus);
  1345. num = 0;
  1346. }
  1347. /* Done with descriptor packet */
  1348. brcmu_pkt_buf_free_skb(bus->glomd);
  1349. bus->glomd = NULL;
  1350. bus->cur_read.len = 0;
  1351. }
  1352. /* Ok -- either we just generated a packet chain,
  1353. or had one from before */
  1354. if (!skb_queue_empty(&bus->glom)) {
  1355. if (BRCMF_GLOM_ON()) {
  1356. brcmf_dbg(GLOM, "try superframe read, packet chain:\n");
  1357. skb_queue_walk(&bus->glom, pnext) {
  1358. brcmf_dbg(GLOM, " %p: %p len 0x%04x (%d)\n",
  1359. pnext, (u8 *) (pnext->data),
  1360. pnext->len, pnext->len);
  1361. }
  1362. }
  1363. pfirst = skb_peek(&bus->glom);
  1364. dlen = (u16) brcmf_sdio_glom_len(bus);
  1365. /* Do an SDIO read for the superframe. Configurable iovar to
  1366. * read directly into the chained packet, or allocate a large
  1367. * packet and and copy into the chain.
  1368. */
  1369. sdio_claim_host(bus->sdiodev->func[1]);
  1370. errcode = brcmf_sdiod_recv_chain(bus->sdiodev,
  1371. &bus->glom, dlen);
  1372. sdio_release_host(bus->sdiodev->func[1]);
  1373. bus->sdcnt.f2rxdata++;
  1374. /* On failure, kill the superframe */
  1375. if (errcode < 0) {
  1376. brcmf_err("glom read of %d bytes failed: %d\n",
  1377. dlen, errcode);
  1378. sdio_claim_host(bus->sdiodev->func[1]);
  1379. brcmf_sdio_rxfail(bus, true, false);
  1380. bus->sdcnt.rxglomfail++;
  1381. brcmf_sdio_free_glom(bus);
  1382. sdio_release_host(bus->sdiodev->func[1]);
  1383. return 0;
  1384. }
  1385. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1386. pfirst->data, min_t(int, pfirst->len, 48),
  1387. "SUPERFRAME:\n");
  1388. rd_new.seq_num = rxseq;
  1389. rd_new.len = dlen;
  1390. sdio_claim_host(bus->sdiodev->func[1]);
  1391. errcode = brcmf_sdio_hdparse(bus, pfirst->data, &rd_new,
  1392. BRCMF_SDIO_FT_SUPER);
  1393. sdio_release_host(bus->sdiodev->func[1]);
  1394. bus->cur_read.len = rd_new.len_nxtfrm << 4;
  1395. /* Remove superframe header, remember offset */
  1396. skb_pull(pfirst, rd_new.dat_offset);
  1397. sfdoff = rd_new.dat_offset;
  1398. num = 0;
  1399. /* Validate all the subframe headers */
  1400. skb_queue_walk(&bus->glom, pnext) {
  1401. /* leave when invalid subframe is found */
  1402. if (errcode)
  1403. break;
  1404. rd_new.len = pnext->len;
  1405. rd_new.seq_num = rxseq++;
  1406. sdio_claim_host(bus->sdiodev->func[1]);
  1407. errcode = brcmf_sdio_hdparse(bus, pnext->data, &rd_new,
  1408. BRCMF_SDIO_FT_SUB);
  1409. sdio_release_host(bus->sdiodev->func[1]);
  1410. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1411. pnext->data, 32, "subframe:\n");
  1412. num++;
  1413. }
  1414. if (errcode) {
  1415. /* Terminate frame on error */
  1416. sdio_claim_host(bus->sdiodev->func[1]);
  1417. brcmf_sdio_rxfail(bus, true, false);
  1418. bus->sdcnt.rxglomfail++;
  1419. brcmf_sdio_free_glom(bus);
  1420. sdio_release_host(bus->sdiodev->func[1]);
  1421. bus->cur_read.len = 0;
  1422. return 0;
  1423. }
  1424. /* Basic SD framing looks ok - process each packet (header) */
  1425. skb_queue_walk_safe(&bus->glom, pfirst, pnext) {
  1426. dptr = (u8 *) (pfirst->data);
  1427. sublen = get_unaligned_le16(dptr);
  1428. doff = brcmf_sdio_getdatoffset(&dptr[SDPCM_HWHDR_LEN]);
  1429. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1430. dptr, pfirst->len,
  1431. "Rx Subframe Data:\n");
  1432. __skb_trim(pfirst, sublen);
  1433. skb_pull(pfirst, doff);
  1434. if (pfirst->len == 0) {
  1435. skb_unlink(pfirst, &bus->glom);
  1436. brcmu_pkt_buf_free_skb(pfirst);
  1437. continue;
  1438. }
  1439. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1440. pfirst->data,
  1441. min_t(int, pfirst->len, 32),
  1442. "subframe %d to stack, %p (%p/%d) nxt/lnk %p/%p\n",
  1443. bus->glom.qlen, pfirst, pfirst->data,
  1444. pfirst->len, pfirst->next,
  1445. pfirst->prev);
  1446. skb_unlink(pfirst, &bus->glom);
  1447. if (brcmf_sdio_fromevntchan(&dptr[SDPCM_HWHDR_LEN]))
  1448. brcmf_rx_event(bus->sdiodev->dev, pfirst);
  1449. else
  1450. brcmf_rx_frame(bus->sdiodev->dev, pfirst,
  1451. false);
  1452. bus->sdcnt.rxglompkts++;
  1453. }
  1454. bus->sdcnt.rxglomframes++;
  1455. }
  1456. return num;
  1457. }
  1458. static int brcmf_sdio_dcmd_resp_wait(struct brcmf_sdio *bus, uint *condition,
  1459. bool *pending)
  1460. {
  1461. DECLARE_WAITQUEUE(wait, current);
  1462. int timeout = DCMD_RESP_TIMEOUT;
  1463. /* Wait until control frame is available */
  1464. add_wait_queue(&bus->dcmd_resp_wait, &wait);
  1465. set_current_state(TASK_INTERRUPTIBLE);
  1466. while (!(*condition) && (!signal_pending(current) && timeout))
  1467. timeout = schedule_timeout(timeout);
  1468. if (signal_pending(current))
  1469. *pending = true;
  1470. set_current_state(TASK_RUNNING);
  1471. remove_wait_queue(&bus->dcmd_resp_wait, &wait);
  1472. return timeout;
  1473. }
  1474. static int brcmf_sdio_dcmd_resp_wake(struct brcmf_sdio *bus)
  1475. {
  1476. wake_up_interruptible(&bus->dcmd_resp_wait);
  1477. return 0;
  1478. }
  1479. static void
  1480. brcmf_sdio_read_control(struct brcmf_sdio *bus, u8 *hdr, uint len, uint doff)
  1481. {
  1482. uint rdlen, pad;
  1483. u8 *buf = NULL, *rbuf;
  1484. int sdret;
  1485. brcmf_dbg(TRACE, "Enter\n");
  1486. if (bus->rxblen)
  1487. buf = vzalloc(bus->rxblen);
  1488. if (!buf)
  1489. goto done;
  1490. rbuf = bus->rxbuf;
  1491. pad = ((unsigned long)rbuf % bus->head_align);
  1492. if (pad)
  1493. rbuf += (bus->head_align - pad);
  1494. /* Copy the already-read portion over */
  1495. memcpy(buf, hdr, BRCMF_FIRSTREAD);
  1496. if (len <= BRCMF_FIRSTREAD)
  1497. goto gotpkt;
  1498. /* Raise rdlen to next SDIO block to avoid tail command */
  1499. rdlen = len - BRCMF_FIRSTREAD;
  1500. if (bus->roundup && bus->blocksize && (rdlen > bus->blocksize)) {
  1501. pad = bus->blocksize - (rdlen % bus->blocksize);
  1502. if ((pad <= bus->roundup) && (pad < bus->blocksize) &&
  1503. ((len + pad) < bus->sdiodev->bus_if->maxctl))
  1504. rdlen += pad;
  1505. } else if (rdlen % bus->head_align) {
  1506. rdlen += bus->head_align - (rdlen % bus->head_align);
  1507. }
  1508. /* Drop if the read is too big or it exceeds our maximum */
  1509. if ((rdlen + BRCMF_FIRSTREAD) > bus->sdiodev->bus_if->maxctl) {
  1510. brcmf_err("%d-byte control read exceeds %d-byte buffer\n",
  1511. rdlen, bus->sdiodev->bus_if->maxctl);
  1512. brcmf_sdio_rxfail(bus, false, false);
  1513. goto done;
  1514. }
  1515. if ((len - doff) > bus->sdiodev->bus_if->maxctl) {
  1516. brcmf_err("%d-byte ctl frame (%d-byte ctl data) exceeds %d-byte limit\n",
  1517. len, len - doff, bus->sdiodev->bus_if->maxctl);
  1518. bus->sdcnt.rx_toolong++;
  1519. brcmf_sdio_rxfail(bus, false, false);
  1520. goto done;
  1521. }
  1522. /* Read remain of frame body */
  1523. sdret = brcmf_sdiod_recv_buf(bus->sdiodev, rbuf, rdlen);
  1524. bus->sdcnt.f2rxdata++;
  1525. /* Control frame failures need retransmission */
  1526. if (sdret < 0) {
  1527. brcmf_err("read %d control bytes failed: %d\n",
  1528. rdlen, sdret);
  1529. bus->sdcnt.rxc_errors++;
  1530. brcmf_sdio_rxfail(bus, true, true);
  1531. goto done;
  1532. } else
  1533. memcpy(buf + BRCMF_FIRSTREAD, rbuf, rdlen);
  1534. gotpkt:
  1535. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  1536. buf, len, "RxCtrl:\n");
  1537. /* Point to valid data and indicate its length */
  1538. spin_lock_bh(&bus->rxctl_lock);
  1539. if (bus->rxctl) {
  1540. brcmf_err("last control frame is being processed.\n");
  1541. spin_unlock_bh(&bus->rxctl_lock);
  1542. vfree(buf);
  1543. goto done;
  1544. }
  1545. bus->rxctl = buf + doff;
  1546. bus->rxctl_orig = buf;
  1547. bus->rxlen = len - doff;
  1548. spin_unlock_bh(&bus->rxctl_lock);
  1549. done:
  1550. /* Awake any waiters */
  1551. brcmf_sdio_dcmd_resp_wake(bus);
  1552. }
  1553. /* Pad read to blocksize for efficiency */
  1554. static void brcmf_sdio_pad(struct brcmf_sdio *bus, u16 *pad, u16 *rdlen)
  1555. {
  1556. if (bus->roundup && bus->blocksize && *rdlen > bus->blocksize) {
  1557. *pad = bus->blocksize - (*rdlen % bus->blocksize);
  1558. if (*pad <= bus->roundup && *pad < bus->blocksize &&
  1559. *rdlen + *pad + BRCMF_FIRSTREAD < MAX_RX_DATASZ)
  1560. *rdlen += *pad;
  1561. } else if (*rdlen % bus->head_align) {
  1562. *rdlen += bus->head_align - (*rdlen % bus->head_align);
  1563. }
  1564. }
  1565. static uint brcmf_sdio_readframes(struct brcmf_sdio *bus, uint maxframes)
  1566. {
  1567. struct sk_buff *pkt; /* Packet for event or data frames */
  1568. u16 pad; /* Number of pad bytes to read */
  1569. uint rxleft = 0; /* Remaining number of frames allowed */
  1570. int ret; /* Return code from calls */
  1571. uint rxcount = 0; /* Total frames read */
  1572. struct brcmf_sdio_hdrinfo *rd = &bus->cur_read, rd_new;
  1573. u8 head_read = 0;
  1574. brcmf_dbg(TRACE, "Enter\n");
  1575. /* Not finished unless we encounter no more frames indication */
  1576. bus->rxpending = true;
  1577. for (rd->seq_num = bus->rx_seq, rxleft = maxframes;
  1578. !bus->rxskip && rxleft && bus->sdiodev->state == BRCMF_SDIOD_DATA;
  1579. rd->seq_num++, rxleft--) {
  1580. /* Handle glomming separately */
  1581. if (bus->glomd || !skb_queue_empty(&bus->glom)) {
  1582. u8 cnt;
  1583. brcmf_dbg(GLOM, "calling rxglom: glomd %p, glom %p\n",
  1584. bus->glomd, skb_peek(&bus->glom));
  1585. cnt = brcmf_sdio_rxglom(bus, rd->seq_num);
  1586. brcmf_dbg(GLOM, "rxglom returned %d\n", cnt);
  1587. rd->seq_num += cnt - 1;
  1588. rxleft = (rxleft > cnt) ? (rxleft - cnt) : 1;
  1589. continue;
  1590. }
  1591. rd->len_left = rd->len;
  1592. /* read header first for unknow frame length */
  1593. sdio_claim_host(bus->sdiodev->func[1]);
  1594. if (!rd->len) {
  1595. ret = brcmf_sdiod_recv_buf(bus->sdiodev,
  1596. bus->rxhdr, BRCMF_FIRSTREAD);
  1597. bus->sdcnt.f2rxhdrs++;
  1598. if (ret < 0) {
  1599. brcmf_err("RXHEADER FAILED: %d\n",
  1600. ret);
  1601. bus->sdcnt.rx_hdrfail++;
  1602. brcmf_sdio_rxfail(bus, true, true);
  1603. sdio_release_host(bus->sdiodev->func[1]);
  1604. continue;
  1605. }
  1606. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() || BRCMF_HDRS_ON(),
  1607. bus->rxhdr, SDPCM_HDRLEN,
  1608. "RxHdr:\n");
  1609. if (brcmf_sdio_hdparse(bus, bus->rxhdr, rd,
  1610. BRCMF_SDIO_FT_NORMAL)) {
  1611. sdio_release_host(bus->sdiodev->func[1]);
  1612. if (!bus->rxpending)
  1613. break;
  1614. else
  1615. continue;
  1616. }
  1617. if (rd->channel == SDPCM_CONTROL_CHANNEL) {
  1618. brcmf_sdio_read_control(bus, bus->rxhdr,
  1619. rd->len,
  1620. rd->dat_offset);
  1621. /* prepare the descriptor for the next read */
  1622. rd->len = rd->len_nxtfrm << 4;
  1623. rd->len_nxtfrm = 0;
  1624. /* treat all packet as event if we don't know */
  1625. rd->channel = SDPCM_EVENT_CHANNEL;
  1626. sdio_release_host(bus->sdiodev->func[1]);
  1627. continue;
  1628. }
  1629. rd->len_left = rd->len > BRCMF_FIRSTREAD ?
  1630. rd->len - BRCMF_FIRSTREAD : 0;
  1631. head_read = BRCMF_FIRSTREAD;
  1632. }
  1633. brcmf_sdio_pad(bus, &pad, &rd->len_left);
  1634. pkt = brcmu_pkt_buf_get_skb(rd->len_left + head_read +
  1635. bus->head_align);
  1636. if (!pkt) {
  1637. /* Give up on data, request rtx of events */
  1638. brcmf_err("brcmu_pkt_buf_get_skb failed\n");
  1639. brcmf_sdio_rxfail(bus, false,
  1640. RETRYCHAN(rd->channel));
  1641. sdio_release_host(bus->sdiodev->func[1]);
  1642. continue;
  1643. }
  1644. skb_pull(pkt, head_read);
  1645. pkt_align(pkt, rd->len_left, bus->head_align);
  1646. ret = brcmf_sdiod_recv_pkt(bus->sdiodev, pkt);
  1647. bus->sdcnt.f2rxdata++;
  1648. sdio_release_host(bus->sdiodev->func[1]);
  1649. if (ret < 0) {
  1650. brcmf_err("read %d bytes from channel %d failed: %d\n",
  1651. rd->len, rd->channel, ret);
  1652. brcmu_pkt_buf_free_skb(pkt);
  1653. sdio_claim_host(bus->sdiodev->func[1]);
  1654. brcmf_sdio_rxfail(bus, true,
  1655. RETRYCHAN(rd->channel));
  1656. sdio_release_host(bus->sdiodev->func[1]);
  1657. continue;
  1658. }
  1659. if (head_read) {
  1660. skb_push(pkt, head_read);
  1661. memcpy(pkt->data, bus->rxhdr, head_read);
  1662. head_read = 0;
  1663. } else {
  1664. memcpy(bus->rxhdr, pkt->data, SDPCM_HDRLEN);
  1665. rd_new.seq_num = rd->seq_num;
  1666. sdio_claim_host(bus->sdiodev->func[1]);
  1667. if (brcmf_sdio_hdparse(bus, bus->rxhdr, &rd_new,
  1668. BRCMF_SDIO_FT_NORMAL)) {
  1669. rd->len = 0;
  1670. brcmu_pkt_buf_free_skb(pkt);
  1671. }
  1672. bus->sdcnt.rx_readahead_cnt++;
  1673. if (rd->len != roundup(rd_new.len, 16)) {
  1674. brcmf_err("frame length mismatch:read %d, should be %d\n",
  1675. rd->len,
  1676. roundup(rd_new.len, 16) >> 4);
  1677. rd->len = 0;
  1678. brcmf_sdio_rxfail(bus, true, true);
  1679. sdio_release_host(bus->sdiodev->func[1]);
  1680. brcmu_pkt_buf_free_skb(pkt);
  1681. continue;
  1682. }
  1683. sdio_release_host(bus->sdiodev->func[1]);
  1684. rd->len_nxtfrm = rd_new.len_nxtfrm;
  1685. rd->channel = rd_new.channel;
  1686. rd->dat_offset = rd_new.dat_offset;
  1687. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() &&
  1688. BRCMF_DATA_ON()) &&
  1689. BRCMF_HDRS_ON(),
  1690. bus->rxhdr, SDPCM_HDRLEN,
  1691. "RxHdr:\n");
  1692. if (rd_new.channel == SDPCM_CONTROL_CHANNEL) {
  1693. brcmf_err("readahead on control packet %d?\n",
  1694. rd_new.seq_num);
  1695. /* Force retry w/normal header read */
  1696. rd->len = 0;
  1697. sdio_claim_host(bus->sdiodev->func[1]);
  1698. brcmf_sdio_rxfail(bus, false, true);
  1699. sdio_release_host(bus->sdiodev->func[1]);
  1700. brcmu_pkt_buf_free_skb(pkt);
  1701. continue;
  1702. }
  1703. }
  1704. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_DATA_ON(),
  1705. pkt->data, rd->len, "Rx Data:\n");
  1706. /* Save superframe descriptor and allocate packet frame */
  1707. if (rd->channel == SDPCM_GLOM_CHANNEL) {
  1708. if (SDPCM_GLOMDESC(&bus->rxhdr[SDPCM_HWHDR_LEN])) {
  1709. brcmf_dbg(GLOM, "glom descriptor, %d bytes:\n",
  1710. rd->len);
  1711. brcmf_dbg_hex_dump(BRCMF_GLOM_ON(),
  1712. pkt->data, rd->len,
  1713. "Glom Data:\n");
  1714. __skb_trim(pkt, rd->len);
  1715. skb_pull(pkt, SDPCM_HDRLEN);
  1716. bus->glomd = pkt;
  1717. } else {
  1718. brcmf_err("%s: glom superframe w/o "
  1719. "descriptor!\n", __func__);
  1720. sdio_claim_host(bus->sdiodev->func[1]);
  1721. brcmf_sdio_rxfail(bus, false, false);
  1722. sdio_release_host(bus->sdiodev->func[1]);
  1723. }
  1724. /* prepare the descriptor for the next read */
  1725. rd->len = rd->len_nxtfrm << 4;
  1726. rd->len_nxtfrm = 0;
  1727. /* treat all packet as event if we don't know */
  1728. rd->channel = SDPCM_EVENT_CHANNEL;
  1729. continue;
  1730. }
  1731. /* Fill in packet len and prio, deliver upward */
  1732. __skb_trim(pkt, rd->len);
  1733. skb_pull(pkt, rd->dat_offset);
  1734. if (pkt->len == 0)
  1735. brcmu_pkt_buf_free_skb(pkt);
  1736. else if (rd->channel == SDPCM_EVENT_CHANNEL)
  1737. brcmf_rx_event(bus->sdiodev->dev, pkt);
  1738. else
  1739. brcmf_rx_frame(bus->sdiodev->dev, pkt,
  1740. false);
  1741. /* prepare the descriptor for the next read */
  1742. rd->len = rd->len_nxtfrm << 4;
  1743. rd->len_nxtfrm = 0;
  1744. /* treat all packet as event if we don't know */
  1745. rd->channel = SDPCM_EVENT_CHANNEL;
  1746. }
  1747. rxcount = maxframes - rxleft;
  1748. /* Message if we hit the limit */
  1749. if (!rxleft)
  1750. brcmf_dbg(DATA, "hit rx limit of %d frames\n", maxframes);
  1751. else
  1752. brcmf_dbg(DATA, "processed %d frames\n", rxcount);
  1753. /* Back off rxseq if awaiting rtx, update rx_seq */
  1754. if (bus->rxskip)
  1755. rd->seq_num--;
  1756. bus->rx_seq = rd->seq_num;
  1757. return rxcount;
  1758. }
  1759. static void
  1760. brcmf_sdio_wait_event_wakeup(struct brcmf_sdio *bus)
  1761. {
  1762. wake_up_interruptible(&bus->ctrl_wait);
  1763. return;
  1764. }
  1765. static int brcmf_sdio_txpkt_hdalign(struct brcmf_sdio *bus, struct sk_buff *pkt)
  1766. {
  1767. struct brcmf_bus_stats *stats;
  1768. u16 head_pad;
  1769. u8 *dat_buf;
  1770. dat_buf = (u8 *)(pkt->data);
  1771. /* Check head padding */
  1772. head_pad = ((unsigned long)dat_buf % bus->head_align);
  1773. if (head_pad) {
  1774. if (skb_headroom(pkt) < head_pad) {
  1775. stats = &bus->sdiodev->bus_if->stats;
  1776. atomic_inc(&stats->pktcowed);
  1777. if (skb_cow_head(pkt, head_pad)) {
  1778. atomic_inc(&stats->pktcow_failed);
  1779. return -ENOMEM;
  1780. }
  1781. head_pad = 0;
  1782. }
  1783. skb_push(pkt, head_pad);
  1784. dat_buf = (u8 *)(pkt->data);
  1785. }
  1786. memset(dat_buf, 0, head_pad + bus->tx_hdrlen);
  1787. return head_pad;
  1788. }
  1789. /**
  1790. * struct brcmf_skbuff_cb reserves first two bytes in sk_buff::cb for
  1791. * bus layer usage.
  1792. */
  1793. /* flag marking a dummy skb added for DMA alignment requirement */
  1794. #define ALIGN_SKB_FLAG 0x8000
  1795. /* bit mask of data length chopped from the previous packet */
  1796. #define ALIGN_SKB_CHOP_LEN_MASK 0x7fff
  1797. static int brcmf_sdio_txpkt_prep_sg(struct brcmf_sdio *bus,
  1798. struct sk_buff_head *pktq,
  1799. struct sk_buff *pkt, u16 total_len)
  1800. {
  1801. struct brcmf_sdio_dev *sdiodev;
  1802. struct sk_buff *pkt_pad;
  1803. u16 tail_pad, tail_chop, chain_pad;
  1804. unsigned int blksize;
  1805. bool lastfrm;
  1806. int ntail, ret;
  1807. sdiodev = bus->sdiodev;
  1808. blksize = sdiodev->func[SDIO_FUNC_2]->cur_blksize;
  1809. /* sg entry alignment should be a divisor of block size */
  1810. WARN_ON(blksize % bus->sgentry_align);
  1811. /* Check tail padding */
  1812. lastfrm = skb_queue_is_last(pktq, pkt);
  1813. tail_pad = 0;
  1814. tail_chop = pkt->len % bus->sgentry_align;
  1815. if (tail_chop)
  1816. tail_pad = bus->sgentry_align - tail_chop;
  1817. chain_pad = (total_len + tail_pad) % blksize;
  1818. if (lastfrm && chain_pad)
  1819. tail_pad += blksize - chain_pad;
  1820. if (skb_tailroom(pkt) < tail_pad && pkt->len > blksize) {
  1821. pkt_pad = brcmu_pkt_buf_get_skb(tail_pad + tail_chop +
  1822. bus->head_align);
  1823. if (pkt_pad == NULL)
  1824. return -ENOMEM;
  1825. ret = brcmf_sdio_txpkt_hdalign(bus, pkt_pad);
  1826. if (unlikely(ret < 0)) {
  1827. kfree_skb(pkt_pad);
  1828. return ret;
  1829. }
  1830. memcpy(pkt_pad->data,
  1831. pkt->data + pkt->len - tail_chop,
  1832. tail_chop);
  1833. *(u16 *)(pkt_pad->cb) = ALIGN_SKB_FLAG + tail_chop;
  1834. skb_trim(pkt, pkt->len - tail_chop);
  1835. skb_trim(pkt_pad, tail_pad + tail_chop);
  1836. __skb_queue_after(pktq, pkt, pkt_pad);
  1837. } else {
  1838. ntail = pkt->data_len + tail_pad -
  1839. (pkt->end - pkt->tail);
  1840. if (skb_cloned(pkt) || ntail > 0)
  1841. if (pskb_expand_head(pkt, 0, ntail, GFP_ATOMIC))
  1842. return -ENOMEM;
  1843. if (skb_linearize(pkt))
  1844. return -ENOMEM;
  1845. __skb_put(pkt, tail_pad);
  1846. }
  1847. return tail_pad;
  1848. }
  1849. /**
  1850. * brcmf_sdio_txpkt_prep - packet preparation for transmit
  1851. * @bus: brcmf_sdio structure pointer
  1852. * @pktq: packet list pointer
  1853. * @chan: virtual channel to transmit the packet
  1854. *
  1855. * Processes to be applied to the packet
  1856. * - Align data buffer pointer
  1857. * - Align data buffer length
  1858. * - Prepare header
  1859. * Return: negative value if there is error
  1860. */
  1861. static int
  1862. brcmf_sdio_txpkt_prep(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
  1863. uint chan)
  1864. {
  1865. u16 head_pad, total_len;
  1866. struct sk_buff *pkt_next;
  1867. u8 txseq;
  1868. int ret;
  1869. struct brcmf_sdio_hdrinfo hd_info = {0};
  1870. txseq = bus->tx_seq;
  1871. total_len = 0;
  1872. skb_queue_walk(pktq, pkt_next) {
  1873. /* alignment packet inserted in previous
  1874. * loop cycle can be skipped as it is
  1875. * already properly aligned and does not
  1876. * need an sdpcm header.
  1877. */
  1878. if (*(u16 *)(pkt_next->cb) & ALIGN_SKB_FLAG)
  1879. continue;
  1880. /* align packet data pointer */
  1881. ret = brcmf_sdio_txpkt_hdalign(bus, pkt_next);
  1882. if (ret < 0)
  1883. return ret;
  1884. head_pad = (u16)ret;
  1885. if (head_pad)
  1886. memset(pkt_next->data + bus->tx_hdrlen, 0, head_pad);
  1887. total_len += pkt_next->len;
  1888. hd_info.len = pkt_next->len;
  1889. hd_info.lastfrm = skb_queue_is_last(pktq, pkt_next);
  1890. if (bus->txglom && pktq->qlen > 1) {
  1891. ret = brcmf_sdio_txpkt_prep_sg(bus, pktq,
  1892. pkt_next, total_len);
  1893. if (ret < 0)
  1894. return ret;
  1895. hd_info.tail_pad = (u16)ret;
  1896. total_len += (u16)ret;
  1897. }
  1898. hd_info.channel = chan;
  1899. hd_info.dat_offset = head_pad + bus->tx_hdrlen;
  1900. hd_info.seq_num = txseq++;
  1901. /* Now fill the header */
  1902. brcmf_sdio_hdpack(bus, pkt_next->data, &hd_info);
  1903. if (BRCMF_BYTES_ON() &&
  1904. ((BRCMF_CTL_ON() && chan == SDPCM_CONTROL_CHANNEL) ||
  1905. (BRCMF_DATA_ON() && chan != SDPCM_CONTROL_CHANNEL)))
  1906. brcmf_dbg_hex_dump(true, pkt_next->data, hd_info.len,
  1907. "Tx Frame:\n");
  1908. else if (BRCMF_HDRS_ON())
  1909. brcmf_dbg_hex_dump(true, pkt_next->data,
  1910. head_pad + bus->tx_hdrlen,
  1911. "Tx Header:\n");
  1912. }
  1913. /* Hardware length tag of the first packet should be total
  1914. * length of the chain (including padding)
  1915. */
  1916. if (bus->txglom)
  1917. brcmf_sdio_update_hwhdr(pktq->next->data, total_len);
  1918. return 0;
  1919. }
  1920. /**
  1921. * brcmf_sdio_txpkt_postp - packet post processing for transmit
  1922. * @bus: brcmf_sdio structure pointer
  1923. * @pktq: packet list pointer
  1924. *
  1925. * Processes to be applied to the packet
  1926. * - Remove head padding
  1927. * - Remove tail padding
  1928. */
  1929. static void
  1930. brcmf_sdio_txpkt_postp(struct brcmf_sdio *bus, struct sk_buff_head *pktq)
  1931. {
  1932. u8 *hdr;
  1933. u32 dat_offset;
  1934. u16 tail_pad;
  1935. u16 dummy_flags, chop_len;
  1936. struct sk_buff *pkt_next, *tmp, *pkt_prev;
  1937. skb_queue_walk_safe(pktq, pkt_next, tmp) {
  1938. dummy_flags = *(u16 *)(pkt_next->cb);
  1939. if (dummy_flags & ALIGN_SKB_FLAG) {
  1940. chop_len = dummy_flags & ALIGN_SKB_CHOP_LEN_MASK;
  1941. if (chop_len) {
  1942. pkt_prev = pkt_next->prev;
  1943. skb_put(pkt_prev, chop_len);
  1944. }
  1945. __skb_unlink(pkt_next, pktq);
  1946. brcmu_pkt_buf_free_skb(pkt_next);
  1947. } else {
  1948. hdr = pkt_next->data + bus->tx_hdrlen - SDPCM_SWHDR_LEN;
  1949. dat_offset = le32_to_cpu(*(__le32 *)hdr);
  1950. dat_offset = (dat_offset & SDPCM_DOFFSET_MASK) >>
  1951. SDPCM_DOFFSET_SHIFT;
  1952. skb_pull(pkt_next, dat_offset);
  1953. if (bus->txglom) {
  1954. tail_pad = le16_to_cpu(*(__le16 *)(hdr - 2));
  1955. skb_trim(pkt_next, pkt_next->len - tail_pad);
  1956. }
  1957. }
  1958. }
  1959. }
  1960. /* Writes a HW/SW header into the packet and sends it. */
  1961. /* Assumes: (a) header space already there, (b) caller holds lock */
  1962. static int brcmf_sdio_txpkt(struct brcmf_sdio *bus, struct sk_buff_head *pktq,
  1963. uint chan)
  1964. {
  1965. int ret;
  1966. struct sk_buff *pkt_next, *tmp;
  1967. brcmf_dbg(TRACE, "Enter\n");
  1968. ret = brcmf_sdio_txpkt_prep(bus, pktq, chan);
  1969. if (ret)
  1970. goto done;
  1971. sdio_claim_host(bus->sdiodev->func[1]);
  1972. ret = brcmf_sdiod_send_pkt(bus->sdiodev, pktq);
  1973. bus->sdcnt.f2txdata++;
  1974. if (ret < 0)
  1975. brcmf_sdio_txfail(bus);
  1976. sdio_release_host(bus->sdiodev->func[1]);
  1977. done:
  1978. brcmf_sdio_txpkt_postp(bus, pktq);
  1979. if (ret == 0)
  1980. bus->tx_seq = (bus->tx_seq + pktq->qlen) % SDPCM_SEQ_WRAP;
  1981. skb_queue_walk_safe(pktq, pkt_next, tmp) {
  1982. __skb_unlink(pkt_next, pktq);
  1983. brcmf_proto_bcdc_txcomplete(bus->sdiodev->dev, pkt_next,
  1984. ret == 0);
  1985. }
  1986. return ret;
  1987. }
  1988. static uint brcmf_sdio_sendfromq(struct brcmf_sdio *bus, uint maxframes)
  1989. {
  1990. struct sk_buff *pkt;
  1991. struct sk_buff_head pktq;
  1992. u32 intstatus = 0;
  1993. int ret = 0, prec_out, i;
  1994. uint cnt = 0;
  1995. u8 tx_prec_map, pkt_num;
  1996. brcmf_dbg(TRACE, "Enter\n");
  1997. tx_prec_map = ~bus->flowcontrol;
  1998. /* Send frames until the limit or some other event */
  1999. for (cnt = 0; (cnt < maxframes) && data_ok(bus);) {
  2000. pkt_num = 1;
  2001. if (bus->txglom)
  2002. pkt_num = min_t(u8, bus->tx_max - bus->tx_seq,
  2003. bus->sdiodev->txglomsz);
  2004. pkt_num = min_t(u32, pkt_num,
  2005. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol));
  2006. __skb_queue_head_init(&pktq);
  2007. spin_lock_bh(&bus->txq_lock);
  2008. for (i = 0; i < pkt_num; i++) {
  2009. pkt = brcmu_pktq_mdeq(&bus->txq, tx_prec_map,
  2010. &prec_out);
  2011. if (pkt == NULL)
  2012. break;
  2013. __skb_queue_tail(&pktq, pkt);
  2014. }
  2015. spin_unlock_bh(&bus->txq_lock);
  2016. if (i == 0)
  2017. break;
  2018. ret = brcmf_sdio_txpkt(bus, &pktq, SDPCM_DATA_CHANNEL);
  2019. cnt += i;
  2020. /* In poll mode, need to check for other events */
  2021. if (!bus->intr) {
  2022. /* Check device status, signal pending interrupt */
  2023. sdio_claim_host(bus->sdiodev->func[1]);
  2024. ret = r_sdreg32(bus, &intstatus,
  2025. offsetof(struct sdpcmd_regs,
  2026. intstatus));
  2027. sdio_release_host(bus->sdiodev->func[1]);
  2028. bus->sdcnt.f2txdata++;
  2029. if (ret != 0)
  2030. break;
  2031. if (intstatus & bus->hostintmask)
  2032. atomic_set(&bus->ipend, 1);
  2033. }
  2034. }
  2035. /* Deflow-control stack if needed */
  2036. if ((bus->sdiodev->state == BRCMF_SDIOD_DATA) &&
  2037. bus->txoff && (pktq_len(&bus->txq) < TXLOW)) {
  2038. bus->txoff = false;
  2039. brcmf_proto_bcdc_txflowblock(bus->sdiodev->dev, false);
  2040. }
  2041. return cnt;
  2042. }
  2043. static int brcmf_sdio_tx_ctrlframe(struct brcmf_sdio *bus, u8 *frame, u16 len)
  2044. {
  2045. u8 doff;
  2046. u16 pad;
  2047. uint retries = 0;
  2048. struct brcmf_sdio_hdrinfo hd_info = {0};
  2049. int ret;
  2050. brcmf_dbg(TRACE, "Enter\n");
  2051. /* Back the pointer to make room for bus header */
  2052. frame -= bus->tx_hdrlen;
  2053. len += bus->tx_hdrlen;
  2054. /* Add alignment padding (optional for ctl frames) */
  2055. doff = ((unsigned long)frame % bus->head_align);
  2056. if (doff) {
  2057. frame -= doff;
  2058. len += doff;
  2059. memset(frame + bus->tx_hdrlen, 0, doff);
  2060. }
  2061. /* Round send length to next SDIO block */
  2062. pad = 0;
  2063. if (bus->roundup && bus->blocksize && (len > bus->blocksize)) {
  2064. pad = bus->blocksize - (len % bus->blocksize);
  2065. if ((pad > bus->roundup) || (pad >= bus->blocksize))
  2066. pad = 0;
  2067. } else if (len % bus->head_align) {
  2068. pad = bus->head_align - (len % bus->head_align);
  2069. }
  2070. len += pad;
  2071. hd_info.len = len - pad;
  2072. hd_info.channel = SDPCM_CONTROL_CHANNEL;
  2073. hd_info.dat_offset = doff + bus->tx_hdrlen;
  2074. hd_info.seq_num = bus->tx_seq;
  2075. hd_info.lastfrm = true;
  2076. hd_info.tail_pad = pad;
  2077. brcmf_sdio_hdpack(bus, frame, &hd_info);
  2078. if (bus->txglom)
  2079. brcmf_sdio_update_hwhdr(frame, len);
  2080. brcmf_dbg_hex_dump(BRCMF_BYTES_ON() && BRCMF_CTL_ON(),
  2081. frame, len, "Tx Frame:\n");
  2082. brcmf_dbg_hex_dump(!(BRCMF_BYTES_ON() && BRCMF_CTL_ON()) &&
  2083. BRCMF_HDRS_ON(),
  2084. frame, min_t(u16, len, 16), "TxHdr:\n");
  2085. do {
  2086. ret = brcmf_sdiod_send_buf(bus->sdiodev, frame, len);
  2087. if (ret < 0)
  2088. brcmf_sdio_txfail(bus);
  2089. else
  2090. bus->tx_seq = (bus->tx_seq + 1) % SDPCM_SEQ_WRAP;
  2091. } while (ret < 0 && retries++ < TXRETRIES);
  2092. return ret;
  2093. }
  2094. static void brcmf_sdio_bus_stop(struct device *dev)
  2095. {
  2096. u32 local_hostintmask;
  2097. u8 saveclk;
  2098. int err;
  2099. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2100. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2101. struct brcmf_sdio *bus = sdiodev->bus;
  2102. brcmf_dbg(TRACE, "Enter\n");
  2103. if (bus->watchdog_tsk) {
  2104. send_sig(SIGTERM, bus->watchdog_tsk, 1);
  2105. kthread_stop(bus->watchdog_tsk);
  2106. bus->watchdog_tsk = NULL;
  2107. }
  2108. if (sdiodev->state != BRCMF_SDIOD_NOMEDIUM) {
  2109. sdio_claim_host(sdiodev->func[1]);
  2110. /* Enable clock for device interrupts */
  2111. brcmf_sdio_bus_sleep(bus, false, false);
  2112. /* Disable and clear interrupts at the chip level also */
  2113. w_sdreg32(bus, 0, offsetof(struct sdpcmd_regs, hostintmask));
  2114. local_hostintmask = bus->hostintmask;
  2115. bus->hostintmask = 0;
  2116. /* Force backplane clocks to assure F2 interrupt propagates */
  2117. saveclk = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2118. &err);
  2119. if (!err)
  2120. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2121. (saveclk | SBSDIO_FORCE_HT), &err);
  2122. if (err)
  2123. brcmf_err("Failed to force clock for F2: err %d\n",
  2124. err);
  2125. /* Turn off the bus (F2), free any pending packets */
  2126. brcmf_dbg(INTR, "disable SDIO interrupts\n");
  2127. sdio_disable_func(sdiodev->func[SDIO_FUNC_2]);
  2128. /* Clear any pending interrupts now that F2 is disabled */
  2129. w_sdreg32(bus, local_hostintmask,
  2130. offsetof(struct sdpcmd_regs, intstatus));
  2131. sdio_release_host(sdiodev->func[1]);
  2132. }
  2133. /* Clear the data packet queues */
  2134. brcmu_pktq_flush(&bus->txq, true, NULL, NULL);
  2135. /* Clear any held glomming stuff */
  2136. brcmu_pkt_buf_free_skb(bus->glomd);
  2137. brcmf_sdio_free_glom(bus);
  2138. /* Clear rx control and wake any waiters */
  2139. spin_lock_bh(&bus->rxctl_lock);
  2140. bus->rxlen = 0;
  2141. spin_unlock_bh(&bus->rxctl_lock);
  2142. brcmf_sdio_dcmd_resp_wake(bus);
  2143. /* Reset some F2 state stuff */
  2144. bus->rxskip = false;
  2145. bus->tx_seq = bus->rx_seq = 0;
  2146. }
  2147. static inline void brcmf_sdio_clrintr(struct brcmf_sdio *bus)
  2148. {
  2149. struct brcmf_sdio_dev *sdiodev;
  2150. unsigned long flags;
  2151. sdiodev = bus->sdiodev;
  2152. if (sdiodev->oob_irq_requested) {
  2153. spin_lock_irqsave(&sdiodev->irq_en_lock, flags);
  2154. if (!sdiodev->irq_en && !atomic_read(&bus->ipend)) {
  2155. enable_irq(sdiodev->settings->bus.sdio.oob_irq_nr);
  2156. sdiodev->irq_en = true;
  2157. }
  2158. spin_unlock_irqrestore(&sdiodev->irq_en_lock, flags);
  2159. }
  2160. }
  2161. static int brcmf_sdio_intr_rstatus(struct brcmf_sdio *bus)
  2162. {
  2163. struct brcmf_core *buscore;
  2164. u32 addr;
  2165. unsigned long val;
  2166. int ret;
  2167. buscore = brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV);
  2168. addr = buscore->base + offsetof(struct sdpcmd_regs, intstatus);
  2169. val = brcmf_sdiod_regrl(bus->sdiodev, addr, &ret);
  2170. bus->sdcnt.f1regdata++;
  2171. if (ret != 0)
  2172. return ret;
  2173. val &= bus->hostintmask;
  2174. atomic_set(&bus->fcstate, !!(val & I_HMB_FC_STATE));
  2175. /* Clear interrupts */
  2176. if (val) {
  2177. brcmf_sdiod_regwl(bus->sdiodev, addr, val, &ret);
  2178. bus->sdcnt.f1regdata++;
  2179. atomic_or(val, &bus->intstatus);
  2180. }
  2181. return ret;
  2182. }
  2183. static void brcmf_sdio_dpc(struct brcmf_sdio *bus)
  2184. {
  2185. u32 newstatus = 0;
  2186. unsigned long intstatus;
  2187. uint txlimit = bus->txbound; /* Tx frames to send before resched */
  2188. uint framecnt; /* Temporary counter of tx/rx frames */
  2189. int err = 0;
  2190. brcmf_dbg(TRACE, "Enter\n");
  2191. sdio_claim_host(bus->sdiodev->func[1]);
  2192. /* If waiting for HTAVAIL, check status */
  2193. if (!bus->sr_enabled && bus->clkstate == CLK_PENDING) {
  2194. u8 clkctl, devctl = 0;
  2195. #ifdef DEBUG
  2196. /* Check for inconsistent device control */
  2197. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  2198. SBSDIO_DEVICE_CTL, &err);
  2199. #endif /* DEBUG */
  2200. /* Read CSR, if clock on switch to AVAIL, else ignore */
  2201. clkctl = brcmf_sdiod_regrb(bus->sdiodev,
  2202. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  2203. brcmf_dbg(SDIO, "DPC: PENDING, devctl 0x%02x clkctl 0x%02x\n",
  2204. devctl, clkctl);
  2205. if (SBSDIO_HTAV(clkctl)) {
  2206. devctl = brcmf_sdiod_regrb(bus->sdiodev,
  2207. SBSDIO_DEVICE_CTL, &err);
  2208. devctl &= ~SBSDIO_DEVCTL_CA_INT_ONLY;
  2209. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_DEVICE_CTL,
  2210. devctl, &err);
  2211. bus->clkstate = CLK_AVAIL;
  2212. }
  2213. }
  2214. /* Make sure backplane clock is on */
  2215. brcmf_sdio_bus_sleep(bus, false, true);
  2216. /* Pending interrupt indicates new device status */
  2217. if (atomic_read(&bus->ipend) > 0) {
  2218. atomic_set(&bus->ipend, 0);
  2219. err = brcmf_sdio_intr_rstatus(bus);
  2220. }
  2221. /* Start with leftover status bits */
  2222. intstatus = atomic_xchg(&bus->intstatus, 0);
  2223. /* Handle flow-control change: read new state in case our ack
  2224. * crossed another change interrupt. If change still set, assume
  2225. * FC ON for safety, let next loop through do the debounce.
  2226. */
  2227. if (intstatus & I_HMB_FC_CHANGE) {
  2228. intstatus &= ~I_HMB_FC_CHANGE;
  2229. err = w_sdreg32(bus, I_HMB_FC_CHANGE,
  2230. offsetof(struct sdpcmd_regs, intstatus));
  2231. err = r_sdreg32(bus, &newstatus,
  2232. offsetof(struct sdpcmd_regs, intstatus));
  2233. bus->sdcnt.f1regdata += 2;
  2234. atomic_set(&bus->fcstate,
  2235. !!(newstatus & (I_HMB_FC_STATE | I_HMB_FC_CHANGE)));
  2236. intstatus |= (newstatus & bus->hostintmask);
  2237. }
  2238. /* Handle host mailbox indication */
  2239. if (intstatus & I_HMB_HOST_INT) {
  2240. intstatus &= ~I_HMB_HOST_INT;
  2241. intstatus |= brcmf_sdio_hostmail(bus);
  2242. }
  2243. sdio_release_host(bus->sdiodev->func[1]);
  2244. /* Generally don't ask for these, can get CRC errors... */
  2245. if (intstatus & I_WR_OOSYNC) {
  2246. brcmf_err("Dongle reports WR_OOSYNC\n");
  2247. intstatus &= ~I_WR_OOSYNC;
  2248. }
  2249. if (intstatus & I_RD_OOSYNC) {
  2250. brcmf_err("Dongle reports RD_OOSYNC\n");
  2251. intstatus &= ~I_RD_OOSYNC;
  2252. }
  2253. if (intstatus & I_SBINT) {
  2254. brcmf_err("Dongle reports SBINT\n");
  2255. intstatus &= ~I_SBINT;
  2256. }
  2257. /* Would be active due to wake-wlan in gSPI */
  2258. if (intstatus & I_CHIPACTIVE) {
  2259. brcmf_dbg(INFO, "Dongle reports CHIPACTIVE\n");
  2260. intstatus &= ~I_CHIPACTIVE;
  2261. }
  2262. /* Ignore frame indications if rxskip is set */
  2263. if (bus->rxskip)
  2264. intstatus &= ~I_HMB_FRAME_IND;
  2265. /* On frame indication, read available frames */
  2266. if ((intstatus & I_HMB_FRAME_IND) && (bus->clkstate == CLK_AVAIL)) {
  2267. brcmf_sdio_readframes(bus, bus->rxbound);
  2268. if (!bus->rxpending)
  2269. intstatus &= ~I_HMB_FRAME_IND;
  2270. }
  2271. /* Keep still-pending events for next scheduling */
  2272. if (intstatus)
  2273. atomic_or(intstatus, &bus->intstatus);
  2274. brcmf_sdio_clrintr(bus);
  2275. if (bus->ctrl_frame_stat && (bus->clkstate == CLK_AVAIL) &&
  2276. data_ok(bus)) {
  2277. sdio_claim_host(bus->sdiodev->func[1]);
  2278. if (bus->ctrl_frame_stat) {
  2279. err = brcmf_sdio_tx_ctrlframe(bus, bus->ctrl_frame_buf,
  2280. bus->ctrl_frame_len);
  2281. bus->ctrl_frame_err = err;
  2282. wmb();
  2283. bus->ctrl_frame_stat = false;
  2284. }
  2285. sdio_release_host(bus->sdiodev->func[1]);
  2286. brcmf_sdio_wait_event_wakeup(bus);
  2287. }
  2288. /* Send queued frames (limit 1 if rx may still be pending) */
  2289. if ((bus->clkstate == CLK_AVAIL) && !atomic_read(&bus->fcstate) &&
  2290. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) && txlimit &&
  2291. data_ok(bus)) {
  2292. framecnt = bus->rxpending ? min(txlimit, bus->txminmax) :
  2293. txlimit;
  2294. brcmf_sdio_sendfromq(bus, framecnt);
  2295. }
  2296. if ((bus->sdiodev->state != BRCMF_SDIOD_DATA) || (err != 0)) {
  2297. brcmf_err("failed backplane access over SDIO, halting operation\n");
  2298. atomic_set(&bus->intstatus, 0);
  2299. if (bus->ctrl_frame_stat) {
  2300. sdio_claim_host(bus->sdiodev->func[1]);
  2301. if (bus->ctrl_frame_stat) {
  2302. bus->ctrl_frame_err = -ENODEV;
  2303. wmb();
  2304. bus->ctrl_frame_stat = false;
  2305. brcmf_sdio_wait_event_wakeup(bus);
  2306. }
  2307. sdio_release_host(bus->sdiodev->func[1]);
  2308. }
  2309. } else if (atomic_read(&bus->intstatus) ||
  2310. atomic_read(&bus->ipend) > 0 ||
  2311. (!atomic_read(&bus->fcstate) &&
  2312. brcmu_pktq_mlen(&bus->txq, ~bus->flowcontrol) &&
  2313. data_ok(bus))) {
  2314. bus->dpc_triggered = true;
  2315. }
  2316. }
  2317. static struct pktq *brcmf_sdio_bus_gettxq(struct device *dev)
  2318. {
  2319. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2320. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2321. struct brcmf_sdio *bus = sdiodev->bus;
  2322. return &bus->txq;
  2323. }
  2324. static bool brcmf_sdio_prec_enq(struct pktq *q, struct sk_buff *pkt, int prec)
  2325. {
  2326. struct sk_buff *p;
  2327. int eprec = -1; /* precedence to evict from */
  2328. /* Fast case, precedence queue is not full and we are also not
  2329. * exceeding total queue length
  2330. */
  2331. if (!pktq_pfull(q, prec) && !pktq_full(q)) {
  2332. brcmu_pktq_penq(q, prec, pkt);
  2333. return true;
  2334. }
  2335. /* Determine precedence from which to evict packet, if any */
  2336. if (pktq_pfull(q, prec)) {
  2337. eprec = prec;
  2338. } else if (pktq_full(q)) {
  2339. p = brcmu_pktq_peek_tail(q, &eprec);
  2340. if (eprec > prec)
  2341. return false;
  2342. }
  2343. /* Evict if needed */
  2344. if (eprec >= 0) {
  2345. /* Detect queueing to unconfigured precedence */
  2346. if (eprec == prec)
  2347. return false; /* refuse newer (incoming) packet */
  2348. /* Evict packet according to discard policy */
  2349. p = brcmu_pktq_pdeq_tail(q, eprec);
  2350. if (p == NULL)
  2351. brcmf_err("brcmu_pktq_pdeq_tail() failed\n");
  2352. brcmu_pkt_buf_free_skb(p);
  2353. }
  2354. /* Enqueue */
  2355. p = brcmu_pktq_penq(q, prec, pkt);
  2356. if (p == NULL)
  2357. brcmf_err("brcmu_pktq_penq() failed\n");
  2358. return p != NULL;
  2359. }
  2360. static int brcmf_sdio_bus_txdata(struct device *dev, struct sk_buff *pkt)
  2361. {
  2362. int ret = -EBADE;
  2363. uint prec;
  2364. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2365. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2366. struct brcmf_sdio *bus = sdiodev->bus;
  2367. brcmf_dbg(TRACE, "Enter: pkt: data %p len %d\n", pkt->data, pkt->len);
  2368. if (sdiodev->state != BRCMF_SDIOD_DATA)
  2369. return -EIO;
  2370. /* Add space for the header */
  2371. skb_push(pkt, bus->tx_hdrlen);
  2372. /* precondition: IS_ALIGNED((unsigned long)(pkt->data), 2) */
  2373. prec = prio2prec((pkt->priority & PRIOMASK));
  2374. /* Check for existing queue, current flow-control,
  2375. pending event, or pending clock */
  2376. brcmf_dbg(TRACE, "deferring pktq len %d\n", pktq_len(&bus->txq));
  2377. bus->sdcnt.fcqueued++;
  2378. /* Priority based enq */
  2379. spin_lock_bh(&bus->txq_lock);
  2380. /* reset bus_flags in packet cb */
  2381. *(u16 *)(pkt->cb) = 0;
  2382. if (!brcmf_sdio_prec_enq(&bus->txq, pkt, prec)) {
  2383. skb_pull(pkt, bus->tx_hdrlen);
  2384. brcmf_err("out of bus->txq !!!\n");
  2385. ret = -ENOSR;
  2386. } else {
  2387. ret = 0;
  2388. }
  2389. if (pktq_len(&bus->txq) >= TXHI) {
  2390. bus->txoff = true;
  2391. brcmf_proto_bcdc_txflowblock(dev, true);
  2392. }
  2393. spin_unlock_bh(&bus->txq_lock);
  2394. #ifdef DEBUG
  2395. if (pktq_plen(&bus->txq, prec) > qcount[prec])
  2396. qcount[prec] = pktq_plen(&bus->txq, prec);
  2397. #endif
  2398. brcmf_sdio_trigger_dpc(bus);
  2399. return ret;
  2400. }
  2401. #ifdef DEBUG
  2402. #define CONSOLE_LINE_MAX 192
  2403. static int brcmf_sdio_readconsole(struct brcmf_sdio *bus)
  2404. {
  2405. struct brcmf_console *c = &bus->console;
  2406. u8 line[CONSOLE_LINE_MAX], ch;
  2407. u32 n, idx, addr;
  2408. int rv;
  2409. /* Don't do anything until FWREADY updates console address */
  2410. if (bus->console_addr == 0)
  2411. return 0;
  2412. /* Read console log struct */
  2413. addr = bus->console_addr + offsetof(struct rte_console, log_le);
  2414. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, (u8 *)&c->log_le,
  2415. sizeof(c->log_le));
  2416. if (rv < 0)
  2417. return rv;
  2418. /* Allocate console buffer (one time only) */
  2419. if (c->buf == NULL) {
  2420. c->bufsize = le32_to_cpu(c->log_le.buf_size);
  2421. c->buf = kmalloc(c->bufsize, GFP_ATOMIC);
  2422. if (c->buf == NULL)
  2423. return -ENOMEM;
  2424. }
  2425. idx = le32_to_cpu(c->log_le.idx);
  2426. /* Protect against corrupt value */
  2427. if (idx > c->bufsize)
  2428. return -EBADE;
  2429. /* Skip reading the console buffer if the index pointer
  2430. has not moved */
  2431. if (idx == c->last)
  2432. return 0;
  2433. /* Read the console buffer */
  2434. addr = le32_to_cpu(c->log_le.buf);
  2435. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr, c->buf, c->bufsize);
  2436. if (rv < 0)
  2437. return rv;
  2438. while (c->last != idx) {
  2439. for (n = 0; n < CONSOLE_LINE_MAX - 2; n++) {
  2440. if (c->last == idx) {
  2441. /* This would output a partial line.
  2442. * Instead, back up
  2443. * the buffer pointer and output this
  2444. * line next time around.
  2445. */
  2446. if (c->last >= n)
  2447. c->last -= n;
  2448. else
  2449. c->last = c->bufsize - n;
  2450. goto break2;
  2451. }
  2452. ch = c->buf[c->last];
  2453. c->last = (c->last + 1) % c->bufsize;
  2454. if (ch == '\n')
  2455. break;
  2456. line[n] = ch;
  2457. }
  2458. if (n > 0) {
  2459. if (line[n - 1] == '\r')
  2460. n--;
  2461. line[n] = 0;
  2462. pr_debug("CONSOLE: %s\n", line);
  2463. }
  2464. }
  2465. break2:
  2466. return 0;
  2467. }
  2468. #endif /* DEBUG */
  2469. static int
  2470. brcmf_sdio_bus_txctl(struct device *dev, unsigned char *msg, uint msglen)
  2471. {
  2472. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2473. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2474. struct brcmf_sdio *bus = sdiodev->bus;
  2475. int ret;
  2476. brcmf_dbg(TRACE, "Enter\n");
  2477. if (sdiodev->state != BRCMF_SDIOD_DATA)
  2478. return -EIO;
  2479. /* Send from dpc */
  2480. bus->ctrl_frame_buf = msg;
  2481. bus->ctrl_frame_len = msglen;
  2482. wmb();
  2483. bus->ctrl_frame_stat = true;
  2484. brcmf_sdio_trigger_dpc(bus);
  2485. wait_event_interruptible_timeout(bus->ctrl_wait, !bus->ctrl_frame_stat,
  2486. CTL_DONE_TIMEOUT);
  2487. ret = 0;
  2488. if (bus->ctrl_frame_stat) {
  2489. sdio_claim_host(bus->sdiodev->func[1]);
  2490. if (bus->ctrl_frame_stat) {
  2491. brcmf_dbg(SDIO, "ctrl_frame timeout\n");
  2492. bus->ctrl_frame_stat = false;
  2493. ret = -ETIMEDOUT;
  2494. }
  2495. sdio_release_host(bus->sdiodev->func[1]);
  2496. }
  2497. if (!ret) {
  2498. brcmf_dbg(SDIO, "ctrl_frame complete, err=%d\n",
  2499. bus->ctrl_frame_err);
  2500. rmb();
  2501. ret = bus->ctrl_frame_err;
  2502. }
  2503. if (ret)
  2504. bus->sdcnt.tx_ctlerrs++;
  2505. else
  2506. bus->sdcnt.tx_ctlpkts++;
  2507. return ret;
  2508. }
  2509. #ifdef DEBUG
  2510. static int brcmf_sdio_dump_console(struct seq_file *seq, struct brcmf_sdio *bus,
  2511. struct sdpcm_shared *sh)
  2512. {
  2513. u32 addr, console_ptr, console_size, console_index;
  2514. char *conbuf = NULL;
  2515. __le32 sh_val;
  2516. int rv;
  2517. /* obtain console information from device memory */
  2518. addr = sh->console_addr + offsetof(struct rte_console, log_le);
  2519. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2520. (u8 *)&sh_val, sizeof(u32));
  2521. if (rv < 0)
  2522. return rv;
  2523. console_ptr = le32_to_cpu(sh_val);
  2524. addr = sh->console_addr + offsetof(struct rte_console, log_le.buf_size);
  2525. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2526. (u8 *)&sh_val, sizeof(u32));
  2527. if (rv < 0)
  2528. return rv;
  2529. console_size = le32_to_cpu(sh_val);
  2530. addr = sh->console_addr + offsetof(struct rte_console, log_le.idx);
  2531. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, addr,
  2532. (u8 *)&sh_val, sizeof(u32));
  2533. if (rv < 0)
  2534. return rv;
  2535. console_index = le32_to_cpu(sh_val);
  2536. /* allocate buffer for console data */
  2537. if (console_size <= CONSOLE_BUFFER_MAX)
  2538. conbuf = vzalloc(console_size+1);
  2539. if (!conbuf)
  2540. return -ENOMEM;
  2541. /* obtain the console data from device */
  2542. conbuf[console_size] = '\0';
  2543. rv = brcmf_sdiod_ramrw(bus->sdiodev, false, console_ptr, (u8 *)conbuf,
  2544. console_size);
  2545. if (rv < 0)
  2546. goto done;
  2547. rv = seq_write(seq, conbuf + console_index,
  2548. console_size - console_index);
  2549. if (rv < 0)
  2550. goto done;
  2551. if (console_index > 0)
  2552. rv = seq_write(seq, conbuf, console_index - 1);
  2553. done:
  2554. vfree(conbuf);
  2555. return rv;
  2556. }
  2557. static int brcmf_sdio_trap_info(struct seq_file *seq, struct brcmf_sdio *bus,
  2558. struct sdpcm_shared *sh)
  2559. {
  2560. int error;
  2561. struct brcmf_trap_info tr;
  2562. if ((sh->flags & SDPCM_SHARED_TRAP) == 0) {
  2563. brcmf_dbg(INFO, "no trap in firmware\n");
  2564. return 0;
  2565. }
  2566. error = brcmf_sdiod_ramrw(bus->sdiodev, false, sh->trap_addr, (u8 *)&tr,
  2567. sizeof(struct brcmf_trap_info));
  2568. if (error < 0)
  2569. return error;
  2570. seq_printf(seq,
  2571. "dongle trap info: type 0x%x @ epc 0x%08x\n"
  2572. " cpsr 0x%08x spsr 0x%08x sp 0x%08x\n"
  2573. " lr 0x%08x pc 0x%08x offset 0x%x\n"
  2574. " r0 0x%08x r1 0x%08x r2 0x%08x r3 0x%08x\n"
  2575. " r4 0x%08x r5 0x%08x r6 0x%08x r7 0x%08x\n",
  2576. le32_to_cpu(tr.type), le32_to_cpu(tr.epc),
  2577. le32_to_cpu(tr.cpsr), le32_to_cpu(tr.spsr),
  2578. le32_to_cpu(tr.r13), le32_to_cpu(tr.r14),
  2579. le32_to_cpu(tr.pc), sh->trap_addr,
  2580. le32_to_cpu(tr.r0), le32_to_cpu(tr.r1),
  2581. le32_to_cpu(tr.r2), le32_to_cpu(tr.r3),
  2582. le32_to_cpu(tr.r4), le32_to_cpu(tr.r5),
  2583. le32_to_cpu(tr.r6), le32_to_cpu(tr.r7));
  2584. return 0;
  2585. }
  2586. static int brcmf_sdio_assert_info(struct seq_file *seq, struct brcmf_sdio *bus,
  2587. struct sdpcm_shared *sh)
  2588. {
  2589. int error = 0;
  2590. char file[80] = "?";
  2591. char expr[80] = "<???>";
  2592. if ((sh->flags & SDPCM_SHARED_ASSERT_BUILT) == 0) {
  2593. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2594. return 0;
  2595. } else if ((sh->flags & SDPCM_SHARED_ASSERT) == 0) {
  2596. brcmf_dbg(INFO, "no assert in dongle\n");
  2597. return 0;
  2598. }
  2599. sdio_claim_host(bus->sdiodev->func[1]);
  2600. if (sh->assert_file_addr != 0) {
  2601. error = brcmf_sdiod_ramrw(bus->sdiodev, false,
  2602. sh->assert_file_addr, (u8 *)file, 80);
  2603. if (error < 0)
  2604. return error;
  2605. }
  2606. if (sh->assert_exp_addr != 0) {
  2607. error = brcmf_sdiod_ramrw(bus->sdiodev, false,
  2608. sh->assert_exp_addr, (u8 *)expr, 80);
  2609. if (error < 0)
  2610. return error;
  2611. }
  2612. sdio_release_host(bus->sdiodev->func[1]);
  2613. seq_printf(seq, "dongle assert: %s:%d: assert(%s)\n",
  2614. file, sh->assert_line, expr);
  2615. return 0;
  2616. }
  2617. static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
  2618. {
  2619. int error;
  2620. struct sdpcm_shared sh;
  2621. error = brcmf_sdio_readshared(bus, &sh);
  2622. if (error < 0)
  2623. return error;
  2624. if ((sh.flags & SDPCM_SHARED_ASSERT_BUILT) == 0)
  2625. brcmf_dbg(INFO, "firmware not built with -assert\n");
  2626. else if (sh.flags & SDPCM_SHARED_ASSERT)
  2627. brcmf_err("assertion in dongle\n");
  2628. if (sh.flags & SDPCM_SHARED_TRAP)
  2629. brcmf_err("firmware trap in dongle\n");
  2630. return 0;
  2631. }
  2632. static int brcmf_sdio_died_dump(struct seq_file *seq, struct brcmf_sdio *bus)
  2633. {
  2634. int error = 0;
  2635. struct sdpcm_shared sh;
  2636. error = brcmf_sdio_readshared(bus, &sh);
  2637. if (error < 0)
  2638. goto done;
  2639. error = brcmf_sdio_assert_info(seq, bus, &sh);
  2640. if (error < 0)
  2641. goto done;
  2642. error = brcmf_sdio_trap_info(seq, bus, &sh);
  2643. if (error < 0)
  2644. goto done;
  2645. error = brcmf_sdio_dump_console(seq, bus, &sh);
  2646. done:
  2647. return error;
  2648. }
  2649. static int brcmf_sdio_forensic_read(struct seq_file *seq, void *data)
  2650. {
  2651. struct brcmf_bus *bus_if = dev_get_drvdata(seq->private);
  2652. struct brcmf_sdio *bus = bus_if->bus_priv.sdio->bus;
  2653. return brcmf_sdio_died_dump(seq, bus);
  2654. }
  2655. static int brcmf_debugfs_sdio_count_read(struct seq_file *seq, void *data)
  2656. {
  2657. struct brcmf_bus *bus_if = dev_get_drvdata(seq->private);
  2658. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2659. struct brcmf_sdio_count *sdcnt = &sdiodev->bus->sdcnt;
  2660. seq_printf(seq,
  2661. "intrcount: %u\nlastintrs: %u\n"
  2662. "pollcnt: %u\nregfails: %u\n"
  2663. "tx_sderrs: %u\nfcqueued: %u\n"
  2664. "rxrtx: %u\nrx_toolong: %u\n"
  2665. "rxc_errors: %u\nrx_hdrfail: %u\n"
  2666. "rx_badhdr: %u\nrx_badseq: %u\n"
  2667. "fc_rcvd: %u\nfc_xoff: %u\n"
  2668. "fc_xon: %u\nrxglomfail: %u\n"
  2669. "rxglomframes: %u\nrxglompkts: %u\n"
  2670. "f2rxhdrs: %u\nf2rxdata: %u\n"
  2671. "f2txdata: %u\nf1regdata: %u\n"
  2672. "tickcnt: %u\ntx_ctlerrs: %lu\n"
  2673. "tx_ctlpkts: %lu\nrx_ctlerrs: %lu\n"
  2674. "rx_ctlpkts: %lu\nrx_readahead: %lu\n",
  2675. sdcnt->intrcount, sdcnt->lastintrs,
  2676. sdcnt->pollcnt, sdcnt->regfails,
  2677. sdcnt->tx_sderrs, sdcnt->fcqueued,
  2678. sdcnt->rxrtx, sdcnt->rx_toolong,
  2679. sdcnt->rxc_errors, sdcnt->rx_hdrfail,
  2680. sdcnt->rx_badhdr, sdcnt->rx_badseq,
  2681. sdcnt->fc_rcvd, sdcnt->fc_xoff,
  2682. sdcnt->fc_xon, sdcnt->rxglomfail,
  2683. sdcnt->rxglomframes, sdcnt->rxglompkts,
  2684. sdcnt->f2rxhdrs, sdcnt->f2rxdata,
  2685. sdcnt->f2txdata, sdcnt->f1regdata,
  2686. sdcnt->tickcnt, sdcnt->tx_ctlerrs,
  2687. sdcnt->tx_ctlpkts, sdcnt->rx_ctlerrs,
  2688. sdcnt->rx_ctlpkts, sdcnt->rx_readahead_cnt);
  2689. return 0;
  2690. }
  2691. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2692. {
  2693. struct brcmf_pub *drvr = bus->sdiodev->bus_if->drvr;
  2694. struct dentry *dentry = brcmf_debugfs_get_devdir(drvr);
  2695. if (IS_ERR_OR_NULL(dentry))
  2696. return;
  2697. bus->console_interval = BRCMF_CONSOLE;
  2698. brcmf_debugfs_add_entry(drvr, "forensics", brcmf_sdio_forensic_read);
  2699. brcmf_debugfs_add_entry(drvr, "counters",
  2700. brcmf_debugfs_sdio_count_read);
  2701. debugfs_create_u32("console_interval", 0644, dentry,
  2702. &bus->console_interval);
  2703. }
  2704. #else
  2705. static int brcmf_sdio_checkdied(struct brcmf_sdio *bus)
  2706. {
  2707. return 0;
  2708. }
  2709. static void brcmf_sdio_debugfs_create(struct brcmf_sdio *bus)
  2710. {
  2711. }
  2712. #endif /* DEBUG */
  2713. static int
  2714. brcmf_sdio_bus_rxctl(struct device *dev, unsigned char *msg, uint msglen)
  2715. {
  2716. int timeleft;
  2717. uint rxlen = 0;
  2718. bool pending;
  2719. u8 *buf;
  2720. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2721. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2722. struct brcmf_sdio *bus = sdiodev->bus;
  2723. brcmf_dbg(TRACE, "Enter\n");
  2724. if (sdiodev->state != BRCMF_SDIOD_DATA)
  2725. return -EIO;
  2726. /* Wait until control frame is available */
  2727. timeleft = brcmf_sdio_dcmd_resp_wait(bus, &bus->rxlen, &pending);
  2728. spin_lock_bh(&bus->rxctl_lock);
  2729. rxlen = bus->rxlen;
  2730. memcpy(msg, bus->rxctl, min(msglen, rxlen));
  2731. bus->rxctl = NULL;
  2732. buf = bus->rxctl_orig;
  2733. bus->rxctl_orig = NULL;
  2734. bus->rxlen = 0;
  2735. spin_unlock_bh(&bus->rxctl_lock);
  2736. vfree(buf);
  2737. if (rxlen) {
  2738. brcmf_dbg(CTL, "resumed on rxctl frame, got %d expected %d\n",
  2739. rxlen, msglen);
  2740. } else if (timeleft == 0) {
  2741. brcmf_err("resumed on timeout\n");
  2742. brcmf_sdio_checkdied(bus);
  2743. } else if (pending) {
  2744. brcmf_dbg(CTL, "cancelled\n");
  2745. return -ERESTARTSYS;
  2746. } else {
  2747. brcmf_dbg(CTL, "resumed for unknown reason?\n");
  2748. brcmf_sdio_checkdied(bus);
  2749. }
  2750. if (rxlen)
  2751. bus->sdcnt.rx_ctlpkts++;
  2752. else
  2753. bus->sdcnt.rx_ctlerrs++;
  2754. return rxlen ? (int)rxlen : -ETIMEDOUT;
  2755. }
  2756. #ifdef DEBUG
  2757. static bool
  2758. brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
  2759. u8 *ram_data, uint ram_sz)
  2760. {
  2761. char *ram_cmp;
  2762. int err;
  2763. bool ret = true;
  2764. int address;
  2765. int offset;
  2766. int len;
  2767. /* read back and verify */
  2768. brcmf_dbg(INFO, "Compare RAM dl & ul at 0x%08x; size=%d\n", ram_addr,
  2769. ram_sz);
  2770. ram_cmp = kmalloc(MEMBLOCK, GFP_KERNEL);
  2771. /* do not proceed while no memory but */
  2772. if (!ram_cmp)
  2773. return true;
  2774. address = ram_addr;
  2775. offset = 0;
  2776. while (offset < ram_sz) {
  2777. len = ((offset + MEMBLOCK) < ram_sz) ? MEMBLOCK :
  2778. ram_sz - offset;
  2779. err = brcmf_sdiod_ramrw(sdiodev, false, address, ram_cmp, len);
  2780. if (err) {
  2781. brcmf_err("error %d on reading %d membytes at 0x%08x\n",
  2782. err, len, address);
  2783. ret = false;
  2784. break;
  2785. } else if (memcmp(ram_cmp, &ram_data[offset], len)) {
  2786. brcmf_err("Downloaded RAM image is corrupted, block offset is %d, len is %d\n",
  2787. offset, len);
  2788. ret = false;
  2789. break;
  2790. }
  2791. offset += len;
  2792. address += len;
  2793. }
  2794. kfree(ram_cmp);
  2795. return ret;
  2796. }
  2797. #else /* DEBUG */
  2798. static bool
  2799. brcmf_sdio_verifymemory(struct brcmf_sdio_dev *sdiodev, u32 ram_addr,
  2800. u8 *ram_data, uint ram_sz)
  2801. {
  2802. return true;
  2803. }
  2804. #endif /* DEBUG */
  2805. static int brcmf_sdio_download_code_file(struct brcmf_sdio *bus,
  2806. const struct firmware *fw)
  2807. {
  2808. int err;
  2809. brcmf_dbg(TRACE, "Enter\n");
  2810. err = brcmf_sdiod_ramrw(bus->sdiodev, true, bus->ci->rambase,
  2811. (u8 *)fw->data, fw->size);
  2812. if (err)
  2813. brcmf_err("error %d on writing %d membytes at 0x%08x\n",
  2814. err, (int)fw->size, bus->ci->rambase);
  2815. else if (!brcmf_sdio_verifymemory(bus->sdiodev, bus->ci->rambase,
  2816. (u8 *)fw->data, fw->size))
  2817. err = -EIO;
  2818. return err;
  2819. }
  2820. static int brcmf_sdio_download_nvram(struct brcmf_sdio *bus,
  2821. void *vars, u32 varsz)
  2822. {
  2823. int address;
  2824. int err;
  2825. brcmf_dbg(TRACE, "Enter\n");
  2826. address = bus->ci->ramsize - varsz + bus->ci->rambase;
  2827. err = brcmf_sdiod_ramrw(bus->sdiodev, true, address, vars, varsz);
  2828. if (err)
  2829. brcmf_err("error %d on writing %d nvram bytes at 0x%08x\n",
  2830. err, varsz, address);
  2831. else if (!brcmf_sdio_verifymemory(bus->sdiodev, address, vars, varsz))
  2832. err = -EIO;
  2833. return err;
  2834. }
  2835. static int brcmf_sdio_download_firmware(struct brcmf_sdio *bus,
  2836. const struct firmware *fw,
  2837. void *nvram, u32 nvlen)
  2838. {
  2839. int bcmerror;
  2840. u32 rstvec;
  2841. sdio_claim_host(bus->sdiodev->func[1]);
  2842. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  2843. rstvec = get_unaligned_le32(fw->data);
  2844. brcmf_dbg(SDIO, "firmware rstvec: %x\n", rstvec);
  2845. bcmerror = brcmf_sdio_download_code_file(bus, fw);
  2846. release_firmware(fw);
  2847. if (bcmerror) {
  2848. brcmf_err("dongle image file download failed\n");
  2849. brcmf_fw_nvram_free(nvram);
  2850. goto err;
  2851. }
  2852. bcmerror = brcmf_sdio_download_nvram(bus, nvram, nvlen);
  2853. brcmf_fw_nvram_free(nvram);
  2854. if (bcmerror) {
  2855. brcmf_err("dongle nvram file download failed\n");
  2856. goto err;
  2857. }
  2858. /* Take arm out of reset */
  2859. if (!brcmf_chip_set_active(bus->ci, rstvec)) {
  2860. brcmf_err("error getting out of ARM core reset\n");
  2861. goto err;
  2862. }
  2863. err:
  2864. brcmf_sdio_clkctl(bus, CLK_SDONLY, false);
  2865. sdio_release_host(bus->sdiodev->func[1]);
  2866. return bcmerror;
  2867. }
  2868. static void brcmf_sdio_sr_init(struct brcmf_sdio *bus)
  2869. {
  2870. int err = 0;
  2871. u8 val;
  2872. brcmf_dbg(TRACE, "Enter\n");
  2873. val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, &err);
  2874. if (err) {
  2875. brcmf_err("error reading SBSDIO_FUNC1_WAKEUPCTRL\n");
  2876. return;
  2877. }
  2878. val |= 1 << SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT;
  2879. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_WAKEUPCTRL, val, &err);
  2880. if (err) {
  2881. brcmf_err("error writing SBSDIO_FUNC1_WAKEUPCTRL\n");
  2882. return;
  2883. }
  2884. /* Add CMD14 Support */
  2885. brcmf_sdiod_regwb(bus->sdiodev, SDIO_CCCR_BRCM_CARDCAP,
  2886. (SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT |
  2887. SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT),
  2888. &err);
  2889. if (err) {
  2890. brcmf_err("error writing SDIO_CCCR_BRCM_CARDCAP\n");
  2891. return;
  2892. }
  2893. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  2894. SBSDIO_FORCE_HT, &err);
  2895. if (err) {
  2896. brcmf_err("error writing SBSDIO_FUNC1_CHIPCLKCSR\n");
  2897. return;
  2898. }
  2899. /* set flag */
  2900. bus->sr_enabled = true;
  2901. brcmf_dbg(INFO, "SR enabled\n");
  2902. }
  2903. /* enable KSO bit */
  2904. static int brcmf_sdio_kso_init(struct brcmf_sdio *bus)
  2905. {
  2906. u8 val;
  2907. int err = 0;
  2908. brcmf_dbg(TRACE, "Enter\n");
  2909. /* KSO bit added in SDIO core rev 12 */
  2910. if (brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV)->rev < 12)
  2911. return 0;
  2912. val = brcmf_sdiod_regrb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR, &err);
  2913. if (err) {
  2914. brcmf_err("error reading SBSDIO_FUNC1_SLEEPCSR\n");
  2915. return err;
  2916. }
  2917. if (!(val & SBSDIO_FUNC1_SLEEPCSR_KSO_MASK)) {
  2918. val |= (SBSDIO_FUNC1_SLEEPCSR_KSO_EN <<
  2919. SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT);
  2920. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_SLEEPCSR,
  2921. val, &err);
  2922. if (err) {
  2923. brcmf_err("error writing SBSDIO_FUNC1_SLEEPCSR\n");
  2924. return err;
  2925. }
  2926. }
  2927. return 0;
  2928. }
  2929. static int brcmf_sdio_bus_preinit(struct device *dev)
  2930. {
  2931. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2932. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2933. struct brcmf_sdio *bus = sdiodev->bus;
  2934. uint pad_size;
  2935. u32 value;
  2936. int err;
  2937. /* the commands below use the terms tx and rx from
  2938. * a device perspective, ie. bus:txglom affects the
  2939. * bus transfers from device to host.
  2940. */
  2941. if (brcmf_chip_get_core(bus->ci, BCMA_CORE_SDIO_DEV)->rev < 12) {
  2942. /* for sdio core rev < 12, disable txgloming */
  2943. value = 0;
  2944. err = brcmf_iovar_data_set(dev, "bus:txglom", &value,
  2945. sizeof(u32));
  2946. } else {
  2947. /* otherwise, set txglomalign */
  2948. value = sdiodev->settings->bus.sdio.sd_sgentry_align;
  2949. /* SDIO ADMA requires at least 32 bit alignment */
  2950. value = max_t(u32, value, ALIGNMENT);
  2951. err = brcmf_iovar_data_set(dev, "bus:txglomalign", &value,
  2952. sizeof(u32));
  2953. }
  2954. if (err < 0)
  2955. goto done;
  2956. bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
  2957. if (sdiodev->sg_support) {
  2958. bus->txglom = false;
  2959. value = 1;
  2960. pad_size = bus->sdiodev->func[2]->cur_blksize << 1;
  2961. err = brcmf_iovar_data_set(bus->sdiodev->dev, "bus:rxglom",
  2962. &value, sizeof(u32));
  2963. if (err < 0) {
  2964. /* bus:rxglom is allowed to fail */
  2965. err = 0;
  2966. } else {
  2967. bus->txglom = true;
  2968. bus->tx_hdrlen += SDPCM_HWEXT_LEN;
  2969. }
  2970. }
  2971. brcmf_bus_add_txhdrlen(bus->sdiodev->dev, bus->tx_hdrlen);
  2972. done:
  2973. return err;
  2974. }
  2975. static size_t brcmf_sdio_bus_get_ramsize(struct device *dev)
  2976. {
  2977. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2978. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2979. struct brcmf_sdio *bus = sdiodev->bus;
  2980. return bus->ci->ramsize - bus->ci->srsize;
  2981. }
  2982. static int brcmf_sdio_bus_get_memdump(struct device *dev, void *data,
  2983. size_t mem_size)
  2984. {
  2985. struct brcmf_bus *bus_if = dev_get_drvdata(dev);
  2986. struct brcmf_sdio_dev *sdiodev = bus_if->bus_priv.sdio;
  2987. struct brcmf_sdio *bus = sdiodev->bus;
  2988. int err;
  2989. int address;
  2990. int offset;
  2991. int len;
  2992. brcmf_dbg(INFO, "dump at 0x%08x: size=%zu\n", bus->ci->rambase,
  2993. mem_size);
  2994. address = bus->ci->rambase;
  2995. offset = err = 0;
  2996. sdio_claim_host(sdiodev->func[1]);
  2997. while (offset < mem_size) {
  2998. len = ((offset + MEMBLOCK) < mem_size) ? MEMBLOCK :
  2999. mem_size - offset;
  3000. err = brcmf_sdiod_ramrw(sdiodev, false, address, data, len);
  3001. if (err) {
  3002. brcmf_err("error %d on reading %d membytes at 0x%08x\n",
  3003. err, len, address);
  3004. goto done;
  3005. }
  3006. data += len;
  3007. offset += len;
  3008. address += len;
  3009. }
  3010. done:
  3011. sdio_release_host(sdiodev->func[1]);
  3012. return err;
  3013. }
  3014. void brcmf_sdio_trigger_dpc(struct brcmf_sdio *bus)
  3015. {
  3016. if (!bus->dpc_triggered) {
  3017. bus->dpc_triggered = true;
  3018. queue_work(bus->brcmf_wq, &bus->datawork);
  3019. }
  3020. }
  3021. void brcmf_sdio_isr(struct brcmf_sdio *bus)
  3022. {
  3023. brcmf_dbg(TRACE, "Enter\n");
  3024. if (!bus) {
  3025. brcmf_err("bus is null pointer, exiting\n");
  3026. return;
  3027. }
  3028. /* Count the interrupt call */
  3029. bus->sdcnt.intrcount++;
  3030. if (in_interrupt())
  3031. atomic_set(&bus->ipend, 1);
  3032. else
  3033. if (brcmf_sdio_intr_rstatus(bus)) {
  3034. brcmf_err("failed backplane access\n");
  3035. }
  3036. /* Disable additional interrupts (is this needed now)? */
  3037. if (!bus->intr)
  3038. brcmf_err("isr w/o interrupt configured!\n");
  3039. bus->dpc_triggered = true;
  3040. queue_work(bus->brcmf_wq, &bus->datawork);
  3041. }
  3042. static void brcmf_sdio_bus_watchdog(struct brcmf_sdio *bus)
  3043. {
  3044. brcmf_dbg(TIMER, "Enter\n");
  3045. /* Poll period: check device if appropriate. */
  3046. if (!bus->sr_enabled &&
  3047. bus->poll && (++bus->polltick >= bus->pollrate)) {
  3048. u32 intstatus = 0;
  3049. /* Reset poll tick */
  3050. bus->polltick = 0;
  3051. /* Check device if no interrupts */
  3052. if (!bus->intr ||
  3053. (bus->sdcnt.intrcount == bus->sdcnt.lastintrs)) {
  3054. if (!bus->dpc_triggered) {
  3055. u8 devpend;
  3056. sdio_claim_host(bus->sdiodev->func[1]);
  3057. devpend = brcmf_sdiod_regrb(bus->sdiodev,
  3058. SDIO_CCCR_INTx,
  3059. NULL);
  3060. sdio_release_host(bus->sdiodev->func[1]);
  3061. intstatus = devpend & (INTR_STATUS_FUNC1 |
  3062. INTR_STATUS_FUNC2);
  3063. }
  3064. /* If there is something, make like the ISR and
  3065. schedule the DPC */
  3066. if (intstatus) {
  3067. bus->sdcnt.pollcnt++;
  3068. atomic_set(&bus->ipend, 1);
  3069. bus->dpc_triggered = true;
  3070. queue_work(bus->brcmf_wq, &bus->datawork);
  3071. }
  3072. }
  3073. /* Update interrupt tracking */
  3074. bus->sdcnt.lastintrs = bus->sdcnt.intrcount;
  3075. }
  3076. #ifdef DEBUG
  3077. /* Poll for console output periodically */
  3078. if (bus->sdiodev->state == BRCMF_SDIOD_DATA && BRCMF_FWCON_ON() &&
  3079. bus->console_interval != 0) {
  3080. bus->console.count += jiffies_to_msecs(BRCMF_WD_POLL);
  3081. if (bus->console.count >= bus->console_interval) {
  3082. bus->console.count -= bus->console_interval;
  3083. sdio_claim_host(bus->sdiodev->func[1]);
  3084. /* Make sure backplane clock is on */
  3085. brcmf_sdio_bus_sleep(bus, false, false);
  3086. if (brcmf_sdio_readconsole(bus) < 0)
  3087. /* stop on error */
  3088. bus->console_interval = 0;
  3089. sdio_release_host(bus->sdiodev->func[1]);
  3090. }
  3091. }
  3092. #endif /* DEBUG */
  3093. /* On idle timeout clear activity flag and/or turn off clock */
  3094. if (!bus->dpc_triggered) {
  3095. rmb();
  3096. if ((!bus->dpc_running) && (bus->idletime > 0) &&
  3097. (bus->clkstate == CLK_AVAIL)) {
  3098. bus->idlecount++;
  3099. if (bus->idlecount > bus->idletime) {
  3100. brcmf_dbg(SDIO, "idle\n");
  3101. sdio_claim_host(bus->sdiodev->func[1]);
  3102. brcmf_sdio_wd_timer(bus, false);
  3103. bus->idlecount = 0;
  3104. brcmf_sdio_bus_sleep(bus, true, false);
  3105. sdio_release_host(bus->sdiodev->func[1]);
  3106. }
  3107. } else {
  3108. bus->idlecount = 0;
  3109. }
  3110. } else {
  3111. bus->idlecount = 0;
  3112. }
  3113. }
  3114. static void brcmf_sdio_dataworker(struct work_struct *work)
  3115. {
  3116. struct brcmf_sdio *bus = container_of(work, struct brcmf_sdio,
  3117. datawork);
  3118. bus->dpc_running = true;
  3119. wmb();
  3120. while (ACCESS_ONCE(bus->dpc_triggered)) {
  3121. bus->dpc_triggered = false;
  3122. brcmf_sdio_dpc(bus);
  3123. bus->idlecount = 0;
  3124. }
  3125. bus->dpc_running = false;
  3126. if (brcmf_sdiod_freezing(bus->sdiodev)) {
  3127. brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DOWN);
  3128. brcmf_sdiod_try_freeze(bus->sdiodev);
  3129. brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DATA);
  3130. }
  3131. }
  3132. static void
  3133. brcmf_sdio_drivestrengthinit(struct brcmf_sdio_dev *sdiodev,
  3134. struct brcmf_chip *ci, u32 drivestrength)
  3135. {
  3136. const struct sdiod_drive_str *str_tab = NULL;
  3137. u32 str_mask;
  3138. u32 str_shift;
  3139. u32 i;
  3140. u32 drivestrength_sel = 0;
  3141. u32 cc_data_temp;
  3142. u32 addr;
  3143. if (!(ci->cc_caps & CC_CAP_PMU))
  3144. return;
  3145. switch (SDIOD_DRVSTR_KEY(ci->chip, ci->pmurev)) {
  3146. case SDIOD_DRVSTR_KEY(BRCM_CC_4330_CHIP_ID, 12):
  3147. str_tab = sdiod_drvstr_tab1_1v8;
  3148. str_mask = 0x00003800;
  3149. str_shift = 11;
  3150. break;
  3151. case SDIOD_DRVSTR_KEY(BRCM_CC_4334_CHIP_ID, 17):
  3152. str_tab = sdiod_drvstr_tab6_1v8;
  3153. str_mask = 0x00001800;
  3154. str_shift = 11;
  3155. break;
  3156. case SDIOD_DRVSTR_KEY(BRCM_CC_43143_CHIP_ID, 17):
  3157. /* note: 43143 does not support tristate */
  3158. i = ARRAY_SIZE(sdiod_drvstr_tab2_3v3) - 1;
  3159. if (drivestrength >= sdiod_drvstr_tab2_3v3[i].strength) {
  3160. str_tab = sdiod_drvstr_tab2_3v3;
  3161. str_mask = 0x00000007;
  3162. str_shift = 0;
  3163. } else
  3164. brcmf_err("Invalid SDIO Drive strength for chip %s, strength=%d\n",
  3165. ci->name, drivestrength);
  3166. break;
  3167. case SDIOD_DRVSTR_KEY(BRCM_CC_43362_CHIP_ID, 13):
  3168. str_tab = sdiod_drive_strength_tab5_1v8;
  3169. str_mask = 0x00003800;
  3170. str_shift = 11;
  3171. break;
  3172. default:
  3173. brcmf_dbg(INFO, "No SDIO driver strength init needed for chip %s rev %d pmurev %d\n",
  3174. ci->name, ci->chiprev, ci->pmurev);
  3175. break;
  3176. }
  3177. if (str_tab != NULL) {
  3178. struct brcmf_core *pmu = brcmf_chip_get_pmu(ci);
  3179. for (i = 0; str_tab[i].strength != 0; i++) {
  3180. if (drivestrength >= str_tab[i].strength) {
  3181. drivestrength_sel = str_tab[i].sel;
  3182. break;
  3183. }
  3184. }
  3185. addr = CORE_CC_REG(pmu->base, chipcontrol_addr);
  3186. brcmf_sdiod_regwl(sdiodev, addr, 1, NULL);
  3187. cc_data_temp = brcmf_sdiod_regrl(sdiodev, addr, NULL);
  3188. cc_data_temp &= ~str_mask;
  3189. drivestrength_sel <<= str_shift;
  3190. cc_data_temp |= drivestrength_sel;
  3191. brcmf_sdiod_regwl(sdiodev, addr, cc_data_temp, NULL);
  3192. brcmf_dbg(INFO, "SDIO: %d mA (req=%d mA) drive strength selected, set to 0x%08x\n",
  3193. str_tab[i].strength, drivestrength, cc_data_temp);
  3194. }
  3195. }
  3196. static int brcmf_sdio_buscoreprep(void *ctx)
  3197. {
  3198. struct brcmf_sdio_dev *sdiodev = ctx;
  3199. int err = 0;
  3200. u8 clkval, clkset;
  3201. /* Try forcing SDIO core to do ALPAvail request only */
  3202. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_ALP_AVAIL_REQ;
  3203. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
  3204. if (err) {
  3205. brcmf_err("error writing for HT off\n");
  3206. return err;
  3207. }
  3208. /* If register supported, wait for ALPAvail and then force ALP */
  3209. /* This may take up to 15 milliseconds */
  3210. clkval = brcmf_sdiod_regrb(sdiodev,
  3211. SBSDIO_FUNC1_CHIPCLKCSR, NULL);
  3212. if ((clkval & ~SBSDIO_AVBITS) != clkset) {
  3213. brcmf_err("ChipClkCSR access: wrote 0x%02x read 0x%02x\n",
  3214. clkset, clkval);
  3215. return -EACCES;
  3216. }
  3217. SPINWAIT(((clkval = brcmf_sdiod_regrb(sdiodev,
  3218. SBSDIO_FUNC1_CHIPCLKCSR, NULL)),
  3219. !SBSDIO_ALPAV(clkval)),
  3220. PMU_MAX_TRANSITION_DLY);
  3221. if (!SBSDIO_ALPAV(clkval)) {
  3222. brcmf_err("timeout on ALPAV wait, clkval 0x%02x\n",
  3223. clkval);
  3224. return -EBUSY;
  3225. }
  3226. clkset = SBSDIO_FORCE_HW_CLKREQ_OFF | SBSDIO_FORCE_ALP;
  3227. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, clkset, &err);
  3228. udelay(65);
  3229. /* Also, disable the extra SDIO pull-ups */
  3230. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_SDIOPULLUP, 0, NULL);
  3231. return 0;
  3232. }
  3233. static void brcmf_sdio_buscore_activate(void *ctx, struct brcmf_chip *chip,
  3234. u32 rstvec)
  3235. {
  3236. struct brcmf_sdio_dev *sdiodev = ctx;
  3237. struct brcmf_core *core;
  3238. u32 reg_addr;
  3239. /* clear all interrupts */
  3240. core = brcmf_chip_get_core(chip, BCMA_CORE_SDIO_DEV);
  3241. reg_addr = core->base + offsetof(struct sdpcmd_regs, intstatus);
  3242. brcmf_sdiod_regwl(sdiodev, reg_addr, 0xFFFFFFFF, NULL);
  3243. if (rstvec)
  3244. /* Write reset vector to address 0 */
  3245. brcmf_sdiod_ramrw(sdiodev, true, 0, (void *)&rstvec,
  3246. sizeof(rstvec));
  3247. }
  3248. static u32 brcmf_sdio_buscore_read32(void *ctx, u32 addr)
  3249. {
  3250. struct brcmf_sdio_dev *sdiodev = ctx;
  3251. u32 val, rev;
  3252. val = brcmf_sdiod_regrl(sdiodev, addr, NULL);
  3253. if ((sdiodev->func[0]->device == SDIO_DEVICE_ID_BROADCOM_4335_4339 ||
  3254. sdiodev->func[0]->device == SDIO_DEVICE_ID_BROADCOM_4339) &&
  3255. addr == CORE_CC_REG(SI_ENUM_BASE, chipid)) {
  3256. rev = (val & CID_REV_MASK) >> CID_REV_SHIFT;
  3257. if (rev >= 2) {
  3258. val &= ~CID_ID_MASK;
  3259. val |= BRCM_CC_4339_CHIP_ID;
  3260. }
  3261. }
  3262. return val;
  3263. }
  3264. static void brcmf_sdio_buscore_write32(void *ctx, u32 addr, u32 val)
  3265. {
  3266. struct brcmf_sdio_dev *sdiodev = ctx;
  3267. brcmf_sdiod_regwl(sdiodev, addr, val, NULL);
  3268. }
  3269. static const struct brcmf_buscore_ops brcmf_sdio_buscore_ops = {
  3270. .prepare = brcmf_sdio_buscoreprep,
  3271. .activate = brcmf_sdio_buscore_activate,
  3272. .read32 = brcmf_sdio_buscore_read32,
  3273. .write32 = brcmf_sdio_buscore_write32,
  3274. };
  3275. static bool
  3276. brcmf_sdio_probe_attach(struct brcmf_sdio *bus)
  3277. {
  3278. struct brcmf_sdio_dev *sdiodev;
  3279. u8 clkctl = 0;
  3280. int err = 0;
  3281. int reg_addr;
  3282. u32 reg_val;
  3283. u32 drivestrength;
  3284. sdiodev = bus->sdiodev;
  3285. sdio_claim_host(sdiodev->func[1]);
  3286. pr_debug("F1 signature read @0x18000000=0x%4x\n",
  3287. brcmf_sdiod_regrl(sdiodev, SI_ENUM_BASE, NULL));
  3288. /*
  3289. * Force PLL off until brcmf_chip_attach()
  3290. * programs PLL control regs
  3291. */
  3292. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3293. BRCMF_INIT_CLKCTL1, &err);
  3294. if (!err)
  3295. clkctl = brcmf_sdiod_regrb(sdiodev,
  3296. SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3297. if (err || ((clkctl & ~SBSDIO_AVBITS) != BRCMF_INIT_CLKCTL1)) {
  3298. brcmf_err("ChipClkCSR access: err %d wrote 0x%02x read 0x%02x\n",
  3299. err, BRCMF_INIT_CLKCTL1, clkctl);
  3300. goto fail;
  3301. }
  3302. bus->ci = brcmf_chip_attach(sdiodev, &brcmf_sdio_buscore_ops);
  3303. if (IS_ERR(bus->ci)) {
  3304. brcmf_err("brcmf_chip_attach failed!\n");
  3305. bus->ci = NULL;
  3306. goto fail;
  3307. }
  3308. sdiodev->settings = brcmf_get_module_param(sdiodev->dev,
  3309. BRCMF_BUSTYPE_SDIO,
  3310. bus->ci->chip,
  3311. bus->ci->chiprev);
  3312. if (!sdiodev->settings) {
  3313. brcmf_err("Failed to get device parameters\n");
  3314. goto fail;
  3315. }
  3316. /* platform specific configuration:
  3317. * alignments must be at least 4 bytes for ADMA
  3318. */
  3319. bus->head_align = ALIGNMENT;
  3320. bus->sgentry_align = ALIGNMENT;
  3321. if (sdiodev->settings->bus.sdio.sd_head_align > ALIGNMENT)
  3322. bus->head_align = sdiodev->settings->bus.sdio.sd_head_align;
  3323. if (sdiodev->settings->bus.sdio.sd_sgentry_align > ALIGNMENT)
  3324. bus->sgentry_align =
  3325. sdiodev->settings->bus.sdio.sd_sgentry_align;
  3326. /* allocate scatter-gather table. sg support
  3327. * will be disabled upon allocation failure.
  3328. */
  3329. brcmf_sdiod_sgtable_alloc(sdiodev);
  3330. #ifdef CONFIG_PM_SLEEP
  3331. /* wowl can be supported when KEEP_POWER is true and (WAKE_SDIO_IRQ
  3332. * is true or when platform data OOB irq is true).
  3333. */
  3334. if ((sdio_get_host_pm_caps(sdiodev->func[1]) & MMC_PM_KEEP_POWER) &&
  3335. ((sdio_get_host_pm_caps(sdiodev->func[1]) & MMC_PM_WAKE_SDIO_IRQ) ||
  3336. (sdiodev->settings->bus.sdio.oob_irq_supported)))
  3337. sdiodev->bus_if->wowl_supported = true;
  3338. #endif
  3339. if (brcmf_sdio_kso_init(bus)) {
  3340. brcmf_err("error enabling KSO\n");
  3341. goto fail;
  3342. }
  3343. if (sdiodev->settings->bus.sdio.drive_strength)
  3344. drivestrength = sdiodev->settings->bus.sdio.drive_strength;
  3345. else
  3346. drivestrength = DEFAULT_SDIO_DRIVE_STRENGTH;
  3347. brcmf_sdio_drivestrengthinit(sdiodev, bus->ci, drivestrength);
  3348. /* Set card control so an SDIO card reset does a WLAN backplane reset */
  3349. reg_val = brcmf_sdiod_regrb(sdiodev, SDIO_CCCR_BRCM_CARDCTRL, &err);
  3350. if (err)
  3351. goto fail;
  3352. reg_val |= SDIO_CCCR_BRCM_CARDCTRL_WLANRESET;
  3353. brcmf_sdiod_regwb(sdiodev, SDIO_CCCR_BRCM_CARDCTRL, reg_val, &err);
  3354. if (err)
  3355. goto fail;
  3356. /* set PMUControl so a backplane reset does PMU state reload */
  3357. reg_addr = CORE_CC_REG(brcmf_chip_get_pmu(bus->ci)->base, pmucontrol);
  3358. reg_val = brcmf_sdiod_regrl(sdiodev, reg_addr, &err);
  3359. if (err)
  3360. goto fail;
  3361. reg_val |= (BCMA_CC_PMU_CTL_RES_RELOAD << BCMA_CC_PMU_CTL_RES_SHIFT);
  3362. brcmf_sdiod_regwl(sdiodev, reg_addr, reg_val, &err);
  3363. if (err)
  3364. goto fail;
  3365. sdio_release_host(sdiodev->func[1]);
  3366. brcmu_pktq_init(&bus->txq, (PRIOMASK + 1), TXQLEN);
  3367. /* allocate header buffer */
  3368. bus->hdrbuf = kzalloc(MAX_HDR_READ + bus->head_align, GFP_KERNEL);
  3369. if (!bus->hdrbuf)
  3370. return false;
  3371. /* Locate an appropriately-aligned portion of hdrbuf */
  3372. bus->rxhdr = (u8 *) roundup((unsigned long)&bus->hdrbuf[0],
  3373. bus->head_align);
  3374. /* Set the poll and/or interrupt flags */
  3375. bus->intr = true;
  3376. bus->poll = false;
  3377. if (bus->poll)
  3378. bus->pollrate = 1;
  3379. return true;
  3380. fail:
  3381. sdio_release_host(sdiodev->func[1]);
  3382. return false;
  3383. }
  3384. static int
  3385. brcmf_sdio_watchdog_thread(void *data)
  3386. {
  3387. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3388. int wait;
  3389. allow_signal(SIGTERM);
  3390. /* Run until signal received */
  3391. brcmf_sdiod_freezer_count(bus->sdiodev);
  3392. while (1) {
  3393. if (kthread_should_stop())
  3394. break;
  3395. brcmf_sdiod_freezer_uncount(bus->sdiodev);
  3396. wait = wait_for_completion_interruptible(&bus->watchdog_wait);
  3397. brcmf_sdiod_freezer_count(bus->sdiodev);
  3398. brcmf_sdiod_try_freeze(bus->sdiodev);
  3399. if (!wait) {
  3400. brcmf_sdio_bus_watchdog(bus);
  3401. /* Count the tick for reference */
  3402. bus->sdcnt.tickcnt++;
  3403. reinit_completion(&bus->watchdog_wait);
  3404. } else
  3405. break;
  3406. }
  3407. return 0;
  3408. }
  3409. static void
  3410. brcmf_sdio_watchdog(unsigned long data)
  3411. {
  3412. struct brcmf_sdio *bus = (struct brcmf_sdio *)data;
  3413. if (bus->watchdog_tsk) {
  3414. complete(&bus->watchdog_wait);
  3415. /* Reschedule the watchdog */
  3416. if (bus->wd_active)
  3417. mod_timer(&bus->timer,
  3418. jiffies + BRCMF_WD_POLL);
  3419. }
  3420. }
  3421. static const struct brcmf_bus_ops brcmf_sdio_bus_ops = {
  3422. .stop = brcmf_sdio_bus_stop,
  3423. .preinit = brcmf_sdio_bus_preinit,
  3424. .txdata = brcmf_sdio_bus_txdata,
  3425. .txctl = brcmf_sdio_bus_txctl,
  3426. .rxctl = brcmf_sdio_bus_rxctl,
  3427. .gettxq = brcmf_sdio_bus_gettxq,
  3428. .wowl_config = brcmf_sdio_wowl_config,
  3429. .get_ramsize = brcmf_sdio_bus_get_ramsize,
  3430. .get_memdump = brcmf_sdio_bus_get_memdump,
  3431. };
  3432. static void brcmf_sdio_firmware_callback(struct device *dev, int err,
  3433. const struct firmware *code,
  3434. void *nvram, u32 nvram_len)
  3435. {
  3436. struct brcmf_bus *bus_if;
  3437. struct brcmf_sdio_dev *sdiodev;
  3438. struct brcmf_sdio *bus;
  3439. u8 saveclk;
  3440. brcmf_dbg(TRACE, "Enter: dev=%s, err=%d\n", dev_name(dev), err);
  3441. bus_if = dev_get_drvdata(dev);
  3442. sdiodev = bus_if->bus_priv.sdio;
  3443. if (err)
  3444. goto fail;
  3445. if (!bus_if->drvr)
  3446. return;
  3447. bus = sdiodev->bus;
  3448. /* try to download image and nvram to the dongle */
  3449. bus->alp_only = true;
  3450. err = brcmf_sdio_download_firmware(bus, code, nvram, nvram_len);
  3451. if (err)
  3452. goto fail;
  3453. bus->alp_only = false;
  3454. /* Start the watchdog timer */
  3455. bus->sdcnt.tickcnt = 0;
  3456. brcmf_sdio_wd_timer(bus, true);
  3457. sdio_claim_host(sdiodev->func[1]);
  3458. /* Make sure backplane clock is on, needed to generate F2 interrupt */
  3459. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  3460. if (bus->clkstate != CLK_AVAIL)
  3461. goto release;
  3462. /* Force clocks on backplane to be sure F2 interrupt propagates */
  3463. saveclk = brcmf_sdiod_regrb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, &err);
  3464. if (!err) {
  3465. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3466. (saveclk | SBSDIO_FORCE_HT), &err);
  3467. }
  3468. if (err) {
  3469. brcmf_err("Failed to force clock for F2: err %d\n", err);
  3470. goto release;
  3471. }
  3472. /* Enable function 2 (frame transfers) */
  3473. w_sdreg32(bus, SDPCM_PROT_VERSION << SMB_DATA_VERSION_SHIFT,
  3474. offsetof(struct sdpcmd_regs, tosbmailboxdata));
  3475. err = sdio_enable_func(sdiodev->func[SDIO_FUNC_2]);
  3476. brcmf_dbg(INFO, "enable F2: err=%d\n", err);
  3477. /* If F2 successfully enabled, set core and enable interrupts */
  3478. if (!err) {
  3479. /* Set up the interrupt mask and enable interrupts */
  3480. bus->hostintmask = HOSTINTMASK;
  3481. w_sdreg32(bus, bus->hostintmask,
  3482. offsetof(struct sdpcmd_regs, hostintmask));
  3483. brcmf_sdiod_regwb(sdiodev, SBSDIO_WATERMARK, 8, &err);
  3484. } else {
  3485. /* Disable F2 again */
  3486. sdio_disable_func(sdiodev->func[SDIO_FUNC_2]);
  3487. goto release;
  3488. }
  3489. if (brcmf_chip_sr_capable(bus->ci)) {
  3490. brcmf_sdio_sr_init(bus);
  3491. } else {
  3492. /* Restore previous clock setting */
  3493. brcmf_sdiod_regwb(sdiodev, SBSDIO_FUNC1_CHIPCLKCSR,
  3494. saveclk, &err);
  3495. }
  3496. if (err == 0) {
  3497. /* Allow full data communication using DPC from now on. */
  3498. brcmf_sdiod_change_state(bus->sdiodev, BRCMF_SDIOD_DATA);
  3499. err = brcmf_sdiod_intr_register(sdiodev);
  3500. if (err != 0)
  3501. brcmf_err("intr register failed:%d\n", err);
  3502. }
  3503. /* If we didn't come up, turn off backplane clock */
  3504. if (err != 0)
  3505. brcmf_sdio_clkctl(bus, CLK_NONE, false);
  3506. sdio_release_host(sdiodev->func[1]);
  3507. err = brcmf_bus_started(dev);
  3508. if (err != 0) {
  3509. brcmf_err("dongle is not responding\n");
  3510. goto fail;
  3511. }
  3512. return;
  3513. release:
  3514. sdio_release_host(sdiodev->func[1]);
  3515. fail:
  3516. brcmf_dbg(TRACE, "failed: dev=%s, err=%d\n", dev_name(dev), err);
  3517. device_release_driver(dev);
  3518. device_release_driver(&sdiodev->func[2]->dev);
  3519. }
  3520. struct brcmf_sdio *brcmf_sdio_probe(struct brcmf_sdio_dev *sdiodev)
  3521. {
  3522. int ret;
  3523. struct brcmf_sdio *bus;
  3524. struct workqueue_struct *wq;
  3525. brcmf_dbg(TRACE, "Enter\n");
  3526. /* Allocate private bus interface state */
  3527. bus = kzalloc(sizeof(struct brcmf_sdio), GFP_ATOMIC);
  3528. if (!bus)
  3529. goto fail;
  3530. bus->sdiodev = sdiodev;
  3531. sdiodev->bus = bus;
  3532. skb_queue_head_init(&bus->glom);
  3533. bus->txbound = BRCMF_TXBOUND;
  3534. bus->rxbound = BRCMF_RXBOUND;
  3535. bus->txminmax = BRCMF_TXMINMAX;
  3536. bus->tx_seq = SDPCM_SEQ_WRAP - 1;
  3537. /* single-threaded workqueue */
  3538. wq = alloc_ordered_workqueue("brcmf_wq/%s", WQ_MEM_RECLAIM,
  3539. dev_name(&sdiodev->func[1]->dev));
  3540. if (!wq) {
  3541. brcmf_err("insufficient memory to create txworkqueue\n");
  3542. goto fail;
  3543. }
  3544. brcmf_sdiod_freezer_count(sdiodev);
  3545. INIT_WORK(&bus->datawork, brcmf_sdio_dataworker);
  3546. bus->brcmf_wq = wq;
  3547. /* attempt to attach to the dongle */
  3548. if (!(brcmf_sdio_probe_attach(bus))) {
  3549. brcmf_err("brcmf_sdio_probe_attach failed\n");
  3550. goto fail;
  3551. }
  3552. spin_lock_init(&bus->rxctl_lock);
  3553. spin_lock_init(&bus->txq_lock);
  3554. init_waitqueue_head(&bus->ctrl_wait);
  3555. init_waitqueue_head(&bus->dcmd_resp_wait);
  3556. /* Set up the watchdog timer */
  3557. init_timer(&bus->timer);
  3558. bus->timer.data = (unsigned long)bus;
  3559. bus->timer.function = brcmf_sdio_watchdog;
  3560. /* Initialize watchdog thread */
  3561. init_completion(&bus->watchdog_wait);
  3562. bus->watchdog_tsk = kthread_run(brcmf_sdio_watchdog_thread,
  3563. bus, "brcmf_wdog/%s",
  3564. dev_name(&sdiodev->func[1]->dev));
  3565. if (IS_ERR(bus->watchdog_tsk)) {
  3566. pr_warn("brcmf_watchdog thread failed to start\n");
  3567. bus->watchdog_tsk = NULL;
  3568. }
  3569. /* Initialize DPC thread */
  3570. bus->dpc_triggered = false;
  3571. bus->dpc_running = false;
  3572. /* Assign bus interface call back */
  3573. bus->sdiodev->bus_if->dev = bus->sdiodev->dev;
  3574. bus->sdiodev->bus_if->ops = &brcmf_sdio_bus_ops;
  3575. bus->sdiodev->bus_if->chip = bus->ci->chip;
  3576. bus->sdiodev->bus_if->chiprev = bus->ci->chiprev;
  3577. /* default sdio bus header length for tx packet */
  3578. bus->tx_hdrlen = SDPCM_HWHDR_LEN + SDPCM_SWHDR_LEN;
  3579. /* Attach to the common layer, reserve hdr space */
  3580. ret = brcmf_attach(bus->sdiodev->dev, bus->sdiodev->settings);
  3581. if (ret != 0) {
  3582. brcmf_err("brcmf_attach failed\n");
  3583. goto fail;
  3584. }
  3585. /* Query the F2 block size, set roundup accordingly */
  3586. bus->blocksize = bus->sdiodev->func[2]->cur_blksize;
  3587. bus->roundup = min(max_roundup, bus->blocksize);
  3588. /* Allocate buffers */
  3589. if (bus->sdiodev->bus_if->maxctl) {
  3590. bus->sdiodev->bus_if->maxctl += bus->roundup;
  3591. bus->rxblen =
  3592. roundup((bus->sdiodev->bus_if->maxctl + SDPCM_HDRLEN),
  3593. ALIGNMENT) + bus->head_align;
  3594. bus->rxbuf = kmalloc(bus->rxblen, GFP_ATOMIC);
  3595. if (!(bus->rxbuf)) {
  3596. brcmf_err("rxbuf allocation failed\n");
  3597. goto fail;
  3598. }
  3599. }
  3600. sdio_claim_host(bus->sdiodev->func[1]);
  3601. /* Disable F2 to clear any intermediate frame state on the dongle */
  3602. sdio_disable_func(bus->sdiodev->func[SDIO_FUNC_2]);
  3603. bus->rxflow = false;
  3604. /* Done with backplane-dependent accesses, can drop clock... */
  3605. brcmf_sdiod_regwb(bus->sdiodev, SBSDIO_FUNC1_CHIPCLKCSR, 0, NULL);
  3606. sdio_release_host(bus->sdiodev->func[1]);
  3607. /* ...and initialize clock/power states */
  3608. bus->clkstate = CLK_SDONLY;
  3609. bus->idletime = BRCMF_IDLE_INTERVAL;
  3610. bus->idleclock = BRCMF_IDLE_ACTIVE;
  3611. /* SR state */
  3612. bus->sr_enabled = false;
  3613. brcmf_sdio_debugfs_create(bus);
  3614. brcmf_dbg(INFO, "completed!!\n");
  3615. ret = brcmf_fw_map_chip_to_name(bus->ci->chip, bus->ci->chiprev,
  3616. brcmf_sdio_fwnames,
  3617. ARRAY_SIZE(brcmf_sdio_fwnames),
  3618. sdiodev->fw_name, sdiodev->nvram_name);
  3619. if (ret)
  3620. goto fail;
  3621. ret = brcmf_fw_get_firmwares(sdiodev->dev, BRCMF_FW_REQUEST_NVRAM,
  3622. sdiodev->fw_name, sdiodev->nvram_name,
  3623. brcmf_sdio_firmware_callback);
  3624. if (ret != 0) {
  3625. brcmf_err("async firmware request failed: %d\n", ret);
  3626. goto fail;
  3627. }
  3628. return bus;
  3629. fail:
  3630. brcmf_sdio_remove(bus);
  3631. return NULL;
  3632. }
  3633. /* Detach and free everything */
  3634. void brcmf_sdio_remove(struct brcmf_sdio *bus)
  3635. {
  3636. brcmf_dbg(TRACE, "Enter\n");
  3637. if (bus) {
  3638. /* De-register interrupt handler */
  3639. brcmf_sdiod_intr_unregister(bus->sdiodev);
  3640. brcmf_detach(bus->sdiodev->dev);
  3641. cancel_work_sync(&bus->datawork);
  3642. if (bus->brcmf_wq)
  3643. destroy_workqueue(bus->brcmf_wq);
  3644. if (bus->ci) {
  3645. if (bus->sdiodev->state != BRCMF_SDIOD_NOMEDIUM) {
  3646. sdio_claim_host(bus->sdiodev->func[1]);
  3647. brcmf_sdio_wd_timer(bus, false);
  3648. brcmf_sdio_clkctl(bus, CLK_AVAIL, false);
  3649. /* Leave the device in state where it is
  3650. * 'passive'. This is done by resetting all
  3651. * necessary cores.
  3652. */
  3653. msleep(20);
  3654. brcmf_chip_set_passive(bus->ci);
  3655. brcmf_sdio_clkctl(bus, CLK_NONE, false);
  3656. sdio_release_host(bus->sdiodev->func[1]);
  3657. }
  3658. brcmf_chip_detach(bus->ci);
  3659. }
  3660. if (bus->sdiodev->settings)
  3661. brcmf_release_module_param(bus->sdiodev->settings);
  3662. kfree(bus->rxbuf);
  3663. kfree(bus->hdrbuf);
  3664. kfree(bus);
  3665. }
  3666. brcmf_dbg(TRACE, "Disconnected\n");
  3667. }
  3668. void brcmf_sdio_wd_timer(struct brcmf_sdio *bus, bool active)
  3669. {
  3670. /* Totally stop the timer */
  3671. if (!active && bus->wd_active) {
  3672. del_timer_sync(&bus->timer);
  3673. bus->wd_active = false;
  3674. return;
  3675. }
  3676. /* don't start the wd until fw is loaded */
  3677. if (bus->sdiodev->state != BRCMF_SDIOD_DATA)
  3678. return;
  3679. if (active) {
  3680. if (!bus->wd_active) {
  3681. /* Create timer again when watchdog period is
  3682. dynamically changed or in the first instance
  3683. */
  3684. bus->timer.expires = jiffies + BRCMF_WD_POLL;
  3685. add_timer(&bus->timer);
  3686. bus->wd_active = true;
  3687. } else {
  3688. /* Re arm the timer, at last watchdog period */
  3689. mod_timer(&bus->timer, jiffies + BRCMF_WD_POLL);
  3690. }
  3691. }
  3692. }
  3693. int brcmf_sdio_sleep(struct brcmf_sdio *bus, bool sleep)
  3694. {
  3695. int ret;
  3696. sdio_claim_host(bus->sdiodev->func[1]);
  3697. ret = brcmf_sdio_bus_sleep(bus, sleep, false);
  3698. sdio_release_host(bus->sdiodev->func[1]);
  3699. return ret;
  3700. }