calib.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "hw.h"
  17. #include "hw-ops.h"
  18. #include <linux/export.h>
  19. /* Common calibration code */
  20. static int16_t ath9k_hw_get_nf_hist_mid(int16_t *nfCalBuffer)
  21. {
  22. int16_t nfval;
  23. int16_t sort[ATH9K_NF_CAL_HIST_MAX];
  24. int i, j;
  25. for (i = 0; i < ATH9K_NF_CAL_HIST_MAX; i++)
  26. sort[i] = nfCalBuffer[i];
  27. for (i = 0; i < ATH9K_NF_CAL_HIST_MAX - 1; i++) {
  28. for (j = 1; j < ATH9K_NF_CAL_HIST_MAX - i; j++) {
  29. if (sort[j] > sort[j - 1]) {
  30. nfval = sort[j];
  31. sort[j] = sort[j - 1];
  32. sort[j - 1] = nfval;
  33. }
  34. }
  35. }
  36. nfval = sort[(ATH9K_NF_CAL_HIST_MAX - 1) >> 1];
  37. return nfval;
  38. }
  39. static struct ath_nf_limits *ath9k_hw_get_nf_limits(struct ath_hw *ah,
  40. struct ath9k_channel *chan)
  41. {
  42. struct ath_nf_limits *limit;
  43. if (!chan || IS_CHAN_2GHZ(chan))
  44. limit = &ah->nf_2g;
  45. else
  46. limit = &ah->nf_5g;
  47. return limit;
  48. }
  49. static s16 ath9k_hw_get_default_nf(struct ath_hw *ah,
  50. struct ath9k_channel *chan)
  51. {
  52. return ath9k_hw_get_nf_limits(ah, chan)->nominal;
  53. }
  54. s16 ath9k_hw_getchan_noise(struct ath_hw *ah, struct ath9k_channel *chan,
  55. s16 nf)
  56. {
  57. s8 noise = ATH_DEFAULT_NOISE_FLOOR;
  58. if (nf) {
  59. s8 delta = nf - ATH9K_NF_CAL_NOISE_THRESH -
  60. ath9k_hw_get_default_nf(ah, chan);
  61. if (delta > 0)
  62. noise += delta;
  63. }
  64. return noise;
  65. }
  66. EXPORT_SYMBOL(ath9k_hw_getchan_noise);
  67. static void ath9k_hw_update_nfcal_hist_buffer(struct ath_hw *ah,
  68. struct ath9k_hw_cal_data *cal,
  69. int16_t *nfarray)
  70. {
  71. struct ath_common *common = ath9k_hw_common(ah);
  72. struct ath_nf_limits *limit;
  73. struct ath9k_nfcal_hist *h;
  74. bool high_nf_mid = false;
  75. u8 chainmask = (ah->rxchainmask << 3) | ah->rxchainmask;
  76. int i;
  77. h = cal->nfCalHist;
  78. limit = ath9k_hw_get_nf_limits(ah, ah->curchan);
  79. for (i = 0; i < NUM_NF_READINGS; i++) {
  80. if (!(chainmask & (1 << i)) ||
  81. ((i >= AR5416_MAX_CHAINS) && !IS_CHAN_HT40(ah->curchan)))
  82. continue;
  83. h[i].nfCalBuffer[h[i].currIndex] = nfarray[i];
  84. if (++h[i].currIndex >= ATH9K_NF_CAL_HIST_MAX)
  85. h[i].currIndex = 0;
  86. if (h[i].invalidNFcount > 0) {
  87. h[i].invalidNFcount--;
  88. h[i].privNF = nfarray[i];
  89. } else {
  90. h[i].privNF =
  91. ath9k_hw_get_nf_hist_mid(h[i].nfCalBuffer);
  92. }
  93. if (!h[i].privNF)
  94. continue;
  95. if (h[i].privNF > limit->max) {
  96. high_nf_mid = true;
  97. ath_dbg(common, CALIBRATE,
  98. "NFmid[%d] (%d) > MAX (%d), %s\n",
  99. i, h[i].privNF, limit->max,
  100. (test_bit(NFCAL_INTF, &cal->cal_flags) ?
  101. "not corrected (due to interference)" :
  102. "correcting to MAX"));
  103. /*
  104. * Normally we limit the average noise floor by the
  105. * hardware specific maximum here. However if we have
  106. * encountered stuck beacons because of interference,
  107. * we bypass this limit here in order to better deal
  108. * with our environment.
  109. */
  110. if (!test_bit(NFCAL_INTF, &cal->cal_flags))
  111. h[i].privNF = limit->max;
  112. }
  113. }
  114. /*
  115. * If the noise floor seems normal for all chains, assume that
  116. * there is no significant interference in the environment anymore.
  117. * Re-enable the enforcement of the NF maximum again.
  118. */
  119. if (!high_nf_mid)
  120. clear_bit(NFCAL_INTF, &cal->cal_flags);
  121. }
  122. static bool ath9k_hw_get_nf_thresh(struct ath_hw *ah,
  123. enum nl80211_band band,
  124. int16_t *nft)
  125. {
  126. switch (band) {
  127. case NL80211_BAND_5GHZ:
  128. *nft = (int8_t)ah->eep_ops->get_eeprom(ah, EEP_NFTHRESH_5);
  129. break;
  130. case NL80211_BAND_2GHZ:
  131. *nft = (int8_t)ah->eep_ops->get_eeprom(ah, EEP_NFTHRESH_2);
  132. break;
  133. default:
  134. BUG_ON(1);
  135. return false;
  136. }
  137. return true;
  138. }
  139. void ath9k_hw_reset_calibration(struct ath_hw *ah,
  140. struct ath9k_cal_list *currCal)
  141. {
  142. int i;
  143. ath9k_hw_setup_calibration(ah, currCal);
  144. currCal->calState = CAL_RUNNING;
  145. for (i = 0; i < AR5416_MAX_CHAINS; i++) {
  146. ah->meas0.sign[i] = 0;
  147. ah->meas1.sign[i] = 0;
  148. ah->meas2.sign[i] = 0;
  149. ah->meas3.sign[i] = 0;
  150. }
  151. ah->cal_samples = 0;
  152. }
  153. /* This is done for the currently configured channel */
  154. bool ath9k_hw_reset_calvalid(struct ath_hw *ah)
  155. {
  156. struct ath_common *common = ath9k_hw_common(ah);
  157. struct ath9k_cal_list *currCal = ah->cal_list_curr;
  158. if (!ah->caldata)
  159. return true;
  160. if (!AR_SREV_9100(ah) && !AR_SREV_9160_10_OR_LATER(ah))
  161. return true;
  162. if (currCal == NULL)
  163. return true;
  164. if (currCal->calState != CAL_DONE) {
  165. ath_dbg(common, CALIBRATE, "Calibration state incorrect, %d\n",
  166. currCal->calState);
  167. return true;
  168. }
  169. if (!(ah->supp_cals & currCal->calData->calType))
  170. return true;
  171. ath_dbg(common, CALIBRATE, "Resetting Cal %d state for channel %u\n",
  172. currCal->calData->calType, ah->curchan->chan->center_freq);
  173. ah->caldata->CalValid &= ~currCal->calData->calType;
  174. currCal->calState = CAL_WAITING;
  175. return false;
  176. }
  177. EXPORT_SYMBOL(ath9k_hw_reset_calvalid);
  178. void ath9k_hw_start_nfcal(struct ath_hw *ah, bool update)
  179. {
  180. if (ah->caldata)
  181. set_bit(NFCAL_PENDING, &ah->caldata->cal_flags);
  182. REG_SET_BIT(ah, AR_PHY_AGC_CONTROL,
  183. AR_PHY_AGC_CONTROL_ENABLE_NF);
  184. if (update)
  185. REG_CLR_BIT(ah, AR_PHY_AGC_CONTROL,
  186. AR_PHY_AGC_CONTROL_NO_UPDATE_NF);
  187. else
  188. REG_SET_BIT(ah, AR_PHY_AGC_CONTROL,
  189. AR_PHY_AGC_CONTROL_NO_UPDATE_NF);
  190. REG_SET_BIT(ah, AR_PHY_AGC_CONTROL, AR_PHY_AGC_CONTROL_NF);
  191. }
  192. int ath9k_hw_loadnf(struct ath_hw *ah, struct ath9k_channel *chan)
  193. {
  194. struct ath9k_nfcal_hist *h = NULL;
  195. unsigned i, j;
  196. u8 chainmask = (ah->rxchainmask << 3) | ah->rxchainmask;
  197. struct ath_common *common = ath9k_hw_common(ah);
  198. s16 default_nf = ath9k_hw_get_default_nf(ah, chan);
  199. u32 bb_agc_ctl = REG_READ(ah, AR_PHY_AGC_CONTROL);
  200. if (ah->caldata)
  201. h = ah->caldata->nfCalHist;
  202. ENABLE_REG_RMW_BUFFER(ah);
  203. for (i = 0; i < NUM_NF_READINGS; i++) {
  204. if (chainmask & (1 << i)) {
  205. s16 nfval;
  206. if ((i >= AR5416_MAX_CHAINS) && !IS_CHAN_HT40(chan))
  207. continue;
  208. if (ah->nf_override)
  209. nfval = ah->nf_override;
  210. else if (h)
  211. nfval = h[i].privNF;
  212. else
  213. nfval = default_nf;
  214. REG_RMW(ah, ah->nf_regs[i],
  215. (((u32) nfval << 1) & 0x1ff), 0x1ff);
  216. }
  217. }
  218. /*
  219. * stop NF cal if ongoing to ensure NF load completes immediately
  220. * (or after end rx/tx frame if ongoing)
  221. */
  222. if (bb_agc_ctl & AR_PHY_AGC_CONTROL_NF) {
  223. REG_CLR_BIT(ah, AR_PHY_AGC_CONTROL, AR_PHY_AGC_CONTROL_NF);
  224. REG_RMW_BUFFER_FLUSH(ah);
  225. ENABLE_REG_RMW_BUFFER(ah);
  226. }
  227. /*
  228. * Load software filtered NF value into baseband internal minCCApwr
  229. * variable.
  230. */
  231. REG_CLR_BIT(ah, AR_PHY_AGC_CONTROL,
  232. AR_PHY_AGC_CONTROL_ENABLE_NF);
  233. REG_CLR_BIT(ah, AR_PHY_AGC_CONTROL,
  234. AR_PHY_AGC_CONTROL_NO_UPDATE_NF);
  235. REG_SET_BIT(ah, AR_PHY_AGC_CONTROL, AR_PHY_AGC_CONTROL_NF);
  236. REG_RMW_BUFFER_FLUSH(ah);
  237. /*
  238. * Wait for load to complete, should be fast, a few 10s of us.
  239. * The max delay was changed from an original 250us to 22.2 msec.
  240. * This would increase timeout to the longest possible frame
  241. * (11n max length 22.1 msec)
  242. */
  243. for (j = 0; j < 22200; j++) {
  244. if ((REG_READ(ah, AR_PHY_AGC_CONTROL) &
  245. AR_PHY_AGC_CONTROL_NF) == 0)
  246. break;
  247. udelay(10);
  248. }
  249. /*
  250. * Restart NF so it can continue.
  251. */
  252. if (bb_agc_ctl & AR_PHY_AGC_CONTROL_NF) {
  253. ENABLE_REG_RMW_BUFFER(ah);
  254. if (bb_agc_ctl & AR_PHY_AGC_CONTROL_ENABLE_NF)
  255. REG_SET_BIT(ah, AR_PHY_AGC_CONTROL,
  256. AR_PHY_AGC_CONTROL_ENABLE_NF);
  257. if (bb_agc_ctl & AR_PHY_AGC_CONTROL_NO_UPDATE_NF)
  258. REG_SET_BIT(ah, AR_PHY_AGC_CONTROL,
  259. AR_PHY_AGC_CONTROL_NO_UPDATE_NF);
  260. REG_SET_BIT(ah, AR_PHY_AGC_CONTROL, AR_PHY_AGC_CONTROL_NF);
  261. REG_RMW_BUFFER_FLUSH(ah);
  262. }
  263. /*
  264. * We timed out waiting for the noisefloor to load, probably due to an
  265. * in-progress rx. Simply return here and allow the load plenty of time
  266. * to complete before the next calibration interval. We need to avoid
  267. * trying to load -50 (which happens below) while the previous load is
  268. * still in progress as this can cause rx deafness. Instead by returning
  269. * here, the baseband nf cal will just be capped by our present
  270. * noisefloor until the next calibration timer.
  271. */
  272. if (j == 22200) {
  273. ath_dbg(common, ANY,
  274. "Timeout while waiting for nf to load: AR_PHY_AGC_CONTROL=0x%x\n",
  275. REG_READ(ah, AR_PHY_AGC_CONTROL));
  276. return -ETIMEDOUT;
  277. }
  278. /*
  279. * Restore maxCCAPower register parameter again so that we're not capped
  280. * by the median we just loaded. This will be initial (and max) value
  281. * of next noise floor calibration the baseband does.
  282. */
  283. ENABLE_REG_RMW_BUFFER(ah);
  284. for (i = 0; i < NUM_NF_READINGS; i++) {
  285. if (chainmask & (1 << i)) {
  286. if ((i >= AR5416_MAX_CHAINS) && !IS_CHAN_HT40(chan))
  287. continue;
  288. REG_RMW(ah, ah->nf_regs[i],
  289. (((u32) (-50) << 1) & 0x1ff), 0x1ff);
  290. }
  291. }
  292. REG_RMW_BUFFER_FLUSH(ah);
  293. return 0;
  294. }
  295. EXPORT_SYMBOL(ath9k_hw_loadnf);
  296. static void ath9k_hw_nf_sanitize(struct ath_hw *ah, s16 *nf)
  297. {
  298. struct ath_common *common = ath9k_hw_common(ah);
  299. struct ath_nf_limits *limit;
  300. int i;
  301. if (IS_CHAN_2GHZ(ah->curchan))
  302. limit = &ah->nf_2g;
  303. else
  304. limit = &ah->nf_5g;
  305. for (i = 0; i < NUM_NF_READINGS; i++) {
  306. if (!nf[i])
  307. continue;
  308. ath_dbg(common, CALIBRATE,
  309. "NF calibrated [%s] [chain %d] is %d\n",
  310. (i >= 3 ? "ext" : "ctl"), i % 3, nf[i]);
  311. if (nf[i] > limit->max) {
  312. ath_dbg(common, CALIBRATE,
  313. "NF[%d] (%d) > MAX (%d), correcting to MAX\n",
  314. i, nf[i], limit->max);
  315. nf[i] = limit->max;
  316. } else if (nf[i] < limit->min) {
  317. ath_dbg(common, CALIBRATE,
  318. "NF[%d] (%d) < MIN (%d), correcting to NOM\n",
  319. i, nf[i], limit->min);
  320. nf[i] = limit->nominal;
  321. }
  322. }
  323. }
  324. bool ath9k_hw_getnf(struct ath_hw *ah, struct ath9k_channel *chan)
  325. {
  326. struct ath_common *common = ath9k_hw_common(ah);
  327. int16_t nf, nfThresh;
  328. int16_t nfarray[NUM_NF_READINGS] = { 0 };
  329. struct ath9k_nfcal_hist *h;
  330. struct ieee80211_channel *c = chan->chan;
  331. struct ath9k_hw_cal_data *caldata = ah->caldata;
  332. if (REG_READ(ah, AR_PHY_AGC_CONTROL) & AR_PHY_AGC_CONTROL_NF) {
  333. ath_dbg(common, CALIBRATE,
  334. "NF did not complete in calibration window\n");
  335. return false;
  336. }
  337. ath9k_hw_do_getnf(ah, nfarray);
  338. ath9k_hw_nf_sanitize(ah, nfarray);
  339. nf = nfarray[0];
  340. if (ath9k_hw_get_nf_thresh(ah, c->band, &nfThresh)
  341. && nf > nfThresh) {
  342. ath_dbg(common, CALIBRATE,
  343. "noise floor failed detected; detected %d, threshold %d\n",
  344. nf, nfThresh);
  345. }
  346. if (!caldata) {
  347. chan->noisefloor = nf;
  348. return false;
  349. }
  350. h = caldata->nfCalHist;
  351. clear_bit(NFCAL_PENDING, &caldata->cal_flags);
  352. ath9k_hw_update_nfcal_hist_buffer(ah, caldata, nfarray);
  353. chan->noisefloor = h[0].privNF;
  354. ah->noise = ath9k_hw_getchan_noise(ah, chan, chan->noisefloor);
  355. return true;
  356. }
  357. EXPORT_SYMBOL(ath9k_hw_getnf);
  358. void ath9k_init_nfcal_hist_buffer(struct ath_hw *ah,
  359. struct ath9k_channel *chan)
  360. {
  361. struct ath9k_nfcal_hist *h;
  362. s16 default_nf;
  363. int i, j;
  364. ah->caldata->channel = chan->channel;
  365. ah->caldata->channelFlags = chan->channelFlags;
  366. h = ah->caldata->nfCalHist;
  367. default_nf = ath9k_hw_get_default_nf(ah, chan);
  368. for (i = 0; i < NUM_NF_READINGS; i++) {
  369. h[i].currIndex = 0;
  370. h[i].privNF = default_nf;
  371. h[i].invalidNFcount = AR_PHY_CCA_FILTERWINDOW_LENGTH;
  372. for (j = 0; j < ATH9K_NF_CAL_HIST_MAX; j++) {
  373. h[i].nfCalBuffer[j] = default_nf;
  374. }
  375. }
  376. }
  377. void ath9k_hw_bstuck_nfcal(struct ath_hw *ah)
  378. {
  379. struct ath9k_hw_cal_data *caldata = ah->caldata;
  380. if (unlikely(!caldata))
  381. return;
  382. /*
  383. * If beacons are stuck, the most likely cause is interference.
  384. * Triggering a noise floor calibration at this point helps the
  385. * hardware adapt to a noisy environment much faster.
  386. * To ensure that we recover from stuck beacons quickly, let
  387. * the baseband update the internal NF value itself, similar to
  388. * what is being done after a full reset.
  389. */
  390. if (!test_bit(NFCAL_PENDING, &caldata->cal_flags))
  391. ath9k_hw_start_nfcal(ah, true);
  392. else if (!(REG_READ(ah, AR_PHY_AGC_CONTROL) & AR_PHY_AGC_CONTROL_NF))
  393. ath9k_hw_getnf(ah, ah->curchan);
  394. set_bit(NFCAL_INTF, &caldata->cal_flags);
  395. }
  396. EXPORT_SYMBOL(ath9k_hw_bstuck_nfcal);