hw.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928
  1. /*
  2. * Copyright (c) 2014-2015 Qualcomm Atheros, Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/types.h>
  17. #include <linux/bitops.h>
  18. #include "core.h"
  19. #include "hw.h"
  20. #include "hif.h"
  21. #include "wmi-ops.h"
  22. #include "bmi.h"
  23. const struct ath10k_hw_regs qca988x_regs = {
  24. .rtc_soc_base_address = 0x00004000,
  25. .rtc_wmac_base_address = 0x00005000,
  26. .soc_core_base_address = 0x00009000,
  27. .wlan_mac_base_address = 0x00020000,
  28. .ce_wrapper_base_address = 0x00057000,
  29. .ce0_base_address = 0x00057400,
  30. .ce1_base_address = 0x00057800,
  31. .ce2_base_address = 0x00057c00,
  32. .ce3_base_address = 0x00058000,
  33. .ce4_base_address = 0x00058400,
  34. .ce5_base_address = 0x00058800,
  35. .ce6_base_address = 0x00058c00,
  36. .ce7_base_address = 0x00059000,
  37. .soc_reset_control_si0_rst_mask = 0x00000001,
  38. .soc_reset_control_ce_rst_mask = 0x00040000,
  39. .soc_chip_id_address = 0x000000ec,
  40. .scratch_3_address = 0x00000030,
  41. .fw_indicator_address = 0x00009030,
  42. .pcie_local_base_address = 0x00080000,
  43. .ce_wrap_intr_sum_host_msi_lsb = 0x00000008,
  44. .ce_wrap_intr_sum_host_msi_mask = 0x0000ff00,
  45. .pcie_intr_fw_mask = 0x00000400,
  46. .pcie_intr_ce_mask_all = 0x0007f800,
  47. .pcie_intr_clr_address = 0x00000014,
  48. };
  49. const struct ath10k_hw_regs qca6174_regs = {
  50. .rtc_soc_base_address = 0x00000800,
  51. .rtc_wmac_base_address = 0x00001000,
  52. .soc_core_base_address = 0x0003a000,
  53. .wlan_mac_base_address = 0x00010000,
  54. .ce_wrapper_base_address = 0x00034000,
  55. .ce0_base_address = 0x00034400,
  56. .ce1_base_address = 0x00034800,
  57. .ce2_base_address = 0x00034c00,
  58. .ce3_base_address = 0x00035000,
  59. .ce4_base_address = 0x00035400,
  60. .ce5_base_address = 0x00035800,
  61. .ce6_base_address = 0x00035c00,
  62. .ce7_base_address = 0x00036000,
  63. .soc_reset_control_si0_rst_mask = 0x00000000,
  64. .soc_reset_control_ce_rst_mask = 0x00000001,
  65. .soc_chip_id_address = 0x000000f0,
  66. .scratch_3_address = 0x00000028,
  67. .fw_indicator_address = 0x0003a028,
  68. .pcie_local_base_address = 0x00080000,
  69. .ce_wrap_intr_sum_host_msi_lsb = 0x00000008,
  70. .ce_wrap_intr_sum_host_msi_mask = 0x0000ff00,
  71. .pcie_intr_fw_mask = 0x00000400,
  72. .pcie_intr_ce_mask_all = 0x0007f800,
  73. .pcie_intr_clr_address = 0x00000014,
  74. .cpu_pll_init_address = 0x00404020,
  75. .cpu_speed_address = 0x00404024,
  76. .core_clk_div_address = 0x00404028,
  77. };
  78. const struct ath10k_hw_regs qca99x0_regs = {
  79. .rtc_soc_base_address = 0x00080000,
  80. .rtc_wmac_base_address = 0x00000000,
  81. .soc_core_base_address = 0x00082000,
  82. .wlan_mac_base_address = 0x00030000,
  83. .ce_wrapper_base_address = 0x0004d000,
  84. .ce0_base_address = 0x0004a000,
  85. .ce1_base_address = 0x0004a400,
  86. .ce2_base_address = 0x0004a800,
  87. .ce3_base_address = 0x0004ac00,
  88. .ce4_base_address = 0x0004b000,
  89. .ce5_base_address = 0x0004b400,
  90. .ce6_base_address = 0x0004b800,
  91. .ce7_base_address = 0x0004bc00,
  92. /* Note: qca99x0 supports upto 12 Copy Engines. Other than address of
  93. * CE0 and CE1 no other copy engine is directly referred in the code.
  94. * It is not really necessary to assign address for newly supported
  95. * CEs in this address table.
  96. * Copy Engine Address
  97. * CE8 0x0004c000
  98. * CE9 0x0004c400
  99. * CE10 0x0004c800
  100. * CE11 0x0004cc00
  101. */
  102. .soc_reset_control_si0_rst_mask = 0x00000001,
  103. .soc_reset_control_ce_rst_mask = 0x00000100,
  104. .soc_chip_id_address = 0x000000ec,
  105. .scratch_3_address = 0x00040050,
  106. .fw_indicator_address = 0x00040050,
  107. .pcie_local_base_address = 0x00000000,
  108. .ce_wrap_intr_sum_host_msi_lsb = 0x0000000c,
  109. .ce_wrap_intr_sum_host_msi_mask = 0x00fff000,
  110. .pcie_intr_fw_mask = 0x00100000,
  111. .pcie_intr_ce_mask_all = 0x000fff00,
  112. .pcie_intr_clr_address = 0x00000010,
  113. };
  114. const struct ath10k_hw_regs qca4019_regs = {
  115. .rtc_soc_base_address = 0x00080000,
  116. .soc_core_base_address = 0x00082000,
  117. .wlan_mac_base_address = 0x00030000,
  118. .ce_wrapper_base_address = 0x0004d000,
  119. .ce0_base_address = 0x0004a000,
  120. .ce1_base_address = 0x0004a400,
  121. .ce2_base_address = 0x0004a800,
  122. .ce3_base_address = 0x0004ac00,
  123. .ce4_base_address = 0x0004b000,
  124. .ce5_base_address = 0x0004b400,
  125. .ce6_base_address = 0x0004b800,
  126. .ce7_base_address = 0x0004bc00,
  127. /* qca4019 supports upto 12 copy engines. Since base address
  128. * of ce8 to ce11 are not directly referred in the code,
  129. * no need have them in separate members in this table.
  130. * Copy Engine Address
  131. * CE8 0x0004c000
  132. * CE9 0x0004c400
  133. * CE10 0x0004c800
  134. * CE11 0x0004cc00
  135. */
  136. .soc_reset_control_si0_rst_mask = 0x00000001,
  137. .soc_reset_control_ce_rst_mask = 0x00000100,
  138. .soc_chip_id_address = 0x000000ec,
  139. .fw_indicator_address = 0x0004f00c,
  140. .ce_wrap_intr_sum_host_msi_lsb = 0x0000000c,
  141. .ce_wrap_intr_sum_host_msi_mask = 0x00fff000,
  142. .pcie_intr_fw_mask = 0x00100000,
  143. .pcie_intr_ce_mask_all = 0x000fff00,
  144. .pcie_intr_clr_address = 0x00000010,
  145. };
  146. const struct ath10k_hw_values qca988x_values = {
  147. .rtc_state_val_on = 3,
  148. .ce_count = 8,
  149. .msi_assign_ce_max = 7,
  150. .num_target_ce_config_wlan = 7,
  151. .ce_desc_meta_data_mask = 0xFFFC,
  152. .ce_desc_meta_data_lsb = 2,
  153. };
  154. const struct ath10k_hw_values qca6174_values = {
  155. .rtc_state_val_on = 3,
  156. .ce_count = 8,
  157. .msi_assign_ce_max = 7,
  158. .num_target_ce_config_wlan = 7,
  159. .ce_desc_meta_data_mask = 0xFFFC,
  160. .ce_desc_meta_data_lsb = 2,
  161. };
  162. const struct ath10k_hw_values qca99x0_values = {
  163. .rtc_state_val_on = 5,
  164. .ce_count = 12,
  165. .msi_assign_ce_max = 12,
  166. .num_target_ce_config_wlan = 10,
  167. .ce_desc_meta_data_mask = 0xFFF0,
  168. .ce_desc_meta_data_lsb = 4,
  169. };
  170. const struct ath10k_hw_values qca9888_values = {
  171. .rtc_state_val_on = 3,
  172. .ce_count = 12,
  173. .msi_assign_ce_max = 12,
  174. .num_target_ce_config_wlan = 10,
  175. .ce_desc_meta_data_mask = 0xFFF0,
  176. .ce_desc_meta_data_lsb = 4,
  177. };
  178. const struct ath10k_hw_values qca4019_values = {
  179. .ce_count = 12,
  180. .num_target_ce_config_wlan = 10,
  181. .ce_desc_meta_data_mask = 0xFFF0,
  182. .ce_desc_meta_data_lsb = 4,
  183. };
  184. const struct ath10k_hw_regs wcn3990_regs = {
  185. .rtc_soc_base_address = 0x00000000,
  186. .rtc_wmac_base_address = 0x00000000,
  187. .soc_core_base_address = 0x00000000,
  188. .ce_wrapper_base_address = 0x0024C000,
  189. .ce0_base_address = 0x00240000,
  190. .ce1_base_address = 0x00241000,
  191. .ce2_base_address = 0x00242000,
  192. .ce3_base_address = 0x00243000,
  193. .ce4_base_address = 0x00244000,
  194. .ce5_base_address = 0x00245000,
  195. .ce6_base_address = 0x00246000,
  196. .ce7_base_address = 0x00247000,
  197. .ce8_base_address = 0x00248000,
  198. .ce9_base_address = 0x00249000,
  199. .ce10_base_address = 0x0024A000,
  200. .ce11_base_address = 0x0024B000,
  201. .soc_chip_id_address = 0x000000f0,
  202. .soc_reset_control_si0_rst_mask = 0x00000001,
  203. .soc_reset_control_ce_rst_mask = 0x00000100,
  204. .ce_wrap_intr_sum_host_msi_lsb = 0x0000000c,
  205. .ce_wrap_intr_sum_host_msi_mask = 0x00fff000,
  206. .pcie_intr_fw_mask = 0x00100000,
  207. };
  208. static struct ath10k_hw_ce_regs_addr_map wcn3990_src_ring = {
  209. .msb = 0x00000010,
  210. .lsb = 0x00000010,
  211. .mask = GENMASK(17, 17),
  212. };
  213. static struct ath10k_hw_ce_regs_addr_map wcn3990_dst_ring = {
  214. .msb = 0x00000012,
  215. .lsb = 0x00000012,
  216. .mask = GENMASK(18, 18),
  217. };
  218. static struct ath10k_hw_ce_regs_addr_map wcn3990_dmax = {
  219. .msb = 0x00000000,
  220. .lsb = 0x00000000,
  221. .mask = GENMASK(15, 0),
  222. };
  223. static struct ath10k_hw_ce_ctrl1 wcn3990_ctrl1 = {
  224. .addr = 0x00000018,
  225. .src_ring = &wcn3990_src_ring,
  226. .dst_ring = &wcn3990_dst_ring,
  227. .dmax = &wcn3990_dmax,
  228. };
  229. static struct ath10k_hw_ce_regs_addr_map wcn3990_host_ie_cc = {
  230. .mask = GENMASK(0, 0),
  231. };
  232. static struct ath10k_hw_ce_host_ie wcn3990_host_ie = {
  233. .copy_complete = &wcn3990_host_ie_cc,
  234. };
  235. static struct ath10k_hw_ce_host_wm_regs wcn3990_wm_reg = {
  236. .dstr_lmask = 0x00000010,
  237. .dstr_hmask = 0x00000008,
  238. .srcr_lmask = 0x00000004,
  239. .srcr_hmask = 0x00000002,
  240. .cc_mask = 0x00000001,
  241. .wm_mask = 0x0000001E,
  242. .addr = 0x00000030,
  243. };
  244. static struct ath10k_hw_ce_misc_regs wcn3990_misc_reg = {
  245. .axi_err = 0x00000100,
  246. .dstr_add_err = 0x00000200,
  247. .srcr_len_err = 0x00000100,
  248. .dstr_mlen_vio = 0x00000080,
  249. .dstr_overflow = 0x00000040,
  250. .srcr_overflow = 0x00000020,
  251. .err_mask = 0x000003E0,
  252. .addr = 0x00000038,
  253. };
  254. static struct ath10k_hw_ce_regs_addr_map wcn3990_src_wm_low = {
  255. .msb = 0x00000000,
  256. .lsb = 0x00000010,
  257. .mask = GENMASK(31, 16),
  258. };
  259. static struct ath10k_hw_ce_regs_addr_map wcn3990_src_wm_high = {
  260. .msb = 0x0000000f,
  261. .lsb = 0x00000000,
  262. .mask = GENMASK(15, 0),
  263. };
  264. static struct ath10k_hw_ce_dst_src_wm_regs wcn3990_wm_src_ring = {
  265. .addr = 0x0000004c,
  266. .low_rst = 0x00000000,
  267. .high_rst = 0x00000000,
  268. .wm_low = &wcn3990_src_wm_low,
  269. .wm_high = &wcn3990_src_wm_high,
  270. };
  271. static struct ath10k_hw_ce_regs_addr_map wcn3990_dst_wm_low = {
  272. .lsb = 0x00000010,
  273. .mask = GENMASK(31, 16),
  274. };
  275. static struct ath10k_hw_ce_regs_addr_map wcn3990_dst_wm_high = {
  276. .msb = 0x0000000f,
  277. .lsb = 0x00000000,
  278. .mask = GENMASK(15, 0),
  279. };
  280. static struct ath10k_hw_ce_dst_src_wm_regs wcn3990_wm_dst_ring = {
  281. .addr = 0x00000050,
  282. .low_rst = 0x00000000,
  283. .high_rst = 0x00000000,
  284. .wm_low = &wcn3990_dst_wm_low,
  285. .wm_high = &wcn3990_dst_wm_high,
  286. };
  287. struct ath10k_hw_ce_regs wcn3990_ce_regs = {
  288. .sr_base_addr = 0x00000000,
  289. .sr_size_addr = 0x00000008,
  290. .dr_base_addr = 0x0000000c,
  291. .dr_size_addr = 0x00000014,
  292. .misc_ie_addr = 0x00000034,
  293. .sr_wr_index_addr = 0x0000003c,
  294. .dst_wr_index_addr = 0x00000040,
  295. .current_srri_addr = 0x00000044,
  296. .current_drri_addr = 0x00000048,
  297. .ddr_addr_for_rri_low = 0x00000004,
  298. .ddr_addr_for_rri_high = 0x00000008,
  299. .ce_rri_low = 0x0024C004,
  300. .ce_rri_high = 0x0024C008,
  301. .host_ie_addr = 0x0000002c,
  302. .ctrl1_regs = &wcn3990_ctrl1,
  303. .host_ie = &wcn3990_host_ie,
  304. .wm_regs = &wcn3990_wm_reg,
  305. .misc_regs = &wcn3990_misc_reg,
  306. .wm_srcr = &wcn3990_wm_src_ring,
  307. .wm_dstr = &wcn3990_wm_dst_ring,
  308. };
  309. const struct ath10k_hw_values wcn3990_values = {
  310. .rtc_state_val_on = 5,
  311. .ce_count = 12,
  312. .msi_assign_ce_max = 12,
  313. .num_target_ce_config_wlan = 12,
  314. .ce_desc_meta_data_mask = 0xFFF0,
  315. .ce_desc_meta_data_lsb = 4,
  316. };
  317. static struct ath10k_hw_ce_regs_addr_map qcax_src_ring = {
  318. .msb = 0x00000010,
  319. .lsb = 0x00000010,
  320. .mask = GENMASK(16, 16),
  321. };
  322. static struct ath10k_hw_ce_regs_addr_map qcax_dst_ring = {
  323. .msb = 0x00000011,
  324. .lsb = 0x00000011,
  325. .mask = GENMASK(17, 17),
  326. };
  327. static struct ath10k_hw_ce_regs_addr_map qcax_dmax = {
  328. .msb = 0x0000000f,
  329. .lsb = 0x00000000,
  330. .mask = GENMASK(15, 0),
  331. };
  332. static struct ath10k_hw_ce_ctrl1 qcax_ctrl1 = {
  333. .addr = 0x00000010,
  334. .hw_mask = 0x0007ffff,
  335. .sw_mask = 0x0007ffff,
  336. .hw_wr_mask = 0x00000000,
  337. .sw_wr_mask = 0x0007ffff,
  338. .reset_mask = 0xffffffff,
  339. .reset = 0x00000080,
  340. .src_ring = &qcax_src_ring,
  341. .dst_ring = &qcax_dst_ring,
  342. .dmax = &qcax_dmax,
  343. };
  344. static struct ath10k_hw_ce_regs_addr_map qcax_cmd_halt_status = {
  345. .msb = 0x00000003,
  346. .lsb = 0x00000003,
  347. .mask = GENMASK(3, 3),
  348. };
  349. static struct ath10k_hw_ce_cmd_halt qcax_cmd_halt = {
  350. .msb = 0x00000000,
  351. .mask = GENMASK(0, 0),
  352. .status_reset = 0x00000000,
  353. .status = &qcax_cmd_halt_status,
  354. };
  355. static struct ath10k_hw_ce_regs_addr_map qcax_host_ie_cc = {
  356. .msb = 0x00000000,
  357. .lsb = 0x00000000,
  358. .mask = GENMASK(0, 0),
  359. };
  360. static struct ath10k_hw_ce_host_ie qcax_host_ie = {
  361. .copy_complete_reset = 0x00000000,
  362. .copy_complete = &qcax_host_ie_cc,
  363. };
  364. static struct ath10k_hw_ce_host_wm_regs qcax_wm_reg = {
  365. .dstr_lmask = 0x00000010,
  366. .dstr_hmask = 0x00000008,
  367. .srcr_lmask = 0x00000004,
  368. .srcr_hmask = 0x00000002,
  369. .cc_mask = 0x00000001,
  370. .wm_mask = 0x0000001E,
  371. .addr = 0x00000030,
  372. };
  373. static struct ath10k_hw_ce_misc_regs qcax_misc_reg = {
  374. .axi_err = 0x00000400,
  375. .dstr_add_err = 0x00000200,
  376. .srcr_len_err = 0x00000100,
  377. .dstr_mlen_vio = 0x00000080,
  378. .dstr_overflow = 0x00000040,
  379. .srcr_overflow = 0x00000020,
  380. .err_mask = 0x000007E0,
  381. .addr = 0x00000038,
  382. };
  383. static struct ath10k_hw_ce_regs_addr_map qcax_src_wm_low = {
  384. .msb = 0x0000001f,
  385. .lsb = 0x00000010,
  386. .mask = GENMASK(31, 16),
  387. };
  388. static struct ath10k_hw_ce_regs_addr_map qcax_src_wm_high = {
  389. .msb = 0x0000000f,
  390. .lsb = 0x00000000,
  391. .mask = GENMASK(15, 0),
  392. };
  393. static struct ath10k_hw_ce_dst_src_wm_regs qcax_wm_src_ring = {
  394. .addr = 0x0000004c,
  395. .low_rst = 0x00000000,
  396. .high_rst = 0x00000000,
  397. .wm_low = &qcax_src_wm_low,
  398. .wm_high = &qcax_src_wm_high,
  399. };
  400. static struct ath10k_hw_ce_regs_addr_map qcax_dst_wm_low = {
  401. .lsb = 0x00000010,
  402. .mask = GENMASK(31, 16),
  403. };
  404. static struct ath10k_hw_ce_regs_addr_map qcax_dst_wm_high = {
  405. .msb = 0x0000000f,
  406. .lsb = 0x00000000,
  407. .mask = GENMASK(15, 0),
  408. };
  409. static struct ath10k_hw_ce_dst_src_wm_regs qcax_wm_dst_ring = {
  410. .addr = 0x00000050,
  411. .low_rst = 0x00000000,
  412. .high_rst = 0x00000000,
  413. .wm_low = &qcax_dst_wm_low,
  414. .wm_high = &qcax_dst_wm_high,
  415. };
  416. struct ath10k_hw_ce_regs qcax_ce_regs = {
  417. .sr_base_addr = 0x00000000,
  418. .sr_size_addr = 0x00000004,
  419. .dr_base_addr = 0x00000008,
  420. .dr_size_addr = 0x0000000c,
  421. .ce_cmd_addr = 0x00000018,
  422. .misc_ie_addr = 0x00000034,
  423. .sr_wr_index_addr = 0x0000003c,
  424. .dst_wr_index_addr = 0x00000040,
  425. .current_srri_addr = 0x00000044,
  426. .current_drri_addr = 0x00000048,
  427. .host_ie_addr = 0x0000002c,
  428. .ctrl1_regs = &qcax_ctrl1,
  429. .cmd_halt = &qcax_cmd_halt,
  430. .host_ie = &qcax_host_ie,
  431. .wm_regs = &qcax_wm_reg,
  432. .misc_regs = &qcax_misc_reg,
  433. .wm_srcr = &qcax_wm_src_ring,
  434. .wm_dstr = &qcax_wm_dst_ring,
  435. };
  436. const struct ath10k_hw_clk_params qca6174_clk[ATH10K_HW_REFCLK_COUNT] = {
  437. {
  438. .refclk = 48000000,
  439. .div = 0xe,
  440. .rnfrac = 0x2aaa8,
  441. .settle_time = 2400,
  442. .refdiv = 0,
  443. .outdiv = 1,
  444. },
  445. {
  446. .refclk = 19200000,
  447. .div = 0x24,
  448. .rnfrac = 0x2aaa8,
  449. .settle_time = 960,
  450. .refdiv = 0,
  451. .outdiv = 1,
  452. },
  453. {
  454. .refclk = 24000000,
  455. .div = 0x1d,
  456. .rnfrac = 0x15551,
  457. .settle_time = 1200,
  458. .refdiv = 0,
  459. .outdiv = 1,
  460. },
  461. {
  462. .refclk = 26000000,
  463. .div = 0x1b,
  464. .rnfrac = 0x4ec4,
  465. .settle_time = 1300,
  466. .refdiv = 0,
  467. .outdiv = 1,
  468. },
  469. {
  470. .refclk = 37400000,
  471. .div = 0x12,
  472. .rnfrac = 0x34b49,
  473. .settle_time = 1870,
  474. .refdiv = 0,
  475. .outdiv = 1,
  476. },
  477. {
  478. .refclk = 38400000,
  479. .div = 0x12,
  480. .rnfrac = 0x15551,
  481. .settle_time = 1920,
  482. .refdiv = 0,
  483. .outdiv = 1,
  484. },
  485. {
  486. .refclk = 40000000,
  487. .div = 0x12,
  488. .rnfrac = 0x26665,
  489. .settle_time = 2000,
  490. .refdiv = 0,
  491. .outdiv = 1,
  492. },
  493. {
  494. .refclk = 52000000,
  495. .div = 0x1b,
  496. .rnfrac = 0x4ec4,
  497. .settle_time = 2600,
  498. .refdiv = 0,
  499. .outdiv = 1,
  500. },
  501. };
  502. void ath10k_hw_fill_survey_time(struct ath10k *ar, struct survey_info *survey,
  503. u32 cc, u32 rcc, u32 cc_prev, u32 rcc_prev)
  504. {
  505. u32 cc_fix = 0;
  506. u32 rcc_fix = 0;
  507. enum ath10k_hw_cc_wraparound_type wraparound_type;
  508. survey->filled |= SURVEY_INFO_TIME |
  509. SURVEY_INFO_TIME_BUSY;
  510. wraparound_type = ar->hw_params.cc_wraparound_type;
  511. if (cc < cc_prev || rcc < rcc_prev) {
  512. switch (wraparound_type) {
  513. case ATH10K_HW_CC_WRAP_SHIFTED_ALL:
  514. if (cc < cc_prev) {
  515. cc_fix = 0x7fffffff;
  516. survey->filled &= ~SURVEY_INFO_TIME_BUSY;
  517. }
  518. break;
  519. case ATH10K_HW_CC_WRAP_SHIFTED_EACH:
  520. if (cc < cc_prev)
  521. cc_fix = 0x7fffffff;
  522. if (rcc < rcc_prev)
  523. rcc_fix = 0x7fffffff;
  524. break;
  525. case ATH10K_HW_CC_WRAP_DISABLED:
  526. break;
  527. }
  528. }
  529. cc -= cc_prev - cc_fix;
  530. rcc -= rcc_prev - rcc_fix;
  531. survey->time = CCNT_TO_MSEC(ar, cc);
  532. survey->time_busy = CCNT_TO_MSEC(ar, rcc);
  533. }
  534. /* The firmware does not support setting the coverage class. Instead this
  535. * function monitors and modifies the corresponding MAC registers.
  536. */
  537. static void ath10k_hw_qca988x_set_coverage_class(struct ath10k *ar,
  538. s16 value)
  539. {
  540. u32 slottime_reg;
  541. u32 slottime;
  542. u32 timeout_reg;
  543. u32 ack_timeout;
  544. u32 cts_timeout;
  545. u32 phyclk_reg;
  546. u32 phyclk;
  547. u64 fw_dbglog_mask;
  548. u32 fw_dbglog_level;
  549. mutex_lock(&ar->conf_mutex);
  550. /* Only modify registers if the core is started. */
  551. if ((ar->state != ATH10K_STATE_ON) &&
  552. (ar->state != ATH10K_STATE_RESTARTED))
  553. goto unlock;
  554. /* Retrieve the current values of the two registers that need to be
  555. * adjusted.
  556. */
  557. slottime_reg = ath10k_hif_read32(ar, WLAN_MAC_BASE_ADDRESS +
  558. WAVE1_PCU_GBL_IFS_SLOT);
  559. timeout_reg = ath10k_hif_read32(ar, WLAN_MAC_BASE_ADDRESS +
  560. WAVE1_PCU_ACK_CTS_TIMEOUT);
  561. phyclk_reg = ath10k_hif_read32(ar, WLAN_MAC_BASE_ADDRESS +
  562. WAVE1_PHYCLK);
  563. phyclk = MS(phyclk_reg, WAVE1_PHYCLK_USEC) + 1;
  564. if (value < 0)
  565. value = ar->fw_coverage.coverage_class;
  566. /* Break out if the coverage class and registers have the expected
  567. * value.
  568. */
  569. if (value == ar->fw_coverage.coverage_class &&
  570. slottime_reg == ar->fw_coverage.reg_slottime_conf &&
  571. timeout_reg == ar->fw_coverage.reg_ack_cts_timeout_conf &&
  572. phyclk_reg == ar->fw_coverage.reg_phyclk)
  573. goto unlock;
  574. /* Store new initial register values from the firmware. */
  575. if (slottime_reg != ar->fw_coverage.reg_slottime_conf)
  576. ar->fw_coverage.reg_slottime_orig = slottime_reg;
  577. if (timeout_reg != ar->fw_coverage.reg_ack_cts_timeout_conf)
  578. ar->fw_coverage.reg_ack_cts_timeout_orig = timeout_reg;
  579. ar->fw_coverage.reg_phyclk = phyclk_reg;
  580. /* Calculat new value based on the (original) firmware calculation. */
  581. slottime_reg = ar->fw_coverage.reg_slottime_orig;
  582. timeout_reg = ar->fw_coverage.reg_ack_cts_timeout_orig;
  583. /* Do some sanity checks on the slottime register. */
  584. if (slottime_reg % phyclk) {
  585. ath10k_warn(ar,
  586. "failed to set coverage class: expected integer microsecond value in register\n");
  587. goto store_regs;
  588. }
  589. slottime = MS(slottime_reg, WAVE1_PCU_GBL_IFS_SLOT);
  590. slottime = slottime / phyclk;
  591. if (slottime != 9 && slottime != 20) {
  592. ath10k_warn(ar,
  593. "failed to set coverage class: expected slot time of 9 or 20us in HW register. It is %uus.\n",
  594. slottime);
  595. goto store_regs;
  596. }
  597. /* Recalculate the register values by adding the additional propagation
  598. * delay (3us per coverage class).
  599. */
  600. slottime = MS(slottime_reg, WAVE1_PCU_GBL_IFS_SLOT);
  601. slottime += value * 3 * phyclk;
  602. slottime = min_t(u32, slottime, WAVE1_PCU_GBL_IFS_SLOT_MAX);
  603. slottime = SM(slottime, WAVE1_PCU_GBL_IFS_SLOT);
  604. slottime_reg = (slottime_reg & ~WAVE1_PCU_GBL_IFS_SLOT_MASK) | slottime;
  605. /* Update ack timeout (lower halfword). */
  606. ack_timeout = MS(timeout_reg, WAVE1_PCU_ACK_CTS_TIMEOUT_ACK);
  607. ack_timeout += 3 * value * phyclk;
  608. ack_timeout = min_t(u32, ack_timeout, WAVE1_PCU_ACK_CTS_TIMEOUT_MAX);
  609. ack_timeout = SM(ack_timeout, WAVE1_PCU_ACK_CTS_TIMEOUT_ACK);
  610. /* Update cts timeout (upper halfword). */
  611. cts_timeout = MS(timeout_reg, WAVE1_PCU_ACK_CTS_TIMEOUT_CTS);
  612. cts_timeout += 3 * value * phyclk;
  613. cts_timeout = min_t(u32, cts_timeout, WAVE1_PCU_ACK_CTS_TIMEOUT_MAX);
  614. cts_timeout = SM(cts_timeout, WAVE1_PCU_ACK_CTS_TIMEOUT_CTS);
  615. timeout_reg = ack_timeout | cts_timeout;
  616. ath10k_hif_write32(ar,
  617. WLAN_MAC_BASE_ADDRESS + WAVE1_PCU_GBL_IFS_SLOT,
  618. slottime_reg);
  619. ath10k_hif_write32(ar,
  620. WLAN_MAC_BASE_ADDRESS + WAVE1_PCU_ACK_CTS_TIMEOUT,
  621. timeout_reg);
  622. /* Ensure we have a debug level of WARN set for the case that the
  623. * coverage class is larger than 0. This is important as we need to
  624. * set the registers again if the firmware does an internal reset and
  625. * this way we will be notified of the event.
  626. */
  627. fw_dbglog_mask = ath10k_debug_get_fw_dbglog_mask(ar);
  628. fw_dbglog_level = ath10k_debug_get_fw_dbglog_level(ar);
  629. if (value > 0) {
  630. if (fw_dbglog_level > ATH10K_DBGLOG_LEVEL_WARN)
  631. fw_dbglog_level = ATH10K_DBGLOG_LEVEL_WARN;
  632. fw_dbglog_mask = ~0;
  633. }
  634. ath10k_wmi_dbglog_cfg(ar, fw_dbglog_mask, fw_dbglog_level);
  635. store_regs:
  636. /* After an error we will not retry setting the coverage class. */
  637. spin_lock_bh(&ar->data_lock);
  638. ar->fw_coverage.coverage_class = value;
  639. spin_unlock_bh(&ar->data_lock);
  640. ar->fw_coverage.reg_slottime_conf = slottime_reg;
  641. ar->fw_coverage.reg_ack_cts_timeout_conf = timeout_reg;
  642. unlock:
  643. mutex_unlock(&ar->conf_mutex);
  644. }
  645. /**
  646. * ath10k_hw_qca6174_enable_pll_clock() - enable the qca6174 hw pll clock
  647. * @ar: the ath10k blob
  648. *
  649. * This function is very hardware specific, the clock initialization
  650. * steps is very sensitive and could lead to unknown crash, so they
  651. * should be done in sequence.
  652. *
  653. * *** Be aware if you planned to refactor them. ***
  654. *
  655. * Return: 0 if successfully enable the pll, otherwise EINVAL
  656. */
  657. static int ath10k_hw_qca6174_enable_pll_clock(struct ath10k *ar)
  658. {
  659. int ret, wait_limit;
  660. u32 clk_div_addr, pll_init_addr, speed_addr;
  661. u32 addr, reg_val, mem_val;
  662. struct ath10k_hw_params *hw;
  663. const struct ath10k_hw_clk_params *hw_clk;
  664. hw = &ar->hw_params;
  665. if (ar->regs->core_clk_div_address == 0 ||
  666. ar->regs->cpu_pll_init_address == 0 ||
  667. ar->regs->cpu_speed_address == 0)
  668. return -EINVAL;
  669. clk_div_addr = ar->regs->core_clk_div_address;
  670. pll_init_addr = ar->regs->cpu_pll_init_address;
  671. speed_addr = ar->regs->cpu_speed_address;
  672. /* Read efuse register to find out the right hw clock configuration */
  673. addr = (RTC_SOC_BASE_ADDRESS | EFUSE_OFFSET);
  674. ret = ath10k_bmi_read_soc_reg(ar, addr, &reg_val);
  675. if (ret)
  676. return -EINVAL;
  677. /* sanitize if the hw refclk index is out of the boundary */
  678. if (MS(reg_val, EFUSE_XTAL_SEL) > ATH10K_HW_REFCLK_COUNT)
  679. return -EINVAL;
  680. hw_clk = &hw->hw_clk[MS(reg_val, EFUSE_XTAL_SEL)];
  681. /* Set the rnfrac and outdiv params to bb_pll register */
  682. addr = (RTC_SOC_BASE_ADDRESS | BB_PLL_CONFIG_OFFSET);
  683. ret = ath10k_bmi_read_soc_reg(ar, addr, &reg_val);
  684. if (ret)
  685. return -EINVAL;
  686. reg_val &= ~(BB_PLL_CONFIG_FRAC_MASK | BB_PLL_CONFIG_OUTDIV_MASK);
  687. reg_val |= (SM(hw_clk->rnfrac, BB_PLL_CONFIG_FRAC) |
  688. SM(hw_clk->outdiv, BB_PLL_CONFIG_OUTDIV));
  689. ret = ath10k_bmi_write_soc_reg(ar, addr, reg_val);
  690. if (ret)
  691. return -EINVAL;
  692. /* Set the correct settle time value to pll_settle register */
  693. addr = (RTC_WMAC_BASE_ADDRESS | WLAN_PLL_SETTLE_OFFSET);
  694. ret = ath10k_bmi_read_soc_reg(ar, addr, &reg_val);
  695. if (ret)
  696. return -EINVAL;
  697. reg_val &= ~WLAN_PLL_SETTLE_TIME_MASK;
  698. reg_val |= SM(hw_clk->settle_time, WLAN_PLL_SETTLE_TIME);
  699. ret = ath10k_bmi_write_soc_reg(ar, addr, reg_val);
  700. if (ret)
  701. return -EINVAL;
  702. /* Set the clock_ctrl div to core_clk_ctrl register */
  703. addr = (RTC_SOC_BASE_ADDRESS | SOC_CORE_CLK_CTRL_OFFSET);
  704. ret = ath10k_bmi_read_soc_reg(ar, addr, &reg_val);
  705. if (ret)
  706. return -EINVAL;
  707. reg_val &= ~SOC_CORE_CLK_CTRL_DIV_MASK;
  708. reg_val |= SM(1, SOC_CORE_CLK_CTRL_DIV);
  709. ret = ath10k_bmi_write_soc_reg(ar, addr, reg_val);
  710. if (ret)
  711. return -EINVAL;
  712. /* Set the clock_div register */
  713. mem_val = 1;
  714. ret = ath10k_bmi_write_memory(ar, clk_div_addr, &mem_val,
  715. sizeof(mem_val));
  716. if (ret)
  717. return -EINVAL;
  718. /* Configure the pll_control register */
  719. addr = (RTC_WMAC_BASE_ADDRESS | WLAN_PLL_CONTROL_OFFSET);
  720. ret = ath10k_bmi_read_soc_reg(ar, addr, &reg_val);
  721. if (ret)
  722. return -EINVAL;
  723. reg_val |= (SM(hw_clk->refdiv, WLAN_PLL_CONTROL_REFDIV) |
  724. SM(hw_clk->div, WLAN_PLL_CONTROL_DIV) |
  725. SM(1, WLAN_PLL_CONTROL_NOPWD));
  726. ret = ath10k_bmi_write_soc_reg(ar, addr, reg_val);
  727. if (ret)
  728. return -EINVAL;
  729. /* busy wait (max 1s) the rtc_sync status register indicate ready */
  730. wait_limit = 100000;
  731. addr = (RTC_WMAC_BASE_ADDRESS | RTC_SYNC_STATUS_OFFSET);
  732. do {
  733. ret = ath10k_bmi_read_soc_reg(ar, addr, &reg_val);
  734. if (ret)
  735. return -EINVAL;
  736. if (!MS(reg_val, RTC_SYNC_STATUS_PLL_CHANGING))
  737. break;
  738. wait_limit--;
  739. udelay(10);
  740. } while (wait_limit > 0);
  741. if (MS(reg_val, RTC_SYNC_STATUS_PLL_CHANGING))
  742. return -EINVAL;
  743. /* Unset the pll_bypass in pll_control register */
  744. addr = (RTC_WMAC_BASE_ADDRESS | WLAN_PLL_CONTROL_OFFSET);
  745. ret = ath10k_bmi_read_soc_reg(ar, addr, &reg_val);
  746. if (ret)
  747. return -EINVAL;
  748. reg_val &= ~WLAN_PLL_CONTROL_BYPASS_MASK;
  749. reg_val |= SM(0, WLAN_PLL_CONTROL_BYPASS);
  750. ret = ath10k_bmi_write_soc_reg(ar, addr, reg_val);
  751. if (ret)
  752. return -EINVAL;
  753. /* busy wait (max 1s) the rtc_sync status register indicate ready */
  754. wait_limit = 100000;
  755. addr = (RTC_WMAC_BASE_ADDRESS | RTC_SYNC_STATUS_OFFSET);
  756. do {
  757. ret = ath10k_bmi_read_soc_reg(ar, addr, &reg_val);
  758. if (ret)
  759. return -EINVAL;
  760. if (!MS(reg_val, RTC_SYNC_STATUS_PLL_CHANGING))
  761. break;
  762. wait_limit--;
  763. udelay(10);
  764. } while (wait_limit > 0);
  765. if (MS(reg_val, RTC_SYNC_STATUS_PLL_CHANGING))
  766. return -EINVAL;
  767. /* Enable the hardware cpu clock register */
  768. addr = (RTC_SOC_BASE_ADDRESS | SOC_CPU_CLOCK_OFFSET);
  769. ret = ath10k_bmi_read_soc_reg(ar, addr, &reg_val);
  770. if (ret)
  771. return -EINVAL;
  772. reg_val &= ~SOC_CPU_CLOCK_STANDARD_MASK;
  773. reg_val |= SM(1, SOC_CPU_CLOCK_STANDARD);
  774. ret = ath10k_bmi_write_soc_reg(ar, addr, reg_val);
  775. if (ret)
  776. return -EINVAL;
  777. /* unset the nopwd from pll_control register */
  778. addr = (RTC_WMAC_BASE_ADDRESS | WLAN_PLL_CONTROL_OFFSET);
  779. ret = ath10k_bmi_read_soc_reg(ar, addr, &reg_val);
  780. if (ret)
  781. return -EINVAL;
  782. reg_val &= ~WLAN_PLL_CONTROL_NOPWD_MASK;
  783. ret = ath10k_bmi_write_soc_reg(ar, addr, reg_val);
  784. if (ret)
  785. return -EINVAL;
  786. /* enable the pll_init register */
  787. mem_val = 1;
  788. ret = ath10k_bmi_write_memory(ar, pll_init_addr, &mem_val,
  789. sizeof(mem_val));
  790. if (ret)
  791. return -EINVAL;
  792. /* set the target clock frequency to speed register */
  793. ret = ath10k_bmi_write_memory(ar, speed_addr, &hw->target_cpu_freq,
  794. sizeof(hw->target_cpu_freq));
  795. if (ret)
  796. return -EINVAL;
  797. return 0;
  798. }
  799. const struct ath10k_hw_ops qca988x_ops = {
  800. .set_coverage_class = ath10k_hw_qca988x_set_coverage_class,
  801. };
  802. static int ath10k_qca99x0_rx_desc_get_l3_pad_bytes(struct htt_rx_desc *rxd)
  803. {
  804. return MS(__le32_to_cpu(rxd->msdu_end.qca99x0.info1),
  805. RX_MSDU_END_INFO1_L3_HDR_PAD);
  806. }
  807. const struct ath10k_hw_ops qca99x0_ops = {
  808. .rx_desc_get_l3_pad_bytes = ath10k_qca99x0_rx_desc_get_l3_pad_bytes,
  809. };
  810. const struct ath10k_hw_ops qca6174_ops = {
  811. .set_coverage_class = ath10k_hw_qca988x_set_coverage_class,
  812. .enable_pll_clk = ath10k_hw_qca6174_enable_pll_clock,
  813. };