ahb.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904
  1. /*
  2. * Copyright (c) 2016 Qualcomm Atheros, Inc. All rights reserved.
  3. * Copyright (c) 2015 The Linux Foundation. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for any
  6. * purpose with or without fee is hereby granted, provided that the above
  7. * copyright notice and this permission notice appear in all copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  10. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  11. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  12. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  13. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  14. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  15. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk.h>
  21. #include <linux/reset.h>
  22. #include "core.h"
  23. #include "debug.h"
  24. #include "pci.h"
  25. #include "ahb.h"
  26. static const struct of_device_id ath10k_ahb_of_match[] = {
  27. { .compatible = "qcom,ipq4019-wifi",
  28. .data = (void *)ATH10K_HW_QCA4019
  29. },
  30. { }
  31. };
  32. MODULE_DEVICE_TABLE(of, ath10k_ahb_of_match);
  33. #define QCA4019_SRAM_ADDR 0x000C0000
  34. #define QCA4019_SRAM_LEN 0x00040000 /* 256 kb */
  35. static inline struct ath10k_ahb *ath10k_ahb_priv(struct ath10k *ar)
  36. {
  37. return &((struct ath10k_pci *)ar->drv_priv)->ahb[0];
  38. }
  39. static void ath10k_ahb_write32(struct ath10k *ar, u32 offset, u32 value)
  40. {
  41. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  42. iowrite32(value, ar_ahb->mem + offset);
  43. }
  44. static u32 ath10k_ahb_read32(struct ath10k *ar, u32 offset)
  45. {
  46. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  47. return ioread32(ar_ahb->mem + offset);
  48. }
  49. static u32 ath10k_ahb_gcc_read32(struct ath10k *ar, u32 offset)
  50. {
  51. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  52. return ioread32(ar_ahb->gcc_mem + offset);
  53. }
  54. static void ath10k_ahb_tcsr_write32(struct ath10k *ar, u32 offset, u32 value)
  55. {
  56. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  57. iowrite32(value, ar_ahb->tcsr_mem + offset);
  58. }
  59. static u32 ath10k_ahb_tcsr_read32(struct ath10k *ar, u32 offset)
  60. {
  61. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  62. return ioread32(ar_ahb->tcsr_mem + offset);
  63. }
  64. static u32 ath10k_ahb_soc_read32(struct ath10k *ar, u32 addr)
  65. {
  66. return ath10k_ahb_read32(ar, RTC_SOC_BASE_ADDRESS + addr);
  67. }
  68. static int ath10k_ahb_get_num_banks(struct ath10k *ar)
  69. {
  70. if (ar->hw_rev == ATH10K_HW_QCA4019)
  71. return 1;
  72. ath10k_warn(ar, "unknown number of banks, assuming 1\n");
  73. return 1;
  74. }
  75. static int ath10k_ahb_clock_init(struct ath10k *ar)
  76. {
  77. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  78. struct device *dev;
  79. dev = &ar_ahb->pdev->dev;
  80. ar_ahb->cmd_clk = devm_clk_get(dev, "wifi_wcss_cmd");
  81. if (IS_ERR_OR_NULL(ar_ahb->cmd_clk)) {
  82. ath10k_err(ar, "failed to get cmd clk: %ld\n",
  83. PTR_ERR(ar_ahb->cmd_clk));
  84. return ar_ahb->cmd_clk ? PTR_ERR(ar_ahb->cmd_clk) : -ENODEV;
  85. }
  86. ar_ahb->ref_clk = devm_clk_get(dev, "wifi_wcss_ref");
  87. if (IS_ERR_OR_NULL(ar_ahb->ref_clk)) {
  88. ath10k_err(ar, "failed to get ref clk: %ld\n",
  89. PTR_ERR(ar_ahb->ref_clk));
  90. return ar_ahb->ref_clk ? PTR_ERR(ar_ahb->ref_clk) : -ENODEV;
  91. }
  92. ar_ahb->rtc_clk = devm_clk_get(dev, "wifi_wcss_rtc");
  93. if (IS_ERR_OR_NULL(ar_ahb->rtc_clk)) {
  94. ath10k_err(ar, "failed to get rtc clk: %ld\n",
  95. PTR_ERR(ar_ahb->rtc_clk));
  96. return ar_ahb->rtc_clk ? PTR_ERR(ar_ahb->rtc_clk) : -ENODEV;
  97. }
  98. return 0;
  99. }
  100. static void ath10k_ahb_clock_deinit(struct ath10k *ar)
  101. {
  102. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  103. ar_ahb->cmd_clk = NULL;
  104. ar_ahb->ref_clk = NULL;
  105. ar_ahb->rtc_clk = NULL;
  106. }
  107. static int ath10k_ahb_clock_enable(struct ath10k *ar)
  108. {
  109. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  110. struct device *dev;
  111. int ret;
  112. dev = &ar_ahb->pdev->dev;
  113. if (IS_ERR_OR_NULL(ar_ahb->cmd_clk) ||
  114. IS_ERR_OR_NULL(ar_ahb->ref_clk) ||
  115. IS_ERR_OR_NULL(ar_ahb->rtc_clk)) {
  116. ath10k_err(ar, "clock(s) is/are not initialized\n");
  117. ret = -EIO;
  118. goto out;
  119. }
  120. ret = clk_prepare_enable(ar_ahb->cmd_clk);
  121. if (ret) {
  122. ath10k_err(ar, "failed to enable cmd clk: %d\n", ret);
  123. goto out;
  124. }
  125. ret = clk_prepare_enable(ar_ahb->ref_clk);
  126. if (ret) {
  127. ath10k_err(ar, "failed to enable ref clk: %d\n", ret);
  128. goto err_cmd_clk_disable;
  129. }
  130. ret = clk_prepare_enable(ar_ahb->rtc_clk);
  131. if (ret) {
  132. ath10k_err(ar, "failed to enable rtc clk: %d\n", ret);
  133. goto err_ref_clk_disable;
  134. }
  135. return 0;
  136. err_ref_clk_disable:
  137. clk_disable_unprepare(ar_ahb->ref_clk);
  138. err_cmd_clk_disable:
  139. clk_disable_unprepare(ar_ahb->cmd_clk);
  140. out:
  141. return ret;
  142. }
  143. static void ath10k_ahb_clock_disable(struct ath10k *ar)
  144. {
  145. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  146. if (!IS_ERR_OR_NULL(ar_ahb->cmd_clk))
  147. clk_disable_unprepare(ar_ahb->cmd_clk);
  148. if (!IS_ERR_OR_NULL(ar_ahb->ref_clk))
  149. clk_disable_unprepare(ar_ahb->ref_clk);
  150. if (!IS_ERR_OR_NULL(ar_ahb->rtc_clk))
  151. clk_disable_unprepare(ar_ahb->rtc_clk);
  152. }
  153. static int ath10k_ahb_rst_ctrl_init(struct ath10k *ar)
  154. {
  155. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  156. struct device *dev;
  157. dev = &ar_ahb->pdev->dev;
  158. ar_ahb->core_cold_rst = devm_reset_control_get_exclusive(dev,
  159. "wifi_core_cold");
  160. if (IS_ERR(ar_ahb->core_cold_rst)) {
  161. ath10k_err(ar, "failed to get core cold rst ctrl: %ld\n",
  162. PTR_ERR(ar_ahb->core_cold_rst));
  163. return PTR_ERR(ar_ahb->core_cold_rst);
  164. }
  165. ar_ahb->radio_cold_rst = devm_reset_control_get_exclusive(dev,
  166. "wifi_radio_cold");
  167. if (IS_ERR(ar_ahb->radio_cold_rst)) {
  168. ath10k_err(ar, "failed to get radio cold rst ctrl: %ld\n",
  169. PTR_ERR(ar_ahb->radio_cold_rst));
  170. return PTR_ERR(ar_ahb->radio_cold_rst);
  171. }
  172. ar_ahb->radio_warm_rst = devm_reset_control_get_exclusive(dev,
  173. "wifi_radio_warm");
  174. if (IS_ERR(ar_ahb->radio_warm_rst)) {
  175. ath10k_err(ar, "failed to get radio warm rst ctrl: %ld\n",
  176. PTR_ERR(ar_ahb->radio_warm_rst));
  177. return PTR_ERR(ar_ahb->radio_warm_rst);
  178. }
  179. ar_ahb->radio_srif_rst = devm_reset_control_get_exclusive(dev,
  180. "wifi_radio_srif");
  181. if (IS_ERR(ar_ahb->radio_srif_rst)) {
  182. ath10k_err(ar, "failed to get radio srif rst ctrl: %ld\n",
  183. PTR_ERR(ar_ahb->radio_srif_rst));
  184. return PTR_ERR(ar_ahb->radio_srif_rst);
  185. }
  186. ar_ahb->cpu_init_rst = devm_reset_control_get_exclusive(dev,
  187. "wifi_cpu_init");
  188. if (IS_ERR(ar_ahb->cpu_init_rst)) {
  189. ath10k_err(ar, "failed to get cpu init rst ctrl: %ld\n",
  190. PTR_ERR(ar_ahb->cpu_init_rst));
  191. return PTR_ERR(ar_ahb->cpu_init_rst);
  192. }
  193. return 0;
  194. }
  195. static void ath10k_ahb_rst_ctrl_deinit(struct ath10k *ar)
  196. {
  197. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  198. ar_ahb->core_cold_rst = NULL;
  199. ar_ahb->radio_cold_rst = NULL;
  200. ar_ahb->radio_warm_rst = NULL;
  201. ar_ahb->radio_srif_rst = NULL;
  202. ar_ahb->cpu_init_rst = NULL;
  203. }
  204. static int ath10k_ahb_release_reset(struct ath10k *ar)
  205. {
  206. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  207. int ret;
  208. if (IS_ERR_OR_NULL(ar_ahb->radio_cold_rst) ||
  209. IS_ERR_OR_NULL(ar_ahb->radio_warm_rst) ||
  210. IS_ERR_OR_NULL(ar_ahb->radio_srif_rst) ||
  211. IS_ERR_OR_NULL(ar_ahb->cpu_init_rst)) {
  212. ath10k_err(ar, "rst ctrl(s) is/are not initialized\n");
  213. return -EINVAL;
  214. }
  215. ret = reset_control_deassert(ar_ahb->radio_cold_rst);
  216. if (ret) {
  217. ath10k_err(ar, "failed to deassert radio cold rst: %d\n", ret);
  218. return ret;
  219. }
  220. ret = reset_control_deassert(ar_ahb->radio_warm_rst);
  221. if (ret) {
  222. ath10k_err(ar, "failed to deassert radio warm rst: %d\n", ret);
  223. return ret;
  224. }
  225. ret = reset_control_deassert(ar_ahb->radio_srif_rst);
  226. if (ret) {
  227. ath10k_err(ar, "failed to deassert radio srif rst: %d\n", ret);
  228. return ret;
  229. }
  230. ret = reset_control_deassert(ar_ahb->cpu_init_rst);
  231. if (ret) {
  232. ath10k_err(ar, "failed to deassert cpu init rst: %d\n", ret);
  233. return ret;
  234. }
  235. return 0;
  236. }
  237. static void ath10k_ahb_halt_axi_bus(struct ath10k *ar, u32 haltreq_reg,
  238. u32 haltack_reg)
  239. {
  240. unsigned long timeout;
  241. u32 val;
  242. /* Issue halt axi bus request */
  243. val = ath10k_ahb_tcsr_read32(ar, haltreq_reg);
  244. val |= AHB_AXI_BUS_HALT_REQ;
  245. ath10k_ahb_tcsr_write32(ar, haltreq_reg, val);
  246. /* Wait for axi bus halted ack */
  247. timeout = jiffies + msecs_to_jiffies(ATH10K_AHB_AXI_BUS_HALT_TIMEOUT);
  248. do {
  249. val = ath10k_ahb_tcsr_read32(ar, haltack_reg);
  250. if (val & AHB_AXI_BUS_HALT_ACK)
  251. break;
  252. mdelay(1);
  253. } while (time_before(jiffies, timeout));
  254. if (!(val & AHB_AXI_BUS_HALT_ACK)) {
  255. ath10k_err(ar, "failed to halt axi bus: %d\n", val);
  256. return;
  257. }
  258. ath10k_dbg(ar, ATH10K_DBG_AHB, "axi bus halted\n");
  259. }
  260. static void ath10k_ahb_halt_chip(struct ath10k *ar)
  261. {
  262. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  263. u32 core_id, glb_cfg_reg, haltreq_reg, haltack_reg;
  264. u32 val;
  265. int ret;
  266. if (IS_ERR_OR_NULL(ar_ahb->core_cold_rst) ||
  267. IS_ERR_OR_NULL(ar_ahb->radio_cold_rst) ||
  268. IS_ERR_OR_NULL(ar_ahb->radio_warm_rst) ||
  269. IS_ERR_OR_NULL(ar_ahb->radio_srif_rst) ||
  270. IS_ERR_OR_NULL(ar_ahb->cpu_init_rst)) {
  271. ath10k_err(ar, "rst ctrl(s) is/are not initialized\n");
  272. return;
  273. }
  274. core_id = ath10k_ahb_read32(ar, ATH10K_AHB_WLAN_CORE_ID_REG);
  275. switch (core_id) {
  276. case 0:
  277. glb_cfg_reg = ATH10K_AHB_TCSR_WIFI0_GLB_CFG;
  278. haltreq_reg = ATH10K_AHB_TCSR_WCSS0_HALTREQ;
  279. haltack_reg = ATH10K_AHB_TCSR_WCSS0_HALTACK;
  280. break;
  281. case 1:
  282. glb_cfg_reg = ATH10K_AHB_TCSR_WIFI1_GLB_CFG;
  283. haltreq_reg = ATH10K_AHB_TCSR_WCSS1_HALTREQ;
  284. haltack_reg = ATH10K_AHB_TCSR_WCSS1_HALTACK;
  285. break;
  286. default:
  287. ath10k_err(ar, "invalid core id %d found, skipping reset sequence\n",
  288. core_id);
  289. return;
  290. }
  291. ath10k_ahb_halt_axi_bus(ar, haltreq_reg, haltack_reg);
  292. val = ath10k_ahb_tcsr_read32(ar, glb_cfg_reg);
  293. val |= TCSR_WIFIX_GLB_CFG_DISABLE_CORE_CLK;
  294. ath10k_ahb_tcsr_write32(ar, glb_cfg_reg, val);
  295. ret = reset_control_assert(ar_ahb->core_cold_rst);
  296. if (ret)
  297. ath10k_err(ar, "failed to assert core cold rst: %d\n", ret);
  298. msleep(1);
  299. ret = reset_control_assert(ar_ahb->radio_cold_rst);
  300. if (ret)
  301. ath10k_err(ar, "failed to assert radio cold rst: %d\n", ret);
  302. msleep(1);
  303. ret = reset_control_assert(ar_ahb->radio_warm_rst);
  304. if (ret)
  305. ath10k_err(ar, "failed to assert radio warm rst: %d\n", ret);
  306. msleep(1);
  307. ret = reset_control_assert(ar_ahb->radio_srif_rst);
  308. if (ret)
  309. ath10k_err(ar, "failed to assert radio srif rst: %d\n", ret);
  310. msleep(1);
  311. ret = reset_control_assert(ar_ahb->cpu_init_rst);
  312. if (ret)
  313. ath10k_err(ar, "failed to assert cpu init rst: %d\n", ret);
  314. msleep(10);
  315. /* Clear halt req and core clock disable req before
  316. * deasserting wifi core reset.
  317. */
  318. val = ath10k_ahb_tcsr_read32(ar, haltreq_reg);
  319. val &= ~AHB_AXI_BUS_HALT_REQ;
  320. ath10k_ahb_tcsr_write32(ar, haltreq_reg, val);
  321. val = ath10k_ahb_tcsr_read32(ar, glb_cfg_reg);
  322. val &= ~TCSR_WIFIX_GLB_CFG_DISABLE_CORE_CLK;
  323. ath10k_ahb_tcsr_write32(ar, glb_cfg_reg, val);
  324. ret = reset_control_deassert(ar_ahb->core_cold_rst);
  325. if (ret)
  326. ath10k_err(ar, "failed to deassert core cold rst: %d\n", ret);
  327. ath10k_dbg(ar, ATH10K_DBG_AHB, "core %d reset done\n", core_id);
  328. }
  329. static irqreturn_t ath10k_ahb_interrupt_handler(int irq, void *arg)
  330. {
  331. struct ath10k *ar = arg;
  332. if (!ath10k_pci_irq_pending(ar))
  333. return IRQ_NONE;
  334. ath10k_pci_disable_and_clear_legacy_irq(ar);
  335. ath10k_pci_irq_msi_fw_mask(ar);
  336. napi_schedule(&ar->napi);
  337. return IRQ_HANDLED;
  338. }
  339. static int ath10k_ahb_request_irq_legacy(struct ath10k *ar)
  340. {
  341. struct ath10k_pci *ar_pci = ath10k_pci_priv(ar);
  342. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  343. int ret;
  344. ret = request_irq(ar_ahb->irq,
  345. ath10k_ahb_interrupt_handler,
  346. IRQF_SHARED, "ath10k_ahb", ar);
  347. if (ret) {
  348. ath10k_warn(ar, "failed to request legacy irq %d: %d\n",
  349. ar_ahb->irq, ret);
  350. return ret;
  351. }
  352. ar_pci->oper_irq_mode = ATH10K_PCI_IRQ_LEGACY;
  353. return 0;
  354. }
  355. static void ath10k_ahb_release_irq_legacy(struct ath10k *ar)
  356. {
  357. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  358. free_irq(ar_ahb->irq, ar);
  359. }
  360. static void ath10k_ahb_irq_disable(struct ath10k *ar)
  361. {
  362. ath10k_ce_disable_interrupts(ar);
  363. ath10k_pci_disable_and_clear_legacy_irq(ar);
  364. }
  365. static int ath10k_ahb_resource_init(struct ath10k *ar)
  366. {
  367. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  368. struct platform_device *pdev;
  369. struct device *dev;
  370. struct resource *res;
  371. int ret;
  372. pdev = ar_ahb->pdev;
  373. dev = &pdev->dev;
  374. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  375. if (!res) {
  376. ath10k_err(ar, "failed to get memory resource\n");
  377. ret = -ENXIO;
  378. goto out;
  379. }
  380. ar_ahb->mem = devm_ioremap_resource(&pdev->dev, res);
  381. if (IS_ERR(ar_ahb->mem)) {
  382. ath10k_err(ar, "mem ioremap error\n");
  383. ret = PTR_ERR(ar_ahb->mem);
  384. goto out;
  385. }
  386. ar_ahb->mem_len = resource_size(res);
  387. ar_ahb->gcc_mem = ioremap_nocache(ATH10K_GCC_REG_BASE,
  388. ATH10K_GCC_REG_SIZE);
  389. if (!ar_ahb->gcc_mem) {
  390. ath10k_err(ar, "gcc mem ioremap error\n");
  391. ret = -ENOMEM;
  392. goto err_mem_unmap;
  393. }
  394. ar_ahb->tcsr_mem = ioremap_nocache(ATH10K_TCSR_REG_BASE,
  395. ATH10K_TCSR_REG_SIZE);
  396. if (!ar_ahb->tcsr_mem) {
  397. ath10k_err(ar, "tcsr mem ioremap error\n");
  398. ret = -ENOMEM;
  399. goto err_gcc_mem_unmap;
  400. }
  401. ret = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
  402. if (ret) {
  403. ath10k_err(ar, "failed to set 32-bit dma mask: %d\n", ret);
  404. goto err_tcsr_mem_unmap;
  405. }
  406. ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
  407. if (ret) {
  408. ath10k_err(ar, "failed to set 32-bit consistent dma: %d\n",
  409. ret);
  410. goto err_tcsr_mem_unmap;
  411. }
  412. ret = ath10k_ahb_clock_init(ar);
  413. if (ret)
  414. goto err_tcsr_mem_unmap;
  415. ret = ath10k_ahb_rst_ctrl_init(ar);
  416. if (ret)
  417. goto err_clock_deinit;
  418. ar_ahb->irq = platform_get_irq_byname(pdev, "legacy");
  419. if (ar_ahb->irq < 0) {
  420. ath10k_err(ar, "failed to get irq number: %d\n", ar_ahb->irq);
  421. ret = ar_ahb->irq;
  422. goto err_clock_deinit;
  423. }
  424. ath10k_dbg(ar, ATH10K_DBG_BOOT, "irq: %d\n", ar_ahb->irq);
  425. ath10k_dbg(ar, ATH10K_DBG_BOOT, "mem: 0x%pK mem_len: %lu gcc mem: 0x%pK tcsr_mem: 0x%pK\n",
  426. ar_ahb->mem, ar_ahb->mem_len,
  427. ar_ahb->gcc_mem, ar_ahb->tcsr_mem);
  428. return 0;
  429. err_clock_deinit:
  430. ath10k_ahb_clock_deinit(ar);
  431. err_tcsr_mem_unmap:
  432. iounmap(ar_ahb->tcsr_mem);
  433. err_gcc_mem_unmap:
  434. ar_ahb->tcsr_mem = NULL;
  435. iounmap(ar_ahb->gcc_mem);
  436. err_mem_unmap:
  437. ar_ahb->gcc_mem = NULL;
  438. devm_iounmap(&pdev->dev, ar_ahb->mem);
  439. out:
  440. ar_ahb->mem = NULL;
  441. return ret;
  442. }
  443. static void ath10k_ahb_resource_deinit(struct ath10k *ar)
  444. {
  445. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  446. struct device *dev;
  447. dev = &ar_ahb->pdev->dev;
  448. if (ar_ahb->mem)
  449. devm_iounmap(dev, ar_ahb->mem);
  450. if (ar_ahb->gcc_mem)
  451. iounmap(ar_ahb->gcc_mem);
  452. if (ar_ahb->tcsr_mem)
  453. iounmap(ar_ahb->tcsr_mem);
  454. ar_ahb->mem = NULL;
  455. ar_ahb->gcc_mem = NULL;
  456. ar_ahb->tcsr_mem = NULL;
  457. ath10k_ahb_clock_deinit(ar);
  458. ath10k_ahb_rst_ctrl_deinit(ar);
  459. }
  460. static int ath10k_ahb_prepare_device(struct ath10k *ar)
  461. {
  462. u32 val;
  463. int ret;
  464. ret = ath10k_ahb_clock_enable(ar);
  465. if (ret) {
  466. ath10k_err(ar, "failed to enable clocks\n");
  467. return ret;
  468. }
  469. /* Clock for the target is supplied from outside of target (ie,
  470. * external clock module controlled by the host). Target needs
  471. * to know what frequency target cpu is configured which is needed
  472. * for target internal use. Read target cpu frequency info from
  473. * gcc register and write into target's scratch register where
  474. * target expects this information.
  475. */
  476. val = ath10k_ahb_gcc_read32(ar, ATH10K_AHB_GCC_FEPLL_PLL_DIV);
  477. ath10k_ahb_write32(ar, ATH10K_AHB_WIFI_SCRATCH_5_REG, val);
  478. ret = ath10k_ahb_release_reset(ar);
  479. if (ret)
  480. goto err_clk_disable;
  481. ath10k_ahb_irq_disable(ar);
  482. ath10k_ahb_write32(ar, FW_INDICATOR_ADDRESS, FW_IND_HOST_READY);
  483. ret = ath10k_pci_wait_for_target_init(ar);
  484. if (ret)
  485. goto err_halt_chip;
  486. return 0;
  487. err_halt_chip:
  488. ath10k_ahb_halt_chip(ar);
  489. err_clk_disable:
  490. ath10k_ahb_clock_disable(ar);
  491. return ret;
  492. }
  493. static int ath10k_ahb_chip_reset(struct ath10k *ar)
  494. {
  495. int ret;
  496. ath10k_ahb_halt_chip(ar);
  497. ath10k_ahb_clock_disable(ar);
  498. ret = ath10k_ahb_prepare_device(ar);
  499. if (ret)
  500. return ret;
  501. return 0;
  502. }
  503. static int ath10k_ahb_wake_target_cpu(struct ath10k *ar)
  504. {
  505. u32 addr, val;
  506. addr = SOC_CORE_BASE_ADDRESS | CORE_CTRL_ADDRESS;
  507. val = ath10k_ahb_read32(ar, addr);
  508. val |= ATH10K_AHB_CORE_CTRL_CPU_INTR_MASK;
  509. ath10k_ahb_write32(ar, addr, val);
  510. return 0;
  511. }
  512. static int ath10k_ahb_hif_start(struct ath10k *ar)
  513. {
  514. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot ahb hif start\n");
  515. napi_enable(&ar->napi);
  516. ath10k_ce_enable_interrupts(ar);
  517. ath10k_pci_enable_legacy_irq(ar);
  518. ath10k_pci_rx_post(ar);
  519. return 0;
  520. }
  521. static void ath10k_ahb_hif_stop(struct ath10k *ar)
  522. {
  523. struct ath10k_ahb *ar_ahb = ath10k_ahb_priv(ar);
  524. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot ahb hif stop\n");
  525. ath10k_ahb_irq_disable(ar);
  526. synchronize_irq(ar_ahb->irq);
  527. ath10k_pci_flush(ar);
  528. napi_synchronize(&ar->napi);
  529. napi_disable(&ar->napi);
  530. }
  531. static int ath10k_ahb_hif_power_up(struct ath10k *ar)
  532. {
  533. int ret;
  534. ath10k_dbg(ar, ATH10K_DBG_BOOT, "boot ahb hif power up\n");
  535. ret = ath10k_ahb_chip_reset(ar);
  536. if (ret) {
  537. ath10k_err(ar, "failed to reset chip: %d\n", ret);
  538. goto out;
  539. }
  540. ret = ath10k_pci_init_pipes(ar);
  541. if (ret) {
  542. ath10k_err(ar, "failed to initialize CE: %d\n", ret);
  543. goto out;
  544. }
  545. ret = ath10k_pci_init_config(ar);
  546. if (ret) {
  547. ath10k_err(ar, "failed to setup init config: %d\n", ret);
  548. goto err_ce_deinit;
  549. }
  550. ret = ath10k_ahb_wake_target_cpu(ar);
  551. if (ret) {
  552. ath10k_err(ar, "could not wake up target CPU: %d\n", ret);
  553. goto err_ce_deinit;
  554. }
  555. return 0;
  556. err_ce_deinit:
  557. ath10k_pci_ce_deinit(ar);
  558. out:
  559. return ret;
  560. }
  561. static u32 ath10k_ahb_qca4019_targ_cpu_to_ce_addr(struct ath10k *ar, u32 addr)
  562. {
  563. u32 val = 0, region = addr & 0xfffff;
  564. val = ath10k_pci_read32(ar, PCIE_BAR_REG_ADDRESS);
  565. if (region >= QCA4019_SRAM_ADDR && region <=
  566. (QCA4019_SRAM_ADDR + QCA4019_SRAM_LEN)) {
  567. /* SRAM contents for QCA4019 can be directly accessed and
  568. * no conversions are required
  569. */
  570. val |= region;
  571. } else {
  572. val |= 0x100000 | region;
  573. }
  574. return val;
  575. }
  576. static const struct ath10k_hif_ops ath10k_ahb_hif_ops = {
  577. .tx_sg = ath10k_pci_hif_tx_sg,
  578. .diag_read = ath10k_pci_hif_diag_read,
  579. .diag_write = ath10k_pci_diag_write_mem,
  580. .exchange_bmi_msg = ath10k_pci_hif_exchange_bmi_msg,
  581. .start = ath10k_ahb_hif_start,
  582. .stop = ath10k_ahb_hif_stop,
  583. .map_service_to_pipe = ath10k_pci_hif_map_service_to_pipe,
  584. .get_default_pipe = ath10k_pci_hif_get_default_pipe,
  585. .send_complete_check = ath10k_pci_hif_send_complete_check,
  586. .get_free_queue_number = ath10k_pci_hif_get_free_queue_number,
  587. .power_up = ath10k_ahb_hif_power_up,
  588. .power_down = ath10k_pci_hif_power_down,
  589. .read32 = ath10k_ahb_read32,
  590. .write32 = ath10k_ahb_write32,
  591. };
  592. static const struct ath10k_bus_ops ath10k_ahb_bus_ops = {
  593. .read32 = ath10k_ahb_read32,
  594. .write32 = ath10k_ahb_write32,
  595. .get_num_banks = ath10k_ahb_get_num_banks,
  596. };
  597. static int ath10k_ahb_probe(struct platform_device *pdev)
  598. {
  599. struct ath10k *ar;
  600. struct ath10k_ahb *ar_ahb;
  601. struct ath10k_pci *ar_pci;
  602. const struct of_device_id *of_id;
  603. enum ath10k_hw_rev hw_rev;
  604. size_t size;
  605. int ret;
  606. u32 chip_id;
  607. of_id = of_match_device(ath10k_ahb_of_match, &pdev->dev);
  608. if (!of_id) {
  609. dev_err(&pdev->dev, "failed to find matching device tree id\n");
  610. return -EINVAL;
  611. }
  612. hw_rev = (enum ath10k_hw_rev)of_id->data;
  613. size = sizeof(*ar_pci) + sizeof(*ar_ahb);
  614. ar = ath10k_core_create(size, &pdev->dev, ATH10K_BUS_AHB,
  615. hw_rev, &ath10k_ahb_hif_ops);
  616. if (!ar) {
  617. dev_err(&pdev->dev, "failed to allocate core\n");
  618. return -ENOMEM;
  619. }
  620. ath10k_dbg(ar, ATH10K_DBG_BOOT, "ahb probe\n");
  621. ar_pci = ath10k_pci_priv(ar);
  622. ar_ahb = ath10k_ahb_priv(ar);
  623. ar_ahb->pdev = pdev;
  624. platform_set_drvdata(pdev, ar);
  625. ret = ath10k_ahb_resource_init(ar);
  626. if (ret)
  627. goto err_core_destroy;
  628. ar->dev_id = 0;
  629. ar_pci->mem = ar_ahb->mem;
  630. ar_pci->mem_len = ar_ahb->mem_len;
  631. ar_pci->ar = ar;
  632. ar_pci->ce.bus_ops = &ath10k_ahb_bus_ops;
  633. ar_pci->targ_cpu_to_ce_addr = ath10k_ahb_qca4019_targ_cpu_to_ce_addr;
  634. ar->ce_priv = &ar_pci->ce;
  635. ret = ath10k_pci_setup_resource(ar);
  636. if (ret) {
  637. ath10k_err(ar, "failed to setup resource: %d\n", ret);
  638. goto err_resource_deinit;
  639. }
  640. ath10k_pci_init_napi(ar);
  641. ret = ath10k_ahb_request_irq_legacy(ar);
  642. if (ret)
  643. goto err_free_pipes;
  644. ret = ath10k_ahb_prepare_device(ar);
  645. if (ret)
  646. goto err_free_irq;
  647. ath10k_pci_ce_deinit(ar);
  648. chip_id = ath10k_ahb_soc_read32(ar, SOC_CHIP_ID_ADDRESS);
  649. if (chip_id == 0xffffffff) {
  650. ath10k_err(ar, "failed to get chip id\n");
  651. ret = -ENODEV;
  652. goto err_halt_device;
  653. }
  654. ret = ath10k_core_register(ar, chip_id);
  655. if (ret) {
  656. ath10k_err(ar, "failed to register driver core: %d\n", ret);
  657. goto err_halt_device;
  658. }
  659. return 0;
  660. err_halt_device:
  661. ath10k_ahb_halt_chip(ar);
  662. ath10k_ahb_clock_disable(ar);
  663. err_free_irq:
  664. ath10k_ahb_release_irq_legacy(ar);
  665. err_free_pipes:
  666. ath10k_pci_free_pipes(ar);
  667. err_resource_deinit:
  668. ath10k_ahb_resource_deinit(ar);
  669. err_core_destroy:
  670. ath10k_core_destroy(ar);
  671. platform_set_drvdata(pdev, NULL);
  672. return ret;
  673. }
  674. static int ath10k_ahb_remove(struct platform_device *pdev)
  675. {
  676. struct ath10k *ar = platform_get_drvdata(pdev);
  677. struct ath10k_ahb *ar_ahb;
  678. if (!ar)
  679. return -EINVAL;
  680. ar_ahb = ath10k_ahb_priv(ar);
  681. if (!ar_ahb)
  682. return -EINVAL;
  683. ath10k_dbg(ar, ATH10K_DBG_AHB, "ahb remove\n");
  684. ath10k_core_unregister(ar);
  685. ath10k_ahb_irq_disable(ar);
  686. ath10k_ahb_release_irq_legacy(ar);
  687. ath10k_pci_release_resource(ar);
  688. ath10k_ahb_halt_chip(ar);
  689. ath10k_ahb_clock_disable(ar);
  690. ath10k_ahb_resource_deinit(ar);
  691. ath10k_core_destroy(ar);
  692. platform_set_drvdata(pdev, NULL);
  693. return 0;
  694. }
  695. static struct platform_driver ath10k_ahb_driver = {
  696. .driver = {
  697. .name = "ath10k_ahb",
  698. .of_match_table = ath10k_ahb_of_match,
  699. },
  700. .probe = ath10k_ahb_probe,
  701. .remove = ath10k_ahb_remove,
  702. };
  703. int ath10k_ahb_init(void)
  704. {
  705. int ret;
  706. ret = platform_driver_register(&ath10k_ahb_driver);
  707. if (ret)
  708. printk(KERN_ERR "failed to register ath10k ahb driver: %d\n",
  709. ret);
  710. return ret;
  711. }
  712. void ath10k_ahb_exit(void)
  713. {
  714. platform_driver_unregister(&ath10k_ahb_driver);
  715. }