mdio-xgene.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471
  1. /* Applied Micro X-Gene SoC MDIO Driver
  2. *
  3. * Copyright (c) 2016, Applied Micro Circuits Corporation
  4. * Author: Iyappan Subramanian <isubramanian@apm.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include <linux/acpi.h>
  20. #include <linux/clk.h>
  21. #include <linux/device.h>
  22. #include <linux/efi.h>
  23. #include <linux/if_vlan.h>
  24. #include <linux/io.h>
  25. #include <linux/module.h>
  26. #include <linux/of_platform.h>
  27. #include <linux/of_net.h>
  28. #include <linux/of_mdio.h>
  29. #include <linux/prefetch.h>
  30. #include <linux/phy.h>
  31. #include <net/ip.h>
  32. #include "mdio-xgene.h"
  33. static bool xgene_mdio_status;
  34. u32 xgene_mdio_rd_mac(struct xgene_mdio_pdata *pdata, u32 rd_addr)
  35. {
  36. void __iomem *addr, *rd, *cmd, *cmd_done;
  37. u32 done, rd_data = BUSY_MASK;
  38. u8 wait = 10;
  39. addr = pdata->mac_csr_addr + MAC_ADDR_REG_OFFSET;
  40. rd = pdata->mac_csr_addr + MAC_READ_REG_OFFSET;
  41. cmd = pdata->mac_csr_addr + MAC_COMMAND_REG_OFFSET;
  42. cmd_done = pdata->mac_csr_addr + MAC_COMMAND_DONE_REG_OFFSET;
  43. spin_lock(&pdata->mac_lock);
  44. iowrite32(rd_addr, addr);
  45. iowrite32(XGENE_ENET_RD_CMD, cmd);
  46. while (!(done = ioread32(cmd_done)) && wait--)
  47. udelay(1);
  48. if (done)
  49. rd_data = ioread32(rd);
  50. iowrite32(0, cmd);
  51. spin_unlock(&pdata->mac_lock);
  52. return rd_data;
  53. }
  54. EXPORT_SYMBOL(xgene_mdio_rd_mac);
  55. void xgene_mdio_wr_mac(struct xgene_mdio_pdata *pdata, u32 wr_addr, u32 data)
  56. {
  57. void __iomem *addr, *wr, *cmd, *cmd_done;
  58. u8 wait = 10;
  59. u32 done;
  60. addr = pdata->mac_csr_addr + MAC_ADDR_REG_OFFSET;
  61. wr = pdata->mac_csr_addr + MAC_WRITE_REG_OFFSET;
  62. cmd = pdata->mac_csr_addr + MAC_COMMAND_REG_OFFSET;
  63. cmd_done = pdata->mac_csr_addr + MAC_COMMAND_DONE_REG_OFFSET;
  64. spin_lock(&pdata->mac_lock);
  65. iowrite32(wr_addr, addr);
  66. iowrite32(data, wr);
  67. iowrite32(XGENE_ENET_WR_CMD, cmd);
  68. while (!(done = ioread32(cmd_done)) && wait--)
  69. udelay(1);
  70. if (!done)
  71. pr_err("MCX mac write failed, addr: 0x%04x\n", wr_addr);
  72. iowrite32(0, cmd);
  73. spin_unlock(&pdata->mac_lock);
  74. }
  75. EXPORT_SYMBOL(xgene_mdio_wr_mac);
  76. int xgene_mdio_rgmii_read(struct mii_bus *bus, int phy_id, int reg)
  77. {
  78. struct xgene_mdio_pdata *pdata = (struct xgene_mdio_pdata *)bus->priv;
  79. u32 data, done;
  80. u8 wait = 10;
  81. data = SET_VAL(PHY_ADDR, phy_id) | SET_VAL(REG_ADDR, reg);
  82. xgene_mdio_wr_mac(pdata, MII_MGMT_ADDRESS_ADDR, data);
  83. xgene_mdio_wr_mac(pdata, MII_MGMT_COMMAND_ADDR, READ_CYCLE_MASK);
  84. do {
  85. usleep_range(5, 10);
  86. done = xgene_mdio_rd_mac(pdata, MII_MGMT_INDICATORS_ADDR);
  87. } while ((done & BUSY_MASK) && wait--);
  88. if (done & BUSY_MASK) {
  89. dev_err(&bus->dev, "MII_MGMT read failed\n");
  90. return -EBUSY;
  91. }
  92. data = xgene_mdio_rd_mac(pdata, MII_MGMT_STATUS_ADDR);
  93. xgene_mdio_wr_mac(pdata, MII_MGMT_COMMAND_ADDR, 0);
  94. return data;
  95. }
  96. EXPORT_SYMBOL(xgene_mdio_rgmii_read);
  97. int xgene_mdio_rgmii_write(struct mii_bus *bus, int phy_id, int reg, u16 data)
  98. {
  99. struct xgene_mdio_pdata *pdata = (struct xgene_mdio_pdata *)bus->priv;
  100. u32 val, done;
  101. u8 wait = 10;
  102. val = SET_VAL(PHY_ADDR, phy_id) | SET_VAL(REG_ADDR, reg);
  103. xgene_mdio_wr_mac(pdata, MII_MGMT_ADDRESS_ADDR, val);
  104. xgene_mdio_wr_mac(pdata, MII_MGMT_CONTROL_ADDR, data);
  105. do {
  106. usleep_range(5, 10);
  107. done = xgene_mdio_rd_mac(pdata, MII_MGMT_INDICATORS_ADDR);
  108. } while ((done & BUSY_MASK) && wait--);
  109. if (done & BUSY_MASK) {
  110. dev_err(&bus->dev, "MII_MGMT write failed\n");
  111. return -EBUSY;
  112. }
  113. return 0;
  114. }
  115. EXPORT_SYMBOL(xgene_mdio_rgmii_write);
  116. static u32 xgene_menet_rd_diag_csr(struct xgene_mdio_pdata *pdata, u32 offset)
  117. {
  118. return ioread32(pdata->diag_csr_addr + offset);
  119. }
  120. static void xgene_menet_wr_diag_csr(struct xgene_mdio_pdata *pdata,
  121. u32 offset, u32 val)
  122. {
  123. iowrite32(val, pdata->diag_csr_addr + offset);
  124. }
  125. static int xgene_enet_ecc_init(struct xgene_mdio_pdata *pdata)
  126. {
  127. u32 data;
  128. u8 wait = 10;
  129. xgene_menet_wr_diag_csr(pdata, MENET_CFG_MEM_RAM_SHUTDOWN_ADDR, 0x0);
  130. do {
  131. usleep_range(100, 110);
  132. data = xgene_menet_rd_diag_csr(pdata, MENET_BLOCK_MEM_RDY_ADDR);
  133. } while ((data != 0xffffffff) && wait--);
  134. if (data != 0xffffffff) {
  135. dev_err(pdata->dev, "Failed to release memory from shutdown\n");
  136. return -ENODEV;
  137. }
  138. return 0;
  139. }
  140. static void xgene_gmac_reset(struct xgene_mdio_pdata *pdata)
  141. {
  142. xgene_mdio_wr_mac(pdata, MAC_CONFIG_1_ADDR, SOFT_RESET);
  143. xgene_mdio_wr_mac(pdata, MAC_CONFIG_1_ADDR, 0);
  144. }
  145. static int xgene_mdio_reset(struct xgene_mdio_pdata *pdata)
  146. {
  147. int ret;
  148. if (pdata->dev->of_node) {
  149. clk_prepare_enable(pdata->clk);
  150. udelay(5);
  151. clk_disable_unprepare(pdata->clk);
  152. udelay(5);
  153. clk_prepare_enable(pdata->clk);
  154. udelay(5);
  155. } else {
  156. #ifdef CONFIG_ACPI
  157. acpi_evaluate_object(ACPI_HANDLE(pdata->dev),
  158. "_RST", NULL, NULL);
  159. #endif
  160. }
  161. ret = xgene_enet_ecc_init(pdata);
  162. if (ret)
  163. return ret;
  164. xgene_gmac_reset(pdata);
  165. return 0;
  166. }
  167. static void xgene_enet_rd_mdio_csr(void __iomem *base_addr,
  168. u32 offset, u32 *val)
  169. {
  170. void __iomem *addr = base_addr + offset;
  171. *val = ioread32(addr);
  172. }
  173. static void xgene_enet_wr_mdio_csr(void __iomem *base_addr,
  174. u32 offset, u32 val)
  175. {
  176. void __iomem *addr = base_addr + offset;
  177. iowrite32(val, addr);
  178. }
  179. static int xgene_xfi_mdio_write(struct mii_bus *bus, int phy_id,
  180. int reg, u16 data)
  181. {
  182. void __iomem *addr = (void __iomem *)bus->priv;
  183. int timeout = 100;
  184. u32 status, val;
  185. val = SET_VAL(HSTPHYADX, phy_id) | SET_VAL(HSTREGADX, reg) |
  186. SET_VAL(HSTMIIMWRDAT, data);
  187. xgene_enet_wr_mdio_csr(addr, MIIM_FIELD_ADDR, val);
  188. val = HSTLDCMD | SET_VAL(HSTMIIMCMD, MIIM_CMD_LEGACY_WRITE);
  189. xgene_enet_wr_mdio_csr(addr, MIIM_COMMAND_ADDR, val);
  190. do {
  191. usleep_range(5, 10);
  192. xgene_enet_rd_mdio_csr(addr, MIIM_INDICATOR_ADDR, &status);
  193. } while ((status & BUSY_MASK) && timeout--);
  194. xgene_enet_wr_mdio_csr(addr, MIIM_COMMAND_ADDR, 0);
  195. return 0;
  196. }
  197. static int xgene_xfi_mdio_read(struct mii_bus *bus, int phy_id, int reg)
  198. {
  199. void __iomem *addr = (void __iomem *)bus->priv;
  200. u32 data, status, val;
  201. int timeout = 100;
  202. val = SET_VAL(HSTPHYADX, phy_id) | SET_VAL(HSTREGADX, reg);
  203. xgene_enet_wr_mdio_csr(addr, MIIM_FIELD_ADDR, val);
  204. val = HSTLDCMD | SET_VAL(HSTMIIMCMD, MIIM_CMD_LEGACY_READ);
  205. xgene_enet_wr_mdio_csr(addr, MIIM_COMMAND_ADDR, val);
  206. do {
  207. usleep_range(5, 10);
  208. xgene_enet_rd_mdio_csr(addr, MIIM_INDICATOR_ADDR, &status);
  209. } while ((status & BUSY_MASK) && timeout--);
  210. if (status & BUSY_MASK) {
  211. pr_err("XGENET_MII_MGMT write failed\n");
  212. return -EBUSY;
  213. }
  214. xgene_enet_rd_mdio_csr(addr, MIIMRD_FIELD_ADDR, &data);
  215. xgene_enet_wr_mdio_csr(addr, MIIM_COMMAND_ADDR, 0);
  216. return data;
  217. }
  218. struct phy_device *xgene_enet_phy_register(struct mii_bus *bus, int phy_addr)
  219. {
  220. struct phy_device *phy_dev;
  221. phy_dev = get_phy_device(bus, phy_addr, false);
  222. if (!phy_dev || IS_ERR(phy_dev))
  223. return NULL;
  224. if (phy_device_register(phy_dev))
  225. phy_device_free(phy_dev);
  226. return phy_dev;
  227. }
  228. EXPORT_SYMBOL(xgene_enet_phy_register);
  229. #ifdef CONFIG_ACPI
  230. static acpi_status acpi_register_phy(acpi_handle handle, u32 lvl,
  231. void *context, void **ret)
  232. {
  233. struct mii_bus *mdio = context;
  234. struct acpi_device *adev;
  235. struct phy_device *phy_dev;
  236. const union acpi_object *obj;
  237. u32 phy_addr;
  238. if (acpi_bus_get_device(handle, &adev))
  239. return AE_OK;
  240. if (acpi_dev_get_property(adev, "phy-channel", ACPI_TYPE_INTEGER, &obj))
  241. return AE_OK;
  242. phy_addr = obj->integer.value;
  243. phy_dev = xgene_enet_phy_register(mdio, phy_addr);
  244. adev->driver_data = phy_dev;
  245. return AE_OK;
  246. }
  247. #endif
  248. static const struct of_device_id xgene_mdio_of_match[] = {
  249. {
  250. .compatible = "apm,xgene-mdio-rgmii",
  251. .data = (void *)XGENE_MDIO_RGMII
  252. },
  253. {
  254. .compatible = "apm,xgene-mdio-xfi",
  255. .data = (void *)XGENE_MDIO_XFI
  256. },
  257. {},
  258. };
  259. MODULE_DEVICE_TABLE(of, xgene_mdio_of_match);
  260. #ifdef CONFIG_ACPI
  261. static const struct acpi_device_id xgene_mdio_acpi_match[] = {
  262. { "APMC0D65", XGENE_MDIO_RGMII },
  263. { "APMC0D66", XGENE_MDIO_XFI },
  264. { }
  265. };
  266. MODULE_DEVICE_TABLE(acpi, xgene_mdio_acpi_match);
  267. #endif
  268. static int xgene_mdio_probe(struct platform_device *pdev)
  269. {
  270. struct device *dev = &pdev->dev;
  271. struct mii_bus *mdio_bus;
  272. const struct of_device_id *of_id;
  273. struct resource *res;
  274. struct xgene_mdio_pdata *pdata;
  275. void __iomem *csr_base;
  276. int mdio_id = 0, ret = 0;
  277. of_id = of_match_device(xgene_mdio_of_match, &pdev->dev);
  278. if (of_id) {
  279. mdio_id = (enum xgene_mdio_id)of_id->data;
  280. } else {
  281. #ifdef CONFIG_ACPI
  282. const struct acpi_device_id *acpi_id;
  283. acpi_id = acpi_match_device(xgene_mdio_acpi_match, &pdev->dev);
  284. if (acpi_id)
  285. mdio_id = (enum xgene_mdio_id)acpi_id->driver_data;
  286. #endif
  287. }
  288. if (!mdio_id)
  289. return -ENODEV;
  290. pdata = devm_kzalloc(dev, sizeof(struct xgene_mdio_pdata), GFP_KERNEL);
  291. if (!pdata)
  292. return -ENOMEM;
  293. pdata->mdio_id = mdio_id;
  294. pdata->dev = dev;
  295. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  296. csr_base = devm_ioremap_resource(dev, res);
  297. if (IS_ERR(csr_base))
  298. return PTR_ERR(csr_base);
  299. pdata->mac_csr_addr = csr_base;
  300. pdata->mdio_csr_addr = csr_base + BLOCK_XG_MDIO_CSR_OFFSET;
  301. pdata->diag_csr_addr = csr_base + BLOCK_DIAG_CSR_OFFSET;
  302. if (mdio_id == XGENE_MDIO_RGMII)
  303. spin_lock_init(&pdata->mac_lock);
  304. if (dev->of_node) {
  305. pdata->clk = devm_clk_get(dev, NULL);
  306. if (IS_ERR(pdata->clk)) {
  307. dev_err(dev, "Unable to retrieve clk\n");
  308. return PTR_ERR(pdata->clk);
  309. }
  310. }
  311. ret = xgene_mdio_reset(pdata);
  312. if (ret)
  313. return ret;
  314. mdio_bus = mdiobus_alloc();
  315. if (!mdio_bus)
  316. return -ENOMEM;
  317. mdio_bus->name = "APM X-Gene MDIO bus";
  318. if (mdio_id == XGENE_MDIO_RGMII) {
  319. mdio_bus->read = xgene_mdio_rgmii_read;
  320. mdio_bus->write = xgene_mdio_rgmii_write;
  321. mdio_bus->priv = (void __force *)pdata;
  322. snprintf(mdio_bus->id, MII_BUS_ID_SIZE, "%s",
  323. "xgene-mii-rgmii");
  324. } else {
  325. mdio_bus->read = xgene_xfi_mdio_read;
  326. mdio_bus->write = xgene_xfi_mdio_write;
  327. mdio_bus->priv = (void __force *)pdata->mdio_csr_addr;
  328. snprintf(mdio_bus->id, MII_BUS_ID_SIZE, "%s",
  329. "xgene-mii-xfi");
  330. }
  331. mdio_bus->parent = dev;
  332. platform_set_drvdata(pdev, pdata);
  333. if (dev->of_node) {
  334. ret = of_mdiobus_register(mdio_bus, dev->of_node);
  335. } else {
  336. #ifdef CONFIG_ACPI
  337. /* Mask out all PHYs from auto probing. */
  338. mdio_bus->phy_mask = ~0;
  339. ret = mdiobus_register(mdio_bus);
  340. if (ret)
  341. goto out;
  342. acpi_walk_namespace(ACPI_TYPE_DEVICE, ACPI_HANDLE(dev), 1,
  343. acpi_register_phy, NULL, mdio_bus, NULL);
  344. #endif
  345. }
  346. if (ret)
  347. goto out;
  348. pdata->mdio_bus = mdio_bus;
  349. xgene_mdio_status = true;
  350. return 0;
  351. out:
  352. mdiobus_free(mdio_bus);
  353. return ret;
  354. }
  355. static int xgene_mdio_remove(struct platform_device *pdev)
  356. {
  357. struct xgene_mdio_pdata *pdata = platform_get_drvdata(pdev);
  358. struct mii_bus *mdio_bus = pdata->mdio_bus;
  359. struct device *dev = &pdev->dev;
  360. mdiobus_unregister(mdio_bus);
  361. mdiobus_free(mdio_bus);
  362. if (dev->of_node)
  363. clk_disable_unprepare(pdata->clk);
  364. return 0;
  365. }
  366. static struct platform_driver xgene_mdio_driver = {
  367. .driver = {
  368. .name = "xgene-mdio",
  369. .of_match_table = of_match_ptr(xgene_mdio_of_match),
  370. .acpi_match_table = ACPI_PTR(xgene_mdio_acpi_match),
  371. },
  372. .probe = xgene_mdio_probe,
  373. .remove = xgene_mdio_remove,
  374. };
  375. module_platform_driver(xgene_mdio_driver);
  376. MODULE_DESCRIPTION("APM X-Gene SoC MDIO driver");
  377. MODULE_AUTHOR("Iyappan Subramanian <isubramanian@apm.com>");
  378. MODULE_LICENSE("GPL");