dp83867.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344
  1. /*
  2. * Driver for the Texas Instruments DP83867 PHY
  3. *
  4. * Copyright (C) 2015 Texas Instruments Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/ethtool.h>
  16. #include <linux/kernel.h>
  17. #include <linux/mii.h>
  18. #include <linux/module.h>
  19. #include <linux/of.h>
  20. #include <linux/phy.h>
  21. #include <dt-bindings/net/ti-dp83867.h>
  22. #define DP83867_PHY_ID 0x2000a231
  23. #define DP83867_DEVADDR 0x1f
  24. #define MII_DP83867_PHYCTRL 0x10
  25. #define MII_DP83867_MICR 0x12
  26. #define MII_DP83867_ISR 0x13
  27. #define DP83867_CTRL 0x1f
  28. #define DP83867_CFG3 0x1e
  29. /* Extended Registers */
  30. #define DP83867_CFG4 0x0031
  31. #define DP83867_RGMIICTL 0x0032
  32. #define DP83867_STRAP_STS1 0x006E
  33. #define DP83867_RGMIIDCTL 0x0086
  34. #define DP83867_IO_MUX_CFG 0x0170
  35. #define DP83867_SW_RESET BIT(15)
  36. #define DP83867_SW_RESTART BIT(14)
  37. /* MICR Interrupt bits */
  38. #define MII_DP83867_MICR_AN_ERR_INT_EN BIT(15)
  39. #define MII_DP83867_MICR_SPEED_CHNG_INT_EN BIT(14)
  40. #define MII_DP83867_MICR_DUP_MODE_CHNG_INT_EN BIT(13)
  41. #define MII_DP83867_MICR_PAGE_RXD_INT_EN BIT(12)
  42. #define MII_DP83867_MICR_AUTONEG_COMP_INT_EN BIT(11)
  43. #define MII_DP83867_MICR_LINK_STS_CHNG_INT_EN BIT(10)
  44. #define MII_DP83867_MICR_FALSE_CARRIER_INT_EN BIT(8)
  45. #define MII_DP83867_MICR_SLEEP_MODE_CHNG_INT_EN BIT(4)
  46. #define MII_DP83867_MICR_WOL_INT_EN BIT(3)
  47. #define MII_DP83867_MICR_XGMII_ERR_INT_EN BIT(2)
  48. #define MII_DP83867_MICR_POL_CHNG_INT_EN BIT(1)
  49. #define MII_DP83867_MICR_JABBER_INT_EN BIT(0)
  50. /* RGMIICTL bits */
  51. #define DP83867_RGMII_TX_CLK_DELAY_EN BIT(1)
  52. #define DP83867_RGMII_RX_CLK_DELAY_EN BIT(0)
  53. /* STRAP_STS1 bits */
  54. #define DP83867_STRAP_STS1_RESERVED BIT(11)
  55. /* PHY CTRL bits */
  56. #define DP83867_PHYCR_FIFO_DEPTH_SHIFT 14
  57. #define DP83867_PHYCR_FIFO_DEPTH_MASK (3 << 14)
  58. #define DP83867_PHYCR_RESERVED_MASK BIT(11)
  59. /* RGMIIDCTL bits */
  60. #define DP83867_RGMII_TX_CLK_DELAY_SHIFT 4
  61. /* IO_MUX_CFG bits */
  62. #define DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL 0x1f
  63. #define DP83867_IO_MUX_CFG_IO_IMPEDANCE_MAX 0x0
  64. #define DP83867_IO_MUX_CFG_IO_IMPEDANCE_MIN 0x1f
  65. /* CFG4 bits */
  66. #define DP83867_CFG4_PORT_MIRROR_EN BIT(0)
  67. enum {
  68. DP83867_PORT_MIRROING_KEEP,
  69. DP83867_PORT_MIRROING_EN,
  70. DP83867_PORT_MIRROING_DIS,
  71. };
  72. struct dp83867_private {
  73. int rx_id_delay;
  74. int tx_id_delay;
  75. int fifo_depth;
  76. int io_impedance;
  77. int port_mirroring;
  78. bool rxctrl_strap_quirk;
  79. };
  80. static int dp83867_ack_interrupt(struct phy_device *phydev)
  81. {
  82. int err = phy_read(phydev, MII_DP83867_ISR);
  83. if (err < 0)
  84. return err;
  85. return 0;
  86. }
  87. static int dp83867_config_intr(struct phy_device *phydev)
  88. {
  89. int micr_status;
  90. if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
  91. micr_status = phy_read(phydev, MII_DP83867_MICR);
  92. if (micr_status < 0)
  93. return micr_status;
  94. micr_status |=
  95. (MII_DP83867_MICR_AN_ERR_INT_EN |
  96. MII_DP83867_MICR_SPEED_CHNG_INT_EN |
  97. MII_DP83867_MICR_AUTONEG_COMP_INT_EN |
  98. MII_DP83867_MICR_LINK_STS_CHNG_INT_EN |
  99. MII_DP83867_MICR_DUP_MODE_CHNG_INT_EN |
  100. MII_DP83867_MICR_SLEEP_MODE_CHNG_INT_EN);
  101. return phy_write(phydev, MII_DP83867_MICR, micr_status);
  102. }
  103. micr_status = 0x0;
  104. return phy_write(phydev, MII_DP83867_MICR, micr_status);
  105. }
  106. static int dp83867_config_port_mirroring(struct phy_device *phydev)
  107. {
  108. struct dp83867_private *dp83867 =
  109. (struct dp83867_private *)phydev->priv;
  110. u16 val;
  111. val = phy_read_mmd(phydev, DP83867_DEVADDR, DP83867_CFG4);
  112. if (dp83867->port_mirroring == DP83867_PORT_MIRROING_EN)
  113. val |= DP83867_CFG4_PORT_MIRROR_EN;
  114. else
  115. val &= ~DP83867_CFG4_PORT_MIRROR_EN;
  116. phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_CFG4, val);
  117. return 0;
  118. }
  119. #ifdef CONFIG_OF_MDIO
  120. static int dp83867_of_init(struct phy_device *phydev)
  121. {
  122. struct dp83867_private *dp83867 = phydev->priv;
  123. struct device *dev = &phydev->mdio.dev;
  124. struct device_node *of_node = dev->of_node;
  125. int ret;
  126. if (!of_node)
  127. return -ENODEV;
  128. dp83867->io_impedance = -EINVAL;
  129. /* Optional configuration */
  130. if (of_property_read_bool(of_node, "ti,max-output-impedance"))
  131. dp83867->io_impedance = DP83867_IO_MUX_CFG_IO_IMPEDANCE_MAX;
  132. else if (of_property_read_bool(of_node, "ti,min-output-impedance"))
  133. dp83867->io_impedance = DP83867_IO_MUX_CFG_IO_IMPEDANCE_MIN;
  134. dp83867->rxctrl_strap_quirk = of_property_read_bool(of_node,
  135. "ti,dp83867-rxctrl-strap-quirk");
  136. ret = of_property_read_u32(of_node, "ti,rx-internal-delay",
  137. &dp83867->rx_id_delay);
  138. if (ret &&
  139. (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
  140. phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID))
  141. return ret;
  142. ret = of_property_read_u32(of_node, "ti,tx-internal-delay",
  143. &dp83867->tx_id_delay);
  144. if (ret &&
  145. (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
  146. phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID))
  147. return ret;
  148. if (of_property_read_bool(of_node, "enet-phy-lane-swap"))
  149. dp83867->port_mirroring = DP83867_PORT_MIRROING_EN;
  150. if (of_property_read_bool(of_node, "enet-phy-lane-no-swap"))
  151. dp83867->port_mirroring = DP83867_PORT_MIRROING_DIS;
  152. return of_property_read_u32(of_node, "ti,fifo-depth",
  153. &dp83867->fifo_depth);
  154. }
  155. #else
  156. static int dp83867_of_init(struct phy_device *phydev)
  157. {
  158. return 0;
  159. }
  160. #endif /* CONFIG_OF_MDIO */
  161. static int dp83867_config_init(struct phy_device *phydev)
  162. {
  163. struct dp83867_private *dp83867;
  164. int ret, val, bs;
  165. u16 delay;
  166. if (!phydev->priv) {
  167. dp83867 = devm_kzalloc(&phydev->mdio.dev, sizeof(*dp83867),
  168. GFP_KERNEL);
  169. if (!dp83867)
  170. return -ENOMEM;
  171. phydev->priv = dp83867;
  172. ret = dp83867_of_init(phydev);
  173. if (ret)
  174. return ret;
  175. } else {
  176. dp83867 = (struct dp83867_private *)phydev->priv;
  177. }
  178. /* RX_DV/RX_CTRL strapped in mode 1 or mode 2 workaround */
  179. if (dp83867->rxctrl_strap_quirk) {
  180. val = phy_read_mmd(phydev, DP83867_DEVADDR, DP83867_CFG4);
  181. val &= ~BIT(7);
  182. phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_CFG4, val);
  183. }
  184. if (phy_interface_is_rgmii(phydev)) {
  185. val = phy_read(phydev, MII_DP83867_PHYCTRL);
  186. if (val < 0)
  187. return val;
  188. val &= ~DP83867_PHYCR_FIFO_DEPTH_MASK;
  189. val |= (dp83867->fifo_depth << DP83867_PHYCR_FIFO_DEPTH_SHIFT);
  190. /* The code below checks if "port mirroring" N/A MODE4 has been
  191. * enabled during power on bootstrap.
  192. *
  193. * Such N/A mode enabled by mistake can put PHY IC in some
  194. * internal testing mode and disable RGMII transmission.
  195. *
  196. * In this particular case one needs to check STRAP_STS1
  197. * register's bit 11 (marked as RESERVED).
  198. */
  199. bs = phy_read_mmd(phydev, DP83867_DEVADDR, DP83867_STRAP_STS1);
  200. if (bs & DP83867_STRAP_STS1_RESERVED)
  201. val &= ~DP83867_PHYCR_RESERVED_MASK;
  202. ret = phy_write(phydev, MII_DP83867_PHYCTRL, val);
  203. if (ret)
  204. return ret;
  205. }
  206. if ((phydev->interface >= PHY_INTERFACE_MODE_RGMII_ID) &&
  207. (phydev->interface <= PHY_INTERFACE_MODE_RGMII_RXID)) {
  208. val = phy_read_mmd(phydev, DP83867_DEVADDR, DP83867_RGMIICTL);
  209. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
  210. val |= (DP83867_RGMII_TX_CLK_DELAY_EN | DP83867_RGMII_RX_CLK_DELAY_EN);
  211. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
  212. val |= DP83867_RGMII_TX_CLK_DELAY_EN;
  213. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
  214. val |= DP83867_RGMII_RX_CLK_DELAY_EN;
  215. phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_RGMIICTL, val);
  216. delay = (dp83867->rx_id_delay |
  217. (dp83867->tx_id_delay << DP83867_RGMII_TX_CLK_DELAY_SHIFT));
  218. phy_write_mmd(phydev, DP83867_DEVADDR, DP83867_RGMIIDCTL,
  219. delay);
  220. if (dp83867->io_impedance >= 0) {
  221. val = phy_read_mmd(phydev, DP83867_DEVADDR,
  222. DP83867_IO_MUX_CFG);
  223. val &= ~DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL;
  224. val |= dp83867->io_impedance &
  225. DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL;
  226. phy_write_mmd(phydev, DP83867_DEVADDR,
  227. DP83867_IO_MUX_CFG, val);
  228. }
  229. }
  230. /* Enable Interrupt output INT_OE in CFG3 register */
  231. if (phy_interrupt_is_valid(phydev)) {
  232. val = phy_read(phydev, DP83867_CFG3);
  233. val |= BIT(7);
  234. phy_write(phydev, DP83867_CFG3, val);
  235. }
  236. if (dp83867->port_mirroring != DP83867_PORT_MIRROING_KEEP)
  237. dp83867_config_port_mirroring(phydev);
  238. return 0;
  239. }
  240. static int dp83867_phy_reset(struct phy_device *phydev)
  241. {
  242. int err;
  243. err = phy_write(phydev, DP83867_CTRL, DP83867_SW_RESET);
  244. if (err < 0)
  245. return err;
  246. return dp83867_config_init(phydev);
  247. }
  248. static struct phy_driver dp83867_driver[] = {
  249. {
  250. .phy_id = DP83867_PHY_ID,
  251. .phy_id_mask = 0xfffffff0,
  252. .name = "TI DP83867",
  253. .features = PHY_GBIT_FEATURES,
  254. .flags = PHY_HAS_INTERRUPT,
  255. .config_init = dp83867_config_init,
  256. .soft_reset = dp83867_phy_reset,
  257. /* IRQ related */
  258. .ack_interrupt = dp83867_ack_interrupt,
  259. .config_intr = dp83867_config_intr,
  260. .config_aneg = genphy_config_aneg,
  261. .read_status = genphy_read_status,
  262. .suspend = genphy_suspend,
  263. .resume = genphy_resume,
  264. },
  265. };
  266. module_phy_driver(dp83867_driver);
  267. static struct mdio_device_id __maybe_unused dp83867_tbl[] = {
  268. { DP83867_PHY_ID, 0xfffffff0 },
  269. { }
  270. };
  271. MODULE_DEVICE_TABLE(mdio, dp83867_tbl);
  272. MODULE_DESCRIPTION("Texas Instruments DP83867 PHY driver");
  273. MODULE_AUTHOR("Dan Murphy <dmurphy@ti.com");
  274. MODULE_LICENSE("GPL");