siena.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083
  1. /****************************************************************************
  2. * Driver for Solarflare network controllers and boards
  3. * Copyright 2005-2006 Fen Systems Ltd.
  4. * Copyright 2006-2013 Solarflare Communications Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation, incorporated herein by reference.
  9. */
  10. #include <linux/bitops.h>
  11. #include <linux/delay.h>
  12. #include <linux/pci.h>
  13. #include <linux/module.h>
  14. #include <linux/slab.h>
  15. #include <linux/random.h>
  16. #include "net_driver.h"
  17. #include "bitfield.h"
  18. #include "efx.h"
  19. #include "nic.h"
  20. #include "farch_regs.h"
  21. #include "io.h"
  22. #include "workarounds.h"
  23. #include "mcdi.h"
  24. #include "mcdi_pcol.h"
  25. #include "selftest.h"
  26. #include "siena_sriov.h"
  27. /* Hardware control for SFC9000 family including SFL9021 (aka Siena). */
  28. static void siena_init_wol(struct efx_nic *efx);
  29. static void siena_push_irq_moderation(struct efx_channel *channel)
  30. {
  31. struct efx_nic *efx = channel->efx;
  32. efx_dword_t timer_cmd;
  33. if (channel->irq_moderation_us) {
  34. unsigned int ticks;
  35. ticks = efx_usecs_to_ticks(efx, channel->irq_moderation_us);
  36. EFX_POPULATE_DWORD_2(timer_cmd,
  37. FRF_CZ_TC_TIMER_MODE,
  38. FFE_CZ_TIMER_MODE_INT_HLDOFF,
  39. FRF_CZ_TC_TIMER_VAL,
  40. ticks - 1);
  41. } else {
  42. EFX_POPULATE_DWORD_2(timer_cmd,
  43. FRF_CZ_TC_TIMER_MODE,
  44. FFE_CZ_TIMER_MODE_DIS,
  45. FRF_CZ_TC_TIMER_VAL, 0);
  46. }
  47. efx_writed_page_locked(channel->efx, &timer_cmd, FR_BZ_TIMER_COMMAND_P0,
  48. channel->channel);
  49. }
  50. void siena_prepare_flush(struct efx_nic *efx)
  51. {
  52. if (efx->fc_disable++ == 0)
  53. efx_mcdi_set_mac(efx);
  54. }
  55. void siena_finish_flush(struct efx_nic *efx)
  56. {
  57. if (--efx->fc_disable == 0)
  58. efx_mcdi_set_mac(efx);
  59. }
  60. static const struct efx_farch_register_test siena_register_tests[] = {
  61. { FR_AZ_ADR_REGION,
  62. EFX_OWORD32(0x0003FFFF, 0x0003FFFF, 0x0003FFFF, 0x0003FFFF) },
  63. { FR_CZ_USR_EV_CFG,
  64. EFX_OWORD32(0x000103FF, 0x00000000, 0x00000000, 0x00000000) },
  65. { FR_AZ_RX_CFG,
  66. EFX_OWORD32(0xFFFFFFFE, 0xFFFFFFFF, 0x0003FFFF, 0x00000000) },
  67. { FR_AZ_TX_CFG,
  68. EFX_OWORD32(0x7FFF0037, 0xFFFF8000, 0xFFFFFFFF, 0x03FFFFFF) },
  69. { FR_AZ_TX_RESERVED,
  70. EFX_OWORD32(0xFFFEFE80, 0x1FFFFFFF, 0x020000FE, 0x007FFFFF) },
  71. { FR_AZ_SRM_TX_DC_CFG,
  72. EFX_OWORD32(0x001FFFFF, 0x00000000, 0x00000000, 0x00000000) },
  73. { FR_AZ_RX_DC_CFG,
  74. EFX_OWORD32(0x00000003, 0x00000000, 0x00000000, 0x00000000) },
  75. { FR_AZ_RX_DC_PF_WM,
  76. EFX_OWORD32(0x000003FF, 0x00000000, 0x00000000, 0x00000000) },
  77. { FR_BZ_DP_CTRL,
  78. EFX_OWORD32(0x00000FFF, 0x00000000, 0x00000000, 0x00000000) },
  79. { FR_BZ_RX_RSS_TKEY,
  80. EFX_OWORD32(0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF) },
  81. { FR_CZ_RX_RSS_IPV6_REG1,
  82. EFX_OWORD32(0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF) },
  83. { FR_CZ_RX_RSS_IPV6_REG2,
  84. EFX_OWORD32(0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF) },
  85. { FR_CZ_RX_RSS_IPV6_REG3,
  86. EFX_OWORD32(0xFFFFFFFF, 0xFFFFFFFF, 0x00000007, 0x00000000) },
  87. };
  88. static int siena_test_chip(struct efx_nic *efx, struct efx_self_tests *tests)
  89. {
  90. enum reset_type reset_method = RESET_TYPE_ALL;
  91. int rc, rc2;
  92. efx_reset_down(efx, reset_method);
  93. /* Reset the chip immediately so that it is completely
  94. * quiescent regardless of what any VF driver does.
  95. */
  96. rc = efx_mcdi_reset(efx, reset_method);
  97. if (rc)
  98. goto out;
  99. tests->registers =
  100. efx_farch_test_registers(efx, siena_register_tests,
  101. ARRAY_SIZE(siena_register_tests))
  102. ? -1 : 1;
  103. rc = efx_mcdi_reset(efx, reset_method);
  104. out:
  105. rc2 = efx_reset_up(efx, reset_method, rc == 0);
  106. return rc ? rc : rc2;
  107. }
  108. /**************************************************************************
  109. *
  110. * PTP
  111. *
  112. **************************************************************************
  113. */
  114. static void siena_ptp_write_host_time(struct efx_nic *efx, u32 host_time)
  115. {
  116. _efx_writed(efx, cpu_to_le32(host_time),
  117. FR_CZ_MC_TREG_SMEM + MC_SMEM_P0_PTP_TIME_OFST);
  118. }
  119. static int siena_ptp_set_ts_config(struct efx_nic *efx,
  120. struct hwtstamp_config *init)
  121. {
  122. int rc;
  123. switch (init->rx_filter) {
  124. case HWTSTAMP_FILTER_NONE:
  125. /* if TX timestamping is still requested then leave PTP on */
  126. return efx_ptp_change_mode(efx,
  127. init->tx_type != HWTSTAMP_TX_OFF,
  128. efx_ptp_get_mode(efx));
  129. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  130. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  131. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  132. init->rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
  133. return efx_ptp_change_mode(efx, true, MC_CMD_PTP_MODE_V1);
  134. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  135. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  136. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  137. init->rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
  138. rc = efx_ptp_change_mode(efx, true,
  139. MC_CMD_PTP_MODE_V2_ENHANCED);
  140. /* bug 33070 - old versions of the firmware do not support the
  141. * improved UUID filtering option. Similarly old versions of the
  142. * application do not expect it to be enabled. If the firmware
  143. * does not accept the enhanced mode, fall back to the standard
  144. * PTP v2 UUID filtering. */
  145. if (rc != 0)
  146. rc = efx_ptp_change_mode(efx, true, MC_CMD_PTP_MODE_V2);
  147. return rc;
  148. default:
  149. return -ERANGE;
  150. }
  151. }
  152. /**************************************************************************
  153. *
  154. * Device reset
  155. *
  156. **************************************************************************
  157. */
  158. static int siena_map_reset_flags(u32 *flags)
  159. {
  160. enum {
  161. SIENA_RESET_PORT = (ETH_RESET_DMA | ETH_RESET_FILTER |
  162. ETH_RESET_OFFLOAD | ETH_RESET_MAC |
  163. ETH_RESET_PHY),
  164. SIENA_RESET_MC = (SIENA_RESET_PORT |
  165. ETH_RESET_MGMT << ETH_RESET_SHARED_SHIFT),
  166. };
  167. if ((*flags & SIENA_RESET_MC) == SIENA_RESET_MC) {
  168. *flags &= ~SIENA_RESET_MC;
  169. return RESET_TYPE_WORLD;
  170. }
  171. if ((*flags & SIENA_RESET_PORT) == SIENA_RESET_PORT) {
  172. *flags &= ~SIENA_RESET_PORT;
  173. return RESET_TYPE_ALL;
  174. }
  175. /* no invisible reset implemented */
  176. return -EINVAL;
  177. }
  178. #ifdef CONFIG_EEH
  179. /* When a PCI device is isolated from the bus, a subsequent MMIO read is
  180. * required for the kernel EEH mechanisms to notice. As the Solarflare driver
  181. * was written to minimise MMIO read (for latency) then a periodic call to check
  182. * the EEH status of the device is required so that device recovery can happen
  183. * in a timely fashion.
  184. */
  185. static void siena_monitor(struct efx_nic *efx)
  186. {
  187. struct eeh_dev *eehdev = pci_dev_to_eeh_dev(efx->pci_dev);
  188. eeh_dev_check_failure(eehdev);
  189. }
  190. #endif
  191. static int siena_probe_nvconfig(struct efx_nic *efx)
  192. {
  193. u32 caps = 0;
  194. int rc;
  195. rc = efx_mcdi_get_board_cfg(efx, efx->net_dev->perm_addr, NULL, &caps);
  196. efx->timer_quantum_ns =
  197. (caps & (1 << MC_CMD_CAPABILITIES_TURBO_ACTIVE_LBN)) ?
  198. 3072 : 6144; /* 768 cycles */
  199. efx->timer_max_ns = efx->type->timer_period_max *
  200. efx->timer_quantum_ns;
  201. return rc;
  202. }
  203. static int siena_dimension_resources(struct efx_nic *efx)
  204. {
  205. /* Each port has a small block of internal SRAM dedicated to
  206. * the buffer table and descriptor caches. In theory we can
  207. * map both blocks to one port, but we don't.
  208. */
  209. efx_farch_dimension_resources(efx, FR_CZ_BUF_FULL_TBL_ROWS / 2);
  210. return 0;
  211. }
  212. static unsigned int siena_mem_map_size(struct efx_nic *efx)
  213. {
  214. return FR_CZ_MC_TREG_SMEM +
  215. FR_CZ_MC_TREG_SMEM_STEP * FR_CZ_MC_TREG_SMEM_ROWS;
  216. }
  217. static int siena_probe_nic(struct efx_nic *efx)
  218. {
  219. struct siena_nic_data *nic_data;
  220. efx_oword_t reg;
  221. int rc;
  222. /* Allocate storage for hardware specific data */
  223. nic_data = kzalloc(sizeof(struct siena_nic_data), GFP_KERNEL);
  224. if (!nic_data)
  225. return -ENOMEM;
  226. nic_data->efx = efx;
  227. efx->nic_data = nic_data;
  228. if (efx_farch_fpga_ver(efx) != 0) {
  229. netif_err(efx, probe, efx->net_dev,
  230. "Siena FPGA not supported\n");
  231. rc = -ENODEV;
  232. goto fail1;
  233. }
  234. efx->max_channels = EFX_MAX_CHANNELS;
  235. efx->max_tx_channels = EFX_MAX_CHANNELS;
  236. efx_reado(efx, &reg, FR_AZ_CS_DEBUG);
  237. efx->port_num = EFX_OWORD_FIELD(reg, FRF_CZ_CS_PORT_NUM) - 1;
  238. rc = efx_mcdi_init(efx);
  239. if (rc)
  240. goto fail1;
  241. /* Now we can reset the NIC */
  242. rc = efx_mcdi_reset(efx, RESET_TYPE_ALL);
  243. if (rc) {
  244. netif_err(efx, probe, efx->net_dev, "failed to reset NIC\n");
  245. goto fail3;
  246. }
  247. siena_init_wol(efx);
  248. /* Allocate memory for INT_KER */
  249. rc = efx_nic_alloc_buffer(efx, &efx->irq_status, sizeof(efx_oword_t),
  250. GFP_KERNEL);
  251. if (rc)
  252. goto fail4;
  253. BUG_ON(efx->irq_status.dma_addr & 0x0f);
  254. netif_dbg(efx, probe, efx->net_dev,
  255. "INT_KER at %llx (virt %p phys %llx)\n",
  256. (unsigned long long)efx->irq_status.dma_addr,
  257. efx->irq_status.addr,
  258. (unsigned long long)virt_to_phys(efx->irq_status.addr));
  259. /* Read in the non-volatile configuration */
  260. rc = siena_probe_nvconfig(efx);
  261. if (rc == -EINVAL) {
  262. netif_err(efx, probe, efx->net_dev,
  263. "NVRAM is invalid therefore using defaults\n");
  264. efx->phy_type = PHY_TYPE_NONE;
  265. efx->mdio.prtad = MDIO_PRTAD_NONE;
  266. } else if (rc) {
  267. goto fail5;
  268. }
  269. rc = efx_mcdi_mon_probe(efx);
  270. if (rc)
  271. goto fail5;
  272. #ifdef CONFIG_SFC_SRIOV
  273. efx_siena_sriov_probe(efx);
  274. #endif
  275. efx_ptp_defer_probe_with_channel(efx);
  276. return 0;
  277. fail5:
  278. efx_nic_free_buffer(efx, &efx->irq_status);
  279. fail4:
  280. fail3:
  281. efx_mcdi_detach(efx);
  282. efx_mcdi_fini(efx);
  283. fail1:
  284. kfree(efx->nic_data);
  285. return rc;
  286. }
  287. static int siena_rx_pull_rss_config(struct efx_nic *efx)
  288. {
  289. efx_oword_t temp;
  290. /* Read from IPv6 RSS key as that's longer (the IPv4 key is just the
  291. * first 128 bits of the same key, assuming it's been set by
  292. * siena_rx_push_rss_config, below)
  293. */
  294. efx_reado(efx, &temp, FR_CZ_RX_RSS_IPV6_REG1);
  295. memcpy(efx->rx_hash_key, &temp, sizeof(temp));
  296. efx_reado(efx, &temp, FR_CZ_RX_RSS_IPV6_REG2);
  297. memcpy(efx->rx_hash_key + sizeof(temp), &temp, sizeof(temp));
  298. efx_reado(efx, &temp, FR_CZ_RX_RSS_IPV6_REG3);
  299. memcpy(efx->rx_hash_key + 2 * sizeof(temp), &temp,
  300. FRF_CZ_RX_RSS_IPV6_TKEY_HI_WIDTH / 8);
  301. efx_farch_rx_pull_indir_table(efx);
  302. return 0;
  303. }
  304. static int siena_rx_push_rss_config(struct efx_nic *efx, bool user,
  305. const u32 *rx_indir_table, const u8 *key)
  306. {
  307. efx_oword_t temp;
  308. /* Set hash key for IPv4 */
  309. if (key)
  310. memcpy(efx->rx_hash_key, key, sizeof(temp));
  311. memcpy(&temp, efx->rx_hash_key, sizeof(temp));
  312. efx_writeo(efx, &temp, FR_BZ_RX_RSS_TKEY);
  313. /* Enable IPv6 RSS */
  314. BUILD_BUG_ON(sizeof(efx->rx_hash_key) <
  315. 2 * sizeof(temp) + FRF_CZ_RX_RSS_IPV6_TKEY_HI_WIDTH / 8 ||
  316. FRF_CZ_RX_RSS_IPV6_TKEY_HI_LBN != 0);
  317. memcpy(&temp, efx->rx_hash_key, sizeof(temp));
  318. efx_writeo(efx, &temp, FR_CZ_RX_RSS_IPV6_REG1);
  319. memcpy(&temp, efx->rx_hash_key + sizeof(temp), sizeof(temp));
  320. efx_writeo(efx, &temp, FR_CZ_RX_RSS_IPV6_REG2);
  321. EFX_POPULATE_OWORD_2(temp, FRF_CZ_RX_RSS_IPV6_THASH_ENABLE, 1,
  322. FRF_CZ_RX_RSS_IPV6_IP_THASH_ENABLE, 1);
  323. memcpy(&temp, efx->rx_hash_key + 2 * sizeof(temp),
  324. FRF_CZ_RX_RSS_IPV6_TKEY_HI_WIDTH / 8);
  325. efx_writeo(efx, &temp, FR_CZ_RX_RSS_IPV6_REG3);
  326. memcpy(efx->rx_indir_table, rx_indir_table,
  327. sizeof(efx->rx_indir_table));
  328. efx_farch_rx_push_indir_table(efx);
  329. return 0;
  330. }
  331. /* This call performs hardware-specific global initialisation, such as
  332. * defining the descriptor cache sizes and number of RSS channels.
  333. * It does not set up any buffers, descriptor rings or event queues.
  334. */
  335. static int siena_init_nic(struct efx_nic *efx)
  336. {
  337. efx_oword_t temp;
  338. int rc;
  339. /* Recover from a failed assertion post-reset */
  340. rc = efx_mcdi_handle_assertion(efx);
  341. if (rc)
  342. return rc;
  343. /* Squash TX of packets of 16 bytes or less */
  344. efx_reado(efx, &temp, FR_AZ_TX_RESERVED);
  345. EFX_SET_OWORD_FIELD(temp, FRF_BZ_TX_FLUSH_MIN_LEN_EN, 1);
  346. efx_writeo(efx, &temp, FR_AZ_TX_RESERVED);
  347. /* Do not enable TX_NO_EOP_DISC_EN, since it limits packets to 16
  348. * descriptors (which is bad).
  349. */
  350. efx_reado(efx, &temp, FR_AZ_TX_CFG);
  351. EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_NO_EOP_DISC_EN, 0);
  352. EFX_SET_OWORD_FIELD(temp, FRF_CZ_TX_FILTER_EN_BIT, 1);
  353. efx_writeo(efx, &temp, FR_AZ_TX_CFG);
  354. efx_reado(efx, &temp, FR_AZ_RX_CFG);
  355. EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_DESC_PUSH_EN, 0);
  356. EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_INGR_EN, 1);
  357. /* Enable hash insertion. This is broken for the 'Falcon' hash
  358. * if IPv6 hashing is also enabled, so also select Toeplitz
  359. * TCP/IPv4 and IPv4 hashes. */
  360. EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_HASH_INSRT_HDR, 1);
  361. EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_HASH_ALG, 1);
  362. EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_IP_HASH, 1);
  363. EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_USR_BUF_SIZE,
  364. EFX_RX_USR_BUF_SIZE >> 5);
  365. efx_writeo(efx, &temp, FR_AZ_RX_CFG);
  366. siena_rx_push_rss_config(efx, false, efx->rx_indir_table, NULL);
  367. efx->rss_active = true;
  368. /* Enable event logging */
  369. rc = efx_mcdi_log_ctrl(efx, true, false, 0);
  370. if (rc)
  371. return rc;
  372. /* Set destination of both TX and RX Flush events */
  373. EFX_POPULATE_OWORD_1(temp, FRF_BZ_FLS_EVQ_ID, 0);
  374. efx_writeo(efx, &temp, FR_BZ_DP_CTRL);
  375. EFX_POPULATE_OWORD_1(temp, FRF_CZ_USREV_DIS, 1);
  376. efx_writeo(efx, &temp, FR_CZ_USR_EV_CFG);
  377. efx_farch_init_common(efx);
  378. return 0;
  379. }
  380. static void siena_remove_nic(struct efx_nic *efx)
  381. {
  382. efx_mcdi_mon_remove(efx);
  383. efx_nic_free_buffer(efx, &efx->irq_status);
  384. efx_mcdi_reset(efx, RESET_TYPE_ALL);
  385. efx_mcdi_detach(efx);
  386. efx_mcdi_fini(efx);
  387. /* Tear down the private nic state */
  388. kfree(efx->nic_data);
  389. efx->nic_data = NULL;
  390. }
  391. #define SIENA_DMA_STAT(ext_name, mcdi_name) \
  392. [SIENA_STAT_ ## ext_name] = \
  393. { #ext_name, 64, 8 * MC_CMD_MAC_ ## mcdi_name }
  394. #define SIENA_OTHER_STAT(ext_name) \
  395. [SIENA_STAT_ ## ext_name] = { #ext_name, 0, 0 }
  396. #define GENERIC_SW_STAT(ext_name) \
  397. [GENERIC_STAT_ ## ext_name] = { #ext_name, 0, 0 }
  398. static const struct efx_hw_stat_desc siena_stat_desc[SIENA_STAT_COUNT] = {
  399. SIENA_DMA_STAT(tx_bytes, TX_BYTES),
  400. SIENA_OTHER_STAT(tx_good_bytes),
  401. SIENA_DMA_STAT(tx_bad_bytes, TX_BAD_BYTES),
  402. SIENA_DMA_STAT(tx_packets, TX_PKTS),
  403. SIENA_DMA_STAT(tx_bad, TX_BAD_FCS_PKTS),
  404. SIENA_DMA_STAT(tx_pause, TX_PAUSE_PKTS),
  405. SIENA_DMA_STAT(tx_control, TX_CONTROL_PKTS),
  406. SIENA_DMA_STAT(tx_unicast, TX_UNICAST_PKTS),
  407. SIENA_DMA_STAT(tx_multicast, TX_MULTICAST_PKTS),
  408. SIENA_DMA_STAT(tx_broadcast, TX_BROADCAST_PKTS),
  409. SIENA_DMA_STAT(tx_lt64, TX_LT64_PKTS),
  410. SIENA_DMA_STAT(tx_64, TX_64_PKTS),
  411. SIENA_DMA_STAT(tx_65_to_127, TX_65_TO_127_PKTS),
  412. SIENA_DMA_STAT(tx_128_to_255, TX_128_TO_255_PKTS),
  413. SIENA_DMA_STAT(tx_256_to_511, TX_256_TO_511_PKTS),
  414. SIENA_DMA_STAT(tx_512_to_1023, TX_512_TO_1023_PKTS),
  415. SIENA_DMA_STAT(tx_1024_to_15xx, TX_1024_TO_15XX_PKTS),
  416. SIENA_DMA_STAT(tx_15xx_to_jumbo, TX_15XX_TO_JUMBO_PKTS),
  417. SIENA_DMA_STAT(tx_gtjumbo, TX_GTJUMBO_PKTS),
  418. SIENA_OTHER_STAT(tx_collision),
  419. SIENA_DMA_STAT(tx_single_collision, TX_SINGLE_COLLISION_PKTS),
  420. SIENA_DMA_STAT(tx_multiple_collision, TX_MULTIPLE_COLLISION_PKTS),
  421. SIENA_DMA_STAT(tx_excessive_collision, TX_EXCESSIVE_COLLISION_PKTS),
  422. SIENA_DMA_STAT(tx_deferred, TX_DEFERRED_PKTS),
  423. SIENA_DMA_STAT(tx_late_collision, TX_LATE_COLLISION_PKTS),
  424. SIENA_DMA_STAT(tx_excessive_deferred, TX_EXCESSIVE_DEFERRED_PKTS),
  425. SIENA_DMA_STAT(tx_non_tcpudp, TX_NON_TCPUDP_PKTS),
  426. SIENA_DMA_STAT(tx_mac_src_error, TX_MAC_SRC_ERR_PKTS),
  427. SIENA_DMA_STAT(tx_ip_src_error, TX_IP_SRC_ERR_PKTS),
  428. SIENA_DMA_STAT(rx_bytes, RX_BYTES),
  429. SIENA_OTHER_STAT(rx_good_bytes),
  430. SIENA_DMA_STAT(rx_bad_bytes, RX_BAD_BYTES),
  431. SIENA_DMA_STAT(rx_packets, RX_PKTS),
  432. SIENA_DMA_STAT(rx_good, RX_GOOD_PKTS),
  433. SIENA_DMA_STAT(rx_bad, RX_BAD_FCS_PKTS),
  434. SIENA_DMA_STAT(rx_pause, RX_PAUSE_PKTS),
  435. SIENA_DMA_STAT(rx_control, RX_CONTROL_PKTS),
  436. SIENA_DMA_STAT(rx_unicast, RX_UNICAST_PKTS),
  437. SIENA_DMA_STAT(rx_multicast, RX_MULTICAST_PKTS),
  438. SIENA_DMA_STAT(rx_broadcast, RX_BROADCAST_PKTS),
  439. SIENA_DMA_STAT(rx_lt64, RX_UNDERSIZE_PKTS),
  440. SIENA_DMA_STAT(rx_64, RX_64_PKTS),
  441. SIENA_DMA_STAT(rx_65_to_127, RX_65_TO_127_PKTS),
  442. SIENA_DMA_STAT(rx_128_to_255, RX_128_TO_255_PKTS),
  443. SIENA_DMA_STAT(rx_256_to_511, RX_256_TO_511_PKTS),
  444. SIENA_DMA_STAT(rx_512_to_1023, RX_512_TO_1023_PKTS),
  445. SIENA_DMA_STAT(rx_1024_to_15xx, RX_1024_TO_15XX_PKTS),
  446. SIENA_DMA_STAT(rx_15xx_to_jumbo, RX_15XX_TO_JUMBO_PKTS),
  447. SIENA_DMA_STAT(rx_gtjumbo, RX_GTJUMBO_PKTS),
  448. SIENA_DMA_STAT(rx_bad_gtjumbo, RX_JABBER_PKTS),
  449. SIENA_DMA_STAT(rx_overflow, RX_OVERFLOW_PKTS),
  450. SIENA_DMA_STAT(rx_false_carrier, RX_FALSE_CARRIER_PKTS),
  451. SIENA_DMA_STAT(rx_symbol_error, RX_SYMBOL_ERROR_PKTS),
  452. SIENA_DMA_STAT(rx_align_error, RX_ALIGN_ERROR_PKTS),
  453. SIENA_DMA_STAT(rx_length_error, RX_LENGTH_ERROR_PKTS),
  454. SIENA_DMA_STAT(rx_internal_error, RX_INTERNAL_ERROR_PKTS),
  455. SIENA_DMA_STAT(rx_nodesc_drop_cnt, RX_NODESC_DROPS),
  456. GENERIC_SW_STAT(rx_nodesc_trunc),
  457. GENERIC_SW_STAT(rx_noskb_drops),
  458. };
  459. static const unsigned long siena_stat_mask[] = {
  460. [0 ... BITS_TO_LONGS(SIENA_STAT_COUNT) - 1] = ~0UL,
  461. };
  462. static size_t siena_describe_nic_stats(struct efx_nic *efx, u8 *names)
  463. {
  464. return efx_nic_describe_stats(siena_stat_desc, SIENA_STAT_COUNT,
  465. siena_stat_mask, names);
  466. }
  467. static int siena_try_update_nic_stats(struct efx_nic *efx)
  468. {
  469. struct siena_nic_data *nic_data = efx->nic_data;
  470. u64 *stats = nic_data->stats;
  471. __le64 *dma_stats;
  472. __le64 generation_start, generation_end;
  473. dma_stats = efx->stats_buffer.addr;
  474. generation_end = dma_stats[MC_CMD_MAC_GENERATION_END];
  475. if (generation_end == EFX_MC_STATS_GENERATION_INVALID)
  476. return 0;
  477. rmb();
  478. efx_nic_update_stats(siena_stat_desc, SIENA_STAT_COUNT, siena_stat_mask,
  479. stats, efx->stats_buffer.addr, false);
  480. rmb();
  481. generation_start = dma_stats[MC_CMD_MAC_GENERATION_START];
  482. if (generation_end != generation_start)
  483. return -EAGAIN;
  484. /* Update derived statistics */
  485. efx_nic_fix_nodesc_drop_stat(efx,
  486. &stats[SIENA_STAT_rx_nodesc_drop_cnt]);
  487. efx_update_diff_stat(&stats[SIENA_STAT_tx_good_bytes],
  488. stats[SIENA_STAT_tx_bytes] -
  489. stats[SIENA_STAT_tx_bad_bytes]);
  490. stats[SIENA_STAT_tx_collision] =
  491. stats[SIENA_STAT_tx_single_collision] +
  492. stats[SIENA_STAT_tx_multiple_collision] +
  493. stats[SIENA_STAT_tx_excessive_collision] +
  494. stats[SIENA_STAT_tx_late_collision];
  495. efx_update_diff_stat(&stats[SIENA_STAT_rx_good_bytes],
  496. stats[SIENA_STAT_rx_bytes] -
  497. stats[SIENA_STAT_rx_bad_bytes]);
  498. efx_update_sw_stats(efx, stats);
  499. return 0;
  500. }
  501. static size_t siena_update_nic_stats(struct efx_nic *efx, u64 *full_stats,
  502. struct rtnl_link_stats64 *core_stats)
  503. {
  504. struct siena_nic_data *nic_data = efx->nic_data;
  505. u64 *stats = nic_data->stats;
  506. int retry;
  507. /* If we're unlucky enough to read statistics wduring the DMA, wait
  508. * up to 10ms for it to finish (typically takes <500us) */
  509. for (retry = 0; retry < 100; ++retry) {
  510. if (siena_try_update_nic_stats(efx) == 0)
  511. break;
  512. udelay(100);
  513. }
  514. if (full_stats)
  515. memcpy(full_stats, stats, sizeof(u64) * SIENA_STAT_COUNT);
  516. if (core_stats) {
  517. core_stats->rx_packets = stats[SIENA_STAT_rx_packets];
  518. core_stats->tx_packets = stats[SIENA_STAT_tx_packets];
  519. core_stats->rx_bytes = stats[SIENA_STAT_rx_bytes];
  520. core_stats->tx_bytes = stats[SIENA_STAT_tx_bytes];
  521. core_stats->rx_dropped = stats[SIENA_STAT_rx_nodesc_drop_cnt] +
  522. stats[GENERIC_STAT_rx_nodesc_trunc] +
  523. stats[GENERIC_STAT_rx_noskb_drops];
  524. core_stats->multicast = stats[SIENA_STAT_rx_multicast];
  525. core_stats->collisions = stats[SIENA_STAT_tx_collision];
  526. core_stats->rx_length_errors =
  527. stats[SIENA_STAT_rx_gtjumbo] +
  528. stats[SIENA_STAT_rx_length_error];
  529. core_stats->rx_crc_errors = stats[SIENA_STAT_rx_bad];
  530. core_stats->rx_frame_errors = stats[SIENA_STAT_rx_align_error];
  531. core_stats->rx_fifo_errors = stats[SIENA_STAT_rx_overflow];
  532. core_stats->tx_window_errors =
  533. stats[SIENA_STAT_tx_late_collision];
  534. core_stats->rx_errors = (core_stats->rx_length_errors +
  535. core_stats->rx_crc_errors +
  536. core_stats->rx_frame_errors +
  537. stats[SIENA_STAT_rx_symbol_error]);
  538. core_stats->tx_errors = (core_stats->tx_window_errors +
  539. stats[SIENA_STAT_tx_bad]);
  540. }
  541. return SIENA_STAT_COUNT;
  542. }
  543. static int siena_mac_reconfigure(struct efx_nic *efx)
  544. {
  545. MCDI_DECLARE_BUF(inbuf, MC_CMD_SET_MCAST_HASH_IN_LEN);
  546. int rc;
  547. BUILD_BUG_ON(MC_CMD_SET_MCAST_HASH_IN_LEN !=
  548. MC_CMD_SET_MCAST_HASH_IN_HASH0_OFST +
  549. sizeof(efx->multicast_hash));
  550. efx_farch_filter_sync_rx_mode(efx);
  551. WARN_ON(!mutex_is_locked(&efx->mac_lock));
  552. rc = efx_mcdi_set_mac(efx);
  553. if (rc != 0)
  554. return rc;
  555. memcpy(MCDI_PTR(inbuf, SET_MCAST_HASH_IN_HASH0),
  556. efx->multicast_hash.byte, sizeof(efx->multicast_hash));
  557. return efx_mcdi_rpc(efx, MC_CMD_SET_MCAST_HASH,
  558. inbuf, sizeof(inbuf), NULL, 0, NULL);
  559. }
  560. /**************************************************************************
  561. *
  562. * Wake on LAN
  563. *
  564. **************************************************************************
  565. */
  566. static void siena_get_wol(struct efx_nic *efx, struct ethtool_wolinfo *wol)
  567. {
  568. struct siena_nic_data *nic_data = efx->nic_data;
  569. wol->supported = WAKE_MAGIC;
  570. if (nic_data->wol_filter_id != -1)
  571. wol->wolopts = WAKE_MAGIC;
  572. else
  573. wol->wolopts = 0;
  574. memset(&wol->sopass, 0, sizeof(wol->sopass));
  575. }
  576. static int siena_set_wol(struct efx_nic *efx, u32 type)
  577. {
  578. struct siena_nic_data *nic_data = efx->nic_data;
  579. int rc;
  580. if (type & ~WAKE_MAGIC)
  581. return -EINVAL;
  582. if (type & WAKE_MAGIC) {
  583. if (nic_data->wol_filter_id != -1)
  584. efx_mcdi_wol_filter_remove(efx,
  585. nic_data->wol_filter_id);
  586. rc = efx_mcdi_wol_filter_set_magic(efx, efx->net_dev->dev_addr,
  587. &nic_data->wol_filter_id);
  588. if (rc)
  589. goto fail;
  590. pci_wake_from_d3(efx->pci_dev, true);
  591. } else {
  592. rc = efx_mcdi_wol_filter_reset(efx);
  593. nic_data->wol_filter_id = -1;
  594. pci_wake_from_d3(efx->pci_dev, false);
  595. if (rc)
  596. goto fail;
  597. }
  598. return 0;
  599. fail:
  600. netif_err(efx, hw, efx->net_dev, "%s failed: type=%d rc=%d\n",
  601. __func__, type, rc);
  602. return rc;
  603. }
  604. static void siena_init_wol(struct efx_nic *efx)
  605. {
  606. struct siena_nic_data *nic_data = efx->nic_data;
  607. int rc;
  608. rc = efx_mcdi_wol_filter_get_magic(efx, &nic_data->wol_filter_id);
  609. if (rc != 0) {
  610. /* If it failed, attempt to get into a synchronised
  611. * state with MC by resetting any set WoL filters */
  612. efx_mcdi_wol_filter_reset(efx);
  613. nic_data->wol_filter_id = -1;
  614. } else if (nic_data->wol_filter_id != -1) {
  615. pci_wake_from_d3(efx->pci_dev, true);
  616. }
  617. }
  618. /**************************************************************************
  619. *
  620. * MCDI
  621. *
  622. **************************************************************************
  623. */
  624. #define MCDI_PDU(efx) \
  625. (efx_port_num(efx) ? MC_SMEM_P1_PDU_OFST : MC_SMEM_P0_PDU_OFST)
  626. #define MCDI_DOORBELL(efx) \
  627. (efx_port_num(efx) ? MC_SMEM_P1_DOORBELL_OFST : MC_SMEM_P0_DOORBELL_OFST)
  628. #define MCDI_STATUS(efx) \
  629. (efx_port_num(efx) ? MC_SMEM_P1_STATUS_OFST : MC_SMEM_P0_STATUS_OFST)
  630. static void siena_mcdi_request(struct efx_nic *efx,
  631. const efx_dword_t *hdr, size_t hdr_len,
  632. const efx_dword_t *sdu, size_t sdu_len)
  633. {
  634. unsigned pdu = FR_CZ_MC_TREG_SMEM + MCDI_PDU(efx);
  635. unsigned doorbell = FR_CZ_MC_TREG_SMEM + MCDI_DOORBELL(efx);
  636. unsigned int i;
  637. unsigned int inlen_dw = DIV_ROUND_UP(sdu_len, 4);
  638. EFX_WARN_ON_PARANOID(hdr_len != 4);
  639. efx_writed(efx, hdr, pdu);
  640. for (i = 0; i < inlen_dw; i++)
  641. efx_writed(efx, &sdu[i], pdu + hdr_len + 4 * i);
  642. /* Ensure the request is written out before the doorbell */
  643. wmb();
  644. /* ring the doorbell with a distinctive value */
  645. _efx_writed(efx, (__force __le32) 0x45789abc, doorbell);
  646. }
  647. static bool siena_mcdi_poll_response(struct efx_nic *efx)
  648. {
  649. unsigned int pdu = FR_CZ_MC_TREG_SMEM + MCDI_PDU(efx);
  650. efx_dword_t hdr;
  651. efx_readd(efx, &hdr, pdu);
  652. /* All 1's indicates that shared memory is in reset (and is
  653. * not a valid hdr). Wait for it to come out reset before
  654. * completing the command
  655. */
  656. return EFX_DWORD_FIELD(hdr, EFX_DWORD_0) != 0xffffffff &&
  657. EFX_DWORD_FIELD(hdr, MCDI_HEADER_RESPONSE);
  658. }
  659. static void siena_mcdi_read_response(struct efx_nic *efx, efx_dword_t *outbuf,
  660. size_t offset, size_t outlen)
  661. {
  662. unsigned int pdu = FR_CZ_MC_TREG_SMEM + MCDI_PDU(efx);
  663. unsigned int outlen_dw = DIV_ROUND_UP(outlen, 4);
  664. int i;
  665. for (i = 0; i < outlen_dw; i++)
  666. efx_readd(efx, &outbuf[i], pdu + offset + 4 * i);
  667. }
  668. static int siena_mcdi_poll_reboot(struct efx_nic *efx)
  669. {
  670. struct siena_nic_data *nic_data = efx->nic_data;
  671. unsigned int addr = FR_CZ_MC_TREG_SMEM + MCDI_STATUS(efx);
  672. efx_dword_t reg;
  673. u32 value;
  674. efx_readd(efx, &reg, addr);
  675. value = EFX_DWORD_FIELD(reg, EFX_DWORD_0);
  676. if (value == 0)
  677. return 0;
  678. EFX_ZERO_DWORD(reg);
  679. efx_writed(efx, &reg, addr);
  680. /* MAC statistics have been cleared on the NIC; clear the local
  681. * copies that we update with efx_update_diff_stat().
  682. */
  683. nic_data->stats[SIENA_STAT_tx_good_bytes] = 0;
  684. nic_data->stats[SIENA_STAT_rx_good_bytes] = 0;
  685. if (value == MC_STATUS_DWORD_ASSERT)
  686. return -EINTR;
  687. else
  688. return -EIO;
  689. }
  690. /**************************************************************************
  691. *
  692. * MTD
  693. *
  694. **************************************************************************
  695. */
  696. #ifdef CONFIG_SFC_MTD
  697. struct siena_nvram_type_info {
  698. int port;
  699. const char *name;
  700. };
  701. static const struct siena_nvram_type_info siena_nvram_types[] = {
  702. [MC_CMD_NVRAM_TYPE_DISABLED_CALLISTO] = { 0, "sfc_dummy_phy" },
  703. [MC_CMD_NVRAM_TYPE_MC_FW] = { 0, "sfc_mcfw" },
  704. [MC_CMD_NVRAM_TYPE_MC_FW_BACKUP] = { 0, "sfc_mcfw_backup" },
  705. [MC_CMD_NVRAM_TYPE_STATIC_CFG_PORT0] = { 0, "sfc_static_cfg" },
  706. [MC_CMD_NVRAM_TYPE_STATIC_CFG_PORT1] = { 1, "sfc_static_cfg" },
  707. [MC_CMD_NVRAM_TYPE_DYNAMIC_CFG_PORT0] = { 0, "sfc_dynamic_cfg" },
  708. [MC_CMD_NVRAM_TYPE_DYNAMIC_CFG_PORT1] = { 1, "sfc_dynamic_cfg" },
  709. [MC_CMD_NVRAM_TYPE_EXP_ROM] = { 0, "sfc_exp_rom" },
  710. [MC_CMD_NVRAM_TYPE_EXP_ROM_CFG_PORT0] = { 0, "sfc_exp_rom_cfg" },
  711. [MC_CMD_NVRAM_TYPE_EXP_ROM_CFG_PORT1] = { 1, "sfc_exp_rom_cfg" },
  712. [MC_CMD_NVRAM_TYPE_PHY_PORT0] = { 0, "sfc_phy_fw" },
  713. [MC_CMD_NVRAM_TYPE_PHY_PORT1] = { 1, "sfc_phy_fw" },
  714. [MC_CMD_NVRAM_TYPE_FPGA] = { 0, "sfc_fpga" },
  715. };
  716. static int siena_mtd_probe_partition(struct efx_nic *efx,
  717. struct efx_mcdi_mtd_partition *part,
  718. unsigned int type)
  719. {
  720. const struct siena_nvram_type_info *info;
  721. size_t size, erase_size;
  722. bool protected;
  723. int rc;
  724. if (type >= ARRAY_SIZE(siena_nvram_types) ||
  725. siena_nvram_types[type].name == NULL)
  726. return -ENODEV;
  727. info = &siena_nvram_types[type];
  728. if (info->port != efx_port_num(efx))
  729. return -ENODEV;
  730. rc = efx_mcdi_nvram_info(efx, type, &size, &erase_size, &protected);
  731. if (rc)
  732. return rc;
  733. if (protected)
  734. return -ENODEV; /* hide it */
  735. part->nvram_type = type;
  736. part->common.dev_type_name = "Siena NVRAM manager";
  737. part->common.type_name = info->name;
  738. part->common.mtd.type = MTD_NORFLASH;
  739. part->common.mtd.flags = MTD_CAP_NORFLASH;
  740. part->common.mtd.size = size;
  741. part->common.mtd.erasesize = erase_size;
  742. return 0;
  743. }
  744. static int siena_mtd_get_fw_subtypes(struct efx_nic *efx,
  745. struct efx_mcdi_mtd_partition *parts,
  746. size_t n_parts)
  747. {
  748. uint16_t fw_subtype_list[
  749. MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_MAXNUM];
  750. size_t i;
  751. int rc;
  752. rc = efx_mcdi_get_board_cfg(efx, NULL, fw_subtype_list, NULL);
  753. if (rc)
  754. return rc;
  755. for (i = 0; i < n_parts; i++)
  756. parts[i].fw_subtype = fw_subtype_list[parts[i].nvram_type];
  757. return 0;
  758. }
  759. static int siena_mtd_probe(struct efx_nic *efx)
  760. {
  761. struct efx_mcdi_mtd_partition *parts;
  762. u32 nvram_types;
  763. unsigned int type;
  764. size_t n_parts;
  765. int rc;
  766. ASSERT_RTNL();
  767. rc = efx_mcdi_nvram_types(efx, &nvram_types);
  768. if (rc)
  769. return rc;
  770. parts = kcalloc(hweight32(nvram_types), sizeof(*parts), GFP_KERNEL);
  771. if (!parts)
  772. return -ENOMEM;
  773. type = 0;
  774. n_parts = 0;
  775. while (nvram_types != 0) {
  776. if (nvram_types & 1) {
  777. rc = siena_mtd_probe_partition(efx, &parts[n_parts],
  778. type);
  779. if (rc == 0)
  780. n_parts++;
  781. else if (rc != -ENODEV)
  782. goto fail;
  783. }
  784. type++;
  785. nvram_types >>= 1;
  786. }
  787. rc = siena_mtd_get_fw_subtypes(efx, parts, n_parts);
  788. if (rc)
  789. goto fail;
  790. rc = efx_mtd_add(efx, &parts[0].common, n_parts, sizeof(*parts));
  791. fail:
  792. if (rc)
  793. kfree(parts);
  794. return rc;
  795. }
  796. #endif /* CONFIG_SFC_MTD */
  797. /**************************************************************************
  798. *
  799. * Revision-dependent attributes used by efx.c and nic.c
  800. *
  801. **************************************************************************
  802. */
  803. const struct efx_nic_type siena_a0_nic_type = {
  804. .is_vf = false,
  805. .mem_bar = EFX_MEM_BAR,
  806. .mem_map_size = siena_mem_map_size,
  807. .probe = siena_probe_nic,
  808. .remove = siena_remove_nic,
  809. .init = siena_init_nic,
  810. .dimension_resources = siena_dimension_resources,
  811. .fini = efx_port_dummy_op_void,
  812. #ifdef CONFIG_EEH
  813. .monitor = siena_monitor,
  814. #else
  815. .monitor = NULL,
  816. #endif
  817. .map_reset_reason = efx_mcdi_map_reset_reason,
  818. .map_reset_flags = siena_map_reset_flags,
  819. .reset = efx_mcdi_reset,
  820. .probe_port = efx_mcdi_port_probe,
  821. .remove_port = efx_mcdi_port_remove,
  822. .fini_dmaq = efx_farch_fini_dmaq,
  823. .prepare_flush = siena_prepare_flush,
  824. .finish_flush = siena_finish_flush,
  825. .prepare_flr = efx_port_dummy_op_void,
  826. .finish_flr = efx_farch_finish_flr,
  827. .describe_stats = siena_describe_nic_stats,
  828. .update_stats = siena_update_nic_stats,
  829. .start_stats = efx_mcdi_mac_start_stats,
  830. .pull_stats = efx_mcdi_mac_pull_stats,
  831. .stop_stats = efx_mcdi_mac_stop_stats,
  832. .set_id_led = efx_mcdi_set_id_led,
  833. .push_irq_moderation = siena_push_irq_moderation,
  834. .reconfigure_mac = siena_mac_reconfigure,
  835. .check_mac_fault = efx_mcdi_mac_check_fault,
  836. .reconfigure_port = efx_mcdi_port_reconfigure,
  837. .get_wol = siena_get_wol,
  838. .set_wol = siena_set_wol,
  839. .resume_wol = siena_init_wol,
  840. .test_chip = siena_test_chip,
  841. .test_nvram = efx_mcdi_nvram_test_all,
  842. .mcdi_request = siena_mcdi_request,
  843. .mcdi_poll_response = siena_mcdi_poll_response,
  844. .mcdi_read_response = siena_mcdi_read_response,
  845. .mcdi_poll_reboot = siena_mcdi_poll_reboot,
  846. .irq_enable_master = efx_farch_irq_enable_master,
  847. .irq_test_generate = efx_farch_irq_test_generate,
  848. .irq_disable_non_ev = efx_farch_irq_disable_master,
  849. .irq_handle_msi = efx_farch_msi_interrupt,
  850. .irq_handle_legacy = efx_farch_legacy_interrupt,
  851. .tx_probe = efx_farch_tx_probe,
  852. .tx_init = efx_farch_tx_init,
  853. .tx_remove = efx_farch_tx_remove,
  854. .tx_write = efx_farch_tx_write,
  855. .tx_limit_len = efx_farch_tx_limit_len,
  856. .rx_push_rss_config = siena_rx_push_rss_config,
  857. .rx_pull_rss_config = siena_rx_pull_rss_config,
  858. .rx_probe = efx_farch_rx_probe,
  859. .rx_init = efx_farch_rx_init,
  860. .rx_remove = efx_farch_rx_remove,
  861. .rx_write = efx_farch_rx_write,
  862. .rx_defer_refill = efx_farch_rx_defer_refill,
  863. .ev_probe = efx_farch_ev_probe,
  864. .ev_init = efx_farch_ev_init,
  865. .ev_fini = efx_farch_ev_fini,
  866. .ev_remove = efx_farch_ev_remove,
  867. .ev_process = efx_farch_ev_process,
  868. .ev_read_ack = efx_farch_ev_read_ack,
  869. .ev_test_generate = efx_farch_ev_test_generate,
  870. .filter_table_probe = efx_farch_filter_table_probe,
  871. .filter_table_restore = efx_farch_filter_table_restore,
  872. .filter_table_remove = efx_farch_filter_table_remove,
  873. .filter_update_rx_scatter = efx_farch_filter_update_rx_scatter,
  874. .filter_insert = efx_farch_filter_insert,
  875. .filter_remove_safe = efx_farch_filter_remove_safe,
  876. .filter_get_safe = efx_farch_filter_get_safe,
  877. .filter_clear_rx = efx_farch_filter_clear_rx,
  878. .filter_count_rx_used = efx_farch_filter_count_rx_used,
  879. .filter_get_rx_id_limit = efx_farch_filter_get_rx_id_limit,
  880. .filter_get_rx_ids = efx_farch_filter_get_rx_ids,
  881. #ifdef CONFIG_RFS_ACCEL
  882. .filter_rfs_insert = efx_farch_filter_rfs_insert,
  883. .filter_rfs_expire_one = efx_farch_filter_rfs_expire_one,
  884. #endif
  885. #ifdef CONFIG_SFC_MTD
  886. .mtd_probe = siena_mtd_probe,
  887. .mtd_rename = efx_mcdi_mtd_rename,
  888. .mtd_read = efx_mcdi_mtd_read,
  889. .mtd_erase = efx_mcdi_mtd_erase,
  890. .mtd_write = efx_mcdi_mtd_write,
  891. .mtd_sync = efx_mcdi_mtd_sync,
  892. #endif
  893. .ptp_write_host_time = siena_ptp_write_host_time,
  894. .ptp_set_ts_config = siena_ptp_set_ts_config,
  895. #ifdef CONFIG_SFC_SRIOV
  896. .sriov_configure = efx_siena_sriov_configure,
  897. .sriov_init = efx_siena_sriov_init,
  898. .sriov_fini = efx_siena_sriov_fini,
  899. .sriov_wanted = efx_siena_sriov_wanted,
  900. .sriov_reset = efx_siena_sriov_reset,
  901. .sriov_flr = efx_siena_sriov_flr,
  902. .sriov_set_vf_mac = efx_siena_sriov_set_vf_mac,
  903. .sriov_set_vf_vlan = efx_siena_sriov_set_vf_vlan,
  904. .sriov_set_vf_spoofchk = efx_siena_sriov_set_vf_spoofchk,
  905. .sriov_get_vf_config = efx_siena_sriov_get_vf_config,
  906. .vswitching_probe = efx_port_dummy_op_int,
  907. .vswitching_restore = efx_port_dummy_op_int,
  908. .vswitching_remove = efx_port_dummy_op_void,
  909. .set_mac_address = efx_siena_sriov_mac_address_changed,
  910. #endif
  911. .revision = EFX_REV_SIENA_A0,
  912. .txd_ptr_tbl_base = FR_BZ_TX_DESC_PTR_TBL,
  913. .rxd_ptr_tbl_base = FR_BZ_RX_DESC_PTR_TBL,
  914. .buf_tbl_base = FR_BZ_BUF_FULL_TBL,
  915. .evq_ptr_tbl_base = FR_BZ_EVQ_PTR_TBL,
  916. .evq_rptr_tbl_base = FR_BZ_EVQ_RPTR,
  917. .max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
  918. .rx_prefix_size = FS_BZ_RX_PREFIX_SIZE,
  919. .rx_hash_offset = FS_BZ_RX_PREFIX_HASH_OFST,
  920. .rx_buffer_padding = 0,
  921. .can_rx_scatter = true,
  922. .option_descriptors = false,
  923. .min_interrupt_mode = EFX_INT_MODE_LEGACY,
  924. .max_interrupt_mode = EFX_INT_MODE_MSIX,
  925. .timer_period_max = 1 << FRF_CZ_TC_TIMER_VAL_WIDTH,
  926. .offload_features = (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
  927. NETIF_F_RXHASH | NETIF_F_NTUPLE),
  928. .mcdi_max_ver = 1,
  929. .max_rx_ip_filters = FR_BZ_RX_FILTER_TBL0_ROWS,
  930. .hwtstamp_filters = (1 << HWTSTAMP_FILTER_NONE |
  931. 1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT |
  932. 1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT),
  933. .rx_hash_key_size = 16,
  934. };