qlcnic_sriov_common.c 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include <linux/types.h>
  8. #include "qlcnic_sriov.h"
  9. #include "qlcnic.h"
  10. #include "qlcnic_83xx_hw.h"
  11. #define QLC_BC_COMMAND 0
  12. #define QLC_BC_RESPONSE 1
  13. #define QLC_MBOX_RESP_TIMEOUT (10 * HZ)
  14. #define QLC_MBOX_CH_FREE_TIMEOUT (10 * HZ)
  15. #define QLC_BC_MSG 0
  16. #define QLC_BC_CFREE 1
  17. #define QLC_BC_FLR 2
  18. #define QLC_BC_HDR_SZ 16
  19. #define QLC_BC_PAYLOAD_SZ (1024 - QLC_BC_HDR_SZ)
  20. #define QLC_DEFAULT_RCV_DESCRIPTORS_SRIOV_VF 2048
  21. #define QLC_DEFAULT_JUMBO_RCV_DESCRIPTORS_SRIOV_VF 512
  22. #define QLC_83XX_VF_RESET_FAIL_THRESH 8
  23. #define QLC_BC_CMD_MAX_RETRY_CNT 5
  24. static void qlcnic_sriov_handle_async_issue_cmd(struct work_struct *work);
  25. static void qlcnic_sriov_vf_free_mac_list(struct qlcnic_adapter *);
  26. static int qlcnic_sriov_alloc_bc_mbx_args(struct qlcnic_cmd_args *, u32);
  27. static void qlcnic_sriov_vf_poll_dev_state(struct work_struct *);
  28. static void qlcnic_sriov_vf_cancel_fw_work(struct qlcnic_adapter *);
  29. static void qlcnic_sriov_cleanup_transaction(struct qlcnic_bc_trans *);
  30. static int qlcnic_sriov_issue_cmd(struct qlcnic_adapter *,
  31. struct qlcnic_cmd_args *);
  32. static int qlcnic_sriov_channel_cfg_cmd(struct qlcnic_adapter *, u8);
  33. static void qlcnic_sriov_process_bc_cmd(struct work_struct *);
  34. static int qlcnic_sriov_vf_shutdown(struct pci_dev *);
  35. static int qlcnic_sriov_vf_resume(struct qlcnic_adapter *);
  36. static int qlcnic_sriov_async_issue_cmd(struct qlcnic_adapter *,
  37. struct qlcnic_cmd_args *);
  38. static struct qlcnic_hardware_ops qlcnic_sriov_vf_hw_ops = {
  39. .read_crb = qlcnic_83xx_read_crb,
  40. .write_crb = qlcnic_83xx_write_crb,
  41. .read_reg = qlcnic_83xx_rd_reg_indirect,
  42. .write_reg = qlcnic_83xx_wrt_reg_indirect,
  43. .get_mac_address = qlcnic_83xx_get_mac_address,
  44. .setup_intr = qlcnic_83xx_setup_intr,
  45. .alloc_mbx_args = qlcnic_83xx_alloc_mbx_args,
  46. .mbx_cmd = qlcnic_sriov_issue_cmd,
  47. .get_func_no = qlcnic_83xx_get_func_no,
  48. .api_lock = qlcnic_83xx_cam_lock,
  49. .api_unlock = qlcnic_83xx_cam_unlock,
  50. .process_lb_rcv_ring_diag = qlcnic_83xx_process_rcv_ring_diag,
  51. .create_rx_ctx = qlcnic_83xx_create_rx_ctx,
  52. .create_tx_ctx = qlcnic_83xx_create_tx_ctx,
  53. .del_rx_ctx = qlcnic_83xx_del_rx_ctx,
  54. .del_tx_ctx = qlcnic_83xx_del_tx_ctx,
  55. .setup_link_event = qlcnic_83xx_setup_link_event,
  56. .get_nic_info = qlcnic_83xx_get_nic_info,
  57. .get_pci_info = qlcnic_83xx_get_pci_info,
  58. .set_nic_info = qlcnic_83xx_set_nic_info,
  59. .change_macvlan = qlcnic_83xx_sre_macaddr_change,
  60. .napi_enable = qlcnic_83xx_napi_enable,
  61. .napi_disable = qlcnic_83xx_napi_disable,
  62. .config_intr_coal = qlcnic_83xx_config_intr_coal,
  63. .config_rss = qlcnic_83xx_config_rss,
  64. .config_hw_lro = qlcnic_83xx_config_hw_lro,
  65. .config_promisc_mode = qlcnic_83xx_nic_set_promisc,
  66. .change_l2_filter = qlcnic_83xx_change_l2_filter,
  67. .get_board_info = qlcnic_83xx_get_port_info,
  68. .free_mac_list = qlcnic_sriov_vf_free_mac_list,
  69. .enable_sds_intr = qlcnic_83xx_enable_sds_intr,
  70. .disable_sds_intr = qlcnic_83xx_disable_sds_intr,
  71. .encap_rx_offload = qlcnic_83xx_encap_rx_offload,
  72. .encap_tx_offload = qlcnic_83xx_encap_tx_offload,
  73. };
  74. static struct qlcnic_nic_template qlcnic_sriov_vf_ops = {
  75. .config_bridged_mode = qlcnic_config_bridged_mode,
  76. .config_led = qlcnic_config_led,
  77. .cancel_idc_work = qlcnic_sriov_vf_cancel_fw_work,
  78. .napi_add = qlcnic_83xx_napi_add,
  79. .napi_del = qlcnic_83xx_napi_del,
  80. .shutdown = qlcnic_sriov_vf_shutdown,
  81. .resume = qlcnic_sriov_vf_resume,
  82. .config_ipaddr = qlcnic_83xx_config_ipaddr,
  83. .clear_legacy_intr = qlcnic_83xx_clear_legacy_intr,
  84. };
  85. static const struct qlcnic_mailbox_metadata qlcnic_sriov_bc_mbx_tbl[] = {
  86. {QLCNIC_BC_CMD_CHANNEL_INIT, 2, 2},
  87. {QLCNIC_BC_CMD_CHANNEL_TERM, 2, 2},
  88. {QLCNIC_BC_CMD_GET_ACL, 3, 14},
  89. {QLCNIC_BC_CMD_CFG_GUEST_VLAN, 2, 2},
  90. };
  91. static inline bool qlcnic_sriov_bc_msg_check(u32 val)
  92. {
  93. return (val & (1 << QLC_BC_MSG)) ? true : false;
  94. }
  95. static inline bool qlcnic_sriov_channel_free_check(u32 val)
  96. {
  97. return (val & (1 << QLC_BC_CFREE)) ? true : false;
  98. }
  99. static inline bool qlcnic_sriov_flr_check(u32 val)
  100. {
  101. return (val & (1 << QLC_BC_FLR)) ? true : false;
  102. }
  103. static inline u8 qlcnic_sriov_target_func_id(u32 val)
  104. {
  105. return (val >> 4) & 0xff;
  106. }
  107. static int qlcnic_sriov_virtid_fn(struct qlcnic_adapter *adapter, int vf_id)
  108. {
  109. struct pci_dev *dev = adapter->pdev;
  110. int pos;
  111. u16 stride, offset;
  112. if (qlcnic_sriov_vf_check(adapter))
  113. return 0;
  114. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_SRIOV);
  115. if (!pos)
  116. return 0;
  117. pci_read_config_word(dev, pos + PCI_SRIOV_VF_OFFSET, &offset);
  118. pci_read_config_word(dev, pos + PCI_SRIOV_VF_STRIDE, &stride);
  119. return (dev->devfn + offset + stride * vf_id) & 0xff;
  120. }
  121. int qlcnic_sriov_init(struct qlcnic_adapter *adapter, int num_vfs)
  122. {
  123. struct qlcnic_sriov *sriov;
  124. struct qlcnic_back_channel *bc;
  125. struct workqueue_struct *wq;
  126. struct qlcnic_vport *vp;
  127. struct qlcnic_vf_info *vf;
  128. int err, i;
  129. if (!qlcnic_sriov_enable_check(adapter))
  130. return -EIO;
  131. sriov = kzalloc(sizeof(struct qlcnic_sriov), GFP_KERNEL);
  132. if (!sriov)
  133. return -ENOMEM;
  134. adapter->ahw->sriov = sriov;
  135. sriov->num_vfs = num_vfs;
  136. bc = &sriov->bc;
  137. sriov->vf_info = kzalloc(sizeof(struct qlcnic_vf_info) *
  138. num_vfs, GFP_KERNEL);
  139. if (!sriov->vf_info) {
  140. err = -ENOMEM;
  141. goto qlcnic_free_sriov;
  142. }
  143. wq = create_singlethread_workqueue("bc-trans");
  144. if (wq == NULL) {
  145. err = -ENOMEM;
  146. dev_err(&adapter->pdev->dev,
  147. "Cannot create bc-trans workqueue\n");
  148. goto qlcnic_free_vf_info;
  149. }
  150. bc->bc_trans_wq = wq;
  151. wq = create_singlethread_workqueue("async");
  152. if (wq == NULL) {
  153. err = -ENOMEM;
  154. dev_err(&adapter->pdev->dev, "Cannot create async workqueue\n");
  155. goto qlcnic_destroy_trans_wq;
  156. }
  157. bc->bc_async_wq = wq;
  158. INIT_LIST_HEAD(&bc->async_cmd_list);
  159. INIT_WORK(&bc->vf_async_work, qlcnic_sriov_handle_async_issue_cmd);
  160. spin_lock_init(&bc->queue_lock);
  161. bc->adapter = adapter;
  162. for (i = 0; i < num_vfs; i++) {
  163. vf = &sriov->vf_info[i];
  164. vf->adapter = adapter;
  165. vf->pci_func = qlcnic_sriov_virtid_fn(adapter, i);
  166. mutex_init(&vf->send_cmd_lock);
  167. spin_lock_init(&vf->vlan_list_lock);
  168. INIT_LIST_HEAD(&vf->rcv_act.wait_list);
  169. INIT_LIST_HEAD(&vf->rcv_pend.wait_list);
  170. spin_lock_init(&vf->rcv_act.lock);
  171. spin_lock_init(&vf->rcv_pend.lock);
  172. init_completion(&vf->ch_free_cmpl);
  173. INIT_WORK(&vf->trans_work, qlcnic_sriov_process_bc_cmd);
  174. if (qlcnic_sriov_pf_check(adapter)) {
  175. vp = kzalloc(sizeof(struct qlcnic_vport), GFP_KERNEL);
  176. if (!vp) {
  177. err = -ENOMEM;
  178. goto qlcnic_destroy_async_wq;
  179. }
  180. sriov->vf_info[i].vp = vp;
  181. vp->vlan_mode = QLC_GUEST_VLAN_MODE;
  182. vp->max_tx_bw = MAX_BW;
  183. vp->min_tx_bw = MIN_BW;
  184. vp->spoofchk = false;
  185. random_ether_addr(vp->mac);
  186. dev_info(&adapter->pdev->dev,
  187. "MAC Address %pM is configured for VF %d\n",
  188. vp->mac, i);
  189. }
  190. }
  191. return 0;
  192. qlcnic_destroy_async_wq:
  193. destroy_workqueue(bc->bc_async_wq);
  194. qlcnic_destroy_trans_wq:
  195. destroy_workqueue(bc->bc_trans_wq);
  196. qlcnic_free_vf_info:
  197. kfree(sriov->vf_info);
  198. qlcnic_free_sriov:
  199. kfree(adapter->ahw->sriov);
  200. return err;
  201. }
  202. void qlcnic_sriov_cleanup_list(struct qlcnic_trans_list *t_list)
  203. {
  204. struct qlcnic_bc_trans *trans;
  205. struct qlcnic_cmd_args cmd;
  206. unsigned long flags;
  207. spin_lock_irqsave(&t_list->lock, flags);
  208. while (!list_empty(&t_list->wait_list)) {
  209. trans = list_first_entry(&t_list->wait_list,
  210. struct qlcnic_bc_trans, list);
  211. list_del(&trans->list);
  212. t_list->count--;
  213. cmd.req.arg = (u32 *)trans->req_pay;
  214. cmd.rsp.arg = (u32 *)trans->rsp_pay;
  215. qlcnic_free_mbx_args(&cmd);
  216. qlcnic_sriov_cleanup_transaction(trans);
  217. }
  218. spin_unlock_irqrestore(&t_list->lock, flags);
  219. }
  220. void __qlcnic_sriov_cleanup(struct qlcnic_adapter *adapter)
  221. {
  222. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  223. struct qlcnic_back_channel *bc = &sriov->bc;
  224. struct qlcnic_vf_info *vf;
  225. int i;
  226. if (!qlcnic_sriov_enable_check(adapter))
  227. return;
  228. qlcnic_sriov_cleanup_async_list(bc);
  229. destroy_workqueue(bc->bc_async_wq);
  230. for (i = 0; i < sriov->num_vfs; i++) {
  231. vf = &sriov->vf_info[i];
  232. qlcnic_sriov_cleanup_list(&vf->rcv_pend);
  233. cancel_work_sync(&vf->trans_work);
  234. qlcnic_sriov_cleanup_list(&vf->rcv_act);
  235. }
  236. destroy_workqueue(bc->bc_trans_wq);
  237. for (i = 0; i < sriov->num_vfs; i++)
  238. kfree(sriov->vf_info[i].vp);
  239. kfree(sriov->vf_info);
  240. kfree(adapter->ahw->sriov);
  241. }
  242. static void qlcnic_sriov_vf_cleanup(struct qlcnic_adapter *adapter)
  243. {
  244. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  245. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  246. __qlcnic_sriov_cleanup(adapter);
  247. }
  248. void qlcnic_sriov_cleanup(struct qlcnic_adapter *adapter)
  249. {
  250. if (!test_bit(__QLCNIC_SRIOV_ENABLE, &adapter->state))
  251. return;
  252. qlcnic_sriov_free_vlans(adapter);
  253. if (qlcnic_sriov_pf_check(adapter))
  254. qlcnic_sriov_pf_cleanup(adapter);
  255. if (qlcnic_sriov_vf_check(adapter))
  256. qlcnic_sriov_vf_cleanup(adapter);
  257. }
  258. static int qlcnic_sriov_post_bc_msg(struct qlcnic_adapter *adapter, u32 *hdr,
  259. u32 *pay, u8 pci_func, u8 size)
  260. {
  261. struct qlcnic_hardware_context *ahw = adapter->ahw;
  262. struct qlcnic_mailbox *mbx = ahw->mailbox;
  263. struct qlcnic_cmd_args cmd;
  264. unsigned long timeout;
  265. int err;
  266. memset(&cmd, 0, sizeof(struct qlcnic_cmd_args));
  267. cmd.hdr = hdr;
  268. cmd.pay = pay;
  269. cmd.pay_size = size;
  270. cmd.func_num = pci_func;
  271. cmd.op_type = QLC_83XX_MBX_POST_BC_OP;
  272. cmd.cmd_op = ((struct qlcnic_bc_hdr *)hdr)->cmd_op;
  273. err = mbx->ops->enqueue_cmd(adapter, &cmd, &timeout);
  274. if (err) {
  275. dev_err(&adapter->pdev->dev,
  276. "%s: Mailbox not available, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  277. __func__, cmd.cmd_op, cmd.type, ahw->pci_func,
  278. ahw->op_mode);
  279. return err;
  280. }
  281. if (!wait_for_completion_timeout(&cmd.completion, timeout)) {
  282. dev_err(&adapter->pdev->dev,
  283. "%s: Mailbox command timed out, cmd_op=0x%x, cmd_type=0x%x, pci_func=0x%x, op_mode=0x%x\n",
  284. __func__, cmd.cmd_op, cmd.type, ahw->pci_func,
  285. ahw->op_mode);
  286. flush_workqueue(mbx->work_q);
  287. }
  288. return cmd.rsp_opcode;
  289. }
  290. static void qlcnic_sriov_vf_cfg_buff_desc(struct qlcnic_adapter *adapter)
  291. {
  292. adapter->num_rxd = QLC_DEFAULT_RCV_DESCRIPTORS_SRIOV_VF;
  293. adapter->max_rxd = MAX_RCV_DESCRIPTORS_10G;
  294. adapter->num_jumbo_rxd = QLC_DEFAULT_JUMBO_RCV_DESCRIPTORS_SRIOV_VF;
  295. adapter->max_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_10G;
  296. adapter->num_txd = MAX_CMD_DESCRIPTORS;
  297. adapter->max_rds_rings = MAX_RDS_RINGS;
  298. }
  299. int qlcnic_sriov_get_vf_vport_info(struct qlcnic_adapter *adapter,
  300. struct qlcnic_info *npar_info, u16 vport_id)
  301. {
  302. struct device *dev = &adapter->pdev->dev;
  303. struct qlcnic_cmd_args cmd;
  304. int err;
  305. u32 status;
  306. err = qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_GET_NIC_INFO);
  307. if (err)
  308. return err;
  309. cmd.req.arg[1] = vport_id << 16 | 0x1;
  310. err = qlcnic_issue_cmd(adapter, &cmd);
  311. if (err) {
  312. dev_err(&adapter->pdev->dev,
  313. "Failed to get vport info, err=%d\n", err);
  314. qlcnic_free_mbx_args(&cmd);
  315. return err;
  316. }
  317. status = cmd.rsp.arg[2] & 0xffff;
  318. if (status & BIT_0)
  319. npar_info->min_tx_bw = MSW(cmd.rsp.arg[2]);
  320. if (status & BIT_1)
  321. npar_info->max_tx_bw = LSW(cmd.rsp.arg[3]);
  322. if (status & BIT_2)
  323. npar_info->max_tx_ques = MSW(cmd.rsp.arg[3]);
  324. if (status & BIT_3)
  325. npar_info->max_tx_mac_filters = LSW(cmd.rsp.arg[4]);
  326. if (status & BIT_4)
  327. npar_info->max_rx_mcast_mac_filters = MSW(cmd.rsp.arg[4]);
  328. if (status & BIT_5)
  329. npar_info->max_rx_ucast_mac_filters = LSW(cmd.rsp.arg[5]);
  330. if (status & BIT_6)
  331. npar_info->max_rx_ip_addr = MSW(cmd.rsp.arg[5]);
  332. if (status & BIT_7)
  333. npar_info->max_rx_lro_flow = LSW(cmd.rsp.arg[6]);
  334. if (status & BIT_8)
  335. npar_info->max_rx_status_rings = MSW(cmd.rsp.arg[6]);
  336. if (status & BIT_9)
  337. npar_info->max_rx_buf_rings = LSW(cmd.rsp.arg[7]);
  338. npar_info->max_rx_ques = MSW(cmd.rsp.arg[7]);
  339. npar_info->max_tx_vlan_keys = LSW(cmd.rsp.arg[8]);
  340. npar_info->max_local_ipv6_addrs = MSW(cmd.rsp.arg[8]);
  341. npar_info->max_remote_ipv6_addrs = LSW(cmd.rsp.arg[9]);
  342. dev_info(dev, "\n\tmin_tx_bw: %d, max_tx_bw: %d max_tx_ques: %d,\n"
  343. "\tmax_tx_mac_filters: %d max_rx_mcast_mac_filters: %d,\n"
  344. "\tmax_rx_ucast_mac_filters: 0x%x, max_rx_ip_addr: %d,\n"
  345. "\tmax_rx_lro_flow: %d max_rx_status_rings: %d,\n"
  346. "\tmax_rx_buf_rings: %d, max_rx_ques: %d, max_tx_vlan_keys %d\n"
  347. "\tlocal_ipv6_addr: %d, remote_ipv6_addr: %d\n",
  348. npar_info->min_tx_bw, npar_info->max_tx_bw,
  349. npar_info->max_tx_ques, npar_info->max_tx_mac_filters,
  350. npar_info->max_rx_mcast_mac_filters,
  351. npar_info->max_rx_ucast_mac_filters, npar_info->max_rx_ip_addr,
  352. npar_info->max_rx_lro_flow, npar_info->max_rx_status_rings,
  353. npar_info->max_rx_buf_rings, npar_info->max_rx_ques,
  354. npar_info->max_tx_vlan_keys, npar_info->max_local_ipv6_addrs,
  355. npar_info->max_remote_ipv6_addrs);
  356. qlcnic_free_mbx_args(&cmd);
  357. return err;
  358. }
  359. static int qlcnic_sriov_set_pvid_mode(struct qlcnic_adapter *adapter,
  360. struct qlcnic_cmd_args *cmd)
  361. {
  362. adapter->rx_pvid = MSW(cmd->rsp.arg[1]) & 0xffff;
  363. adapter->flags &= ~QLCNIC_TAGGING_ENABLED;
  364. return 0;
  365. }
  366. static int qlcnic_sriov_set_guest_vlan_mode(struct qlcnic_adapter *adapter,
  367. struct qlcnic_cmd_args *cmd)
  368. {
  369. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  370. int i, num_vlans;
  371. u16 *vlans;
  372. if (sriov->allowed_vlans)
  373. return 0;
  374. sriov->any_vlan = cmd->rsp.arg[2] & 0xf;
  375. sriov->num_allowed_vlans = cmd->rsp.arg[2] >> 16;
  376. dev_info(&adapter->pdev->dev, "Number of allowed Guest VLANs = %d\n",
  377. sriov->num_allowed_vlans);
  378. qlcnic_sriov_alloc_vlans(adapter);
  379. if (!sriov->any_vlan)
  380. return 0;
  381. num_vlans = sriov->num_allowed_vlans;
  382. sriov->allowed_vlans = kzalloc(sizeof(u16) * num_vlans, GFP_KERNEL);
  383. if (!sriov->allowed_vlans)
  384. return -ENOMEM;
  385. vlans = (u16 *)&cmd->rsp.arg[3];
  386. for (i = 0; i < num_vlans; i++)
  387. sriov->allowed_vlans[i] = vlans[i];
  388. return 0;
  389. }
  390. static int qlcnic_sriov_get_vf_acl(struct qlcnic_adapter *adapter)
  391. {
  392. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  393. struct qlcnic_cmd_args cmd;
  394. int ret = 0;
  395. memset(&cmd, 0, sizeof(cmd));
  396. ret = qlcnic_sriov_alloc_bc_mbx_args(&cmd, QLCNIC_BC_CMD_GET_ACL);
  397. if (ret)
  398. return ret;
  399. ret = qlcnic_issue_cmd(adapter, &cmd);
  400. if (ret) {
  401. dev_err(&adapter->pdev->dev, "Failed to get ACL, err=%d\n",
  402. ret);
  403. } else {
  404. sriov->vlan_mode = cmd.rsp.arg[1] & 0x3;
  405. switch (sriov->vlan_mode) {
  406. case QLC_GUEST_VLAN_MODE:
  407. ret = qlcnic_sriov_set_guest_vlan_mode(adapter, &cmd);
  408. break;
  409. case QLC_PVID_MODE:
  410. ret = qlcnic_sriov_set_pvid_mode(adapter, &cmd);
  411. break;
  412. }
  413. }
  414. qlcnic_free_mbx_args(&cmd);
  415. return ret;
  416. }
  417. static int qlcnic_sriov_vf_init_driver(struct qlcnic_adapter *adapter)
  418. {
  419. struct qlcnic_hardware_context *ahw = adapter->ahw;
  420. struct qlcnic_info nic_info;
  421. int err;
  422. err = qlcnic_sriov_get_vf_vport_info(adapter, &nic_info, 0);
  423. if (err)
  424. return err;
  425. ahw->max_mc_count = nic_info.max_rx_mcast_mac_filters;
  426. err = qlcnic_get_nic_info(adapter, &nic_info, ahw->pci_func);
  427. if (err)
  428. return -EIO;
  429. if (qlcnic_83xx_get_port_info(adapter))
  430. return -EIO;
  431. qlcnic_sriov_vf_cfg_buff_desc(adapter);
  432. adapter->flags |= QLCNIC_ADAPTER_INITIALIZED;
  433. dev_info(&adapter->pdev->dev, "HAL Version: %d\n",
  434. adapter->ahw->fw_hal_version);
  435. ahw->physical_port = (u8) nic_info.phys_port;
  436. ahw->switch_mode = nic_info.switch_mode;
  437. ahw->max_mtu = nic_info.max_mtu;
  438. ahw->op_mode = nic_info.op_mode;
  439. ahw->capabilities = nic_info.capabilities;
  440. return 0;
  441. }
  442. static int qlcnic_sriov_setup_vf(struct qlcnic_adapter *adapter,
  443. int pci_using_dac)
  444. {
  445. int err;
  446. adapter->flags |= QLCNIC_VLAN_FILTERING;
  447. adapter->ahw->total_nic_func = 1;
  448. INIT_LIST_HEAD(&adapter->vf_mc_list);
  449. if (!qlcnic_use_msi_x && !!qlcnic_use_msi)
  450. dev_warn(&adapter->pdev->dev,
  451. "Device does not support MSI interrupts\n");
  452. /* compute and set default and max tx/sds rings */
  453. qlcnic_set_tx_ring_count(adapter, QLCNIC_SINGLE_RING);
  454. qlcnic_set_sds_ring_count(adapter, QLCNIC_SINGLE_RING);
  455. err = qlcnic_setup_intr(adapter);
  456. if (err) {
  457. dev_err(&adapter->pdev->dev, "Failed to setup interrupt\n");
  458. goto err_out_disable_msi;
  459. }
  460. err = qlcnic_83xx_setup_mbx_intr(adapter);
  461. if (err)
  462. goto err_out_disable_msi;
  463. err = qlcnic_sriov_init(adapter, 1);
  464. if (err)
  465. goto err_out_disable_mbx_intr;
  466. err = qlcnic_sriov_cfg_bc_intr(adapter, 1);
  467. if (err)
  468. goto err_out_cleanup_sriov;
  469. err = qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_INIT);
  470. if (err)
  471. goto err_out_disable_bc_intr;
  472. err = qlcnic_sriov_vf_init_driver(adapter);
  473. if (err)
  474. goto err_out_send_channel_term;
  475. err = qlcnic_sriov_get_vf_acl(adapter);
  476. if (err)
  477. goto err_out_send_channel_term;
  478. err = qlcnic_setup_netdev(adapter, adapter->netdev, pci_using_dac);
  479. if (err)
  480. goto err_out_send_channel_term;
  481. pci_set_drvdata(adapter->pdev, adapter);
  482. dev_info(&adapter->pdev->dev, "%s: XGbE port initialized\n",
  483. adapter->netdev->name);
  484. qlcnic_schedule_work(adapter, qlcnic_sriov_vf_poll_dev_state,
  485. adapter->ahw->idc.delay);
  486. return 0;
  487. err_out_send_channel_term:
  488. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  489. err_out_disable_bc_intr:
  490. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  491. err_out_cleanup_sriov:
  492. __qlcnic_sriov_cleanup(adapter);
  493. err_out_disable_mbx_intr:
  494. qlcnic_83xx_free_mbx_intr(adapter);
  495. err_out_disable_msi:
  496. qlcnic_teardown_intr(adapter);
  497. return err;
  498. }
  499. static int qlcnic_sriov_check_dev_ready(struct qlcnic_adapter *adapter)
  500. {
  501. u32 state;
  502. do {
  503. msleep(20);
  504. if (++adapter->fw_fail_cnt > QLC_BC_CMD_MAX_RETRY_CNT)
  505. return -EIO;
  506. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  507. } while (state != QLC_83XX_IDC_DEV_READY);
  508. return 0;
  509. }
  510. int qlcnic_sriov_vf_init(struct qlcnic_adapter *adapter, int pci_using_dac)
  511. {
  512. struct qlcnic_hardware_context *ahw = adapter->ahw;
  513. int err;
  514. set_bit(QLC_83XX_MODULE_LOADED, &ahw->idc.status);
  515. ahw->idc.delay = QLC_83XX_IDC_FW_POLL_DELAY;
  516. ahw->reset_context = 0;
  517. adapter->fw_fail_cnt = 0;
  518. ahw->msix_supported = 1;
  519. adapter->need_fw_reset = 0;
  520. adapter->flags |= QLCNIC_TX_INTR_SHARED;
  521. err = qlcnic_sriov_check_dev_ready(adapter);
  522. if (err)
  523. return err;
  524. err = qlcnic_sriov_setup_vf(adapter, pci_using_dac);
  525. if (err)
  526. return err;
  527. if (qlcnic_read_mac_addr(adapter))
  528. dev_warn(&adapter->pdev->dev, "failed to read mac addr\n");
  529. INIT_DELAYED_WORK(&adapter->idc_aen_work, qlcnic_83xx_idc_aen_work);
  530. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  531. return 0;
  532. }
  533. void qlcnic_sriov_vf_set_ops(struct qlcnic_adapter *adapter)
  534. {
  535. struct qlcnic_hardware_context *ahw = adapter->ahw;
  536. ahw->op_mode = QLCNIC_SRIOV_VF_FUNC;
  537. dev_info(&adapter->pdev->dev,
  538. "HAL Version: %d Non Privileged SRIOV function\n",
  539. ahw->fw_hal_version);
  540. adapter->nic_ops = &qlcnic_sriov_vf_ops;
  541. set_bit(__QLCNIC_SRIOV_ENABLE, &adapter->state);
  542. return;
  543. }
  544. void qlcnic_sriov_vf_register_map(struct qlcnic_hardware_context *ahw)
  545. {
  546. ahw->hw_ops = &qlcnic_sriov_vf_hw_ops;
  547. ahw->reg_tbl = (u32 *)qlcnic_83xx_reg_tbl;
  548. ahw->ext_reg_tbl = (u32 *)qlcnic_83xx_ext_reg_tbl;
  549. }
  550. static u32 qlcnic_sriov_get_bc_paysize(u32 real_pay_size, u8 curr_frag)
  551. {
  552. u32 pay_size;
  553. pay_size = real_pay_size / ((curr_frag + 1) * QLC_BC_PAYLOAD_SZ);
  554. if (pay_size)
  555. pay_size = QLC_BC_PAYLOAD_SZ;
  556. else
  557. pay_size = real_pay_size % QLC_BC_PAYLOAD_SZ;
  558. return pay_size;
  559. }
  560. int qlcnic_sriov_func_to_index(struct qlcnic_adapter *adapter, u8 pci_func)
  561. {
  562. struct qlcnic_vf_info *vf_info = adapter->ahw->sriov->vf_info;
  563. u8 i;
  564. if (qlcnic_sriov_vf_check(adapter))
  565. return 0;
  566. for (i = 0; i < adapter->ahw->sriov->num_vfs; i++) {
  567. if (vf_info[i].pci_func == pci_func)
  568. return i;
  569. }
  570. return -EINVAL;
  571. }
  572. static inline int qlcnic_sriov_alloc_bc_trans(struct qlcnic_bc_trans **trans)
  573. {
  574. *trans = kzalloc(sizeof(struct qlcnic_bc_trans), GFP_ATOMIC);
  575. if (!*trans)
  576. return -ENOMEM;
  577. init_completion(&(*trans)->resp_cmpl);
  578. return 0;
  579. }
  580. static inline int qlcnic_sriov_alloc_bc_msg(struct qlcnic_bc_hdr **hdr,
  581. u32 size)
  582. {
  583. *hdr = kzalloc(sizeof(struct qlcnic_bc_hdr) * size, GFP_ATOMIC);
  584. if (!*hdr)
  585. return -ENOMEM;
  586. return 0;
  587. }
  588. static int qlcnic_sriov_alloc_bc_mbx_args(struct qlcnic_cmd_args *mbx, u32 type)
  589. {
  590. const struct qlcnic_mailbox_metadata *mbx_tbl;
  591. int i, size;
  592. mbx_tbl = qlcnic_sriov_bc_mbx_tbl;
  593. size = ARRAY_SIZE(qlcnic_sriov_bc_mbx_tbl);
  594. for (i = 0; i < size; i++) {
  595. if (type == mbx_tbl[i].cmd) {
  596. mbx->op_type = QLC_BC_CMD;
  597. mbx->req.num = mbx_tbl[i].in_args;
  598. mbx->rsp.num = mbx_tbl[i].out_args;
  599. mbx->req.arg = kcalloc(mbx->req.num, sizeof(u32),
  600. GFP_ATOMIC);
  601. if (!mbx->req.arg)
  602. return -ENOMEM;
  603. mbx->rsp.arg = kcalloc(mbx->rsp.num, sizeof(u32),
  604. GFP_ATOMIC);
  605. if (!mbx->rsp.arg) {
  606. kfree(mbx->req.arg);
  607. mbx->req.arg = NULL;
  608. return -ENOMEM;
  609. }
  610. mbx->req.arg[0] = (type | (mbx->req.num << 16) |
  611. (3 << 29));
  612. mbx->rsp.arg[0] = (type & 0xffff) | mbx->rsp.num << 16;
  613. return 0;
  614. }
  615. }
  616. return -EINVAL;
  617. }
  618. static int qlcnic_sriov_prepare_bc_hdr(struct qlcnic_bc_trans *trans,
  619. struct qlcnic_cmd_args *cmd,
  620. u16 seq, u8 msg_type)
  621. {
  622. struct qlcnic_bc_hdr *hdr;
  623. int i;
  624. u32 num_regs, bc_pay_sz;
  625. u16 remainder;
  626. u8 cmd_op, num_frags, t_num_frags;
  627. bc_pay_sz = QLC_BC_PAYLOAD_SZ;
  628. if (msg_type == QLC_BC_COMMAND) {
  629. trans->req_pay = (struct qlcnic_bc_payload *)cmd->req.arg;
  630. trans->rsp_pay = (struct qlcnic_bc_payload *)cmd->rsp.arg;
  631. num_regs = cmd->req.num;
  632. trans->req_pay_size = (num_regs * 4);
  633. num_regs = cmd->rsp.num;
  634. trans->rsp_pay_size = (num_regs * 4);
  635. cmd_op = cmd->req.arg[0] & 0xff;
  636. remainder = (trans->req_pay_size) % (bc_pay_sz);
  637. num_frags = (trans->req_pay_size) / (bc_pay_sz);
  638. if (remainder)
  639. num_frags++;
  640. t_num_frags = num_frags;
  641. if (qlcnic_sriov_alloc_bc_msg(&trans->req_hdr, num_frags))
  642. return -ENOMEM;
  643. remainder = (trans->rsp_pay_size) % (bc_pay_sz);
  644. num_frags = (trans->rsp_pay_size) / (bc_pay_sz);
  645. if (remainder)
  646. num_frags++;
  647. if (qlcnic_sriov_alloc_bc_msg(&trans->rsp_hdr, num_frags))
  648. return -ENOMEM;
  649. num_frags = t_num_frags;
  650. hdr = trans->req_hdr;
  651. } else {
  652. cmd->req.arg = (u32 *)trans->req_pay;
  653. cmd->rsp.arg = (u32 *)trans->rsp_pay;
  654. cmd_op = cmd->req.arg[0] & 0xff;
  655. cmd->cmd_op = cmd_op;
  656. remainder = (trans->rsp_pay_size) % (bc_pay_sz);
  657. num_frags = (trans->rsp_pay_size) / (bc_pay_sz);
  658. if (remainder)
  659. num_frags++;
  660. cmd->req.num = trans->req_pay_size / 4;
  661. cmd->rsp.num = trans->rsp_pay_size / 4;
  662. hdr = trans->rsp_hdr;
  663. cmd->op_type = trans->req_hdr->op_type;
  664. }
  665. trans->trans_id = seq;
  666. trans->cmd_id = cmd_op;
  667. for (i = 0; i < num_frags; i++) {
  668. hdr[i].version = 2;
  669. hdr[i].msg_type = msg_type;
  670. hdr[i].op_type = cmd->op_type;
  671. hdr[i].num_cmds = 1;
  672. hdr[i].num_frags = num_frags;
  673. hdr[i].frag_num = i + 1;
  674. hdr[i].cmd_op = cmd_op;
  675. hdr[i].seq_id = seq;
  676. }
  677. return 0;
  678. }
  679. static void qlcnic_sriov_cleanup_transaction(struct qlcnic_bc_trans *trans)
  680. {
  681. if (!trans)
  682. return;
  683. kfree(trans->req_hdr);
  684. kfree(trans->rsp_hdr);
  685. kfree(trans);
  686. }
  687. static int qlcnic_sriov_clear_trans(struct qlcnic_vf_info *vf,
  688. struct qlcnic_bc_trans *trans, u8 type)
  689. {
  690. struct qlcnic_trans_list *t_list;
  691. unsigned long flags;
  692. int ret = 0;
  693. if (type == QLC_BC_RESPONSE) {
  694. t_list = &vf->rcv_act;
  695. spin_lock_irqsave(&t_list->lock, flags);
  696. t_list->count--;
  697. list_del(&trans->list);
  698. if (t_list->count > 0)
  699. ret = 1;
  700. spin_unlock_irqrestore(&t_list->lock, flags);
  701. }
  702. if (type == QLC_BC_COMMAND) {
  703. while (test_and_set_bit(QLC_BC_VF_SEND, &vf->state))
  704. msleep(100);
  705. vf->send_cmd = NULL;
  706. clear_bit(QLC_BC_VF_SEND, &vf->state);
  707. }
  708. return ret;
  709. }
  710. static void qlcnic_sriov_schedule_bc_cmd(struct qlcnic_sriov *sriov,
  711. struct qlcnic_vf_info *vf,
  712. work_func_t func)
  713. {
  714. if (test_bit(QLC_BC_VF_FLR, &vf->state) ||
  715. vf->adapter->need_fw_reset)
  716. return;
  717. queue_work(sriov->bc.bc_trans_wq, &vf->trans_work);
  718. }
  719. static inline void qlcnic_sriov_wait_for_resp(struct qlcnic_bc_trans *trans)
  720. {
  721. struct completion *cmpl = &trans->resp_cmpl;
  722. if (wait_for_completion_timeout(cmpl, QLC_MBOX_RESP_TIMEOUT))
  723. trans->trans_state = QLC_END;
  724. else
  725. trans->trans_state = QLC_ABORT;
  726. return;
  727. }
  728. static void qlcnic_sriov_handle_multi_frags(struct qlcnic_bc_trans *trans,
  729. u8 type)
  730. {
  731. if (type == QLC_BC_RESPONSE) {
  732. trans->curr_rsp_frag++;
  733. if (trans->curr_rsp_frag < trans->rsp_hdr->num_frags)
  734. trans->trans_state = QLC_INIT;
  735. else
  736. trans->trans_state = QLC_END;
  737. } else {
  738. trans->curr_req_frag++;
  739. if (trans->curr_req_frag < trans->req_hdr->num_frags)
  740. trans->trans_state = QLC_INIT;
  741. else
  742. trans->trans_state = QLC_WAIT_FOR_RESP;
  743. }
  744. }
  745. static void qlcnic_sriov_wait_for_channel_free(struct qlcnic_bc_trans *trans,
  746. u8 type)
  747. {
  748. struct qlcnic_vf_info *vf = trans->vf;
  749. struct completion *cmpl = &vf->ch_free_cmpl;
  750. if (!wait_for_completion_timeout(cmpl, QLC_MBOX_CH_FREE_TIMEOUT)) {
  751. trans->trans_state = QLC_ABORT;
  752. return;
  753. }
  754. clear_bit(QLC_BC_VF_CHANNEL, &vf->state);
  755. qlcnic_sriov_handle_multi_frags(trans, type);
  756. }
  757. static void qlcnic_sriov_pull_bc_msg(struct qlcnic_adapter *adapter,
  758. u32 *hdr, u32 *pay, u32 size)
  759. {
  760. struct qlcnic_hardware_context *ahw = adapter->ahw;
  761. u32 fw_mbx;
  762. u8 i, max = 2, hdr_size, j;
  763. hdr_size = (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  764. max = (size / sizeof(u32)) + hdr_size;
  765. fw_mbx = readl(QLCNIC_MBX_FW(ahw, 0));
  766. for (i = 2, j = 0; j < hdr_size; i++, j++)
  767. *(hdr++) = readl(QLCNIC_MBX_FW(ahw, i));
  768. for (; j < max; i++, j++)
  769. *(pay++) = readl(QLCNIC_MBX_FW(ahw, i));
  770. }
  771. static int __qlcnic_sriov_issue_bc_post(struct qlcnic_vf_info *vf)
  772. {
  773. int ret = -EBUSY;
  774. u32 timeout = 10000;
  775. do {
  776. if (!test_and_set_bit(QLC_BC_VF_CHANNEL, &vf->state)) {
  777. ret = 0;
  778. break;
  779. }
  780. mdelay(1);
  781. } while (--timeout);
  782. return ret;
  783. }
  784. static int qlcnic_sriov_issue_bc_post(struct qlcnic_bc_trans *trans, u8 type)
  785. {
  786. struct qlcnic_vf_info *vf = trans->vf;
  787. u32 pay_size, hdr_size;
  788. u32 *hdr, *pay;
  789. int ret;
  790. u8 pci_func = trans->func_id;
  791. if (__qlcnic_sriov_issue_bc_post(vf))
  792. return -EBUSY;
  793. if (type == QLC_BC_COMMAND) {
  794. hdr = (u32 *)(trans->req_hdr + trans->curr_req_frag);
  795. pay = (u32 *)(trans->req_pay + trans->curr_req_frag);
  796. hdr_size = (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  797. pay_size = qlcnic_sriov_get_bc_paysize(trans->req_pay_size,
  798. trans->curr_req_frag);
  799. pay_size = (pay_size / sizeof(u32));
  800. } else {
  801. hdr = (u32 *)(trans->rsp_hdr + trans->curr_rsp_frag);
  802. pay = (u32 *)(trans->rsp_pay + trans->curr_rsp_frag);
  803. hdr_size = (sizeof(struct qlcnic_bc_hdr) / sizeof(u32));
  804. pay_size = qlcnic_sriov_get_bc_paysize(trans->rsp_pay_size,
  805. trans->curr_rsp_frag);
  806. pay_size = (pay_size / sizeof(u32));
  807. }
  808. ret = qlcnic_sriov_post_bc_msg(vf->adapter, hdr, pay,
  809. pci_func, pay_size);
  810. return ret;
  811. }
  812. static int __qlcnic_sriov_send_bc_msg(struct qlcnic_bc_trans *trans,
  813. struct qlcnic_vf_info *vf, u8 type)
  814. {
  815. bool flag = true;
  816. int err = -EIO;
  817. while (flag) {
  818. if (test_bit(QLC_BC_VF_FLR, &vf->state) ||
  819. vf->adapter->need_fw_reset)
  820. trans->trans_state = QLC_ABORT;
  821. switch (trans->trans_state) {
  822. case QLC_INIT:
  823. trans->trans_state = QLC_WAIT_FOR_CHANNEL_FREE;
  824. if (qlcnic_sriov_issue_bc_post(trans, type))
  825. trans->trans_state = QLC_ABORT;
  826. break;
  827. case QLC_WAIT_FOR_CHANNEL_FREE:
  828. qlcnic_sriov_wait_for_channel_free(trans, type);
  829. break;
  830. case QLC_WAIT_FOR_RESP:
  831. qlcnic_sriov_wait_for_resp(trans);
  832. break;
  833. case QLC_END:
  834. err = 0;
  835. flag = false;
  836. break;
  837. case QLC_ABORT:
  838. err = -EIO;
  839. flag = false;
  840. clear_bit(QLC_BC_VF_CHANNEL, &vf->state);
  841. break;
  842. default:
  843. err = -EIO;
  844. flag = false;
  845. }
  846. }
  847. return err;
  848. }
  849. static int qlcnic_sriov_send_bc_cmd(struct qlcnic_adapter *adapter,
  850. struct qlcnic_bc_trans *trans, int pci_func)
  851. {
  852. struct qlcnic_vf_info *vf;
  853. int err, index = qlcnic_sriov_func_to_index(adapter, pci_func);
  854. if (index < 0)
  855. return -EIO;
  856. vf = &adapter->ahw->sriov->vf_info[index];
  857. trans->vf = vf;
  858. trans->func_id = pci_func;
  859. if (!test_bit(QLC_BC_VF_STATE, &vf->state)) {
  860. if (qlcnic_sriov_pf_check(adapter))
  861. return -EIO;
  862. if (qlcnic_sriov_vf_check(adapter) &&
  863. trans->cmd_id != QLCNIC_BC_CMD_CHANNEL_INIT)
  864. return -EIO;
  865. }
  866. mutex_lock(&vf->send_cmd_lock);
  867. vf->send_cmd = trans;
  868. err = __qlcnic_sriov_send_bc_msg(trans, vf, QLC_BC_COMMAND);
  869. qlcnic_sriov_clear_trans(vf, trans, QLC_BC_COMMAND);
  870. mutex_unlock(&vf->send_cmd_lock);
  871. return err;
  872. }
  873. static void __qlcnic_sriov_process_bc_cmd(struct qlcnic_adapter *adapter,
  874. struct qlcnic_bc_trans *trans,
  875. struct qlcnic_cmd_args *cmd)
  876. {
  877. #ifdef CONFIG_QLCNIC_SRIOV
  878. if (qlcnic_sriov_pf_check(adapter)) {
  879. qlcnic_sriov_pf_process_bc_cmd(adapter, trans, cmd);
  880. return;
  881. }
  882. #endif
  883. cmd->rsp.arg[0] |= (0x9 << 25);
  884. return;
  885. }
  886. static void qlcnic_sriov_process_bc_cmd(struct work_struct *work)
  887. {
  888. struct qlcnic_vf_info *vf = container_of(work, struct qlcnic_vf_info,
  889. trans_work);
  890. struct qlcnic_bc_trans *trans = NULL;
  891. struct qlcnic_adapter *adapter = vf->adapter;
  892. struct qlcnic_cmd_args cmd;
  893. u8 req;
  894. if (adapter->need_fw_reset)
  895. return;
  896. if (test_bit(QLC_BC_VF_FLR, &vf->state))
  897. return;
  898. memset(&cmd, 0, sizeof(struct qlcnic_cmd_args));
  899. trans = list_first_entry(&vf->rcv_act.wait_list,
  900. struct qlcnic_bc_trans, list);
  901. adapter = vf->adapter;
  902. if (qlcnic_sriov_prepare_bc_hdr(trans, &cmd, trans->req_hdr->seq_id,
  903. QLC_BC_RESPONSE))
  904. goto cleanup_trans;
  905. __qlcnic_sriov_process_bc_cmd(adapter, trans, &cmd);
  906. trans->trans_state = QLC_INIT;
  907. __qlcnic_sriov_send_bc_msg(trans, vf, QLC_BC_RESPONSE);
  908. cleanup_trans:
  909. qlcnic_free_mbx_args(&cmd);
  910. req = qlcnic_sriov_clear_trans(vf, trans, QLC_BC_RESPONSE);
  911. qlcnic_sriov_cleanup_transaction(trans);
  912. if (req)
  913. qlcnic_sriov_schedule_bc_cmd(adapter->ahw->sriov, vf,
  914. qlcnic_sriov_process_bc_cmd);
  915. }
  916. static void qlcnic_sriov_handle_bc_resp(struct qlcnic_bc_hdr *hdr,
  917. struct qlcnic_vf_info *vf)
  918. {
  919. struct qlcnic_bc_trans *trans;
  920. u32 pay_size;
  921. if (test_and_set_bit(QLC_BC_VF_SEND, &vf->state))
  922. return;
  923. trans = vf->send_cmd;
  924. if (trans == NULL)
  925. goto clear_send;
  926. if (trans->trans_id != hdr->seq_id)
  927. goto clear_send;
  928. pay_size = qlcnic_sriov_get_bc_paysize(trans->rsp_pay_size,
  929. trans->curr_rsp_frag);
  930. qlcnic_sriov_pull_bc_msg(vf->adapter,
  931. (u32 *)(trans->rsp_hdr + trans->curr_rsp_frag),
  932. (u32 *)(trans->rsp_pay + trans->curr_rsp_frag),
  933. pay_size);
  934. if (++trans->curr_rsp_frag < trans->rsp_hdr->num_frags)
  935. goto clear_send;
  936. complete(&trans->resp_cmpl);
  937. clear_send:
  938. clear_bit(QLC_BC_VF_SEND, &vf->state);
  939. }
  940. int __qlcnic_sriov_add_act_list(struct qlcnic_sriov *sriov,
  941. struct qlcnic_vf_info *vf,
  942. struct qlcnic_bc_trans *trans)
  943. {
  944. struct qlcnic_trans_list *t_list = &vf->rcv_act;
  945. t_list->count++;
  946. list_add_tail(&trans->list, &t_list->wait_list);
  947. if (t_list->count == 1)
  948. qlcnic_sriov_schedule_bc_cmd(sriov, vf,
  949. qlcnic_sriov_process_bc_cmd);
  950. return 0;
  951. }
  952. static int qlcnic_sriov_add_act_list(struct qlcnic_sriov *sriov,
  953. struct qlcnic_vf_info *vf,
  954. struct qlcnic_bc_trans *trans)
  955. {
  956. struct qlcnic_trans_list *t_list = &vf->rcv_act;
  957. spin_lock(&t_list->lock);
  958. __qlcnic_sriov_add_act_list(sriov, vf, trans);
  959. spin_unlock(&t_list->lock);
  960. return 0;
  961. }
  962. static void qlcnic_sriov_handle_pending_trans(struct qlcnic_sriov *sriov,
  963. struct qlcnic_vf_info *vf,
  964. struct qlcnic_bc_hdr *hdr)
  965. {
  966. struct qlcnic_bc_trans *trans = NULL;
  967. struct list_head *node;
  968. u32 pay_size, curr_frag;
  969. u8 found = 0, active = 0;
  970. spin_lock(&vf->rcv_pend.lock);
  971. if (vf->rcv_pend.count > 0) {
  972. list_for_each(node, &vf->rcv_pend.wait_list) {
  973. trans = list_entry(node, struct qlcnic_bc_trans, list);
  974. if (trans->trans_id == hdr->seq_id) {
  975. found = 1;
  976. break;
  977. }
  978. }
  979. }
  980. if (found) {
  981. curr_frag = trans->curr_req_frag;
  982. pay_size = qlcnic_sriov_get_bc_paysize(trans->req_pay_size,
  983. curr_frag);
  984. qlcnic_sriov_pull_bc_msg(vf->adapter,
  985. (u32 *)(trans->req_hdr + curr_frag),
  986. (u32 *)(trans->req_pay + curr_frag),
  987. pay_size);
  988. trans->curr_req_frag++;
  989. if (trans->curr_req_frag >= hdr->num_frags) {
  990. vf->rcv_pend.count--;
  991. list_del(&trans->list);
  992. active = 1;
  993. }
  994. }
  995. spin_unlock(&vf->rcv_pend.lock);
  996. if (active)
  997. if (qlcnic_sriov_add_act_list(sriov, vf, trans))
  998. qlcnic_sriov_cleanup_transaction(trans);
  999. return;
  1000. }
  1001. static void qlcnic_sriov_handle_bc_cmd(struct qlcnic_sriov *sriov,
  1002. struct qlcnic_bc_hdr *hdr,
  1003. struct qlcnic_vf_info *vf)
  1004. {
  1005. struct qlcnic_bc_trans *trans;
  1006. struct qlcnic_adapter *adapter = vf->adapter;
  1007. struct qlcnic_cmd_args cmd;
  1008. u32 pay_size;
  1009. int err;
  1010. u8 cmd_op;
  1011. if (adapter->need_fw_reset)
  1012. return;
  1013. if (!test_bit(QLC_BC_VF_STATE, &vf->state) &&
  1014. hdr->op_type != QLC_BC_CMD &&
  1015. hdr->cmd_op != QLCNIC_BC_CMD_CHANNEL_INIT)
  1016. return;
  1017. if (hdr->frag_num > 1) {
  1018. qlcnic_sriov_handle_pending_trans(sriov, vf, hdr);
  1019. return;
  1020. }
  1021. memset(&cmd, 0, sizeof(struct qlcnic_cmd_args));
  1022. cmd_op = hdr->cmd_op;
  1023. if (qlcnic_sriov_alloc_bc_trans(&trans))
  1024. return;
  1025. if (hdr->op_type == QLC_BC_CMD)
  1026. err = qlcnic_sriov_alloc_bc_mbx_args(&cmd, cmd_op);
  1027. else
  1028. err = qlcnic_alloc_mbx_args(&cmd, adapter, cmd_op);
  1029. if (err) {
  1030. qlcnic_sriov_cleanup_transaction(trans);
  1031. return;
  1032. }
  1033. cmd.op_type = hdr->op_type;
  1034. if (qlcnic_sriov_prepare_bc_hdr(trans, &cmd, hdr->seq_id,
  1035. QLC_BC_COMMAND)) {
  1036. qlcnic_free_mbx_args(&cmd);
  1037. qlcnic_sriov_cleanup_transaction(trans);
  1038. return;
  1039. }
  1040. pay_size = qlcnic_sriov_get_bc_paysize(trans->req_pay_size,
  1041. trans->curr_req_frag);
  1042. qlcnic_sriov_pull_bc_msg(vf->adapter,
  1043. (u32 *)(trans->req_hdr + trans->curr_req_frag),
  1044. (u32 *)(trans->req_pay + trans->curr_req_frag),
  1045. pay_size);
  1046. trans->func_id = vf->pci_func;
  1047. trans->vf = vf;
  1048. trans->trans_id = hdr->seq_id;
  1049. trans->curr_req_frag++;
  1050. if (qlcnic_sriov_soft_flr_check(adapter, trans, vf))
  1051. return;
  1052. if (trans->curr_req_frag == trans->req_hdr->num_frags) {
  1053. if (qlcnic_sriov_add_act_list(sriov, vf, trans)) {
  1054. qlcnic_free_mbx_args(&cmd);
  1055. qlcnic_sriov_cleanup_transaction(trans);
  1056. }
  1057. } else {
  1058. spin_lock(&vf->rcv_pend.lock);
  1059. list_add_tail(&trans->list, &vf->rcv_pend.wait_list);
  1060. vf->rcv_pend.count++;
  1061. spin_unlock(&vf->rcv_pend.lock);
  1062. }
  1063. }
  1064. static void qlcnic_sriov_handle_msg_event(struct qlcnic_sriov *sriov,
  1065. struct qlcnic_vf_info *vf)
  1066. {
  1067. struct qlcnic_bc_hdr hdr;
  1068. u32 *ptr = (u32 *)&hdr;
  1069. u8 msg_type, i;
  1070. for (i = 2; i < 6; i++)
  1071. ptr[i - 2] = readl(QLCNIC_MBX_FW(vf->adapter->ahw, i));
  1072. msg_type = hdr.msg_type;
  1073. switch (msg_type) {
  1074. case QLC_BC_COMMAND:
  1075. qlcnic_sriov_handle_bc_cmd(sriov, &hdr, vf);
  1076. break;
  1077. case QLC_BC_RESPONSE:
  1078. qlcnic_sriov_handle_bc_resp(&hdr, vf);
  1079. break;
  1080. }
  1081. }
  1082. static void qlcnic_sriov_handle_flr_event(struct qlcnic_sriov *sriov,
  1083. struct qlcnic_vf_info *vf)
  1084. {
  1085. struct qlcnic_adapter *adapter = vf->adapter;
  1086. if (qlcnic_sriov_pf_check(adapter))
  1087. qlcnic_sriov_pf_handle_flr(sriov, vf);
  1088. else
  1089. dev_err(&adapter->pdev->dev,
  1090. "Invalid event to VF. VF should not get FLR event\n");
  1091. }
  1092. void qlcnic_sriov_handle_bc_event(struct qlcnic_adapter *adapter, u32 event)
  1093. {
  1094. struct qlcnic_vf_info *vf;
  1095. struct qlcnic_sriov *sriov;
  1096. int index;
  1097. u8 pci_func;
  1098. sriov = adapter->ahw->sriov;
  1099. pci_func = qlcnic_sriov_target_func_id(event);
  1100. index = qlcnic_sriov_func_to_index(adapter, pci_func);
  1101. if (index < 0)
  1102. return;
  1103. vf = &sriov->vf_info[index];
  1104. vf->pci_func = pci_func;
  1105. if (qlcnic_sriov_channel_free_check(event))
  1106. complete(&vf->ch_free_cmpl);
  1107. if (qlcnic_sriov_flr_check(event)) {
  1108. qlcnic_sriov_handle_flr_event(sriov, vf);
  1109. return;
  1110. }
  1111. if (qlcnic_sriov_bc_msg_check(event))
  1112. qlcnic_sriov_handle_msg_event(sriov, vf);
  1113. }
  1114. int qlcnic_sriov_cfg_bc_intr(struct qlcnic_adapter *adapter, u8 enable)
  1115. {
  1116. struct qlcnic_cmd_args cmd;
  1117. int err;
  1118. if (!test_bit(__QLCNIC_SRIOV_ENABLE, &adapter->state))
  1119. return 0;
  1120. if (qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_BC_EVENT_SETUP))
  1121. return -ENOMEM;
  1122. if (enable)
  1123. cmd.req.arg[1] = (1 << 4) | (1 << 5) | (1 << 6) | (1 << 7);
  1124. err = qlcnic_83xx_issue_cmd(adapter, &cmd);
  1125. if (err != QLCNIC_RCODE_SUCCESS) {
  1126. dev_err(&adapter->pdev->dev,
  1127. "Failed to %s bc events, err=%d\n",
  1128. (enable ? "enable" : "disable"), err);
  1129. }
  1130. qlcnic_free_mbx_args(&cmd);
  1131. return err;
  1132. }
  1133. static int qlcnic_sriov_retry_bc_cmd(struct qlcnic_adapter *adapter,
  1134. struct qlcnic_bc_trans *trans)
  1135. {
  1136. u8 max = QLC_BC_CMD_MAX_RETRY_CNT;
  1137. u32 state;
  1138. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  1139. if (state == QLC_83XX_IDC_DEV_READY) {
  1140. msleep(20);
  1141. clear_bit(QLC_BC_VF_CHANNEL, &trans->vf->state);
  1142. trans->trans_state = QLC_INIT;
  1143. if (++adapter->fw_fail_cnt > max)
  1144. return -EIO;
  1145. else
  1146. return 0;
  1147. }
  1148. return -EIO;
  1149. }
  1150. static int __qlcnic_sriov_issue_cmd(struct qlcnic_adapter *adapter,
  1151. struct qlcnic_cmd_args *cmd)
  1152. {
  1153. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1154. struct qlcnic_mailbox *mbx = ahw->mailbox;
  1155. struct device *dev = &adapter->pdev->dev;
  1156. struct qlcnic_bc_trans *trans;
  1157. int err;
  1158. u32 rsp_data, opcode, mbx_err_code, rsp;
  1159. u16 seq = ++adapter->ahw->sriov->bc.trans_counter;
  1160. u8 func = ahw->pci_func;
  1161. rsp = qlcnic_sriov_alloc_bc_trans(&trans);
  1162. if (rsp)
  1163. goto free_cmd;
  1164. rsp = qlcnic_sriov_prepare_bc_hdr(trans, cmd, seq, QLC_BC_COMMAND);
  1165. if (rsp)
  1166. goto cleanup_transaction;
  1167. retry:
  1168. if (!test_bit(QLC_83XX_MBX_READY, &mbx->status)) {
  1169. rsp = -EIO;
  1170. QLCDB(adapter, DRV, "MBX not Ready!(cmd 0x%x) for VF 0x%x\n",
  1171. QLCNIC_MBX_RSP(cmd->req.arg[0]), func);
  1172. goto err_out;
  1173. }
  1174. err = qlcnic_sriov_send_bc_cmd(adapter, trans, func);
  1175. if (err) {
  1176. dev_err(dev, "MBX command 0x%x timed out for VF %d\n",
  1177. (cmd->req.arg[0] & 0xffff), func);
  1178. rsp = QLCNIC_RCODE_TIMEOUT;
  1179. /* After adapter reset PF driver may take some time to
  1180. * respond to VF's request. Retry request till maximum retries.
  1181. */
  1182. if ((trans->req_hdr->cmd_op == QLCNIC_BC_CMD_CHANNEL_INIT) &&
  1183. !qlcnic_sriov_retry_bc_cmd(adapter, trans))
  1184. goto retry;
  1185. goto err_out;
  1186. }
  1187. rsp_data = cmd->rsp.arg[0];
  1188. mbx_err_code = QLCNIC_MBX_STATUS(rsp_data);
  1189. opcode = QLCNIC_MBX_RSP(cmd->req.arg[0]);
  1190. if ((mbx_err_code == QLCNIC_MBX_RSP_OK) ||
  1191. (mbx_err_code == QLCNIC_MBX_PORT_RSP_OK)) {
  1192. rsp = QLCNIC_RCODE_SUCCESS;
  1193. } else {
  1194. if (cmd->type == QLC_83XX_MBX_CMD_NO_WAIT) {
  1195. rsp = QLCNIC_RCODE_SUCCESS;
  1196. } else {
  1197. rsp = mbx_err_code;
  1198. if (!rsp)
  1199. rsp = 1;
  1200. dev_err(dev,
  1201. "MBX command 0x%x failed with err:0x%x for VF %d\n",
  1202. opcode, mbx_err_code, func);
  1203. }
  1204. }
  1205. err_out:
  1206. if (rsp == QLCNIC_RCODE_TIMEOUT) {
  1207. ahw->reset_context = 1;
  1208. adapter->need_fw_reset = 1;
  1209. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  1210. }
  1211. cleanup_transaction:
  1212. qlcnic_sriov_cleanup_transaction(trans);
  1213. free_cmd:
  1214. if (cmd->type == QLC_83XX_MBX_CMD_NO_WAIT) {
  1215. qlcnic_free_mbx_args(cmd);
  1216. kfree(cmd);
  1217. }
  1218. return rsp;
  1219. }
  1220. static int qlcnic_sriov_issue_cmd(struct qlcnic_adapter *adapter,
  1221. struct qlcnic_cmd_args *cmd)
  1222. {
  1223. if (cmd->type == QLC_83XX_MBX_CMD_NO_WAIT)
  1224. return qlcnic_sriov_async_issue_cmd(adapter, cmd);
  1225. else
  1226. return __qlcnic_sriov_issue_cmd(adapter, cmd);
  1227. }
  1228. static int qlcnic_sriov_channel_cfg_cmd(struct qlcnic_adapter *adapter, u8 cmd_op)
  1229. {
  1230. struct qlcnic_cmd_args cmd;
  1231. struct qlcnic_vf_info *vf = &adapter->ahw->sriov->vf_info[0];
  1232. int ret;
  1233. memset(&cmd, 0, sizeof(cmd));
  1234. if (qlcnic_sriov_alloc_bc_mbx_args(&cmd, cmd_op))
  1235. return -ENOMEM;
  1236. ret = qlcnic_issue_cmd(adapter, &cmd);
  1237. if (ret) {
  1238. dev_err(&adapter->pdev->dev,
  1239. "Failed bc channel %s %d\n", cmd_op ? "term" : "init",
  1240. ret);
  1241. goto out;
  1242. }
  1243. cmd_op = (cmd.rsp.arg[0] & 0xff);
  1244. if (cmd.rsp.arg[0] >> 25 == 2)
  1245. return 2;
  1246. if (cmd_op == QLCNIC_BC_CMD_CHANNEL_INIT)
  1247. set_bit(QLC_BC_VF_STATE, &vf->state);
  1248. else
  1249. clear_bit(QLC_BC_VF_STATE, &vf->state);
  1250. out:
  1251. qlcnic_free_mbx_args(&cmd);
  1252. return ret;
  1253. }
  1254. static void qlcnic_vf_add_mc_list(struct net_device *netdev, const u8 *mac,
  1255. enum qlcnic_mac_type mac_type)
  1256. {
  1257. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1258. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  1259. struct qlcnic_vf_info *vf;
  1260. u16 vlan_id;
  1261. int i;
  1262. vf = &adapter->ahw->sriov->vf_info[0];
  1263. if (!qlcnic_sriov_check_any_vlan(vf)) {
  1264. qlcnic_nic_add_mac(adapter, mac, 0, mac_type);
  1265. } else {
  1266. spin_lock(&vf->vlan_list_lock);
  1267. for (i = 0; i < sriov->num_allowed_vlans; i++) {
  1268. vlan_id = vf->sriov_vlans[i];
  1269. if (vlan_id)
  1270. qlcnic_nic_add_mac(adapter, mac, vlan_id,
  1271. mac_type);
  1272. }
  1273. spin_unlock(&vf->vlan_list_lock);
  1274. if (qlcnic_84xx_check(adapter))
  1275. qlcnic_nic_add_mac(adapter, mac, 0, mac_type);
  1276. }
  1277. }
  1278. void qlcnic_sriov_cleanup_async_list(struct qlcnic_back_channel *bc)
  1279. {
  1280. struct list_head *head = &bc->async_cmd_list;
  1281. struct qlcnic_async_cmd *entry;
  1282. flush_workqueue(bc->bc_async_wq);
  1283. cancel_work_sync(&bc->vf_async_work);
  1284. spin_lock(&bc->queue_lock);
  1285. while (!list_empty(head)) {
  1286. entry = list_entry(head->next, struct qlcnic_async_cmd,
  1287. list);
  1288. list_del(&entry->list);
  1289. kfree(entry->cmd);
  1290. kfree(entry);
  1291. }
  1292. spin_unlock(&bc->queue_lock);
  1293. }
  1294. void qlcnic_sriov_vf_set_multi(struct net_device *netdev)
  1295. {
  1296. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  1297. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1298. static const u8 bcast_addr[ETH_ALEN] = {
  1299. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  1300. };
  1301. struct netdev_hw_addr *ha;
  1302. u32 mode = VPORT_MISS_MODE_DROP;
  1303. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  1304. return;
  1305. if (netdev->flags & IFF_PROMISC) {
  1306. if (!(adapter->flags & QLCNIC_PROMISC_DISABLED))
  1307. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  1308. } else if ((netdev->flags & IFF_ALLMULTI) ||
  1309. (netdev_mc_count(netdev) > ahw->max_mc_count)) {
  1310. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  1311. } else {
  1312. qlcnic_vf_add_mc_list(netdev, bcast_addr, QLCNIC_BROADCAST_MAC);
  1313. if (!netdev_mc_empty(netdev)) {
  1314. qlcnic_flush_mcast_mac(adapter);
  1315. netdev_for_each_mc_addr(ha, netdev)
  1316. qlcnic_vf_add_mc_list(netdev, ha->addr,
  1317. QLCNIC_MULTICAST_MAC);
  1318. }
  1319. }
  1320. /* configure unicast MAC address, if there is not sufficient space
  1321. * to store all the unicast addresses then enable promiscuous mode
  1322. */
  1323. if (netdev_uc_count(netdev) > ahw->max_uc_count) {
  1324. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  1325. } else if (!netdev_uc_empty(netdev)) {
  1326. netdev_for_each_uc_addr(ha, netdev)
  1327. qlcnic_vf_add_mc_list(netdev, ha->addr,
  1328. QLCNIC_UNICAST_MAC);
  1329. }
  1330. if (adapter->pdev->is_virtfn) {
  1331. if (mode == VPORT_MISS_MODE_ACCEPT_ALL &&
  1332. !adapter->fdb_mac_learn) {
  1333. qlcnic_alloc_lb_filters_mem(adapter);
  1334. adapter->drv_mac_learn = 1;
  1335. adapter->rx_mac_learn = true;
  1336. } else {
  1337. adapter->drv_mac_learn = 0;
  1338. adapter->rx_mac_learn = false;
  1339. }
  1340. }
  1341. qlcnic_nic_set_promisc(adapter, mode);
  1342. }
  1343. static void qlcnic_sriov_handle_async_issue_cmd(struct work_struct *work)
  1344. {
  1345. struct qlcnic_async_cmd *entry, *tmp;
  1346. struct qlcnic_back_channel *bc;
  1347. struct qlcnic_cmd_args *cmd;
  1348. struct list_head *head;
  1349. LIST_HEAD(del_list);
  1350. bc = container_of(work, struct qlcnic_back_channel, vf_async_work);
  1351. head = &bc->async_cmd_list;
  1352. spin_lock(&bc->queue_lock);
  1353. list_splice_init(head, &del_list);
  1354. spin_unlock(&bc->queue_lock);
  1355. list_for_each_entry_safe(entry, tmp, &del_list, list) {
  1356. list_del(&entry->list);
  1357. cmd = entry->cmd;
  1358. __qlcnic_sriov_issue_cmd(bc->adapter, cmd);
  1359. kfree(entry);
  1360. }
  1361. if (!list_empty(head))
  1362. queue_work(bc->bc_async_wq, &bc->vf_async_work);
  1363. return;
  1364. }
  1365. static struct qlcnic_async_cmd *
  1366. qlcnic_sriov_alloc_async_cmd(struct qlcnic_back_channel *bc,
  1367. struct qlcnic_cmd_args *cmd)
  1368. {
  1369. struct qlcnic_async_cmd *entry = NULL;
  1370. entry = kzalloc(sizeof(*entry), GFP_ATOMIC);
  1371. if (!entry)
  1372. return NULL;
  1373. entry->cmd = cmd;
  1374. spin_lock(&bc->queue_lock);
  1375. list_add_tail(&entry->list, &bc->async_cmd_list);
  1376. spin_unlock(&bc->queue_lock);
  1377. return entry;
  1378. }
  1379. static void qlcnic_sriov_schedule_async_cmd(struct qlcnic_back_channel *bc,
  1380. struct qlcnic_cmd_args *cmd)
  1381. {
  1382. struct qlcnic_async_cmd *entry = NULL;
  1383. entry = qlcnic_sriov_alloc_async_cmd(bc, cmd);
  1384. if (!entry) {
  1385. qlcnic_free_mbx_args(cmd);
  1386. kfree(cmd);
  1387. return;
  1388. }
  1389. queue_work(bc->bc_async_wq, &bc->vf_async_work);
  1390. }
  1391. static int qlcnic_sriov_async_issue_cmd(struct qlcnic_adapter *adapter,
  1392. struct qlcnic_cmd_args *cmd)
  1393. {
  1394. struct qlcnic_back_channel *bc = &adapter->ahw->sriov->bc;
  1395. if (adapter->need_fw_reset)
  1396. return -EIO;
  1397. qlcnic_sriov_schedule_async_cmd(bc, cmd);
  1398. return 0;
  1399. }
  1400. static int qlcnic_sriov_vf_reinit_driver(struct qlcnic_adapter *adapter)
  1401. {
  1402. int err;
  1403. adapter->need_fw_reset = 0;
  1404. qlcnic_83xx_reinit_mbx_work(adapter->ahw->mailbox);
  1405. qlcnic_83xx_enable_mbx_interrupt(adapter);
  1406. err = qlcnic_sriov_cfg_bc_intr(adapter, 1);
  1407. if (err)
  1408. return err;
  1409. err = qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_INIT);
  1410. if (err)
  1411. goto err_out_cleanup_bc_intr;
  1412. err = qlcnic_sriov_vf_init_driver(adapter);
  1413. if (err)
  1414. goto err_out_term_channel;
  1415. return 0;
  1416. err_out_term_channel:
  1417. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  1418. err_out_cleanup_bc_intr:
  1419. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  1420. return err;
  1421. }
  1422. static void qlcnic_sriov_vf_attach(struct qlcnic_adapter *adapter)
  1423. {
  1424. struct net_device *netdev = adapter->netdev;
  1425. if (netif_running(netdev)) {
  1426. if (!qlcnic_up(adapter, netdev))
  1427. qlcnic_restore_indev_addr(netdev, NETDEV_UP);
  1428. }
  1429. netif_device_attach(netdev);
  1430. }
  1431. static void qlcnic_sriov_vf_detach(struct qlcnic_adapter *adapter)
  1432. {
  1433. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1434. struct qlcnic_intrpt_config *intr_tbl = ahw->intr_tbl;
  1435. struct net_device *netdev = adapter->netdev;
  1436. u8 i, max_ints = ahw->num_msix - 1;
  1437. netif_device_detach(netdev);
  1438. qlcnic_83xx_detach_mailbox_work(adapter);
  1439. qlcnic_83xx_disable_mbx_intr(adapter);
  1440. if (netif_running(netdev))
  1441. qlcnic_down(adapter, netdev);
  1442. for (i = 0; i < max_ints; i++) {
  1443. intr_tbl[i].id = i;
  1444. intr_tbl[i].enabled = 0;
  1445. intr_tbl[i].src = 0;
  1446. }
  1447. ahw->reset_context = 0;
  1448. }
  1449. static int qlcnic_sriov_vf_handle_dev_ready(struct qlcnic_adapter *adapter)
  1450. {
  1451. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1452. struct device *dev = &adapter->pdev->dev;
  1453. struct qlc_83xx_idc *idc = &ahw->idc;
  1454. u8 func = ahw->pci_func;
  1455. u32 state;
  1456. if ((idc->prev_state == QLC_83XX_IDC_DEV_NEED_RESET) ||
  1457. (idc->prev_state == QLC_83XX_IDC_DEV_INIT)) {
  1458. if (!qlcnic_sriov_vf_reinit_driver(adapter)) {
  1459. qlcnic_sriov_vf_attach(adapter);
  1460. adapter->fw_fail_cnt = 0;
  1461. dev_info(dev,
  1462. "%s: Reinitialization of VF 0x%x done after FW reset\n",
  1463. __func__, func);
  1464. } else {
  1465. dev_err(dev,
  1466. "%s: Reinitialization of VF 0x%x failed after FW reset\n",
  1467. __func__, func);
  1468. state = QLCRDX(ahw, QLC_83XX_IDC_DEV_STATE);
  1469. dev_info(dev, "Current state 0x%x after FW reset\n",
  1470. state);
  1471. }
  1472. }
  1473. return 0;
  1474. }
  1475. static int qlcnic_sriov_vf_handle_context_reset(struct qlcnic_adapter *adapter)
  1476. {
  1477. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1478. struct qlcnic_mailbox *mbx = ahw->mailbox;
  1479. struct device *dev = &adapter->pdev->dev;
  1480. struct qlc_83xx_idc *idc = &ahw->idc;
  1481. u8 func = ahw->pci_func;
  1482. u32 state;
  1483. adapter->reset_ctx_cnt++;
  1484. /* Skip the context reset and check if FW is hung */
  1485. if (adapter->reset_ctx_cnt < 3) {
  1486. adapter->need_fw_reset = 1;
  1487. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  1488. dev_info(dev,
  1489. "Resetting context, wait here to check if FW is in failed state\n");
  1490. return 0;
  1491. }
  1492. /* Check if number of resets exceed the threshold.
  1493. * If it exceeds the threshold just fail the VF.
  1494. */
  1495. if (adapter->reset_ctx_cnt > QLC_83XX_VF_RESET_FAIL_THRESH) {
  1496. clear_bit(QLC_83XX_MODULE_LOADED, &idc->status);
  1497. adapter->tx_timeo_cnt = 0;
  1498. adapter->fw_fail_cnt = 0;
  1499. adapter->reset_ctx_cnt = 0;
  1500. qlcnic_sriov_vf_detach(adapter);
  1501. dev_err(dev,
  1502. "Device context resets have exceeded the threshold, device interface will be shutdown\n");
  1503. return -EIO;
  1504. }
  1505. dev_info(dev, "Resetting context of VF 0x%x\n", func);
  1506. dev_info(dev, "%s: Context reset count %d for VF 0x%x\n",
  1507. __func__, adapter->reset_ctx_cnt, func);
  1508. set_bit(__QLCNIC_RESETTING, &adapter->state);
  1509. adapter->need_fw_reset = 1;
  1510. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  1511. qlcnic_sriov_vf_detach(adapter);
  1512. adapter->need_fw_reset = 0;
  1513. if (!qlcnic_sriov_vf_reinit_driver(adapter)) {
  1514. qlcnic_sriov_vf_attach(adapter);
  1515. adapter->tx_timeo_cnt = 0;
  1516. adapter->reset_ctx_cnt = 0;
  1517. adapter->fw_fail_cnt = 0;
  1518. dev_info(dev, "Done resetting context for VF 0x%x\n", func);
  1519. } else {
  1520. dev_err(dev, "%s: Reinitialization of VF 0x%x failed\n",
  1521. __func__, func);
  1522. state = QLCRDX(ahw, QLC_83XX_IDC_DEV_STATE);
  1523. dev_info(dev, "%s: Current state 0x%x\n", __func__, state);
  1524. }
  1525. return 0;
  1526. }
  1527. static int qlcnic_sriov_vf_idc_ready_state(struct qlcnic_adapter *adapter)
  1528. {
  1529. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1530. int ret = 0;
  1531. if (ahw->idc.prev_state != QLC_83XX_IDC_DEV_READY)
  1532. ret = qlcnic_sriov_vf_handle_dev_ready(adapter);
  1533. else if (ahw->reset_context)
  1534. ret = qlcnic_sriov_vf_handle_context_reset(adapter);
  1535. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1536. return ret;
  1537. }
  1538. static int qlcnic_sriov_vf_idc_failed_state(struct qlcnic_adapter *adapter)
  1539. {
  1540. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1541. dev_err(&adapter->pdev->dev, "Device is in failed state\n");
  1542. if (idc->prev_state == QLC_83XX_IDC_DEV_READY)
  1543. qlcnic_sriov_vf_detach(adapter);
  1544. clear_bit(QLC_83XX_MODULE_LOADED, &idc->status);
  1545. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1546. return -EIO;
  1547. }
  1548. static int
  1549. qlcnic_sriov_vf_idc_need_quiescent_state(struct qlcnic_adapter *adapter)
  1550. {
  1551. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  1552. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1553. dev_info(&adapter->pdev->dev, "Device is in quiescent state\n");
  1554. if (idc->prev_state == QLC_83XX_IDC_DEV_READY) {
  1555. set_bit(__QLCNIC_RESETTING, &adapter->state);
  1556. adapter->tx_timeo_cnt = 0;
  1557. adapter->reset_ctx_cnt = 0;
  1558. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  1559. qlcnic_sriov_vf_detach(adapter);
  1560. }
  1561. return 0;
  1562. }
  1563. static int qlcnic_sriov_vf_idc_init_reset_state(struct qlcnic_adapter *adapter)
  1564. {
  1565. struct qlcnic_mailbox *mbx = adapter->ahw->mailbox;
  1566. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1567. u8 func = adapter->ahw->pci_func;
  1568. if (idc->prev_state == QLC_83XX_IDC_DEV_READY) {
  1569. dev_err(&adapter->pdev->dev,
  1570. "Firmware hang detected by VF 0x%x\n", func);
  1571. set_bit(__QLCNIC_RESETTING, &adapter->state);
  1572. adapter->tx_timeo_cnt = 0;
  1573. adapter->reset_ctx_cnt = 0;
  1574. clear_bit(QLC_83XX_MBX_READY, &mbx->status);
  1575. qlcnic_sriov_vf_detach(adapter);
  1576. }
  1577. return 0;
  1578. }
  1579. static int qlcnic_sriov_vf_idc_unknown_state(struct qlcnic_adapter *adapter)
  1580. {
  1581. dev_err(&adapter->pdev->dev, "%s: Device in unknown state\n", __func__);
  1582. return 0;
  1583. }
  1584. static void qlcnic_sriov_vf_periodic_tasks(struct qlcnic_adapter *adapter)
  1585. {
  1586. if (adapter->fhash.fnum)
  1587. qlcnic_prune_lb_filters(adapter);
  1588. }
  1589. static void qlcnic_sriov_vf_poll_dev_state(struct work_struct *work)
  1590. {
  1591. struct qlcnic_adapter *adapter;
  1592. struct qlc_83xx_idc *idc;
  1593. int ret = 0;
  1594. adapter = container_of(work, struct qlcnic_adapter, fw_work.work);
  1595. idc = &adapter->ahw->idc;
  1596. idc->curr_state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  1597. switch (idc->curr_state) {
  1598. case QLC_83XX_IDC_DEV_READY:
  1599. ret = qlcnic_sriov_vf_idc_ready_state(adapter);
  1600. break;
  1601. case QLC_83XX_IDC_DEV_NEED_RESET:
  1602. case QLC_83XX_IDC_DEV_INIT:
  1603. ret = qlcnic_sriov_vf_idc_init_reset_state(adapter);
  1604. break;
  1605. case QLC_83XX_IDC_DEV_NEED_QUISCENT:
  1606. ret = qlcnic_sriov_vf_idc_need_quiescent_state(adapter);
  1607. break;
  1608. case QLC_83XX_IDC_DEV_FAILED:
  1609. ret = qlcnic_sriov_vf_idc_failed_state(adapter);
  1610. break;
  1611. case QLC_83XX_IDC_DEV_QUISCENT:
  1612. break;
  1613. default:
  1614. ret = qlcnic_sriov_vf_idc_unknown_state(adapter);
  1615. }
  1616. idc->prev_state = idc->curr_state;
  1617. qlcnic_sriov_vf_periodic_tasks(adapter);
  1618. if (!ret && test_bit(QLC_83XX_MODULE_LOADED, &idc->status))
  1619. qlcnic_schedule_work(adapter, qlcnic_sriov_vf_poll_dev_state,
  1620. idc->delay);
  1621. }
  1622. static void qlcnic_sriov_vf_cancel_fw_work(struct qlcnic_adapter *adapter)
  1623. {
  1624. while (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  1625. msleep(20);
  1626. clear_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  1627. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  1628. cancel_delayed_work_sync(&adapter->fw_work);
  1629. }
  1630. static int qlcnic_sriov_check_vlan_id(struct qlcnic_sriov *sriov,
  1631. struct qlcnic_vf_info *vf, u16 vlan_id)
  1632. {
  1633. int i, err = -EINVAL;
  1634. if (!vf->sriov_vlans)
  1635. return err;
  1636. spin_lock_bh(&vf->vlan_list_lock);
  1637. for (i = 0; i < sriov->num_allowed_vlans; i++) {
  1638. if (vf->sriov_vlans[i] == vlan_id) {
  1639. err = 0;
  1640. break;
  1641. }
  1642. }
  1643. spin_unlock_bh(&vf->vlan_list_lock);
  1644. return err;
  1645. }
  1646. static int qlcnic_sriov_validate_num_vlans(struct qlcnic_sriov *sriov,
  1647. struct qlcnic_vf_info *vf)
  1648. {
  1649. int err = 0;
  1650. spin_lock_bh(&vf->vlan_list_lock);
  1651. if (vf->num_vlan >= sriov->num_allowed_vlans)
  1652. err = -EINVAL;
  1653. spin_unlock_bh(&vf->vlan_list_lock);
  1654. return err;
  1655. }
  1656. static int qlcnic_sriov_validate_vlan_cfg(struct qlcnic_adapter *adapter,
  1657. u16 vid, u8 enable)
  1658. {
  1659. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  1660. struct qlcnic_vf_info *vf;
  1661. bool vlan_exist;
  1662. u8 allowed = 0;
  1663. int i;
  1664. vf = &adapter->ahw->sriov->vf_info[0];
  1665. vlan_exist = qlcnic_sriov_check_any_vlan(vf);
  1666. if (sriov->vlan_mode != QLC_GUEST_VLAN_MODE)
  1667. return -EINVAL;
  1668. if (enable) {
  1669. if (qlcnic_83xx_vf_check(adapter) && vlan_exist)
  1670. return -EINVAL;
  1671. if (qlcnic_sriov_validate_num_vlans(sriov, vf))
  1672. return -EINVAL;
  1673. if (sriov->any_vlan) {
  1674. for (i = 0; i < sriov->num_allowed_vlans; i++) {
  1675. if (sriov->allowed_vlans[i] == vid)
  1676. allowed = 1;
  1677. }
  1678. if (!allowed)
  1679. return -EINVAL;
  1680. }
  1681. } else {
  1682. if (!vlan_exist || qlcnic_sriov_check_vlan_id(sriov, vf, vid))
  1683. return -EINVAL;
  1684. }
  1685. return 0;
  1686. }
  1687. static void qlcnic_sriov_vlan_operation(struct qlcnic_vf_info *vf, u16 vlan_id,
  1688. enum qlcnic_vlan_operations opcode)
  1689. {
  1690. struct qlcnic_adapter *adapter = vf->adapter;
  1691. struct qlcnic_sriov *sriov;
  1692. sriov = adapter->ahw->sriov;
  1693. if (!vf->sriov_vlans)
  1694. return;
  1695. spin_lock_bh(&vf->vlan_list_lock);
  1696. switch (opcode) {
  1697. case QLC_VLAN_ADD:
  1698. qlcnic_sriov_add_vlan_id(sriov, vf, vlan_id);
  1699. break;
  1700. case QLC_VLAN_DELETE:
  1701. qlcnic_sriov_del_vlan_id(sriov, vf, vlan_id);
  1702. break;
  1703. default:
  1704. netdev_err(adapter->netdev, "Invalid VLAN operation\n");
  1705. }
  1706. spin_unlock_bh(&vf->vlan_list_lock);
  1707. return;
  1708. }
  1709. int qlcnic_sriov_cfg_vf_guest_vlan(struct qlcnic_adapter *adapter,
  1710. u16 vid, u8 enable)
  1711. {
  1712. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  1713. struct net_device *netdev = adapter->netdev;
  1714. struct qlcnic_vf_info *vf;
  1715. struct qlcnic_cmd_args cmd;
  1716. int ret;
  1717. memset(&cmd, 0, sizeof(cmd));
  1718. if (vid == 0)
  1719. return 0;
  1720. vf = &adapter->ahw->sriov->vf_info[0];
  1721. ret = qlcnic_sriov_validate_vlan_cfg(adapter, vid, enable);
  1722. if (ret)
  1723. return ret;
  1724. ret = qlcnic_sriov_alloc_bc_mbx_args(&cmd,
  1725. QLCNIC_BC_CMD_CFG_GUEST_VLAN);
  1726. if (ret)
  1727. return ret;
  1728. cmd.req.arg[1] = (enable & 1) | vid << 16;
  1729. qlcnic_sriov_cleanup_async_list(&sriov->bc);
  1730. ret = qlcnic_issue_cmd(adapter, &cmd);
  1731. if (ret) {
  1732. dev_err(&adapter->pdev->dev,
  1733. "Failed to configure guest VLAN, err=%d\n", ret);
  1734. } else {
  1735. netif_addr_lock_bh(netdev);
  1736. qlcnic_free_mac_list(adapter);
  1737. netif_addr_unlock_bh(netdev);
  1738. if (enable)
  1739. qlcnic_sriov_vlan_operation(vf, vid, QLC_VLAN_ADD);
  1740. else
  1741. qlcnic_sriov_vlan_operation(vf, vid, QLC_VLAN_DELETE);
  1742. netif_addr_lock_bh(netdev);
  1743. qlcnic_set_multi(netdev);
  1744. netif_addr_unlock_bh(netdev);
  1745. }
  1746. qlcnic_free_mbx_args(&cmd);
  1747. return ret;
  1748. }
  1749. static void qlcnic_sriov_vf_free_mac_list(struct qlcnic_adapter *adapter)
  1750. {
  1751. struct list_head *head = &adapter->mac_list;
  1752. struct qlcnic_mac_vlan_list *cur;
  1753. while (!list_empty(head)) {
  1754. cur = list_entry(head->next, struct qlcnic_mac_vlan_list, list);
  1755. qlcnic_sre_macaddr_change(adapter, cur->mac_addr, cur->vlan_id,
  1756. QLCNIC_MAC_DEL);
  1757. list_del(&cur->list);
  1758. kfree(cur);
  1759. }
  1760. }
  1761. static int qlcnic_sriov_vf_shutdown(struct pci_dev *pdev)
  1762. {
  1763. struct qlcnic_adapter *adapter = pci_get_drvdata(pdev);
  1764. struct net_device *netdev = adapter->netdev;
  1765. int retval;
  1766. netif_device_detach(netdev);
  1767. qlcnic_cancel_idc_work(adapter);
  1768. if (netif_running(netdev))
  1769. qlcnic_down(adapter, netdev);
  1770. qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_TERM);
  1771. qlcnic_sriov_cfg_bc_intr(adapter, 0);
  1772. qlcnic_83xx_disable_mbx_intr(adapter);
  1773. cancel_delayed_work_sync(&adapter->idc_aen_work);
  1774. retval = pci_save_state(pdev);
  1775. if (retval)
  1776. return retval;
  1777. return 0;
  1778. }
  1779. static int qlcnic_sriov_vf_resume(struct qlcnic_adapter *adapter)
  1780. {
  1781. struct qlc_83xx_idc *idc = &adapter->ahw->idc;
  1782. struct net_device *netdev = adapter->netdev;
  1783. int err;
  1784. set_bit(QLC_83XX_MODULE_LOADED, &idc->status);
  1785. qlcnic_83xx_enable_mbx_interrupt(adapter);
  1786. err = qlcnic_sriov_cfg_bc_intr(adapter, 1);
  1787. if (err)
  1788. return err;
  1789. err = qlcnic_sriov_channel_cfg_cmd(adapter, QLCNIC_BC_CMD_CHANNEL_INIT);
  1790. if (!err) {
  1791. if (netif_running(netdev)) {
  1792. err = qlcnic_up(adapter, netdev);
  1793. if (!err)
  1794. qlcnic_restore_indev_addr(netdev, NETDEV_UP);
  1795. }
  1796. }
  1797. netif_device_attach(netdev);
  1798. qlcnic_schedule_work(adapter, qlcnic_sriov_vf_poll_dev_state,
  1799. idc->delay);
  1800. return err;
  1801. }
  1802. void qlcnic_sriov_alloc_vlans(struct qlcnic_adapter *adapter)
  1803. {
  1804. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  1805. struct qlcnic_vf_info *vf;
  1806. int i;
  1807. for (i = 0; i < sriov->num_vfs; i++) {
  1808. vf = &sriov->vf_info[i];
  1809. vf->sriov_vlans = kcalloc(sriov->num_allowed_vlans,
  1810. sizeof(*vf->sriov_vlans), GFP_KERNEL);
  1811. }
  1812. }
  1813. void qlcnic_sriov_free_vlans(struct qlcnic_adapter *adapter)
  1814. {
  1815. struct qlcnic_sriov *sriov = adapter->ahw->sriov;
  1816. struct qlcnic_vf_info *vf;
  1817. int i;
  1818. for (i = 0; i < sriov->num_vfs; i++) {
  1819. vf = &sriov->vf_info[i];
  1820. kfree(vf->sriov_vlans);
  1821. vf->sriov_vlans = NULL;
  1822. }
  1823. }
  1824. void qlcnic_sriov_add_vlan_id(struct qlcnic_sriov *sriov,
  1825. struct qlcnic_vf_info *vf, u16 vlan_id)
  1826. {
  1827. int i;
  1828. for (i = 0; i < sriov->num_allowed_vlans; i++) {
  1829. if (!vf->sriov_vlans[i]) {
  1830. vf->sriov_vlans[i] = vlan_id;
  1831. vf->num_vlan++;
  1832. return;
  1833. }
  1834. }
  1835. }
  1836. void qlcnic_sriov_del_vlan_id(struct qlcnic_sriov *sriov,
  1837. struct qlcnic_vf_info *vf, u16 vlan_id)
  1838. {
  1839. int i;
  1840. for (i = 0; i < sriov->num_allowed_vlans; i++) {
  1841. if (vf->sriov_vlans[i] == vlan_id) {
  1842. vf->sriov_vlans[i] = 0;
  1843. vf->num_vlan--;
  1844. return;
  1845. }
  1846. }
  1847. }
  1848. bool qlcnic_sriov_check_any_vlan(struct qlcnic_vf_info *vf)
  1849. {
  1850. bool err = false;
  1851. spin_lock_bh(&vf->vlan_list_lock);
  1852. if (vf->num_vlan)
  1853. err = true;
  1854. spin_unlock_bh(&vf->vlan_list_lock);
  1855. return err;
  1856. }