qlcnic_init.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include "qlcnic_hw.h"
  9. struct crb_addr_pair {
  10. u32 addr;
  11. u32 data;
  12. };
  13. #define QLCNIC_MAX_CRB_XFORM 60
  14. static unsigned int crb_addr_xform[QLCNIC_MAX_CRB_XFORM];
  15. #define crb_addr_transform(name) \
  16. (crb_addr_xform[QLCNIC_HW_PX_MAP_CRB_##name] = \
  17. QLCNIC_HW_CRB_HUB_AGT_ADR_##name << 20)
  18. #define QLCNIC_ADDR_ERROR (0xffffffff)
  19. static int
  20. qlcnic_check_fw_hearbeat(struct qlcnic_adapter *adapter);
  21. static void crb_addr_transform_setup(void)
  22. {
  23. crb_addr_transform(XDMA);
  24. crb_addr_transform(TIMR);
  25. crb_addr_transform(SRE);
  26. crb_addr_transform(SQN3);
  27. crb_addr_transform(SQN2);
  28. crb_addr_transform(SQN1);
  29. crb_addr_transform(SQN0);
  30. crb_addr_transform(SQS3);
  31. crb_addr_transform(SQS2);
  32. crb_addr_transform(SQS1);
  33. crb_addr_transform(SQS0);
  34. crb_addr_transform(RPMX7);
  35. crb_addr_transform(RPMX6);
  36. crb_addr_transform(RPMX5);
  37. crb_addr_transform(RPMX4);
  38. crb_addr_transform(RPMX3);
  39. crb_addr_transform(RPMX2);
  40. crb_addr_transform(RPMX1);
  41. crb_addr_transform(RPMX0);
  42. crb_addr_transform(ROMUSB);
  43. crb_addr_transform(SN);
  44. crb_addr_transform(QMN);
  45. crb_addr_transform(QMS);
  46. crb_addr_transform(PGNI);
  47. crb_addr_transform(PGND);
  48. crb_addr_transform(PGN3);
  49. crb_addr_transform(PGN2);
  50. crb_addr_transform(PGN1);
  51. crb_addr_transform(PGN0);
  52. crb_addr_transform(PGSI);
  53. crb_addr_transform(PGSD);
  54. crb_addr_transform(PGS3);
  55. crb_addr_transform(PGS2);
  56. crb_addr_transform(PGS1);
  57. crb_addr_transform(PGS0);
  58. crb_addr_transform(PS);
  59. crb_addr_transform(PH);
  60. crb_addr_transform(NIU);
  61. crb_addr_transform(I2Q);
  62. crb_addr_transform(EG);
  63. crb_addr_transform(MN);
  64. crb_addr_transform(MS);
  65. crb_addr_transform(CAS2);
  66. crb_addr_transform(CAS1);
  67. crb_addr_transform(CAS0);
  68. crb_addr_transform(CAM);
  69. crb_addr_transform(C2C1);
  70. crb_addr_transform(C2C0);
  71. crb_addr_transform(SMB);
  72. crb_addr_transform(OCM0);
  73. crb_addr_transform(I2C0);
  74. }
  75. void qlcnic_release_rx_buffers(struct qlcnic_adapter *adapter)
  76. {
  77. struct qlcnic_recv_context *recv_ctx;
  78. struct qlcnic_host_rds_ring *rds_ring;
  79. struct qlcnic_rx_buffer *rx_buf;
  80. int i, ring;
  81. recv_ctx = adapter->recv_ctx;
  82. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  83. rds_ring = &recv_ctx->rds_rings[ring];
  84. for (i = 0; i < rds_ring->num_desc; ++i) {
  85. rx_buf = &(rds_ring->rx_buf_arr[i]);
  86. if (rx_buf->skb == NULL)
  87. continue;
  88. pci_unmap_single(adapter->pdev,
  89. rx_buf->dma,
  90. rds_ring->dma_size,
  91. PCI_DMA_FROMDEVICE);
  92. dev_kfree_skb_any(rx_buf->skb);
  93. }
  94. }
  95. }
  96. void qlcnic_reset_rx_buffers_list(struct qlcnic_adapter *adapter)
  97. {
  98. struct qlcnic_recv_context *recv_ctx;
  99. struct qlcnic_host_rds_ring *rds_ring;
  100. struct qlcnic_rx_buffer *rx_buf;
  101. int i, ring;
  102. recv_ctx = adapter->recv_ctx;
  103. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  104. rds_ring = &recv_ctx->rds_rings[ring];
  105. INIT_LIST_HEAD(&rds_ring->free_list);
  106. rx_buf = rds_ring->rx_buf_arr;
  107. for (i = 0; i < rds_ring->num_desc; i++) {
  108. list_add_tail(&rx_buf->list,
  109. &rds_ring->free_list);
  110. rx_buf++;
  111. }
  112. }
  113. }
  114. void qlcnic_release_tx_buffers(struct qlcnic_adapter *adapter,
  115. struct qlcnic_host_tx_ring *tx_ring)
  116. {
  117. struct qlcnic_cmd_buffer *cmd_buf;
  118. struct qlcnic_skb_frag *buffrag;
  119. int i, j;
  120. spin_lock(&tx_ring->tx_clean_lock);
  121. cmd_buf = tx_ring->cmd_buf_arr;
  122. for (i = 0; i < tx_ring->num_desc; i++) {
  123. buffrag = cmd_buf->frag_array;
  124. if (buffrag->dma) {
  125. pci_unmap_single(adapter->pdev, buffrag->dma,
  126. buffrag->length, PCI_DMA_TODEVICE);
  127. buffrag->dma = 0ULL;
  128. }
  129. for (j = 1; j < cmd_buf->frag_count; j++) {
  130. buffrag++;
  131. if (buffrag->dma) {
  132. pci_unmap_page(adapter->pdev, buffrag->dma,
  133. buffrag->length,
  134. PCI_DMA_TODEVICE);
  135. buffrag->dma = 0ULL;
  136. }
  137. }
  138. if (cmd_buf->skb) {
  139. dev_kfree_skb_any(cmd_buf->skb);
  140. cmd_buf->skb = NULL;
  141. }
  142. cmd_buf++;
  143. }
  144. spin_unlock(&tx_ring->tx_clean_lock);
  145. }
  146. void qlcnic_free_sw_resources(struct qlcnic_adapter *adapter)
  147. {
  148. struct qlcnic_recv_context *recv_ctx;
  149. struct qlcnic_host_rds_ring *rds_ring;
  150. int ring;
  151. recv_ctx = adapter->recv_ctx;
  152. if (recv_ctx->rds_rings == NULL)
  153. return;
  154. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  155. rds_ring = &recv_ctx->rds_rings[ring];
  156. vfree(rds_ring->rx_buf_arr);
  157. rds_ring->rx_buf_arr = NULL;
  158. }
  159. kfree(recv_ctx->rds_rings);
  160. }
  161. int qlcnic_alloc_sw_resources(struct qlcnic_adapter *adapter)
  162. {
  163. struct qlcnic_recv_context *recv_ctx;
  164. struct qlcnic_host_rds_ring *rds_ring;
  165. struct qlcnic_host_sds_ring *sds_ring;
  166. struct qlcnic_rx_buffer *rx_buf;
  167. int ring, i;
  168. recv_ctx = adapter->recv_ctx;
  169. rds_ring = kcalloc(adapter->max_rds_rings,
  170. sizeof(struct qlcnic_host_rds_ring), GFP_KERNEL);
  171. if (rds_ring == NULL)
  172. goto err_out;
  173. recv_ctx->rds_rings = rds_ring;
  174. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  175. rds_ring = &recv_ctx->rds_rings[ring];
  176. switch (ring) {
  177. case RCV_RING_NORMAL:
  178. rds_ring->num_desc = adapter->num_rxd;
  179. rds_ring->dma_size = QLCNIC_P3P_RX_BUF_MAX_LEN;
  180. rds_ring->skb_size = rds_ring->dma_size + NET_IP_ALIGN;
  181. break;
  182. case RCV_RING_JUMBO:
  183. rds_ring->num_desc = adapter->num_jumbo_rxd;
  184. rds_ring->dma_size =
  185. QLCNIC_P3P_RX_JUMBO_BUF_MAX_LEN;
  186. if (adapter->ahw->capabilities &
  187. QLCNIC_FW_CAPABILITY_HW_LRO)
  188. rds_ring->dma_size += QLCNIC_LRO_BUFFER_EXTRA;
  189. rds_ring->skb_size =
  190. rds_ring->dma_size + NET_IP_ALIGN;
  191. break;
  192. }
  193. rds_ring->rx_buf_arr = vzalloc(RCV_BUFF_RINGSIZE(rds_ring));
  194. if (rds_ring->rx_buf_arr == NULL)
  195. goto err_out;
  196. INIT_LIST_HEAD(&rds_ring->free_list);
  197. /*
  198. * Now go through all of them, set reference handles
  199. * and put them in the queues.
  200. */
  201. rx_buf = rds_ring->rx_buf_arr;
  202. for (i = 0; i < rds_ring->num_desc; i++) {
  203. list_add_tail(&rx_buf->list,
  204. &rds_ring->free_list);
  205. rx_buf->ref_handle = i;
  206. rx_buf++;
  207. }
  208. spin_lock_init(&rds_ring->lock);
  209. }
  210. for (ring = 0; ring < adapter->drv_sds_rings; ring++) {
  211. sds_ring = &recv_ctx->sds_rings[ring];
  212. sds_ring->irq = adapter->msix_entries[ring].vector;
  213. sds_ring->adapter = adapter;
  214. sds_ring->num_desc = adapter->num_rxd;
  215. if (qlcnic_82xx_check(adapter)) {
  216. if (qlcnic_check_multi_tx(adapter) &&
  217. !adapter->ahw->diag_test)
  218. sds_ring->tx_ring = &adapter->tx_ring[ring];
  219. else
  220. sds_ring->tx_ring = &adapter->tx_ring[0];
  221. }
  222. for (i = 0; i < NUM_RCV_DESC_RINGS; i++)
  223. INIT_LIST_HEAD(&sds_ring->free_list[i]);
  224. }
  225. return 0;
  226. err_out:
  227. qlcnic_free_sw_resources(adapter);
  228. return -ENOMEM;
  229. }
  230. /*
  231. * Utility to translate from internal Phantom CRB address
  232. * to external PCI CRB address.
  233. */
  234. static u32 qlcnic_decode_crb_addr(u32 addr)
  235. {
  236. int i;
  237. u32 base_addr, offset, pci_base;
  238. crb_addr_transform_setup();
  239. pci_base = QLCNIC_ADDR_ERROR;
  240. base_addr = addr & 0xfff00000;
  241. offset = addr & 0x000fffff;
  242. for (i = 0; i < QLCNIC_MAX_CRB_XFORM; i++) {
  243. if (crb_addr_xform[i] == base_addr) {
  244. pci_base = i << 20;
  245. break;
  246. }
  247. }
  248. if (pci_base == QLCNIC_ADDR_ERROR)
  249. return pci_base;
  250. else
  251. return pci_base + offset;
  252. }
  253. #define QLCNIC_MAX_ROM_WAIT_USEC 100
  254. static int qlcnic_wait_rom_done(struct qlcnic_adapter *adapter)
  255. {
  256. long timeout = 0;
  257. long done = 0;
  258. int err = 0;
  259. cond_resched();
  260. while (done == 0) {
  261. done = QLCRD32(adapter, QLCNIC_ROMUSB_GLB_STATUS, &err);
  262. done &= 2;
  263. if (++timeout >= QLCNIC_MAX_ROM_WAIT_USEC) {
  264. dev_err(&adapter->pdev->dev,
  265. "Timeout reached waiting for rom done");
  266. return -EIO;
  267. }
  268. udelay(1);
  269. }
  270. return 0;
  271. }
  272. static int do_rom_fast_read(struct qlcnic_adapter *adapter,
  273. u32 addr, u32 *valp)
  274. {
  275. int err = 0;
  276. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_ADDRESS, addr);
  277. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  278. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_ABYTE_CNT, 3);
  279. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_INSTR_OPCODE, 0xb);
  280. if (qlcnic_wait_rom_done(adapter)) {
  281. dev_err(&adapter->pdev->dev, "Error waiting for rom done\n");
  282. return -EIO;
  283. }
  284. /* reset abyte_cnt and dummy_byte_cnt */
  285. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_ABYTE_CNT, 0);
  286. udelay(10);
  287. QLCWR32(adapter, QLCNIC_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  288. *valp = QLCRD32(adapter, QLCNIC_ROMUSB_ROM_RDATA, &err);
  289. if (err == -EIO)
  290. return err;
  291. return 0;
  292. }
  293. static int do_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
  294. u8 *bytes, size_t size)
  295. {
  296. int addridx;
  297. int ret = 0;
  298. for (addridx = addr; addridx < (addr + size); addridx += 4) {
  299. int v;
  300. ret = do_rom_fast_read(adapter, addridx, &v);
  301. if (ret != 0)
  302. break;
  303. *(__le32 *)bytes = cpu_to_le32(v);
  304. bytes += 4;
  305. }
  306. return ret;
  307. }
  308. int
  309. qlcnic_rom_fast_read_words(struct qlcnic_adapter *adapter, int addr,
  310. u8 *bytes, size_t size)
  311. {
  312. int ret;
  313. ret = qlcnic_rom_lock(adapter);
  314. if (ret < 0)
  315. return ret;
  316. ret = do_rom_fast_read_words(adapter, addr, bytes, size);
  317. qlcnic_rom_unlock(adapter);
  318. return ret;
  319. }
  320. int qlcnic_rom_fast_read(struct qlcnic_adapter *adapter, u32 addr, u32 *valp)
  321. {
  322. int ret;
  323. if (qlcnic_rom_lock(adapter) != 0)
  324. return -EIO;
  325. ret = do_rom_fast_read(adapter, addr, valp);
  326. qlcnic_rom_unlock(adapter);
  327. return ret;
  328. }
  329. int qlcnic_pinit_from_rom(struct qlcnic_adapter *adapter)
  330. {
  331. int addr, err = 0;
  332. int i, n, init_delay;
  333. struct crb_addr_pair *buf;
  334. unsigned offset;
  335. u32 off, val;
  336. struct pci_dev *pdev = adapter->pdev;
  337. QLC_SHARED_REG_WR32(adapter, QLCNIC_CMDPEG_STATE, 0);
  338. QLC_SHARED_REG_WR32(adapter, QLCNIC_RCVPEG_STATE, 0);
  339. /* Halt all the indiviual PEGs and other blocks */
  340. /* disable all I2Q */
  341. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x10, 0x0);
  342. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x14, 0x0);
  343. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x18, 0x0);
  344. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x1c, 0x0);
  345. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x20, 0x0);
  346. QLCWR32(adapter, QLCNIC_CRB_I2Q + 0x24, 0x0);
  347. /* disable all niu interrupts */
  348. QLCWR32(adapter, QLCNIC_CRB_NIU + 0x40, 0xff);
  349. /* disable xge rx/tx */
  350. QLCWR32(adapter, QLCNIC_CRB_NIU + 0x70000, 0x00);
  351. /* disable xg1 rx/tx */
  352. QLCWR32(adapter, QLCNIC_CRB_NIU + 0x80000, 0x00);
  353. /* disable sideband mac */
  354. QLCWR32(adapter, QLCNIC_CRB_NIU + 0x90000, 0x00);
  355. /* disable ap0 mac */
  356. QLCWR32(adapter, QLCNIC_CRB_NIU + 0xa0000, 0x00);
  357. /* disable ap1 mac */
  358. QLCWR32(adapter, QLCNIC_CRB_NIU + 0xb0000, 0x00);
  359. /* halt sre */
  360. val = QLCRD32(adapter, QLCNIC_CRB_SRE + 0x1000, &err);
  361. if (err == -EIO)
  362. return err;
  363. QLCWR32(adapter, QLCNIC_CRB_SRE + 0x1000, val & (~(0x1)));
  364. /* halt epg */
  365. QLCWR32(adapter, QLCNIC_CRB_EPG + 0x1300, 0x1);
  366. /* halt timers */
  367. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x0, 0x0);
  368. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x8, 0x0);
  369. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x10, 0x0);
  370. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x18, 0x0);
  371. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x100, 0x0);
  372. QLCWR32(adapter, QLCNIC_CRB_TIMER + 0x200, 0x0);
  373. /* halt pegs */
  374. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_0 + 0x3c, 1);
  375. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_1 + 0x3c, 1);
  376. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_2 + 0x3c, 1);
  377. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_3 + 0x3c, 1);
  378. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_4 + 0x3c, 1);
  379. msleep(20);
  380. qlcnic_rom_unlock(adapter);
  381. /* big hammer don't reset CAM block on reset */
  382. QLCWR32(adapter, QLCNIC_ROMUSB_GLB_SW_RESET, 0xfeffffff);
  383. /* Init HW CRB block */
  384. if (qlcnic_rom_fast_read(adapter, 0, &n) != 0 || (n != 0xcafecafe) ||
  385. qlcnic_rom_fast_read(adapter, 4, &n) != 0) {
  386. dev_err(&pdev->dev, "ERROR Reading crb_init area: val:%x\n", n);
  387. return -EIO;
  388. }
  389. offset = n & 0xffffU;
  390. n = (n >> 16) & 0xffffU;
  391. if (n >= 1024) {
  392. dev_err(&pdev->dev, "QLOGIC card flash not initialized.\n");
  393. return -EIO;
  394. }
  395. buf = kcalloc(n, sizeof(struct crb_addr_pair), GFP_KERNEL);
  396. if (buf == NULL)
  397. return -ENOMEM;
  398. for (i = 0; i < n; i++) {
  399. if (qlcnic_rom_fast_read(adapter, 8*i + 4*offset, &val) != 0 ||
  400. qlcnic_rom_fast_read(adapter, 8*i + 4*offset + 4, &addr) != 0) {
  401. kfree(buf);
  402. return -EIO;
  403. }
  404. buf[i].addr = addr;
  405. buf[i].data = val;
  406. }
  407. for (i = 0; i < n; i++) {
  408. off = qlcnic_decode_crb_addr(buf[i].addr);
  409. if (off == QLCNIC_ADDR_ERROR) {
  410. dev_err(&pdev->dev, "CRB init value out of range %x\n",
  411. buf[i].addr);
  412. continue;
  413. }
  414. off += QLCNIC_PCI_CRBSPACE;
  415. if (off & 1)
  416. continue;
  417. /* skipping cold reboot MAGIC */
  418. if (off == QLCNIC_CAM_RAM(0x1fc))
  419. continue;
  420. if (off == (QLCNIC_CRB_I2C0 + 0x1c))
  421. continue;
  422. if (off == (ROMUSB_GLB + 0xbc)) /* do not reset PCI */
  423. continue;
  424. if (off == (ROMUSB_GLB + 0xa8))
  425. continue;
  426. if (off == (ROMUSB_GLB + 0xc8)) /* core clock */
  427. continue;
  428. if (off == (ROMUSB_GLB + 0x24)) /* MN clock */
  429. continue;
  430. if (off == (ROMUSB_GLB + 0x1c)) /* MS clock */
  431. continue;
  432. if ((off & 0x0ff00000) == QLCNIC_CRB_DDR_NET)
  433. continue;
  434. /* skip the function enable register */
  435. if (off == QLCNIC_PCIE_REG(PCIE_SETUP_FUNCTION))
  436. continue;
  437. if (off == QLCNIC_PCIE_REG(PCIE_SETUP_FUNCTION2))
  438. continue;
  439. if ((off & 0x0ff00000) == QLCNIC_CRB_SMB)
  440. continue;
  441. init_delay = 1;
  442. /* After writing this register, HW needs time for CRB */
  443. /* to quiet down (else crb_window returns 0xffffffff) */
  444. if (off == QLCNIC_ROMUSB_GLB_SW_RESET)
  445. init_delay = 1000;
  446. QLCWR32(adapter, off, buf[i].data);
  447. msleep(init_delay);
  448. }
  449. kfree(buf);
  450. /* Initialize protocol process engine */
  451. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_D + 0xec, 0x1e);
  452. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_D + 0x4c, 8);
  453. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_I + 0x4c, 8);
  454. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_0 + 0x8, 0);
  455. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_0 + 0xc, 0);
  456. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_1 + 0x8, 0);
  457. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_1 + 0xc, 0);
  458. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_2 + 0x8, 0);
  459. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_2 + 0xc, 0);
  460. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_3 + 0x8, 0);
  461. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_3 + 0xc, 0);
  462. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_4 + 0x8, 0);
  463. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_4 + 0xc, 0);
  464. usleep_range(1000, 1500);
  465. QLC_SHARED_REG_WR32(adapter, QLCNIC_PEG_HALT_STATUS1, 0);
  466. QLC_SHARED_REG_WR32(adapter, QLCNIC_PEG_HALT_STATUS2, 0);
  467. return 0;
  468. }
  469. static int qlcnic_cmd_peg_ready(struct qlcnic_adapter *adapter)
  470. {
  471. u32 val;
  472. int retries = QLCNIC_CMDPEG_CHECK_RETRY_COUNT;
  473. do {
  474. val = QLC_SHARED_REG_RD32(adapter, QLCNIC_CMDPEG_STATE);
  475. switch (val) {
  476. case PHAN_INITIALIZE_COMPLETE:
  477. case PHAN_INITIALIZE_ACK:
  478. return 0;
  479. case PHAN_INITIALIZE_FAILED:
  480. goto out_err;
  481. default:
  482. break;
  483. }
  484. msleep(QLCNIC_CMDPEG_CHECK_DELAY);
  485. } while (--retries);
  486. QLC_SHARED_REG_WR32(adapter, QLCNIC_CMDPEG_STATE,
  487. PHAN_INITIALIZE_FAILED);
  488. out_err:
  489. dev_err(&adapter->pdev->dev, "Command Peg initialization not "
  490. "complete, state: 0x%x.\n", val);
  491. return -EIO;
  492. }
  493. static int
  494. qlcnic_receive_peg_ready(struct qlcnic_adapter *adapter)
  495. {
  496. u32 val;
  497. int retries = QLCNIC_RCVPEG_CHECK_RETRY_COUNT;
  498. do {
  499. val = QLC_SHARED_REG_RD32(adapter, QLCNIC_RCVPEG_STATE);
  500. if (val == PHAN_PEG_RCV_INITIALIZED)
  501. return 0;
  502. msleep(QLCNIC_RCVPEG_CHECK_DELAY);
  503. } while (--retries);
  504. dev_err(&adapter->pdev->dev, "Receive Peg initialization not complete, state: 0x%x.\n",
  505. val);
  506. return -EIO;
  507. }
  508. int
  509. qlcnic_check_fw_status(struct qlcnic_adapter *adapter)
  510. {
  511. int err;
  512. err = qlcnic_cmd_peg_ready(adapter);
  513. if (err)
  514. return err;
  515. err = qlcnic_receive_peg_ready(adapter);
  516. if (err)
  517. return err;
  518. QLC_SHARED_REG_WR32(adapter, QLCNIC_CMDPEG_STATE, PHAN_INITIALIZE_ACK);
  519. return err;
  520. }
  521. int
  522. qlcnic_setup_idc_param(struct qlcnic_adapter *adapter) {
  523. int timeo;
  524. u32 val;
  525. val = QLC_SHARED_REG_RD32(adapter, QLCNIC_CRB_DEV_PARTITION_INFO);
  526. val = QLC_DEV_GET_DRV(val, adapter->portnum);
  527. if ((val & 0x3) != QLCNIC_TYPE_NIC) {
  528. dev_err(&adapter->pdev->dev,
  529. "Not an Ethernet NIC func=%u\n", val);
  530. return -EIO;
  531. }
  532. adapter->ahw->physical_port = (val >> 2);
  533. if (qlcnic_rom_fast_read(adapter, QLCNIC_ROM_DEV_INIT_TIMEOUT, &timeo))
  534. timeo = QLCNIC_INIT_TIMEOUT_SECS;
  535. adapter->dev_init_timeo = timeo;
  536. if (qlcnic_rom_fast_read(adapter, QLCNIC_ROM_DRV_RESET_TIMEOUT, &timeo))
  537. timeo = QLCNIC_RESET_TIMEOUT_SECS;
  538. adapter->reset_ack_timeo = timeo;
  539. return 0;
  540. }
  541. static int qlcnic_get_flt_entry(struct qlcnic_adapter *adapter, u8 region,
  542. struct qlcnic_flt_entry *region_entry)
  543. {
  544. struct qlcnic_flt_header flt_hdr;
  545. struct qlcnic_flt_entry *flt_entry;
  546. int i = 0, ret;
  547. u32 entry_size;
  548. memset(region_entry, 0, sizeof(struct qlcnic_flt_entry));
  549. ret = qlcnic_rom_fast_read_words(adapter, QLCNIC_FLT_LOCATION,
  550. (u8 *)&flt_hdr,
  551. sizeof(struct qlcnic_flt_header));
  552. if (ret) {
  553. dev_warn(&adapter->pdev->dev,
  554. "error reading flash layout header\n");
  555. return -EIO;
  556. }
  557. entry_size = flt_hdr.len - sizeof(struct qlcnic_flt_header);
  558. flt_entry = vzalloc(entry_size);
  559. if (flt_entry == NULL)
  560. return -EIO;
  561. ret = qlcnic_rom_fast_read_words(adapter, QLCNIC_FLT_LOCATION +
  562. sizeof(struct qlcnic_flt_header),
  563. (u8 *)flt_entry, entry_size);
  564. if (ret) {
  565. dev_warn(&adapter->pdev->dev,
  566. "error reading flash layout entries\n");
  567. goto err_out;
  568. }
  569. while (i < (entry_size/sizeof(struct qlcnic_flt_entry))) {
  570. if (flt_entry[i].region == region)
  571. break;
  572. i++;
  573. }
  574. if (i >= (entry_size/sizeof(struct qlcnic_flt_entry))) {
  575. dev_warn(&adapter->pdev->dev,
  576. "region=%x not found in %d regions\n", region, i);
  577. ret = -EIO;
  578. goto err_out;
  579. }
  580. memcpy(region_entry, &flt_entry[i], sizeof(struct qlcnic_flt_entry));
  581. err_out:
  582. vfree(flt_entry);
  583. return ret;
  584. }
  585. int
  586. qlcnic_check_flash_fw_ver(struct qlcnic_adapter *adapter)
  587. {
  588. struct qlcnic_flt_entry fw_entry;
  589. u32 ver = -1, min_ver;
  590. int ret;
  591. if (adapter->ahw->revision_id == QLCNIC_P3P_C0)
  592. ret = qlcnic_get_flt_entry(adapter, QLCNIC_C0_FW_IMAGE_REGION,
  593. &fw_entry);
  594. else
  595. ret = qlcnic_get_flt_entry(adapter, QLCNIC_B0_FW_IMAGE_REGION,
  596. &fw_entry);
  597. if (!ret)
  598. /* 0-4:-signature, 4-8:-fw version */
  599. qlcnic_rom_fast_read(adapter, fw_entry.start_addr + 4,
  600. (int *)&ver);
  601. else
  602. qlcnic_rom_fast_read(adapter, QLCNIC_FW_VERSION_OFFSET,
  603. (int *)&ver);
  604. ver = QLCNIC_DECODE_VERSION(ver);
  605. min_ver = QLCNIC_MIN_FW_VERSION;
  606. if (ver < min_ver) {
  607. dev_err(&adapter->pdev->dev,
  608. "firmware version %d.%d.%d unsupported."
  609. "Min supported version %d.%d.%d\n",
  610. _major(ver), _minor(ver), _build(ver),
  611. _major(min_ver), _minor(min_ver), _build(min_ver));
  612. return -EINVAL;
  613. }
  614. return 0;
  615. }
  616. static int
  617. qlcnic_has_mn(struct qlcnic_adapter *adapter)
  618. {
  619. u32 capability = 0;
  620. int err = 0;
  621. capability = QLCRD32(adapter, QLCNIC_PEG_TUNE_CAPABILITY, &err);
  622. if (err == -EIO)
  623. return err;
  624. if (capability & QLCNIC_PEG_TUNE_MN_PRESENT)
  625. return 1;
  626. return 0;
  627. }
  628. static
  629. struct uni_table_desc *qlcnic_get_table_desc(const u8 *unirom, int section)
  630. {
  631. u32 i, entries;
  632. struct uni_table_desc *directory = (struct uni_table_desc *) &unirom[0];
  633. entries = le32_to_cpu(directory->num_entries);
  634. for (i = 0; i < entries; i++) {
  635. u32 offs = le32_to_cpu(directory->findex) +
  636. i * le32_to_cpu(directory->entry_size);
  637. u32 tab_type = le32_to_cpu(*((__le32 *)&unirom[offs] + 8));
  638. if (tab_type == section)
  639. return (struct uni_table_desc *) &unirom[offs];
  640. }
  641. return NULL;
  642. }
  643. #define FILEHEADER_SIZE (14 * 4)
  644. static int
  645. qlcnic_validate_header(struct qlcnic_adapter *adapter)
  646. {
  647. const u8 *unirom = adapter->fw->data;
  648. struct uni_table_desc *directory = (struct uni_table_desc *) &unirom[0];
  649. u32 entries, entry_size, tab_size, fw_file_size;
  650. fw_file_size = adapter->fw->size;
  651. if (fw_file_size < FILEHEADER_SIZE)
  652. return -EINVAL;
  653. entries = le32_to_cpu(directory->num_entries);
  654. entry_size = le32_to_cpu(directory->entry_size);
  655. tab_size = le32_to_cpu(directory->findex) + (entries * entry_size);
  656. if (fw_file_size < tab_size)
  657. return -EINVAL;
  658. return 0;
  659. }
  660. static int
  661. qlcnic_validate_bootld(struct qlcnic_adapter *adapter)
  662. {
  663. struct uni_table_desc *tab_desc;
  664. struct uni_data_desc *descr;
  665. u32 offs, tab_size, data_size, idx;
  666. const u8 *unirom = adapter->fw->data;
  667. __le32 temp;
  668. temp = *((__le32 *)&unirom[adapter->file_prd_off] +
  669. QLCNIC_UNI_BOOTLD_IDX_OFF);
  670. idx = le32_to_cpu(temp);
  671. tab_desc = qlcnic_get_table_desc(unirom, QLCNIC_UNI_DIR_SECT_BOOTLD);
  672. if (!tab_desc)
  673. return -EINVAL;
  674. tab_size = le32_to_cpu(tab_desc->findex) +
  675. le32_to_cpu(tab_desc->entry_size) * (idx + 1);
  676. if (adapter->fw->size < tab_size)
  677. return -EINVAL;
  678. offs = le32_to_cpu(tab_desc->findex) +
  679. le32_to_cpu(tab_desc->entry_size) * idx;
  680. descr = (struct uni_data_desc *)&unirom[offs];
  681. data_size = le32_to_cpu(descr->findex) + le32_to_cpu(descr->size);
  682. if (adapter->fw->size < data_size)
  683. return -EINVAL;
  684. return 0;
  685. }
  686. static int
  687. qlcnic_validate_fw(struct qlcnic_adapter *adapter)
  688. {
  689. struct uni_table_desc *tab_desc;
  690. struct uni_data_desc *descr;
  691. const u8 *unirom = adapter->fw->data;
  692. u32 offs, tab_size, data_size, idx;
  693. __le32 temp;
  694. temp = *((__le32 *)&unirom[adapter->file_prd_off] +
  695. QLCNIC_UNI_FIRMWARE_IDX_OFF);
  696. idx = le32_to_cpu(temp);
  697. tab_desc = qlcnic_get_table_desc(unirom, QLCNIC_UNI_DIR_SECT_FW);
  698. if (!tab_desc)
  699. return -EINVAL;
  700. tab_size = le32_to_cpu(tab_desc->findex) +
  701. le32_to_cpu(tab_desc->entry_size) * (idx + 1);
  702. if (adapter->fw->size < tab_size)
  703. return -EINVAL;
  704. offs = le32_to_cpu(tab_desc->findex) +
  705. le32_to_cpu(tab_desc->entry_size) * idx;
  706. descr = (struct uni_data_desc *)&unirom[offs];
  707. data_size = le32_to_cpu(descr->findex) + le32_to_cpu(descr->size);
  708. if (adapter->fw->size < data_size)
  709. return -EINVAL;
  710. return 0;
  711. }
  712. static int
  713. qlcnic_validate_product_offs(struct qlcnic_adapter *adapter)
  714. {
  715. struct uni_table_desc *ptab_descr;
  716. const u8 *unirom = adapter->fw->data;
  717. int mn_present = qlcnic_has_mn(adapter);
  718. u32 entries, entry_size, tab_size, i;
  719. __le32 temp;
  720. ptab_descr = qlcnic_get_table_desc(unirom,
  721. QLCNIC_UNI_DIR_SECT_PRODUCT_TBL);
  722. if (!ptab_descr)
  723. return -EINVAL;
  724. entries = le32_to_cpu(ptab_descr->num_entries);
  725. entry_size = le32_to_cpu(ptab_descr->entry_size);
  726. tab_size = le32_to_cpu(ptab_descr->findex) + (entries * entry_size);
  727. if (adapter->fw->size < tab_size)
  728. return -EINVAL;
  729. nomn:
  730. for (i = 0; i < entries; i++) {
  731. u32 flags, file_chiprev, offs;
  732. u8 chiprev = adapter->ahw->revision_id;
  733. u32 flagbit;
  734. offs = le32_to_cpu(ptab_descr->findex) +
  735. i * le32_to_cpu(ptab_descr->entry_size);
  736. temp = *((__le32 *)&unirom[offs] + QLCNIC_UNI_FLAGS_OFF);
  737. flags = le32_to_cpu(temp);
  738. temp = *((__le32 *)&unirom[offs] + QLCNIC_UNI_CHIP_REV_OFF);
  739. file_chiprev = le32_to_cpu(temp);
  740. flagbit = mn_present ? 1 : 2;
  741. if ((chiprev == file_chiprev) &&
  742. ((1ULL << flagbit) & flags)) {
  743. adapter->file_prd_off = offs;
  744. return 0;
  745. }
  746. }
  747. if (mn_present) {
  748. mn_present = 0;
  749. goto nomn;
  750. }
  751. return -EINVAL;
  752. }
  753. static int
  754. qlcnic_validate_unified_romimage(struct qlcnic_adapter *adapter)
  755. {
  756. if (qlcnic_validate_header(adapter)) {
  757. dev_err(&adapter->pdev->dev,
  758. "unified image: header validation failed\n");
  759. return -EINVAL;
  760. }
  761. if (qlcnic_validate_product_offs(adapter)) {
  762. dev_err(&adapter->pdev->dev,
  763. "unified image: product validation failed\n");
  764. return -EINVAL;
  765. }
  766. if (qlcnic_validate_bootld(adapter)) {
  767. dev_err(&adapter->pdev->dev,
  768. "unified image: bootld validation failed\n");
  769. return -EINVAL;
  770. }
  771. if (qlcnic_validate_fw(adapter)) {
  772. dev_err(&adapter->pdev->dev,
  773. "unified image: firmware validation failed\n");
  774. return -EINVAL;
  775. }
  776. return 0;
  777. }
  778. static
  779. struct uni_data_desc *qlcnic_get_data_desc(struct qlcnic_adapter *adapter,
  780. u32 section, u32 idx_offset)
  781. {
  782. const u8 *unirom = adapter->fw->data;
  783. struct uni_table_desc *tab_desc;
  784. u32 offs, idx;
  785. __le32 temp;
  786. temp = *((__le32 *)&unirom[adapter->file_prd_off] + idx_offset);
  787. idx = le32_to_cpu(temp);
  788. tab_desc = qlcnic_get_table_desc(unirom, section);
  789. if (tab_desc == NULL)
  790. return NULL;
  791. offs = le32_to_cpu(tab_desc->findex) +
  792. le32_to_cpu(tab_desc->entry_size) * idx;
  793. return (struct uni_data_desc *)&unirom[offs];
  794. }
  795. static u8 *
  796. qlcnic_get_bootld_offs(struct qlcnic_adapter *adapter)
  797. {
  798. u32 offs = QLCNIC_BOOTLD_START;
  799. struct uni_data_desc *data_desc;
  800. data_desc = qlcnic_get_data_desc(adapter, QLCNIC_UNI_DIR_SECT_BOOTLD,
  801. QLCNIC_UNI_BOOTLD_IDX_OFF);
  802. if (adapter->ahw->fw_type == QLCNIC_UNIFIED_ROMIMAGE)
  803. offs = le32_to_cpu(data_desc->findex);
  804. return (u8 *)&adapter->fw->data[offs];
  805. }
  806. static u8 *
  807. qlcnic_get_fw_offs(struct qlcnic_adapter *adapter)
  808. {
  809. u32 offs = QLCNIC_IMAGE_START;
  810. struct uni_data_desc *data_desc;
  811. data_desc = qlcnic_get_data_desc(adapter, QLCNIC_UNI_DIR_SECT_FW,
  812. QLCNIC_UNI_FIRMWARE_IDX_OFF);
  813. if (adapter->ahw->fw_type == QLCNIC_UNIFIED_ROMIMAGE)
  814. offs = le32_to_cpu(data_desc->findex);
  815. return (u8 *)&adapter->fw->data[offs];
  816. }
  817. static u32 qlcnic_get_fw_size(struct qlcnic_adapter *adapter)
  818. {
  819. struct uni_data_desc *data_desc;
  820. const u8 *unirom = adapter->fw->data;
  821. data_desc = qlcnic_get_data_desc(adapter, QLCNIC_UNI_DIR_SECT_FW,
  822. QLCNIC_UNI_FIRMWARE_IDX_OFF);
  823. if (adapter->ahw->fw_type == QLCNIC_UNIFIED_ROMIMAGE)
  824. return le32_to_cpu(data_desc->size);
  825. else
  826. return le32_to_cpu(*(__le32 *)&unirom[QLCNIC_FW_SIZE_OFFSET]);
  827. }
  828. static u32 qlcnic_get_fw_version(struct qlcnic_adapter *adapter)
  829. {
  830. struct uni_data_desc *fw_data_desc;
  831. const struct firmware *fw = adapter->fw;
  832. u32 major, minor, sub;
  833. __le32 version_offset;
  834. const u8 *ver_str;
  835. int i, ret;
  836. if (adapter->ahw->fw_type != QLCNIC_UNIFIED_ROMIMAGE) {
  837. version_offset = *(__le32 *)&fw->data[QLCNIC_FW_VERSION_OFFSET];
  838. return le32_to_cpu(version_offset);
  839. }
  840. fw_data_desc = qlcnic_get_data_desc(adapter, QLCNIC_UNI_DIR_SECT_FW,
  841. QLCNIC_UNI_FIRMWARE_IDX_OFF);
  842. ver_str = fw->data + le32_to_cpu(fw_data_desc->findex) +
  843. le32_to_cpu(fw_data_desc->size) - 17;
  844. for (i = 0; i < 12; i++) {
  845. if (!strncmp(&ver_str[i], "REV=", 4)) {
  846. ret = sscanf(&ver_str[i+4], "%u.%u.%u ",
  847. &major, &minor, &sub);
  848. if (ret != 3)
  849. return 0;
  850. else
  851. return major + (minor << 8) + (sub << 16);
  852. }
  853. }
  854. return 0;
  855. }
  856. static u32 qlcnic_get_bios_version(struct qlcnic_adapter *adapter)
  857. {
  858. const struct firmware *fw = adapter->fw;
  859. u32 bios_ver, prd_off = adapter->file_prd_off;
  860. u8 *version_offset;
  861. __le32 temp;
  862. if (adapter->ahw->fw_type != QLCNIC_UNIFIED_ROMIMAGE) {
  863. version_offset = (u8 *)&fw->data[QLCNIC_BIOS_VERSION_OFFSET];
  864. return le32_to_cpu(*(__le32 *)version_offset);
  865. }
  866. temp = *((__le32 *)(&fw->data[prd_off]) + QLCNIC_UNI_BIOS_VERSION_OFF);
  867. bios_ver = le32_to_cpu(temp);
  868. return (bios_ver << 16) + ((bios_ver >> 8) & 0xff00) + (bios_ver >> 24);
  869. }
  870. static void qlcnic_rom_lock_recovery(struct qlcnic_adapter *adapter)
  871. {
  872. if (qlcnic_pcie_sem_lock(adapter, 2, QLCNIC_ROM_LOCK_ID))
  873. dev_info(&adapter->pdev->dev, "Resetting rom_lock\n");
  874. qlcnic_pcie_sem_unlock(adapter, 2);
  875. }
  876. static int
  877. qlcnic_check_fw_hearbeat(struct qlcnic_adapter *adapter)
  878. {
  879. u32 heartbeat, ret = -EIO;
  880. int retries = QLCNIC_HEARTBEAT_CHECK_RETRY_COUNT;
  881. adapter->heartbeat = QLC_SHARED_REG_RD32(adapter,
  882. QLCNIC_PEG_ALIVE_COUNTER);
  883. do {
  884. msleep(QLCNIC_HEARTBEAT_PERIOD_MSECS);
  885. heartbeat = QLC_SHARED_REG_RD32(adapter,
  886. QLCNIC_PEG_ALIVE_COUNTER);
  887. if (heartbeat != adapter->heartbeat) {
  888. ret = QLCNIC_RCODE_SUCCESS;
  889. break;
  890. }
  891. } while (--retries);
  892. return ret;
  893. }
  894. int
  895. qlcnic_need_fw_reset(struct qlcnic_adapter *adapter)
  896. {
  897. if ((adapter->flags & QLCNIC_FW_HANG) ||
  898. qlcnic_check_fw_hearbeat(adapter)) {
  899. qlcnic_rom_lock_recovery(adapter);
  900. return 1;
  901. }
  902. if (adapter->need_fw_reset)
  903. return 1;
  904. if (adapter->fw)
  905. return 1;
  906. return 0;
  907. }
  908. static const char *fw_name[] = {
  909. QLCNIC_UNIFIED_ROMIMAGE_NAME,
  910. QLCNIC_FLASH_ROMIMAGE_NAME,
  911. };
  912. int
  913. qlcnic_load_firmware(struct qlcnic_adapter *adapter)
  914. {
  915. __le64 *ptr64;
  916. u32 i, flashaddr, size;
  917. const struct firmware *fw = adapter->fw;
  918. struct pci_dev *pdev = adapter->pdev;
  919. dev_info(&pdev->dev, "loading firmware from %s\n",
  920. fw_name[adapter->ahw->fw_type]);
  921. if (fw) {
  922. u64 data;
  923. size = (QLCNIC_IMAGE_START - QLCNIC_BOOTLD_START) / 8;
  924. ptr64 = (__le64 *)qlcnic_get_bootld_offs(adapter);
  925. flashaddr = QLCNIC_BOOTLD_START;
  926. for (i = 0; i < size; i++) {
  927. data = le64_to_cpu(ptr64[i]);
  928. if (qlcnic_pci_mem_write_2M(adapter, flashaddr, data))
  929. return -EIO;
  930. flashaddr += 8;
  931. }
  932. size = qlcnic_get_fw_size(adapter) / 8;
  933. ptr64 = (__le64 *)qlcnic_get_fw_offs(adapter);
  934. flashaddr = QLCNIC_IMAGE_START;
  935. for (i = 0; i < size; i++) {
  936. data = le64_to_cpu(ptr64[i]);
  937. if (qlcnic_pci_mem_write_2M(adapter,
  938. flashaddr, data))
  939. return -EIO;
  940. flashaddr += 8;
  941. }
  942. size = qlcnic_get_fw_size(adapter) % 8;
  943. if (size) {
  944. data = le64_to_cpu(ptr64[i]);
  945. if (qlcnic_pci_mem_write_2M(adapter,
  946. flashaddr, data))
  947. return -EIO;
  948. }
  949. } else {
  950. u64 data;
  951. u32 hi, lo;
  952. int ret;
  953. struct qlcnic_flt_entry bootld_entry;
  954. ret = qlcnic_get_flt_entry(adapter, QLCNIC_BOOTLD_REGION,
  955. &bootld_entry);
  956. if (!ret) {
  957. size = bootld_entry.size / 8;
  958. flashaddr = bootld_entry.start_addr;
  959. } else {
  960. size = (QLCNIC_IMAGE_START - QLCNIC_BOOTLD_START) / 8;
  961. flashaddr = QLCNIC_BOOTLD_START;
  962. dev_info(&pdev->dev,
  963. "using legacy method to get flash fw region");
  964. }
  965. for (i = 0; i < size; i++) {
  966. if (qlcnic_rom_fast_read(adapter,
  967. flashaddr, (int *)&lo) != 0)
  968. return -EIO;
  969. if (qlcnic_rom_fast_read(adapter,
  970. flashaddr + 4, (int *)&hi) != 0)
  971. return -EIO;
  972. data = (((u64)hi << 32) | lo);
  973. if (qlcnic_pci_mem_write_2M(adapter,
  974. flashaddr, data))
  975. return -EIO;
  976. flashaddr += 8;
  977. }
  978. }
  979. usleep_range(1000, 1500);
  980. QLCWR32(adapter, QLCNIC_CRB_PEG_NET_0 + 0x18, 0x1020);
  981. QLCWR32(adapter, QLCNIC_ROMUSB_GLB_SW_RESET, 0x80001e);
  982. return 0;
  983. }
  984. static int
  985. qlcnic_validate_firmware(struct qlcnic_adapter *adapter)
  986. {
  987. u32 val;
  988. u32 ver, bios, min_size;
  989. struct pci_dev *pdev = adapter->pdev;
  990. const struct firmware *fw = adapter->fw;
  991. u8 fw_type = adapter->ahw->fw_type;
  992. if (fw_type == QLCNIC_UNIFIED_ROMIMAGE) {
  993. if (qlcnic_validate_unified_romimage(adapter))
  994. return -EINVAL;
  995. min_size = QLCNIC_UNI_FW_MIN_SIZE;
  996. } else {
  997. val = le32_to_cpu(*(__le32 *)&fw->data[QLCNIC_FW_MAGIC_OFFSET]);
  998. if (val != QLCNIC_BDINFO_MAGIC)
  999. return -EINVAL;
  1000. min_size = QLCNIC_FW_MIN_SIZE;
  1001. }
  1002. if (fw->size < min_size)
  1003. return -EINVAL;
  1004. val = qlcnic_get_fw_version(adapter);
  1005. ver = QLCNIC_DECODE_VERSION(val);
  1006. if (ver < QLCNIC_MIN_FW_VERSION) {
  1007. dev_err(&pdev->dev,
  1008. "%s: firmware version %d.%d.%d unsupported\n",
  1009. fw_name[fw_type], _major(ver), _minor(ver), _build(ver));
  1010. return -EINVAL;
  1011. }
  1012. val = qlcnic_get_bios_version(adapter);
  1013. qlcnic_rom_fast_read(adapter, QLCNIC_BIOS_VERSION_OFFSET, (int *)&bios);
  1014. if (val != bios) {
  1015. dev_err(&pdev->dev, "%s: firmware bios is incompatible\n",
  1016. fw_name[fw_type]);
  1017. return -EINVAL;
  1018. }
  1019. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID, QLCNIC_BDINFO_MAGIC);
  1020. return 0;
  1021. }
  1022. static void
  1023. qlcnic_get_next_fwtype(struct qlcnic_adapter *adapter)
  1024. {
  1025. u8 fw_type;
  1026. switch (adapter->ahw->fw_type) {
  1027. case QLCNIC_UNKNOWN_ROMIMAGE:
  1028. fw_type = QLCNIC_UNIFIED_ROMIMAGE;
  1029. break;
  1030. case QLCNIC_UNIFIED_ROMIMAGE:
  1031. default:
  1032. fw_type = QLCNIC_FLASH_ROMIMAGE;
  1033. break;
  1034. }
  1035. adapter->ahw->fw_type = fw_type;
  1036. }
  1037. void qlcnic_request_firmware(struct qlcnic_adapter *adapter)
  1038. {
  1039. struct pci_dev *pdev = adapter->pdev;
  1040. int rc;
  1041. adapter->ahw->fw_type = QLCNIC_UNKNOWN_ROMIMAGE;
  1042. next:
  1043. qlcnic_get_next_fwtype(adapter);
  1044. if (adapter->ahw->fw_type == QLCNIC_FLASH_ROMIMAGE) {
  1045. adapter->fw = NULL;
  1046. } else {
  1047. rc = request_firmware(&adapter->fw,
  1048. fw_name[adapter->ahw->fw_type],
  1049. &pdev->dev);
  1050. if (rc != 0)
  1051. goto next;
  1052. rc = qlcnic_validate_firmware(adapter);
  1053. if (rc != 0) {
  1054. release_firmware(adapter->fw);
  1055. usleep_range(1000, 1500);
  1056. goto next;
  1057. }
  1058. }
  1059. }
  1060. void
  1061. qlcnic_release_firmware(struct qlcnic_adapter *adapter)
  1062. {
  1063. release_firmware(adapter->fw);
  1064. adapter->fw = NULL;
  1065. }