qed_hsi.h 433 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088
  1. /* QLogic qed NIC Driver
  2. * Copyright (c) 2015-2017 QLogic Corporation
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and /or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef _QED_HSI_H
  33. #define _QED_HSI_H
  34. #include <linux/types.h>
  35. #include <linux/io.h>
  36. #include <linux/bitops.h>
  37. #include <linux/delay.h>
  38. #include <linux/kernel.h>
  39. #include <linux/list.h>
  40. #include <linux/slab.h>
  41. #include <linux/qed/common_hsi.h>
  42. #include <linux/qed/storage_common.h>
  43. #include <linux/qed/tcp_common.h>
  44. #include <linux/qed/fcoe_common.h>
  45. #include <linux/qed/eth_common.h>
  46. #include <linux/qed/iscsi_common.h>
  47. #include <linux/qed/iwarp_common.h>
  48. #include <linux/qed/rdma_common.h>
  49. #include <linux/qed/roce_common.h>
  50. #include <linux/qed/qed_fcoe_if.h>
  51. struct qed_hwfn;
  52. struct qed_ptt;
  53. /* opcodes for the event ring */
  54. enum common_event_opcode {
  55. COMMON_EVENT_PF_START,
  56. COMMON_EVENT_PF_STOP,
  57. COMMON_EVENT_VF_START,
  58. COMMON_EVENT_VF_STOP,
  59. COMMON_EVENT_VF_PF_CHANNEL,
  60. COMMON_EVENT_VF_FLR,
  61. COMMON_EVENT_PF_UPDATE,
  62. COMMON_EVENT_MALICIOUS_VF,
  63. COMMON_EVENT_RL_UPDATE,
  64. COMMON_EVENT_EMPTY,
  65. MAX_COMMON_EVENT_OPCODE
  66. };
  67. /* Common Ramrod Command IDs */
  68. enum common_ramrod_cmd_id {
  69. COMMON_RAMROD_UNUSED,
  70. COMMON_RAMROD_PF_START,
  71. COMMON_RAMROD_PF_STOP,
  72. COMMON_RAMROD_VF_START,
  73. COMMON_RAMROD_VF_STOP,
  74. COMMON_RAMROD_PF_UPDATE,
  75. COMMON_RAMROD_RL_UPDATE,
  76. COMMON_RAMROD_EMPTY,
  77. MAX_COMMON_RAMROD_CMD_ID
  78. };
  79. /* The core storm context for the Ystorm */
  80. struct ystorm_core_conn_st_ctx {
  81. __le32 reserved[4];
  82. };
  83. /* The core storm context for the Pstorm */
  84. struct pstorm_core_conn_st_ctx {
  85. __le32 reserved[4];
  86. };
  87. /* Core Slowpath Connection storm context of Xstorm */
  88. struct xstorm_core_conn_st_ctx {
  89. __le32 spq_base_lo;
  90. __le32 spq_base_hi;
  91. struct regpair consolid_base_addr;
  92. __le16 spq_cons;
  93. __le16 consolid_cons;
  94. __le32 reserved0[55];
  95. };
  96. struct xstorm_core_conn_ag_ctx {
  97. u8 reserved0;
  98. u8 core_state;
  99. u8 flags0;
  100. #define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  101. #define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  102. #define XSTORM_CORE_CONN_AG_CTX_RESERVED1_MASK 0x1
  103. #define XSTORM_CORE_CONN_AG_CTX_RESERVED1_SHIFT 1
  104. #define XSTORM_CORE_CONN_AG_CTX_RESERVED2_MASK 0x1
  105. #define XSTORM_CORE_CONN_AG_CTX_RESERVED2_SHIFT 2
  106. #define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  107. #define XSTORM_CORE_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  108. #define XSTORM_CORE_CONN_AG_CTX_RESERVED3_MASK 0x1
  109. #define XSTORM_CORE_CONN_AG_CTX_RESERVED3_SHIFT 4
  110. #define XSTORM_CORE_CONN_AG_CTX_RESERVED4_MASK 0x1
  111. #define XSTORM_CORE_CONN_AG_CTX_RESERVED4_SHIFT 5
  112. #define XSTORM_CORE_CONN_AG_CTX_RESERVED5_MASK 0x1
  113. #define XSTORM_CORE_CONN_AG_CTX_RESERVED5_SHIFT 6
  114. #define XSTORM_CORE_CONN_AG_CTX_RESERVED6_MASK 0x1
  115. #define XSTORM_CORE_CONN_AG_CTX_RESERVED6_SHIFT 7
  116. u8 flags1;
  117. #define XSTORM_CORE_CONN_AG_CTX_RESERVED7_MASK 0x1
  118. #define XSTORM_CORE_CONN_AG_CTX_RESERVED7_SHIFT 0
  119. #define XSTORM_CORE_CONN_AG_CTX_RESERVED8_MASK 0x1
  120. #define XSTORM_CORE_CONN_AG_CTX_RESERVED8_SHIFT 1
  121. #define XSTORM_CORE_CONN_AG_CTX_RESERVED9_MASK 0x1
  122. #define XSTORM_CORE_CONN_AG_CTX_RESERVED9_SHIFT 2
  123. #define XSTORM_CORE_CONN_AG_CTX_BIT11_MASK 0x1
  124. #define XSTORM_CORE_CONN_AG_CTX_BIT11_SHIFT 3
  125. #define XSTORM_CORE_CONN_AG_CTX_BIT12_MASK 0x1
  126. #define XSTORM_CORE_CONN_AG_CTX_BIT12_SHIFT 4
  127. #define XSTORM_CORE_CONN_AG_CTX_BIT13_MASK 0x1
  128. #define XSTORM_CORE_CONN_AG_CTX_BIT13_SHIFT 5
  129. #define XSTORM_CORE_CONN_AG_CTX_TX_RULE_ACTIVE_MASK 0x1
  130. #define XSTORM_CORE_CONN_AG_CTX_TX_RULE_ACTIVE_SHIFT 6
  131. #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_ACTIVE_MASK 0x1
  132. #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_ACTIVE_SHIFT 7
  133. u8 flags2;
  134. #define XSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
  135. #define XSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 0
  136. #define XSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
  137. #define XSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 2
  138. #define XSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
  139. #define XSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 4
  140. #define XSTORM_CORE_CONN_AG_CTX_CF3_MASK 0x3
  141. #define XSTORM_CORE_CONN_AG_CTX_CF3_SHIFT 6
  142. u8 flags3;
  143. #define XSTORM_CORE_CONN_AG_CTX_CF4_MASK 0x3
  144. #define XSTORM_CORE_CONN_AG_CTX_CF4_SHIFT 0
  145. #define XSTORM_CORE_CONN_AG_CTX_CF5_MASK 0x3
  146. #define XSTORM_CORE_CONN_AG_CTX_CF5_SHIFT 2
  147. #define XSTORM_CORE_CONN_AG_CTX_CF6_MASK 0x3
  148. #define XSTORM_CORE_CONN_AG_CTX_CF6_SHIFT 4
  149. #define XSTORM_CORE_CONN_AG_CTX_CF7_MASK 0x3
  150. #define XSTORM_CORE_CONN_AG_CTX_CF7_SHIFT 6
  151. u8 flags4;
  152. #define XSTORM_CORE_CONN_AG_CTX_CF8_MASK 0x3
  153. #define XSTORM_CORE_CONN_AG_CTX_CF8_SHIFT 0
  154. #define XSTORM_CORE_CONN_AG_CTX_CF9_MASK 0x3
  155. #define XSTORM_CORE_CONN_AG_CTX_CF9_SHIFT 2
  156. #define XSTORM_CORE_CONN_AG_CTX_CF10_MASK 0x3
  157. #define XSTORM_CORE_CONN_AG_CTX_CF10_SHIFT 4
  158. #define XSTORM_CORE_CONN_AG_CTX_CF11_MASK 0x3
  159. #define XSTORM_CORE_CONN_AG_CTX_CF11_SHIFT 6
  160. u8 flags5;
  161. #define XSTORM_CORE_CONN_AG_CTX_CF12_MASK 0x3
  162. #define XSTORM_CORE_CONN_AG_CTX_CF12_SHIFT 0
  163. #define XSTORM_CORE_CONN_AG_CTX_CF13_MASK 0x3
  164. #define XSTORM_CORE_CONN_AG_CTX_CF13_SHIFT 2
  165. #define XSTORM_CORE_CONN_AG_CTX_CF14_MASK 0x3
  166. #define XSTORM_CORE_CONN_AG_CTX_CF14_SHIFT 4
  167. #define XSTORM_CORE_CONN_AG_CTX_CF15_MASK 0x3
  168. #define XSTORM_CORE_CONN_AG_CTX_CF15_SHIFT 6
  169. u8 flags6;
  170. #define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_MASK 0x3
  171. #define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_SHIFT 0
  172. #define XSTORM_CORE_CONN_AG_CTX_CF17_MASK 0x3
  173. #define XSTORM_CORE_CONN_AG_CTX_CF17_SHIFT 2
  174. #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_MASK 0x3
  175. #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_SHIFT 4
  176. #define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_MASK 0x3
  177. #define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_SHIFT 6
  178. u8 flags7;
  179. #define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
  180. #define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
  181. #define XSTORM_CORE_CONN_AG_CTX_RESERVED10_MASK 0x3
  182. #define XSTORM_CORE_CONN_AG_CTX_RESERVED10_SHIFT 2
  183. #define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  184. #define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  185. #define XSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
  186. #define XSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 6
  187. #define XSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
  188. #define XSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 7
  189. u8 flags8;
  190. #define XSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
  191. #define XSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 0
  192. #define XSTORM_CORE_CONN_AG_CTX_CF3EN_MASK 0x1
  193. #define XSTORM_CORE_CONN_AG_CTX_CF3EN_SHIFT 1
  194. #define XSTORM_CORE_CONN_AG_CTX_CF4EN_MASK 0x1
  195. #define XSTORM_CORE_CONN_AG_CTX_CF4EN_SHIFT 2
  196. #define XSTORM_CORE_CONN_AG_CTX_CF5EN_MASK 0x1
  197. #define XSTORM_CORE_CONN_AG_CTX_CF5EN_SHIFT 3
  198. #define XSTORM_CORE_CONN_AG_CTX_CF6EN_MASK 0x1
  199. #define XSTORM_CORE_CONN_AG_CTX_CF6EN_SHIFT 4
  200. #define XSTORM_CORE_CONN_AG_CTX_CF7EN_MASK 0x1
  201. #define XSTORM_CORE_CONN_AG_CTX_CF7EN_SHIFT 5
  202. #define XSTORM_CORE_CONN_AG_CTX_CF8EN_MASK 0x1
  203. #define XSTORM_CORE_CONN_AG_CTX_CF8EN_SHIFT 6
  204. #define XSTORM_CORE_CONN_AG_CTX_CF9EN_MASK 0x1
  205. #define XSTORM_CORE_CONN_AG_CTX_CF9EN_SHIFT 7
  206. u8 flags9;
  207. #define XSTORM_CORE_CONN_AG_CTX_CF10EN_MASK 0x1
  208. #define XSTORM_CORE_CONN_AG_CTX_CF10EN_SHIFT 0
  209. #define XSTORM_CORE_CONN_AG_CTX_CF11EN_MASK 0x1
  210. #define XSTORM_CORE_CONN_AG_CTX_CF11EN_SHIFT 1
  211. #define XSTORM_CORE_CONN_AG_CTX_CF12EN_MASK 0x1
  212. #define XSTORM_CORE_CONN_AG_CTX_CF12EN_SHIFT 2
  213. #define XSTORM_CORE_CONN_AG_CTX_CF13EN_MASK 0x1
  214. #define XSTORM_CORE_CONN_AG_CTX_CF13EN_SHIFT 3
  215. #define XSTORM_CORE_CONN_AG_CTX_CF14EN_MASK 0x1
  216. #define XSTORM_CORE_CONN_AG_CTX_CF14EN_SHIFT 4
  217. #define XSTORM_CORE_CONN_AG_CTX_CF15EN_MASK 0x1
  218. #define XSTORM_CORE_CONN_AG_CTX_CF15EN_SHIFT 5
  219. #define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_EN_MASK 0x1
  220. #define XSTORM_CORE_CONN_AG_CTX_CONSOLID_PROD_CF_EN_SHIFT 6
  221. #define XSTORM_CORE_CONN_AG_CTX_CF17EN_MASK 0x1
  222. #define XSTORM_CORE_CONN_AG_CTX_CF17EN_SHIFT 7
  223. u8 flags10;
  224. #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_EN_MASK 0x1
  225. #define XSTORM_CORE_CONN_AG_CTX_DQ_CF_EN_SHIFT 0
  226. #define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_EN_MASK 0x1
  227. #define XSTORM_CORE_CONN_AG_CTX_TERMINATE_CF_EN_SHIFT 1
  228. #define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
  229. #define XSTORM_CORE_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
  230. #define XSTORM_CORE_CONN_AG_CTX_RESERVED11_MASK 0x1
  231. #define XSTORM_CORE_CONN_AG_CTX_RESERVED11_SHIFT 3
  232. #define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  233. #define XSTORM_CORE_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  234. #define XSTORM_CORE_CONN_AG_CTX_CF23EN_MASK 0x1
  235. #define XSTORM_CORE_CONN_AG_CTX_CF23EN_SHIFT 5
  236. #define XSTORM_CORE_CONN_AG_CTX_RESERVED12_MASK 0x1
  237. #define XSTORM_CORE_CONN_AG_CTX_RESERVED12_SHIFT 6
  238. #define XSTORM_CORE_CONN_AG_CTX_RESERVED13_MASK 0x1
  239. #define XSTORM_CORE_CONN_AG_CTX_RESERVED13_SHIFT 7
  240. u8 flags11;
  241. #define XSTORM_CORE_CONN_AG_CTX_RESERVED14_MASK 0x1
  242. #define XSTORM_CORE_CONN_AG_CTX_RESERVED14_SHIFT 0
  243. #define XSTORM_CORE_CONN_AG_CTX_RESERVED15_MASK 0x1
  244. #define XSTORM_CORE_CONN_AG_CTX_RESERVED15_SHIFT 1
  245. #define XSTORM_CORE_CONN_AG_CTX_TX_DEC_RULE_EN_MASK 0x1
  246. #define XSTORM_CORE_CONN_AG_CTX_TX_DEC_RULE_EN_SHIFT 2
  247. #define XSTORM_CORE_CONN_AG_CTX_RULE5EN_MASK 0x1
  248. #define XSTORM_CORE_CONN_AG_CTX_RULE5EN_SHIFT 3
  249. #define XSTORM_CORE_CONN_AG_CTX_RULE6EN_MASK 0x1
  250. #define XSTORM_CORE_CONN_AG_CTX_RULE6EN_SHIFT 4
  251. #define XSTORM_CORE_CONN_AG_CTX_RULE7EN_MASK 0x1
  252. #define XSTORM_CORE_CONN_AG_CTX_RULE7EN_SHIFT 5
  253. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  254. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  255. #define XSTORM_CORE_CONN_AG_CTX_RULE9EN_MASK 0x1
  256. #define XSTORM_CORE_CONN_AG_CTX_RULE9EN_SHIFT 7
  257. u8 flags12;
  258. #define XSTORM_CORE_CONN_AG_CTX_RULE10EN_MASK 0x1
  259. #define XSTORM_CORE_CONN_AG_CTX_RULE10EN_SHIFT 0
  260. #define XSTORM_CORE_CONN_AG_CTX_RULE11EN_MASK 0x1
  261. #define XSTORM_CORE_CONN_AG_CTX_RULE11EN_SHIFT 1
  262. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  263. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  264. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  265. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  266. #define XSTORM_CORE_CONN_AG_CTX_RULE14EN_MASK 0x1
  267. #define XSTORM_CORE_CONN_AG_CTX_RULE14EN_SHIFT 4
  268. #define XSTORM_CORE_CONN_AG_CTX_RULE15EN_MASK 0x1
  269. #define XSTORM_CORE_CONN_AG_CTX_RULE15EN_SHIFT 5
  270. #define XSTORM_CORE_CONN_AG_CTX_RULE16EN_MASK 0x1
  271. #define XSTORM_CORE_CONN_AG_CTX_RULE16EN_SHIFT 6
  272. #define XSTORM_CORE_CONN_AG_CTX_RULE17EN_MASK 0x1
  273. #define XSTORM_CORE_CONN_AG_CTX_RULE17EN_SHIFT 7
  274. u8 flags13;
  275. #define XSTORM_CORE_CONN_AG_CTX_RULE18EN_MASK 0x1
  276. #define XSTORM_CORE_CONN_AG_CTX_RULE18EN_SHIFT 0
  277. #define XSTORM_CORE_CONN_AG_CTX_RULE19EN_MASK 0x1
  278. #define XSTORM_CORE_CONN_AG_CTX_RULE19EN_SHIFT 1
  279. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  280. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  281. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  282. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  283. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  284. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  285. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  286. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  287. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  288. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  289. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  290. #define XSTORM_CORE_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  291. u8 flags14;
  292. #define XSTORM_CORE_CONN_AG_CTX_BIT16_MASK 0x1
  293. #define XSTORM_CORE_CONN_AG_CTX_BIT16_SHIFT 0
  294. #define XSTORM_CORE_CONN_AG_CTX_BIT17_MASK 0x1
  295. #define XSTORM_CORE_CONN_AG_CTX_BIT17_SHIFT 1
  296. #define XSTORM_CORE_CONN_AG_CTX_BIT18_MASK 0x1
  297. #define XSTORM_CORE_CONN_AG_CTX_BIT18_SHIFT 2
  298. #define XSTORM_CORE_CONN_AG_CTX_BIT19_MASK 0x1
  299. #define XSTORM_CORE_CONN_AG_CTX_BIT19_SHIFT 3
  300. #define XSTORM_CORE_CONN_AG_CTX_BIT20_MASK 0x1
  301. #define XSTORM_CORE_CONN_AG_CTX_BIT20_SHIFT 4
  302. #define XSTORM_CORE_CONN_AG_CTX_BIT21_MASK 0x1
  303. #define XSTORM_CORE_CONN_AG_CTX_BIT21_SHIFT 5
  304. #define XSTORM_CORE_CONN_AG_CTX_CF23_MASK 0x3
  305. #define XSTORM_CORE_CONN_AG_CTX_CF23_SHIFT 6
  306. u8 byte2;
  307. __le16 physical_q0;
  308. __le16 consolid_prod;
  309. __le16 reserved16;
  310. __le16 tx_bd_cons;
  311. __le16 tx_bd_or_spq_prod;
  312. __le16 word5;
  313. __le16 conn_dpi;
  314. u8 byte3;
  315. u8 byte4;
  316. u8 byte5;
  317. u8 byte6;
  318. __le32 reg0;
  319. __le32 reg1;
  320. __le32 reg2;
  321. __le32 reg3;
  322. __le32 reg4;
  323. __le32 reg5;
  324. __le32 reg6;
  325. __le16 word7;
  326. __le16 word8;
  327. __le16 word9;
  328. __le16 word10;
  329. __le32 reg7;
  330. __le32 reg8;
  331. __le32 reg9;
  332. u8 byte7;
  333. u8 byte8;
  334. u8 byte9;
  335. u8 byte10;
  336. u8 byte11;
  337. u8 byte12;
  338. u8 byte13;
  339. u8 byte14;
  340. u8 byte15;
  341. u8 e5_reserved;
  342. __le16 word11;
  343. __le32 reg10;
  344. __le32 reg11;
  345. __le32 reg12;
  346. __le32 reg13;
  347. __le32 reg14;
  348. __le32 reg15;
  349. __le32 reg16;
  350. __le32 reg17;
  351. __le32 reg18;
  352. __le32 reg19;
  353. __le16 word12;
  354. __le16 word13;
  355. __le16 word14;
  356. __le16 word15;
  357. };
  358. struct tstorm_core_conn_ag_ctx {
  359. u8 byte0;
  360. u8 byte1;
  361. u8 flags0;
  362. #define TSTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1 /* exist_in_qm0 */
  363. #define TSTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
  364. #define TSTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1 /* exist_in_qm1 */
  365. #define TSTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
  366. #define TSTORM_CORE_CONN_AG_CTX_BIT2_MASK 0x1 /* bit2 */
  367. #define TSTORM_CORE_CONN_AG_CTX_BIT2_SHIFT 2
  368. #define TSTORM_CORE_CONN_AG_CTX_BIT3_MASK 0x1 /* bit3 */
  369. #define TSTORM_CORE_CONN_AG_CTX_BIT3_SHIFT 3
  370. #define TSTORM_CORE_CONN_AG_CTX_BIT4_MASK 0x1 /* bit4 */
  371. #define TSTORM_CORE_CONN_AG_CTX_BIT4_SHIFT 4
  372. #define TSTORM_CORE_CONN_AG_CTX_BIT5_MASK 0x1 /* bit5 */
  373. #define TSTORM_CORE_CONN_AG_CTX_BIT5_SHIFT 5
  374. #define TSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3 /* timer0cf */
  375. #define TSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 6
  376. u8 flags1;
  377. #define TSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3 /* timer1cf */
  378. #define TSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 0
  379. #define TSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3 /* timer2cf */
  380. #define TSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 2
  381. #define TSTORM_CORE_CONN_AG_CTX_CF3_MASK 0x3 /* timer_stop_all */
  382. #define TSTORM_CORE_CONN_AG_CTX_CF3_SHIFT 4
  383. #define TSTORM_CORE_CONN_AG_CTX_CF4_MASK 0x3 /* cf4 */
  384. #define TSTORM_CORE_CONN_AG_CTX_CF4_SHIFT 6
  385. u8 flags2;
  386. #define TSTORM_CORE_CONN_AG_CTX_CF5_MASK 0x3 /* cf5 */
  387. #define TSTORM_CORE_CONN_AG_CTX_CF5_SHIFT 0
  388. #define TSTORM_CORE_CONN_AG_CTX_CF6_MASK 0x3 /* cf6 */
  389. #define TSTORM_CORE_CONN_AG_CTX_CF6_SHIFT 2
  390. #define TSTORM_CORE_CONN_AG_CTX_CF7_MASK 0x3 /* cf7 */
  391. #define TSTORM_CORE_CONN_AG_CTX_CF7_SHIFT 4
  392. #define TSTORM_CORE_CONN_AG_CTX_CF8_MASK 0x3 /* cf8 */
  393. #define TSTORM_CORE_CONN_AG_CTX_CF8_SHIFT 6
  394. u8 flags3;
  395. #define TSTORM_CORE_CONN_AG_CTX_CF9_MASK 0x3 /* cf9 */
  396. #define TSTORM_CORE_CONN_AG_CTX_CF9_SHIFT 0
  397. #define TSTORM_CORE_CONN_AG_CTX_CF10_MASK 0x3 /* cf10 */
  398. #define TSTORM_CORE_CONN_AG_CTX_CF10_SHIFT 2
  399. #define TSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1 /* cf0en */
  400. #define TSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 4
  401. #define TSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1 /* cf1en */
  402. #define TSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 5
  403. #define TSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1 /* cf2en */
  404. #define TSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 6
  405. #define TSTORM_CORE_CONN_AG_CTX_CF3EN_MASK 0x1 /* cf3en */
  406. #define TSTORM_CORE_CONN_AG_CTX_CF3EN_SHIFT 7
  407. u8 flags4;
  408. #define TSTORM_CORE_CONN_AG_CTX_CF4EN_MASK 0x1 /* cf4en */
  409. #define TSTORM_CORE_CONN_AG_CTX_CF4EN_SHIFT 0
  410. #define TSTORM_CORE_CONN_AG_CTX_CF5EN_MASK 0x1 /* cf5en */
  411. #define TSTORM_CORE_CONN_AG_CTX_CF5EN_SHIFT 1
  412. #define TSTORM_CORE_CONN_AG_CTX_CF6EN_MASK 0x1 /* cf6en */
  413. #define TSTORM_CORE_CONN_AG_CTX_CF6EN_SHIFT 2
  414. #define TSTORM_CORE_CONN_AG_CTX_CF7EN_MASK 0x1 /* cf7en */
  415. #define TSTORM_CORE_CONN_AG_CTX_CF7EN_SHIFT 3
  416. #define TSTORM_CORE_CONN_AG_CTX_CF8EN_MASK 0x1 /* cf8en */
  417. #define TSTORM_CORE_CONN_AG_CTX_CF8EN_SHIFT 4
  418. #define TSTORM_CORE_CONN_AG_CTX_CF9EN_MASK 0x1 /* cf9en */
  419. #define TSTORM_CORE_CONN_AG_CTX_CF9EN_SHIFT 5
  420. #define TSTORM_CORE_CONN_AG_CTX_CF10EN_MASK 0x1 /* cf10en */
  421. #define TSTORM_CORE_CONN_AG_CTX_CF10EN_SHIFT 6
  422. #define TSTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1 /* rule0en */
  423. #define TSTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 7
  424. u8 flags5;
  425. #define TSTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1 /* rule1en */
  426. #define TSTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 0
  427. #define TSTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1 /* rule2en */
  428. #define TSTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 1
  429. #define TSTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1 /* rule3en */
  430. #define TSTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 2
  431. #define TSTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1 /* rule4en */
  432. #define TSTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 3
  433. #define TSTORM_CORE_CONN_AG_CTX_RULE5EN_MASK 0x1 /* rule5en */
  434. #define TSTORM_CORE_CONN_AG_CTX_RULE5EN_SHIFT 4
  435. #define TSTORM_CORE_CONN_AG_CTX_RULE6EN_MASK 0x1 /* rule6en */
  436. #define TSTORM_CORE_CONN_AG_CTX_RULE6EN_SHIFT 5
  437. #define TSTORM_CORE_CONN_AG_CTX_RULE7EN_MASK 0x1 /* rule7en */
  438. #define TSTORM_CORE_CONN_AG_CTX_RULE7EN_SHIFT 6
  439. #define TSTORM_CORE_CONN_AG_CTX_RULE8EN_MASK 0x1 /* rule8en */
  440. #define TSTORM_CORE_CONN_AG_CTX_RULE8EN_SHIFT 7
  441. __le32 reg0;
  442. __le32 reg1;
  443. __le32 reg2;
  444. __le32 reg3;
  445. __le32 reg4;
  446. __le32 reg5;
  447. __le32 reg6;
  448. __le32 reg7;
  449. __le32 reg8;
  450. u8 byte2;
  451. u8 byte3;
  452. __le16 word0;
  453. u8 byte4;
  454. u8 byte5;
  455. __le16 word1;
  456. __le16 word2;
  457. __le16 word3;
  458. __le32 reg9;
  459. __le32 reg10;
  460. };
  461. struct ustorm_core_conn_ag_ctx {
  462. u8 reserved;
  463. u8 byte1;
  464. u8 flags0;
  465. #define USTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1
  466. #define USTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
  467. #define USTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1
  468. #define USTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
  469. #define USTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
  470. #define USTORM_CORE_CONN_AG_CTX_CF0_SHIFT 2
  471. #define USTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
  472. #define USTORM_CORE_CONN_AG_CTX_CF1_SHIFT 4
  473. #define USTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
  474. #define USTORM_CORE_CONN_AG_CTX_CF2_SHIFT 6
  475. u8 flags1;
  476. #define USTORM_CORE_CONN_AG_CTX_CF3_MASK 0x3
  477. #define USTORM_CORE_CONN_AG_CTX_CF3_SHIFT 0
  478. #define USTORM_CORE_CONN_AG_CTX_CF4_MASK 0x3
  479. #define USTORM_CORE_CONN_AG_CTX_CF4_SHIFT 2
  480. #define USTORM_CORE_CONN_AG_CTX_CF5_MASK 0x3
  481. #define USTORM_CORE_CONN_AG_CTX_CF5_SHIFT 4
  482. #define USTORM_CORE_CONN_AG_CTX_CF6_MASK 0x3
  483. #define USTORM_CORE_CONN_AG_CTX_CF6_SHIFT 6
  484. u8 flags2;
  485. #define USTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
  486. #define USTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 0
  487. #define USTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
  488. #define USTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 1
  489. #define USTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
  490. #define USTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 2
  491. #define USTORM_CORE_CONN_AG_CTX_CF3EN_MASK 0x1
  492. #define USTORM_CORE_CONN_AG_CTX_CF3EN_SHIFT 3
  493. #define USTORM_CORE_CONN_AG_CTX_CF4EN_MASK 0x1
  494. #define USTORM_CORE_CONN_AG_CTX_CF4EN_SHIFT 4
  495. #define USTORM_CORE_CONN_AG_CTX_CF5EN_MASK 0x1
  496. #define USTORM_CORE_CONN_AG_CTX_CF5EN_SHIFT 5
  497. #define USTORM_CORE_CONN_AG_CTX_CF6EN_MASK 0x1
  498. #define USTORM_CORE_CONN_AG_CTX_CF6EN_SHIFT 6
  499. #define USTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1
  500. #define USTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 7
  501. u8 flags3;
  502. #define USTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1
  503. #define USTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 0
  504. #define USTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1
  505. #define USTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 1
  506. #define USTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1
  507. #define USTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 2
  508. #define USTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1
  509. #define USTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 3
  510. #define USTORM_CORE_CONN_AG_CTX_RULE5EN_MASK 0x1
  511. #define USTORM_CORE_CONN_AG_CTX_RULE5EN_SHIFT 4
  512. #define USTORM_CORE_CONN_AG_CTX_RULE6EN_MASK 0x1
  513. #define USTORM_CORE_CONN_AG_CTX_RULE6EN_SHIFT 5
  514. #define USTORM_CORE_CONN_AG_CTX_RULE7EN_MASK 0x1
  515. #define USTORM_CORE_CONN_AG_CTX_RULE7EN_SHIFT 6
  516. #define USTORM_CORE_CONN_AG_CTX_RULE8EN_MASK 0x1
  517. #define USTORM_CORE_CONN_AG_CTX_RULE8EN_SHIFT 7
  518. u8 byte2;
  519. u8 byte3;
  520. __le16 word0;
  521. __le16 word1;
  522. __le32 rx_producers;
  523. __le32 reg1;
  524. __le32 reg2;
  525. __le32 reg3;
  526. __le16 word2;
  527. __le16 word3;
  528. };
  529. /* The core storm context for the Mstorm */
  530. struct mstorm_core_conn_st_ctx {
  531. __le32 reserved[24];
  532. };
  533. /* The core storm context for the Ustorm */
  534. struct ustorm_core_conn_st_ctx {
  535. __le32 reserved[4];
  536. };
  537. /* core connection context */
  538. struct core_conn_context {
  539. struct ystorm_core_conn_st_ctx ystorm_st_context;
  540. struct regpair ystorm_st_padding[2];
  541. struct pstorm_core_conn_st_ctx pstorm_st_context;
  542. struct regpair pstorm_st_padding[2];
  543. struct xstorm_core_conn_st_ctx xstorm_st_context;
  544. struct xstorm_core_conn_ag_ctx xstorm_ag_context;
  545. struct tstorm_core_conn_ag_ctx tstorm_ag_context;
  546. struct ustorm_core_conn_ag_ctx ustorm_ag_context;
  547. struct mstorm_core_conn_st_ctx mstorm_st_context;
  548. struct ustorm_core_conn_st_ctx ustorm_st_context;
  549. struct regpair ustorm_st_padding[2];
  550. };
  551. enum core_error_handle {
  552. LL2_DROP_PACKET,
  553. LL2_DO_NOTHING,
  554. LL2_ASSERT,
  555. MAX_CORE_ERROR_HANDLE
  556. };
  557. enum core_event_opcode {
  558. CORE_EVENT_TX_QUEUE_START,
  559. CORE_EVENT_TX_QUEUE_STOP,
  560. CORE_EVENT_RX_QUEUE_START,
  561. CORE_EVENT_RX_QUEUE_STOP,
  562. CORE_EVENT_RX_QUEUE_FLUSH,
  563. MAX_CORE_EVENT_OPCODE
  564. };
  565. enum core_l4_pseudo_checksum_mode {
  566. CORE_L4_PSEUDO_CSUM_CORRECT_LENGTH,
  567. CORE_L4_PSEUDO_CSUM_ZERO_LENGTH,
  568. MAX_CORE_L4_PSEUDO_CHECKSUM_MODE
  569. };
  570. struct core_ll2_port_stats {
  571. struct regpair gsi_invalid_hdr;
  572. struct regpair gsi_invalid_pkt_length;
  573. struct regpair gsi_unsupported_pkt_typ;
  574. struct regpair gsi_crcchksm_error;
  575. };
  576. struct core_ll2_pstorm_per_queue_stat {
  577. struct regpair sent_ucast_bytes;
  578. struct regpair sent_mcast_bytes;
  579. struct regpair sent_bcast_bytes;
  580. struct regpair sent_ucast_pkts;
  581. struct regpair sent_mcast_pkts;
  582. struct regpair sent_bcast_pkts;
  583. };
  584. struct core_ll2_rx_prod {
  585. __le16 bd_prod;
  586. __le16 cqe_prod;
  587. __le32 reserved;
  588. };
  589. struct core_ll2_tstorm_per_queue_stat {
  590. struct regpair packet_too_big_discard;
  591. struct regpair no_buff_discard;
  592. };
  593. struct core_ll2_ustorm_per_queue_stat {
  594. struct regpair rcv_ucast_bytes;
  595. struct regpair rcv_mcast_bytes;
  596. struct regpair rcv_bcast_bytes;
  597. struct regpair rcv_ucast_pkts;
  598. struct regpair rcv_mcast_pkts;
  599. struct regpair rcv_bcast_pkts;
  600. };
  601. enum core_ramrod_cmd_id {
  602. CORE_RAMROD_UNUSED,
  603. CORE_RAMROD_RX_QUEUE_START,
  604. CORE_RAMROD_TX_QUEUE_START,
  605. CORE_RAMROD_RX_QUEUE_STOP,
  606. CORE_RAMROD_TX_QUEUE_STOP,
  607. CORE_RAMROD_RX_QUEUE_FLUSH,
  608. MAX_CORE_RAMROD_CMD_ID
  609. };
  610. enum core_roce_flavor_type {
  611. CORE_ROCE,
  612. CORE_RROCE,
  613. MAX_CORE_ROCE_FLAVOR_TYPE
  614. };
  615. struct core_rx_action_on_error {
  616. u8 error_type;
  617. #define CORE_RX_ACTION_ON_ERROR_PACKET_TOO_BIG_MASK 0x3
  618. #define CORE_RX_ACTION_ON_ERROR_PACKET_TOO_BIG_SHIFT 0
  619. #define CORE_RX_ACTION_ON_ERROR_NO_BUFF_MASK 0x3
  620. #define CORE_RX_ACTION_ON_ERROR_NO_BUFF_SHIFT 2
  621. #define CORE_RX_ACTION_ON_ERROR_RESERVED_MASK 0xF
  622. #define CORE_RX_ACTION_ON_ERROR_RESERVED_SHIFT 4
  623. };
  624. struct core_rx_bd {
  625. struct regpair addr;
  626. __le16 reserved[4];
  627. };
  628. struct core_rx_bd_with_buff_len {
  629. struct regpair addr;
  630. __le16 buff_length;
  631. __le16 reserved[3];
  632. };
  633. union core_rx_bd_union {
  634. struct core_rx_bd rx_bd;
  635. struct core_rx_bd_with_buff_len rx_bd_with_len;
  636. };
  637. struct core_rx_cqe_opaque_data {
  638. __le32 data[2];
  639. };
  640. enum core_rx_cqe_type {
  641. CORE_RX_CQE_ILLIGAL_TYPE,
  642. CORE_RX_CQE_TYPE_REGULAR,
  643. CORE_RX_CQE_TYPE_GSI_OFFLOAD,
  644. CORE_RX_CQE_TYPE_SLOW_PATH,
  645. MAX_CORE_RX_CQE_TYPE
  646. };
  647. struct core_rx_fast_path_cqe {
  648. u8 type;
  649. u8 placement_offset;
  650. struct parsing_and_err_flags parse_flags;
  651. __le16 packet_length;
  652. __le16 vlan;
  653. struct core_rx_cqe_opaque_data opaque_data;
  654. struct parsing_err_flags err_flags;
  655. __le16 reserved0;
  656. __le32 reserved1[3];
  657. };
  658. struct core_rx_gsi_offload_cqe {
  659. u8 type;
  660. u8 data_length_error;
  661. struct parsing_and_err_flags parse_flags;
  662. __le16 data_length;
  663. __le16 vlan;
  664. __le32 src_mac_addrhi;
  665. __le16 src_mac_addrlo;
  666. __le16 qp_id;
  667. __le32 gid_dst[4];
  668. };
  669. struct core_rx_slow_path_cqe {
  670. u8 type;
  671. u8 ramrod_cmd_id;
  672. __le16 echo;
  673. struct core_rx_cqe_opaque_data opaque_data;
  674. __le32 reserved1[5];
  675. };
  676. union core_rx_cqe_union {
  677. struct core_rx_fast_path_cqe rx_cqe_fp;
  678. struct core_rx_gsi_offload_cqe rx_cqe_gsi;
  679. struct core_rx_slow_path_cqe rx_cqe_sp;
  680. };
  681. struct core_rx_start_ramrod_data {
  682. struct regpair bd_base;
  683. struct regpair cqe_pbl_addr;
  684. __le16 mtu;
  685. __le16 sb_id;
  686. u8 sb_index;
  687. u8 complete_cqe_flg;
  688. u8 complete_event_flg;
  689. u8 drop_ttl0_flg;
  690. __le16 num_of_pbl_pages;
  691. u8 inner_vlan_removal_en;
  692. u8 queue_id;
  693. u8 main_func_queue;
  694. u8 mf_si_bcast_accept_all;
  695. u8 mf_si_mcast_accept_all;
  696. struct core_rx_action_on_error action_on_error;
  697. u8 gsi_offload_flag;
  698. u8 reserved[7];
  699. };
  700. struct core_rx_stop_ramrod_data {
  701. u8 complete_cqe_flg;
  702. u8 complete_event_flg;
  703. u8 queue_id;
  704. u8 reserved1;
  705. __le16 reserved2[2];
  706. };
  707. struct core_tx_bd_data {
  708. __le16 as_bitfield;
  709. #define CORE_TX_BD_DATA_FORCE_VLAN_MODE_MASK 0x1
  710. #define CORE_TX_BD_DATA_FORCE_VLAN_MODE_SHIFT 0
  711. #define CORE_TX_BD_DATA_VLAN_INSERTION_MASK 0x1
  712. #define CORE_TX_BD_DATA_VLAN_INSERTION_SHIFT 1
  713. #define CORE_TX_BD_DATA_START_BD_MASK 0x1
  714. #define CORE_TX_BD_DATA_START_BD_SHIFT 2
  715. #define CORE_TX_BD_DATA_IP_CSUM_MASK 0x1
  716. #define CORE_TX_BD_DATA_IP_CSUM_SHIFT 3
  717. #define CORE_TX_BD_DATA_L4_CSUM_MASK 0x1
  718. #define CORE_TX_BD_DATA_L4_CSUM_SHIFT 4
  719. #define CORE_TX_BD_DATA_IPV6_EXT_MASK 0x1
  720. #define CORE_TX_BD_DATA_IPV6_EXT_SHIFT 5
  721. #define CORE_TX_BD_DATA_L4_PROTOCOL_MASK 0x1
  722. #define CORE_TX_BD_DATA_L4_PROTOCOL_SHIFT 6
  723. #define CORE_TX_BD_DATA_L4_PSEUDO_CSUM_MODE_MASK 0x1
  724. #define CORE_TX_BD_DATA_L4_PSEUDO_CSUM_MODE_SHIFT 7
  725. #define CORE_TX_BD_DATA_NBDS_MASK 0xF
  726. #define CORE_TX_BD_DATA_NBDS_SHIFT 8
  727. #define CORE_TX_BD_DATA_ROCE_FLAV_MASK 0x1
  728. #define CORE_TX_BD_DATA_ROCE_FLAV_SHIFT 12
  729. #define CORE_TX_BD_DATA_IP_LEN_MASK 0x1
  730. #define CORE_TX_BD_DATA_IP_LEN_SHIFT 13
  731. #define CORE_TX_BD_DATA_RESERVED0_MASK 0x3
  732. #define CORE_TX_BD_DATA_RESERVED0_SHIFT 14
  733. };
  734. struct core_tx_bd {
  735. struct regpair addr;
  736. __le16 nbytes;
  737. __le16 nw_vlan_or_lb_echo;
  738. struct core_tx_bd_data bd_data;
  739. __le16 bitfield1;
  740. #define CORE_TX_BD_L4_HDR_OFFSET_W_MASK 0x3FFF
  741. #define CORE_TX_BD_L4_HDR_OFFSET_W_SHIFT 0
  742. #define CORE_TX_BD_TX_DST_MASK 0x3
  743. #define CORE_TX_BD_TX_DST_SHIFT 14
  744. };
  745. enum core_tx_dest {
  746. CORE_TX_DEST_NW,
  747. CORE_TX_DEST_LB,
  748. CORE_TX_DEST_RESERVED,
  749. CORE_TX_DEST_DROP,
  750. MAX_CORE_TX_DEST
  751. };
  752. struct core_tx_start_ramrod_data {
  753. struct regpair pbl_base_addr;
  754. __le16 mtu;
  755. __le16 sb_id;
  756. u8 sb_index;
  757. u8 stats_en;
  758. u8 stats_id;
  759. u8 conn_type;
  760. __le16 pbl_size;
  761. __le16 qm_pq_id;
  762. u8 gsi_offload_flag;
  763. u8 resrved[3];
  764. };
  765. struct core_tx_stop_ramrod_data {
  766. __le32 reserved0[2];
  767. };
  768. enum dcb_dscp_update_mode {
  769. DONT_UPDATE_DCB_DSCP,
  770. UPDATE_DCB,
  771. UPDATE_DSCP,
  772. UPDATE_DCB_DSCP,
  773. MAX_DCB_DSCP_UPDATE_MODE
  774. };
  775. struct eth_mstorm_per_pf_stat {
  776. struct regpair gre_discard_pkts;
  777. struct regpair vxlan_discard_pkts;
  778. struct regpair geneve_discard_pkts;
  779. struct regpair lb_discard_pkts;
  780. };
  781. struct eth_mstorm_per_queue_stat {
  782. struct regpair ttl0_discard;
  783. struct regpair packet_too_big_discard;
  784. struct regpair no_buff_discard;
  785. struct regpair not_active_discard;
  786. struct regpair tpa_coalesced_pkts;
  787. struct regpair tpa_coalesced_events;
  788. struct regpair tpa_aborts_num;
  789. struct regpair tpa_coalesced_bytes;
  790. };
  791. /* Ethernet TX Per PF */
  792. struct eth_pstorm_per_pf_stat {
  793. struct regpair sent_lb_ucast_bytes;
  794. struct regpair sent_lb_mcast_bytes;
  795. struct regpair sent_lb_bcast_bytes;
  796. struct regpair sent_lb_ucast_pkts;
  797. struct regpair sent_lb_mcast_pkts;
  798. struct regpair sent_lb_bcast_pkts;
  799. struct regpair sent_gre_bytes;
  800. struct regpair sent_vxlan_bytes;
  801. struct regpair sent_geneve_bytes;
  802. struct regpair sent_gre_pkts;
  803. struct regpair sent_vxlan_pkts;
  804. struct regpair sent_geneve_pkts;
  805. struct regpair gre_drop_pkts;
  806. struct regpair vxlan_drop_pkts;
  807. struct regpair geneve_drop_pkts;
  808. };
  809. /* Ethernet TX Per Queue Stats */
  810. struct eth_pstorm_per_queue_stat {
  811. struct regpair sent_ucast_bytes;
  812. struct regpair sent_mcast_bytes;
  813. struct regpair sent_bcast_bytes;
  814. struct regpair sent_ucast_pkts;
  815. struct regpair sent_mcast_pkts;
  816. struct regpair sent_bcast_pkts;
  817. struct regpair error_drop_pkts;
  818. };
  819. /* ETH Rx producers data */
  820. struct eth_rx_rate_limit {
  821. __le16 mult;
  822. __le16 cnst;
  823. u8 add_sub_cnst;
  824. u8 reserved0;
  825. __le16 reserved1;
  826. };
  827. struct eth_ustorm_per_pf_stat {
  828. struct regpair rcv_lb_ucast_bytes;
  829. struct regpair rcv_lb_mcast_bytes;
  830. struct regpair rcv_lb_bcast_bytes;
  831. struct regpair rcv_lb_ucast_pkts;
  832. struct regpair rcv_lb_mcast_pkts;
  833. struct regpair rcv_lb_bcast_pkts;
  834. struct regpair rcv_gre_bytes;
  835. struct regpair rcv_vxlan_bytes;
  836. struct regpair rcv_geneve_bytes;
  837. struct regpair rcv_gre_pkts;
  838. struct regpair rcv_vxlan_pkts;
  839. struct regpair rcv_geneve_pkts;
  840. };
  841. struct eth_ustorm_per_queue_stat {
  842. struct regpair rcv_ucast_bytes;
  843. struct regpair rcv_mcast_bytes;
  844. struct regpair rcv_bcast_bytes;
  845. struct regpair rcv_ucast_pkts;
  846. struct regpair rcv_mcast_pkts;
  847. struct regpair rcv_bcast_pkts;
  848. };
  849. /* Event Ring Next Page Address */
  850. struct event_ring_next_addr {
  851. struct regpair addr;
  852. __le32 reserved[2];
  853. };
  854. /* Event Ring Element */
  855. union event_ring_element {
  856. struct event_ring_entry entry;
  857. struct event_ring_next_addr next_addr;
  858. };
  859. enum fw_flow_ctrl_mode {
  860. flow_ctrl_pause,
  861. flow_ctrl_pfc,
  862. MAX_FW_FLOW_CTRL_MODE
  863. };
  864. /* Major and Minor hsi Versions */
  865. struct hsi_fp_ver_struct {
  866. u8 minor_ver_arr[2];
  867. u8 major_ver_arr[2];
  868. };
  869. enum iwarp_ll2_tx_queues {
  870. IWARP_LL2_IN_ORDER_TX_QUEUE = 1,
  871. IWARP_LL2_ALIGNED_TX_QUEUE,
  872. IWARP_LL2_ALIGNED_RIGHT_TRIMMED_TX_QUEUE,
  873. IWARP_LL2_ERROR,
  874. MAX_IWARP_LL2_TX_QUEUES
  875. };
  876. /* Mstorm non-triggering VF zone */
  877. enum malicious_vf_error_id {
  878. MALICIOUS_VF_NO_ERROR,
  879. VF_PF_CHANNEL_NOT_READY,
  880. VF_ZONE_MSG_NOT_VALID,
  881. VF_ZONE_FUNC_NOT_ENABLED,
  882. ETH_PACKET_TOO_SMALL,
  883. ETH_ILLEGAL_VLAN_MODE,
  884. ETH_MTU_VIOLATION,
  885. ETH_ILLEGAL_INBAND_TAGS,
  886. ETH_VLAN_INSERT_AND_INBAND_VLAN,
  887. ETH_ILLEGAL_NBDS,
  888. ETH_FIRST_BD_WO_SOP,
  889. ETH_INSUFFICIENT_BDS,
  890. ETH_ILLEGAL_LSO_HDR_NBDS,
  891. ETH_ILLEGAL_LSO_MSS,
  892. ETH_ZERO_SIZE_BD,
  893. ETH_ILLEGAL_LSO_HDR_LEN,
  894. ETH_INSUFFICIENT_PAYLOAD,
  895. ETH_EDPM_OUT_OF_SYNC,
  896. ETH_TUNN_IPV6_EXT_NBD_ERR,
  897. ETH_CONTROL_PACKET_VIOLATION,
  898. ETH_ANTI_SPOOFING_ERR,
  899. MAX_MALICIOUS_VF_ERROR_ID
  900. };
  901. struct mstorm_non_trigger_vf_zone {
  902. struct eth_mstorm_per_queue_stat eth_queue_stat;
  903. struct eth_rx_prod_data eth_rx_queue_producers[ETH_MAX_NUM_RX_QUEUES_PER_VF_QUAD];
  904. };
  905. /* Mstorm VF zone */
  906. struct mstorm_vf_zone {
  907. struct mstorm_non_trigger_vf_zone non_trigger;
  908. };
  909. /* personality per PF */
  910. enum personality_type {
  911. BAD_PERSONALITY_TYP,
  912. PERSONALITY_ISCSI,
  913. PERSONALITY_FCOE,
  914. PERSONALITY_RDMA_AND_ETH,
  915. PERSONALITY_RDMA,
  916. PERSONALITY_CORE,
  917. PERSONALITY_ETH,
  918. PERSONALITY_RESERVED4,
  919. MAX_PERSONALITY_TYPE
  920. };
  921. /* tunnel configuration */
  922. struct pf_start_tunnel_config {
  923. u8 set_vxlan_udp_port_flg;
  924. u8 set_geneve_udp_port_flg;
  925. u8 tunnel_clss_vxlan;
  926. u8 tunnel_clss_l2geneve;
  927. u8 tunnel_clss_ipgeneve;
  928. u8 tunnel_clss_l2gre;
  929. u8 tunnel_clss_ipgre;
  930. u8 reserved;
  931. __le16 vxlan_udp_port;
  932. __le16 geneve_udp_port;
  933. };
  934. /* Ramrod data for PF start ramrod */
  935. struct pf_start_ramrod_data {
  936. struct regpair event_ring_pbl_addr;
  937. struct regpair consolid_q_pbl_addr;
  938. struct pf_start_tunnel_config tunnel_config;
  939. __le32 reserved;
  940. __le16 event_ring_sb_id;
  941. u8 base_vf_id;
  942. u8 num_vfs;
  943. u8 event_ring_num_pages;
  944. u8 event_ring_sb_index;
  945. u8 path_id;
  946. u8 warning_as_error;
  947. u8 dont_log_ramrods;
  948. u8 personality;
  949. __le16 log_type_mask;
  950. u8 mf_mode;
  951. u8 integ_phase;
  952. u8 allow_npar_tx_switching;
  953. u8 inner_to_outer_pri_map[8];
  954. u8 pri_map_valid;
  955. __le32 outer_tag;
  956. struct hsi_fp_ver_struct hsi_fp_ver;
  957. };
  958. struct protocol_dcb_data {
  959. u8 dcb_enable_flag;
  960. u8 reserved_a;
  961. u8 dcb_priority;
  962. u8 dcb_tc;
  963. u8 reserved_b;
  964. u8 reserved0;
  965. };
  966. struct pf_update_tunnel_config {
  967. u8 update_rx_pf_clss;
  968. u8 update_rx_def_ucast_clss;
  969. u8 update_rx_def_non_ucast_clss;
  970. u8 set_vxlan_udp_port_flg;
  971. u8 set_geneve_udp_port_flg;
  972. u8 tunnel_clss_vxlan;
  973. u8 tunnel_clss_l2geneve;
  974. u8 tunnel_clss_ipgeneve;
  975. u8 tunnel_clss_l2gre;
  976. u8 tunnel_clss_ipgre;
  977. __le16 vxlan_udp_port;
  978. __le16 geneve_udp_port;
  979. __le16 reserved;
  980. };
  981. struct pf_update_ramrod_data {
  982. u8 pf_id;
  983. u8 update_eth_dcb_data_mode;
  984. u8 update_fcoe_dcb_data_mode;
  985. u8 update_iscsi_dcb_data_mode;
  986. u8 update_roce_dcb_data_mode;
  987. u8 update_rroce_dcb_data_mode;
  988. u8 update_iwarp_dcb_data_mode;
  989. u8 update_mf_vlan_flag;
  990. struct protocol_dcb_data eth_dcb_data;
  991. struct protocol_dcb_data fcoe_dcb_data;
  992. struct protocol_dcb_data iscsi_dcb_data;
  993. struct protocol_dcb_data roce_dcb_data;
  994. struct protocol_dcb_data rroce_dcb_data;
  995. struct protocol_dcb_data iwarp_dcb_data;
  996. __le16 mf_vlan;
  997. __le16 reserved;
  998. struct pf_update_tunnel_config tunnel_config;
  999. };
  1000. /* Ports mode */
  1001. enum ports_mode {
  1002. ENGX2_PORTX1,
  1003. ENGX2_PORTX2,
  1004. ENGX1_PORTX1,
  1005. ENGX1_PORTX2,
  1006. ENGX1_PORTX4,
  1007. MAX_PORTS_MODE
  1008. };
  1009. /* use to index in hsi_fp_[major|minor]_ver_arr per protocol */
  1010. enum protocol_version_array_key {
  1011. ETH_VER_KEY = 0,
  1012. ROCE_VER_KEY,
  1013. MAX_PROTOCOL_VERSION_ARRAY_KEY
  1014. };
  1015. struct rdma_sent_stats {
  1016. struct regpair sent_bytes;
  1017. struct regpair sent_pkts;
  1018. };
  1019. struct pstorm_non_trigger_vf_zone {
  1020. struct eth_pstorm_per_queue_stat eth_queue_stat;
  1021. struct rdma_sent_stats rdma_stats;
  1022. };
  1023. /* Pstorm VF zone */
  1024. struct pstorm_vf_zone {
  1025. struct pstorm_non_trigger_vf_zone non_trigger;
  1026. struct regpair reserved[7];
  1027. };
  1028. /* Ramrod Header of SPQE */
  1029. struct ramrod_header {
  1030. __le32 cid;
  1031. u8 cmd_id;
  1032. u8 protocol_id;
  1033. __le16 echo;
  1034. };
  1035. struct rdma_rcv_stats {
  1036. struct regpair rcv_bytes;
  1037. struct regpair rcv_pkts;
  1038. };
  1039. struct slow_path_element {
  1040. struct ramrod_header hdr;
  1041. struct regpair data_ptr;
  1042. };
  1043. /* Tstorm non-triggering VF zone */
  1044. struct tstorm_non_trigger_vf_zone {
  1045. struct rdma_rcv_stats rdma_stats;
  1046. };
  1047. struct tstorm_per_port_stat {
  1048. struct regpair trunc_error_discard;
  1049. struct regpair mac_error_discard;
  1050. struct regpair mftag_filter_discard;
  1051. struct regpair eth_mac_filter_discard;
  1052. struct regpair ll2_mac_filter_discard;
  1053. struct regpair ll2_conn_disabled_discard;
  1054. struct regpair iscsi_irregular_pkt;
  1055. struct regpair fcoe_irregular_pkt;
  1056. struct regpair roce_irregular_pkt;
  1057. struct regpair iwarp_irregular_pkt;
  1058. struct regpair eth_irregular_pkt;
  1059. struct regpair reserved1;
  1060. struct regpair preroce_irregular_pkt;
  1061. struct regpair eth_gre_tunn_filter_discard;
  1062. struct regpair eth_vxlan_tunn_filter_discard;
  1063. struct regpair eth_geneve_tunn_filter_discard;
  1064. };
  1065. /* Tstorm VF zone */
  1066. struct tstorm_vf_zone {
  1067. struct tstorm_non_trigger_vf_zone non_trigger;
  1068. };
  1069. /* Tunnel classification scheme */
  1070. enum tunnel_clss {
  1071. TUNNEL_CLSS_MAC_VLAN = 0,
  1072. TUNNEL_CLSS_MAC_VNI,
  1073. TUNNEL_CLSS_INNER_MAC_VLAN,
  1074. TUNNEL_CLSS_INNER_MAC_VNI,
  1075. TUNNEL_CLSS_MAC_VLAN_DUAL_STAGE,
  1076. MAX_TUNNEL_CLSS
  1077. };
  1078. /* Ustorm non-triggering VF zone */
  1079. struct ustorm_non_trigger_vf_zone {
  1080. struct eth_ustorm_per_queue_stat eth_queue_stat;
  1081. struct regpair vf_pf_msg_addr;
  1082. };
  1083. /* Ustorm triggering VF zone */
  1084. struct ustorm_trigger_vf_zone {
  1085. u8 vf_pf_msg_valid;
  1086. u8 reserved[7];
  1087. };
  1088. /* Ustorm VF zone */
  1089. struct ustorm_vf_zone {
  1090. struct ustorm_non_trigger_vf_zone non_trigger;
  1091. struct ustorm_trigger_vf_zone trigger;
  1092. };
  1093. /* VF-PF channel data */
  1094. struct vf_pf_channel_data {
  1095. __le32 ready;
  1096. u8 valid;
  1097. u8 reserved0;
  1098. __le16 reserved1;
  1099. };
  1100. /* Ramrod data for VF start ramrod */
  1101. struct vf_start_ramrod_data {
  1102. u8 vf_id;
  1103. u8 enable_flr_ack;
  1104. __le16 opaque_fid;
  1105. u8 personality;
  1106. u8 reserved[7];
  1107. struct hsi_fp_ver_struct hsi_fp_ver;
  1108. };
  1109. /* Ramrod data for VF start ramrod */
  1110. struct vf_stop_ramrod_data {
  1111. u8 vf_id;
  1112. u8 reserved0;
  1113. __le16 reserved1;
  1114. __le32 reserved2;
  1115. };
  1116. enum vf_zone_size_mode {
  1117. VF_ZONE_SIZE_MODE_DEFAULT,
  1118. VF_ZONE_SIZE_MODE_DOUBLE,
  1119. VF_ZONE_SIZE_MODE_QUAD,
  1120. MAX_VF_ZONE_SIZE_MODE
  1121. };
  1122. struct atten_status_block {
  1123. __le32 atten_bits;
  1124. __le32 atten_ack;
  1125. __le16 reserved0;
  1126. __le16 sb_index;
  1127. __le32 reserved1;
  1128. };
  1129. enum command_type_bit {
  1130. IGU_COMMAND_TYPE_NOP = 0,
  1131. IGU_COMMAND_TYPE_SET = 1,
  1132. MAX_COMMAND_TYPE_BIT
  1133. };
  1134. /* DMAE command */
  1135. struct dmae_cmd {
  1136. __le32 opcode;
  1137. #define DMAE_CMD_SRC_MASK 0x1
  1138. #define DMAE_CMD_SRC_SHIFT 0
  1139. #define DMAE_CMD_DST_MASK 0x3
  1140. #define DMAE_CMD_DST_SHIFT 1
  1141. #define DMAE_CMD_C_DST_MASK 0x1
  1142. #define DMAE_CMD_C_DST_SHIFT 3
  1143. #define DMAE_CMD_CRC_RESET_MASK 0x1
  1144. #define DMAE_CMD_CRC_RESET_SHIFT 4
  1145. #define DMAE_CMD_SRC_ADDR_RESET_MASK 0x1
  1146. #define DMAE_CMD_SRC_ADDR_RESET_SHIFT 5
  1147. #define DMAE_CMD_DST_ADDR_RESET_MASK 0x1
  1148. #define DMAE_CMD_DST_ADDR_RESET_SHIFT 6
  1149. #define DMAE_CMD_COMP_FUNC_MASK 0x1
  1150. #define DMAE_CMD_COMP_FUNC_SHIFT 7
  1151. #define DMAE_CMD_COMP_WORD_EN_MASK 0x1
  1152. #define DMAE_CMD_COMP_WORD_EN_SHIFT 8
  1153. #define DMAE_CMD_COMP_CRC_EN_MASK 0x1
  1154. #define DMAE_CMD_COMP_CRC_EN_SHIFT 9
  1155. #define DMAE_CMD_COMP_CRC_OFFSET_MASK 0x7
  1156. #define DMAE_CMD_COMP_CRC_OFFSET_SHIFT 10
  1157. #define DMAE_CMD_RESERVED1_MASK 0x1
  1158. #define DMAE_CMD_RESERVED1_SHIFT 13
  1159. #define DMAE_CMD_ENDIANITY_MODE_MASK 0x3
  1160. #define DMAE_CMD_ENDIANITY_MODE_SHIFT 14
  1161. #define DMAE_CMD_ERR_HANDLING_MASK 0x3
  1162. #define DMAE_CMD_ERR_HANDLING_SHIFT 16
  1163. #define DMAE_CMD_PORT_ID_MASK 0x3
  1164. #define DMAE_CMD_PORT_ID_SHIFT 18
  1165. #define DMAE_CMD_SRC_PF_ID_MASK 0xF
  1166. #define DMAE_CMD_SRC_PF_ID_SHIFT 20
  1167. #define DMAE_CMD_DST_PF_ID_MASK 0xF
  1168. #define DMAE_CMD_DST_PF_ID_SHIFT 24
  1169. #define DMAE_CMD_SRC_VF_ID_VALID_MASK 0x1
  1170. #define DMAE_CMD_SRC_VF_ID_VALID_SHIFT 28
  1171. #define DMAE_CMD_DST_VF_ID_VALID_MASK 0x1
  1172. #define DMAE_CMD_DST_VF_ID_VALID_SHIFT 29
  1173. #define DMAE_CMD_RESERVED2_MASK 0x3
  1174. #define DMAE_CMD_RESERVED2_SHIFT 30
  1175. __le32 src_addr_lo;
  1176. __le32 src_addr_hi;
  1177. __le32 dst_addr_lo;
  1178. __le32 dst_addr_hi;
  1179. __le16 length_dw;
  1180. __le16 opcode_b;
  1181. #define DMAE_CMD_SRC_VF_ID_MASK 0xFF
  1182. #define DMAE_CMD_SRC_VF_ID_SHIFT 0
  1183. #define DMAE_CMD_DST_VF_ID_MASK 0xFF
  1184. #define DMAE_CMD_DST_VF_ID_SHIFT 8
  1185. __le32 comp_addr_lo;
  1186. __le32 comp_addr_hi;
  1187. __le32 comp_val;
  1188. __le32 crc32;
  1189. __le32 crc_32_c;
  1190. __le16 crc16;
  1191. __le16 crc16_c;
  1192. __le16 crc10;
  1193. __le16 reserved;
  1194. __le16 xsum16;
  1195. __le16 xsum8;
  1196. };
  1197. enum dmae_cmd_comp_crc_en_enum {
  1198. dmae_cmd_comp_crc_disabled,
  1199. dmae_cmd_comp_crc_enabled,
  1200. MAX_DMAE_CMD_COMP_CRC_EN_ENUM
  1201. };
  1202. enum dmae_cmd_comp_func_enum {
  1203. dmae_cmd_comp_func_to_src,
  1204. dmae_cmd_comp_func_to_dst,
  1205. MAX_DMAE_CMD_COMP_FUNC_ENUM
  1206. };
  1207. enum dmae_cmd_comp_word_en_enum {
  1208. dmae_cmd_comp_word_disabled,
  1209. dmae_cmd_comp_word_enabled,
  1210. MAX_DMAE_CMD_COMP_WORD_EN_ENUM
  1211. };
  1212. enum dmae_cmd_c_dst_enum {
  1213. dmae_cmd_c_dst_pcie,
  1214. dmae_cmd_c_dst_grc,
  1215. MAX_DMAE_CMD_C_DST_ENUM
  1216. };
  1217. enum dmae_cmd_dst_enum {
  1218. dmae_cmd_dst_none_0,
  1219. dmae_cmd_dst_pcie,
  1220. dmae_cmd_dst_grc,
  1221. dmae_cmd_dst_none_3,
  1222. MAX_DMAE_CMD_DST_ENUM
  1223. };
  1224. enum dmae_cmd_error_handling_enum {
  1225. dmae_cmd_error_handling_send_regular_comp,
  1226. dmae_cmd_error_handling_send_comp_with_err,
  1227. dmae_cmd_error_handling_dont_send_comp,
  1228. MAX_DMAE_CMD_ERROR_HANDLING_ENUM
  1229. };
  1230. enum dmae_cmd_src_enum {
  1231. dmae_cmd_src_pcie,
  1232. dmae_cmd_src_grc,
  1233. MAX_DMAE_CMD_SRC_ENUM
  1234. };
  1235. struct mstorm_core_conn_ag_ctx {
  1236. u8 byte0;
  1237. u8 byte1;
  1238. u8 flags0;
  1239. #define MSTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1
  1240. #define MSTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
  1241. #define MSTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1
  1242. #define MSTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
  1243. #define MSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
  1244. #define MSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 2
  1245. #define MSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
  1246. #define MSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 4
  1247. #define MSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
  1248. #define MSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 6
  1249. u8 flags1;
  1250. #define MSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
  1251. #define MSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 0
  1252. #define MSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
  1253. #define MSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 1
  1254. #define MSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
  1255. #define MSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 2
  1256. #define MSTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1
  1257. #define MSTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 3
  1258. #define MSTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1
  1259. #define MSTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 4
  1260. #define MSTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1
  1261. #define MSTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 5
  1262. #define MSTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1
  1263. #define MSTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 6
  1264. #define MSTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1
  1265. #define MSTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 7
  1266. __le16 word0;
  1267. __le16 word1;
  1268. __le32 reg0;
  1269. __le32 reg1;
  1270. };
  1271. struct ystorm_core_conn_ag_ctx {
  1272. u8 byte0;
  1273. u8 byte1;
  1274. u8 flags0;
  1275. #define YSTORM_CORE_CONN_AG_CTX_BIT0_MASK 0x1
  1276. #define YSTORM_CORE_CONN_AG_CTX_BIT0_SHIFT 0
  1277. #define YSTORM_CORE_CONN_AG_CTX_BIT1_MASK 0x1
  1278. #define YSTORM_CORE_CONN_AG_CTX_BIT1_SHIFT 1
  1279. #define YSTORM_CORE_CONN_AG_CTX_CF0_MASK 0x3
  1280. #define YSTORM_CORE_CONN_AG_CTX_CF0_SHIFT 2
  1281. #define YSTORM_CORE_CONN_AG_CTX_CF1_MASK 0x3
  1282. #define YSTORM_CORE_CONN_AG_CTX_CF1_SHIFT 4
  1283. #define YSTORM_CORE_CONN_AG_CTX_CF2_MASK 0x3
  1284. #define YSTORM_CORE_CONN_AG_CTX_CF2_SHIFT 6
  1285. u8 flags1;
  1286. #define YSTORM_CORE_CONN_AG_CTX_CF0EN_MASK 0x1
  1287. #define YSTORM_CORE_CONN_AG_CTX_CF0EN_SHIFT 0
  1288. #define YSTORM_CORE_CONN_AG_CTX_CF1EN_MASK 0x1
  1289. #define YSTORM_CORE_CONN_AG_CTX_CF1EN_SHIFT 1
  1290. #define YSTORM_CORE_CONN_AG_CTX_CF2EN_MASK 0x1
  1291. #define YSTORM_CORE_CONN_AG_CTX_CF2EN_SHIFT 2
  1292. #define YSTORM_CORE_CONN_AG_CTX_RULE0EN_MASK 0x1
  1293. #define YSTORM_CORE_CONN_AG_CTX_RULE0EN_SHIFT 3
  1294. #define YSTORM_CORE_CONN_AG_CTX_RULE1EN_MASK 0x1
  1295. #define YSTORM_CORE_CONN_AG_CTX_RULE1EN_SHIFT 4
  1296. #define YSTORM_CORE_CONN_AG_CTX_RULE2EN_MASK 0x1
  1297. #define YSTORM_CORE_CONN_AG_CTX_RULE2EN_SHIFT 5
  1298. #define YSTORM_CORE_CONN_AG_CTX_RULE3EN_MASK 0x1
  1299. #define YSTORM_CORE_CONN_AG_CTX_RULE3EN_SHIFT 6
  1300. #define YSTORM_CORE_CONN_AG_CTX_RULE4EN_MASK 0x1
  1301. #define YSTORM_CORE_CONN_AG_CTX_RULE4EN_SHIFT 7
  1302. u8 byte2;
  1303. u8 byte3;
  1304. __le16 word0;
  1305. __le32 reg0;
  1306. __le32 reg1;
  1307. __le16 word1;
  1308. __le16 word2;
  1309. __le16 word3;
  1310. __le16 word4;
  1311. __le32 reg2;
  1312. __le32 reg3;
  1313. };
  1314. /* IGU cleanup command */
  1315. struct igu_cleanup {
  1316. __le32 sb_id_and_flags;
  1317. #define IGU_CLEANUP_RESERVED0_MASK 0x7FFFFFF
  1318. #define IGU_CLEANUP_RESERVED0_SHIFT 0
  1319. #define IGU_CLEANUP_CLEANUP_SET_MASK 0x1
  1320. #define IGU_CLEANUP_CLEANUP_SET_SHIFT 27
  1321. #define IGU_CLEANUP_CLEANUP_TYPE_MASK 0x7
  1322. #define IGU_CLEANUP_CLEANUP_TYPE_SHIFT 28
  1323. #define IGU_CLEANUP_COMMAND_TYPE_MASK 0x1
  1324. #define IGU_CLEANUP_COMMAND_TYPE_SHIFT 31
  1325. __le32 reserved1;
  1326. };
  1327. /* IGU firmware driver command */
  1328. union igu_command {
  1329. struct igu_prod_cons_update prod_cons_update;
  1330. struct igu_cleanup cleanup;
  1331. };
  1332. /* IGU firmware driver command */
  1333. struct igu_command_reg_ctrl {
  1334. __le16 opaque_fid;
  1335. __le16 igu_command_reg_ctrl_fields;
  1336. #define IGU_COMMAND_REG_CTRL_PXP_BAR_ADDR_MASK 0xFFF
  1337. #define IGU_COMMAND_REG_CTRL_PXP_BAR_ADDR_SHIFT 0
  1338. #define IGU_COMMAND_REG_CTRL_RESERVED_MASK 0x7
  1339. #define IGU_COMMAND_REG_CTRL_RESERVED_SHIFT 12
  1340. #define IGU_COMMAND_REG_CTRL_COMMAND_TYPE_MASK 0x1
  1341. #define IGU_COMMAND_REG_CTRL_COMMAND_TYPE_SHIFT 15
  1342. };
  1343. /* IGU mapping line structure */
  1344. struct igu_mapping_line {
  1345. __le32 igu_mapping_line_fields;
  1346. #define IGU_MAPPING_LINE_VALID_MASK 0x1
  1347. #define IGU_MAPPING_LINE_VALID_SHIFT 0
  1348. #define IGU_MAPPING_LINE_VECTOR_NUMBER_MASK 0xFF
  1349. #define IGU_MAPPING_LINE_VECTOR_NUMBER_SHIFT 1
  1350. #define IGU_MAPPING_LINE_FUNCTION_NUMBER_MASK 0xFF
  1351. #define IGU_MAPPING_LINE_FUNCTION_NUMBER_SHIFT 9
  1352. #define IGU_MAPPING_LINE_PF_VALID_MASK 0x1
  1353. #define IGU_MAPPING_LINE_PF_VALID_SHIFT 17
  1354. #define IGU_MAPPING_LINE_IPS_GROUP_MASK 0x3F
  1355. #define IGU_MAPPING_LINE_IPS_GROUP_SHIFT 18
  1356. #define IGU_MAPPING_LINE_RESERVED_MASK 0xFF
  1357. #define IGU_MAPPING_LINE_RESERVED_SHIFT 24
  1358. };
  1359. /* IGU MSIX line structure */
  1360. struct igu_msix_vector {
  1361. struct regpair address;
  1362. __le32 data;
  1363. __le32 msix_vector_fields;
  1364. #define IGU_MSIX_VECTOR_MASK_BIT_MASK 0x1
  1365. #define IGU_MSIX_VECTOR_MASK_BIT_SHIFT 0
  1366. #define IGU_MSIX_VECTOR_RESERVED0_MASK 0x7FFF
  1367. #define IGU_MSIX_VECTOR_RESERVED0_SHIFT 1
  1368. #define IGU_MSIX_VECTOR_STEERING_TAG_MASK 0xFF
  1369. #define IGU_MSIX_VECTOR_STEERING_TAG_SHIFT 16
  1370. #define IGU_MSIX_VECTOR_RESERVED1_MASK 0xFF
  1371. #define IGU_MSIX_VECTOR_RESERVED1_SHIFT 24
  1372. };
  1373. /* per encapsulation type enabling flags */
  1374. struct prs_reg_encapsulation_type_en {
  1375. u8 flags;
  1376. #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GRE_ENABLE_MASK 0x1
  1377. #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GRE_ENABLE_SHIFT 0
  1378. #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GRE_ENABLE_MASK 0x1
  1379. #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GRE_ENABLE_SHIFT 1
  1380. #define PRS_REG_ENCAPSULATION_TYPE_EN_VXLAN_ENABLE_MASK 0x1
  1381. #define PRS_REG_ENCAPSULATION_TYPE_EN_VXLAN_ENABLE_SHIFT 2
  1382. #define PRS_REG_ENCAPSULATION_TYPE_EN_T_TAG_ENABLE_MASK 0x1
  1383. #define PRS_REG_ENCAPSULATION_TYPE_EN_T_TAG_ENABLE_SHIFT 3
  1384. #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GENEVE_ENABLE_MASK 0x1
  1385. #define PRS_REG_ENCAPSULATION_TYPE_EN_ETH_OVER_GENEVE_ENABLE_SHIFT 4
  1386. #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GENEVE_ENABLE_MASK 0x1
  1387. #define PRS_REG_ENCAPSULATION_TYPE_EN_IP_OVER_GENEVE_ENABLE_SHIFT 5
  1388. #define PRS_REG_ENCAPSULATION_TYPE_EN_RESERVED_MASK 0x3
  1389. #define PRS_REG_ENCAPSULATION_TYPE_EN_RESERVED_SHIFT 6
  1390. };
  1391. enum pxp_tph_st_hint {
  1392. TPH_ST_HINT_BIDIR,
  1393. TPH_ST_HINT_REQUESTER,
  1394. TPH_ST_HINT_TARGET,
  1395. TPH_ST_HINT_TARGET_PRIO,
  1396. MAX_PXP_TPH_ST_HINT
  1397. };
  1398. /* QM hardware structure of enable bypass credit mask */
  1399. struct qm_rf_bypass_mask {
  1400. u8 flags;
  1401. #define QM_RF_BYPASS_MASK_LINEVOQ_MASK 0x1
  1402. #define QM_RF_BYPASS_MASK_LINEVOQ_SHIFT 0
  1403. #define QM_RF_BYPASS_MASK_RESERVED0_MASK 0x1
  1404. #define QM_RF_BYPASS_MASK_RESERVED0_SHIFT 1
  1405. #define QM_RF_BYPASS_MASK_PFWFQ_MASK 0x1
  1406. #define QM_RF_BYPASS_MASK_PFWFQ_SHIFT 2
  1407. #define QM_RF_BYPASS_MASK_VPWFQ_MASK 0x1
  1408. #define QM_RF_BYPASS_MASK_VPWFQ_SHIFT 3
  1409. #define QM_RF_BYPASS_MASK_PFRL_MASK 0x1
  1410. #define QM_RF_BYPASS_MASK_PFRL_SHIFT 4
  1411. #define QM_RF_BYPASS_MASK_VPQCNRL_MASK 0x1
  1412. #define QM_RF_BYPASS_MASK_VPQCNRL_SHIFT 5
  1413. #define QM_RF_BYPASS_MASK_FWPAUSE_MASK 0x1
  1414. #define QM_RF_BYPASS_MASK_FWPAUSE_SHIFT 6
  1415. #define QM_RF_BYPASS_MASK_RESERVED1_MASK 0x1
  1416. #define QM_RF_BYPASS_MASK_RESERVED1_SHIFT 7
  1417. };
  1418. /* QM hardware structure of opportunistic credit mask */
  1419. struct qm_rf_opportunistic_mask {
  1420. __le16 flags;
  1421. #define QM_RF_OPPORTUNISTIC_MASK_LINEVOQ_MASK 0x1
  1422. #define QM_RF_OPPORTUNISTIC_MASK_LINEVOQ_SHIFT 0
  1423. #define QM_RF_OPPORTUNISTIC_MASK_BYTEVOQ_MASK 0x1
  1424. #define QM_RF_OPPORTUNISTIC_MASK_BYTEVOQ_SHIFT 1
  1425. #define QM_RF_OPPORTUNISTIC_MASK_PFWFQ_MASK 0x1
  1426. #define QM_RF_OPPORTUNISTIC_MASK_PFWFQ_SHIFT 2
  1427. #define QM_RF_OPPORTUNISTIC_MASK_VPWFQ_MASK 0x1
  1428. #define QM_RF_OPPORTUNISTIC_MASK_VPWFQ_SHIFT 3
  1429. #define QM_RF_OPPORTUNISTIC_MASK_PFRL_MASK 0x1
  1430. #define QM_RF_OPPORTUNISTIC_MASK_PFRL_SHIFT 4
  1431. #define QM_RF_OPPORTUNISTIC_MASK_VPQCNRL_MASK 0x1
  1432. #define QM_RF_OPPORTUNISTIC_MASK_VPQCNRL_SHIFT 5
  1433. #define QM_RF_OPPORTUNISTIC_MASK_FWPAUSE_MASK 0x1
  1434. #define QM_RF_OPPORTUNISTIC_MASK_FWPAUSE_SHIFT 6
  1435. #define QM_RF_OPPORTUNISTIC_MASK_RESERVED0_MASK 0x1
  1436. #define QM_RF_OPPORTUNISTIC_MASK_RESERVED0_SHIFT 7
  1437. #define QM_RF_OPPORTUNISTIC_MASK_QUEUEEMPTY_MASK 0x1
  1438. #define QM_RF_OPPORTUNISTIC_MASK_QUEUEEMPTY_SHIFT 8
  1439. #define QM_RF_OPPORTUNISTIC_MASK_RESERVED1_MASK 0x7F
  1440. #define QM_RF_OPPORTUNISTIC_MASK_RESERVED1_SHIFT 9
  1441. };
  1442. /* QM hardware structure of QM map memory */
  1443. struct qm_rf_pq_map {
  1444. __le32 reg;
  1445. #define QM_RF_PQ_MAP_PQ_VALID_MASK 0x1
  1446. #define QM_RF_PQ_MAP_PQ_VALID_SHIFT 0
  1447. #define QM_RF_PQ_MAP_RL_ID_MASK 0xFF
  1448. #define QM_RF_PQ_MAP_RL_ID_SHIFT 1
  1449. #define QM_RF_PQ_MAP_VP_PQ_ID_MASK 0x1FF
  1450. #define QM_RF_PQ_MAP_VP_PQ_ID_SHIFT 9
  1451. #define QM_RF_PQ_MAP_VOQ_MASK 0x1F
  1452. #define QM_RF_PQ_MAP_VOQ_SHIFT 18
  1453. #define QM_RF_PQ_MAP_WRR_WEIGHT_GROUP_MASK 0x3
  1454. #define QM_RF_PQ_MAP_WRR_WEIGHT_GROUP_SHIFT 23
  1455. #define QM_RF_PQ_MAP_RL_VALID_MASK 0x1
  1456. #define QM_RF_PQ_MAP_RL_VALID_SHIFT 25
  1457. #define QM_RF_PQ_MAP_RESERVED_MASK 0x3F
  1458. #define QM_RF_PQ_MAP_RESERVED_SHIFT 26
  1459. };
  1460. /* Completion params for aggregated interrupt completion */
  1461. struct sdm_agg_int_comp_params {
  1462. __le16 params;
  1463. #define SDM_AGG_INT_COMP_PARAMS_AGG_INT_INDEX_MASK 0x3F
  1464. #define SDM_AGG_INT_COMP_PARAMS_AGG_INT_INDEX_SHIFT 0
  1465. #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_ENABLE_MASK 0x1
  1466. #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_ENABLE_SHIFT 6
  1467. #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_BIT_MASK 0x1FF
  1468. #define SDM_AGG_INT_COMP_PARAMS_AGG_VECTOR_BIT_SHIFT 7
  1469. };
  1470. /* SDM operation gen command (generate aggregative interrupt) */
  1471. struct sdm_op_gen {
  1472. __le32 command;
  1473. #define SDM_OP_GEN_COMP_PARAM_MASK 0xFFFF
  1474. #define SDM_OP_GEN_COMP_PARAM_SHIFT 0
  1475. #define SDM_OP_GEN_COMP_TYPE_MASK 0xF
  1476. #define SDM_OP_GEN_COMP_TYPE_SHIFT 16
  1477. #define SDM_OP_GEN_RESERVED_MASK 0xFFF
  1478. #define SDM_OP_GEN_RESERVED_SHIFT 20
  1479. };
  1480. /****************************************/
  1481. /* Debug Tools HSI constants and macros */
  1482. /****************************************/
  1483. enum block_addr {
  1484. GRCBASE_GRC = 0x50000,
  1485. GRCBASE_MISCS = 0x9000,
  1486. GRCBASE_MISC = 0x8000,
  1487. GRCBASE_DBU = 0xa000,
  1488. GRCBASE_PGLUE_B = 0x2a8000,
  1489. GRCBASE_CNIG = 0x218000,
  1490. GRCBASE_CPMU = 0x30000,
  1491. GRCBASE_NCSI = 0x40000,
  1492. GRCBASE_OPTE = 0x53000,
  1493. GRCBASE_BMB = 0x540000,
  1494. GRCBASE_PCIE = 0x54000,
  1495. GRCBASE_MCP = 0xe00000,
  1496. GRCBASE_MCP2 = 0x52000,
  1497. GRCBASE_PSWHST = 0x2a0000,
  1498. GRCBASE_PSWHST2 = 0x29e000,
  1499. GRCBASE_PSWRD = 0x29c000,
  1500. GRCBASE_PSWRD2 = 0x29d000,
  1501. GRCBASE_PSWWR = 0x29a000,
  1502. GRCBASE_PSWWR2 = 0x29b000,
  1503. GRCBASE_PSWRQ = 0x280000,
  1504. GRCBASE_PSWRQ2 = 0x240000,
  1505. GRCBASE_PGLCS = 0x0,
  1506. GRCBASE_DMAE = 0xc000,
  1507. GRCBASE_PTU = 0x560000,
  1508. GRCBASE_TCM = 0x1180000,
  1509. GRCBASE_MCM = 0x1200000,
  1510. GRCBASE_UCM = 0x1280000,
  1511. GRCBASE_XCM = 0x1000000,
  1512. GRCBASE_YCM = 0x1080000,
  1513. GRCBASE_PCM = 0x1100000,
  1514. GRCBASE_QM = 0x2f0000,
  1515. GRCBASE_TM = 0x2c0000,
  1516. GRCBASE_DORQ = 0x100000,
  1517. GRCBASE_BRB = 0x340000,
  1518. GRCBASE_SRC = 0x238000,
  1519. GRCBASE_PRS = 0x1f0000,
  1520. GRCBASE_TSDM = 0xfb0000,
  1521. GRCBASE_MSDM = 0xfc0000,
  1522. GRCBASE_USDM = 0xfd0000,
  1523. GRCBASE_XSDM = 0xf80000,
  1524. GRCBASE_YSDM = 0xf90000,
  1525. GRCBASE_PSDM = 0xfa0000,
  1526. GRCBASE_TSEM = 0x1700000,
  1527. GRCBASE_MSEM = 0x1800000,
  1528. GRCBASE_USEM = 0x1900000,
  1529. GRCBASE_XSEM = 0x1400000,
  1530. GRCBASE_YSEM = 0x1500000,
  1531. GRCBASE_PSEM = 0x1600000,
  1532. GRCBASE_RSS = 0x238800,
  1533. GRCBASE_TMLD = 0x4d0000,
  1534. GRCBASE_MULD = 0x4e0000,
  1535. GRCBASE_YULD = 0x4c8000,
  1536. GRCBASE_XYLD = 0x4c0000,
  1537. GRCBASE_PTLD = 0x590000,
  1538. GRCBASE_YPLD = 0x5b0000,
  1539. GRCBASE_PRM = 0x230000,
  1540. GRCBASE_PBF_PB1 = 0xda0000,
  1541. GRCBASE_PBF_PB2 = 0xda4000,
  1542. GRCBASE_RPB = 0x23c000,
  1543. GRCBASE_BTB = 0xdb0000,
  1544. GRCBASE_PBF = 0xd80000,
  1545. GRCBASE_RDIF = 0x300000,
  1546. GRCBASE_TDIF = 0x310000,
  1547. GRCBASE_CDU = 0x580000,
  1548. GRCBASE_CCFC = 0x2e0000,
  1549. GRCBASE_TCFC = 0x2d0000,
  1550. GRCBASE_IGU = 0x180000,
  1551. GRCBASE_CAU = 0x1c0000,
  1552. GRCBASE_RGFS = 0xf00000,
  1553. GRCBASE_RGSRC = 0x320000,
  1554. GRCBASE_TGFS = 0xd00000,
  1555. GRCBASE_TGSRC = 0x322000,
  1556. GRCBASE_UMAC = 0x51000,
  1557. GRCBASE_XMAC = 0x210000,
  1558. GRCBASE_DBG = 0x10000,
  1559. GRCBASE_NIG = 0x500000,
  1560. GRCBASE_WOL = 0x600000,
  1561. GRCBASE_BMBN = 0x610000,
  1562. GRCBASE_IPC = 0x20000,
  1563. GRCBASE_NWM = 0x800000,
  1564. GRCBASE_NWS = 0x700000,
  1565. GRCBASE_MS = 0x6a0000,
  1566. GRCBASE_PHY_PCIE = 0x620000,
  1567. GRCBASE_LED = 0x6b8000,
  1568. GRCBASE_AVS_WRAP = 0x6b0000,
  1569. GRCBASE_MISC_AEU = 0x8000,
  1570. GRCBASE_BAR0_MAP = 0x1c00000,
  1571. MAX_BLOCK_ADDR
  1572. };
  1573. enum block_id {
  1574. BLOCK_GRC,
  1575. BLOCK_MISCS,
  1576. BLOCK_MISC,
  1577. BLOCK_DBU,
  1578. BLOCK_PGLUE_B,
  1579. BLOCK_CNIG,
  1580. BLOCK_CPMU,
  1581. BLOCK_NCSI,
  1582. BLOCK_OPTE,
  1583. BLOCK_BMB,
  1584. BLOCK_PCIE,
  1585. BLOCK_MCP,
  1586. BLOCK_MCP2,
  1587. BLOCK_PSWHST,
  1588. BLOCK_PSWHST2,
  1589. BLOCK_PSWRD,
  1590. BLOCK_PSWRD2,
  1591. BLOCK_PSWWR,
  1592. BLOCK_PSWWR2,
  1593. BLOCK_PSWRQ,
  1594. BLOCK_PSWRQ2,
  1595. BLOCK_PGLCS,
  1596. BLOCK_DMAE,
  1597. BLOCK_PTU,
  1598. BLOCK_TCM,
  1599. BLOCK_MCM,
  1600. BLOCK_UCM,
  1601. BLOCK_XCM,
  1602. BLOCK_YCM,
  1603. BLOCK_PCM,
  1604. BLOCK_QM,
  1605. BLOCK_TM,
  1606. BLOCK_DORQ,
  1607. BLOCK_BRB,
  1608. BLOCK_SRC,
  1609. BLOCK_PRS,
  1610. BLOCK_TSDM,
  1611. BLOCK_MSDM,
  1612. BLOCK_USDM,
  1613. BLOCK_XSDM,
  1614. BLOCK_YSDM,
  1615. BLOCK_PSDM,
  1616. BLOCK_TSEM,
  1617. BLOCK_MSEM,
  1618. BLOCK_USEM,
  1619. BLOCK_XSEM,
  1620. BLOCK_YSEM,
  1621. BLOCK_PSEM,
  1622. BLOCK_RSS,
  1623. BLOCK_TMLD,
  1624. BLOCK_MULD,
  1625. BLOCK_YULD,
  1626. BLOCK_XYLD,
  1627. BLOCK_PTLD,
  1628. BLOCK_YPLD,
  1629. BLOCK_PRM,
  1630. BLOCK_PBF_PB1,
  1631. BLOCK_PBF_PB2,
  1632. BLOCK_RPB,
  1633. BLOCK_BTB,
  1634. BLOCK_PBF,
  1635. BLOCK_RDIF,
  1636. BLOCK_TDIF,
  1637. BLOCK_CDU,
  1638. BLOCK_CCFC,
  1639. BLOCK_TCFC,
  1640. BLOCK_IGU,
  1641. BLOCK_CAU,
  1642. BLOCK_RGFS,
  1643. BLOCK_RGSRC,
  1644. BLOCK_TGFS,
  1645. BLOCK_TGSRC,
  1646. BLOCK_UMAC,
  1647. BLOCK_XMAC,
  1648. BLOCK_DBG,
  1649. BLOCK_NIG,
  1650. BLOCK_WOL,
  1651. BLOCK_BMBN,
  1652. BLOCK_IPC,
  1653. BLOCK_NWM,
  1654. BLOCK_NWS,
  1655. BLOCK_MS,
  1656. BLOCK_PHY_PCIE,
  1657. BLOCK_LED,
  1658. BLOCK_AVS_WRAP,
  1659. BLOCK_MISC_AEU,
  1660. BLOCK_BAR0_MAP,
  1661. MAX_BLOCK_ID
  1662. };
  1663. /* binary debug buffer types */
  1664. enum bin_dbg_buffer_type {
  1665. BIN_BUF_DBG_MODE_TREE,
  1666. BIN_BUF_DBG_DUMP_REG,
  1667. BIN_BUF_DBG_DUMP_MEM,
  1668. BIN_BUF_DBG_IDLE_CHK_REGS,
  1669. BIN_BUF_DBG_IDLE_CHK_IMMS,
  1670. BIN_BUF_DBG_IDLE_CHK_RULES,
  1671. BIN_BUF_DBG_IDLE_CHK_PARSING_DATA,
  1672. BIN_BUF_DBG_ATTN_BLOCKS,
  1673. BIN_BUF_DBG_ATTN_REGS,
  1674. BIN_BUF_DBG_ATTN_INDEXES,
  1675. BIN_BUF_DBG_ATTN_NAME_OFFSETS,
  1676. BIN_BUF_DBG_BUS_BLOCKS,
  1677. BIN_BUF_DBG_BUS_LINES,
  1678. BIN_BUF_DBG_BUS_BLOCKS_USER_DATA,
  1679. BIN_BUF_DBG_BUS_LINE_NAME_OFFSETS,
  1680. BIN_BUF_DBG_PARSING_STRINGS,
  1681. MAX_BIN_DBG_BUFFER_TYPE
  1682. };
  1683. /* Attention bit mapping */
  1684. struct dbg_attn_bit_mapping {
  1685. __le16 data;
  1686. #define DBG_ATTN_BIT_MAPPING_VAL_MASK 0x7FFF
  1687. #define DBG_ATTN_BIT_MAPPING_VAL_SHIFT 0
  1688. #define DBG_ATTN_BIT_MAPPING_IS_UNUSED_BIT_CNT_MASK 0x1
  1689. #define DBG_ATTN_BIT_MAPPING_IS_UNUSED_BIT_CNT_SHIFT 15
  1690. };
  1691. /* Attention block per-type data */
  1692. struct dbg_attn_block_type_data {
  1693. __le16 names_offset;
  1694. __le16 reserved1;
  1695. u8 num_regs;
  1696. u8 reserved2;
  1697. __le16 regs_offset;
  1698. };
  1699. /* Block attentions */
  1700. struct dbg_attn_block {
  1701. struct dbg_attn_block_type_data per_type_data[2];
  1702. };
  1703. /* Attention register result */
  1704. struct dbg_attn_reg_result {
  1705. __le32 data;
  1706. #define DBG_ATTN_REG_RESULT_STS_ADDRESS_MASK 0xFFFFFF
  1707. #define DBG_ATTN_REG_RESULT_STS_ADDRESS_SHIFT 0
  1708. #define DBG_ATTN_REG_RESULT_NUM_REG_ATTN_MASK 0xFF
  1709. #define DBG_ATTN_REG_RESULT_NUM_REG_ATTN_SHIFT 24
  1710. __le16 block_attn_offset;
  1711. __le16 reserved;
  1712. __le32 sts_val;
  1713. __le32 mask_val;
  1714. };
  1715. /* Attention block result */
  1716. struct dbg_attn_block_result {
  1717. u8 block_id;
  1718. u8 data;
  1719. #define DBG_ATTN_BLOCK_RESULT_ATTN_TYPE_MASK 0x3
  1720. #define DBG_ATTN_BLOCK_RESULT_ATTN_TYPE_SHIFT 0
  1721. #define DBG_ATTN_BLOCK_RESULT_NUM_REGS_MASK 0x3F
  1722. #define DBG_ATTN_BLOCK_RESULT_NUM_REGS_SHIFT 2
  1723. __le16 names_offset;
  1724. struct dbg_attn_reg_result reg_results[15];
  1725. };
  1726. /* mode header */
  1727. struct dbg_mode_hdr {
  1728. __le16 data;
  1729. #define DBG_MODE_HDR_EVAL_MODE_MASK 0x1
  1730. #define DBG_MODE_HDR_EVAL_MODE_SHIFT 0
  1731. #define DBG_MODE_HDR_MODES_BUF_OFFSET_MASK 0x7FFF
  1732. #define DBG_MODE_HDR_MODES_BUF_OFFSET_SHIFT 1
  1733. };
  1734. /* Attention register */
  1735. struct dbg_attn_reg {
  1736. struct dbg_mode_hdr mode;
  1737. __le16 block_attn_offset;
  1738. __le32 data;
  1739. #define DBG_ATTN_REG_STS_ADDRESS_MASK 0xFFFFFF
  1740. #define DBG_ATTN_REG_STS_ADDRESS_SHIFT 0
  1741. #define DBG_ATTN_REG_NUM_REG_ATTN_MASK 0xFF
  1742. #define DBG_ATTN_REG_NUM_REG_ATTN_SHIFT 24
  1743. __le32 sts_clr_address;
  1744. __le32 mask_address;
  1745. };
  1746. /* attention types */
  1747. enum dbg_attn_type {
  1748. ATTN_TYPE_INTERRUPT,
  1749. ATTN_TYPE_PARITY,
  1750. MAX_DBG_ATTN_TYPE
  1751. };
  1752. struct dbg_bus_block {
  1753. u8 num_of_lines;
  1754. u8 has_latency_events;
  1755. __le16 lines_offset;
  1756. };
  1757. struct dbg_bus_block_user_data {
  1758. u8 num_of_lines;
  1759. u8 has_latency_events;
  1760. __le16 names_offset;
  1761. };
  1762. struct dbg_bus_line {
  1763. u8 data;
  1764. #define DBG_BUS_LINE_NUM_OF_GROUPS_MASK 0xF
  1765. #define DBG_BUS_LINE_NUM_OF_GROUPS_SHIFT 0
  1766. #define DBG_BUS_LINE_IS_256B_MASK 0x1
  1767. #define DBG_BUS_LINE_IS_256B_SHIFT 4
  1768. #define DBG_BUS_LINE_RESERVED_MASK 0x7
  1769. #define DBG_BUS_LINE_RESERVED_SHIFT 5
  1770. u8 group_sizes;
  1771. };
  1772. /* condition header for registers dump */
  1773. struct dbg_dump_cond_hdr {
  1774. struct dbg_mode_hdr mode; /* Mode header */
  1775. u8 block_id; /* block ID */
  1776. u8 data_size; /* size in dwords of the data following this header */
  1777. };
  1778. /* memory data for registers dump */
  1779. struct dbg_dump_mem {
  1780. __le32 dword0;
  1781. #define DBG_DUMP_MEM_ADDRESS_MASK 0xFFFFFF
  1782. #define DBG_DUMP_MEM_ADDRESS_SHIFT 0
  1783. #define DBG_DUMP_MEM_MEM_GROUP_ID_MASK 0xFF
  1784. #define DBG_DUMP_MEM_MEM_GROUP_ID_SHIFT 24
  1785. __le32 dword1;
  1786. #define DBG_DUMP_MEM_LENGTH_MASK 0xFFFFFF
  1787. #define DBG_DUMP_MEM_LENGTH_SHIFT 0
  1788. #define DBG_DUMP_MEM_WIDE_BUS_MASK 0x1
  1789. #define DBG_DUMP_MEM_WIDE_BUS_SHIFT 24
  1790. #define DBG_DUMP_MEM_RESERVED_MASK 0x7F
  1791. #define DBG_DUMP_MEM_RESERVED_SHIFT 25
  1792. };
  1793. /* register data for registers dump */
  1794. struct dbg_dump_reg {
  1795. __le32 data;
  1796. #define DBG_DUMP_REG_ADDRESS_MASK 0x7FFFFF /* register address (in dwords) */
  1797. #define DBG_DUMP_REG_ADDRESS_SHIFT 0
  1798. #define DBG_DUMP_REG_WIDE_BUS_MASK 0x1 /* indicates register is wide-bus */
  1799. #define DBG_DUMP_REG_WIDE_BUS_SHIFT 23
  1800. #define DBG_DUMP_REG_LENGTH_MASK 0xFF /* register size (in dwords) */
  1801. #define DBG_DUMP_REG_LENGTH_SHIFT 24
  1802. };
  1803. /* split header for registers dump */
  1804. struct dbg_dump_split_hdr {
  1805. __le32 hdr;
  1806. #define DBG_DUMP_SPLIT_HDR_DATA_SIZE_MASK 0xFFFFFF
  1807. #define DBG_DUMP_SPLIT_HDR_DATA_SIZE_SHIFT 0
  1808. #define DBG_DUMP_SPLIT_HDR_SPLIT_TYPE_ID_MASK 0xFF
  1809. #define DBG_DUMP_SPLIT_HDR_SPLIT_TYPE_ID_SHIFT 24
  1810. };
  1811. /* condition header for idle check */
  1812. struct dbg_idle_chk_cond_hdr {
  1813. struct dbg_mode_hdr mode; /* Mode header */
  1814. __le16 data_size; /* size in dwords of the data following this header */
  1815. };
  1816. /* Idle Check condition register */
  1817. struct dbg_idle_chk_cond_reg {
  1818. __le32 data;
  1819. #define DBG_IDLE_CHK_COND_REG_ADDRESS_MASK 0x7FFFFF
  1820. #define DBG_IDLE_CHK_COND_REG_ADDRESS_SHIFT 0
  1821. #define DBG_IDLE_CHK_COND_REG_WIDE_BUS_MASK 0x1
  1822. #define DBG_IDLE_CHK_COND_REG_WIDE_BUS_SHIFT 23
  1823. #define DBG_IDLE_CHK_COND_REG_BLOCK_ID_MASK 0xFF
  1824. #define DBG_IDLE_CHK_COND_REG_BLOCK_ID_SHIFT 24
  1825. __le16 num_entries;
  1826. u8 entry_size;
  1827. u8 start_entry;
  1828. };
  1829. /* Idle Check info register */
  1830. struct dbg_idle_chk_info_reg {
  1831. __le32 data;
  1832. #define DBG_IDLE_CHK_INFO_REG_ADDRESS_MASK 0x7FFFFF
  1833. #define DBG_IDLE_CHK_INFO_REG_ADDRESS_SHIFT 0
  1834. #define DBG_IDLE_CHK_INFO_REG_WIDE_BUS_MASK 0x1
  1835. #define DBG_IDLE_CHK_INFO_REG_WIDE_BUS_SHIFT 23
  1836. #define DBG_IDLE_CHK_INFO_REG_BLOCK_ID_MASK 0xFF
  1837. #define DBG_IDLE_CHK_INFO_REG_BLOCK_ID_SHIFT 24
  1838. __le16 size; /* register size in dwords */
  1839. struct dbg_mode_hdr mode; /* Mode header */
  1840. };
  1841. /* Idle Check register */
  1842. union dbg_idle_chk_reg {
  1843. struct dbg_idle_chk_cond_reg cond_reg; /* condition register */
  1844. struct dbg_idle_chk_info_reg info_reg; /* info register */
  1845. };
  1846. /* Idle Check result header */
  1847. struct dbg_idle_chk_result_hdr {
  1848. __le16 rule_id; /* Failing rule index */
  1849. __le16 mem_entry_id; /* Failing memory entry index */
  1850. u8 num_dumped_cond_regs; /* number of dumped condition registers */
  1851. u8 num_dumped_info_regs; /* number of dumped condition registers */
  1852. u8 severity; /* from dbg_idle_chk_severity_types enum */
  1853. u8 reserved;
  1854. };
  1855. /* Idle Check result register header */
  1856. struct dbg_idle_chk_result_reg_hdr {
  1857. u8 data;
  1858. #define DBG_IDLE_CHK_RESULT_REG_HDR_IS_MEM_MASK 0x1
  1859. #define DBG_IDLE_CHK_RESULT_REG_HDR_IS_MEM_SHIFT 0
  1860. #define DBG_IDLE_CHK_RESULT_REG_HDR_REG_ID_MASK 0x7F
  1861. #define DBG_IDLE_CHK_RESULT_REG_HDR_REG_ID_SHIFT 1
  1862. u8 start_entry; /* index of the first checked entry */
  1863. __le16 size; /* register size in dwords */
  1864. };
  1865. /* Idle Check rule */
  1866. struct dbg_idle_chk_rule {
  1867. __le16 rule_id; /* Idle Check rule ID */
  1868. u8 severity; /* value from dbg_idle_chk_severity_types enum */
  1869. u8 cond_id; /* Condition ID */
  1870. u8 num_cond_regs; /* number of condition registers */
  1871. u8 num_info_regs; /* number of info registers */
  1872. u8 num_imms; /* number of immediates in the condition */
  1873. u8 reserved1;
  1874. __le16 reg_offset; /* offset of this rules registers in the idle check
  1875. * register array (in dbg_idle_chk_reg units).
  1876. */
  1877. __le16 imm_offset; /* offset of this rules immediate values in the
  1878. * immediate values array (in dwords).
  1879. */
  1880. };
  1881. /* Idle Check rule parsing data */
  1882. struct dbg_idle_chk_rule_parsing_data {
  1883. __le32 data;
  1884. #define DBG_IDLE_CHK_RULE_PARSING_DATA_HAS_FW_MSG_MASK 0x1
  1885. #define DBG_IDLE_CHK_RULE_PARSING_DATA_HAS_FW_MSG_SHIFT 0
  1886. #define DBG_IDLE_CHK_RULE_PARSING_DATA_STR_OFFSET_MASK 0x7FFFFFFF
  1887. #define DBG_IDLE_CHK_RULE_PARSING_DATA_STR_OFFSET_SHIFT 1
  1888. };
  1889. /* idle check severity types */
  1890. enum dbg_idle_chk_severity_types {
  1891. /* idle check failure should cause an error */
  1892. IDLE_CHK_SEVERITY_ERROR,
  1893. /* idle check failure should cause an error only if theres no traffic */
  1894. IDLE_CHK_SEVERITY_ERROR_NO_TRAFFIC,
  1895. /* idle check failure should cause a warning */
  1896. IDLE_CHK_SEVERITY_WARNING,
  1897. MAX_DBG_IDLE_CHK_SEVERITY_TYPES
  1898. };
  1899. /* Debug Bus block data */
  1900. struct dbg_bus_block_data {
  1901. __le16 data;
  1902. #define DBG_BUS_BLOCK_DATA_ENABLE_MASK_MASK 0xF
  1903. #define DBG_BUS_BLOCK_DATA_ENABLE_MASK_SHIFT 0
  1904. #define DBG_BUS_BLOCK_DATA_RIGHT_SHIFT_MASK 0xF
  1905. #define DBG_BUS_BLOCK_DATA_RIGHT_SHIFT_SHIFT 4
  1906. #define DBG_BUS_BLOCK_DATA_FORCE_VALID_MASK_MASK 0xF
  1907. #define DBG_BUS_BLOCK_DATA_FORCE_VALID_MASK_SHIFT 8
  1908. #define DBG_BUS_BLOCK_DATA_FORCE_FRAME_MASK_MASK 0xF
  1909. #define DBG_BUS_BLOCK_DATA_FORCE_FRAME_MASK_SHIFT 12
  1910. u8 line_num;
  1911. u8 hw_id;
  1912. };
  1913. /* Debug Bus Clients */
  1914. enum dbg_bus_clients {
  1915. DBG_BUS_CLIENT_RBCN,
  1916. DBG_BUS_CLIENT_RBCP,
  1917. DBG_BUS_CLIENT_RBCR,
  1918. DBG_BUS_CLIENT_RBCT,
  1919. DBG_BUS_CLIENT_RBCU,
  1920. DBG_BUS_CLIENT_RBCF,
  1921. DBG_BUS_CLIENT_RBCX,
  1922. DBG_BUS_CLIENT_RBCS,
  1923. DBG_BUS_CLIENT_RBCH,
  1924. DBG_BUS_CLIENT_RBCZ,
  1925. DBG_BUS_CLIENT_OTHER_ENGINE,
  1926. DBG_BUS_CLIENT_TIMESTAMP,
  1927. DBG_BUS_CLIENT_CPU,
  1928. DBG_BUS_CLIENT_RBCY,
  1929. DBG_BUS_CLIENT_RBCQ,
  1930. DBG_BUS_CLIENT_RBCM,
  1931. DBG_BUS_CLIENT_RBCB,
  1932. DBG_BUS_CLIENT_RBCW,
  1933. DBG_BUS_CLIENT_RBCV,
  1934. MAX_DBG_BUS_CLIENTS
  1935. };
  1936. enum dbg_bus_constraint_ops {
  1937. DBG_BUS_CONSTRAINT_OP_EQ,
  1938. DBG_BUS_CONSTRAINT_OP_NE,
  1939. DBG_BUS_CONSTRAINT_OP_LT,
  1940. DBG_BUS_CONSTRAINT_OP_LTC,
  1941. DBG_BUS_CONSTRAINT_OP_LE,
  1942. DBG_BUS_CONSTRAINT_OP_LEC,
  1943. DBG_BUS_CONSTRAINT_OP_GT,
  1944. DBG_BUS_CONSTRAINT_OP_GTC,
  1945. DBG_BUS_CONSTRAINT_OP_GE,
  1946. DBG_BUS_CONSTRAINT_OP_GEC,
  1947. MAX_DBG_BUS_CONSTRAINT_OPS
  1948. };
  1949. struct dbg_bus_trigger_state_data {
  1950. u8 data;
  1951. #define DBG_BUS_TRIGGER_STATE_DATA_BLOCK_SHIFTED_ENABLE_MASK_MASK 0xF
  1952. #define DBG_BUS_TRIGGER_STATE_DATA_BLOCK_SHIFTED_ENABLE_MASK_SHIFT 0
  1953. #define DBG_BUS_TRIGGER_STATE_DATA_CONSTRAINT_DWORD_MASK_MASK 0xF
  1954. #define DBG_BUS_TRIGGER_STATE_DATA_CONSTRAINT_DWORD_MASK_SHIFT 4
  1955. };
  1956. /* Debug Bus memory address */
  1957. struct dbg_bus_mem_addr {
  1958. __le32 lo;
  1959. __le32 hi;
  1960. };
  1961. /* Debug Bus PCI buffer data */
  1962. struct dbg_bus_pci_buf_data {
  1963. struct dbg_bus_mem_addr phys_addr; /* PCI buffer physical address */
  1964. struct dbg_bus_mem_addr virt_addr; /* PCI buffer virtual address */
  1965. __le32 size; /* PCI buffer size in bytes */
  1966. };
  1967. /* Debug Bus Storm EID range filter params */
  1968. struct dbg_bus_storm_eid_range_params {
  1969. u8 min; /* Minimal event ID to filter on */
  1970. u8 max; /* Maximal event ID to filter on */
  1971. };
  1972. /* Debug Bus Storm EID mask filter params */
  1973. struct dbg_bus_storm_eid_mask_params {
  1974. u8 val; /* Event ID value */
  1975. u8 mask; /* Event ID mask. 1s in the mask = dont care bits. */
  1976. };
  1977. /* Debug Bus Storm EID filter params */
  1978. union dbg_bus_storm_eid_params {
  1979. struct dbg_bus_storm_eid_range_params range;
  1980. struct dbg_bus_storm_eid_mask_params mask;
  1981. };
  1982. /* Debug Bus Storm data */
  1983. struct dbg_bus_storm_data {
  1984. u8 enabled;
  1985. u8 mode;
  1986. u8 hw_id;
  1987. u8 eid_filter_en;
  1988. u8 eid_range_not_mask;
  1989. u8 cid_filter_en;
  1990. union dbg_bus_storm_eid_params eid_filter_params;
  1991. __le32 cid;
  1992. };
  1993. /* Debug Bus data */
  1994. struct dbg_bus_data {
  1995. __le32 app_version;
  1996. u8 state;
  1997. u8 hw_dwords;
  1998. __le16 hw_id_mask;
  1999. u8 num_enabled_blocks;
  2000. u8 num_enabled_storms;
  2001. u8 target;
  2002. u8 one_shot_en;
  2003. u8 grc_input_en;
  2004. u8 timestamp_input_en;
  2005. u8 filter_en;
  2006. u8 adding_filter;
  2007. u8 filter_pre_trigger;
  2008. u8 filter_post_trigger;
  2009. __le16 reserved;
  2010. u8 trigger_en;
  2011. struct dbg_bus_trigger_state_data trigger_states[3];
  2012. u8 next_trigger_state;
  2013. u8 next_constraint_id;
  2014. u8 unify_inputs;
  2015. u8 rcv_from_other_engine;
  2016. struct dbg_bus_pci_buf_data pci_buf;
  2017. struct dbg_bus_block_data blocks[88];
  2018. struct dbg_bus_storm_data storms[6];
  2019. };
  2020. enum dbg_bus_filter_types {
  2021. DBG_BUS_FILTER_TYPE_OFF,
  2022. DBG_BUS_FILTER_TYPE_PRE,
  2023. DBG_BUS_FILTER_TYPE_POST,
  2024. DBG_BUS_FILTER_TYPE_ON,
  2025. MAX_DBG_BUS_FILTER_TYPES
  2026. };
  2027. /* Debug bus frame modes */
  2028. enum dbg_bus_frame_modes {
  2029. DBG_BUS_FRAME_MODE_0HW_4ST = 0, /* 0 HW dwords, 4 Storm dwords */
  2030. DBG_BUS_FRAME_MODE_4HW_0ST = 3, /* 4 HW dwords, 0 Storm dwords */
  2031. DBG_BUS_FRAME_MODE_8HW_0ST = 4, /* 8 HW dwords, 0 Storm dwords */
  2032. MAX_DBG_BUS_FRAME_MODES
  2033. };
  2034. enum dbg_bus_other_engine_modes {
  2035. DBG_BUS_OTHER_ENGINE_MODE_NONE,
  2036. DBG_BUS_OTHER_ENGINE_MODE_DOUBLE_BW_TX,
  2037. DBG_BUS_OTHER_ENGINE_MODE_DOUBLE_BW_RX,
  2038. DBG_BUS_OTHER_ENGINE_MODE_CROSS_ENGINE_TX,
  2039. DBG_BUS_OTHER_ENGINE_MODE_CROSS_ENGINE_RX,
  2040. MAX_DBG_BUS_OTHER_ENGINE_MODES
  2041. };
  2042. enum dbg_bus_post_trigger_types {
  2043. DBG_BUS_POST_TRIGGER_RECORD,
  2044. DBG_BUS_POST_TRIGGER_DROP,
  2045. MAX_DBG_BUS_POST_TRIGGER_TYPES
  2046. };
  2047. enum dbg_bus_pre_trigger_types {
  2048. DBG_BUS_PRE_TRIGGER_START_FROM_ZERO,
  2049. DBG_BUS_PRE_TRIGGER_NUM_CHUNKS,
  2050. DBG_BUS_PRE_TRIGGER_DROP,
  2051. MAX_DBG_BUS_PRE_TRIGGER_TYPES
  2052. };
  2053. enum dbg_bus_semi_frame_modes {
  2054. DBG_BUS_SEMI_FRAME_MODE_0SLOW_4FAST =
  2055. 0,
  2056. DBG_BUS_SEMI_FRAME_MODE_4SLOW_0FAST =
  2057. 3,
  2058. MAX_DBG_BUS_SEMI_FRAME_MODES
  2059. };
  2060. /* Debug bus states */
  2061. enum dbg_bus_states {
  2062. DBG_BUS_STATE_IDLE,
  2063. DBG_BUS_STATE_READY,
  2064. DBG_BUS_STATE_RECORDING,
  2065. DBG_BUS_STATE_STOPPED,
  2066. MAX_DBG_BUS_STATES
  2067. };
  2068. enum dbg_bus_storm_modes {
  2069. DBG_BUS_STORM_MODE_PRINTF,
  2070. DBG_BUS_STORM_MODE_PRAM_ADDR,
  2071. DBG_BUS_STORM_MODE_DRA_RW,
  2072. DBG_BUS_STORM_MODE_DRA_W,
  2073. DBG_BUS_STORM_MODE_LD_ST_ADDR,
  2074. DBG_BUS_STORM_MODE_DRA_FSM,
  2075. DBG_BUS_STORM_MODE_RH,
  2076. DBG_BUS_STORM_MODE_FOC,
  2077. DBG_BUS_STORM_MODE_EXT_STORE,
  2078. MAX_DBG_BUS_STORM_MODES
  2079. };
  2080. /* Debug bus target IDs */
  2081. enum dbg_bus_targets {
  2082. DBG_BUS_TARGET_ID_INT_BUF,
  2083. DBG_BUS_TARGET_ID_NIG,
  2084. DBG_BUS_TARGET_ID_PCI,
  2085. MAX_DBG_BUS_TARGETS
  2086. };
  2087. /* GRC Dump data */
  2088. struct dbg_grc_data {
  2089. u8 params_initialized;
  2090. u8 reserved1;
  2091. __le16 reserved2;
  2092. __le32 param_val[48];
  2093. };
  2094. /* Debug GRC params */
  2095. enum dbg_grc_params {
  2096. DBG_GRC_PARAM_DUMP_TSTORM,
  2097. DBG_GRC_PARAM_DUMP_MSTORM,
  2098. DBG_GRC_PARAM_DUMP_USTORM,
  2099. DBG_GRC_PARAM_DUMP_XSTORM,
  2100. DBG_GRC_PARAM_DUMP_YSTORM,
  2101. DBG_GRC_PARAM_DUMP_PSTORM,
  2102. DBG_GRC_PARAM_DUMP_REGS,
  2103. DBG_GRC_PARAM_DUMP_RAM,
  2104. DBG_GRC_PARAM_DUMP_PBUF,
  2105. DBG_GRC_PARAM_DUMP_IOR,
  2106. DBG_GRC_PARAM_DUMP_VFC,
  2107. DBG_GRC_PARAM_DUMP_CM_CTX,
  2108. DBG_GRC_PARAM_DUMP_PXP,
  2109. DBG_GRC_PARAM_DUMP_RSS,
  2110. DBG_GRC_PARAM_DUMP_CAU,
  2111. DBG_GRC_PARAM_DUMP_QM,
  2112. DBG_GRC_PARAM_DUMP_MCP,
  2113. DBG_GRC_PARAM_RESERVED,
  2114. DBG_GRC_PARAM_DUMP_CFC,
  2115. DBG_GRC_PARAM_DUMP_IGU,
  2116. DBG_GRC_PARAM_DUMP_BRB,
  2117. DBG_GRC_PARAM_DUMP_BTB,
  2118. DBG_GRC_PARAM_DUMP_BMB,
  2119. DBG_GRC_PARAM_DUMP_NIG,
  2120. DBG_GRC_PARAM_DUMP_MULD,
  2121. DBG_GRC_PARAM_DUMP_PRS,
  2122. DBG_GRC_PARAM_DUMP_DMAE,
  2123. DBG_GRC_PARAM_DUMP_TM,
  2124. DBG_GRC_PARAM_DUMP_SDM,
  2125. DBG_GRC_PARAM_DUMP_DIF,
  2126. DBG_GRC_PARAM_DUMP_STATIC,
  2127. DBG_GRC_PARAM_UNSTALL,
  2128. DBG_GRC_PARAM_NUM_LCIDS,
  2129. DBG_GRC_PARAM_NUM_LTIDS,
  2130. DBG_GRC_PARAM_EXCLUDE_ALL,
  2131. DBG_GRC_PARAM_CRASH,
  2132. DBG_GRC_PARAM_PARITY_SAFE,
  2133. DBG_GRC_PARAM_DUMP_CM,
  2134. DBG_GRC_PARAM_DUMP_PHY,
  2135. DBG_GRC_PARAM_NO_MCP,
  2136. DBG_GRC_PARAM_NO_FW_VER,
  2137. MAX_DBG_GRC_PARAMS
  2138. };
  2139. /* Debug reset registers */
  2140. enum dbg_reset_regs {
  2141. DBG_RESET_REG_MISCS_PL_UA,
  2142. DBG_RESET_REG_MISCS_PL_HV,
  2143. DBG_RESET_REG_MISCS_PL_HV_2,
  2144. DBG_RESET_REG_MISC_PL_UA,
  2145. DBG_RESET_REG_MISC_PL_HV,
  2146. DBG_RESET_REG_MISC_PL_PDA_VMAIN_1,
  2147. DBG_RESET_REG_MISC_PL_PDA_VMAIN_2,
  2148. DBG_RESET_REG_MISC_PL_PDA_VAUX,
  2149. MAX_DBG_RESET_REGS
  2150. };
  2151. /* Debug status codes */
  2152. enum dbg_status {
  2153. DBG_STATUS_OK,
  2154. DBG_STATUS_APP_VERSION_NOT_SET,
  2155. DBG_STATUS_UNSUPPORTED_APP_VERSION,
  2156. DBG_STATUS_DBG_BLOCK_NOT_RESET,
  2157. DBG_STATUS_INVALID_ARGS,
  2158. DBG_STATUS_OUTPUT_ALREADY_SET,
  2159. DBG_STATUS_INVALID_PCI_BUF_SIZE,
  2160. DBG_STATUS_PCI_BUF_ALLOC_FAILED,
  2161. DBG_STATUS_PCI_BUF_NOT_ALLOCATED,
  2162. DBG_STATUS_TOO_MANY_INPUTS,
  2163. DBG_STATUS_INPUT_OVERLAP,
  2164. DBG_STATUS_HW_ONLY_RECORDING,
  2165. DBG_STATUS_STORM_ALREADY_ENABLED,
  2166. DBG_STATUS_STORM_NOT_ENABLED,
  2167. DBG_STATUS_BLOCK_ALREADY_ENABLED,
  2168. DBG_STATUS_BLOCK_NOT_ENABLED,
  2169. DBG_STATUS_NO_INPUT_ENABLED,
  2170. DBG_STATUS_NO_FILTER_TRIGGER_64B,
  2171. DBG_STATUS_FILTER_ALREADY_ENABLED,
  2172. DBG_STATUS_TRIGGER_ALREADY_ENABLED,
  2173. DBG_STATUS_TRIGGER_NOT_ENABLED,
  2174. DBG_STATUS_CANT_ADD_CONSTRAINT,
  2175. DBG_STATUS_TOO_MANY_TRIGGER_STATES,
  2176. DBG_STATUS_TOO_MANY_CONSTRAINTS,
  2177. DBG_STATUS_RECORDING_NOT_STARTED,
  2178. DBG_STATUS_DATA_DIDNT_TRIGGER,
  2179. DBG_STATUS_NO_DATA_RECORDED,
  2180. DBG_STATUS_DUMP_BUF_TOO_SMALL,
  2181. DBG_STATUS_DUMP_NOT_CHUNK_ALIGNED,
  2182. DBG_STATUS_UNKNOWN_CHIP,
  2183. DBG_STATUS_VIRT_MEM_ALLOC_FAILED,
  2184. DBG_STATUS_BLOCK_IN_RESET,
  2185. DBG_STATUS_INVALID_TRACE_SIGNATURE,
  2186. DBG_STATUS_INVALID_NVRAM_BUNDLE,
  2187. DBG_STATUS_NVRAM_GET_IMAGE_FAILED,
  2188. DBG_STATUS_NON_ALIGNED_NVRAM_IMAGE,
  2189. DBG_STATUS_NVRAM_READ_FAILED,
  2190. DBG_STATUS_IDLE_CHK_PARSE_FAILED,
  2191. DBG_STATUS_MCP_TRACE_BAD_DATA,
  2192. DBG_STATUS_MCP_TRACE_NO_META,
  2193. DBG_STATUS_MCP_COULD_NOT_HALT,
  2194. DBG_STATUS_MCP_COULD_NOT_RESUME,
  2195. DBG_STATUS_DMAE_FAILED,
  2196. DBG_STATUS_SEMI_FIFO_NOT_EMPTY,
  2197. DBG_STATUS_IGU_FIFO_BAD_DATA,
  2198. DBG_STATUS_MCP_COULD_NOT_MASK_PRTY,
  2199. DBG_STATUS_FW_ASSERTS_PARSE_FAILED,
  2200. DBG_STATUS_REG_FIFO_BAD_DATA,
  2201. DBG_STATUS_PROTECTION_OVERRIDE_BAD_DATA,
  2202. DBG_STATUS_DBG_ARRAY_NOT_SET,
  2203. DBG_STATUS_FILTER_BUG,
  2204. DBG_STATUS_NON_MATCHING_LINES,
  2205. DBG_STATUS_INVALID_TRIGGER_DWORD_OFFSET,
  2206. DBG_STATUS_DBG_BUS_IN_USE,
  2207. MAX_DBG_STATUS
  2208. };
  2209. /* Debug Storms IDs */
  2210. enum dbg_storms {
  2211. DBG_TSTORM_ID,
  2212. DBG_MSTORM_ID,
  2213. DBG_USTORM_ID,
  2214. DBG_XSTORM_ID,
  2215. DBG_YSTORM_ID,
  2216. DBG_PSTORM_ID,
  2217. MAX_DBG_STORMS
  2218. };
  2219. /* Idle Check data */
  2220. struct idle_chk_data {
  2221. __le32 buf_size;
  2222. u8 buf_size_set;
  2223. u8 reserved1;
  2224. __le16 reserved2;
  2225. };
  2226. /* Debug Tools data (per HW function) */
  2227. struct dbg_tools_data {
  2228. struct dbg_grc_data grc;
  2229. struct dbg_bus_data bus;
  2230. struct idle_chk_data idle_chk;
  2231. u8 mode_enable[40];
  2232. u8 block_in_reset[88];
  2233. u8 chip_id;
  2234. u8 platform_id;
  2235. u8 initialized;
  2236. u8 reserved;
  2237. };
  2238. /********************************/
  2239. /* HSI Init Functions constants */
  2240. /********************************/
  2241. /* Number of VLAN priorities */
  2242. #define NUM_OF_VLAN_PRIORITIES 8
  2243. struct init_brb_ram_req {
  2244. __le32 guranteed_per_tc;
  2245. __le32 headroom_per_tc;
  2246. __le32 min_pkt_size;
  2247. __le32 max_ports_per_engine;
  2248. u8 num_active_tcs[MAX_NUM_PORTS];
  2249. };
  2250. struct init_ets_tc_req {
  2251. u8 use_sp;
  2252. u8 use_wfq;
  2253. __le16 weight;
  2254. };
  2255. struct init_ets_req {
  2256. __le32 mtu;
  2257. struct init_ets_tc_req tc_req[NUM_OF_TCS];
  2258. };
  2259. struct init_nig_lb_rl_req {
  2260. __le16 lb_mac_rate;
  2261. __le16 lb_rate;
  2262. __le32 mtu;
  2263. __le16 tc_rate[NUM_OF_PHYS_TCS];
  2264. };
  2265. struct init_nig_pri_tc_map_entry {
  2266. u8 tc_id;
  2267. u8 valid;
  2268. };
  2269. struct init_nig_pri_tc_map_req {
  2270. struct init_nig_pri_tc_map_entry pri[NUM_OF_VLAN_PRIORITIES];
  2271. };
  2272. struct init_qm_port_params {
  2273. u8 active;
  2274. u8 active_phys_tcs;
  2275. __le16 num_pbf_cmd_lines;
  2276. __le16 num_btb_blocks;
  2277. __le16 reserved;
  2278. };
  2279. /* QM per-PQ init parameters */
  2280. struct init_qm_pq_params {
  2281. u8 vport_id;
  2282. u8 tc_id;
  2283. u8 wrr_group;
  2284. u8 rl_valid;
  2285. };
  2286. /* QM per-vport init parameters */
  2287. struct init_qm_vport_params {
  2288. __le32 vport_rl;
  2289. __le16 vport_wfq;
  2290. __le16 first_tx_pq_id[NUM_OF_TCS];
  2291. };
  2292. /**************************************/
  2293. /* Init Tool HSI constants and macros */
  2294. /**************************************/
  2295. /* Width of GRC address in bits (addresses are specified in dwords) */
  2296. #define GRC_ADDR_BITS 23
  2297. #define MAX_GRC_ADDR (BIT(GRC_ADDR_BITS) - 1)
  2298. /* indicates an init that should be applied to any phase ID */
  2299. #define ANY_PHASE_ID 0xffff
  2300. /* Max size in dwords of a zipped array */
  2301. #define MAX_ZIPPED_SIZE 8192
  2302. enum chip_ids {
  2303. CHIP_BB,
  2304. CHIP_K2,
  2305. CHIP_RESERVED,
  2306. MAX_CHIP_IDS
  2307. };
  2308. struct fw_asserts_ram_section {
  2309. __le16 section_ram_line_offset;
  2310. __le16 section_ram_line_size;
  2311. u8 list_dword_offset;
  2312. u8 list_element_dword_size;
  2313. u8 list_num_elements;
  2314. u8 list_next_index_dword_offset;
  2315. };
  2316. struct fw_ver_num {
  2317. u8 major;
  2318. u8 minor;
  2319. u8 rev;
  2320. u8 eng;
  2321. };
  2322. struct fw_ver_info {
  2323. __le16 tools_ver;
  2324. u8 image_id;
  2325. u8 reserved1;
  2326. struct fw_ver_num num;
  2327. __le32 timestamp;
  2328. __le32 reserved2;
  2329. };
  2330. struct fw_info {
  2331. struct fw_ver_info ver;
  2332. struct fw_asserts_ram_section fw_asserts_section;
  2333. };
  2334. struct fw_info_location {
  2335. __le32 grc_addr;
  2336. __le32 size;
  2337. };
  2338. enum init_modes {
  2339. MODE_RESERVED,
  2340. MODE_BB,
  2341. MODE_K2,
  2342. MODE_ASIC,
  2343. MODE_RESERVED2,
  2344. MODE_RESERVED3,
  2345. MODE_RESERVED4,
  2346. MODE_RESERVED5,
  2347. MODE_SF,
  2348. MODE_MF_SD,
  2349. MODE_MF_SI,
  2350. MODE_PORTS_PER_ENG_1,
  2351. MODE_PORTS_PER_ENG_2,
  2352. MODE_PORTS_PER_ENG_4,
  2353. MODE_100G,
  2354. MODE_RESERVED6,
  2355. MAX_INIT_MODES
  2356. };
  2357. enum init_phases {
  2358. PHASE_ENGINE,
  2359. PHASE_PORT,
  2360. PHASE_PF,
  2361. PHASE_VF,
  2362. PHASE_QM_PF,
  2363. MAX_INIT_PHASES
  2364. };
  2365. enum init_split_types {
  2366. SPLIT_TYPE_NONE,
  2367. SPLIT_TYPE_PORT,
  2368. SPLIT_TYPE_PF,
  2369. SPLIT_TYPE_PORT_PF,
  2370. SPLIT_TYPE_VF,
  2371. MAX_INIT_SPLIT_TYPES
  2372. };
  2373. /* Binary buffer header */
  2374. struct bin_buffer_hdr {
  2375. __le32 offset;
  2376. __le32 length;
  2377. };
  2378. /* binary init buffer types */
  2379. enum bin_init_buffer_type {
  2380. BIN_BUF_INIT_FW_VER_INFO,
  2381. BIN_BUF_INIT_CMD,
  2382. BIN_BUF_INIT_VAL,
  2383. BIN_BUF_INIT_MODE_TREE,
  2384. BIN_BUF_INIT_IRO,
  2385. MAX_BIN_INIT_BUFFER_TYPE
  2386. };
  2387. /* init array header: raw */
  2388. struct init_array_raw_hdr {
  2389. __le32 data;
  2390. #define INIT_ARRAY_RAW_HDR_TYPE_MASK 0xF
  2391. #define INIT_ARRAY_RAW_HDR_TYPE_SHIFT 0
  2392. #define INIT_ARRAY_RAW_HDR_PARAMS_MASK 0xFFFFFFF
  2393. #define INIT_ARRAY_RAW_HDR_PARAMS_SHIFT 4
  2394. };
  2395. /* init array header: standard */
  2396. struct init_array_standard_hdr {
  2397. __le32 data;
  2398. #define INIT_ARRAY_STANDARD_HDR_TYPE_MASK 0xF
  2399. #define INIT_ARRAY_STANDARD_HDR_TYPE_SHIFT 0
  2400. #define INIT_ARRAY_STANDARD_HDR_SIZE_MASK 0xFFFFFFF
  2401. #define INIT_ARRAY_STANDARD_HDR_SIZE_SHIFT 4
  2402. };
  2403. /* init array header: zipped */
  2404. struct init_array_zipped_hdr {
  2405. __le32 data;
  2406. #define INIT_ARRAY_ZIPPED_HDR_TYPE_MASK 0xF
  2407. #define INIT_ARRAY_ZIPPED_HDR_TYPE_SHIFT 0
  2408. #define INIT_ARRAY_ZIPPED_HDR_ZIPPED_SIZE_MASK 0xFFFFFFF
  2409. #define INIT_ARRAY_ZIPPED_HDR_ZIPPED_SIZE_SHIFT 4
  2410. };
  2411. /* init array header: pattern */
  2412. struct init_array_pattern_hdr {
  2413. __le32 data;
  2414. #define INIT_ARRAY_PATTERN_HDR_TYPE_MASK 0xF
  2415. #define INIT_ARRAY_PATTERN_HDR_TYPE_SHIFT 0
  2416. #define INIT_ARRAY_PATTERN_HDR_PATTERN_SIZE_MASK 0xF
  2417. #define INIT_ARRAY_PATTERN_HDR_PATTERN_SIZE_SHIFT 4
  2418. #define INIT_ARRAY_PATTERN_HDR_REPETITIONS_MASK 0xFFFFFF
  2419. #define INIT_ARRAY_PATTERN_HDR_REPETITIONS_SHIFT 8
  2420. };
  2421. /* init array header union */
  2422. union init_array_hdr {
  2423. struct init_array_raw_hdr raw;
  2424. struct init_array_standard_hdr standard;
  2425. struct init_array_zipped_hdr zipped;
  2426. struct init_array_pattern_hdr pattern;
  2427. };
  2428. /* init array types */
  2429. enum init_array_types {
  2430. INIT_ARR_STANDARD,
  2431. INIT_ARR_ZIPPED,
  2432. INIT_ARR_PATTERN,
  2433. MAX_INIT_ARRAY_TYPES
  2434. };
  2435. /* init operation: callback */
  2436. struct init_callback_op {
  2437. __le32 op_data;
  2438. #define INIT_CALLBACK_OP_OP_MASK 0xF
  2439. #define INIT_CALLBACK_OP_OP_SHIFT 0
  2440. #define INIT_CALLBACK_OP_RESERVED_MASK 0xFFFFFFF
  2441. #define INIT_CALLBACK_OP_RESERVED_SHIFT 4
  2442. __le16 callback_id;
  2443. __le16 block_id;
  2444. };
  2445. /* init operation: delay */
  2446. struct init_delay_op {
  2447. __le32 op_data;
  2448. #define INIT_DELAY_OP_OP_MASK 0xF
  2449. #define INIT_DELAY_OP_OP_SHIFT 0
  2450. #define INIT_DELAY_OP_RESERVED_MASK 0xFFFFFFF
  2451. #define INIT_DELAY_OP_RESERVED_SHIFT 4
  2452. __le32 delay;
  2453. };
  2454. /* init operation: if_mode */
  2455. struct init_if_mode_op {
  2456. __le32 op_data;
  2457. #define INIT_IF_MODE_OP_OP_MASK 0xF
  2458. #define INIT_IF_MODE_OP_OP_SHIFT 0
  2459. #define INIT_IF_MODE_OP_RESERVED1_MASK 0xFFF
  2460. #define INIT_IF_MODE_OP_RESERVED1_SHIFT 4
  2461. #define INIT_IF_MODE_OP_CMD_OFFSET_MASK 0xFFFF
  2462. #define INIT_IF_MODE_OP_CMD_OFFSET_SHIFT 16
  2463. __le16 reserved2;
  2464. __le16 modes_buf_offset;
  2465. };
  2466. /* init operation: if_phase */
  2467. struct init_if_phase_op {
  2468. __le32 op_data;
  2469. #define INIT_IF_PHASE_OP_OP_MASK 0xF
  2470. #define INIT_IF_PHASE_OP_OP_SHIFT 0
  2471. #define INIT_IF_PHASE_OP_DMAE_ENABLE_MASK 0x1
  2472. #define INIT_IF_PHASE_OP_DMAE_ENABLE_SHIFT 4
  2473. #define INIT_IF_PHASE_OP_RESERVED1_MASK 0x7FF
  2474. #define INIT_IF_PHASE_OP_RESERVED1_SHIFT 5
  2475. #define INIT_IF_PHASE_OP_CMD_OFFSET_MASK 0xFFFF
  2476. #define INIT_IF_PHASE_OP_CMD_OFFSET_SHIFT 16
  2477. __le32 phase_data;
  2478. #define INIT_IF_PHASE_OP_PHASE_MASK 0xFF
  2479. #define INIT_IF_PHASE_OP_PHASE_SHIFT 0
  2480. #define INIT_IF_PHASE_OP_RESERVED2_MASK 0xFF
  2481. #define INIT_IF_PHASE_OP_RESERVED2_SHIFT 8
  2482. #define INIT_IF_PHASE_OP_PHASE_ID_MASK 0xFFFF
  2483. #define INIT_IF_PHASE_OP_PHASE_ID_SHIFT 16
  2484. };
  2485. /* init mode operators */
  2486. enum init_mode_ops {
  2487. INIT_MODE_OP_NOT,
  2488. INIT_MODE_OP_OR,
  2489. INIT_MODE_OP_AND,
  2490. MAX_INIT_MODE_OPS
  2491. };
  2492. /* init operation: raw */
  2493. struct init_raw_op {
  2494. __le32 op_data;
  2495. #define INIT_RAW_OP_OP_MASK 0xF
  2496. #define INIT_RAW_OP_OP_SHIFT 0
  2497. #define INIT_RAW_OP_PARAM1_MASK 0xFFFFFFF
  2498. #define INIT_RAW_OP_PARAM1_SHIFT 4
  2499. __le32 param2;
  2500. };
  2501. /* init array params */
  2502. struct init_op_array_params {
  2503. __le16 size;
  2504. __le16 offset;
  2505. };
  2506. /* Write init operation arguments */
  2507. union init_write_args {
  2508. __le32 inline_val;
  2509. __le32 zeros_count;
  2510. __le32 array_offset;
  2511. struct init_op_array_params runtime;
  2512. };
  2513. /* init operation: write */
  2514. struct init_write_op {
  2515. __le32 data;
  2516. #define INIT_WRITE_OP_OP_MASK 0xF
  2517. #define INIT_WRITE_OP_OP_SHIFT 0
  2518. #define INIT_WRITE_OP_SOURCE_MASK 0x7
  2519. #define INIT_WRITE_OP_SOURCE_SHIFT 4
  2520. #define INIT_WRITE_OP_RESERVED_MASK 0x1
  2521. #define INIT_WRITE_OP_RESERVED_SHIFT 7
  2522. #define INIT_WRITE_OP_WIDE_BUS_MASK 0x1
  2523. #define INIT_WRITE_OP_WIDE_BUS_SHIFT 8
  2524. #define INIT_WRITE_OP_ADDRESS_MASK 0x7FFFFF
  2525. #define INIT_WRITE_OP_ADDRESS_SHIFT 9
  2526. union init_write_args args;
  2527. };
  2528. /* init operation: read */
  2529. struct init_read_op {
  2530. __le32 op_data;
  2531. #define INIT_READ_OP_OP_MASK 0xF
  2532. #define INIT_READ_OP_OP_SHIFT 0
  2533. #define INIT_READ_OP_POLL_TYPE_MASK 0xF
  2534. #define INIT_READ_OP_POLL_TYPE_SHIFT 4
  2535. #define INIT_READ_OP_RESERVED_MASK 0x1
  2536. #define INIT_READ_OP_RESERVED_SHIFT 8
  2537. #define INIT_READ_OP_ADDRESS_MASK 0x7FFFFF
  2538. #define INIT_READ_OP_ADDRESS_SHIFT 9
  2539. __le32 expected_val;
  2540. };
  2541. /* Init operations union */
  2542. union init_op {
  2543. struct init_raw_op raw;
  2544. struct init_write_op write;
  2545. struct init_read_op read;
  2546. struct init_if_mode_op if_mode;
  2547. struct init_if_phase_op if_phase;
  2548. struct init_callback_op callback;
  2549. struct init_delay_op delay;
  2550. };
  2551. /* Init command operation types */
  2552. enum init_op_types {
  2553. INIT_OP_READ,
  2554. INIT_OP_WRITE,
  2555. INIT_OP_IF_MODE,
  2556. INIT_OP_IF_PHASE,
  2557. INIT_OP_DELAY,
  2558. INIT_OP_CALLBACK,
  2559. MAX_INIT_OP_TYPES
  2560. };
  2561. /* init polling types */
  2562. enum init_poll_types {
  2563. INIT_POLL_NONE,
  2564. INIT_POLL_EQ,
  2565. INIT_POLL_OR,
  2566. INIT_POLL_AND,
  2567. MAX_INIT_POLL_TYPES
  2568. };
  2569. /* init source types */
  2570. enum init_source_types {
  2571. INIT_SRC_INLINE,
  2572. INIT_SRC_ZEROS,
  2573. INIT_SRC_ARRAY,
  2574. INIT_SRC_RUNTIME,
  2575. MAX_INIT_SOURCE_TYPES
  2576. };
  2577. /* Internal RAM Offsets macro data */
  2578. struct iro {
  2579. __le32 base;
  2580. __le16 m1;
  2581. __le16 m2;
  2582. __le16 m3;
  2583. __le16 size;
  2584. };
  2585. /***************************** Public Functions *******************************/
  2586. /**
  2587. * @brief qed_dbg_set_bin_ptr - Sets a pointer to the binary data with debug
  2588. * arrays.
  2589. *
  2590. * @param bin_ptr - a pointer to the binary data with debug arrays.
  2591. */
  2592. enum dbg_status qed_dbg_set_bin_ptr(const u8 * const bin_ptr);
  2593. /**
  2594. * @brief qed_dbg_grc_set_params_default - Reverts all GRC parameters to their
  2595. * default value.
  2596. *
  2597. * @param p_hwfn - HW device data
  2598. */
  2599. void qed_dbg_grc_set_params_default(struct qed_hwfn *p_hwfn);
  2600. /**
  2601. * @brief qed_dbg_grc_get_dump_buf_size - Returns the required buffer size for
  2602. * GRC Dump.
  2603. *
  2604. * @param p_hwfn - HW device data
  2605. * @param p_ptt - Ptt window used for writing the registers.
  2606. * @param buf_size - OUT: required buffer size (in dwords) for the GRC Dump
  2607. * data.
  2608. *
  2609. * @return error if one of the following holds:
  2610. * - the version wasn't set
  2611. * Otherwise, returns ok.
  2612. */
  2613. enum dbg_status qed_dbg_grc_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2614. struct qed_ptt *p_ptt,
  2615. u32 *buf_size);
  2616. /**
  2617. * @brief qed_dbg_grc_dump - Dumps GRC data into the specified buffer.
  2618. *
  2619. * @param p_hwfn - HW device data
  2620. * @param p_ptt - Ptt window used for writing the registers.
  2621. * @param dump_buf - Pointer to write the collected GRC data into.
  2622. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2623. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2624. *
  2625. * @return error if one of the following holds:
  2626. * - the version wasn't set
  2627. * - the specified dump buffer is too small
  2628. * Otherwise, returns ok.
  2629. */
  2630. enum dbg_status qed_dbg_grc_dump(struct qed_hwfn *p_hwfn,
  2631. struct qed_ptt *p_ptt,
  2632. u32 *dump_buf,
  2633. u32 buf_size_in_dwords,
  2634. u32 *num_dumped_dwords);
  2635. /**
  2636. * @brief qed_dbg_idle_chk_get_dump_buf_size - Returns the required buffer size
  2637. * for idle check results.
  2638. *
  2639. * @param p_hwfn - HW device data
  2640. * @param p_ptt - Ptt window used for writing the registers.
  2641. * @param buf_size - OUT: required buffer size (in dwords) for the idle check
  2642. * data.
  2643. *
  2644. * @return error if one of the following holds:
  2645. * - the version wasn't set
  2646. * Otherwise, returns ok.
  2647. */
  2648. enum dbg_status qed_dbg_idle_chk_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2649. struct qed_ptt *p_ptt,
  2650. u32 *buf_size);
  2651. /**
  2652. * @brief qed_dbg_idle_chk_dump - Performs idle check and writes the results
  2653. * into the specified buffer.
  2654. *
  2655. * @param p_hwfn - HW device data
  2656. * @param p_ptt - Ptt window used for writing the registers.
  2657. * @param dump_buf - Pointer to write the idle check data into.
  2658. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2659. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2660. *
  2661. * @return error if one of the following holds:
  2662. * - the version wasn't set
  2663. * - the specified buffer is too small
  2664. * Otherwise, returns ok.
  2665. */
  2666. enum dbg_status qed_dbg_idle_chk_dump(struct qed_hwfn *p_hwfn,
  2667. struct qed_ptt *p_ptt,
  2668. u32 *dump_buf,
  2669. u32 buf_size_in_dwords,
  2670. u32 *num_dumped_dwords);
  2671. /**
  2672. * @brief qed_dbg_mcp_trace_get_dump_buf_size - Returns the required buffer size
  2673. * for mcp trace results.
  2674. *
  2675. * @param p_hwfn - HW device data
  2676. * @param p_ptt - Ptt window used for writing the registers.
  2677. * @param buf_size - OUT: required buffer size (in dwords) for mcp trace data.
  2678. *
  2679. * @return error if one of the following holds:
  2680. * - the version wasn't set
  2681. * - the trace data in MCP scratchpad contain an invalid signature
  2682. * - the bundle ID in NVRAM is invalid
  2683. * - the trace meta data cannot be found (in NVRAM or image file)
  2684. * Otherwise, returns ok.
  2685. */
  2686. enum dbg_status qed_dbg_mcp_trace_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2687. struct qed_ptt *p_ptt,
  2688. u32 *buf_size);
  2689. /**
  2690. * @brief qed_dbg_mcp_trace_dump - Performs mcp trace and writes the results
  2691. * into the specified buffer.
  2692. *
  2693. * @param p_hwfn - HW device data
  2694. * @param p_ptt - Ptt window used for writing the registers.
  2695. * @param dump_buf - Pointer to write the mcp trace data into.
  2696. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2697. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2698. *
  2699. * @return error if one of the following holds:
  2700. * - the version wasn't set
  2701. * - the specified buffer is too small
  2702. * - the trace data in MCP scratchpad contain an invalid signature
  2703. * - the bundle ID in NVRAM is invalid
  2704. * - the trace meta data cannot be found (in NVRAM or image file)
  2705. * - the trace meta data cannot be read (from NVRAM or image file)
  2706. * Otherwise, returns ok.
  2707. */
  2708. enum dbg_status qed_dbg_mcp_trace_dump(struct qed_hwfn *p_hwfn,
  2709. struct qed_ptt *p_ptt,
  2710. u32 *dump_buf,
  2711. u32 buf_size_in_dwords,
  2712. u32 *num_dumped_dwords);
  2713. /**
  2714. * @brief qed_dbg_reg_fifo_get_dump_buf_size - Returns the required buffer size
  2715. * for grc trace fifo results.
  2716. *
  2717. * @param p_hwfn - HW device data
  2718. * @param p_ptt - Ptt window used for writing the registers.
  2719. * @param buf_size - OUT: required buffer size (in dwords) for reg fifo data.
  2720. *
  2721. * @return error if one of the following holds:
  2722. * - the version wasn't set
  2723. * Otherwise, returns ok.
  2724. */
  2725. enum dbg_status qed_dbg_reg_fifo_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2726. struct qed_ptt *p_ptt,
  2727. u32 *buf_size);
  2728. /**
  2729. * @brief qed_dbg_reg_fifo_dump - Reads the reg fifo and writes the results into
  2730. * the specified buffer.
  2731. *
  2732. * @param p_hwfn - HW device data
  2733. * @param p_ptt - Ptt window used for writing the registers.
  2734. * @param dump_buf - Pointer to write the reg fifo data into.
  2735. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2736. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2737. *
  2738. * @return error if one of the following holds:
  2739. * - the version wasn't set
  2740. * - the specified buffer is too small
  2741. * - DMAE transaction failed
  2742. * Otherwise, returns ok.
  2743. */
  2744. enum dbg_status qed_dbg_reg_fifo_dump(struct qed_hwfn *p_hwfn,
  2745. struct qed_ptt *p_ptt,
  2746. u32 *dump_buf,
  2747. u32 buf_size_in_dwords,
  2748. u32 *num_dumped_dwords);
  2749. /**
  2750. * @brief qed_dbg_igu_fifo_get_dump_buf_size - Returns the required buffer size
  2751. * for the IGU fifo results.
  2752. *
  2753. * @param p_hwfn - HW device data
  2754. * @param p_ptt - Ptt window used for writing the registers.
  2755. * @param buf_size - OUT: required buffer size (in dwords) for the IGU fifo
  2756. * data.
  2757. *
  2758. * @return error if one of the following holds:
  2759. * - the version wasn't set
  2760. * Otherwise, returns ok.
  2761. */
  2762. enum dbg_status qed_dbg_igu_fifo_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2763. struct qed_ptt *p_ptt,
  2764. u32 *buf_size);
  2765. /**
  2766. * @brief qed_dbg_igu_fifo_dump - Reads the IGU fifo and writes the results into
  2767. * the specified buffer.
  2768. *
  2769. * @param p_hwfn - HW device data
  2770. * @param p_ptt - Ptt window used for writing the registers.
  2771. * @param dump_buf - Pointer to write the IGU fifo data into.
  2772. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2773. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2774. *
  2775. * @return error if one of the following holds:
  2776. * - the version wasn't set
  2777. * - the specified buffer is too small
  2778. * - DMAE transaction failed
  2779. * Otherwise, returns ok.
  2780. */
  2781. enum dbg_status qed_dbg_igu_fifo_dump(struct qed_hwfn *p_hwfn,
  2782. struct qed_ptt *p_ptt,
  2783. u32 *dump_buf,
  2784. u32 buf_size_in_dwords,
  2785. u32 *num_dumped_dwords);
  2786. /**
  2787. * @brief qed_dbg_protection_override_get_dump_buf_size - Returns the required
  2788. * buffer size for protection override window results.
  2789. *
  2790. * @param p_hwfn - HW device data
  2791. * @param p_ptt - Ptt window used for writing the registers.
  2792. * @param buf_size - OUT: required buffer size (in dwords) for protection
  2793. * override data.
  2794. *
  2795. * @return error if one of the following holds:
  2796. * - the version wasn't set
  2797. * Otherwise, returns ok.
  2798. */
  2799. enum dbg_status
  2800. qed_dbg_protection_override_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2801. struct qed_ptt *p_ptt,
  2802. u32 *buf_size);
  2803. /**
  2804. * @brief qed_dbg_protection_override_dump - Reads protection override window
  2805. * entries and writes the results into the specified buffer.
  2806. *
  2807. * @param p_hwfn - HW device data
  2808. * @param p_ptt - Ptt window used for writing the registers.
  2809. * @param dump_buf - Pointer to write the protection override data into.
  2810. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2811. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2812. *
  2813. * @return error if one of the following holds:
  2814. * - the version wasn't set
  2815. * - the specified buffer is too small
  2816. * - DMAE transaction failed
  2817. * Otherwise, returns ok.
  2818. */
  2819. enum dbg_status qed_dbg_protection_override_dump(struct qed_hwfn *p_hwfn,
  2820. struct qed_ptt *p_ptt,
  2821. u32 *dump_buf,
  2822. u32 buf_size_in_dwords,
  2823. u32 *num_dumped_dwords);
  2824. /**
  2825. * @brief qed_dbg_fw_asserts_get_dump_buf_size - Returns the required buffer
  2826. * size for FW Asserts results.
  2827. *
  2828. * @param p_hwfn - HW device data
  2829. * @param p_ptt - Ptt window used for writing the registers.
  2830. * @param buf_size - OUT: required buffer size (in dwords) for FW Asserts data.
  2831. *
  2832. * @return error if one of the following holds:
  2833. * - the version wasn't set
  2834. * Otherwise, returns ok.
  2835. */
  2836. enum dbg_status qed_dbg_fw_asserts_get_dump_buf_size(struct qed_hwfn *p_hwfn,
  2837. struct qed_ptt *p_ptt,
  2838. u32 *buf_size);
  2839. /**
  2840. * @brief qed_dbg_fw_asserts_dump - Reads the FW Asserts and writes the results
  2841. * into the specified buffer.
  2842. *
  2843. * @param p_hwfn - HW device data
  2844. * @param p_ptt - Ptt window used for writing the registers.
  2845. * @param dump_buf - Pointer to write the FW Asserts data into.
  2846. * @param buf_size_in_dwords - Size of the specified buffer in dwords.
  2847. * @param num_dumped_dwords - OUT: number of dumped dwords.
  2848. *
  2849. * @return error if one of the following holds:
  2850. * - the version wasn't set
  2851. * - the specified buffer is too small
  2852. * Otherwise, returns ok.
  2853. */
  2854. enum dbg_status qed_dbg_fw_asserts_dump(struct qed_hwfn *p_hwfn,
  2855. struct qed_ptt *p_ptt,
  2856. u32 *dump_buf,
  2857. u32 buf_size_in_dwords,
  2858. u32 *num_dumped_dwords);
  2859. /**
  2860. * @brief qed_dbg_read_attn - Reads the attention registers of the specified
  2861. * block and type, and writes the results into the specified buffer.
  2862. *
  2863. * @param p_hwfn - HW device data
  2864. * @param p_ptt - Ptt window used for writing the registers.
  2865. * @param block - Block ID.
  2866. * @param attn_type - Attention type.
  2867. * @param clear_status - Indicates if the attention status should be cleared.
  2868. * @param results - OUT: Pointer to write the read results into
  2869. *
  2870. * @return error if one of the following holds:
  2871. * - the version wasn't set
  2872. * Otherwise, returns ok.
  2873. */
  2874. enum dbg_status qed_dbg_read_attn(struct qed_hwfn *p_hwfn,
  2875. struct qed_ptt *p_ptt,
  2876. enum block_id block,
  2877. enum dbg_attn_type attn_type,
  2878. bool clear_status,
  2879. struct dbg_attn_block_result *results);
  2880. /**
  2881. * @brief qed_dbg_print_attn - Prints attention registers values in the
  2882. * specified results struct.
  2883. *
  2884. * @param p_hwfn
  2885. * @param results - Pointer to the attention read results
  2886. *
  2887. * @return error if one of the following holds:
  2888. * - the version wasn't set
  2889. * Otherwise, returns ok.
  2890. */
  2891. enum dbg_status qed_dbg_print_attn(struct qed_hwfn *p_hwfn,
  2892. struct dbg_attn_block_result *results);
  2893. /******************************** Constants **********************************/
  2894. #define MAX_NAME_LEN 16
  2895. /***************************** Public Functions *******************************/
  2896. /**
  2897. * @brief qed_dbg_user_set_bin_ptr - Sets a pointer to the binary data with
  2898. * debug arrays.
  2899. *
  2900. * @param bin_ptr - a pointer to the binary data with debug arrays.
  2901. */
  2902. enum dbg_status qed_dbg_user_set_bin_ptr(const u8 * const bin_ptr);
  2903. /**
  2904. * @brief qed_dbg_get_status_str - Returns a string for the specified status.
  2905. *
  2906. * @param status - a debug status code.
  2907. *
  2908. * @return a string for the specified status
  2909. */
  2910. const char *qed_dbg_get_status_str(enum dbg_status status);
  2911. /**
  2912. * @brief qed_get_idle_chk_results_buf_size - Returns the required buffer size
  2913. * for idle check results (in bytes).
  2914. *
  2915. * @param p_hwfn - HW device data
  2916. * @param dump_buf - idle check dump buffer.
  2917. * @param num_dumped_dwords - number of dwords that were dumped.
  2918. * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
  2919. * results.
  2920. *
  2921. * @return error if the parsing fails, ok otherwise.
  2922. */
  2923. enum dbg_status qed_get_idle_chk_results_buf_size(struct qed_hwfn *p_hwfn,
  2924. u32 *dump_buf,
  2925. u32 num_dumped_dwords,
  2926. u32 *results_buf_size);
  2927. /**
  2928. * @brief qed_print_idle_chk_results - Prints idle check results
  2929. *
  2930. * @param p_hwfn - HW device data
  2931. * @param dump_buf - idle check dump buffer.
  2932. * @param num_dumped_dwords - number of dwords that were dumped.
  2933. * @param results_buf - buffer for printing the idle check results.
  2934. * @param num_errors - OUT: number of errors found in idle check.
  2935. * @param num_warnings - OUT: number of warnings found in idle check.
  2936. *
  2937. * @return error if the parsing fails, ok otherwise.
  2938. */
  2939. enum dbg_status qed_print_idle_chk_results(struct qed_hwfn *p_hwfn,
  2940. u32 *dump_buf,
  2941. u32 num_dumped_dwords,
  2942. char *results_buf,
  2943. u32 *num_errors,
  2944. u32 *num_warnings);
  2945. /**
  2946. * @brief qed_get_mcp_trace_results_buf_size - Returns the required buffer size
  2947. * for MCP Trace results (in bytes).
  2948. *
  2949. * @param p_hwfn - HW device data
  2950. * @param dump_buf - MCP Trace dump buffer.
  2951. * @param num_dumped_dwords - number of dwords that were dumped.
  2952. * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
  2953. * results.
  2954. *
  2955. * @return error if the parsing fails, ok otherwise.
  2956. */
  2957. enum dbg_status qed_get_mcp_trace_results_buf_size(struct qed_hwfn *p_hwfn,
  2958. u32 *dump_buf,
  2959. u32 num_dumped_dwords,
  2960. u32 *results_buf_size);
  2961. /**
  2962. * @brief qed_print_mcp_trace_results - Prints MCP Trace results
  2963. *
  2964. * @param p_hwfn - HW device data
  2965. * @param dump_buf - mcp trace dump buffer, starting from the header.
  2966. * @param num_dumped_dwords - number of dwords that were dumped.
  2967. * @param results_buf - buffer for printing the mcp trace results.
  2968. *
  2969. * @return error if the parsing fails, ok otherwise.
  2970. */
  2971. enum dbg_status qed_print_mcp_trace_results(struct qed_hwfn *p_hwfn,
  2972. u32 *dump_buf,
  2973. u32 num_dumped_dwords,
  2974. char *results_buf);
  2975. /**
  2976. * @brief qed_get_reg_fifo_results_buf_size - Returns the required buffer size
  2977. * for reg_fifo results (in bytes).
  2978. *
  2979. * @param p_hwfn - HW device data
  2980. * @param dump_buf - reg fifo dump buffer.
  2981. * @param num_dumped_dwords - number of dwords that were dumped.
  2982. * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
  2983. * results.
  2984. *
  2985. * @return error if the parsing fails, ok otherwise.
  2986. */
  2987. enum dbg_status qed_get_reg_fifo_results_buf_size(struct qed_hwfn *p_hwfn,
  2988. u32 *dump_buf,
  2989. u32 num_dumped_dwords,
  2990. u32 *results_buf_size);
  2991. /**
  2992. * @brief qed_print_reg_fifo_results - Prints reg fifo results
  2993. *
  2994. * @param p_hwfn - HW device data
  2995. * @param dump_buf - reg fifo dump buffer, starting from the header.
  2996. * @param num_dumped_dwords - number of dwords that were dumped.
  2997. * @param results_buf - buffer for printing the reg fifo results.
  2998. *
  2999. * @return error if the parsing fails, ok otherwise.
  3000. */
  3001. enum dbg_status qed_print_reg_fifo_results(struct qed_hwfn *p_hwfn,
  3002. u32 *dump_buf,
  3003. u32 num_dumped_dwords,
  3004. char *results_buf);
  3005. /**
  3006. * @brief qed_get_igu_fifo_results_buf_size - Returns the required buffer size
  3007. * for igu_fifo results (in bytes).
  3008. *
  3009. * @param p_hwfn - HW device data
  3010. * @param dump_buf - IGU fifo dump buffer.
  3011. * @param num_dumped_dwords - number of dwords that were dumped.
  3012. * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
  3013. * results.
  3014. *
  3015. * @return error if the parsing fails, ok otherwise.
  3016. */
  3017. enum dbg_status qed_get_igu_fifo_results_buf_size(struct qed_hwfn *p_hwfn,
  3018. u32 *dump_buf,
  3019. u32 num_dumped_dwords,
  3020. u32 *results_buf_size);
  3021. /**
  3022. * @brief qed_print_igu_fifo_results - Prints IGU fifo results
  3023. *
  3024. * @param p_hwfn - HW device data
  3025. * @param dump_buf - IGU fifo dump buffer, starting from the header.
  3026. * @param num_dumped_dwords - number of dwords that were dumped.
  3027. * @param results_buf - buffer for printing the IGU fifo results.
  3028. *
  3029. * @return error if the parsing fails, ok otherwise.
  3030. */
  3031. enum dbg_status qed_print_igu_fifo_results(struct qed_hwfn *p_hwfn,
  3032. u32 *dump_buf,
  3033. u32 num_dumped_dwords,
  3034. char *results_buf);
  3035. /**
  3036. * @brief qed_get_protection_override_results_buf_size - Returns the required
  3037. * buffer size for protection override results (in bytes).
  3038. *
  3039. * @param p_hwfn - HW device data
  3040. * @param dump_buf - protection override dump buffer.
  3041. * @param num_dumped_dwords - number of dwords that were dumped.
  3042. * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
  3043. * results.
  3044. *
  3045. * @return error if the parsing fails, ok otherwise.
  3046. */
  3047. enum dbg_status
  3048. qed_get_protection_override_results_buf_size(struct qed_hwfn *p_hwfn,
  3049. u32 *dump_buf,
  3050. u32 num_dumped_dwords,
  3051. u32 *results_buf_size);
  3052. /**
  3053. * @brief qed_print_protection_override_results - Prints protection override
  3054. * results.
  3055. *
  3056. * @param p_hwfn - HW device data
  3057. * @param dump_buf - protection override dump buffer, starting from the header.
  3058. * @param num_dumped_dwords - number of dwords that were dumped.
  3059. * @param results_buf - buffer for printing the reg fifo results.
  3060. *
  3061. * @return error if the parsing fails, ok otherwise.
  3062. */
  3063. enum dbg_status qed_print_protection_override_results(struct qed_hwfn *p_hwfn,
  3064. u32 *dump_buf,
  3065. u32 num_dumped_dwords,
  3066. char *results_buf);
  3067. /**
  3068. * @brief qed_get_fw_asserts_results_buf_size - Returns the required buffer size
  3069. * for FW Asserts results (in bytes).
  3070. *
  3071. * @param p_hwfn - HW device data
  3072. * @param dump_buf - FW Asserts dump buffer.
  3073. * @param num_dumped_dwords - number of dwords that were dumped.
  3074. * @param results_buf_size - OUT: required buffer size (in bytes) for the parsed
  3075. * results.
  3076. *
  3077. * @return error if the parsing fails, ok otherwise.
  3078. */
  3079. enum dbg_status qed_get_fw_asserts_results_buf_size(struct qed_hwfn *p_hwfn,
  3080. u32 *dump_buf,
  3081. u32 num_dumped_dwords,
  3082. u32 *results_buf_size);
  3083. /**
  3084. * @brief qed_print_fw_asserts_results - Prints FW Asserts results
  3085. *
  3086. * @param p_hwfn - HW device data
  3087. * @param dump_buf - FW Asserts dump buffer, starting from the header.
  3088. * @param num_dumped_dwords - number of dwords that were dumped.
  3089. * @param results_buf - buffer for printing the FW Asserts results.
  3090. *
  3091. * @return error if the parsing fails, ok otherwise.
  3092. */
  3093. enum dbg_status qed_print_fw_asserts_results(struct qed_hwfn *p_hwfn,
  3094. u32 *dump_buf,
  3095. u32 num_dumped_dwords,
  3096. char *results_buf);
  3097. /**
  3098. * @brief qed_dbg_parse_attn - Parses and prints attention registers values in
  3099. * the specified results struct.
  3100. *
  3101. * @param p_hwfn - HW device data
  3102. * @param results - Pointer to the attention read results
  3103. *
  3104. * @return error if one of the following holds:
  3105. * - the version wasn't set
  3106. * Otherwise, returns ok.
  3107. */
  3108. enum dbg_status qed_dbg_parse_attn(struct qed_hwfn *p_hwfn,
  3109. struct dbg_attn_block_result *results);
  3110. /* Debug Bus blocks */
  3111. static const u32 dbg_bus_blocks[] = {
  3112. 0x0000000f, /* grc, bb, 15 lines */
  3113. 0x0000000f, /* grc, k2, 15 lines */
  3114. 0x00000000,
  3115. 0x00000000, /* miscs, bb, 0 lines */
  3116. 0x00000000, /* miscs, k2, 0 lines */
  3117. 0x00000000,
  3118. 0x00000000, /* misc, bb, 0 lines */
  3119. 0x00000000, /* misc, k2, 0 lines */
  3120. 0x00000000,
  3121. 0x00000000, /* dbu, bb, 0 lines */
  3122. 0x00000000, /* dbu, k2, 0 lines */
  3123. 0x00000000,
  3124. 0x000f0127, /* pglue_b, bb, 39 lines */
  3125. 0x0036012a, /* pglue_b, k2, 42 lines */
  3126. 0x00000000,
  3127. 0x00000000, /* cnig, bb, 0 lines */
  3128. 0x00120102, /* cnig, k2, 2 lines */
  3129. 0x00000000,
  3130. 0x00000000, /* cpmu, bb, 0 lines */
  3131. 0x00000000, /* cpmu, k2, 0 lines */
  3132. 0x00000000,
  3133. 0x00000001, /* ncsi, bb, 1 lines */
  3134. 0x00000001, /* ncsi, k2, 1 lines */
  3135. 0x00000000,
  3136. 0x00000000, /* opte, bb, 0 lines */
  3137. 0x00000000, /* opte, k2, 0 lines */
  3138. 0x00000000,
  3139. 0x00600085, /* bmb, bb, 133 lines */
  3140. 0x00600085, /* bmb, k2, 133 lines */
  3141. 0x00000000,
  3142. 0x00000000, /* pcie, bb, 0 lines */
  3143. 0x00e50033, /* pcie, k2, 51 lines */
  3144. 0x00000000,
  3145. 0x00000000, /* mcp, bb, 0 lines */
  3146. 0x00000000, /* mcp, k2, 0 lines */
  3147. 0x00000000,
  3148. 0x01180009, /* mcp2, bb, 9 lines */
  3149. 0x01180009, /* mcp2, k2, 9 lines */
  3150. 0x00000000,
  3151. 0x01210104, /* pswhst, bb, 4 lines */
  3152. 0x01210104, /* pswhst, k2, 4 lines */
  3153. 0x00000000,
  3154. 0x01250103, /* pswhst2, bb, 3 lines */
  3155. 0x01250103, /* pswhst2, k2, 3 lines */
  3156. 0x00000000,
  3157. 0x00340101, /* pswrd, bb, 1 lines */
  3158. 0x00340101, /* pswrd, k2, 1 lines */
  3159. 0x00000000,
  3160. 0x01280119, /* pswrd2, bb, 25 lines */
  3161. 0x01280119, /* pswrd2, k2, 25 lines */
  3162. 0x00000000,
  3163. 0x01410109, /* pswwr, bb, 9 lines */
  3164. 0x01410109, /* pswwr, k2, 9 lines */
  3165. 0x00000000,
  3166. 0x00000000, /* pswwr2, bb, 0 lines */
  3167. 0x00000000, /* pswwr2, k2, 0 lines */
  3168. 0x00000000,
  3169. 0x001c0001, /* pswrq, bb, 1 lines */
  3170. 0x001c0001, /* pswrq, k2, 1 lines */
  3171. 0x00000000,
  3172. 0x014a0015, /* pswrq2, bb, 21 lines */
  3173. 0x014a0015, /* pswrq2, k2, 21 lines */
  3174. 0x00000000,
  3175. 0x00000000, /* pglcs, bb, 0 lines */
  3176. 0x00120006, /* pglcs, k2, 6 lines */
  3177. 0x00000000,
  3178. 0x00100001, /* dmae, bb, 1 lines */
  3179. 0x00100001, /* dmae, k2, 1 lines */
  3180. 0x00000000,
  3181. 0x015f0105, /* ptu, bb, 5 lines */
  3182. 0x015f0105, /* ptu, k2, 5 lines */
  3183. 0x00000000,
  3184. 0x01640120, /* tcm, bb, 32 lines */
  3185. 0x01640120, /* tcm, k2, 32 lines */
  3186. 0x00000000,
  3187. 0x01640120, /* mcm, bb, 32 lines */
  3188. 0x01640120, /* mcm, k2, 32 lines */
  3189. 0x00000000,
  3190. 0x01640120, /* ucm, bb, 32 lines */
  3191. 0x01640120, /* ucm, k2, 32 lines */
  3192. 0x00000000,
  3193. 0x01640120, /* xcm, bb, 32 lines */
  3194. 0x01640120, /* xcm, k2, 32 lines */
  3195. 0x00000000,
  3196. 0x01640120, /* ycm, bb, 32 lines */
  3197. 0x01640120, /* ycm, k2, 32 lines */
  3198. 0x00000000,
  3199. 0x01640120, /* pcm, bb, 32 lines */
  3200. 0x01640120, /* pcm, k2, 32 lines */
  3201. 0x00000000,
  3202. 0x01840062, /* qm, bb, 98 lines */
  3203. 0x01840062, /* qm, k2, 98 lines */
  3204. 0x00000000,
  3205. 0x01e60021, /* tm, bb, 33 lines */
  3206. 0x01e60021, /* tm, k2, 33 lines */
  3207. 0x00000000,
  3208. 0x02070107, /* dorq, bb, 7 lines */
  3209. 0x02070107, /* dorq, k2, 7 lines */
  3210. 0x00000000,
  3211. 0x00600185, /* brb, bb, 133 lines */
  3212. 0x00600185, /* brb, k2, 133 lines */
  3213. 0x00000000,
  3214. 0x020e0019, /* src, bb, 25 lines */
  3215. 0x020c001a, /* src, k2, 26 lines */
  3216. 0x00000000,
  3217. 0x02270104, /* prs, bb, 4 lines */
  3218. 0x02270104, /* prs, k2, 4 lines */
  3219. 0x00000000,
  3220. 0x022b0133, /* tsdm, bb, 51 lines */
  3221. 0x022b0133, /* tsdm, k2, 51 lines */
  3222. 0x00000000,
  3223. 0x022b0133, /* msdm, bb, 51 lines */
  3224. 0x022b0133, /* msdm, k2, 51 lines */
  3225. 0x00000000,
  3226. 0x022b0133, /* usdm, bb, 51 lines */
  3227. 0x022b0133, /* usdm, k2, 51 lines */
  3228. 0x00000000,
  3229. 0x022b0133, /* xsdm, bb, 51 lines */
  3230. 0x022b0133, /* xsdm, k2, 51 lines */
  3231. 0x00000000,
  3232. 0x022b0133, /* ysdm, bb, 51 lines */
  3233. 0x022b0133, /* ysdm, k2, 51 lines */
  3234. 0x00000000,
  3235. 0x022b0133, /* psdm, bb, 51 lines */
  3236. 0x022b0133, /* psdm, k2, 51 lines */
  3237. 0x00000000,
  3238. 0x025e010c, /* tsem, bb, 12 lines */
  3239. 0x025e010c, /* tsem, k2, 12 lines */
  3240. 0x00000000,
  3241. 0x025e010c, /* msem, bb, 12 lines */
  3242. 0x025e010c, /* msem, k2, 12 lines */
  3243. 0x00000000,
  3244. 0x025e010c, /* usem, bb, 12 lines */
  3245. 0x025e010c, /* usem, k2, 12 lines */
  3246. 0x00000000,
  3247. 0x025e010c, /* xsem, bb, 12 lines */
  3248. 0x025e010c, /* xsem, k2, 12 lines */
  3249. 0x00000000,
  3250. 0x025e010c, /* ysem, bb, 12 lines */
  3251. 0x025e010c, /* ysem, k2, 12 lines */
  3252. 0x00000000,
  3253. 0x025e010c, /* psem, bb, 12 lines */
  3254. 0x025e010c, /* psem, k2, 12 lines */
  3255. 0x00000000,
  3256. 0x026a000d, /* rss, bb, 13 lines */
  3257. 0x026a000d, /* rss, k2, 13 lines */
  3258. 0x00000000,
  3259. 0x02770106, /* tmld, bb, 6 lines */
  3260. 0x02770106, /* tmld, k2, 6 lines */
  3261. 0x00000000,
  3262. 0x027d0106, /* muld, bb, 6 lines */
  3263. 0x027d0106, /* muld, k2, 6 lines */
  3264. 0x00000000,
  3265. 0x02770005, /* yuld, bb, 5 lines */
  3266. 0x02770005, /* yuld, k2, 5 lines */
  3267. 0x00000000,
  3268. 0x02830107, /* xyld, bb, 7 lines */
  3269. 0x027d0107, /* xyld, k2, 7 lines */
  3270. 0x00000000,
  3271. 0x00000000, /* ptld, bb, 0 lines */
  3272. 0x00000000, /* ptld, k2, 0 lines */
  3273. 0x00000000,
  3274. 0x00000000, /* ypld, bb, 0 lines */
  3275. 0x00000000, /* ypld, k2, 0 lines */
  3276. 0x00000000,
  3277. 0x028a010e, /* prm, bb, 14 lines */
  3278. 0x02980110, /* prm, k2, 16 lines */
  3279. 0x00000000,
  3280. 0x02a8000d, /* pbf_pb1, bb, 13 lines */
  3281. 0x02a8000d, /* pbf_pb1, k2, 13 lines */
  3282. 0x00000000,
  3283. 0x02a8000d, /* pbf_pb2, bb, 13 lines */
  3284. 0x02a8000d, /* pbf_pb2, k2, 13 lines */
  3285. 0x00000000,
  3286. 0x02a8000d, /* rpb, bb, 13 lines */
  3287. 0x02a8000d, /* rpb, k2, 13 lines */
  3288. 0x00000000,
  3289. 0x00600185, /* btb, bb, 133 lines */
  3290. 0x00600185, /* btb, k2, 133 lines */
  3291. 0x00000000,
  3292. 0x02b50117, /* pbf, bb, 23 lines */
  3293. 0x02b50117, /* pbf, k2, 23 lines */
  3294. 0x00000000,
  3295. 0x02cc0006, /* rdif, bb, 6 lines */
  3296. 0x02cc0006, /* rdif, k2, 6 lines */
  3297. 0x00000000,
  3298. 0x02d20006, /* tdif, bb, 6 lines */
  3299. 0x02d20006, /* tdif, k2, 6 lines */
  3300. 0x00000000,
  3301. 0x02d80003, /* cdu, bb, 3 lines */
  3302. 0x02db000e, /* cdu, k2, 14 lines */
  3303. 0x00000000,
  3304. 0x02e9010d, /* ccfc, bb, 13 lines */
  3305. 0x02f60117, /* ccfc, k2, 23 lines */
  3306. 0x00000000,
  3307. 0x02e9010d, /* tcfc, bb, 13 lines */
  3308. 0x02f60117, /* tcfc, k2, 23 lines */
  3309. 0x00000000,
  3310. 0x030d0133, /* igu, bb, 51 lines */
  3311. 0x030d0133, /* igu, k2, 51 lines */
  3312. 0x00000000,
  3313. 0x03400106, /* cau, bb, 6 lines */
  3314. 0x03400106, /* cau, k2, 6 lines */
  3315. 0x00000000,
  3316. 0x00000000, /* rgfs, bb, 0 lines */
  3317. 0x00000000, /* rgfs, k2, 0 lines */
  3318. 0x00000000,
  3319. 0x00000000, /* rgsrc, bb, 0 lines */
  3320. 0x00000000, /* rgsrc, k2, 0 lines */
  3321. 0x00000000,
  3322. 0x00000000, /* tgfs, bb, 0 lines */
  3323. 0x00000000, /* tgfs, k2, 0 lines */
  3324. 0x00000000,
  3325. 0x00000000, /* tgsrc, bb, 0 lines */
  3326. 0x00000000, /* tgsrc, k2, 0 lines */
  3327. 0x00000000,
  3328. 0x00000000, /* umac, bb, 0 lines */
  3329. 0x00120006, /* umac, k2, 6 lines */
  3330. 0x00000000,
  3331. 0x00000000, /* xmac, bb, 0 lines */
  3332. 0x00000000, /* xmac, k2, 0 lines */
  3333. 0x00000000,
  3334. 0x00000000, /* dbg, bb, 0 lines */
  3335. 0x00000000, /* dbg, k2, 0 lines */
  3336. 0x00000000,
  3337. 0x0346012b, /* nig, bb, 43 lines */
  3338. 0x0346011d, /* nig, k2, 29 lines */
  3339. 0x00000000,
  3340. 0x00000000, /* wol, bb, 0 lines */
  3341. 0x001c0002, /* wol, k2, 2 lines */
  3342. 0x00000000,
  3343. 0x00000000, /* bmbn, bb, 0 lines */
  3344. 0x00210008, /* bmbn, k2, 8 lines */
  3345. 0x00000000,
  3346. 0x00000000, /* ipc, bb, 0 lines */
  3347. 0x00000000, /* ipc, k2, 0 lines */
  3348. 0x00000000,
  3349. 0x00000000, /* nwm, bb, 0 lines */
  3350. 0x0371000b, /* nwm, k2, 11 lines */
  3351. 0x00000000,
  3352. 0x00000000, /* nws, bb, 0 lines */
  3353. 0x037c0009, /* nws, k2, 9 lines */
  3354. 0x00000000,
  3355. 0x00000000, /* ms, bb, 0 lines */
  3356. 0x00120004, /* ms, k2, 4 lines */
  3357. 0x00000000,
  3358. 0x00000000, /* phy_pcie, bb, 0 lines */
  3359. 0x00e5001a, /* phy_pcie, k2, 26 lines */
  3360. 0x00000000,
  3361. 0x00000000, /* led, bb, 0 lines */
  3362. 0x00000000, /* led, k2, 0 lines */
  3363. 0x00000000,
  3364. 0x00000000, /* avs_wrap, bb, 0 lines */
  3365. 0x00000000, /* avs_wrap, k2, 0 lines */
  3366. 0x00000000,
  3367. 0x00000000, /* bar0_map, bb, 0 lines */
  3368. 0x00000000, /* bar0_map, k2, 0 lines */
  3369. 0x00000000,
  3370. };
  3371. /* Win 2 */
  3372. #define GTT_BAR0_MAP_REG_IGU_CMD 0x00f000UL
  3373. /* Win 3 */
  3374. #define GTT_BAR0_MAP_REG_TSDM_RAM 0x010000UL
  3375. /* Win 4 */
  3376. #define GTT_BAR0_MAP_REG_MSDM_RAM 0x011000UL
  3377. /* Win 5 */
  3378. #define GTT_BAR0_MAP_REG_MSDM_RAM_1024 0x012000UL
  3379. /* Win 6 */
  3380. #define GTT_BAR0_MAP_REG_USDM_RAM 0x013000UL
  3381. /* Win 7 */
  3382. #define GTT_BAR0_MAP_REG_USDM_RAM_1024 0x014000UL
  3383. /* Win 8 */
  3384. #define GTT_BAR0_MAP_REG_USDM_RAM_2048 0x015000UL
  3385. /* Win 9 */
  3386. #define GTT_BAR0_MAP_REG_XSDM_RAM 0x016000UL
  3387. /* Win 10 */
  3388. #define GTT_BAR0_MAP_REG_YSDM_RAM 0x017000UL
  3389. /* Win 11 */
  3390. #define GTT_BAR0_MAP_REG_PSDM_RAM 0x018000UL
  3391. /**
  3392. * @brief qed_qm_pf_mem_size - prepare QM ILT sizes
  3393. *
  3394. * Returns the required host memory size in 4KB units.
  3395. * Must be called before all QM init HSI functions.
  3396. *
  3397. * @param pf_id - physical function ID
  3398. * @param num_pf_cids - number of connections used by this PF
  3399. * @param num_vf_cids - number of connections used by VFs of this PF
  3400. * @param num_tids - number of tasks used by this PF
  3401. * @param num_pf_pqs - number of PQs used by this PF
  3402. * @param num_vf_pqs - number of PQs used by VFs of this PF
  3403. *
  3404. * @return The required host memory size in 4KB units.
  3405. */
  3406. u32 qed_qm_pf_mem_size(u8 pf_id,
  3407. u32 num_pf_cids,
  3408. u32 num_vf_cids,
  3409. u32 num_tids, u16 num_pf_pqs, u16 num_vf_pqs);
  3410. struct qed_qm_common_rt_init_params {
  3411. u8 max_ports_per_engine;
  3412. u8 max_phys_tcs_per_port;
  3413. bool pf_rl_en;
  3414. bool pf_wfq_en;
  3415. bool vport_rl_en;
  3416. bool vport_wfq_en;
  3417. struct init_qm_port_params *port_params;
  3418. };
  3419. int qed_qm_common_rt_init(struct qed_hwfn *p_hwfn,
  3420. struct qed_qm_common_rt_init_params *p_params);
  3421. struct qed_qm_pf_rt_init_params {
  3422. u8 port_id;
  3423. u8 pf_id;
  3424. u8 max_phys_tcs_per_port;
  3425. bool is_first_pf;
  3426. u32 num_pf_cids;
  3427. u32 num_vf_cids;
  3428. u32 num_tids;
  3429. u16 start_pq;
  3430. u16 num_pf_pqs;
  3431. u16 num_vf_pqs;
  3432. u8 start_vport;
  3433. u8 num_vports;
  3434. u16 pf_wfq;
  3435. u32 pf_rl;
  3436. struct init_qm_pq_params *pq_params;
  3437. struct init_qm_vport_params *vport_params;
  3438. };
  3439. int qed_qm_pf_rt_init(struct qed_hwfn *p_hwfn,
  3440. struct qed_ptt *p_ptt,
  3441. struct qed_qm_pf_rt_init_params *p_params);
  3442. /**
  3443. * @brief qed_init_pf_wfq - Initializes the WFQ weight of the specified PF
  3444. *
  3445. * @param p_hwfn
  3446. * @param p_ptt - ptt window used for writing the registers
  3447. * @param pf_id - PF ID
  3448. * @param pf_wfq - WFQ weight. Must be non-zero.
  3449. *
  3450. * @return 0 on success, -1 on error.
  3451. */
  3452. int qed_init_pf_wfq(struct qed_hwfn *p_hwfn,
  3453. struct qed_ptt *p_ptt, u8 pf_id, u16 pf_wfq);
  3454. /**
  3455. * @brief qed_init_pf_rl - Initializes the rate limit of the specified PF
  3456. *
  3457. * @param p_hwfn
  3458. * @param p_ptt - ptt window used for writing the registers
  3459. * @param pf_id - PF ID
  3460. * @param pf_rl - rate limit in Mb/sec units
  3461. *
  3462. * @return 0 on success, -1 on error.
  3463. */
  3464. int qed_init_pf_rl(struct qed_hwfn *p_hwfn,
  3465. struct qed_ptt *p_ptt, u8 pf_id, u32 pf_rl);
  3466. /**
  3467. * @brief qed_init_vport_wfq Initializes the WFQ weight of the specified VPORT
  3468. *
  3469. * @param p_hwfn
  3470. * @param p_ptt - ptt window used for writing the registers
  3471. * @param first_tx_pq_id- An array containing the first Tx PQ ID associated
  3472. * with the VPORT for each TC. This array is filled by
  3473. * qed_qm_pf_rt_init
  3474. * @param vport_wfq - WFQ weight. Must be non-zero.
  3475. *
  3476. * @return 0 on success, -1 on error.
  3477. */
  3478. int qed_init_vport_wfq(struct qed_hwfn *p_hwfn,
  3479. struct qed_ptt *p_ptt,
  3480. u16 first_tx_pq_id[NUM_OF_TCS], u16 vport_wfq);
  3481. /**
  3482. * @brief qed_init_vport_rl - Initializes the rate limit of the specified VPORT
  3483. *
  3484. * @param p_hwfn
  3485. * @param p_ptt - ptt window used for writing the registers
  3486. * @param vport_id - VPORT ID
  3487. * @param vport_rl - rate limit in Mb/sec units
  3488. *
  3489. * @return 0 on success, -1 on error.
  3490. */
  3491. int qed_init_vport_rl(struct qed_hwfn *p_hwfn,
  3492. struct qed_ptt *p_ptt, u8 vport_id, u32 vport_rl);
  3493. /**
  3494. * @brief qed_send_qm_stop_cmd Sends a stop command to the QM
  3495. *
  3496. * @param p_hwfn
  3497. * @param p_ptt
  3498. * @param is_release_cmd - true for release, false for stop.
  3499. * @param is_tx_pq - true for Tx PQs, false for Other PQs.
  3500. * @param start_pq - first PQ ID to stop
  3501. * @param num_pqs - Number of PQs to stop, starting from start_pq.
  3502. *
  3503. * @return bool, true if successful, false if timeout occured while waiting for QM command done.
  3504. */
  3505. bool qed_send_qm_stop_cmd(struct qed_hwfn *p_hwfn,
  3506. struct qed_ptt *p_ptt,
  3507. bool is_release_cmd,
  3508. bool is_tx_pq, u16 start_pq, u16 num_pqs);
  3509. /**
  3510. * @brief qed_set_vxlan_dest_port - initializes vxlan tunnel destination udp port
  3511. *
  3512. * @param p_ptt - ptt window used for writing the registers.
  3513. * @param dest_port - vxlan destination udp port.
  3514. */
  3515. void qed_set_vxlan_dest_port(struct qed_hwfn *p_hwfn,
  3516. struct qed_ptt *p_ptt, u16 dest_port);
  3517. /**
  3518. * @brief qed_set_vxlan_enable - enable or disable VXLAN tunnel in HW
  3519. *
  3520. * @param p_ptt - ptt window used for writing the registers.
  3521. * @param vxlan_enable - vxlan enable flag.
  3522. */
  3523. void qed_set_vxlan_enable(struct qed_hwfn *p_hwfn,
  3524. struct qed_ptt *p_ptt, bool vxlan_enable);
  3525. /**
  3526. * @brief qed_set_gre_enable - enable or disable GRE tunnel in HW
  3527. *
  3528. * @param p_ptt - ptt window used for writing the registers.
  3529. * @param eth_gre_enable - eth GRE enable enable flag.
  3530. * @param ip_gre_enable - IP GRE enable enable flag.
  3531. */
  3532. void qed_set_gre_enable(struct qed_hwfn *p_hwfn,
  3533. struct qed_ptt *p_ptt,
  3534. bool eth_gre_enable, bool ip_gre_enable);
  3535. /**
  3536. * @brief qed_set_geneve_dest_port - initializes geneve tunnel destination udp port
  3537. *
  3538. * @param p_ptt - ptt window used for writing the registers.
  3539. * @param dest_port - geneve destination udp port.
  3540. */
  3541. void qed_set_geneve_dest_port(struct qed_hwfn *p_hwfn,
  3542. struct qed_ptt *p_ptt, u16 dest_port);
  3543. /**
  3544. * @brief qed_set_gre_enable - enable or disable GRE tunnel in HW
  3545. *
  3546. * @param p_ptt - ptt window used for writing the registers.
  3547. * @param eth_geneve_enable - eth GENEVE enable enable flag.
  3548. * @param ip_geneve_enable - IP GENEVE enable enable flag.
  3549. */
  3550. void qed_set_geneve_enable(struct qed_hwfn *p_hwfn,
  3551. struct qed_ptt *p_ptt,
  3552. bool eth_geneve_enable, bool ip_geneve_enable);
  3553. void qed_set_rfs_mode_disable(struct qed_hwfn *p_hwfn,
  3554. struct qed_ptt *p_ptt, u16 pf_id);
  3555. void qed_set_rfs_mode_enable(struct qed_hwfn *p_hwfn, struct qed_ptt *p_ptt,
  3556. u16 pf_id, bool tcp, bool udp,
  3557. bool ipv4, bool ipv6);
  3558. #define YSTORM_FLOW_CONTROL_MODE_OFFSET (IRO[0].base)
  3559. #define YSTORM_FLOW_CONTROL_MODE_SIZE (IRO[0].size)
  3560. #define TSTORM_PORT_STAT_OFFSET(port_id) \
  3561. (IRO[1].base + ((port_id) * IRO[1].m1))
  3562. #define TSTORM_PORT_STAT_SIZE (IRO[1].size)
  3563. #define TSTORM_LL2_PORT_STAT_OFFSET(port_id) \
  3564. (IRO[2].base + ((port_id) * IRO[2].m1))
  3565. #define TSTORM_LL2_PORT_STAT_SIZE (IRO[2].size)
  3566. #define USTORM_VF_PF_CHANNEL_READY_OFFSET(vf_id) \
  3567. (IRO[3].base + ((vf_id) * IRO[3].m1))
  3568. #define USTORM_VF_PF_CHANNEL_READY_SIZE (IRO[3].size)
  3569. #define USTORM_FLR_FINAL_ACK_OFFSET(pf_id) \
  3570. (IRO[4].base + (pf_id) * IRO[4].m1)
  3571. #define USTORM_FLR_FINAL_ACK_SIZE (IRO[4].size)
  3572. #define USTORM_EQE_CONS_OFFSET(pf_id) \
  3573. (IRO[5].base + ((pf_id) * IRO[5].m1))
  3574. #define USTORM_EQE_CONS_SIZE (IRO[5].size)
  3575. #define USTORM_ETH_QUEUE_ZONE_OFFSET(queue_zone_id) \
  3576. (IRO[6].base + ((queue_zone_id) * IRO[6].m1))
  3577. #define USTORM_ETH_QUEUE_ZONE_SIZE (IRO[6].size)
  3578. #define USTORM_COMMON_QUEUE_CONS_OFFSET(queue_zone_id) \
  3579. (IRO[7].base + ((queue_zone_id) * IRO[7].m1))
  3580. #define USTORM_COMMON_QUEUE_CONS_SIZE (IRO[7].size)
  3581. #define TSTORM_LL2_RX_PRODS_OFFSET(core_rx_queue_id) \
  3582. (IRO[14].base + ((core_rx_queue_id) * IRO[14].m1))
  3583. #define TSTORM_LL2_RX_PRODS_SIZE (IRO[14].size)
  3584. #define CORE_LL2_TSTORM_PER_QUEUE_STAT_OFFSET(core_rx_queue_id) \
  3585. (IRO[15].base + ((core_rx_queue_id) * IRO[15].m1))
  3586. #define CORE_LL2_TSTORM_PER_QUEUE_STAT_SIZE (IRO[15].size)
  3587. #define CORE_LL2_USTORM_PER_QUEUE_STAT_OFFSET(core_rx_queue_id) \
  3588. (IRO[16].base + ((core_rx_queue_id) * IRO[16].m1))
  3589. #define CORE_LL2_USTORM_PER_QUEUE_STAT_SIZE (IRO[16].size)
  3590. #define CORE_LL2_PSTORM_PER_QUEUE_STAT_OFFSET(core_tx_stats_id) \
  3591. (IRO[17].base + ((core_tx_stats_id) * IRO[17].m1))
  3592. #define CORE_LL2_PSTORM_PER_QUEUE_STAT_SIZE (IRO[17]. size)
  3593. #define MSTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
  3594. (IRO[18].base + ((stat_counter_id) * IRO[18].m1))
  3595. #define MSTORM_QUEUE_STAT_SIZE (IRO[18].size)
  3596. #define MSTORM_ETH_PF_PRODS_OFFSET(queue_id) \
  3597. (IRO[19].base + ((queue_id) * IRO[19].m1))
  3598. #define MSTORM_ETH_PF_PRODS_SIZE (IRO[19].size)
  3599. #define MSTORM_ETH_VF_PRODS_OFFSET(vf_id, vf_queue_id) \
  3600. (IRO[20].base + ((vf_id) * IRO[20].m1) + ((vf_queue_id) * IRO[20].m2))
  3601. #define MSTORM_ETH_VF_PRODS_SIZE (IRO[20].size)
  3602. #define MSTORM_TPA_TIMEOUT_US_OFFSET (IRO[21].base)
  3603. #define MSTORM_TPA_TIMEOUT_US_SIZE (IRO[21].size)
  3604. #define MSTORM_ETH_PF_STAT_OFFSET(pf_id) \
  3605. (IRO[22].base + ((pf_id) * IRO[22].m1))
  3606. #define MSTORM_ETH_PF_STAT_SIZE (IRO[22].size)
  3607. #define USTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
  3608. (IRO[23].base + ((stat_counter_id) * IRO[23].m1))
  3609. #define USTORM_QUEUE_STAT_SIZE (IRO[23].size)
  3610. #define USTORM_ETH_PF_STAT_OFFSET(pf_id) \
  3611. (IRO[24].base + ((pf_id) * IRO[24].m1))
  3612. #define USTORM_ETH_PF_STAT_SIZE (IRO[24].size)
  3613. #define PSTORM_QUEUE_STAT_OFFSET(stat_counter_id) \
  3614. (IRO[25].base + ((stat_counter_id) * IRO[25].m1))
  3615. #define PSTORM_QUEUE_STAT_SIZE (IRO[25].size)
  3616. #define PSTORM_ETH_PF_STAT_OFFSET(pf_id) \
  3617. (IRO[26].base + ((pf_id) * IRO[26].m1))
  3618. #define PSTORM_ETH_PF_STAT_SIZE (IRO[26].size)
  3619. #define PSTORM_CTL_FRAME_ETHTYPE_OFFSET(ethtype) \
  3620. (IRO[27].base + ((ethtype) * IRO[27].m1))
  3621. #define PSTORM_CTL_FRAME_ETHTYPE_SIZE (IRO[27].size)
  3622. #define TSTORM_ETH_PRS_INPUT_OFFSET (IRO[28].base)
  3623. #define TSTORM_ETH_PRS_INPUT_SIZE (IRO[28].size)
  3624. #define ETH_RX_RATE_LIMIT_OFFSET(pf_id) \
  3625. (IRO[29].base + ((pf_id) * IRO[29].m1))
  3626. #define ETH_RX_RATE_LIMIT_SIZE (IRO[29].size)
  3627. #define XSTORM_ETH_QUEUE_ZONE_OFFSET(queue_id) \
  3628. (IRO[30].base + ((queue_id) * IRO[30].m1))
  3629. #define XSTORM_ETH_QUEUE_ZONE_SIZE (IRO[30].size)
  3630. #define TSTORM_SCSI_CMDQ_CONS_OFFSET(cmdq_queue_id) \
  3631. (IRO[34].base + ((cmdq_queue_id) * IRO[34].m1))
  3632. #define TSTORM_SCSI_CMDQ_CONS_SIZE (IRO[34].size)
  3633. #define TSTORM_SCSI_BDQ_EXT_PROD_OFFSET(func_id, bdq_id) \
  3634. (IRO[35].base + ((func_id) * IRO[35].m1) + ((bdq_id) * IRO[35].m2))
  3635. #define TSTORM_SCSI_BDQ_EXT_PROD_SIZE (IRO[35].size)
  3636. #define MSTORM_SCSI_BDQ_EXT_PROD_OFFSET(func_id, bdq_id) \
  3637. (IRO[36].base + ((func_id) * IRO[36].m1) + ((bdq_id) * IRO[36].m2))
  3638. #define MSTORM_SCSI_BDQ_EXT_PROD_SIZE (IRO[36].size)
  3639. #define TSTORM_ISCSI_RX_STATS_OFFSET(pf_id) \
  3640. (IRO[37].base + ((pf_id) * IRO[37].m1))
  3641. #define TSTORM_ISCSI_RX_STATS_SIZE (IRO[37].size)
  3642. #define MSTORM_ISCSI_RX_STATS_OFFSET(pf_id) \
  3643. (IRO[38].base + ((pf_id) * IRO[38].m1))
  3644. #define MSTORM_ISCSI_RX_STATS_SIZE (IRO[38].size)
  3645. #define USTORM_ISCSI_RX_STATS_OFFSET(pf_id) \
  3646. (IRO[39].base + ((pf_id) * IRO[39].m1))
  3647. #define USTORM_ISCSI_RX_STATS_SIZE (IRO[39].size)
  3648. #define XSTORM_ISCSI_TX_STATS_OFFSET(pf_id) \
  3649. (IRO[40].base + ((pf_id) * IRO[40].m1))
  3650. #define XSTORM_ISCSI_TX_STATS_SIZE (IRO[40].size)
  3651. #define YSTORM_ISCSI_TX_STATS_OFFSET(pf_id) \
  3652. (IRO[41].base + ((pf_id) * IRO[41].m1))
  3653. #define YSTORM_ISCSI_TX_STATS_SIZE (IRO[41].size)
  3654. #define PSTORM_ISCSI_TX_STATS_OFFSET(pf_id) \
  3655. (IRO[42].base + ((pf_id) * IRO[42].m1))
  3656. #define PSTORM_ISCSI_TX_STATS_SIZE (IRO[42].size)
  3657. #define PSTORM_RDMA_QUEUE_STAT_OFFSET(rdma_stat_counter_id) \
  3658. (IRO[45].base + ((rdma_stat_counter_id) * IRO[45].m1))
  3659. #define PSTORM_RDMA_QUEUE_STAT_SIZE (IRO[45].size)
  3660. #define TSTORM_RDMA_QUEUE_STAT_OFFSET(rdma_stat_counter_id) \
  3661. (IRO[46].base + ((rdma_stat_counter_id) * IRO[46].m1))
  3662. #define TSTORM_RDMA_QUEUE_STAT_SIZE (IRO[46].size)
  3663. #define TSTORM_FCOE_RX_STATS_OFFSET(pf_id) \
  3664. (IRO[43].base + ((pf_id) * IRO[43].m1))
  3665. #define PSTORM_FCOE_TX_STATS_OFFSET(pf_id) \
  3666. (IRO[44].base + ((pf_id) * IRO[44].m1))
  3667. static const struct iro iro_arr[49] = {
  3668. {0x0, 0x0, 0x0, 0x0, 0x8},
  3669. {0x4cb0, 0x80, 0x0, 0x0, 0x80},
  3670. {0x6518, 0x20, 0x0, 0x0, 0x20},
  3671. {0xb00, 0x8, 0x0, 0x0, 0x4},
  3672. {0xa80, 0x8, 0x0, 0x0, 0x4},
  3673. {0x0, 0x8, 0x0, 0x0, 0x2},
  3674. {0x80, 0x8, 0x0, 0x0, 0x4},
  3675. {0x84, 0x8, 0x0, 0x0, 0x2},
  3676. {0x4c40, 0x0, 0x0, 0x0, 0x78},
  3677. {0x3df0, 0x0, 0x0, 0x0, 0x78},
  3678. {0x29b0, 0x0, 0x0, 0x0, 0x78},
  3679. {0x4c38, 0x0, 0x0, 0x0, 0x78},
  3680. {0x4990, 0x0, 0x0, 0x0, 0x78},
  3681. {0x7f48, 0x0, 0x0, 0x0, 0x78},
  3682. {0xa28, 0x8, 0x0, 0x0, 0x8},
  3683. {0x61f8, 0x10, 0x0, 0x0, 0x10},
  3684. {0xbd20, 0x30, 0x0, 0x0, 0x30},
  3685. {0x95b8, 0x30, 0x0, 0x0, 0x30},
  3686. {0x4b60, 0x80, 0x0, 0x0, 0x40},
  3687. {0x1f8, 0x4, 0x0, 0x0, 0x4},
  3688. {0x53a0, 0x80, 0x4, 0x0, 0x4},
  3689. {0xc7c8, 0x0, 0x0, 0x0, 0x4},
  3690. {0x4ba0, 0x80, 0x0, 0x0, 0x20},
  3691. {0x8150, 0x40, 0x0, 0x0, 0x30},
  3692. {0xec70, 0x60, 0x0, 0x0, 0x60},
  3693. {0x2b48, 0x80, 0x0, 0x0, 0x38},
  3694. {0xf1b0, 0x78, 0x0, 0x0, 0x78},
  3695. {0x1f8, 0x4, 0x0, 0x0, 0x4},
  3696. {0xaef8, 0x0, 0x0, 0x0, 0xf0},
  3697. {0xafe8, 0x8, 0x0, 0x0, 0x8},
  3698. {0x1f8, 0x8, 0x0, 0x0, 0x8},
  3699. {0xac0, 0x8, 0x0, 0x0, 0x8},
  3700. {0x2578, 0x8, 0x0, 0x0, 0x8},
  3701. {0x24f8, 0x8, 0x0, 0x0, 0x8},
  3702. {0x0, 0x8, 0x0, 0x0, 0x8},
  3703. {0x200, 0x10, 0x8, 0x0, 0x8},
  3704. {0xb78, 0x10, 0x8, 0x0, 0x2},
  3705. {0xd9a8, 0x38, 0x0, 0x0, 0x24},
  3706. {0x12988, 0x10, 0x0, 0x0, 0x8},
  3707. {0x11fa0, 0x38, 0x0, 0x0, 0x18},
  3708. {0xa580, 0x38, 0x0, 0x0, 0x10},
  3709. {0x86f8, 0x30, 0x0, 0x0, 0x18},
  3710. {0x101f8, 0x10, 0x0, 0x0, 0x10},
  3711. {0xde28, 0x48, 0x0, 0x0, 0x38},
  3712. {0x10660, 0x20, 0x0, 0x0, 0x20},
  3713. {0x2b80, 0x80, 0x0, 0x0, 0x10},
  3714. {0x5020, 0x10, 0x0, 0x0, 0x10},
  3715. {0xc9b0, 0x30, 0x0, 0x0, 0x10},
  3716. {0xeec0, 0x10, 0x0, 0x0, 0x10},
  3717. };
  3718. /* Runtime array offsets */
  3719. #define DORQ_REG_PF_MAX_ICID_0_RT_OFFSET 0
  3720. #define DORQ_REG_PF_MAX_ICID_1_RT_OFFSET 1
  3721. #define DORQ_REG_PF_MAX_ICID_2_RT_OFFSET 2
  3722. #define DORQ_REG_PF_MAX_ICID_3_RT_OFFSET 3
  3723. #define DORQ_REG_PF_MAX_ICID_4_RT_OFFSET 4
  3724. #define DORQ_REG_PF_MAX_ICID_5_RT_OFFSET 5
  3725. #define DORQ_REG_PF_MAX_ICID_6_RT_OFFSET 6
  3726. #define DORQ_REG_PF_MAX_ICID_7_RT_OFFSET 7
  3727. #define DORQ_REG_VF_MAX_ICID_0_RT_OFFSET 8
  3728. #define DORQ_REG_VF_MAX_ICID_1_RT_OFFSET 9
  3729. #define DORQ_REG_VF_MAX_ICID_2_RT_OFFSET 10
  3730. #define DORQ_REG_VF_MAX_ICID_3_RT_OFFSET 11
  3731. #define DORQ_REG_VF_MAX_ICID_4_RT_OFFSET 12
  3732. #define DORQ_REG_VF_MAX_ICID_5_RT_OFFSET 13
  3733. #define DORQ_REG_VF_MAX_ICID_6_RT_OFFSET 14
  3734. #define DORQ_REG_VF_MAX_ICID_7_RT_OFFSET 15
  3735. #define DORQ_REG_PF_WAKE_ALL_RT_OFFSET 16
  3736. #define DORQ_REG_TAG1_ETHERTYPE_RT_OFFSET 17
  3737. #define IGU_REG_PF_CONFIGURATION_RT_OFFSET 18
  3738. #define IGU_REG_VF_CONFIGURATION_RT_OFFSET 19
  3739. #define IGU_REG_ATTN_MSG_ADDR_L_RT_OFFSET 20
  3740. #define IGU_REG_ATTN_MSG_ADDR_H_RT_OFFSET 21
  3741. #define IGU_REG_LEADING_EDGE_LATCH_RT_OFFSET 22
  3742. #define IGU_REG_TRAILING_EDGE_LATCH_RT_OFFSET 23
  3743. #define CAU_REG_CQE_AGG_UNIT_SIZE_RT_OFFSET 24
  3744. #define CAU_REG_SB_VAR_MEMORY_RT_OFFSET 761
  3745. #define CAU_REG_SB_VAR_MEMORY_RT_SIZE 736
  3746. #define CAU_REG_SB_VAR_MEMORY_RT_OFFSET 761
  3747. #define CAU_REG_SB_VAR_MEMORY_RT_SIZE 736
  3748. #define CAU_REG_SB_ADDR_MEMORY_RT_OFFSET 1497
  3749. #define CAU_REG_SB_ADDR_MEMORY_RT_SIZE 736
  3750. #define CAU_REG_PI_MEMORY_RT_OFFSET 2233
  3751. #define CAU_REG_PI_MEMORY_RT_SIZE 4416
  3752. #define PRS_REG_SEARCH_RESP_INITIATOR_TYPE_RT_OFFSET 6649
  3753. #define PRS_REG_TASK_ID_MAX_INITIATOR_PF_RT_OFFSET 6650
  3754. #define PRS_REG_TASK_ID_MAX_INITIATOR_VF_RT_OFFSET 6651
  3755. #define PRS_REG_TASK_ID_MAX_TARGET_PF_RT_OFFSET 6652
  3756. #define PRS_REG_TASK_ID_MAX_TARGET_VF_RT_OFFSET 6653
  3757. #define PRS_REG_SEARCH_TCP_RT_OFFSET 6654
  3758. #define PRS_REG_SEARCH_FCOE_RT_OFFSET 6655
  3759. #define PRS_REG_SEARCH_ROCE_RT_OFFSET 6656
  3760. #define PRS_REG_ROCE_DEST_QP_MAX_VF_RT_OFFSET 6657
  3761. #define PRS_REG_ROCE_DEST_QP_MAX_PF_RT_OFFSET 6658
  3762. #define PRS_REG_SEARCH_OPENFLOW_RT_OFFSET 6659
  3763. #define PRS_REG_SEARCH_NON_IP_AS_OPENFLOW_RT_OFFSET 6660
  3764. #define PRS_REG_OPENFLOW_SUPPORT_ONLY_KNOWN_OVER_IP_RT_OFFSET 6661
  3765. #define PRS_REG_OPENFLOW_SEARCH_KEY_MASK_RT_OFFSET 6662
  3766. #define PRS_REG_TAG_ETHERTYPE_0_RT_OFFSET 6663
  3767. #define PRS_REG_LIGHT_L2_ETHERTYPE_EN_RT_OFFSET 6664
  3768. #define SRC_REG_FIRSTFREE_RT_OFFSET 6665
  3769. #define SRC_REG_FIRSTFREE_RT_SIZE 2
  3770. #define SRC_REG_LASTFREE_RT_OFFSET 6667
  3771. #define SRC_REG_LASTFREE_RT_SIZE 2
  3772. #define SRC_REG_COUNTFREE_RT_OFFSET 6669
  3773. #define SRC_REG_NUMBER_HASH_BITS_RT_OFFSET 6670
  3774. #define PSWRQ2_REG_CDUT_P_SIZE_RT_OFFSET 6671
  3775. #define PSWRQ2_REG_CDUC_P_SIZE_RT_OFFSET 6672
  3776. #define PSWRQ2_REG_TM_P_SIZE_RT_OFFSET 6673
  3777. #define PSWRQ2_REG_QM_P_SIZE_RT_OFFSET 6674
  3778. #define PSWRQ2_REG_SRC_P_SIZE_RT_OFFSET 6675
  3779. #define PSWRQ2_REG_TSDM_P_SIZE_RT_OFFSET 6676
  3780. #define PSWRQ2_REG_TM_FIRST_ILT_RT_OFFSET 6677
  3781. #define PSWRQ2_REG_TM_LAST_ILT_RT_OFFSET 6678
  3782. #define PSWRQ2_REG_QM_FIRST_ILT_RT_OFFSET 6679
  3783. #define PSWRQ2_REG_QM_LAST_ILT_RT_OFFSET 6680
  3784. #define PSWRQ2_REG_SRC_FIRST_ILT_RT_OFFSET 6681
  3785. #define PSWRQ2_REG_SRC_LAST_ILT_RT_OFFSET 6682
  3786. #define PSWRQ2_REG_CDUC_FIRST_ILT_RT_OFFSET 6683
  3787. #define PSWRQ2_REG_CDUC_LAST_ILT_RT_OFFSET 6684
  3788. #define PSWRQ2_REG_CDUT_FIRST_ILT_RT_OFFSET 6685
  3789. #define PSWRQ2_REG_CDUT_LAST_ILT_RT_OFFSET 6686
  3790. #define PSWRQ2_REG_TSDM_FIRST_ILT_RT_OFFSET 6687
  3791. #define PSWRQ2_REG_TSDM_LAST_ILT_RT_OFFSET 6688
  3792. #define PSWRQ2_REG_TM_NUMBER_OF_PF_BLOCKS_RT_OFFSET 6689
  3793. #define PSWRQ2_REG_CDUT_NUMBER_OF_PF_BLOCKS_RT_OFFSET 6690
  3794. #define PSWRQ2_REG_CDUC_NUMBER_OF_PF_BLOCKS_RT_OFFSET 6691
  3795. #define PSWRQ2_REG_TM_VF_BLOCKS_RT_OFFSET 6692
  3796. #define PSWRQ2_REG_CDUT_VF_BLOCKS_RT_OFFSET 6693
  3797. #define PSWRQ2_REG_CDUC_VF_BLOCKS_RT_OFFSET 6694
  3798. #define PSWRQ2_REG_TM_BLOCKS_FACTOR_RT_OFFSET 6695
  3799. #define PSWRQ2_REG_CDUT_BLOCKS_FACTOR_RT_OFFSET 6696
  3800. #define PSWRQ2_REG_CDUC_BLOCKS_FACTOR_RT_OFFSET 6697
  3801. #define PSWRQ2_REG_VF_BASE_RT_OFFSET 6698
  3802. #define PSWRQ2_REG_VF_LAST_ILT_RT_OFFSET 6699
  3803. #define PSWRQ2_REG_DRAM_ALIGN_WR_RT_OFFSET 6700
  3804. #define PSWRQ2_REG_DRAM_ALIGN_RD_RT_OFFSET 6701
  3805. #define PSWRQ2_REG_ILT_MEMORY_RT_OFFSET 6702
  3806. #define PSWRQ2_REG_ILT_MEMORY_RT_SIZE 22000
  3807. #define PGLUE_REG_B_VF_BASE_RT_OFFSET 28702
  3808. #define PGLUE_REG_B_MSDM_OFFSET_MASK_B_RT_OFFSET 28703
  3809. #define PGLUE_REG_B_MSDM_VF_SHIFT_B_RT_OFFSET 28704
  3810. #define PGLUE_REG_B_CACHE_LINE_SIZE_RT_OFFSET 28705
  3811. #define PGLUE_REG_B_PF_BAR0_SIZE_RT_OFFSET 28706
  3812. #define PGLUE_REG_B_PF_BAR1_SIZE_RT_OFFSET 28707
  3813. #define PGLUE_REG_B_VF_BAR1_SIZE_RT_OFFSET 28708
  3814. #define TM_REG_VF_ENABLE_CONN_RT_OFFSET 28709
  3815. #define TM_REG_PF_ENABLE_CONN_RT_OFFSET 28710
  3816. #define TM_REG_PF_ENABLE_TASK_RT_OFFSET 28711
  3817. #define TM_REG_GROUP_SIZE_RESOLUTION_CONN_RT_OFFSET 28712
  3818. #define TM_REG_GROUP_SIZE_RESOLUTION_TASK_RT_OFFSET 28713
  3819. #define TM_REG_CONFIG_CONN_MEM_RT_OFFSET 28714
  3820. #define TM_REG_CONFIG_CONN_MEM_RT_SIZE 416
  3821. #define TM_REG_CONFIG_TASK_MEM_RT_OFFSET 29130
  3822. #define TM_REG_CONFIG_TASK_MEM_RT_SIZE 608
  3823. #define QM_REG_MAXPQSIZE_0_RT_OFFSET 29738
  3824. #define QM_REG_MAXPQSIZE_1_RT_OFFSET 29739
  3825. #define QM_REG_MAXPQSIZE_2_RT_OFFSET 29740
  3826. #define QM_REG_MAXPQSIZETXSEL_0_RT_OFFSET 29741
  3827. #define QM_REG_MAXPQSIZETXSEL_1_RT_OFFSET 29742
  3828. #define QM_REG_MAXPQSIZETXSEL_2_RT_OFFSET 29743
  3829. #define QM_REG_MAXPQSIZETXSEL_3_RT_OFFSET 29744
  3830. #define QM_REG_MAXPQSIZETXSEL_4_RT_OFFSET 29745
  3831. #define QM_REG_MAXPQSIZETXSEL_5_RT_OFFSET 29746
  3832. #define QM_REG_MAXPQSIZETXSEL_6_RT_OFFSET 29747
  3833. #define QM_REG_MAXPQSIZETXSEL_7_RT_OFFSET 29748
  3834. #define QM_REG_MAXPQSIZETXSEL_8_RT_OFFSET 29749
  3835. #define QM_REG_MAXPQSIZETXSEL_9_RT_OFFSET 29750
  3836. #define QM_REG_MAXPQSIZETXSEL_10_RT_OFFSET 29751
  3837. #define QM_REG_MAXPQSIZETXSEL_11_RT_OFFSET 29752
  3838. #define QM_REG_MAXPQSIZETXSEL_12_RT_OFFSET 29753
  3839. #define QM_REG_MAXPQSIZETXSEL_13_RT_OFFSET 29754
  3840. #define QM_REG_MAXPQSIZETXSEL_14_RT_OFFSET 29755
  3841. #define QM_REG_MAXPQSIZETXSEL_15_RT_OFFSET 29756
  3842. #define QM_REG_MAXPQSIZETXSEL_16_RT_OFFSET 29757
  3843. #define QM_REG_MAXPQSIZETXSEL_17_RT_OFFSET 29758
  3844. #define QM_REG_MAXPQSIZETXSEL_18_RT_OFFSET 29759
  3845. #define QM_REG_MAXPQSIZETXSEL_19_RT_OFFSET 29760
  3846. #define QM_REG_MAXPQSIZETXSEL_20_RT_OFFSET 29761
  3847. #define QM_REG_MAXPQSIZETXSEL_21_RT_OFFSET 29762
  3848. #define QM_REG_MAXPQSIZETXSEL_22_RT_OFFSET 29763
  3849. #define QM_REG_MAXPQSIZETXSEL_23_RT_OFFSET 29764
  3850. #define QM_REG_MAXPQSIZETXSEL_24_RT_OFFSET 29765
  3851. #define QM_REG_MAXPQSIZETXSEL_25_RT_OFFSET 29766
  3852. #define QM_REG_MAXPQSIZETXSEL_26_RT_OFFSET 29767
  3853. #define QM_REG_MAXPQSIZETXSEL_27_RT_OFFSET 29768
  3854. #define QM_REG_MAXPQSIZETXSEL_28_RT_OFFSET 29769
  3855. #define QM_REG_MAXPQSIZETXSEL_29_RT_OFFSET 29770
  3856. #define QM_REG_MAXPQSIZETXSEL_30_RT_OFFSET 29771
  3857. #define QM_REG_MAXPQSIZETXSEL_31_RT_OFFSET 29772
  3858. #define QM_REG_MAXPQSIZETXSEL_32_RT_OFFSET 29773
  3859. #define QM_REG_MAXPQSIZETXSEL_33_RT_OFFSET 29774
  3860. #define QM_REG_MAXPQSIZETXSEL_34_RT_OFFSET 29775
  3861. #define QM_REG_MAXPQSIZETXSEL_35_RT_OFFSET 29776
  3862. #define QM_REG_MAXPQSIZETXSEL_36_RT_OFFSET 29777
  3863. #define QM_REG_MAXPQSIZETXSEL_37_RT_OFFSET 29778
  3864. #define QM_REG_MAXPQSIZETXSEL_38_RT_OFFSET 29779
  3865. #define QM_REG_MAXPQSIZETXSEL_39_RT_OFFSET 29780
  3866. #define QM_REG_MAXPQSIZETXSEL_40_RT_OFFSET 29781
  3867. #define QM_REG_MAXPQSIZETXSEL_41_RT_OFFSET 29782
  3868. #define QM_REG_MAXPQSIZETXSEL_42_RT_OFFSET 29783
  3869. #define QM_REG_MAXPQSIZETXSEL_43_RT_OFFSET 29784
  3870. #define QM_REG_MAXPQSIZETXSEL_44_RT_OFFSET 29785
  3871. #define QM_REG_MAXPQSIZETXSEL_45_RT_OFFSET 29786
  3872. #define QM_REG_MAXPQSIZETXSEL_46_RT_OFFSET 29787
  3873. #define QM_REG_MAXPQSIZETXSEL_47_RT_OFFSET 29788
  3874. #define QM_REG_MAXPQSIZETXSEL_48_RT_OFFSET 29789
  3875. #define QM_REG_MAXPQSIZETXSEL_49_RT_OFFSET 29790
  3876. #define QM_REG_MAXPQSIZETXSEL_50_RT_OFFSET 29791
  3877. #define QM_REG_MAXPQSIZETXSEL_51_RT_OFFSET 29792
  3878. #define QM_REG_MAXPQSIZETXSEL_52_RT_OFFSET 29793
  3879. #define QM_REG_MAXPQSIZETXSEL_53_RT_OFFSET 29794
  3880. #define QM_REG_MAXPQSIZETXSEL_54_RT_OFFSET 29795
  3881. #define QM_REG_MAXPQSIZETXSEL_55_RT_OFFSET 29796
  3882. #define QM_REG_MAXPQSIZETXSEL_56_RT_OFFSET 29797
  3883. #define QM_REG_MAXPQSIZETXSEL_57_RT_OFFSET 29798
  3884. #define QM_REG_MAXPQSIZETXSEL_58_RT_OFFSET 29799
  3885. #define QM_REG_MAXPQSIZETXSEL_59_RT_OFFSET 29800
  3886. #define QM_REG_MAXPQSIZETXSEL_60_RT_OFFSET 29801
  3887. #define QM_REG_MAXPQSIZETXSEL_61_RT_OFFSET 29802
  3888. #define QM_REG_MAXPQSIZETXSEL_62_RT_OFFSET 29803
  3889. #define QM_REG_MAXPQSIZETXSEL_63_RT_OFFSET 29804
  3890. #define QM_REG_BASEADDROTHERPQ_RT_OFFSET 29805
  3891. #define QM_REG_BASEADDROTHERPQ_RT_SIZE 128
  3892. #define QM_REG_AFULLQMBYPTHRPFWFQ_RT_OFFSET 29933
  3893. #define QM_REG_AFULLQMBYPTHRVPWFQ_RT_OFFSET 29934
  3894. #define QM_REG_AFULLQMBYPTHRPFRL_RT_OFFSET 29935
  3895. #define QM_REG_AFULLQMBYPTHRGLBLRL_RT_OFFSET 29936
  3896. #define QM_REG_AFULLOPRTNSTCCRDMASK_RT_OFFSET 29937
  3897. #define QM_REG_WRROTHERPQGRP_0_RT_OFFSET 29938
  3898. #define QM_REG_WRROTHERPQGRP_1_RT_OFFSET 29939
  3899. #define QM_REG_WRROTHERPQGRP_2_RT_OFFSET 29940
  3900. #define QM_REG_WRROTHERPQGRP_3_RT_OFFSET 29941
  3901. #define QM_REG_WRROTHERPQGRP_4_RT_OFFSET 29942
  3902. #define QM_REG_WRROTHERPQGRP_5_RT_OFFSET 29943
  3903. #define QM_REG_WRROTHERPQGRP_6_RT_OFFSET 29944
  3904. #define QM_REG_WRROTHERPQGRP_7_RT_OFFSET 29945
  3905. #define QM_REG_WRROTHERPQGRP_8_RT_OFFSET 29946
  3906. #define QM_REG_WRROTHERPQGRP_9_RT_OFFSET 29947
  3907. #define QM_REG_WRROTHERPQGRP_10_RT_OFFSET 29948
  3908. #define QM_REG_WRROTHERPQGRP_11_RT_OFFSET 29949
  3909. #define QM_REG_WRROTHERPQGRP_12_RT_OFFSET 29950
  3910. #define QM_REG_WRROTHERPQGRP_13_RT_OFFSET 29951
  3911. #define QM_REG_WRROTHERPQGRP_14_RT_OFFSET 29952
  3912. #define QM_REG_WRROTHERPQGRP_15_RT_OFFSET 29953
  3913. #define QM_REG_WRROTHERGRPWEIGHT_0_RT_OFFSET 29954
  3914. #define QM_REG_WRROTHERGRPWEIGHT_1_RT_OFFSET 29955
  3915. #define QM_REG_WRROTHERGRPWEIGHT_2_RT_OFFSET 29956
  3916. #define QM_REG_WRROTHERGRPWEIGHT_3_RT_OFFSET 29957
  3917. #define QM_REG_WRRTXGRPWEIGHT_0_RT_OFFSET 29958
  3918. #define QM_REG_WRRTXGRPWEIGHT_1_RT_OFFSET 29959
  3919. #define QM_REG_PQTX2PF_0_RT_OFFSET 29960
  3920. #define QM_REG_PQTX2PF_1_RT_OFFSET 29961
  3921. #define QM_REG_PQTX2PF_2_RT_OFFSET 29962
  3922. #define QM_REG_PQTX2PF_3_RT_OFFSET 29963
  3923. #define QM_REG_PQTX2PF_4_RT_OFFSET 29964
  3924. #define QM_REG_PQTX2PF_5_RT_OFFSET 29965
  3925. #define QM_REG_PQTX2PF_6_RT_OFFSET 29966
  3926. #define QM_REG_PQTX2PF_7_RT_OFFSET 29967
  3927. #define QM_REG_PQTX2PF_8_RT_OFFSET 29968
  3928. #define QM_REG_PQTX2PF_9_RT_OFFSET 29969
  3929. #define QM_REG_PQTX2PF_10_RT_OFFSET 29970
  3930. #define QM_REG_PQTX2PF_11_RT_OFFSET 29971
  3931. #define QM_REG_PQTX2PF_12_RT_OFFSET 29972
  3932. #define QM_REG_PQTX2PF_13_RT_OFFSET 29973
  3933. #define QM_REG_PQTX2PF_14_RT_OFFSET 29974
  3934. #define QM_REG_PQTX2PF_15_RT_OFFSET 29975
  3935. #define QM_REG_PQTX2PF_16_RT_OFFSET 29976
  3936. #define QM_REG_PQTX2PF_17_RT_OFFSET 29977
  3937. #define QM_REG_PQTX2PF_18_RT_OFFSET 29978
  3938. #define QM_REG_PQTX2PF_19_RT_OFFSET 29979
  3939. #define QM_REG_PQTX2PF_20_RT_OFFSET 29980
  3940. #define QM_REG_PQTX2PF_21_RT_OFFSET 29981
  3941. #define QM_REG_PQTX2PF_22_RT_OFFSET 29982
  3942. #define QM_REG_PQTX2PF_23_RT_OFFSET 29983
  3943. #define QM_REG_PQTX2PF_24_RT_OFFSET 29984
  3944. #define QM_REG_PQTX2PF_25_RT_OFFSET 29985
  3945. #define QM_REG_PQTX2PF_26_RT_OFFSET 29986
  3946. #define QM_REG_PQTX2PF_27_RT_OFFSET 29987
  3947. #define QM_REG_PQTX2PF_28_RT_OFFSET 29988
  3948. #define QM_REG_PQTX2PF_29_RT_OFFSET 29989
  3949. #define QM_REG_PQTX2PF_30_RT_OFFSET 29990
  3950. #define QM_REG_PQTX2PF_31_RT_OFFSET 29991
  3951. #define QM_REG_PQTX2PF_32_RT_OFFSET 29992
  3952. #define QM_REG_PQTX2PF_33_RT_OFFSET 29993
  3953. #define QM_REG_PQTX2PF_34_RT_OFFSET 29994
  3954. #define QM_REG_PQTX2PF_35_RT_OFFSET 29995
  3955. #define QM_REG_PQTX2PF_36_RT_OFFSET 29996
  3956. #define QM_REG_PQTX2PF_37_RT_OFFSET 29997
  3957. #define QM_REG_PQTX2PF_38_RT_OFFSET 29998
  3958. #define QM_REG_PQTX2PF_39_RT_OFFSET 29999
  3959. #define QM_REG_PQTX2PF_40_RT_OFFSET 30000
  3960. #define QM_REG_PQTX2PF_41_RT_OFFSET 30001
  3961. #define QM_REG_PQTX2PF_42_RT_OFFSET 30002
  3962. #define QM_REG_PQTX2PF_43_RT_OFFSET 30003
  3963. #define QM_REG_PQTX2PF_44_RT_OFFSET 30004
  3964. #define QM_REG_PQTX2PF_45_RT_OFFSET 30005
  3965. #define QM_REG_PQTX2PF_46_RT_OFFSET 30006
  3966. #define QM_REG_PQTX2PF_47_RT_OFFSET 30007
  3967. #define QM_REG_PQTX2PF_48_RT_OFFSET 30008
  3968. #define QM_REG_PQTX2PF_49_RT_OFFSET 30009
  3969. #define QM_REG_PQTX2PF_50_RT_OFFSET 30010
  3970. #define QM_REG_PQTX2PF_51_RT_OFFSET 30011
  3971. #define QM_REG_PQTX2PF_52_RT_OFFSET 30012
  3972. #define QM_REG_PQTX2PF_53_RT_OFFSET 30013
  3973. #define QM_REG_PQTX2PF_54_RT_OFFSET 30014
  3974. #define QM_REG_PQTX2PF_55_RT_OFFSET 30015
  3975. #define QM_REG_PQTX2PF_56_RT_OFFSET 30016
  3976. #define QM_REG_PQTX2PF_57_RT_OFFSET 30017
  3977. #define QM_REG_PQTX2PF_58_RT_OFFSET 30018
  3978. #define QM_REG_PQTX2PF_59_RT_OFFSET 30019
  3979. #define QM_REG_PQTX2PF_60_RT_OFFSET 30020
  3980. #define QM_REG_PQTX2PF_61_RT_OFFSET 30021
  3981. #define QM_REG_PQTX2PF_62_RT_OFFSET 30022
  3982. #define QM_REG_PQTX2PF_63_RT_OFFSET 30023
  3983. #define QM_REG_PQOTHER2PF_0_RT_OFFSET 30024
  3984. #define QM_REG_PQOTHER2PF_1_RT_OFFSET 30025
  3985. #define QM_REG_PQOTHER2PF_2_RT_OFFSET 30026
  3986. #define QM_REG_PQOTHER2PF_3_RT_OFFSET 30027
  3987. #define QM_REG_PQOTHER2PF_4_RT_OFFSET 30028
  3988. #define QM_REG_PQOTHER2PF_5_RT_OFFSET 30029
  3989. #define QM_REG_PQOTHER2PF_6_RT_OFFSET 30030
  3990. #define QM_REG_PQOTHER2PF_7_RT_OFFSET 30031
  3991. #define QM_REG_PQOTHER2PF_8_RT_OFFSET 30032
  3992. #define QM_REG_PQOTHER2PF_9_RT_OFFSET 30033
  3993. #define QM_REG_PQOTHER2PF_10_RT_OFFSET 30034
  3994. #define QM_REG_PQOTHER2PF_11_RT_OFFSET 30035
  3995. #define QM_REG_PQOTHER2PF_12_RT_OFFSET 30036
  3996. #define QM_REG_PQOTHER2PF_13_RT_OFFSET 30037
  3997. #define QM_REG_PQOTHER2PF_14_RT_OFFSET 30038
  3998. #define QM_REG_PQOTHER2PF_15_RT_OFFSET 30039
  3999. #define QM_REG_RLGLBLPERIOD_0_RT_OFFSET 30040
  4000. #define QM_REG_RLGLBLPERIOD_1_RT_OFFSET 30041
  4001. #define QM_REG_RLGLBLPERIODTIMER_0_RT_OFFSET 30042
  4002. #define QM_REG_RLGLBLPERIODTIMER_1_RT_OFFSET 30043
  4003. #define QM_REG_RLGLBLPERIODSEL_0_RT_OFFSET 30044
  4004. #define QM_REG_RLGLBLPERIODSEL_1_RT_OFFSET 30045
  4005. #define QM_REG_RLGLBLPERIODSEL_2_RT_OFFSET 30046
  4006. #define QM_REG_RLGLBLPERIODSEL_3_RT_OFFSET 30047
  4007. #define QM_REG_RLGLBLPERIODSEL_4_RT_OFFSET 30048
  4008. #define QM_REG_RLGLBLPERIODSEL_5_RT_OFFSET 30049
  4009. #define QM_REG_RLGLBLPERIODSEL_6_RT_OFFSET 30050
  4010. #define QM_REG_RLGLBLPERIODSEL_7_RT_OFFSET 30051
  4011. #define QM_REG_RLGLBLINCVAL_RT_OFFSET 30052
  4012. #define QM_REG_RLGLBLINCVAL_RT_SIZE 256
  4013. #define QM_REG_RLGLBLUPPERBOUND_RT_OFFSET 30308
  4014. #define QM_REG_RLGLBLUPPERBOUND_RT_SIZE 256
  4015. #define QM_REG_RLGLBLCRD_RT_OFFSET 30564
  4016. #define QM_REG_RLGLBLCRD_RT_SIZE 256
  4017. #define QM_REG_RLGLBLENABLE_RT_OFFSET 30820
  4018. #define QM_REG_RLPFPERIOD_RT_OFFSET 30821
  4019. #define QM_REG_RLPFPERIODTIMER_RT_OFFSET 30822
  4020. #define QM_REG_RLPFINCVAL_RT_OFFSET 30823
  4021. #define QM_REG_RLPFINCVAL_RT_SIZE 16
  4022. #define QM_REG_RLPFUPPERBOUND_RT_OFFSET 30839
  4023. #define QM_REG_RLPFUPPERBOUND_RT_SIZE 16
  4024. #define QM_REG_RLPFCRD_RT_OFFSET 30855
  4025. #define QM_REG_RLPFCRD_RT_SIZE 16
  4026. #define QM_REG_RLPFENABLE_RT_OFFSET 30871
  4027. #define QM_REG_RLPFVOQENABLE_RT_OFFSET 30872
  4028. #define QM_REG_WFQPFWEIGHT_RT_OFFSET 30873
  4029. #define QM_REG_WFQPFWEIGHT_RT_SIZE 16
  4030. #define QM_REG_WFQPFUPPERBOUND_RT_OFFSET 30889
  4031. #define QM_REG_WFQPFUPPERBOUND_RT_SIZE 16
  4032. #define QM_REG_WFQPFCRD_RT_OFFSET 30905
  4033. #define QM_REG_WFQPFCRD_RT_SIZE 256
  4034. #define QM_REG_WFQPFENABLE_RT_OFFSET 31161
  4035. #define QM_REG_WFQVPENABLE_RT_OFFSET 31162
  4036. #define QM_REG_BASEADDRTXPQ_RT_OFFSET 31163
  4037. #define QM_REG_BASEADDRTXPQ_RT_SIZE 512
  4038. #define QM_REG_TXPQMAP_RT_OFFSET 31675
  4039. #define QM_REG_TXPQMAP_RT_SIZE 512
  4040. #define QM_REG_WFQVPWEIGHT_RT_OFFSET 32187
  4041. #define QM_REG_WFQVPWEIGHT_RT_SIZE 512
  4042. #define QM_REG_WFQVPCRD_RT_OFFSET 32699
  4043. #define QM_REG_WFQVPCRD_RT_SIZE 512
  4044. #define QM_REG_WFQVPMAP_RT_OFFSET 33211
  4045. #define QM_REG_WFQVPMAP_RT_SIZE 512
  4046. #define QM_REG_WFQPFCRD_MSB_RT_OFFSET 33723
  4047. #define QM_REG_WFQPFCRD_MSB_RT_SIZE 320
  4048. #define QM_REG_VOQCRDLINE_RT_OFFSET 34043
  4049. #define QM_REG_VOQCRDLINE_RT_SIZE 36
  4050. #define QM_REG_VOQINITCRDLINE_RT_OFFSET 34079
  4051. #define QM_REG_VOQINITCRDLINE_RT_SIZE 36
  4052. #define NIG_REG_TAG_ETHERTYPE_0_RT_OFFSET 34115
  4053. #define NIG_REG_OUTER_TAG_VALUE_LIST0_RT_OFFSET 34116
  4054. #define NIG_REG_OUTER_TAG_VALUE_LIST1_RT_OFFSET 34117
  4055. #define NIG_REG_OUTER_TAG_VALUE_LIST2_RT_OFFSET 34118
  4056. #define NIG_REG_OUTER_TAG_VALUE_LIST3_RT_OFFSET 34119
  4057. #define NIG_REG_OUTER_TAG_VALUE_MASK_RT_OFFSET 34120
  4058. #define NIG_REG_LLH_FUNC_TAGMAC_CLS_TYPE_RT_OFFSET 34121
  4059. #define NIG_REG_LLH_FUNC_TAG_EN_RT_OFFSET 34122
  4060. #define NIG_REG_LLH_FUNC_TAG_EN_RT_SIZE 4
  4061. #define NIG_REG_LLH_FUNC_TAG_HDR_SEL_RT_OFFSET 34126
  4062. #define NIG_REG_LLH_FUNC_TAG_HDR_SEL_RT_SIZE 4
  4063. #define NIG_REG_LLH_FUNC_TAG_VALUE_RT_OFFSET 34130
  4064. #define NIG_REG_LLH_FUNC_TAG_VALUE_RT_SIZE 4
  4065. #define NIG_REG_LLH_FUNC_NO_TAG_RT_OFFSET 34134
  4066. #define NIG_REG_LLH_FUNC_FILTER_VALUE_RT_OFFSET 34135
  4067. #define NIG_REG_LLH_FUNC_FILTER_VALUE_RT_SIZE 32
  4068. #define NIG_REG_LLH_FUNC_FILTER_EN_RT_OFFSET 34167
  4069. #define NIG_REG_LLH_FUNC_FILTER_EN_RT_SIZE 16
  4070. #define NIG_REG_LLH_FUNC_FILTER_MODE_RT_OFFSET 34183
  4071. #define NIG_REG_LLH_FUNC_FILTER_MODE_RT_SIZE 16
  4072. #define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_RT_OFFSET 34199
  4073. #define NIG_REG_LLH_FUNC_FILTER_PROTOCOL_TYPE_RT_SIZE 16
  4074. #define NIG_REG_LLH_FUNC_FILTER_HDR_SEL_RT_OFFSET 34215
  4075. #define NIG_REG_LLH_FUNC_FILTER_HDR_SEL_RT_SIZE 16
  4076. #define NIG_REG_TX_EDPM_CTRL_RT_OFFSET 34231
  4077. #define NIG_REG_ROCE_DUPLICATE_TO_HOST_RT_OFFSET 34232
  4078. #define CDU_REG_CID_ADDR_PARAMS_RT_OFFSET 34233
  4079. #define CDU_REG_SEGMENT0_PARAMS_RT_OFFSET 34234
  4080. #define CDU_REG_SEGMENT1_PARAMS_RT_OFFSET 34235
  4081. #define CDU_REG_PF_SEG0_TYPE_OFFSET_RT_OFFSET 34236
  4082. #define CDU_REG_PF_SEG1_TYPE_OFFSET_RT_OFFSET 34237
  4083. #define CDU_REG_PF_SEG2_TYPE_OFFSET_RT_OFFSET 34238
  4084. #define CDU_REG_PF_SEG3_TYPE_OFFSET_RT_OFFSET 34239
  4085. #define CDU_REG_PF_FL_SEG0_TYPE_OFFSET_RT_OFFSET 34240
  4086. #define CDU_REG_PF_FL_SEG1_TYPE_OFFSET_RT_OFFSET 34241
  4087. #define CDU_REG_PF_FL_SEG2_TYPE_OFFSET_RT_OFFSET 34242
  4088. #define CDU_REG_PF_FL_SEG3_TYPE_OFFSET_RT_OFFSET 34243
  4089. #define CDU_REG_VF_SEG_TYPE_OFFSET_RT_OFFSET 34244
  4090. #define CDU_REG_VF_FL_SEG_TYPE_OFFSET_RT_OFFSET 34245
  4091. #define PBF_REG_TAG_ETHERTYPE_0_RT_OFFSET 34246
  4092. #define PBF_REG_BTB_SHARED_AREA_SIZE_RT_OFFSET 34247
  4093. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ0_RT_OFFSET 34248
  4094. #define PBF_REG_BTB_GUARANTEED_VOQ0_RT_OFFSET 34249
  4095. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ0_RT_OFFSET 34250
  4096. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ1_RT_OFFSET 34251
  4097. #define PBF_REG_BTB_GUARANTEED_VOQ1_RT_OFFSET 34252
  4098. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ1_RT_OFFSET 34253
  4099. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ2_RT_OFFSET 34254
  4100. #define PBF_REG_BTB_GUARANTEED_VOQ2_RT_OFFSET 34255
  4101. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ2_RT_OFFSET 34256
  4102. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ3_RT_OFFSET 34257
  4103. #define PBF_REG_BTB_GUARANTEED_VOQ3_RT_OFFSET 34258
  4104. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ3_RT_OFFSET 34259
  4105. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ4_RT_OFFSET 34260
  4106. #define PBF_REG_BTB_GUARANTEED_VOQ4_RT_OFFSET 34261
  4107. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ4_RT_OFFSET 34262
  4108. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ5_RT_OFFSET 34263
  4109. #define PBF_REG_BTB_GUARANTEED_VOQ5_RT_OFFSET 34264
  4110. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ5_RT_OFFSET 34265
  4111. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ6_RT_OFFSET 34266
  4112. #define PBF_REG_BTB_GUARANTEED_VOQ6_RT_OFFSET 34267
  4113. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ6_RT_OFFSET 34268
  4114. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ7_RT_OFFSET 34269
  4115. #define PBF_REG_BTB_GUARANTEED_VOQ7_RT_OFFSET 34270
  4116. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ7_RT_OFFSET 34271
  4117. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ8_RT_OFFSET 34272
  4118. #define PBF_REG_BTB_GUARANTEED_VOQ8_RT_OFFSET 34273
  4119. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ8_RT_OFFSET 34274
  4120. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ9_RT_OFFSET 34275
  4121. #define PBF_REG_BTB_GUARANTEED_VOQ9_RT_OFFSET 34276
  4122. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ9_RT_OFFSET 34277
  4123. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ10_RT_OFFSET 34278
  4124. #define PBF_REG_BTB_GUARANTEED_VOQ10_RT_OFFSET 34279
  4125. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ10_RT_OFFSET 34280
  4126. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ11_RT_OFFSET 34281
  4127. #define PBF_REG_BTB_GUARANTEED_VOQ11_RT_OFFSET 34282
  4128. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ11_RT_OFFSET 34283
  4129. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ12_RT_OFFSET 34284
  4130. #define PBF_REG_BTB_GUARANTEED_VOQ12_RT_OFFSET 34285
  4131. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ12_RT_OFFSET 34286
  4132. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ13_RT_OFFSET 34287
  4133. #define PBF_REG_BTB_GUARANTEED_VOQ13_RT_OFFSET 34288
  4134. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ13_RT_OFFSET 34289
  4135. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ14_RT_OFFSET 34290
  4136. #define PBF_REG_BTB_GUARANTEED_VOQ14_RT_OFFSET 34291
  4137. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ14_RT_OFFSET 34292
  4138. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ15_RT_OFFSET 34293
  4139. #define PBF_REG_BTB_GUARANTEED_VOQ15_RT_OFFSET 34294
  4140. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ15_RT_OFFSET 34295
  4141. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ16_RT_OFFSET 34296
  4142. #define PBF_REG_BTB_GUARANTEED_VOQ16_RT_OFFSET 34297
  4143. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ16_RT_OFFSET 34298
  4144. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ17_RT_OFFSET 34299
  4145. #define PBF_REG_BTB_GUARANTEED_VOQ17_RT_OFFSET 34300
  4146. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ17_RT_OFFSET 34301
  4147. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ18_RT_OFFSET 34302
  4148. #define PBF_REG_BTB_GUARANTEED_VOQ18_RT_OFFSET 34303
  4149. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ18_RT_OFFSET 34304
  4150. #define PBF_REG_YCMD_QS_NUM_LINES_VOQ19_RT_OFFSET 34305
  4151. #define PBF_REG_BTB_GUARANTEED_VOQ19_RT_OFFSET 34306
  4152. #define PBF_REG_BTB_SHARED_AREA_SETUP_VOQ19_RT_OFFSET 34307
  4153. #define XCM_REG_CON_PHY_Q3_RT_OFFSET 34308
  4154. #define RUNTIME_ARRAY_SIZE 34309
  4155. /* The eth storm context for the Tstorm */
  4156. struct tstorm_eth_conn_st_ctx {
  4157. __le32 reserved[4];
  4158. };
  4159. /* The eth storm context for the Pstorm */
  4160. struct pstorm_eth_conn_st_ctx {
  4161. __le32 reserved[8];
  4162. };
  4163. /* The eth storm context for the Xstorm */
  4164. struct xstorm_eth_conn_st_ctx {
  4165. __le32 reserved[60];
  4166. };
  4167. struct xstorm_eth_conn_ag_ctx {
  4168. u8 reserved0;
  4169. u8 eth_state;
  4170. u8 flags0;
  4171. #define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  4172. #define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  4173. #define XSTORM_ETH_CONN_AG_CTX_RESERVED1_MASK 0x1
  4174. #define XSTORM_ETH_CONN_AG_CTX_RESERVED1_SHIFT 1
  4175. #define XSTORM_ETH_CONN_AG_CTX_RESERVED2_MASK 0x1
  4176. #define XSTORM_ETH_CONN_AG_CTX_RESERVED2_SHIFT 2
  4177. #define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  4178. #define XSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  4179. #define XSTORM_ETH_CONN_AG_CTX_RESERVED3_MASK 0x1
  4180. #define XSTORM_ETH_CONN_AG_CTX_RESERVED3_SHIFT 4
  4181. #define XSTORM_ETH_CONN_AG_CTX_RESERVED4_MASK 0x1
  4182. #define XSTORM_ETH_CONN_AG_CTX_RESERVED4_SHIFT 5
  4183. #define XSTORM_ETH_CONN_AG_CTX_RESERVED5_MASK 0x1
  4184. #define XSTORM_ETH_CONN_AG_CTX_RESERVED5_SHIFT 6
  4185. #define XSTORM_ETH_CONN_AG_CTX_RESERVED6_MASK 0x1
  4186. #define XSTORM_ETH_CONN_AG_CTX_RESERVED6_SHIFT 7
  4187. u8 flags1;
  4188. #define XSTORM_ETH_CONN_AG_CTX_RESERVED7_MASK 0x1
  4189. #define XSTORM_ETH_CONN_AG_CTX_RESERVED7_SHIFT 0
  4190. #define XSTORM_ETH_CONN_AG_CTX_RESERVED8_MASK 0x1
  4191. #define XSTORM_ETH_CONN_AG_CTX_RESERVED8_SHIFT 1
  4192. #define XSTORM_ETH_CONN_AG_CTX_RESERVED9_MASK 0x1
  4193. #define XSTORM_ETH_CONN_AG_CTX_RESERVED9_SHIFT 2
  4194. #define XSTORM_ETH_CONN_AG_CTX_BIT11_MASK 0x1
  4195. #define XSTORM_ETH_CONN_AG_CTX_BIT11_SHIFT 3
  4196. #define XSTORM_ETH_CONN_AG_CTX_BIT12_MASK 0x1
  4197. #define XSTORM_ETH_CONN_AG_CTX_BIT12_SHIFT 4
  4198. #define XSTORM_ETH_CONN_AG_CTX_BIT13_MASK 0x1
  4199. #define XSTORM_ETH_CONN_AG_CTX_BIT13_SHIFT 5
  4200. #define XSTORM_ETH_CONN_AG_CTX_TX_RULE_ACTIVE_MASK 0x1
  4201. #define XSTORM_ETH_CONN_AG_CTX_TX_RULE_ACTIVE_SHIFT 6
  4202. #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_ACTIVE_MASK 0x1
  4203. #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_ACTIVE_SHIFT 7
  4204. u8 flags2;
  4205. #define XSTORM_ETH_CONN_AG_CTX_CF0_MASK 0x3
  4206. #define XSTORM_ETH_CONN_AG_CTX_CF0_SHIFT 0
  4207. #define XSTORM_ETH_CONN_AG_CTX_CF1_MASK 0x3
  4208. #define XSTORM_ETH_CONN_AG_CTX_CF1_SHIFT 2
  4209. #define XSTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
  4210. #define XSTORM_ETH_CONN_AG_CTX_CF2_SHIFT 4
  4211. #define XSTORM_ETH_CONN_AG_CTX_CF3_MASK 0x3
  4212. #define XSTORM_ETH_CONN_AG_CTX_CF3_SHIFT 6
  4213. u8 flags3;
  4214. #define XSTORM_ETH_CONN_AG_CTX_CF4_MASK 0x3
  4215. #define XSTORM_ETH_CONN_AG_CTX_CF4_SHIFT 0
  4216. #define XSTORM_ETH_CONN_AG_CTX_CF5_MASK 0x3
  4217. #define XSTORM_ETH_CONN_AG_CTX_CF5_SHIFT 2
  4218. #define XSTORM_ETH_CONN_AG_CTX_CF6_MASK 0x3
  4219. #define XSTORM_ETH_CONN_AG_CTX_CF6_SHIFT 4
  4220. #define XSTORM_ETH_CONN_AG_CTX_CF7_MASK 0x3
  4221. #define XSTORM_ETH_CONN_AG_CTX_CF7_SHIFT 6
  4222. u8 flags4;
  4223. #define XSTORM_ETH_CONN_AG_CTX_CF8_MASK 0x3
  4224. #define XSTORM_ETH_CONN_AG_CTX_CF8_SHIFT 0
  4225. #define XSTORM_ETH_CONN_AG_CTX_CF9_MASK 0x3
  4226. #define XSTORM_ETH_CONN_AG_CTX_CF9_SHIFT 2
  4227. #define XSTORM_ETH_CONN_AG_CTX_CF10_MASK 0x3
  4228. #define XSTORM_ETH_CONN_AG_CTX_CF10_SHIFT 4
  4229. #define XSTORM_ETH_CONN_AG_CTX_CF11_MASK 0x3
  4230. #define XSTORM_ETH_CONN_AG_CTX_CF11_SHIFT 6
  4231. u8 flags5;
  4232. #define XSTORM_ETH_CONN_AG_CTX_CF12_MASK 0x3
  4233. #define XSTORM_ETH_CONN_AG_CTX_CF12_SHIFT 0
  4234. #define XSTORM_ETH_CONN_AG_CTX_CF13_MASK 0x3
  4235. #define XSTORM_ETH_CONN_AG_CTX_CF13_SHIFT 2
  4236. #define XSTORM_ETH_CONN_AG_CTX_CF14_MASK 0x3
  4237. #define XSTORM_ETH_CONN_AG_CTX_CF14_SHIFT 4
  4238. #define XSTORM_ETH_CONN_AG_CTX_CF15_MASK 0x3
  4239. #define XSTORM_ETH_CONN_AG_CTX_CF15_SHIFT 6
  4240. u8 flags6;
  4241. #define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_MASK 0x3
  4242. #define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_SHIFT 0
  4243. #define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_MASK 0x3
  4244. #define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_SHIFT 2
  4245. #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_MASK 0x3
  4246. #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_SHIFT 4
  4247. #define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_MASK 0x3
  4248. #define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_SHIFT 6
  4249. u8 flags7;
  4250. #define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
  4251. #define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
  4252. #define XSTORM_ETH_CONN_AG_CTX_RESERVED10_MASK 0x3
  4253. #define XSTORM_ETH_CONN_AG_CTX_RESERVED10_SHIFT 2
  4254. #define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  4255. #define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  4256. #define XSTORM_ETH_CONN_AG_CTX_CF0EN_MASK 0x1
  4257. #define XSTORM_ETH_CONN_AG_CTX_CF0EN_SHIFT 6
  4258. #define XSTORM_ETH_CONN_AG_CTX_CF1EN_MASK 0x1
  4259. #define XSTORM_ETH_CONN_AG_CTX_CF1EN_SHIFT 7
  4260. u8 flags8;
  4261. #define XSTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
  4262. #define XSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 0
  4263. #define XSTORM_ETH_CONN_AG_CTX_CF3EN_MASK 0x1
  4264. #define XSTORM_ETH_CONN_AG_CTX_CF3EN_SHIFT 1
  4265. #define XSTORM_ETH_CONN_AG_CTX_CF4EN_MASK 0x1
  4266. #define XSTORM_ETH_CONN_AG_CTX_CF4EN_SHIFT 2
  4267. #define XSTORM_ETH_CONN_AG_CTX_CF5EN_MASK 0x1
  4268. #define XSTORM_ETH_CONN_AG_CTX_CF5EN_SHIFT 3
  4269. #define XSTORM_ETH_CONN_AG_CTX_CF6EN_MASK 0x1
  4270. #define XSTORM_ETH_CONN_AG_CTX_CF6EN_SHIFT 4
  4271. #define XSTORM_ETH_CONN_AG_CTX_CF7EN_MASK 0x1
  4272. #define XSTORM_ETH_CONN_AG_CTX_CF7EN_SHIFT 5
  4273. #define XSTORM_ETH_CONN_AG_CTX_CF8EN_MASK 0x1
  4274. #define XSTORM_ETH_CONN_AG_CTX_CF8EN_SHIFT 6
  4275. #define XSTORM_ETH_CONN_AG_CTX_CF9EN_MASK 0x1
  4276. #define XSTORM_ETH_CONN_AG_CTX_CF9EN_SHIFT 7
  4277. u8 flags9;
  4278. #define XSTORM_ETH_CONN_AG_CTX_CF10EN_MASK 0x1
  4279. #define XSTORM_ETH_CONN_AG_CTX_CF10EN_SHIFT 0
  4280. #define XSTORM_ETH_CONN_AG_CTX_CF11EN_MASK 0x1
  4281. #define XSTORM_ETH_CONN_AG_CTX_CF11EN_SHIFT 1
  4282. #define XSTORM_ETH_CONN_AG_CTX_CF12EN_MASK 0x1
  4283. #define XSTORM_ETH_CONN_AG_CTX_CF12EN_SHIFT 2
  4284. #define XSTORM_ETH_CONN_AG_CTX_CF13EN_MASK 0x1
  4285. #define XSTORM_ETH_CONN_AG_CTX_CF13EN_SHIFT 3
  4286. #define XSTORM_ETH_CONN_AG_CTX_CF14EN_MASK 0x1
  4287. #define XSTORM_ETH_CONN_AG_CTX_CF14EN_SHIFT 4
  4288. #define XSTORM_ETH_CONN_AG_CTX_CF15EN_MASK 0x1
  4289. #define XSTORM_ETH_CONN_AG_CTX_CF15EN_SHIFT 5
  4290. #define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_MASK 0x1
  4291. #define XSTORM_ETH_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_SHIFT 6
  4292. #define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_EN_MASK 0x1
  4293. #define XSTORM_ETH_CONN_AG_CTX_MULTI_UNICAST_CF_EN_SHIFT 7
  4294. u8 flags10;
  4295. #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_EN_MASK 0x1
  4296. #define XSTORM_ETH_CONN_AG_CTX_DQ_CF_EN_SHIFT 0
  4297. #define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_EN_MASK 0x1
  4298. #define XSTORM_ETH_CONN_AG_CTX_TERMINATE_CF_EN_SHIFT 1
  4299. #define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
  4300. #define XSTORM_ETH_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
  4301. #define XSTORM_ETH_CONN_AG_CTX_RESERVED11_MASK 0x1
  4302. #define XSTORM_ETH_CONN_AG_CTX_RESERVED11_SHIFT 3
  4303. #define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  4304. #define XSTORM_ETH_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  4305. #define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_MASK 0x1
  4306. #define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_SHIFT 5
  4307. #define XSTORM_ETH_CONN_AG_CTX_RESERVED12_MASK 0x1
  4308. #define XSTORM_ETH_CONN_AG_CTX_RESERVED12_SHIFT 6
  4309. #define XSTORM_ETH_CONN_AG_CTX_RESERVED13_MASK 0x1
  4310. #define XSTORM_ETH_CONN_AG_CTX_RESERVED13_SHIFT 7
  4311. u8 flags11;
  4312. #define XSTORM_ETH_CONN_AG_CTX_RESERVED14_MASK 0x1
  4313. #define XSTORM_ETH_CONN_AG_CTX_RESERVED14_SHIFT 0
  4314. #define XSTORM_ETH_CONN_AG_CTX_RESERVED15_MASK 0x1
  4315. #define XSTORM_ETH_CONN_AG_CTX_RESERVED15_SHIFT 1
  4316. #define XSTORM_ETH_CONN_AG_CTX_TX_DEC_RULE_EN_MASK 0x1
  4317. #define XSTORM_ETH_CONN_AG_CTX_TX_DEC_RULE_EN_SHIFT 2
  4318. #define XSTORM_ETH_CONN_AG_CTX_RULE5EN_MASK 0x1
  4319. #define XSTORM_ETH_CONN_AG_CTX_RULE5EN_SHIFT 3
  4320. #define XSTORM_ETH_CONN_AG_CTX_RULE6EN_MASK 0x1
  4321. #define XSTORM_ETH_CONN_AG_CTX_RULE6EN_SHIFT 4
  4322. #define XSTORM_ETH_CONN_AG_CTX_RULE7EN_MASK 0x1
  4323. #define XSTORM_ETH_CONN_AG_CTX_RULE7EN_SHIFT 5
  4324. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  4325. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  4326. #define XSTORM_ETH_CONN_AG_CTX_RULE9EN_MASK 0x1
  4327. #define XSTORM_ETH_CONN_AG_CTX_RULE9EN_SHIFT 7
  4328. u8 flags12;
  4329. #define XSTORM_ETH_CONN_AG_CTX_RULE10EN_MASK 0x1
  4330. #define XSTORM_ETH_CONN_AG_CTX_RULE10EN_SHIFT 0
  4331. #define XSTORM_ETH_CONN_AG_CTX_RULE11EN_MASK 0x1
  4332. #define XSTORM_ETH_CONN_AG_CTX_RULE11EN_SHIFT 1
  4333. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  4334. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  4335. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  4336. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  4337. #define XSTORM_ETH_CONN_AG_CTX_RULE14EN_MASK 0x1
  4338. #define XSTORM_ETH_CONN_AG_CTX_RULE14EN_SHIFT 4
  4339. #define XSTORM_ETH_CONN_AG_CTX_RULE15EN_MASK 0x1
  4340. #define XSTORM_ETH_CONN_AG_CTX_RULE15EN_SHIFT 5
  4341. #define XSTORM_ETH_CONN_AG_CTX_RULE16EN_MASK 0x1
  4342. #define XSTORM_ETH_CONN_AG_CTX_RULE16EN_SHIFT 6
  4343. #define XSTORM_ETH_CONN_AG_CTX_RULE17EN_MASK 0x1
  4344. #define XSTORM_ETH_CONN_AG_CTX_RULE17EN_SHIFT 7
  4345. u8 flags13;
  4346. #define XSTORM_ETH_CONN_AG_CTX_RULE18EN_MASK 0x1
  4347. #define XSTORM_ETH_CONN_AG_CTX_RULE18EN_SHIFT 0
  4348. #define XSTORM_ETH_CONN_AG_CTX_RULE19EN_MASK 0x1
  4349. #define XSTORM_ETH_CONN_AG_CTX_RULE19EN_SHIFT 1
  4350. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  4351. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  4352. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  4353. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  4354. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  4355. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  4356. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  4357. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  4358. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  4359. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  4360. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  4361. #define XSTORM_ETH_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  4362. u8 flags14;
  4363. #define XSTORM_ETH_CONN_AG_CTX_EDPM_USE_EXT_HDR_MASK 0x1
  4364. #define XSTORM_ETH_CONN_AG_CTX_EDPM_USE_EXT_HDR_SHIFT 0
  4365. #define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_MASK 0x1
  4366. #define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_SHIFT 1
  4367. #define XSTORM_ETH_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_MASK 0x1
  4368. #define XSTORM_ETH_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_SHIFT 2
  4369. #define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_MASK 0x1
  4370. #define XSTORM_ETH_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_SHIFT 3
  4371. #define XSTORM_ETH_CONN_AG_CTX_L2_EDPM_ENABLE_MASK 0x1
  4372. #define XSTORM_ETH_CONN_AG_CTX_L2_EDPM_ENABLE_SHIFT 4
  4373. #define XSTORM_ETH_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK 0x1
  4374. #define XSTORM_ETH_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT 5
  4375. #define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_MASK 0x3
  4376. #define XSTORM_ETH_CONN_AG_CTX_TPH_ENABLE_SHIFT 6
  4377. u8 edpm_event_id;
  4378. __le16 physical_q0;
  4379. __le16 ereserved1;
  4380. __le16 edpm_num_bds;
  4381. __le16 tx_bd_cons;
  4382. __le16 tx_bd_prod;
  4383. __le16 tx_class;
  4384. __le16 conn_dpi;
  4385. u8 byte3;
  4386. u8 byte4;
  4387. u8 byte5;
  4388. u8 byte6;
  4389. __le32 reg0;
  4390. __le32 reg1;
  4391. __le32 reg2;
  4392. __le32 reg3;
  4393. __le32 reg4;
  4394. __le32 reg5;
  4395. __le32 reg6;
  4396. __le16 word7;
  4397. __le16 word8;
  4398. __le16 word9;
  4399. __le16 word10;
  4400. __le32 reg7;
  4401. __le32 reg8;
  4402. __le32 reg9;
  4403. u8 byte7;
  4404. u8 byte8;
  4405. u8 byte9;
  4406. u8 byte10;
  4407. u8 byte11;
  4408. u8 byte12;
  4409. u8 byte13;
  4410. u8 byte14;
  4411. u8 byte15;
  4412. u8 ereserved;
  4413. __le16 word11;
  4414. __le32 reg10;
  4415. __le32 reg11;
  4416. __le32 reg12;
  4417. __le32 reg13;
  4418. __le32 reg14;
  4419. __le32 reg15;
  4420. __le32 reg16;
  4421. __le32 reg17;
  4422. __le32 reg18;
  4423. __le32 reg19;
  4424. __le16 word12;
  4425. __le16 word13;
  4426. __le16 word14;
  4427. __le16 word15;
  4428. };
  4429. /* The eth storm context for the Ystorm */
  4430. struct ystorm_eth_conn_st_ctx {
  4431. __le32 reserved[8];
  4432. };
  4433. struct ystorm_eth_conn_ag_ctx {
  4434. u8 byte0;
  4435. u8 state;
  4436. u8 flags0;
  4437. #define YSTORM_ETH_CONN_AG_CTX_BIT0_MASK 0x1
  4438. #define YSTORM_ETH_CONN_AG_CTX_BIT0_SHIFT 0
  4439. #define YSTORM_ETH_CONN_AG_CTX_BIT1_MASK 0x1
  4440. #define YSTORM_ETH_CONN_AG_CTX_BIT1_SHIFT 1
  4441. #define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_MASK 0x3
  4442. #define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_SHIFT 2
  4443. #define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_MASK 0x3
  4444. #define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_SHIFT 4
  4445. #define YSTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
  4446. #define YSTORM_ETH_CONN_AG_CTX_CF2_SHIFT 6
  4447. u8 flags1;
  4448. #define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_MASK 0x1
  4449. #define YSTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_SHIFT 0
  4450. #define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_EN_MASK 0x1
  4451. #define YSTORM_ETH_CONN_AG_CTX_PMD_TERMINATE_CF_EN_SHIFT 1
  4452. #define YSTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
  4453. #define YSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 2
  4454. #define YSTORM_ETH_CONN_AG_CTX_RULE0EN_MASK 0x1
  4455. #define YSTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT 3
  4456. #define YSTORM_ETH_CONN_AG_CTX_RULE1EN_MASK 0x1
  4457. #define YSTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT 4
  4458. #define YSTORM_ETH_CONN_AG_CTX_RULE2EN_MASK 0x1
  4459. #define YSTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT 5
  4460. #define YSTORM_ETH_CONN_AG_CTX_RULE3EN_MASK 0x1
  4461. #define YSTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT 6
  4462. #define YSTORM_ETH_CONN_AG_CTX_RULE4EN_MASK 0x1
  4463. #define YSTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT 7
  4464. u8 tx_q0_int_coallecing_timeset;
  4465. u8 byte3;
  4466. __le16 word0;
  4467. __le32 terminate_spqe;
  4468. __le32 reg1;
  4469. __le16 tx_bd_cons_upd;
  4470. __le16 word2;
  4471. __le16 word3;
  4472. __le16 word4;
  4473. __le32 reg2;
  4474. __le32 reg3;
  4475. };
  4476. struct tstorm_eth_conn_ag_ctx {
  4477. u8 byte0;
  4478. u8 byte1;
  4479. u8 flags0;
  4480. #define TSTORM_ETH_CONN_AG_CTX_BIT0_MASK 0x1
  4481. #define TSTORM_ETH_CONN_AG_CTX_BIT0_SHIFT 0
  4482. #define TSTORM_ETH_CONN_AG_CTX_BIT1_MASK 0x1
  4483. #define TSTORM_ETH_CONN_AG_CTX_BIT1_SHIFT 1
  4484. #define TSTORM_ETH_CONN_AG_CTX_BIT2_MASK 0x1
  4485. #define TSTORM_ETH_CONN_AG_CTX_BIT2_SHIFT 2
  4486. #define TSTORM_ETH_CONN_AG_CTX_BIT3_MASK 0x1
  4487. #define TSTORM_ETH_CONN_AG_CTX_BIT3_SHIFT 3
  4488. #define TSTORM_ETH_CONN_AG_CTX_BIT4_MASK 0x1
  4489. #define TSTORM_ETH_CONN_AG_CTX_BIT4_SHIFT 4
  4490. #define TSTORM_ETH_CONN_AG_CTX_BIT5_MASK 0x1
  4491. #define TSTORM_ETH_CONN_AG_CTX_BIT5_SHIFT 5
  4492. #define TSTORM_ETH_CONN_AG_CTX_CF0_MASK 0x3
  4493. #define TSTORM_ETH_CONN_AG_CTX_CF0_SHIFT 6
  4494. u8 flags1;
  4495. #define TSTORM_ETH_CONN_AG_CTX_CF1_MASK 0x3
  4496. #define TSTORM_ETH_CONN_AG_CTX_CF1_SHIFT 0
  4497. #define TSTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
  4498. #define TSTORM_ETH_CONN_AG_CTX_CF2_SHIFT 2
  4499. #define TSTORM_ETH_CONN_AG_CTX_CF3_MASK 0x3
  4500. #define TSTORM_ETH_CONN_AG_CTX_CF3_SHIFT 4
  4501. #define TSTORM_ETH_CONN_AG_CTX_CF4_MASK 0x3
  4502. #define TSTORM_ETH_CONN_AG_CTX_CF4_SHIFT 6
  4503. u8 flags2;
  4504. #define TSTORM_ETH_CONN_AG_CTX_CF5_MASK 0x3
  4505. #define TSTORM_ETH_CONN_AG_CTX_CF5_SHIFT 0
  4506. #define TSTORM_ETH_CONN_AG_CTX_CF6_MASK 0x3
  4507. #define TSTORM_ETH_CONN_AG_CTX_CF6_SHIFT 2
  4508. #define TSTORM_ETH_CONN_AG_CTX_CF7_MASK 0x3
  4509. #define TSTORM_ETH_CONN_AG_CTX_CF7_SHIFT 4
  4510. #define TSTORM_ETH_CONN_AG_CTX_CF8_MASK 0x3
  4511. #define TSTORM_ETH_CONN_AG_CTX_CF8_SHIFT 6
  4512. u8 flags3;
  4513. #define TSTORM_ETH_CONN_AG_CTX_CF9_MASK 0x3
  4514. #define TSTORM_ETH_CONN_AG_CTX_CF9_SHIFT 0
  4515. #define TSTORM_ETH_CONN_AG_CTX_CF10_MASK 0x3
  4516. #define TSTORM_ETH_CONN_AG_CTX_CF10_SHIFT 2
  4517. #define TSTORM_ETH_CONN_AG_CTX_CF0EN_MASK 0x1
  4518. #define TSTORM_ETH_CONN_AG_CTX_CF0EN_SHIFT 4
  4519. #define TSTORM_ETH_CONN_AG_CTX_CF1EN_MASK 0x1
  4520. #define TSTORM_ETH_CONN_AG_CTX_CF1EN_SHIFT 5
  4521. #define TSTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
  4522. #define TSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 6
  4523. #define TSTORM_ETH_CONN_AG_CTX_CF3EN_MASK 0x1
  4524. #define TSTORM_ETH_CONN_AG_CTX_CF3EN_SHIFT 7
  4525. u8 flags4;
  4526. #define TSTORM_ETH_CONN_AG_CTX_CF4EN_MASK 0x1
  4527. #define TSTORM_ETH_CONN_AG_CTX_CF4EN_SHIFT 0
  4528. #define TSTORM_ETH_CONN_AG_CTX_CF5EN_MASK 0x1
  4529. #define TSTORM_ETH_CONN_AG_CTX_CF5EN_SHIFT 1
  4530. #define TSTORM_ETH_CONN_AG_CTX_CF6EN_MASK 0x1
  4531. #define TSTORM_ETH_CONN_AG_CTX_CF6EN_SHIFT 2
  4532. #define TSTORM_ETH_CONN_AG_CTX_CF7EN_MASK 0x1
  4533. #define TSTORM_ETH_CONN_AG_CTX_CF7EN_SHIFT 3
  4534. #define TSTORM_ETH_CONN_AG_CTX_CF8EN_MASK 0x1
  4535. #define TSTORM_ETH_CONN_AG_CTX_CF8EN_SHIFT 4
  4536. #define TSTORM_ETH_CONN_AG_CTX_CF9EN_MASK 0x1
  4537. #define TSTORM_ETH_CONN_AG_CTX_CF9EN_SHIFT 5
  4538. #define TSTORM_ETH_CONN_AG_CTX_CF10EN_MASK 0x1
  4539. #define TSTORM_ETH_CONN_AG_CTX_CF10EN_SHIFT 6
  4540. #define TSTORM_ETH_CONN_AG_CTX_RULE0EN_MASK 0x1
  4541. #define TSTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT 7
  4542. u8 flags5;
  4543. #define TSTORM_ETH_CONN_AG_CTX_RULE1EN_MASK 0x1
  4544. #define TSTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT 0
  4545. #define TSTORM_ETH_CONN_AG_CTX_RULE2EN_MASK 0x1
  4546. #define TSTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT 1
  4547. #define TSTORM_ETH_CONN_AG_CTX_RULE3EN_MASK 0x1
  4548. #define TSTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT 2
  4549. #define TSTORM_ETH_CONN_AG_CTX_RULE4EN_MASK 0x1
  4550. #define TSTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT 3
  4551. #define TSTORM_ETH_CONN_AG_CTX_RULE5EN_MASK 0x1
  4552. #define TSTORM_ETH_CONN_AG_CTX_RULE5EN_SHIFT 4
  4553. #define TSTORM_ETH_CONN_AG_CTX_RX_BD_EN_MASK 0x1
  4554. #define TSTORM_ETH_CONN_AG_CTX_RX_BD_EN_SHIFT 5
  4555. #define TSTORM_ETH_CONN_AG_CTX_RULE7EN_MASK 0x1
  4556. #define TSTORM_ETH_CONN_AG_CTX_RULE7EN_SHIFT 6
  4557. #define TSTORM_ETH_CONN_AG_CTX_RULE8EN_MASK 0x1
  4558. #define TSTORM_ETH_CONN_AG_CTX_RULE8EN_SHIFT 7
  4559. __le32 reg0;
  4560. __le32 reg1;
  4561. __le32 reg2;
  4562. __le32 reg3;
  4563. __le32 reg4;
  4564. __le32 reg5;
  4565. __le32 reg6;
  4566. __le32 reg7;
  4567. __le32 reg8;
  4568. u8 byte2;
  4569. u8 byte3;
  4570. __le16 rx_bd_cons;
  4571. u8 byte4;
  4572. u8 byte5;
  4573. __le16 rx_bd_prod;
  4574. __le16 word2;
  4575. __le16 word3;
  4576. __le32 reg9;
  4577. __le32 reg10;
  4578. };
  4579. struct ustorm_eth_conn_ag_ctx {
  4580. u8 byte0;
  4581. u8 byte1;
  4582. u8 flags0;
  4583. #define USTORM_ETH_CONN_AG_CTX_BIT0_MASK 0x1
  4584. #define USTORM_ETH_CONN_AG_CTX_BIT0_SHIFT 0
  4585. #define USTORM_ETH_CONN_AG_CTX_BIT1_MASK 0x1
  4586. #define USTORM_ETH_CONN_AG_CTX_BIT1_SHIFT 1
  4587. #define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_MASK 0x3
  4588. #define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_SHIFT 2
  4589. #define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_MASK 0x3
  4590. #define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_SHIFT 4
  4591. #define USTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
  4592. #define USTORM_ETH_CONN_AG_CTX_CF2_SHIFT 6
  4593. u8 flags1;
  4594. #define USTORM_ETH_CONN_AG_CTX_CF3_MASK 0x3
  4595. #define USTORM_ETH_CONN_AG_CTX_CF3_SHIFT 0
  4596. #define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_MASK 0x3
  4597. #define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_SHIFT 2
  4598. #define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_MASK 0x3
  4599. #define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_SHIFT 4
  4600. #define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_MASK 0x3
  4601. #define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_SHIFT 6
  4602. u8 flags2;
  4603. #define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_EN_MASK 0x1
  4604. #define USTORM_ETH_CONN_AG_CTX_TX_PMD_TERMINATE_CF_EN_SHIFT 0
  4605. #define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_EN_MASK 0x1
  4606. #define USTORM_ETH_CONN_AG_CTX_RX_PMD_TERMINATE_CF_EN_SHIFT 1
  4607. #define USTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
  4608. #define USTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 2
  4609. #define USTORM_ETH_CONN_AG_CTX_CF3EN_MASK 0x1
  4610. #define USTORM_ETH_CONN_AG_CTX_CF3EN_SHIFT 3
  4611. #define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_EN_MASK 0x1
  4612. #define USTORM_ETH_CONN_AG_CTX_TX_ARM_CF_EN_SHIFT 4
  4613. #define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_EN_MASK 0x1
  4614. #define USTORM_ETH_CONN_AG_CTX_RX_ARM_CF_EN_SHIFT 5
  4615. #define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_MASK 0x1
  4616. #define USTORM_ETH_CONN_AG_CTX_TX_BD_CONS_UPD_CF_EN_SHIFT 6
  4617. #define USTORM_ETH_CONN_AG_CTX_RULE0EN_MASK 0x1
  4618. #define USTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT 7
  4619. u8 flags3;
  4620. #define USTORM_ETH_CONN_AG_CTX_RULE1EN_MASK 0x1
  4621. #define USTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT 0
  4622. #define USTORM_ETH_CONN_AG_CTX_RULE2EN_MASK 0x1
  4623. #define USTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT 1
  4624. #define USTORM_ETH_CONN_AG_CTX_RULE3EN_MASK 0x1
  4625. #define USTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT 2
  4626. #define USTORM_ETH_CONN_AG_CTX_RULE4EN_MASK 0x1
  4627. #define USTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT 3
  4628. #define USTORM_ETH_CONN_AG_CTX_RULE5EN_MASK 0x1
  4629. #define USTORM_ETH_CONN_AG_CTX_RULE5EN_SHIFT 4
  4630. #define USTORM_ETH_CONN_AG_CTX_RULE6EN_MASK 0x1
  4631. #define USTORM_ETH_CONN_AG_CTX_RULE6EN_SHIFT 5
  4632. #define USTORM_ETH_CONN_AG_CTX_RULE7EN_MASK 0x1
  4633. #define USTORM_ETH_CONN_AG_CTX_RULE7EN_SHIFT 6
  4634. #define USTORM_ETH_CONN_AG_CTX_RULE8EN_MASK 0x1
  4635. #define USTORM_ETH_CONN_AG_CTX_RULE8EN_SHIFT 7
  4636. u8 byte2;
  4637. u8 byte3;
  4638. __le16 word0;
  4639. __le16 tx_bd_cons;
  4640. __le32 reg0;
  4641. __le32 reg1;
  4642. __le32 reg2;
  4643. __le32 tx_int_coallecing_timeset;
  4644. __le16 tx_drv_bd_cons;
  4645. __le16 rx_drv_cqe_cons;
  4646. };
  4647. /* The eth storm context for the Ustorm */
  4648. struct ustorm_eth_conn_st_ctx {
  4649. __le32 reserved[40];
  4650. };
  4651. /* The eth storm context for the Mstorm */
  4652. struct mstorm_eth_conn_st_ctx {
  4653. __le32 reserved[8];
  4654. };
  4655. /* eth connection context */
  4656. struct eth_conn_context {
  4657. struct tstorm_eth_conn_st_ctx tstorm_st_context;
  4658. struct regpair tstorm_st_padding[2];
  4659. struct pstorm_eth_conn_st_ctx pstorm_st_context;
  4660. struct xstorm_eth_conn_st_ctx xstorm_st_context;
  4661. struct xstorm_eth_conn_ag_ctx xstorm_ag_context;
  4662. struct ystorm_eth_conn_st_ctx ystorm_st_context;
  4663. struct ystorm_eth_conn_ag_ctx ystorm_ag_context;
  4664. struct tstorm_eth_conn_ag_ctx tstorm_ag_context;
  4665. struct ustorm_eth_conn_ag_ctx ustorm_ag_context;
  4666. struct ustorm_eth_conn_st_ctx ustorm_st_context;
  4667. struct mstorm_eth_conn_st_ctx mstorm_st_context;
  4668. };
  4669. enum eth_error_code {
  4670. ETH_OK = 0x00,
  4671. ETH_FILTERS_MAC_ADD_FAIL_FULL,
  4672. ETH_FILTERS_MAC_ADD_FAIL_FULL_MTT2,
  4673. ETH_FILTERS_MAC_ADD_FAIL_DUP_MTT2,
  4674. ETH_FILTERS_MAC_ADD_FAIL_DUP_STT2,
  4675. ETH_FILTERS_MAC_DEL_FAIL_NOF,
  4676. ETH_FILTERS_MAC_DEL_FAIL_NOF_MTT2,
  4677. ETH_FILTERS_MAC_DEL_FAIL_NOF_STT2,
  4678. ETH_FILTERS_MAC_ADD_FAIL_ZERO_MAC,
  4679. ETH_FILTERS_VLAN_ADD_FAIL_FULL,
  4680. ETH_FILTERS_VLAN_ADD_FAIL_DUP,
  4681. ETH_FILTERS_VLAN_DEL_FAIL_NOF,
  4682. ETH_FILTERS_VLAN_DEL_FAIL_NOF_TT1,
  4683. ETH_FILTERS_PAIR_ADD_FAIL_DUP,
  4684. ETH_FILTERS_PAIR_ADD_FAIL_FULL,
  4685. ETH_FILTERS_PAIR_ADD_FAIL_FULL_MAC,
  4686. ETH_FILTERS_PAIR_DEL_FAIL_NOF,
  4687. ETH_FILTERS_PAIR_DEL_FAIL_NOF_TT1,
  4688. ETH_FILTERS_PAIR_ADD_FAIL_ZERO_MAC,
  4689. ETH_FILTERS_VNI_ADD_FAIL_FULL,
  4690. ETH_FILTERS_VNI_ADD_FAIL_DUP,
  4691. ETH_FILTERS_GFT_UPDATE_FAIL,
  4692. MAX_ETH_ERROR_CODE
  4693. };
  4694. enum eth_event_opcode {
  4695. ETH_EVENT_UNUSED,
  4696. ETH_EVENT_VPORT_START,
  4697. ETH_EVENT_VPORT_UPDATE,
  4698. ETH_EVENT_VPORT_STOP,
  4699. ETH_EVENT_TX_QUEUE_START,
  4700. ETH_EVENT_TX_QUEUE_STOP,
  4701. ETH_EVENT_RX_QUEUE_START,
  4702. ETH_EVENT_RX_QUEUE_UPDATE,
  4703. ETH_EVENT_RX_QUEUE_STOP,
  4704. ETH_EVENT_FILTERS_UPDATE,
  4705. ETH_EVENT_RESERVED,
  4706. ETH_EVENT_RESERVED2,
  4707. ETH_EVENT_RESERVED3,
  4708. ETH_EVENT_RX_ADD_UDP_FILTER,
  4709. ETH_EVENT_RX_DELETE_UDP_FILTER,
  4710. ETH_EVENT_RESERVED4,
  4711. ETH_EVENT_RESERVED5,
  4712. MAX_ETH_EVENT_OPCODE
  4713. };
  4714. /* Classify rule types in E2/E3 */
  4715. enum eth_filter_action {
  4716. ETH_FILTER_ACTION_UNUSED,
  4717. ETH_FILTER_ACTION_REMOVE,
  4718. ETH_FILTER_ACTION_ADD,
  4719. ETH_FILTER_ACTION_REMOVE_ALL,
  4720. MAX_ETH_FILTER_ACTION
  4721. };
  4722. /* Command for adding/removing a classification rule $$KEEP_ENDIANNESS$$ */
  4723. struct eth_filter_cmd {
  4724. u8 type;
  4725. u8 vport_id;
  4726. u8 action;
  4727. u8 reserved0;
  4728. __le32 vni;
  4729. __le16 mac_lsb;
  4730. __le16 mac_mid;
  4731. __le16 mac_msb;
  4732. __le16 vlan_id;
  4733. };
  4734. /* $$KEEP_ENDIANNESS$$ */
  4735. struct eth_filter_cmd_header {
  4736. u8 rx;
  4737. u8 tx;
  4738. u8 cmd_cnt;
  4739. u8 assert_on_error;
  4740. u8 reserved1[4];
  4741. };
  4742. /* Ethernet filter types: mac/vlan/pair */
  4743. enum eth_filter_type {
  4744. ETH_FILTER_TYPE_UNUSED,
  4745. ETH_FILTER_TYPE_MAC,
  4746. ETH_FILTER_TYPE_VLAN,
  4747. ETH_FILTER_TYPE_PAIR,
  4748. ETH_FILTER_TYPE_INNER_MAC,
  4749. ETH_FILTER_TYPE_INNER_VLAN,
  4750. ETH_FILTER_TYPE_INNER_PAIR,
  4751. ETH_FILTER_TYPE_INNER_MAC_VNI_PAIR,
  4752. ETH_FILTER_TYPE_MAC_VNI_PAIR,
  4753. ETH_FILTER_TYPE_VNI,
  4754. MAX_ETH_FILTER_TYPE
  4755. };
  4756. enum eth_ipv4_frag_type {
  4757. ETH_IPV4_NOT_FRAG,
  4758. ETH_IPV4_FIRST_FRAG,
  4759. ETH_IPV4_NON_FIRST_FRAG,
  4760. MAX_ETH_IPV4_FRAG_TYPE
  4761. };
  4762. enum eth_ip_type {
  4763. ETH_IPV4,
  4764. ETH_IPV6,
  4765. MAX_ETH_IP_TYPE
  4766. };
  4767. enum eth_ramrod_cmd_id {
  4768. ETH_RAMROD_UNUSED,
  4769. ETH_RAMROD_VPORT_START,
  4770. ETH_RAMROD_VPORT_UPDATE,
  4771. ETH_RAMROD_VPORT_STOP,
  4772. ETH_RAMROD_RX_QUEUE_START,
  4773. ETH_RAMROD_RX_QUEUE_STOP,
  4774. ETH_RAMROD_TX_QUEUE_START,
  4775. ETH_RAMROD_TX_QUEUE_STOP,
  4776. ETH_RAMROD_FILTERS_UPDATE,
  4777. ETH_RAMROD_RX_QUEUE_UPDATE,
  4778. ETH_RAMROD_RX_CREATE_OPENFLOW_ACTION,
  4779. ETH_RAMROD_RX_ADD_OPENFLOW_FILTER,
  4780. ETH_RAMROD_RX_DELETE_OPENFLOW_FILTER,
  4781. ETH_RAMROD_RX_ADD_UDP_FILTER,
  4782. ETH_RAMROD_RX_DELETE_UDP_FILTER,
  4783. ETH_RAMROD_RX_CREATE_GFT_ACTION,
  4784. ETH_RAMROD_GFT_UPDATE_FILTER,
  4785. MAX_ETH_RAMROD_CMD_ID
  4786. };
  4787. /* return code from eth sp ramrods */
  4788. struct eth_return_code {
  4789. u8 value;
  4790. #define ETH_RETURN_CODE_ERR_CODE_MASK 0x1F
  4791. #define ETH_RETURN_CODE_ERR_CODE_SHIFT 0
  4792. #define ETH_RETURN_CODE_RESERVED_MASK 0x3
  4793. #define ETH_RETURN_CODE_RESERVED_SHIFT 5
  4794. #define ETH_RETURN_CODE_RX_TX_MASK 0x1
  4795. #define ETH_RETURN_CODE_RX_TX_SHIFT 7
  4796. };
  4797. /* What to do in case an error occurs */
  4798. enum eth_tx_err {
  4799. ETH_TX_ERR_DROP,
  4800. ETH_TX_ERR_ASSERT_MALICIOUS,
  4801. MAX_ETH_TX_ERR
  4802. };
  4803. /* Array of the different error type behaviors */
  4804. struct eth_tx_err_vals {
  4805. __le16 values;
  4806. #define ETH_TX_ERR_VALS_ILLEGAL_VLAN_MODE_MASK 0x1
  4807. #define ETH_TX_ERR_VALS_ILLEGAL_VLAN_MODE_SHIFT 0
  4808. #define ETH_TX_ERR_VALS_PACKET_TOO_SMALL_MASK 0x1
  4809. #define ETH_TX_ERR_VALS_PACKET_TOO_SMALL_SHIFT 1
  4810. #define ETH_TX_ERR_VALS_ANTI_SPOOFING_ERR_MASK 0x1
  4811. #define ETH_TX_ERR_VALS_ANTI_SPOOFING_ERR_SHIFT 2
  4812. #define ETH_TX_ERR_VALS_ILLEGAL_INBAND_TAGS_MASK 0x1
  4813. #define ETH_TX_ERR_VALS_ILLEGAL_INBAND_TAGS_SHIFT 3
  4814. #define ETH_TX_ERR_VALS_VLAN_INSERTION_W_INBAND_TAG_MASK 0x1
  4815. #define ETH_TX_ERR_VALS_VLAN_INSERTION_W_INBAND_TAG_SHIFT 4
  4816. #define ETH_TX_ERR_VALS_MTU_VIOLATION_MASK 0x1
  4817. #define ETH_TX_ERR_VALS_MTU_VIOLATION_SHIFT 5
  4818. #define ETH_TX_ERR_VALS_ILLEGAL_CONTROL_FRAME_MASK 0x1
  4819. #define ETH_TX_ERR_VALS_ILLEGAL_CONTROL_FRAME_SHIFT 6
  4820. #define ETH_TX_ERR_VALS_RESERVED_MASK 0x1FF
  4821. #define ETH_TX_ERR_VALS_RESERVED_SHIFT 7
  4822. };
  4823. /* vport rss configuration data */
  4824. struct eth_vport_rss_config {
  4825. __le16 capabilities;
  4826. #define ETH_VPORT_RSS_CONFIG_IPV4_CAPABILITY_MASK 0x1
  4827. #define ETH_VPORT_RSS_CONFIG_IPV4_CAPABILITY_SHIFT 0
  4828. #define ETH_VPORT_RSS_CONFIG_IPV6_CAPABILITY_MASK 0x1
  4829. #define ETH_VPORT_RSS_CONFIG_IPV6_CAPABILITY_SHIFT 1
  4830. #define ETH_VPORT_RSS_CONFIG_IPV4_TCP_CAPABILITY_MASK 0x1
  4831. #define ETH_VPORT_RSS_CONFIG_IPV4_TCP_CAPABILITY_SHIFT 2
  4832. #define ETH_VPORT_RSS_CONFIG_IPV6_TCP_CAPABILITY_MASK 0x1
  4833. #define ETH_VPORT_RSS_CONFIG_IPV6_TCP_CAPABILITY_SHIFT 3
  4834. #define ETH_VPORT_RSS_CONFIG_IPV4_UDP_CAPABILITY_MASK 0x1
  4835. #define ETH_VPORT_RSS_CONFIG_IPV4_UDP_CAPABILITY_SHIFT 4
  4836. #define ETH_VPORT_RSS_CONFIG_IPV6_UDP_CAPABILITY_MASK 0x1
  4837. #define ETH_VPORT_RSS_CONFIG_IPV6_UDP_CAPABILITY_SHIFT 5
  4838. #define ETH_VPORT_RSS_CONFIG_EN_5_TUPLE_CAPABILITY_MASK 0x1
  4839. #define ETH_VPORT_RSS_CONFIG_EN_5_TUPLE_CAPABILITY_SHIFT 6
  4840. #define ETH_VPORT_RSS_CONFIG_RESERVED0_MASK 0x1FF
  4841. #define ETH_VPORT_RSS_CONFIG_RESERVED0_SHIFT 7
  4842. u8 rss_id;
  4843. u8 rss_mode;
  4844. u8 update_rss_key;
  4845. u8 update_rss_ind_table;
  4846. u8 update_rss_capabilities;
  4847. u8 tbl_size;
  4848. __le32 reserved2[2];
  4849. __le16 indirection_table[ETH_RSS_IND_TABLE_ENTRIES_NUM];
  4850. __le32 rss_key[ETH_RSS_KEY_SIZE_REGS];
  4851. __le32 reserved3[2];
  4852. };
  4853. /* eth vport RSS mode */
  4854. enum eth_vport_rss_mode {
  4855. ETH_VPORT_RSS_MODE_DISABLED,
  4856. ETH_VPORT_RSS_MODE_REGULAR,
  4857. MAX_ETH_VPORT_RSS_MODE
  4858. };
  4859. /* Command for setting classification flags for a vport $$KEEP_ENDIANNESS$$ */
  4860. struct eth_vport_rx_mode {
  4861. __le16 state;
  4862. #define ETH_VPORT_RX_MODE_UCAST_DROP_ALL_MASK 0x1
  4863. #define ETH_VPORT_RX_MODE_UCAST_DROP_ALL_SHIFT 0
  4864. #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_ALL_MASK 0x1
  4865. #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_ALL_SHIFT 1
  4866. #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_UNMATCHED_MASK 0x1
  4867. #define ETH_VPORT_RX_MODE_UCAST_ACCEPT_UNMATCHED_SHIFT 2
  4868. #define ETH_VPORT_RX_MODE_MCAST_DROP_ALL_MASK 0x1
  4869. #define ETH_VPORT_RX_MODE_MCAST_DROP_ALL_SHIFT 3
  4870. #define ETH_VPORT_RX_MODE_MCAST_ACCEPT_ALL_MASK 0x1
  4871. #define ETH_VPORT_RX_MODE_MCAST_ACCEPT_ALL_SHIFT 4
  4872. #define ETH_VPORT_RX_MODE_BCAST_ACCEPT_ALL_MASK 0x1
  4873. #define ETH_VPORT_RX_MODE_BCAST_ACCEPT_ALL_SHIFT 5
  4874. #define ETH_VPORT_RX_MODE_RESERVED1_MASK 0x3FF
  4875. #define ETH_VPORT_RX_MODE_RESERVED1_SHIFT 6
  4876. __le16 reserved2[3];
  4877. };
  4878. /* Command for setting tpa parameters */
  4879. struct eth_vport_tpa_param {
  4880. u8 tpa_ipv4_en_flg;
  4881. u8 tpa_ipv6_en_flg;
  4882. u8 tpa_ipv4_tunn_en_flg;
  4883. u8 tpa_ipv6_tunn_en_flg;
  4884. u8 tpa_pkt_split_flg;
  4885. u8 tpa_hdr_data_split_flg;
  4886. u8 tpa_gro_consistent_flg;
  4887. u8 tpa_max_aggs_num;
  4888. __le16 tpa_max_size;
  4889. __le16 tpa_min_size_to_start;
  4890. __le16 tpa_min_size_to_cont;
  4891. u8 max_buff_num;
  4892. u8 reserved;
  4893. };
  4894. /* Command for setting classification flags for a vport $$KEEP_ENDIANNESS$$ */
  4895. struct eth_vport_tx_mode {
  4896. __le16 state;
  4897. #define ETH_VPORT_TX_MODE_UCAST_DROP_ALL_MASK 0x1
  4898. #define ETH_VPORT_TX_MODE_UCAST_DROP_ALL_SHIFT 0
  4899. #define ETH_VPORT_TX_MODE_UCAST_ACCEPT_ALL_MASK 0x1
  4900. #define ETH_VPORT_TX_MODE_UCAST_ACCEPT_ALL_SHIFT 1
  4901. #define ETH_VPORT_TX_MODE_MCAST_DROP_ALL_MASK 0x1
  4902. #define ETH_VPORT_TX_MODE_MCAST_DROP_ALL_SHIFT 2
  4903. #define ETH_VPORT_TX_MODE_MCAST_ACCEPT_ALL_MASK 0x1
  4904. #define ETH_VPORT_TX_MODE_MCAST_ACCEPT_ALL_SHIFT 3
  4905. #define ETH_VPORT_TX_MODE_BCAST_ACCEPT_ALL_MASK 0x1
  4906. #define ETH_VPORT_TX_MODE_BCAST_ACCEPT_ALL_SHIFT 4
  4907. #define ETH_VPORT_TX_MODE_RESERVED1_MASK 0x7FF
  4908. #define ETH_VPORT_TX_MODE_RESERVED1_SHIFT 5
  4909. __le16 reserved2[3];
  4910. };
  4911. enum gft_filter_update_action {
  4912. GFT_ADD_FILTER,
  4913. GFT_DELETE_FILTER,
  4914. MAX_GFT_FILTER_UPDATE_ACTION
  4915. };
  4916. enum gft_logic_filter_type {
  4917. GFT_FILTER_TYPE,
  4918. RFS_FILTER_TYPE,
  4919. MAX_GFT_LOGIC_FILTER_TYPE
  4920. };
  4921. struct rx_add_openflow_filter_data {
  4922. __le16 action_icid;
  4923. u8 priority;
  4924. u8 reserved0;
  4925. __le32 tenant_id;
  4926. __le16 dst_mac_hi;
  4927. __le16 dst_mac_mid;
  4928. __le16 dst_mac_lo;
  4929. __le16 src_mac_hi;
  4930. __le16 src_mac_mid;
  4931. __le16 src_mac_lo;
  4932. __le16 vlan_id;
  4933. __le16 l2_eth_type;
  4934. u8 ipv4_dscp;
  4935. u8 ipv4_frag_type;
  4936. u8 ipv4_over_ip;
  4937. u8 tenant_id_exists;
  4938. __le32 ipv4_dst_addr;
  4939. __le32 ipv4_src_addr;
  4940. __le16 l4_dst_port;
  4941. __le16 l4_src_port;
  4942. };
  4943. struct rx_create_gft_action_data {
  4944. u8 vport_id;
  4945. u8 reserved[7];
  4946. };
  4947. struct rx_create_openflow_action_data {
  4948. u8 vport_id;
  4949. u8 reserved[7];
  4950. };
  4951. /* Ramrod data for rx queue start ramrod */
  4952. struct rx_queue_start_ramrod_data {
  4953. __le16 rx_queue_id;
  4954. __le16 num_of_pbl_pages;
  4955. __le16 bd_max_bytes;
  4956. __le16 sb_id;
  4957. u8 sb_index;
  4958. u8 vport_id;
  4959. u8 default_rss_queue_flg;
  4960. u8 complete_cqe_flg;
  4961. u8 complete_event_flg;
  4962. u8 stats_counter_id;
  4963. u8 pin_context;
  4964. u8 pxp_tph_valid_bd;
  4965. u8 pxp_tph_valid_pkt;
  4966. u8 pxp_st_hint;
  4967. __le16 pxp_st_index;
  4968. u8 pmd_mode;
  4969. u8 notify_en;
  4970. u8 toggle_val;
  4971. u8 vf_rx_prod_index;
  4972. u8 vf_rx_prod_use_zone_a;
  4973. u8 reserved[5];
  4974. __le16 reserved1;
  4975. struct regpair cqe_pbl_addr;
  4976. struct regpair bd_base;
  4977. struct regpair reserved2;
  4978. };
  4979. /* Ramrod data for rx queue start ramrod */
  4980. struct rx_queue_stop_ramrod_data {
  4981. __le16 rx_queue_id;
  4982. u8 complete_cqe_flg;
  4983. u8 complete_event_flg;
  4984. u8 vport_id;
  4985. u8 reserved[3];
  4986. };
  4987. /* Ramrod data for rx queue update ramrod */
  4988. struct rx_queue_update_ramrod_data {
  4989. __le16 rx_queue_id;
  4990. u8 complete_cqe_flg;
  4991. u8 complete_event_flg;
  4992. u8 vport_id;
  4993. u8 reserved[4];
  4994. u8 reserved1;
  4995. u8 reserved2;
  4996. u8 reserved3;
  4997. __le16 reserved4;
  4998. __le16 reserved5;
  4999. struct regpair reserved6;
  5000. };
  5001. /* Ramrod data for rx Add UDP Filter */
  5002. struct rx_udp_filter_data {
  5003. __le16 action_icid;
  5004. __le16 vlan_id;
  5005. u8 ip_type;
  5006. u8 tenant_id_exists;
  5007. __le16 reserved1;
  5008. __le32 ip_dst_addr[4];
  5009. __le32 ip_src_addr[4];
  5010. __le16 udp_dst_port;
  5011. __le16 udp_src_port;
  5012. __le32 tenant_id;
  5013. };
  5014. struct rx_update_gft_filter_data {
  5015. struct regpair pkt_hdr_addr;
  5016. __le16 pkt_hdr_length;
  5017. __le16 rx_qid_or_action_icid;
  5018. u8 vport_id;
  5019. u8 filter_type;
  5020. u8 filter_action;
  5021. u8 assert_on_error;
  5022. };
  5023. /* Ramrod data for rx queue start ramrod */
  5024. struct tx_queue_start_ramrod_data {
  5025. __le16 sb_id;
  5026. u8 sb_index;
  5027. u8 vport_id;
  5028. u8 reserved0;
  5029. u8 stats_counter_id;
  5030. __le16 qm_pq_id;
  5031. u8 flags;
  5032. #define TX_QUEUE_START_RAMROD_DATA_DISABLE_OPPORTUNISTIC_MASK 0x1
  5033. #define TX_QUEUE_START_RAMROD_DATA_DISABLE_OPPORTUNISTIC_SHIFT 0
  5034. #define TX_QUEUE_START_RAMROD_DATA_TEST_MODE_PKT_DUP_MASK 0x1
  5035. #define TX_QUEUE_START_RAMROD_DATA_TEST_MODE_PKT_DUP_SHIFT 1
  5036. #define TX_QUEUE_START_RAMROD_DATA_TEST_MODE_TX_DEST_MASK 0x1
  5037. #define TX_QUEUE_START_RAMROD_DATA_TEST_MODE_TX_DEST_SHIFT 2
  5038. #define TX_QUEUE_START_RAMROD_DATA_PMD_MODE_MASK 0x1
  5039. #define TX_QUEUE_START_RAMROD_DATA_PMD_MODE_SHIFT 3
  5040. #define TX_QUEUE_START_RAMROD_DATA_NOTIFY_EN_MASK 0x1
  5041. #define TX_QUEUE_START_RAMROD_DATA_NOTIFY_EN_SHIFT 4
  5042. #define TX_QUEUE_START_RAMROD_DATA_PIN_CONTEXT_MASK 0x1
  5043. #define TX_QUEUE_START_RAMROD_DATA_PIN_CONTEXT_SHIFT 5
  5044. #define TX_QUEUE_START_RAMROD_DATA_RESERVED1_MASK 0x3
  5045. #define TX_QUEUE_START_RAMROD_DATA_RESERVED1_SHIFT 6
  5046. u8 pxp_st_hint;
  5047. u8 pxp_tph_valid_bd;
  5048. u8 pxp_tph_valid_pkt;
  5049. __le16 pxp_st_index;
  5050. __le16 comp_agg_size;
  5051. __le16 queue_zone_id;
  5052. __le16 reserved2;
  5053. __le16 pbl_size;
  5054. __le16 tx_queue_id;
  5055. __le16 same_as_last_id;
  5056. __le16 reserved[3];
  5057. struct regpair pbl_base_addr;
  5058. struct regpair bd_cons_address;
  5059. };
  5060. /* Ramrod data for tx queue stop ramrod */
  5061. struct tx_queue_stop_ramrod_data {
  5062. __le16 reserved[4];
  5063. };
  5064. /* Ramrod data for vport update ramrod */
  5065. struct vport_filter_update_ramrod_data {
  5066. struct eth_filter_cmd_header filter_cmd_hdr;
  5067. struct eth_filter_cmd filter_cmds[ETH_FILTER_RULES_COUNT];
  5068. };
  5069. /* Ramrod data for vport start ramrod */
  5070. struct vport_start_ramrod_data {
  5071. u8 vport_id;
  5072. u8 sw_fid;
  5073. __le16 mtu;
  5074. u8 drop_ttl0_en;
  5075. u8 inner_vlan_removal_en;
  5076. struct eth_vport_rx_mode rx_mode;
  5077. struct eth_vport_tx_mode tx_mode;
  5078. struct eth_vport_tpa_param tpa_param;
  5079. __le16 default_vlan;
  5080. u8 tx_switching_en;
  5081. u8 anti_spoofing_en;
  5082. u8 default_vlan_en;
  5083. u8 handle_ptp_pkts;
  5084. u8 silent_vlan_removal_en;
  5085. u8 untagged;
  5086. struct eth_tx_err_vals tx_err_behav;
  5087. u8 zero_placement_offset;
  5088. u8 ctl_frame_mac_check_en;
  5089. u8 ctl_frame_ethtype_check_en;
  5090. u8 reserved[5];
  5091. };
  5092. /* Ramrod data for vport stop ramrod */
  5093. struct vport_stop_ramrod_data {
  5094. u8 vport_id;
  5095. u8 reserved[7];
  5096. };
  5097. /* Ramrod data for vport update ramrod */
  5098. struct vport_update_ramrod_data_cmn {
  5099. u8 vport_id;
  5100. u8 update_rx_active_flg;
  5101. u8 rx_active_flg;
  5102. u8 update_tx_active_flg;
  5103. u8 tx_active_flg;
  5104. u8 update_rx_mode_flg;
  5105. u8 update_tx_mode_flg;
  5106. u8 update_approx_mcast_flg;
  5107. u8 update_rss_flg;
  5108. u8 update_inner_vlan_removal_en_flg;
  5109. u8 inner_vlan_removal_en;
  5110. u8 update_tpa_param_flg;
  5111. u8 update_tpa_en_flg;
  5112. u8 update_tx_switching_en_flg;
  5113. u8 tx_switching_en;
  5114. u8 update_anti_spoofing_en_flg;
  5115. u8 anti_spoofing_en;
  5116. u8 update_handle_ptp_pkts;
  5117. u8 handle_ptp_pkts;
  5118. u8 update_default_vlan_en_flg;
  5119. u8 default_vlan_en;
  5120. u8 update_default_vlan_flg;
  5121. __le16 default_vlan;
  5122. u8 update_accept_any_vlan_flg;
  5123. u8 accept_any_vlan;
  5124. u8 silent_vlan_removal_en;
  5125. u8 update_mtu_flg;
  5126. __le16 mtu;
  5127. u8 update_ctl_frame_checks_en_flg;
  5128. u8 ctl_frame_mac_check_en;
  5129. u8 ctl_frame_ethtype_check_en;
  5130. u8 reserved[15];
  5131. };
  5132. struct vport_update_ramrod_mcast {
  5133. __le32 bins[ETH_MULTICAST_MAC_BINS_IN_REGS];
  5134. };
  5135. /* Ramrod data for vport update ramrod */
  5136. struct vport_update_ramrod_data {
  5137. struct vport_update_ramrod_data_cmn common;
  5138. struct eth_vport_rx_mode rx_mode;
  5139. struct eth_vport_tx_mode tx_mode;
  5140. struct eth_vport_tpa_param tpa_param;
  5141. struct vport_update_ramrod_mcast approx_mcast;
  5142. struct eth_vport_rss_config rss_config;
  5143. };
  5144. struct xstorm_eth_conn_agctxdq_ext_ldpart {
  5145. u8 reserved0;
  5146. u8 eth_state;
  5147. u8 flags0;
  5148. #define XSTORMETHCONNAGCTXDQEXTLDPART_EXIST_IN_QM0_MASK 0x1
  5149. #define XSTORMETHCONNAGCTXDQEXTLDPART_EXIST_IN_QM0_SHIFT 0
  5150. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED1_MASK 0x1
  5151. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED1_SHIFT 1
  5152. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED2_MASK 0x1
  5153. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED2_SHIFT 2
  5154. #define XSTORMETHCONNAGCTXDQEXTLDPART_EXIST_IN_QM3_MASK 0x1
  5155. #define XSTORMETHCONNAGCTXDQEXTLDPART_EXIST_IN_QM3_SHIFT 3
  5156. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED3_MASK 0x1
  5157. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED3_SHIFT 4
  5158. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED4_MASK 0x1
  5159. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED4_SHIFT 5
  5160. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED5_MASK 0x1
  5161. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED5_SHIFT 6
  5162. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED6_MASK 0x1
  5163. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED6_SHIFT 7
  5164. u8 flags1;
  5165. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED7_MASK 0x1
  5166. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED7_SHIFT 0
  5167. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED8_MASK 0x1
  5168. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED8_SHIFT 1
  5169. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED9_MASK 0x1
  5170. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED9_SHIFT 2
  5171. #define XSTORMETHCONNAGCTXDQEXTLDPART_BIT11_MASK 0x1
  5172. #define XSTORMETHCONNAGCTXDQEXTLDPART_BIT11_SHIFT 3
  5173. #define XSTORMETHCONNAGCTXDQEXTLDPART_BIT12_MASK 0x1
  5174. #define XSTORMETHCONNAGCTXDQEXTLDPART_BIT12_SHIFT 4
  5175. #define XSTORMETHCONNAGCTXDQEXTLDPART_BIT13_MASK 0x1
  5176. #define XSTORMETHCONNAGCTXDQEXTLDPART_BIT13_SHIFT 5
  5177. #define XSTORMETHCONNAGCTXDQEXTLDPART_TX_RULE_ACTIVE_MASK 0x1
  5178. #define XSTORMETHCONNAGCTXDQEXTLDPART_TX_RULE_ACTIVE_SHIFT 6
  5179. #define XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_ACTIVE_MASK 0x1
  5180. #define XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_ACTIVE_SHIFT 7
  5181. u8 flags2;
  5182. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF0_MASK 0x3
  5183. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF0_SHIFT 0
  5184. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF1_MASK 0x3
  5185. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF1_SHIFT 2
  5186. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF2_MASK 0x3
  5187. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF2_SHIFT 4
  5188. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF3_MASK 0x3
  5189. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF3_SHIFT 6
  5190. u8 flags3;
  5191. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF4_MASK 0x3
  5192. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF4_SHIFT 0
  5193. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF5_MASK 0x3
  5194. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF5_SHIFT 2
  5195. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF6_MASK 0x3
  5196. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF6_SHIFT 4
  5197. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF7_MASK 0x3
  5198. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF7_SHIFT 6
  5199. u8 flags4;
  5200. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF8_MASK 0x3
  5201. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF8_SHIFT 0
  5202. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF9_MASK 0x3
  5203. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF9_SHIFT 2
  5204. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF10_MASK 0x3
  5205. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF10_SHIFT 4
  5206. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF11_MASK 0x3
  5207. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF11_SHIFT 6
  5208. u8 flags5;
  5209. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF12_MASK 0x3
  5210. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF12_SHIFT 0
  5211. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF13_MASK 0x3
  5212. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF13_SHIFT 2
  5213. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF14_MASK 0x3
  5214. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF14_SHIFT 4
  5215. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF15_MASK 0x3
  5216. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF15_SHIFT 6
  5217. u8 flags6;
  5218. #define XSTORMETHCONNAGCTXDQEXTLDPART_GO_TO_BD_CONS_CF_MASK 0x3
  5219. #define XSTORMETHCONNAGCTXDQEXTLDPART_GO_TO_BD_CONS_CF_SHIFT 0
  5220. #define XSTORMETHCONNAGCTXDQEXTLDPART_MULTI_UNICAST_CF_MASK 0x3
  5221. #define XSTORMETHCONNAGCTXDQEXTLDPART_MULTI_UNICAST_CF_SHIFT 2
  5222. #define XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_MASK 0x3
  5223. #define XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_SHIFT 4
  5224. #define XSTORMETHCONNAGCTXDQEXTLDPART_TERMINATE_CF_MASK 0x3
  5225. #define XSTORMETHCONNAGCTXDQEXTLDPART_TERMINATE_CF_SHIFT 6
  5226. u8 flags7;
  5227. #define XSTORMETHCONNAGCTXDQEXTLDPART_FLUSH_Q0_MASK 0x3
  5228. #define XSTORMETHCONNAGCTXDQEXTLDPART_FLUSH_Q0_SHIFT 0
  5229. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED10_MASK 0x3
  5230. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED10_SHIFT 2
  5231. #define XSTORMETHCONNAGCTXDQEXTLDPART_SLOW_PATH_MASK 0x3
  5232. #define XSTORMETHCONNAGCTXDQEXTLDPART_SLOW_PATH_SHIFT 4
  5233. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF0EN_MASK 0x1
  5234. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF0EN_SHIFT 6
  5235. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF1EN_MASK 0x1
  5236. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF1EN_SHIFT 7
  5237. u8 flags8;
  5238. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF2EN_MASK 0x1
  5239. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF2EN_SHIFT 0
  5240. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF3EN_MASK 0x1
  5241. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF3EN_SHIFT 1
  5242. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF4EN_MASK 0x1
  5243. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF4EN_SHIFT 2
  5244. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF5EN_MASK 0x1
  5245. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF5EN_SHIFT 3
  5246. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF6EN_MASK 0x1
  5247. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF6EN_SHIFT 4
  5248. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF7EN_MASK 0x1
  5249. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF7EN_SHIFT 5
  5250. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF8EN_MASK 0x1
  5251. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF8EN_SHIFT 6
  5252. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF9EN_MASK 0x1
  5253. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF9EN_SHIFT 7
  5254. u8 flags9;
  5255. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF10EN_MASK 0x1
  5256. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF10EN_SHIFT 0
  5257. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF11EN_MASK 0x1
  5258. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF11EN_SHIFT 1
  5259. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF12EN_MASK 0x1
  5260. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF12EN_SHIFT 2
  5261. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF13EN_MASK 0x1
  5262. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF13EN_SHIFT 3
  5263. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF14EN_MASK 0x1
  5264. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF14EN_SHIFT 4
  5265. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF15EN_MASK 0x1
  5266. #define XSTORMETHCONNAGCTXDQEXTLDPART_CF15EN_SHIFT 5
  5267. #define XSTORMETHCONNAGCTXDQEXTLDPART_GO_TO_BD_CONS_CF_EN_MASK 0x1
  5268. #define XSTORMETHCONNAGCTXDQEXTLDPART_GO_TO_BD_CONS_CF_EN_SHIFT 6
  5269. #define XSTORMETHCONNAGCTXDQEXTLDPART_MULTI_UNICAST_CF_EN_MASK 0x1
  5270. #define XSTORMETHCONNAGCTXDQEXTLDPART_MULTI_UNICAST_CF_EN_SHIFT 7
  5271. u8 flags10;
  5272. #define XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_EN_MASK 0x1
  5273. #define XSTORMETHCONNAGCTXDQEXTLDPART_DQ_CF_EN_SHIFT 0
  5274. #define XSTORMETHCONNAGCTXDQEXTLDPART_TERMINATE_CF_EN_MASK 0x1
  5275. #define XSTORMETHCONNAGCTXDQEXTLDPART_TERMINATE_CF_EN_SHIFT 1
  5276. #define XSTORMETHCONNAGCTXDQEXTLDPART_FLUSH_Q0_EN_MASK 0x1
  5277. #define XSTORMETHCONNAGCTXDQEXTLDPART_FLUSH_Q0_EN_SHIFT 2
  5278. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED11_MASK 0x1
  5279. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED11_SHIFT 3
  5280. #define XSTORMETHCONNAGCTXDQEXTLDPART_SLOW_PATH_EN_MASK 0x1
  5281. #define XSTORMETHCONNAGCTXDQEXTLDPART_SLOW_PATH_EN_SHIFT 4
  5282. #define XSTORMETHCONNAGCTXDQEXTLDPART_TPH_ENABLE_EN_RESERVED_MASK 0x1
  5283. #define XSTORMETHCONNAGCTXDQEXTLDPART_TPH_ENABLE_EN_RESERVED_SHIFT 5
  5284. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED12_MASK 0x1
  5285. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED12_SHIFT 6
  5286. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED13_MASK 0x1
  5287. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED13_SHIFT 7
  5288. u8 flags11;
  5289. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED14_MASK 0x1
  5290. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED14_SHIFT 0
  5291. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED15_MASK 0x1
  5292. #define XSTORMETHCONNAGCTXDQEXTLDPART_RESERVED15_SHIFT 1
  5293. #define XSTORMETHCONNAGCTXDQEXTLDPART_TX_DEC_RULE_EN_MASK 0x1
  5294. #define XSTORMETHCONNAGCTXDQEXTLDPART_TX_DEC_RULE_EN_SHIFT 2
  5295. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE5EN_MASK 0x1
  5296. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE5EN_SHIFT 3
  5297. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE6EN_MASK 0x1
  5298. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE6EN_SHIFT 4
  5299. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE7EN_MASK 0x1
  5300. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE7EN_SHIFT 5
  5301. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED1_MASK 0x1
  5302. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED1_SHIFT 6
  5303. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE9EN_MASK 0x1
  5304. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE9EN_SHIFT 7
  5305. u8 flags12;
  5306. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE10EN_MASK 0x1
  5307. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE10EN_SHIFT 0
  5308. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE11EN_MASK 0x1
  5309. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE11EN_SHIFT 1
  5310. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED2_MASK 0x1
  5311. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED2_SHIFT 2
  5312. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED3_MASK 0x1
  5313. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED3_SHIFT 3
  5314. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE14EN_MASK 0x1
  5315. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE14EN_SHIFT 4
  5316. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE15EN_MASK 0x1
  5317. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE15EN_SHIFT 5
  5318. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE16EN_MASK 0x1
  5319. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE16EN_SHIFT 6
  5320. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE17EN_MASK 0x1
  5321. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE17EN_SHIFT 7
  5322. u8 flags13;
  5323. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE18EN_MASK 0x1
  5324. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE18EN_SHIFT 0
  5325. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE19EN_MASK 0x1
  5326. #define XSTORMETHCONNAGCTXDQEXTLDPART_RULE19EN_SHIFT 1
  5327. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED4_MASK 0x1
  5328. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED4_SHIFT 2
  5329. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED5_MASK 0x1
  5330. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED5_SHIFT 3
  5331. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED6_MASK 0x1
  5332. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED6_SHIFT 4
  5333. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED7_MASK 0x1
  5334. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED7_SHIFT 5
  5335. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED8_MASK 0x1
  5336. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED8_SHIFT 6
  5337. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED9_MASK 0x1
  5338. #define XSTORMETHCONNAGCTXDQEXTLDPART_A0_RESERVED9_SHIFT 7
  5339. u8 flags14;
  5340. #define XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_USE_EXT_HDR_MASK 0x1
  5341. #define XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_USE_EXT_HDR_SHIFT 0
  5342. #define XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_SEND_RAW_L3L4_MASK 0x1
  5343. #define XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_SEND_RAW_L3L4_SHIFT 1
  5344. #define XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_INBAND_PROP_HDR_MASK 0x1
  5345. #define XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_INBAND_PROP_HDR_SHIFT 2
  5346. #define XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_SEND_EXT_TUNNEL_MASK 0x1
  5347. #define XSTORMETHCONNAGCTXDQEXTLDPART_EDPM_SEND_EXT_TUNNEL_SHIFT 3
  5348. #define XSTORMETHCONNAGCTXDQEXTLDPART_L2_EDPM_ENABLE_MASK 0x1
  5349. #define XSTORMETHCONNAGCTXDQEXTLDPART_L2_EDPM_ENABLE_SHIFT 4
  5350. #define XSTORMETHCONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_MASK 0x1
  5351. #define XSTORMETHCONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_SHIFT 5
  5352. #define XSTORMETHCONNAGCTXDQEXTLDPART_TPH_ENABLE_MASK 0x3
  5353. #define XSTORMETHCONNAGCTXDQEXTLDPART_TPH_ENABLE_SHIFT 6
  5354. u8 edpm_event_id;
  5355. __le16 physical_q0;
  5356. __le16 ereserved1;
  5357. __le16 edpm_num_bds;
  5358. __le16 tx_bd_cons;
  5359. __le16 tx_bd_prod;
  5360. __le16 tx_class;
  5361. __le16 conn_dpi;
  5362. u8 byte3;
  5363. u8 byte4;
  5364. u8 byte5;
  5365. u8 byte6;
  5366. __le32 reg0;
  5367. __le32 reg1;
  5368. __le32 reg2;
  5369. __le32 reg3;
  5370. __le32 reg4;
  5371. };
  5372. struct mstorm_eth_conn_ag_ctx {
  5373. u8 byte0;
  5374. u8 byte1;
  5375. u8 flags0;
  5376. #define MSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  5377. #define MSTORM_ETH_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  5378. #define MSTORM_ETH_CONN_AG_CTX_BIT1_MASK 0x1
  5379. #define MSTORM_ETH_CONN_AG_CTX_BIT1_SHIFT 1
  5380. #define MSTORM_ETH_CONN_AG_CTX_CF0_MASK 0x3
  5381. #define MSTORM_ETH_CONN_AG_CTX_CF0_SHIFT 2
  5382. #define MSTORM_ETH_CONN_AG_CTX_CF1_MASK 0x3
  5383. #define MSTORM_ETH_CONN_AG_CTX_CF1_SHIFT 4
  5384. #define MSTORM_ETH_CONN_AG_CTX_CF2_MASK 0x3
  5385. #define MSTORM_ETH_CONN_AG_CTX_CF2_SHIFT 6
  5386. u8 flags1;
  5387. #define MSTORM_ETH_CONN_AG_CTX_CF0EN_MASK 0x1
  5388. #define MSTORM_ETH_CONN_AG_CTX_CF0EN_SHIFT 0
  5389. #define MSTORM_ETH_CONN_AG_CTX_CF1EN_MASK 0x1
  5390. #define MSTORM_ETH_CONN_AG_CTX_CF1EN_SHIFT 1
  5391. #define MSTORM_ETH_CONN_AG_CTX_CF2EN_MASK 0x1
  5392. #define MSTORM_ETH_CONN_AG_CTX_CF2EN_SHIFT 2
  5393. #define MSTORM_ETH_CONN_AG_CTX_RULE0EN_MASK 0x1
  5394. #define MSTORM_ETH_CONN_AG_CTX_RULE0EN_SHIFT 3
  5395. #define MSTORM_ETH_CONN_AG_CTX_RULE1EN_MASK 0x1
  5396. #define MSTORM_ETH_CONN_AG_CTX_RULE1EN_SHIFT 4
  5397. #define MSTORM_ETH_CONN_AG_CTX_RULE2EN_MASK 0x1
  5398. #define MSTORM_ETH_CONN_AG_CTX_RULE2EN_SHIFT 5
  5399. #define MSTORM_ETH_CONN_AG_CTX_RULE3EN_MASK 0x1
  5400. #define MSTORM_ETH_CONN_AG_CTX_RULE3EN_SHIFT 6
  5401. #define MSTORM_ETH_CONN_AG_CTX_RULE4EN_MASK 0x1
  5402. #define MSTORM_ETH_CONN_AG_CTX_RULE4EN_SHIFT 7
  5403. __le16 word0;
  5404. __le16 word1;
  5405. __le32 reg0;
  5406. __le32 reg1;
  5407. };
  5408. struct xstorm_eth_hw_conn_ag_ctx {
  5409. u8 reserved0;
  5410. u8 eth_state;
  5411. u8 flags0;
  5412. #define XSTORM_ETH_HW_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  5413. #define XSTORM_ETH_HW_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  5414. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED1_MASK 0x1
  5415. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED1_SHIFT 1
  5416. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED2_MASK 0x1
  5417. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED2_SHIFT 2
  5418. #define XSTORM_ETH_HW_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  5419. #define XSTORM_ETH_HW_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  5420. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED3_MASK 0x1
  5421. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED3_SHIFT 4
  5422. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED4_MASK 0x1
  5423. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED4_SHIFT 5
  5424. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED5_MASK 0x1
  5425. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED5_SHIFT 6
  5426. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED6_MASK 0x1
  5427. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED6_SHIFT 7
  5428. u8 flags1;
  5429. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED7_MASK 0x1
  5430. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED7_SHIFT 0
  5431. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED8_MASK 0x1
  5432. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED8_SHIFT 1
  5433. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED9_MASK 0x1
  5434. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED9_SHIFT 2
  5435. #define XSTORM_ETH_HW_CONN_AG_CTX_BIT11_MASK 0x1
  5436. #define XSTORM_ETH_HW_CONN_AG_CTX_BIT11_SHIFT 3
  5437. #define XSTORM_ETH_HW_CONN_AG_CTX_BIT12_MASK 0x1
  5438. #define XSTORM_ETH_HW_CONN_AG_CTX_BIT12_SHIFT 4
  5439. #define XSTORM_ETH_HW_CONN_AG_CTX_BIT13_MASK 0x1
  5440. #define XSTORM_ETH_HW_CONN_AG_CTX_BIT13_SHIFT 5
  5441. #define XSTORM_ETH_HW_CONN_AG_CTX_TX_RULE_ACTIVE_MASK 0x1
  5442. #define XSTORM_ETH_HW_CONN_AG_CTX_TX_RULE_ACTIVE_SHIFT 6
  5443. #define XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_ACTIVE_MASK 0x1
  5444. #define XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_ACTIVE_SHIFT 7
  5445. u8 flags2;
  5446. #define XSTORM_ETH_HW_CONN_AG_CTX_CF0_MASK 0x3
  5447. #define XSTORM_ETH_HW_CONN_AG_CTX_CF0_SHIFT 0
  5448. #define XSTORM_ETH_HW_CONN_AG_CTX_CF1_MASK 0x3
  5449. #define XSTORM_ETH_HW_CONN_AG_CTX_CF1_SHIFT 2
  5450. #define XSTORM_ETH_HW_CONN_AG_CTX_CF2_MASK 0x3
  5451. #define XSTORM_ETH_HW_CONN_AG_CTX_CF2_SHIFT 4
  5452. #define XSTORM_ETH_HW_CONN_AG_CTX_CF3_MASK 0x3
  5453. #define XSTORM_ETH_HW_CONN_AG_CTX_CF3_SHIFT 6
  5454. u8 flags3;
  5455. #define XSTORM_ETH_HW_CONN_AG_CTX_CF4_MASK 0x3
  5456. #define XSTORM_ETH_HW_CONN_AG_CTX_CF4_SHIFT 0
  5457. #define XSTORM_ETH_HW_CONN_AG_CTX_CF5_MASK 0x3
  5458. #define XSTORM_ETH_HW_CONN_AG_CTX_CF5_SHIFT 2
  5459. #define XSTORM_ETH_HW_CONN_AG_CTX_CF6_MASK 0x3
  5460. #define XSTORM_ETH_HW_CONN_AG_CTX_CF6_SHIFT 4
  5461. #define XSTORM_ETH_HW_CONN_AG_CTX_CF7_MASK 0x3
  5462. #define XSTORM_ETH_HW_CONN_AG_CTX_CF7_SHIFT 6
  5463. u8 flags4;
  5464. #define XSTORM_ETH_HW_CONN_AG_CTX_CF8_MASK 0x3
  5465. #define XSTORM_ETH_HW_CONN_AG_CTX_CF8_SHIFT 0
  5466. #define XSTORM_ETH_HW_CONN_AG_CTX_CF9_MASK 0x3
  5467. #define XSTORM_ETH_HW_CONN_AG_CTX_CF9_SHIFT 2
  5468. #define XSTORM_ETH_HW_CONN_AG_CTX_CF10_MASK 0x3
  5469. #define XSTORM_ETH_HW_CONN_AG_CTX_CF10_SHIFT 4
  5470. #define XSTORM_ETH_HW_CONN_AG_CTX_CF11_MASK 0x3
  5471. #define XSTORM_ETH_HW_CONN_AG_CTX_CF11_SHIFT 6
  5472. u8 flags5;
  5473. #define XSTORM_ETH_HW_CONN_AG_CTX_CF12_MASK 0x3
  5474. #define XSTORM_ETH_HW_CONN_AG_CTX_CF12_SHIFT 0
  5475. #define XSTORM_ETH_HW_CONN_AG_CTX_CF13_MASK 0x3
  5476. #define XSTORM_ETH_HW_CONN_AG_CTX_CF13_SHIFT 2
  5477. #define XSTORM_ETH_HW_CONN_AG_CTX_CF14_MASK 0x3
  5478. #define XSTORM_ETH_HW_CONN_AG_CTX_CF14_SHIFT 4
  5479. #define XSTORM_ETH_HW_CONN_AG_CTX_CF15_MASK 0x3
  5480. #define XSTORM_ETH_HW_CONN_AG_CTX_CF15_SHIFT 6
  5481. u8 flags6;
  5482. #define XSTORM_ETH_HW_CONN_AG_CTX_GO_TO_BD_CONS_CF_MASK 0x3
  5483. #define XSTORM_ETH_HW_CONN_AG_CTX_GO_TO_BD_CONS_CF_SHIFT 0
  5484. #define XSTORM_ETH_HW_CONN_AG_CTX_MULTI_UNICAST_CF_MASK 0x3
  5485. #define XSTORM_ETH_HW_CONN_AG_CTX_MULTI_UNICAST_CF_SHIFT 2
  5486. #define XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_MASK 0x3
  5487. #define XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_SHIFT 4
  5488. #define XSTORM_ETH_HW_CONN_AG_CTX_TERMINATE_CF_MASK 0x3
  5489. #define XSTORM_ETH_HW_CONN_AG_CTX_TERMINATE_CF_SHIFT 6
  5490. u8 flags7;
  5491. #define XSTORM_ETH_HW_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
  5492. #define XSTORM_ETH_HW_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
  5493. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED10_MASK 0x3
  5494. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED10_SHIFT 2
  5495. #define XSTORM_ETH_HW_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  5496. #define XSTORM_ETH_HW_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  5497. #define XSTORM_ETH_HW_CONN_AG_CTX_CF0EN_MASK 0x1
  5498. #define XSTORM_ETH_HW_CONN_AG_CTX_CF0EN_SHIFT 6
  5499. #define XSTORM_ETH_HW_CONN_AG_CTX_CF1EN_MASK 0x1
  5500. #define XSTORM_ETH_HW_CONN_AG_CTX_CF1EN_SHIFT 7
  5501. u8 flags8;
  5502. #define XSTORM_ETH_HW_CONN_AG_CTX_CF2EN_MASK 0x1
  5503. #define XSTORM_ETH_HW_CONN_AG_CTX_CF2EN_SHIFT 0
  5504. #define XSTORM_ETH_HW_CONN_AG_CTX_CF3EN_MASK 0x1
  5505. #define XSTORM_ETH_HW_CONN_AG_CTX_CF3EN_SHIFT 1
  5506. #define XSTORM_ETH_HW_CONN_AG_CTX_CF4EN_MASK 0x1
  5507. #define XSTORM_ETH_HW_CONN_AG_CTX_CF4EN_SHIFT 2
  5508. #define XSTORM_ETH_HW_CONN_AG_CTX_CF5EN_MASK 0x1
  5509. #define XSTORM_ETH_HW_CONN_AG_CTX_CF5EN_SHIFT 3
  5510. #define XSTORM_ETH_HW_CONN_AG_CTX_CF6EN_MASK 0x1
  5511. #define XSTORM_ETH_HW_CONN_AG_CTX_CF6EN_SHIFT 4
  5512. #define XSTORM_ETH_HW_CONN_AG_CTX_CF7EN_MASK 0x1
  5513. #define XSTORM_ETH_HW_CONN_AG_CTX_CF7EN_SHIFT 5
  5514. #define XSTORM_ETH_HW_CONN_AG_CTX_CF8EN_MASK 0x1
  5515. #define XSTORM_ETH_HW_CONN_AG_CTX_CF8EN_SHIFT 6
  5516. #define XSTORM_ETH_HW_CONN_AG_CTX_CF9EN_MASK 0x1
  5517. #define XSTORM_ETH_HW_CONN_AG_CTX_CF9EN_SHIFT 7
  5518. u8 flags9;
  5519. #define XSTORM_ETH_HW_CONN_AG_CTX_CF10EN_MASK 0x1
  5520. #define XSTORM_ETH_HW_CONN_AG_CTX_CF10EN_SHIFT 0
  5521. #define XSTORM_ETH_HW_CONN_AG_CTX_CF11EN_MASK 0x1
  5522. #define XSTORM_ETH_HW_CONN_AG_CTX_CF11EN_SHIFT 1
  5523. #define XSTORM_ETH_HW_CONN_AG_CTX_CF12EN_MASK 0x1
  5524. #define XSTORM_ETH_HW_CONN_AG_CTX_CF12EN_SHIFT 2
  5525. #define XSTORM_ETH_HW_CONN_AG_CTX_CF13EN_MASK 0x1
  5526. #define XSTORM_ETH_HW_CONN_AG_CTX_CF13EN_SHIFT 3
  5527. #define XSTORM_ETH_HW_CONN_AG_CTX_CF14EN_MASK 0x1
  5528. #define XSTORM_ETH_HW_CONN_AG_CTX_CF14EN_SHIFT 4
  5529. #define XSTORM_ETH_HW_CONN_AG_CTX_CF15EN_MASK 0x1
  5530. #define XSTORM_ETH_HW_CONN_AG_CTX_CF15EN_SHIFT 5
  5531. #define XSTORM_ETH_HW_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_MASK 0x1
  5532. #define XSTORM_ETH_HW_CONN_AG_CTX_GO_TO_BD_CONS_CF_EN_SHIFT 6
  5533. #define XSTORM_ETH_HW_CONN_AG_CTX_MULTI_UNICAST_CF_EN_MASK 0x1
  5534. #define XSTORM_ETH_HW_CONN_AG_CTX_MULTI_UNICAST_CF_EN_SHIFT 7
  5535. u8 flags10;
  5536. #define XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_EN_MASK 0x1
  5537. #define XSTORM_ETH_HW_CONN_AG_CTX_DQ_CF_EN_SHIFT 0
  5538. #define XSTORM_ETH_HW_CONN_AG_CTX_TERMINATE_CF_EN_MASK 0x1
  5539. #define XSTORM_ETH_HW_CONN_AG_CTX_TERMINATE_CF_EN_SHIFT 1
  5540. #define XSTORM_ETH_HW_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
  5541. #define XSTORM_ETH_HW_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
  5542. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED11_MASK 0x1
  5543. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED11_SHIFT 3
  5544. #define XSTORM_ETH_HW_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  5545. #define XSTORM_ETH_HW_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  5546. #define XSTORM_ETH_HW_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_MASK 0x1
  5547. #define XSTORM_ETH_HW_CONN_AG_CTX_TPH_ENABLE_EN_RESERVED_SHIFT 5
  5548. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED12_MASK 0x1
  5549. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED12_SHIFT 6
  5550. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED13_MASK 0x1
  5551. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED13_SHIFT 7
  5552. u8 flags11;
  5553. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED14_MASK 0x1
  5554. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED14_SHIFT 0
  5555. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED15_MASK 0x1
  5556. #define XSTORM_ETH_HW_CONN_AG_CTX_RESERVED15_SHIFT 1
  5557. #define XSTORM_ETH_HW_CONN_AG_CTX_TX_DEC_RULE_EN_MASK 0x1
  5558. #define XSTORM_ETH_HW_CONN_AG_CTX_TX_DEC_RULE_EN_SHIFT 2
  5559. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE5EN_MASK 0x1
  5560. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE5EN_SHIFT 3
  5561. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE6EN_MASK 0x1
  5562. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE6EN_SHIFT 4
  5563. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE7EN_MASK 0x1
  5564. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE7EN_SHIFT 5
  5565. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  5566. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  5567. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE9EN_MASK 0x1
  5568. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE9EN_SHIFT 7
  5569. u8 flags12;
  5570. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE10EN_MASK 0x1
  5571. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE10EN_SHIFT 0
  5572. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE11EN_MASK 0x1
  5573. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE11EN_SHIFT 1
  5574. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  5575. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  5576. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  5577. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  5578. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE14EN_MASK 0x1
  5579. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE14EN_SHIFT 4
  5580. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE15EN_MASK 0x1
  5581. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE15EN_SHIFT 5
  5582. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE16EN_MASK 0x1
  5583. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE16EN_SHIFT 6
  5584. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE17EN_MASK 0x1
  5585. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE17EN_SHIFT 7
  5586. u8 flags13;
  5587. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE18EN_MASK 0x1
  5588. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE18EN_SHIFT 0
  5589. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE19EN_MASK 0x1
  5590. #define XSTORM_ETH_HW_CONN_AG_CTX_RULE19EN_SHIFT 1
  5591. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  5592. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  5593. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  5594. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  5595. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  5596. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  5597. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  5598. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  5599. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  5600. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  5601. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  5602. #define XSTORM_ETH_HW_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  5603. u8 flags14;
  5604. #define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_USE_EXT_HDR_MASK 0x1
  5605. #define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_USE_EXT_HDR_SHIFT 0
  5606. #define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_MASK 0x1
  5607. #define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_SEND_RAW_L3L4_SHIFT 1
  5608. #define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_MASK 0x1
  5609. #define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_INBAND_PROP_HDR_SHIFT 2
  5610. #define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_MASK 0x1
  5611. #define XSTORM_ETH_HW_CONN_AG_CTX_EDPM_SEND_EXT_TUNNEL_SHIFT 3
  5612. #define XSTORM_ETH_HW_CONN_AG_CTX_L2_EDPM_ENABLE_MASK 0x1
  5613. #define XSTORM_ETH_HW_CONN_AG_CTX_L2_EDPM_ENABLE_SHIFT 4
  5614. #define XSTORM_ETH_HW_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK 0x1
  5615. #define XSTORM_ETH_HW_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT 5
  5616. #define XSTORM_ETH_HW_CONN_AG_CTX_TPH_ENABLE_MASK 0x3
  5617. #define XSTORM_ETH_HW_CONN_AG_CTX_TPH_ENABLE_SHIFT 6
  5618. u8 edpm_event_id;
  5619. __le16 physical_q0;
  5620. __le16 ereserved1;
  5621. __le16 edpm_num_bds;
  5622. __le16 tx_bd_cons;
  5623. __le16 tx_bd_prod;
  5624. __le16 tx_class;
  5625. __le16 conn_dpi;
  5626. };
  5627. struct gft_cam_line {
  5628. __le32 camline;
  5629. #define GFT_CAM_LINE_VALID_MASK 0x1
  5630. #define GFT_CAM_LINE_VALID_SHIFT 0
  5631. #define GFT_CAM_LINE_DATA_MASK 0x3FFF
  5632. #define GFT_CAM_LINE_DATA_SHIFT 1
  5633. #define GFT_CAM_LINE_MASK_BITS_MASK 0x3FFF
  5634. #define GFT_CAM_LINE_MASK_BITS_SHIFT 15
  5635. #define GFT_CAM_LINE_RESERVED1_MASK 0x7
  5636. #define GFT_CAM_LINE_RESERVED1_SHIFT 29
  5637. };
  5638. struct gft_cam_line_mapped {
  5639. __le32 camline;
  5640. #define GFT_CAM_LINE_MAPPED_VALID_MASK 0x1
  5641. #define GFT_CAM_LINE_MAPPED_VALID_SHIFT 0
  5642. #define GFT_CAM_LINE_MAPPED_IP_VERSION_MASK 0x1
  5643. #define GFT_CAM_LINE_MAPPED_IP_VERSION_SHIFT 1
  5644. #define GFT_CAM_LINE_MAPPED_TUNNEL_IP_VERSION_MASK 0x1
  5645. #define GFT_CAM_LINE_MAPPED_TUNNEL_IP_VERSION_SHIFT 2
  5646. #define GFT_CAM_LINE_MAPPED_UPPER_PROTOCOL_TYPE_MASK 0xF
  5647. #define GFT_CAM_LINE_MAPPED_UPPER_PROTOCOL_TYPE_SHIFT 3
  5648. #define GFT_CAM_LINE_MAPPED_TUNNEL_TYPE_MASK 0xF
  5649. #define GFT_CAM_LINE_MAPPED_TUNNEL_TYPE_SHIFT 7
  5650. #define GFT_CAM_LINE_MAPPED_PF_ID_MASK 0xF
  5651. #define GFT_CAM_LINE_MAPPED_PF_ID_SHIFT 11
  5652. #define GFT_CAM_LINE_MAPPED_IP_VERSION_MASK_MASK 0x1
  5653. #define GFT_CAM_LINE_MAPPED_IP_VERSION_MASK_SHIFT 15
  5654. #define GFT_CAM_LINE_MAPPED_TUNNEL_IP_VERSION_MASK_MASK 0x1
  5655. #define GFT_CAM_LINE_MAPPED_TUNNEL_IP_VERSION_MASK_SHIFT 16
  5656. #define GFT_CAM_LINE_MAPPED_UPPER_PROTOCOL_TYPE_MASK_MASK 0xF
  5657. #define GFT_CAM_LINE_MAPPED_UPPER_PROTOCOL_TYPE_MASK_SHIFT 17
  5658. #define GFT_CAM_LINE_MAPPED_TUNNEL_TYPE_MASK_MASK 0xF
  5659. #define GFT_CAM_LINE_MAPPED_TUNNEL_TYPE_MASK_SHIFT 21
  5660. #define GFT_CAM_LINE_MAPPED_PF_ID_MASK_MASK 0xF
  5661. #define GFT_CAM_LINE_MAPPED_PF_ID_MASK_SHIFT 25
  5662. #define GFT_CAM_LINE_MAPPED_RESERVED1_MASK 0x7
  5663. #define GFT_CAM_LINE_MAPPED_RESERVED1_SHIFT 29
  5664. };
  5665. union gft_cam_line_union {
  5666. struct gft_cam_line cam_line;
  5667. struct gft_cam_line_mapped cam_line_mapped;
  5668. };
  5669. enum gft_profile_ip_version {
  5670. GFT_PROFILE_IPV4 = 0,
  5671. GFT_PROFILE_IPV6 = 1,
  5672. MAX_GFT_PROFILE_IP_VERSION
  5673. };
  5674. struct gft_profile_key {
  5675. __le16 profile_key;
  5676. #define GFT_PROFILE_KEY_IP_VERSION_MASK 0x1
  5677. #define GFT_PROFILE_KEY_IP_VERSION_SHIFT 0
  5678. #define GFT_PROFILE_KEY_TUNNEL_IP_VERSION_MASK 0x1
  5679. #define GFT_PROFILE_KEY_TUNNEL_IP_VERSION_SHIFT 1
  5680. #define GFT_PROFILE_KEY_UPPER_PROTOCOL_TYPE_MASK 0xF
  5681. #define GFT_PROFILE_KEY_UPPER_PROTOCOL_TYPE_SHIFT 2
  5682. #define GFT_PROFILE_KEY_TUNNEL_TYPE_MASK 0xF
  5683. #define GFT_PROFILE_KEY_TUNNEL_TYPE_SHIFT 6
  5684. #define GFT_PROFILE_KEY_PF_ID_MASK 0xF
  5685. #define GFT_PROFILE_KEY_PF_ID_SHIFT 10
  5686. #define GFT_PROFILE_KEY_RESERVED0_MASK 0x3
  5687. #define GFT_PROFILE_KEY_RESERVED0_SHIFT 14
  5688. };
  5689. enum gft_profile_tunnel_type {
  5690. GFT_PROFILE_NO_TUNNEL = 0,
  5691. GFT_PROFILE_VXLAN_TUNNEL = 1,
  5692. GFT_PROFILE_GRE_MAC_OR_NVGRE_TUNNEL = 2,
  5693. GFT_PROFILE_GRE_IP_TUNNEL = 3,
  5694. GFT_PROFILE_GENEVE_MAC_TUNNEL = 4,
  5695. GFT_PROFILE_GENEVE_IP_TUNNEL = 5,
  5696. MAX_GFT_PROFILE_TUNNEL_TYPE
  5697. };
  5698. enum gft_profile_upper_protocol_type {
  5699. GFT_PROFILE_ROCE_PROTOCOL = 0,
  5700. GFT_PROFILE_RROCE_PROTOCOL = 1,
  5701. GFT_PROFILE_FCOE_PROTOCOL = 2,
  5702. GFT_PROFILE_ICMP_PROTOCOL = 3,
  5703. GFT_PROFILE_ARP_PROTOCOL = 4,
  5704. GFT_PROFILE_USER_TCP_SRC_PORT_1_INNER = 5,
  5705. GFT_PROFILE_USER_TCP_DST_PORT_1_INNER = 6,
  5706. GFT_PROFILE_TCP_PROTOCOL = 7,
  5707. GFT_PROFILE_USER_UDP_DST_PORT_1_INNER = 8,
  5708. GFT_PROFILE_USER_UDP_DST_PORT_2_OUTER = 9,
  5709. GFT_PROFILE_UDP_PROTOCOL = 10,
  5710. GFT_PROFILE_USER_IP_1_INNER = 11,
  5711. GFT_PROFILE_USER_IP_2_OUTER = 12,
  5712. GFT_PROFILE_USER_ETH_1_INNER = 13,
  5713. GFT_PROFILE_USER_ETH_2_OUTER = 14,
  5714. GFT_PROFILE_RAW = 15,
  5715. MAX_GFT_PROFILE_UPPER_PROTOCOL_TYPE
  5716. };
  5717. struct gft_ram_line {
  5718. __le32 lo;
  5719. #define GFT_RAM_LINE_VLAN_SELECT_MASK 0x3
  5720. #define GFT_RAM_LINE_VLAN_SELECT_SHIFT 0
  5721. #define GFT_RAM_LINE_TUNNEL_ENTROPHY_MASK 0x1
  5722. #define GFT_RAM_LINE_TUNNEL_ENTROPHY_SHIFT 2
  5723. #define GFT_RAM_LINE_TUNNEL_TTL_EQUAL_ONE_MASK 0x1
  5724. #define GFT_RAM_LINE_TUNNEL_TTL_EQUAL_ONE_SHIFT 3
  5725. #define GFT_RAM_LINE_TUNNEL_TTL_MASK 0x1
  5726. #define GFT_RAM_LINE_TUNNEL_TTL_SHIFT 4
  5727. #define GFT_RAM_LINE_TUNNEL_ETHERTYPE_MASK 0x1
  5728. #define GFT_RAM_LINE_TUNNEL_ETHERTYPE_SHIFT 5
  5729. #define GFT_RAM_LINE_TUNNEL_DST_PORT_MASK 0x1
  5730. #define GFT_RAM_LINE_TUNNEL_DST_PORT_SHIFT 6
  5731. #define GFT_RAM_LINE_TUNNEL_SRC_PORT_MASK 0x1
  5732. #define GFT_RAM_LINE_TUNNEL_SRC_PORT_SHIFT 7
  5733. #define GFT_RAM_LINE_TUNNEL_DSCP_MASK 0x1
  5734. #define GFT_RAM_LINE_TUNNEL_DSCP_SHIFT 8
  5735. #define GFT_RAM_LINE_TUNNEL_OVER_IP_PROTOCOL_MASK 0x1
  5736. #define GFT_RAM_LINE_TUNNEL_OVER_IP_PROTOCOL_SHIFT 9
  5737. #define GFT_RAM_LINE_TUNNEL_DST_IP_MASK 0x1
  5738. #define GFT_RAM_LINE_TUNNEL_DST_IP_SHIFT 10
  5739. #define GFT_RAM_LINE_TUNNEL_SRC_IP_MASK 0x1
  5740. #define GFT_RAM_LINE_TUNNEL_SRC_IP_SHIFT 11
  5741. #define GFT_RAM_LINE_TUNNEL_PRIORITY_MASK 0x1
  5742. #define GFT_RAM_LINE_TUNNEL_PRIORITY_SHIFT 12
  5743. #define GFT_RAM_LINE_TUNNEL_PROVIDER_VLAN_MASK 0x1
  5744. #define GFT_RAM_LINE_TUNNEL_PROVIDER_VLAN_SHIFT 13
  5745. #define GFT_RAM_LINE_TUNNEL_VLAN_MASK 0x1
  5746. #define GFT_RAM_LINE_TUNNEL_VLAN_SHIFT 14
  5747. #define GFT_RAM_LINE_TUNNEL_DST_MAC_MASK 0x1
  5748. #define GFT_RAM_LINE_TUNNEL_DST_MAC_SHIFT 15
  5749. #define GFT_RAM_LINE_TUNNEL_SRC_MAC_MASK 0x1
  5750. #define GFT_RAM_LINE_TUNNEL_SRC_MAC_SHIFT 16
  5751. #define GFT_RAM_LINE_TTL_EQUAL_ONE_MASK 0x1
  5752. #define GFT_RAM_LINE_TTL_EQUAL_ONE_SHIFT 17
  5753. #define GFT_RAM_LINE_TTL_MASK 0x1
  5754. #define GFT_RAM_LINE_TTL_SHIFT 18
  5755. #define GFT_RAM_LINE_ETHERTYPE_MASK 0x1
  5756. #define GFT_RAM_LINE_ETHERTYPE_SHIFT 19
  5757. #define GFT_RAM_LINE_RESERVED0_MASK 0x1
  5758. #define GFT_RAM_LINE_RESERVED0_SHIFT 20
  5759. #define GFT_RAM_LINE_TCP_FLAG_FIN_MASK 0x1
  5760. #define GFT_RAM_LINE_TCP_FLAG_FIN_SHIFT 21
  5761. #define GFT_RAM_LINE_TCP_FLAG_SYN_MASK 0x1
  5762. #define GFT_RAM_LINE_TCP_FLAG_SYN_SHIFT 22
  5763. #define GFT_RAM_LINE_TCP_FLAG_RST_MASK 0x1
  5764. #define GFT_RAM_LINE_TCP_FLAG_RST_SHIFT 23
  5765. #define GFT_RAM_LINE_TCP_FLAG_PSH_MASK 0x1
  5766. #define GFT_RAM_LINE_TCP_FLAG_PSH_SHIFT 24
  5767. #define GFT_RAM_LINE_TCP_FLAG_ACK_MASK 0x1
  5768. #define GFT_RAM_LINE_TCP_FLAG_ACK_SHIFT 25
  5769. #define GFT_RAM_LINE_TCP_FLAG_URG_MASK 0x1
  5770. #define GFT_RAM_LINE_TCP_FLAG_URG_SHIFT 26
  5771. #define GFT_RAM_LINE_TCP_FLAG_ECE_MASK 0x1
  5772. #define GFT_RAM_LINE_TCP_FLAG_ECE_SHIFT 27
  5773. #define GFT_RAM_LINE_TCP_FLAG_CWR_MASK 0x1
  5774. #define GFT_RAM_LINE_TCP_FLAG_CWR_SHIFT 28
  5775. #define GFT_RAM_LINE_TCP_FLAG_NS_MASK 0x1
  5776. #define GFT_RAM_LINE_TCP_FLAG_NS_SHIFT 29
  5777. #define GFT_RAM_LINE_DST_PORT_MASK 0x1
  5778. #define GFT_RAM_LINE_DST_PORT_SHIFT 30
  5779. #define GFT_RAM_LINE_SRC_PORT_MASK 0x1
  5780. #define GFT_RAM_LINE_SRC_PORT_SHIFT 31
  5781. __le32 hi;
  5782. #define GFT_RAM_LINE_DSCP_MASK 0x1
  5783. #define GFT_RAM_LINE_DSCP_SHIFT 0
  5784. #define GFT_RAM_LINE_OVER_IP_PROTOCOL_MASK 0x1
  5785. #define GFT_RAM_LINE_OVER_IP_PROTOCOL_SHIFT 1
  5786. #define GFT_RAM_LINE_DST_IP_MASK 0x1
  5787. #define GFT_RAM_LINE_DST_IP_SHIFT 2
  5788. #define GFT_RAM_LINE_SRC_IP_MASK 0x1
  5789. #define GFT_RAM_LINE_SRC_IP_SHIFT 3
  5790. #define GFT_RAM_LINE_PRIORITY_MASK 0x1
  5791. #define GFT_RAM_LINE_PRIORITY_SHIFT 4
  5792. #define GFT_RAM_LINE_PROVIDER_VLAN_MASK 0x1
  5793. #define GFT_RAM_LINE_PROVIDER_VLAN_SHIFT 5
  5794. #define GFT_RAM_LINE_VLAN_MASK 0x1
  5795. #define GFT_RAM_LINE_VLAN_SHIFT 6
  5796. #define GFT_RAM_LINE_DST_MAC_MASK 0x1
  5797. #define GFT_RAM_LINE_DST_MAC_SHIFT 7
  5798. #define GFT_RAM_LINE_SRC_MAC_MASK 0x1
  5799. #define GFT_RAM_LINE_SRC_MAC_SHIFT 8
  5800. #define GFT_RAM_LINE_TENANT_ID_MASK 0x1
  5801. #define GFT_RAM_LINE_TENANT_ID_SHIFT 9
  5802. #define GFT_RAM_LINE_RESERVED1_MASK 0x3FFFFF
  5803. #define GFT_RAM_LINE_RESERVED1_SHIFT 10
  5804. };
  5805. enum gft_vlan_select {
  5806. INNER_PROVIDER_VLAN = 0,
  5807. INNER_VLAN = 1,
  5808. OUTER_PROVIDER_VLAN = 2,
  5809. OUTER_VLAN = 3,
  5810. MAX_GFT_VLAN_SELECT
  5811. };
  5812. struct mstorm_rdma_task_st_ctx {
  5813. struct regpair temp[4];
  5814. };
  5815. struct rdma_close_func_ramrod_data {
  5816. u8 cnq_start_offset;
  5817. u8 num_cnqs;
  5818. u8 vf_id;
  5819. u8 vf_valid;
  5820. u8 reserved[4];
  5821. };
  5822. struct rdma_cnq_params {
  5823. __le16 sb_num;
  5824. u8 sb_index;
  5825. u8 num_pbl_pages;
  5826. __le32 reserved;
  5827. struct regpair pbl_base_addr;
  5828. __le16 queue_zone_num;
  5829. u8 reserved1[6];
  5830. };
  5831. struct rdma_create_cq_ramrod_data {
  5832. struct regpair cq_handle;
  5833. struct regpair pbl_addr;
  5834. __le32 max_cqes;
  5835. __le16 pbl_num_pages;
  5836. __le16 dpi;
  5837. u8 is_two_level_pbl;
  5838. u8 cnq_id;
  5839. u8 pbl_log_page_size;
  5840. u8 toggle_bit;
  5841. __le16 int_timeout;
  5842. __le16 reserved1;
  5843. };
  5844. struct rdma_deregister_tid_ramrod_data {
  5845. __le32 itid;
  5846. __le32 reserved;
  5847. };
  5848. struct rdma_destroy_cq_output_params {
  5849. __le16 cnq_num;
  5850. __le16 reserved0;
  5851. __le32 reserved1;
  5852. };
  5853. struct rdma_destroy_cq_ramrod_data {
  5854. struct regpair output_params_addr;
  5855. };
  5856. enum rdma_event_opcode {
  5857. RDMA_EVENT_UNUSED,
  5858. RDMA_EVENT_FUNC_INIT,
  5859. RDMA_EVENT_FUNC_CLOSE,
  5860. RDMA_EVENT_REGISTER_MR,
  5861. RDMA_EVENT_DEREGISTER_MR,
  5862. RDMA_EVENT_CREATE_CQ,
  5863. RDMA_EVENT_RESIZE_CQ,
  5864. RDMA_EVENT_DESTROY_CQ,
  5865. RDMA_EVENT_CREATE_SRQ,
  5866. RDMA_EVENT_MODIFY_SRQ,
  5867. RDMA_EVENT_DESTROY_SRQ,
  5868. MAX_RDMA_EVENT_OPCODE
  5869. };
  5870. enum rdma_fw_return_code {
  5871. RDMA_RETURN_OK = 0,
  5872. RDMA_RETURN_REGISTER_MR_BAD_STATE_ERR,
  5873. RDMA_RETURN_DEREGISTER_MR_BAD_STATE_ERR,
  5874. RDMA_RETURN_RESIZE_CQ_ERR,
  5875. RDMA_RETURN_NIG_DRAIN_REQ,
  5876. MAX_RDMA_FW_RETURN_CODE
  5877. };
  5878. struct rdma_init_func_hdr {
  5879. u8 cnq_start_offset;
  5880. u8 num_cnqs;
  5881. u8 cq_ring_mode;
  5882. u8 vf_id;
  5883. u8 vf_valid;
  5884. u8 reserved[3];
  5885. };
  5886. struct rdma_init_func_ramrod_data {
  5887. struct rdma_init_func_hdr params_header;
  5888. struct rdma_cnq_params cnq_params[NUM_OF_GLOBAL_QUEUES];
  5889. };
  5890. enum rdma_ramrod_cmd_id {
  5891. RDMA_RAMROD_UNUSED,
  5892. RDMA_RAMROD_FUNC_INIT,
  5893. RDMA_RAMROD_FUNC_CLOSE,
  5894. RDMA_RAMROD_REGISTER_MR,
  5895. RDMA_RAMROD_DEREGISTER_MR,
  5896. RDMA_RAMROD_CREATE_CQ,
  5897. RDMA_RAMROD_RESIZE_CQ,
  5898. RDMA_RAMROD_DESTROY_CQ,
  5899. RDMA_RAMROD_CREATE_SRQ,
  5900. RDMA_RAMROD_MODIFY_SRQ,
  5901. RDMA_RAMROD_DESTROY_SRQ,
  5902. MAX_RDMA_RAMROD_CMD_ID
  5903. };
  5904. struct rdma_register_tid_ramrod_data {
  5905. __le16 flags;
  5906. #define RDMA_REGISTER_TID_RAMROD_DATA_PAGE_SIZE_LOG_MASK 0x1F
  5907. #define RDMA_REGISTER_TID_RAMROD_DATA_PAGE_SIZE_LOG_SHIFT 0
  5908. #define RDMA_REGISTER_TID_RAMROD_DATA_TWO_LEVEL_PBL_MASK 0x1
  5909. #define RDMA_REGISTER_TID_RAMROD_DATA_TWO_LEVEL_PBL_SHIFT 5
  5910. #define RDMA_REGISTER_TID_RAMROD_DATA_ZERO_BASED_MASK 0x1
  5911. #define RDMA_REGISTER_TID_RAMROD_DATA_ZERO_BASED_SHIFT 6
  5912. #define RDMA_REGISTER_TID_RAMROD_DATA_PHY_MR_MASK 0x1
  5913. #define RDMA_REGISTER_TID_RAMROD_DATA_PHY_MR_SHIFT 7
  5914. #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_READ_MASK 0x1
  5915. #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_READ_SHIFT 8
  5916. #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_WRITE_MASK 0x1
  5917. #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_WRITE_SHIFT 9
  5918. #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_ATOMIC_MASK 0x1
  5919. #define RDMA_REGISTER_TID_RAMROD_DATA_REMOTE_ATOMIC_SHIFT 10
  5920. #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_WRITE_MASK 0x1
  5921. #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_WRITE_SHIFT 11
  5922. #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_READ_MASK 0x1
  5923. #define RDMA_REGISTER_TID_RAMROD_DATA_LOCAL_READ_SHIFT 12
  5924. #define RDMA_REGISTER_TID_RAMROD_DATA_ENABLE_MW_BIND_MASK 0x1
  5925. #define RDMA_REGISTER_TID_RAMROD_DATA_ENABLE_MW_BIND_SHIFT 13
  5926. #define RDMA_REGISTER_TID_RAMROD_DATA_RESERVED_MASK 0x3
  5927. #define RDMA_REGISTER_TID_RAMROD_DATA_RESERVED_SHIFT 14
  5928. u8 flags1;
  5929. #define RDMA_REGISTER_TID_RAMROD_DATA_PBL_PAGE_SIZE_LOG_MASK 0x1F
  5930. #define RDMA_REGISTER_TID_RAMROD_DATA_PBL_PAGE_SIZE_LOG_SHIFT 0
  5931. #define RDMA_REGISTER_TID_RAMROD_DATA_TID_TYPE_MASK 0x7
  5932. #define RDMA_REGISTER_TID_RAMROD_DATA_TID_TYPE_SHIFT 5
  5933. u8 flags2;
  5934. #define RDMA_REGISTER_TID_RAMROD_DATA_DMA_MR_MASK 0x1
  5935. #define RDMA_REGISTER_TID_RAMROD_DATA_DMA_MR_SHIFT 0
  5936. #define RDMA_REGISTER_TID_RAMROD_DATA_DIF_ON_HOST_FLG_MASK 0x1
  5937. #define RDMA_REGISTER_TID_RAMROD_DATA_DIF_ON_HOST_FLG_SHIFT 1
  5938. #define RDMA_REGISTER_TID_RAMROD_DATA_RESERVED1_MASK 0x3F
  5939. #define RDMA_REGISTER_TID_RAMROD_DATA_RESERVED1_SHIFT 2
  5940. u8 key;
  5941. u8 length_hi;
  5942. u8 vf_id;
  5943. u8 vf_valid;
  5944. __le16 pd;
  5945. __le16 reserved2;
  5946. __le32 length_lo;
  5947. __le32 itid;
  5948. __le32 reserved3;
  5949. struct regpair va;
  5950. struct regpair pbl_base;
  5951. struct regpair dif_error_addr;
  5952. struct regpair dif_runt_addr;
  5953. __le32 reserved4[2];
  5954. };
  5955. struct rdma_resize_cq_output_params {
  5956. __le32 old_cq_cons;
  5957. __le32 old_cq_prod;
  5958. };
  5959. struct rdma_resize_cq_ramrod_data {
  5960. u8 flags;
  5961. #define RDMA_RESIZE_CQ_RAMROD_DATA_TOGGLE_BIT_MASK 0x1
  5962. #define RDMA_RESIZE_CQ_RAMROD_DATA_TOGGLE_BIT_SHIFT 0
  5963. #define RDMA_RESIZE_CQ_RAMROD_DATA_IS_TWO_LEVEL_PBL_MASK 0x1
  5964. #define RDMA_RESIZE_CQ_RAMROD_DATA_IS_TWO_LEVEL_PBL_SHIFT 1
  5965. #define RDMA_RESIZE_CQ_RAMROD_DATA_RESERVED_MASK 0x3F
  5966. #define RDMA_RESIZE_CQ_RAMROD_DATA_RESERVED_SHIFT 2
  5967. u8 pbl_log_page_size;
  5968. __le16 pbl_num_pages;
  5969. __le32 max_cqes;
  5970. struct regpair pbl_addr;
  5971. struct regpair output_params_addr;
  5972. };
  5973. struct rdma_srq_context {
  5974. struct regpair temp[8];
  5975. };
  5976. struct rdma_srq_create_ramrod_data {
  5977. struct regpair pbl_base_addr;
  5978. __le16 pages_in_srq_pbl;
  5979. __le16 pd_id;
  5980. struct rdma_srq_id srq_id;
  5981. __le16 page_size;
  5982. __le16 reserved1;
  5983. __le32 reserved2;
  5984. struct regpair producers_addr;
  5985. };
  5986. struct rdma_srq_destroy_ramrod_data {
  5987. struct rdma_srq_id srq_id;
  5988. __le32 reserved;
  5989. };
  5990. struct rdma_srq_modify_ramrod_data {
  5991. struct rdma_srq_id srq_id;
  5992. __le32 wqe_limit;
  5993. };
  5994. struct ystorm_rdma_task_st_ctx {
  5995. struct regpair temp[4];
  5996. };
  5997. struct ystorm_rdma_task_ag_ctx {
  5998. u8 reserved;
  5999. u8 byte1;
  6000. __le16 msem_ctx_upd_seq;
  6001. u8 flags0;
  6002. #define YSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_MASK 0xF
  6003. #define YSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_SHIFT 0
  6004. #define YSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_MASK 0x1
  6005. #define YSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_SHIFT 4
  6006. #define YSTORM_RDMA_TASK_AG_CTX_BIT1_MASK 0x1
  6007. #define YSTORM_RDMA_TASK_AG_CTX_BIT1_SHIFT 5
  6008. #define YSTORM_RDMA_TASK_AG_CTX_VALID_MASK 0x1
  6009. #define YSTORM_RDMA_TASK_AG_CTX_VALID_SHIFT 6
  6010. #define YSTORM_RDMA_TASK_AG_CTX_BIT3_MASK 0x1
  6011. #define YSTORM_RDMA_TASK_AG_CTX_BIT3_SHIFT 7
  6012. u8 flags1;
  6013. #define YSTORM_RDMA_TASK_AG_CTX_CF0_MASK 0x3
  6014. #define YSTORM_RDMA_TASK_AG_CTX_CF0_SHIFT 0
  6015. #define YSTORM_RDMA_TASK_AG_CTX_CF1_MASK 0x3
  6016. #define YSTORM_RDMA_TASK_AG_CTX_CF1_SHIFT 2
  6017. #define YSTORM_RDMA_TASK_AG_CTX_CF2SPECIAL_MASK 0x3
  6018. #define YSTORM_RDMA_TASK_AG_CTX_CF2SPECIAL_SHIFT 4
  6019. #define YSTORM_RDMA_TASK_AG_CTX_CF0EN_MASK 0x1
  6020. #define YSTORM_RDMA_TASK_AG_CTX_CF0EN_SHIFT 6
  6021. #define YSTORM_RDMA_TASK_AG_CTX_CF1EN_MASK 0x1
  6022. #define YSTORM_RDMA_TASK_AG_CTX_CF1EN_SHIFT 7
  6023. u8 flags2;
  6024. #define YSTORM_RDMA_TASK_AG_CTX_BIT4_MASK 0x1
  6025. #define YSTORM_RDMA_TASK_AG_CTX_BIT4_SHIFT 0
  6026. #define YSTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
  6027. #define YSTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 1
  6028. #define YSTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
  6029. #define YSTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 2
  6030. #define YSTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
  6031. #define YSTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 3
  6032. #define YSTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
  6033. #define YSTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 4
  6034. #define YSTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
  6035. #define YSTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 5
  6036. #define YSTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
  6037. #define YSTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 6
  6038. #define YSTORM_RDMA_TASK_AG_CTX_RULE6EN_MASK 0x1
  6039. #define YSTORM_RDMA_TASK_AG_CTX_RULE6EN_SHIFT 7
  6040. u8 key;
  6041. __le32 mw_cnt;
  6042. u8 ref_cnt_seq;
  6043. u8 ctx_upd_seq;
  6044. __le16 dif_flags;
  6045. __le16 tx_ref_count;
  6046. __le16 last_used_ltid;
  6047. __le16 parent_mr_lo;
  6048. __le16 parent_mr_hi;
  6049. __le32 fbo_lo;
  6050. __le32 fbo_hi;
  6051. };
  6052. struct mstorm_rdma_task_ag_ctx {
  6053. u8 reserved;
  6054. u8 byte1;
  6055. __le16 icid;
  6056. u8 flags0;
  6057. #define MSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_MASK 0xF
  6058. #define MSTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_SHIFT 0
  6059. #define MSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_MASK 0x1
  6060. #define MSTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_SHIFT 4
  6061. #define MSTORM_RDMA_TASK_AG_CTX_BIT1_MASK 0x1
  6062. #define MSTORM_RDMA_TASK_AG_CTX_BIT1_SHIFT 5
  6063. #define MSTORM_RDMA_TASK_AG_CTX_BIT2_MASK 0x1
  6064. #define MSTORM_RDMA_TASK_AG_CTX_BIT2_SHIFT 6
  6065. #define MSTORM_RDMA_TASK_AG_CTX_BIT3_MASK 0x1
  6066. #define MSTORM_RDMA_TASK_AG_CTX_BIT3_SHIFT 7
  6067. u8 flags1;
  6068. #define MSTORM_RDMA_TASK_AG_CTX_CF0_MASK 0x3
  6069. #define MSTORM_RDMA_TASK_AG_CTX_CF0_SHIFT 0
  6070. #define MSTORM_RDMA_TASK_AG_CTX_CF1_MASK 0x3
  6071. #define MSTORM_RDMA_TASK_AG_CTX_CF1_SHIFT 2
  6072. #define MSTORM_RDMA_TASK_AG_CTX_CF2_MASK 0x3
  6073. #define MSTORM_RDMA_TASK_AG_CTX_CF2_SHIFT 4
  6074. #define MSTORM_RDMA_TASK_AG_CTX_CF0EN_MASK 0x1
  6075. #define MSTORM_RDMA_TASK_AG_CTX_CF0EN_SHIFT 6
  6076. #define MSTORM_RDMA_TASK_AG_CTX_CF1EN_MASK 0x1
  6077. #define MSTORM_RDMA_TASK_AG_CTX_CF1EN_SHIFT 7
  6078. u8 flags2;
  6079. #define MSTORM_RDMA_TASK_AG_CTX_CF2EN_MASK 0x1
  6080. #define MSTORM_RDMA_TASK_AG_CTX_CF2EN_SHIFT 0
  6081. #define MSTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
  6082. #define MSTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 1
  6083. #define MSTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
  6084. #define MSTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 2
  6085. #define MSTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
  6086. #define MSTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 3
  6087. #define MSTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
  6088. #define MSTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 4
  6089. #define MSTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
  6090. #define MSTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 5
  6091. #define MSTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
  6092. #define MSTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 6
  6093. #define MSTORM_RDMA_TASK_AG_CTX_RULE6EN_MASK 0x1
  6094. #define MSTORM_RDMA_TASK_AG_CTX_RULE6EN_SHIFT 7
  6095. u8 key;
  6096. __le32 mw_cnt;
  6097. u8 ref_cnt_seq;
  6098. u8 ctx_upd_seq;
  6099. __le16 dif_flags;
  6100. __le16 tx_ref_count;
  6101. __le16 last_used_ltid;
  6102. __le16 parent_mr_lo;
  6103. __le16 parent_mr_hi;
  6104. __le32 fbo_lo;
  6105. __le32 fbo_hi;
  6106. };
  6107. struct ustorm_rdma_task_st_ctx {
  6108. struct regpair temp[2];
  6109. };
  6110. struct ustorm_rdma_task_ag_ctx {
  6111. u8 reserved;
  6112. u8 byte1;
  6113. __le16 icid;
  6114. u8 flags0;
  6115. #define USTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_MASK 0xF
  6116. #define USTORM_RDMA_TASK_AG_CTX_CONNECTION_TYPE_SHIFT 0
  6117. #define USTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_MASK 0x1
  6118. #define USTORM_RDMA_TASK_AG_CTX_EXIST_IN_QM0_SHIFT 4
  6119. #define USTORM_RDMA_TASK_AG_CTX_DIF_RUNT_VALID_MASK 0x1
  6120. #define USTORM_RDMA_TASK_AG_CTX_DIF_RUNT_VALID_SHIFT 5
  6121. #define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_MASK 0x3
  6122. #define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_SHIFT 6
  6123. u8 flags1;
  6124. #define USTORM_RDMA_TASK_AG_CTX_DIF_RESULT_TOGGLE_BIT_MASK 0x3
  6125. #define USTORM_RDMA_TASK_AG_CTX_DIF_RESULT_TOGGLE_BIT_SHIFT 0
  6126. #define USTORM_RDMA_TASK_AG_CTX_DIF_TX_IO_FLG_MASK 0x3
  6127. #define USTORM_RDMA_TASK_AG_CTX_DIF_TX_IO_FLG_SHIFT 2
  6128. #define USTORM_RDMA_TASK_AG_CTX_CF3_MASK 0x3
  6129. #define USTORM_RDMA_TASK_AG_CTX_CF3_SHIFT 4
  6130. #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_MASK 0x3
  6131. #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_SHIFT 6
  6132. u8 flags2;
  6133. #define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_EN_MASK 0x1
  6134. #define USTORM_RDMA_TASK_AG_CTX_DIF_WRITE_RESULT_CF_EN_SHIFT 0
  6135. #define USTORM_RDMA_TASK_AG_CTX_RESERVED2_MASK 0x1
  6136. #define USTORM_RDMA_TASK_AG_CTX_RESERVED2_SHIFT 1
  6137. #define USTORM_RDMA_TASK_AG_CTX_RESERVED3_MASK 0x1
  6138. #define USTORM_RDMA_TASK_AG_CTX_RESERVED3_SHIFT 2
  6139. #define USTORM_RDMA_TASK_AG_CTX_CF3EN_MASK 0x1
  6140. #define USTORM_RDMA_TASK_AG_CTX_CF3EN_SHIFT 3
  6141. #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_EN_MASK 0x1
  6142. #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_CF_EN_SHIFT 4
  6143. #define USTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
  6144. #define USTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 5
  6145. #define USTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
  6146. #define USTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 6
  6147. #define USTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
  6148. #define USTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 7
  6149. u8 flags3;
  6150. #define USTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
  6151. #define USTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 0
  6152. #define USTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
  6153. #define USTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 1
  6154. #define USTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
  6155. #define USTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 2
  6156. #define USTORM_RDMA_TASK_AG_CTX_RULE6EN_MASK 0x1
  6157. #define USTORM_RDMA_TASK_AG_CTX_RULE6EN_SHIFT 3
  6158. #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_TYPE_MASK 0xF
  6159. #define USTORM_RDMA_TASK_AG_CTX_DIF_ERROR_TYPE_SHIFT 4
  6160. __le32 dif_err_intervals;
  6161. __le32 dif_error_1st_interval;
  6162. __le32 reg2;
  6163. __le32 dif_runt_value;
  6164. __le32 reg4;
  6165. __le32 reg5;
  6166. };
  6167. struct rdma_task_context {
  6168. struct ystorm_rdma_task_st_ctx ystorm_st_context;
  6169. struct ystorm_rdma_task_ag_ctx ystorm_ag_context;
  6170. struct tdif_task_context tdif_context;
  6171. struct mstorm_rdma_task_ag_ctx mstorm_ag_context;
  6172. struct mstorm_rdma_task_st_ctx mstorm_st_context;
  6173. struct rdif_task_context rdif_context;
  6174. struct ustorm_rdma_task_st_ctx ustorm_st_context;
  6175. struct regpair ustorm_st_padding[2];
  6176. struct ustorm_rdma_task_ag_ctx ustorm_ag_context;
  6177. };
  6178. enum rdma_tid_type {
  6179. RDMA_TID_REGISTERED_MR,
  6180. RDMA_TID_FMR,
  6181. RDMA_TID_MW_TYPE1,
  6182. RDMA_TID_MW_TYPE2A,
  6183. MAX_RDMA_TID_TYPE
  6184. };
  6185. struct xstorm_roce_conn_ag_ctx_dq_ext_ld_part {
  6186. u8 reserved0;
  6187. u8 state;
  6188. u8 flags0;
  6189. #define XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM0_MASK 0x1
  6190. #define XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM0_SHIFT 0
  6191. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT1_MASK 0x1
  6192. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT1_SHIFT 1
  6193. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT2_MASK 0x1
  6194. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT2_SHIFT 2
  6195. #define XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM3_MASK 0x1
  6196. #define XSTORMROCECONNAGCTXDQEXTLDPART_EXIST_IN_QM3_SHIFT 3
  6197. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT4_MASK 0x1
  6198. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT4_SHIFT 4
  6199. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT5_MASK 0x1
  6200. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT5_SHIFT 5
  6201. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT6_MASK 0x1
  6202. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT6_SHIFT 6
  6203. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT7_MASK 0x1
  6204. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT7_SHIFT 7
  6205. u8 flags1;
  6206. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT8_MASK 0x1
  6207. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT8_SHIFT 0
  6208. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT9_MASK 0x1
  6209. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT9_SHIFT 1
  6210. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT10_MASK 0x1
  6211. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT10_SHIFT 2
  6212. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT11_MASK 0x1
  6213. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT11_SHIFT 3
  6214. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT12_MASK 0x1
  6215. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT12_SHIFT 4
  6216. #define XSTORMROCECONNAGCTXDQEXTLDPART_MSTORM_FLUSH_MASK 0x1
  6217. #define XSTORMROCECONNAGCTXDQEXTLDPART_MSTORM_FLUSH_SHIFT 5
  6218. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT14_MASK 0x1
  6219. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT14_SHIFT 6
  6220. #define XSTORMROCECONNAGCTXDQEXTLDPART_YSTORM_FLUSH_MASK 0x1
  6221. #define XSTORMROCECONNAGCTXDQEXTLDPART_YSTORM_FLUSH_SHIFT 7
  6222. u8 flags2;
  6223. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF0_MASK 0x3
  6224. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF0_SHIFT 0
  6225. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF1_MASK 0x3
  6226. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF1_SHIFT 2
  6227. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF2_MASK 0x3
  6228. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF2_SHIFT 4
  6229. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF3_MASK 0x3
  6230. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF3_SHIFT 6
  6231. u8 flags3;
  6232. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF4_MASK 0x3
  6233. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF4_SHIFT 0
  6234. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF5_MASK 0x3
  6235. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF5_SHIFT 2
  6236. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF6_MASK 0x3
  6237. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF6_SHIFT 4
  6238. #define XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_MASK 0x3
  6239. #define XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_SHIFT 6
  6240. u8 flags4;
  6241. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF8_MASK 0x3
  6242. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF8_SHIFT 0
  6243. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF9_MASK 0x3
  6244. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF9_SHIFT 2
  6245. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF10_MASK 0x3
  6246. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF10_SHIFT 4
  6247. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF11_MASK 0x3
  6248. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF11_SHIFT 6
  6249. u8 flags5;
  6250. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF12_MASK 0x3
  6251. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF12_SHIFT 0
  6252. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF13_MASK 0x3
  6253. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF13_SHIFT 2
  6254. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF14_MASK 0x3
  6255. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF14_SHIFT 4
  6256. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF15_MASK 0x3
  6257. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF15_SHIFT 6
  6258. u8 flags6;
  6259. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF16_MASK 0x3
  6260. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF16_SHIFT 0
  6261. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF17_MASK 0x3
  6262. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF17_SHIFT 2
  6263. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF18_MASK 0x3
  6264. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF18_SHIFT 4
  6265. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF19_MASK 0x3
  6266. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF19_SHIFT 6
  6267. u8 flags7;
  6268. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF20_MASK 0x3
  6269. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF20_SHIFT 0
  6270. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF21_MASK 0x3
  6271. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF21_SHIFT 2
  6272. #define XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_MASK 0x3
  6273. #define XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_SHIFT 4
  6274. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF0EN_MASK 0x1
  6275. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF0EN_SHIFT 6
  6276. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF1EN_MASK 0x1
  6277. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF1EN_SHIFT 7
  6278. u8 flags8;
  6279. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF2EN_MASK 0x1
  6280. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF2EN_SHIFT 0
  6281. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF3EN_MASK 0x1
  6282. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF3EN_SHIFT 1
  6283. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF4EN_MASK 0x1
  6284. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF4EN_SHIFT 2
  6285. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF5EN_MASK 0x1
  6286. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF5EN_SHIFT 3
  6287. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF6EN_MASK 0x1
  6288. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF6EN_SHIFT 4
  6289. #define XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_EN_MASK 0x1
  6290. #define XSTORMROCECONNAGCTXDQEXTLDPART_FLUSH_Q0_CF_EN_SHIFT 5
  6291. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF8EN_MASK 0x1
  6292. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF8EN_SHIFT 6
  6293. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF9EN_MASK 0x1
  6294. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF9EN_SHIFT 7
  6295. u8 flags9;
  6296. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF10EN_MASK 0x1
  6297. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF10EN_SHIFT 0
  6298. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF11EN_MASK 0x1
  6299. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF11EN_SHIFT 1
  6300. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF12EN_MASK 0x1
  6301. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF12EN_SHIFT 2
  6302. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF13EN_MASK 0x1
  6303. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF13EN_SHIFT 3
  6304. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF14EN_MASK 0x1
  6305. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF14EN_SHIFT 4
  6306. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF15EN_MASK 0x1
  6307. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF15EN_SHIFT 5
  6308. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF16EN_MASK 0x1
  6309. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF16EN_SHIFT 6
  6310. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF17EN_MASK 0x1
  6311. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF17EN_SHIFT 7
  6312. u8 flags10;
  6313. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF18EN_MASK 0x1
  6314. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF18EN_SHIFT 0
  6315. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF19EN_MASK 0x1
  6316. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF19EN_SHIFT 1
  6317. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF20EN_MASK 0x1
  6318. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF20EN_SHIFT 2
  6319. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF21EN_MASK 0x1
  6320. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF21EN_SHIFT 3
  6321. #define XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_EN_MASK 0x1
  6322. #define XSTORMROCECONNAGCTXDQEXTLDPART_SLOW_PATH_EN_SHIFT 4
  6323. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF23EN_MASK 0x1
  6324. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF23EN_SHIFT 5
  6325. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE0EN_MASK 0x1
  6326. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE0EN_SHIFT 6
  6327. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE1EN_MASK 0x1
  6328. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE1EN_SHIFT 7
  6329. u8 flags11;
  6330. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE2EN_MASK 0x1
  6331. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE2EN_SHIFT 0
  6332. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE3EN_MASK 0x1
  6333. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE3EN_SHIFT 1
  6334. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE4EN_MASK 0x1
  6335. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE4EN_SHIFT 2
  6336. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE5EN_MASK 0x1
  6337. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE5EN_SHIFT 3
  6338. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE6EN_MASK 0x1
  6339. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE6EN_SHIFT 4
  6340. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE7EN_MASK 0x1
  6341. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE7EN_SHIFT 5
  6342. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED1_MASK 0x1
  6343. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED1_SHIFT 6
  6344. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE9EN_MASK 0x1
  6345. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE9EN_SHIFT 7
  6346. u8 flags12;
  6347. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE10EN_MASK 0x1
  6348. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE10EN_SHIFT 0
  6349. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE11EN_MASK 0x1
  6350. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE11EN_SHIFT 1
  6351. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED2_MASK 0x1
  6352. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED2_SHIFT 2
  6353. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED3_MASK 0x1
  6354. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED3_SHIFT 3
  6355. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE14EN_MASK 0x1
  6356. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE14EN_SHIFT 4
  6357. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE15EN_MASK 0x1
  6358. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE15EN_SHIFT 5
  6359. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE16EN_MASK 0x1
  6360. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE16EN_SHIFT 6
  6361. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE17EN_MASK 0x1
  6362. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE17EN_SHIFT 7
  6363. u8 flags13;
  6364. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE18EN_MASK 0x1
  6365. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE18EN_SHIFT 0
  6366. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE19EN_MASK 0x1
  6367. #define XSTORMROCECONNAGCTXDQEXTLDPART_RULE19EN_SHIFT 1
  6368. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED4_MASK 0x1
  6369. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED4_SHIFT 2
  6370. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED5_MASK 0x1
  6371. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED5_SHIFT 3
  6372. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED6_MASK 0x1
  6373. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED6_SHIFT 4
  6374. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED7_MASK 0x1
  6375. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED7_SHIFT 5
  6376. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED8_MASK 0x1
  6377. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED8_SHIFT 6
  6378. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED9_MASK 0x1
  6379. #define XSTORMROCECONNAGCTXDQEXTLDPART_A0_RESERVED9_SHIFT 7
  6380. u8 flags14;
  6381. #define XSTORMROCECONNAGCTXDQEXTLDPART_MIGRATION_MASK 0x1
  6382. #define XSTORMROCECONNAGCTXDQEXTLDPART_MIGRATION_SHIFT 0
  6383. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT17_MASK 0x1
  6384. #define XSTORMROCECONNAGCTXDQEXTLDPART_BIT17_SHIFT 1
  6385. #define XSTORMROCECONNAGCTXDQEXTLDPART_DPM_PORT_NUM_MASK 0x3
  6386. #define XSTORMROCECONNAGCTXDQEXTLDPART_DPM_PORT_NUM_SHIFT 2
  6387. #define XSTORMROCECONNAGCTXDQEXTLDPART_RESERVED_MASK 0x1
  6388. #define XSTORMROCECONNAGCTXDQEXTLDPART_RESERVED_SHIFT 4
  6389. #define XSTORMROCECONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_MASK 0x1
  6390. #define XSTORMROCECONNAGCTXDQEXTLDPART_ROCE_EDPM_ENABLE_SHIFT 5
  6391. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF23_MASK 0x3
  6392. #define XSTORMROCECONNAGCTXDQEXTLDPART_CF23_SHIFT 6
  6393. u8 byte2;
  6394. __le16 physical_q0;
  6395. __le16 word1;
  6396. __le16 word2;
  6397. __le16 word3;
  6398. __le16 word4;
  6399. __le16 word5;
  6400. __le16 conn_dpi;
  6401. u8 byte3;
  6402. u8 byte4;
  6403. u8 byte5;
  6404. u8 byte6;
  6405. __le32 reg0;
  6406. __le32 reg1;
  6407. __le32 reg2;
  6408. __le32 snd_nxt_psn;
  6409. __le32 reg4;
  6410. };
  6411. struct mstorm_rdma_conn_ag_ctx {
  6412. u8 byte0;
  6413. u8 byte1;
  6414. u8 flags0;
  6415. #define MSTORM_RDMA_CONN_AG_CTX_BIT0_MASK 0x1
  6416. #define MSTORM_RDMA_CONN_AG_CTX_BIT0_SHIFT 0
  6417. #define MSTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
  6418. #define MSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
  6419. #define MSTORM_RDMA_CONN_AG_CTX_CF0_MASK 0x3
  6420. #define MSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT 2
  6421. #define MSTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
  6422. #define MSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 4
  6423. #define MSTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
  6424. #define MSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 6
  6425. u8 flags1;
  6426. #define MSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK 0x1
  6427. #define MSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT 0
  6428. #define MSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
  6429. #define MSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 1
  6430. #define MSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
  6431. #define MSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 2
  6432. #define MSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK 0x1
  6433. #define MSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT 3
  6434. #define MSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK 0x1
  6435. #define MSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT 4
  6436. #define MSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
  6437. #define MSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 5
  6438. #define MSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
  6439. #define MSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 6
  6440. #define MSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
  6441. #define MSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 7
  6442. __le16 word0;
  6443. __le16 word1;
  6444. __le32 reg0;
  6445. __le32 reg1;
  6446. };
  6447. struct tstorm_rdma_conn_ag_ctx {
  6448. u8 reserved0;
  6449. u8 byte1;
  6450. u8 flags0;
  6451. #define TSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  6452. #define TSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  6453. #define TSTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
  6454. #define TSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
  6455. #define TSTORM_RDMA_CONN_AG_CTX_BIT2_MASK 0x1
  6456. #define TSTORM_RDMA_CONN_AG_CTX_BIT2_SHIFT 2
  6457. #define TSTORM_RDMA_CONN_AG_CTX_BIT3_MASK 0x1
  6458. #define TSTORM_RDMA_CONN_AG_CTX_BIT3_SHIFT 3
  6459. #define TSTORM_RDMA_CONN_AG_CTX_BIT4_MASK 0x1
  6460. #define TSTORM_RDMA_CONN_AG_CTX_BIT4_SHIFT 4
  6461. #define TSTORM_RDMA_CONN_AG_CTX_BIT5_MASK 0x1
  6462. #define TSTORM_RDMA_CONN_AG_CTX_BIT5_SHIFT 5
  6463. #define TSTORM_RDMA_CONN_AG_CTX_CF0_MASK 0x3
  6464. #define TSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT 6
  6465. u8 flags1;
  6466. #define TSTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
  6467. #define TSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 0
  6468. #define TSTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
  6469. #define TSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 2
  6470. #define TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_MASK 0x3
  6471. #define TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_SHIFT 4
  6472. #define TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  6473. #define TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
  6474. u8 flags2;
  6475. #define TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_MASK 0x3
  6476. #define TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_SHIFT 0
  6477. #define TSTORM_RDMA_CONN_AG_CTX_CF6_MASK 0x3
  6478. #define TSTORM_RDMA_CONN_AG_CTX_CF6_SHIFT 2
  6479. #define TSTORM_RDMA_CONN_AG_CTX_CF7_MASK 0x3
  6480. #define TSTORM_RDMA_CONN_AG_CTX_CF7_SHIFT 4
  6481. #define TSTORM_RDMA_CONN_AG_CTX_CF8_MASK 0x3
  6482. #define TSTORM_RDMA_CONN_AG_CTX_CF8_SHIFT 6
  6483. u8 flags3;
  6484. #define TSTORM_RDMA_CONN_AG_CTX_CF9_MASK 0x3
  6485. #define TSTORM_RDMA_CONN_AG_CTX_CF9_SHIFT 0
  6486. #define TSTORM_RDMA_CONN_AG_CTX_CF10_MASK 0x3
  6487. #define TSTORM_RDMA_CONN_AG_CTX_CF10_SHIFT 2
  6488. #define TSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK 0x1
  6489. #define TSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT 4
  6490. #define TSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
  6491. #define TSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 5
  6492. #define TSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
  6493. #define TSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 6
  6494. #define TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_MASK 0x1
  6495. #define TSTORM_RDMA_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_SHIFT 7
  6496. u8 flags4;
  6497. #define TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  6498. #define TSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
  6499. #define TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_MASK 0x1
  6500. #define TSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_SHIFT 1
  6501. #define TSTORM_RDMA_CONN_AG_CTX_CF6EN_MASK 0x1
  6502. #define TSTORM_RDMA_CONN_AG_CTX_CF6EN_SHIFT 2
  6503. #define TSTORM_RDMA_CONN_AG_CTX_CF7EN_MASK 0x1
  6504. #define TSTORM_RDMA_CONN_AG_CTX_CF7EN_SHIFT 3
  6505. #define TSTORM_RDMA_CONN_AG_CTX_CF8EN_MASK 0x1
  6506. #define TSTORM_RDMA_CONN_AG_CTX_CF8EN_SHIFT 4
  6507. #define TSTORM_RDMA_CONN_AG_CTX_CF9EN_MASK 0x1
  6508. #define TSTORM_RDMA_CONN_AG_CTX_CF9EN_SHIFT 5
  6509. #define TSTORM_RDMA_CONN_AG_CTX_CF10EN_MASK 0x1
  6510. #define TSTORM_RDMA_CONN_AG_CTX_CF10EN_SHIFT 6
  6511. #define TSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK 0x1
  6512. #define TSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT 7
  6513. u8 flags5;
  6514. #define TSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK 0x1
  6515. #define TSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT 0
  6516. #define TSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
  6517. #define TSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 1
  6518. #define TSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
  6519. #define TSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 2
  6520. #define TSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
  6521. #define TSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 3
  6522. #define TSTORM_RDMA_CONN_AG_CTX_RULE5EN_MASK 0x1
  6523. #define TSTORM_RDMA_CONN_AG_CTX_RULE5EN_SHIFT 4
  6524. #define TSTORM_RDMA_CONN_AG_CTX_RULE6EN_MASK 0x1
  6525. #define TSTORM_RDMA_CONN_AG_CTX_RULE6EN_SHIFT 5
  6526. #define TSTORM_RDMA_CONN_AG_CTX_RULE7EN_MASK 0x1
  6527. #define TSTORM_RDMA_CONN_AG_CTX_RULE7EN_SHIFT 6
  6528. #define TSTORM_RDMA_CONN_AG_CTX_RULE8EN_MASK 0x1
  6529. #define TSTORM_RDMA_CONN_AG_CTX_RULE8EN_SHIFT 7
  6530. __le32 reg0;
  6531. __le32 reg1;
  6532. __le32 reg2;
  6533. __le32 reg3;
  6534. __le32 reg4;
  6535. __le32 reg5;
  6536. __le32 reg6;
  6537. __le32 reg7;
  6538. __le32 reg8;
  6539. u8 byte2;
  6540. u8 byte3;
  6541. __le16 word0;
  6542. u8 byte4;
  6543. u8 byte5;
  6544. __le16 word1;
  6545. __le16 word2;
  6546. __le16 word3;
  6547. __le32 reg9;
  6548. __le32 reg10;
  6549. };
  6550. struct tstorm_rdma_task_ag_ctx {
  6551. u8 byte0;
  6552. u8 byte1;
  6553. __le16 word0;
  6554. u8 flags0;
  6555. #define TSTORM_RDMA_TASK_AG_CTX_NIBBLE0_MASK 0xF
  6556. #define TSTORM_RDMA_TASK_AG_CTX_NIBBLE0_SHIFT 0
  6557. #define TSTORM_RDMA_TASK_AG_CTX_BIT0_MASK 0x1
  6558. #define TSTORM_RDMA_TASK_AG_CTX_BIT0_SHIFT 4
  6559. #define TSTORM_RDMA_TASK_AG_CTX_BIT1_MASK 0x1
  6560. #define TSTORM_RDMA_TASK_AG_CTX_BIT1_SHIFT 5
  6561. #define TSTORM_RDMA_TASK_AG_CTX_BIT2_MASK 0x1
  6562. #define TSTORM_RDMA_TASK_AG_CTX_BIT2_SHIFT 6
  6563. #define TSTORM_RDMA_TASK_AG_CTX_BIT3_MASK 0x1
  6564. #define TSTORM_RDMA_TASK_AG_CTX_BIT3_SHIFT 7
  6565. u8 flags1;
  6566. #define TSTORM_RDMA_TASK_AG_CTX_BIT4_MASK 0x1
  6567. #define TSTORM_RDMA_TASK_AG_CTX_BIT4_SHIFT 0
  6568. #define TSTORM_RDMA_TASK_AG_CTX_BIT5_MASK 0x1
  6569. #define TSTORM_RDMA_TASK_AG_CTX_BIT5_SHIFT 1
  6570. #define TSTORM_RDMA_TASK_AG_CTX_CF0_MASK 0x3
  6571. #define TSTORM_RDMA_TASK_AG_CTX_CF0_SHIFT 2
  6572. #define TSTORM_RDMA_TASK_AG_CTX_CF1_MASK 0x3
  6573. #define TSTORM_RDMA_TASK_AG_CTX_CF1_SHIFT 4
  6574. #define TSTORM_RDMA_TASK_AG_CTX_CF2_MASK 0x3
  6575. #define TSTORM_RDMA_TASK_AG_CTX_CF2_SHIFT 6
  6576. u8 flags2;
  6577. #define TSTORM_RDMA_TASK_AG_CTX_CF3_MASK 0x3
  6578. #define TSTORM_RDMA_TASK_AG_CTX_CF3_SHIFT 0
  6579. #define TSTORM_RDMA_TASK_AG_CTX_CF4_MASK 0x3
  6580. #define TSTORM_RDMA_TASK_AG_CTX_CF4_SHIFT 2
  6581. #define TSTORM_RDMA_TASK_AG_CTX_CF5_MASK 0x3
  6582. #define TSTORM_RDMA_TASK_AG_CTX_CF5_SHIFT 4
  6583. #define TSTORM_RDMA_TASK_AG_CTX_CF6_MASK 0x3
  6584. #define TSTORM_RDMA_TASK_AG_CTX_CF6_SHIFT 6
  6585. u8 flags3;
  6586. #define TSTORM_RDMA_TASK_AG_CTX_CF7_MASK 0x3
  6587. #define TSTORM_RDMA_TASK_AG_CTX_CF7_SHIFT 0
  6588. #define TSTORM_RDMA_TASK_AG_CTX_CF0EN_MASK 0x1
  6589. #define TSTORM_RDMA_TASK_AG_CTX_CF0EN_SHIFT 2
  6590. #define TSTORM_RDMA_TASK_AG_CTX_CF1EN_MASK 0x1
  6591. #define TSTORM_RDMA_TASK_AG_CTX_CF1EN_SHIFT 3
  6592. #define TSTORM_RDMA_TASK_AG_CTX_CF2EN_MASK 0x1
  6593. #define TSTORM_RDMA_TASK_AG_CTX_CF2EN_SHIFT 4
  6594. #define TSTORM_RDMA_TASK_AG_CTX_CF3EN_MASK 0x1
  6595. #define TSTORM_RDMA_TASK_AG_CTX_CF3EN_SHIFT 5
  6596. #define TSTORM_RDMA_TASK_AG_CTX_CF4EN_MASK 0x1
  6597. #define TSTORM_RDMA_TASK_AG_CTX_CF4EN_SHIFT 6
  6598. #define TSTORM_RDMA_TASK_AG_CTX_CF5EN_MASK 0x1
  6599. #define TSTORM_RDMA_TASK_AG_CTX_CF5EN_SHIFT 7
  6600. u8 flags4;
  6601. #define TSTORM_RDMA_TASK_AG_CTX_CF6EN_MASK 0x1
  6602. #define TSTORM_RDMA_TASK_AG_CTX_CF6EN_SHIFT 0
  6603. #define TSTORM_RDMA_TASK_AG_CTX_CF7EN_MASK 0x1
  6604. #define TSTORM_RDMA_TASK_AG_CTX_CF7EN_SHIFT 1
  6605. #define TSTORM_RDMA_TASK_AG_CTX_RULE0EN_MASK 0x1
  6606. #define TSTORM_RDMA_TASK_AG_CTX_RULE0EN_SHIFT 2
  6607. #define TSTORM_RDMA_TASK_AG_CTX_RULE1EN_MASK 0x1
  6608. #define TSTORM_RDMA_TASK_AG_CTX_RULE1EN_SHIFT 3
  6609. #define TSTORM_RDMA_TASK_AG_CTX_RULE2EN_MASK 0x1
  6610. #define TSTORM_RDMA_TASK_AG_CTX_RULE2EN_SHIFT 4
  6611. #define TSTORM_RDMA_TASK_AG_CTX_RULE3EN_MASK 0x1
  6612. #define TSTORM_RDMA_TASK_AG_CTX_RULE3EN_SHIFT 5
  6613. #define TSTORM_RDMA_TASK_AG_CTX_RULE4EN_MASK 0x1
  6614. #define TSTORM_RDMA_TASK_AG_CTX_RULE4EN_SHIFT 6
  6615. #define TSTORM_RDMA_TASK_AG_CTX_RULE5EN_MASK 0x1
  6616. #define TSTORM_RDMA_TASK_AG_CTX_RULE5EN_SHIFT 7
  6617. u8 byte2;
  6618. __le16 word1;
  6619. __le32 reg0;
  6620. u8 byte3;
  6621. u8 byte4;
  6622. __le16 word2;
  6623. __le16 word3;
  6624. __le16 word4;
  6625. __le32 reg1;
  6626. __le32 reg2;
  6627. };
  6628. struct ustorm_rdma_conn_ag_ctx {
  6629. u8 reserved;
  6630. u8 byte1;
  6631. u8 flags0;
  6632. #define USTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  6633. #define USTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  6634. #define USTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
  6635. #define USTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
  6636. #define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  6637. #define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 2
  6638. #define USTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
  6639. #define USTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 4
  6640. #define USTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
  6641. #define USTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 6
  6642. u8 flags1;
  6643. #define USTORM_RDMA_CONN_AG_CTX_CF3_MASK 0x3
  6644. #define USTORM_RDMA_CONN_AG_CTX_CF3_SHIFT 0
  6645. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_MASK 0x3
  6646. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_SHIFT 2
  6647. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_MASK 0x3
  6648. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_SHIFT 4
  6649. #define USTORM_RDMA_CONN_AG_CTX_CF6_MASK 0x3
  6650. #define USTORM_RDMA_CONN_AG_CTX_CF6_SHIFT 6
  6651. u8 flags2;
  6652. #define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  6653. #define USTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
  6654. #define USTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
  6655. #define USTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 1
  6656. #define USTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
  6657. #define USTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 2
  6658. #define USTORM_RDMA_CONN_AG_CTX_CF3EN_MASK 0x1
  6659. #define USTORM_RDMA_CONN_AG_CTX_CF3EN_SHIFT 3
  6660. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_EN_MASK 0x1
  6661. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_SE_CF_EN_SHIFT 4
  6662. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_EN_MASK 0x1
  6663. #define USTORM_RDMA_CONN_AG_CTX_CQ_ARM_CF_EN_SHIFT 5
  6664. #define USTORM_RDMA_CONN_AG_CTX_CF6EN_MASK 0x1
  6665. #define USTORM_RDMA_CONN_AG_CTX_CF6EN_SHIFT 6
  6666. #define USTORM_RDMA_CONN_AG_CTX_CQ_SE_EN_MASK 0x1
  6667. #define USTORM_RDMA_CONN_AG_CTX_CQ_SE_EN_SHIFT 7
  6668. u8 flags3;
  6669. #define USTORM_RDMA_CONN_AG_CTX_CQ_EN_MASK 0x1
  6670. #define USTORM_RDMA_CONN_AG_CTX_CQ_EN_SHIFT 0
  6671. #define USTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
  6672. #define USTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 1
  6673. #define USTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
  6674. #define USTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 2
  6675. #define USTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
  6676. #define USTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 3
  6677. #define USTORM_RDMA_CONN_AG_CTX_RULE5EN_MASK 0x1
  6678. #define USTORM_RDMA_CONN_AG_CTX_RULE5EN_SHIFT 4
  6679. #define USTORM_RDMA_CONN_AG_CTX_RULE6EN_MASK 0x1
  6680. #define USTORM_RDMA_CONN_AG_CTX_RULE6EN_SHIFT 5
  6681. #define USTORM_RDMA_CONN_AG_CTX_RULE7EN_MASK 0x1
  6682. #define USTORM_RDMA_CONN_AG_CTX_RULE7EN_SHIFT 6
  6683. #define USTORM_RDMA_CONN_AG_CTX_RULE8EN_MASK 0x1
  6684. #define USTORM_RDMA_CONN_AG_CTX_RULE8EN_SHIFT 7
  6685. u8 byte2;
  6686. u8 byte3;
  6687. __le16 conn_dpi;
  6688. __le16 word1;
  6689. __le32 cq_cons;
  6690. __le32 cq_se_prod;
  6691. __le32 cq_prod;
  6692. __le32 reg3;
  6693. __le16 int_timeout;
  6694. __le16 word3;
  6695. };
  6696. struct xstorm_rdma_conn_ag_ctx {
  6697. u8 reserved0;
  6698. u8 state;
  6699. u8 flags0;
  6700. #define XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  6701. #define XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  6702. #define XSTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
  6703. #define XSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
  6704. #define XSTORM_RDMA_CONN_AG_CTX_BIT2_MASK 0x1
  6705. #define XSTORM_RDMA_CONN_AG_CTX_BIT2_SHIFT 2
  6706. #define XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  6707. #define XSTORM_RDMA_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  6708. #define XSTORM_RDMA_CONN_AG_CTX_BIT4_MASK 0x1
  6709. #define XSTORM_RDMA_CONN_AG_CTX_BIT4_SHIFT 4
  6710. #define XSTORM_RDMA_CONN_AG_CTX_BIT5_MASK 0x1
  6711. #define XSTORM_RDMA_CONN_AG_CTX_BIT5_SHIFT 5
  6712. #define XSTORM_RDMA_CONN_AG_CTX_BIT6_MASK 0x1
  6713. #define XSTORM_RDMA_CONN_AG_CTX_BIT6_SHIFT 6
  6714. #define XSTORM_RDMA_CONN_AG_CTX_BIT7_MASK 0x1
  6715. #define XSTORM_RDMA_CONN_AG_CTX_BIT7_SHIFT 7
  6716. u8 flags1;
  6717. #define XSTORM_RDMA_CONN_AG_CTX_BIT8_MASK 0x1
  6718. #define XSTORM_RDMA_CONN_AG_CTX_BIT8_SHIFT 0
  6719. #define XSTORM_RDMA_CONN_AG_CTX_BIT9_MASK 0x1
  6720. #define XSTORM_RDMA_CONN_AG_CTX_BIT9_SHIFT 1
  6721. #define XSTORM_RDMA_CONN_AG_CTX_BIT10_MASK 0x1
  6722. #define XSTORM_RDMA_CONN_AG_CTX_BIT10_SHIFT 2
  6723. #define XSTORM_RDMA_CONN_AG_CTX_BIT11_MASK 0x1
  6724. #define XSTORM_RDMA_CONN_AG_CTX_BIT11_SHIFT 3
  6725. #define XSTORM_RDMA_CONN_AG_CTX_BIT12_MASK 0x1
  6726. #define XSTORM_RDMA_CONN_AG_CTX_BIT12_SHIFT 4
  6727. #define XSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_MASK 0x1
  6728. #define XSTORM_RDMA_CONN_AG_CTX_MSTORM_FLUSH_SHIFT 5
  6729. #define XSTORM_RDMA_CONN_AG_CTX_BIT14_MASK 0x1
  6730. #define XSTORM_RDMA_CONN_AG_CTX_BIT14_SHIFT 6
  6731. #define XSTORM_RDMA_CONN_AG_CTX_YSTORM_FLUSH_MASK 0x1
  6732. #define XSTORM_RDMA_CONN_AG_CTX_YSTORM_FLUSH_SHIFT 7
  6733. u8 flags2;
  6734. #define XSTORM_RDMA_CONN_AG_CTX_CF0_MASK 0x3
  6735. #define XSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT 0
  6736. #define XSTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
  6737. #define XSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 2
  6738. #define XSTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
  6739. #define XSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 4
  6740. #define XSTORM_RDMA_CONN_AG_CTX_CF3_MASK 0x3
  6741. #define XSTORM_RDMA_CONN_AG_CTX_CF3_SHIFT 6
  6742. u8 flags3;
  6743. #define XSTORM_RDMA_CONN_AG_CTX_CF4_MASK 0x3
  6744. #define XSTORM_RDMA_CONN_AG_CTX_CF4_SHIFT 0
  6745. #define XSTORM_RDMA_CONN_AG_CTX_CF5_MASK 0x3
  6746. #define XSTORM_RDMA_CONN_AG_CTX_CF5_SHIFT 2
  6747. #define XSTORM_RDMA_CONN_AG_CTX_CF6_MASK 0x3
  6748. #define XSTORM_RDMA_CONN_AG_CTX_CF6_SHIFT 4
  6749. #define XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  6750. #define XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
  6751. u8 flags4;
  6752. #define XSTORM_RDMA_CONN_AG_CTX_CF8_MASK 0x3
  6753. #define XSTORM_RDMA_CONN_AG_CTX_CF8_SHIFT 0
  6754. #define XSTORM_RDMA_CONN_AG_CTX_CF9_MASK 0x3
  6755. #define XSTORM_RDMA_CONN_AG_CTX_CF9_SHIFT 2
  6756. #define XSTORM_RDMA_CONN_AG_CTX_CF10_MASK 0x3
  6757. #define XSTORM_RDMA_CONN_AG_CTX_CF10_SHIFT 4
  6758. #define XSTORM_RDMA_CONN_AG_CTX_CF11_MASK 0x3
  6759. #define XSTORM_RDMA_CONN_AG_CTX_CF11_SHIFT 6
  6760. u8 flags5;
  6761. #define XSTORM_RDMA_CONN_AG_CTX_CF12_MASK 0x3
  6762. #define XSTORM_RDMA_CONN_AG_CTX_CF12_SHIFT 0
  6763. #define XSTORM_RDMA_CONN_AG_CTX_CF13_MASK 0x3
  6764. #define XSTORM_RDMA_CONN_AG_CTX_CF13_SHIFT 2
  6765. #define XSTORM_RDMA_CONN_AG_CTX_CF14_MASK 0x3
  6766. #define XSTORM_RDMA_CONN_AG_CTX_CF14_SHIFT 4
  6767. #define XSTORM_RDMA_CONN_AG_CTX_CF15_MASK 0x3
  6768. #define XSTORM_RDMA_CONN_AG_CTX_CF15_SHIFT 6
  6769. u8 flags6;
  6770. #define XSTORM_RDMA_CONN_AG_CTX_CF16_MASK 0x3
  6771. #define XSTORM_RDMA_CONN_AG_CTX_CF16_SHIFT 0
  6772. #define XSTORM_RDMA_CONN_AG_CTX_CF17_MASK 0x3
  6773. #define XSTORM_RDMA_CONN_AG_CTX_CF17_SHIFT 2
  6774. #define XSTORM_RDMA_CONN_AG_CTX_CF18_MASK 0x3
  6775. #define XSTORM_RDMA_CONN_AG_CTX_CF18_SHIFT 4
  6776. #define XSTORM_RDMA_CONN_AG_CTX_CF19_MASK 0x3
  6777. #define XSTORM_RDMA_CONN_AG_CTX_CF19_SHIFT 6
  6778. u8 flags7;
  6779. #define XSTORM_RDMA_CONN_AG_CTX_CF20_MASK 0x3
  6780. #define XSTORM_RDMA_CONN_AG_CTX_CF20_SHIFT 0
  6781. #define XSTORM_RDMA_CONN_AG_CTX_CF21_MASK 0x3
  6782. #define XSTORM_RDMA_CONN_AG_CTX_CF21_SHIFT 2
  6783. #define XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  6784. #define XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  6785. #define XSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK 0x1
  6786. #define XSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT 6
  6787. #define XSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
  6788. #define XSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 7
  6789. u8 flags8;
  6790. #define XSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
  6791. #define XSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 0
  6792. #define XSTORM_RDMA_CONN_AG_CTX_CF3EN_MASK 0x1
  6793. #define XSTORM_RDMA_CONN_AG_CTX_CF3EN_SHIFT 1
  6794. #define XSTORM_RDMA_CONN_AG_CTX_CF4EN_MASK 0x1
  6795. #define XSTORM_RDMA_CONN_AG_CTX_CF4EN_SHIFT 2
  6796. #define XSTORM_RDMA_CONN_AG_CTX_CF5EN_MASK 0x1
  6797. #define XSTORM_RDMA_CONN_AG_CTX_CF5EN_SHIFT 3
  6798. #define XSTORM_RDMA_CONN_AG_CTX_CF6EN_MASK 0x1
  6799. #define XSTORM_RDMA_CONN_AG_CTX_CF6EN_SHIFT 4
  6800. #define XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  6801. #define XSTORM_RDMA_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 5
  6802. #define XSTORM_RDMA_CONN_AG_CTX_CF8EN_MASK 0x1
  6803. #define XSTORM_RDMA_CONN_AG_CTX_CF8EN_SHIFT 6
  6804. #define XSTORM_RDMA_CONN_AG_CTX_CF9EN_MASK 0x1
  6805. #define XSTORM_RDMA_CONN_AG_CTX_CF9EN_SHIFT 7
  6806. u8 flags9;
  6807. #define XSTORM_RDMA_CONN_AG_CTX_CF10EN_MASK 0x1
  6808. #define XSTORM_RDMA_CONN_AG_CTX_CF10EN_SHIFT 0
  6809. #define XSTORM_RDMA_CONN_AG_CTX_CF11EN_MASK 0x1
  6810. #define XSTORM_RDMA_CONN_AG_CTX_CF11EN_SHIFT 1
  6811. #define XSTORM_RDMA_CONN_AG_CTX_CF12EN_MASK 0x1
  6812. #define XSTORM_RDMA_CONN_AG_CTX_CF12EN_SHIFT 2
  6813. #define XSTORM_RDMA_CONN_AG_CTX_CF13EN_MASK 0x1
  6814. #define XSTORM_RDMA_CONN_AG_CTX_CF13EN_SHIFT 3
  6815. #define XSTORM_RDMA_CONN_AG_CTX_CF14EN_MASK 0x1
  6816. #define XSTORM_RDMA_CONN_AG_CTX_CF14EN_SHIFT 4
  6817. #define XSTORM_RDMA_CONN_AG_CTX_CF15EN_MASK 0x1
  6818. #define XSTORM_RDMA_CONN_AG_CTX_CF15EN_SHIFT 5
  6819. #define XSTORM_RDMA_CONN_AG_CTX_CF16EN_MASK 0x1
  6820. #define XSTORM_RDMA_CONN_AG_CTX_CF16EN_SHIFT 6
  6821. #define XSTORM_RDMA_CONN_AG_CTX_CF17EN_MASK 0x1
  6822. #define XSTORM_RDMA_CONN_AG_CTX_CF17EN_SHIFT 7
  6823. u8 flags10;
  6824. #define XSTORM_RDMA_CONN_AG_CTX_CF18EN_MASK 0x1
  6825. #define XSTORM_RDMA_CONN_AG_CTX_CF18EN_SHIFT 0
  6826. #define XSTORM_RDMA_CONN_AG_CTX_CF19EN_MASK 0x1
  6827. #define XSTORM_RDMA_CONN_AG_CTX_CF19EN_SHIFT 1
  6828. #define XSTORM_RDMA_CONN_AG_CTX_CF20EN_MASK 0x1
  6829. #define XSTORM_RDMA_CONN_AG_CTX_CF20EN_SHIFT 2
  6830. #define XSTORM_RDMA_CONN_AG_CTX_CF21EN_MASK 0x1
  6831. #define XSTORM_RDMA_CONN_AG_CTX_CF21EN_SHIFT 3
  6832. #define XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  6833. #define XSTORM_RDMA_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  6834. #define XSTORM_RDMA_CONN_AG_CTX_CF23EN_MASK 0x1
  6835. #define XSTORM_RDMA_CONN_AG_CTX_CF23EN_SHIFT 5
  6836. #define XSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK 0x1
  6837. #define XSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT 6
  6838. #define XSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK 0x1
  6839. #define XSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT 7
  6840. u8 flags11;
  6841. #define XSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
  6842. #define XSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 0
  6843. #define XSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
  6844. #define XSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 1
  6845. #define XSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
  6846. #define XSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 2
  6847. #define XSTORM_RDMA_CONN_AG_CTX_RULE5EN_MASK 0x1
  6848. #define XSTORM_RDMA_CONN_AG_CTX_RULE5EN_SHIFT 3
  6849. #define XSTORM_RDMA_CONN_AG_CTX_RULE6EN_MASK 0x1
  6850. #define XSTORM_RDMA_CONN_AG_CTX_RULE6EN_SHIFT 4
  6851. #define XSTORM_RDMA_CONN_AG_CTX_RULE7EN_MASK 0x1
  6852. #define XSTORM_RDMA_CONN_AG_CTX_RULE7EN_SHIFT 5
  6853. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  6854. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  6855. #define XSTORM_RDMA_CONN_AG_CTX_RULE9EN_MASK 0x1
  6856. #define XSTORM_RDMA_CONN_AG_CTX_RULE9EN_SHIFT 7
  6857. u8 flags12;
  6858. #define XSTORM_RDMA_CONN_AG_CTX_RULE10EN_MASK 0x1
  6859. #define XSTORM_RDMA_CONN_AG_CTX_RULE10EN_SHIFT 0
  6860. #define XSTORM_RDMA_CONN_AG_CTX_RULE11EN_MASK 0x1
  6861. #define XSTORM_RDMA_CONN_AG_CTX_RULE11EN_SHIFT 1
  6862. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  6863. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  6864. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  6865. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  6866. #define XSTORM_RDMA_CONN_AG_CTX_RULE14EN_MASK 0x1
  6867. #define XSTORM_RDMA_CONN_AG_CTX_RULE14EN_SHIFT 4
  6868. #define XSTORM_RDMA_CONN_AG_CTX_RULE15EN_MASK 0x1
  6869. #define XSTORM_RDMA_CONN_AG_CTX_RULE15EN_SHIFT 5
  6870. #define XSTORM_RDMA_CONN_AG_CTX_RULE16EN_MASK 0x1
  6871. #define XSTORM_RDMA_CONN_AG_CTX_RULE16EN_SHIFT 6
  6872. #define XSTORM_RDMA_CONN_AG_CTX_RULE17EN_MASK 0x1
  6873. #define XSTORM_RDMA_CONN_AG_CTX_RULE17EN_SHIFT 7
  6874. u8 flags13;
  6875. #define XSTORM_RDMA_CONN_AG_CTX_RULE18EN_MASK 0x1
  6876. #define XSTORM_RDMA_CONN_AG_CTX_RULE18EN_SHIFT 0
  6877. #define XSTORM_RDMA_CONN_AG_CTX_RULE19EN_MASK 0x1
  6878. #define XSTORM_RDMA_CONN_AG_CTX_RULE19EN_SHIFT 1
  6879. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  6880. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  6881. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  6882. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  6883. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  6884. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  6885. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  6886. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  6887. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  6888. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  6889. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  6890. #define XSTORM_RDMA_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  6891. u8 flags14;
  6892. #define XSTORM_RDMA_CONN_AG_CTX_MIGRATION_MASK 0x1
  6893. #define XSTORM_RDMA_CONN_AG_CTX_MIGRATION_SHIFT 0
  6894. #define XSTORM_RDMA_CONN_AG_CTX_BIT17_MASK 0x1
  6895. #define XSTORM_RDMA_CONN_AG_CTX_BIT17_SHIFT 1
  6896. #define XSTORM_RDMA_CONN_AG_CTX_DPM_PORT_NUM_MASK 0x3
  6897. #define XSTORM_RDMA_CONN_AG_CTX_DPM_PORT_NUM_SHIFT 2
  6898. #define XSTORM_RDMA_CONN_AG_CTX_RESERVED_MASK 0x1
  6899. #define XSTORM_RDMA_CONN_AG_CTX_RESERVED_SHIFT 4
  6900. #define XSTORM_RDMA_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK 0x1
  6901. #define XSTORM_RDMA_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT 5
  6902. #define XSTORM_RDMA_CONN_AG_CTX_CF23_MASK 0x3
  6903. #define XSTORM_RDMA_CONN_AG_CTX_CF23_SHIFT 6
  6904. u8 byte2;
  6905. __le16 physical_q0;
  6906. __le16 word1;
  6907. __le16 word2;
  6908. __le16 word3;
  6909. __le16 word4;
  6910. __le16 word5;
  6911. __le16 conn_dpi;
  6912. u8 byte3;
  6913. u8 byte4;
  6914. u8 byte5;
  6915. u8 byte6;
  6916. __le32 reg0;
  6917. __le32 reg1;
  6918. __le32 reg2;
  6919. __le32 snd_nxt_psn;
  6920. __le32 reg4;
  6921. __le32 reg5;
  6922. __le32 reg6;
  6923. };
  6924. struct ystorm_rdma_conn_ag_ctx {
  6925. u8 byte0;
  6926. u8 byte1;
  6927. u8 flags0;
  6928. #define YSTORM_RDMA_CONN_AG_CTX_BIT0_MASK 0x1
  6929. #define YSTORM_RDMA_CONN_AG_CTX_BIT0_SHIFT 0
  6930. #define YSTORM_RDMA_CONN_AG_CTX_BIT1_MASK 0x1
  6931. #define YSTORM_RDMA_CONN_AG_CTX_BIT1_SHIFT 1
  6932. #define YSTORM_RDMA_CONN_AG_CTX_CF0_MASK 0x3
  6933. #define YSTORM_RDMA_CONN_AG_CTX_CF0_SHIFT 2
  6934. #define YSTORM_RDMA_CONN_AG_CTX_CF1_MASK 0x3
  6935. #define YSTORM_RDMA_CONN_AG_CTX_CF1_SHIFT 4
  6936. #define YSTORM_RDMA_CONN_AG_CTX_CF2_MASK 0x3
  6937. #define YSTORM_RDMA_CONN_AG_CTX_CF2_SHIFT 6
  6938. u8 flags1;
  6939. #define YSTORM_RDMA_CONN_AG_CTX_CF0EN_MASK 0x1
  6940. #define YSTORM_RDMA_CONN_AG_CTX_CF0EN_SHIFT 0
  6941. #define YSTORM_RDMA_CONN_AG_CTX_CF1EN_MASK 0x1
  6942. #define YSTORM_RDMA_CONN_AG_CTX_CF1EN_SHIFT 1
  6943. #define YSTORM_RDMA_CONN_AG_CTX_CF2EN_MASK 0x1
  6944. #define YSTORM_RDMA_CONN_AG_CTX_CF2EN_SHIFT 2
  6945. #define YSTORM_RDMA_CONN_AG_CTX_RULE0EN_MASK 0x1
  6946. #define YSTORM_RDMA_CONN_AG_CTX_RULE0EN_SHIFT 3
  6947. #define YSTORM_RDMA_CONN_AG_CTX_RULE1EN_MASK 0x1
  6948. #define YSTORM_RDMA_CONN_AG_CTX_RULE1EN_SHIFT 4
  6949. #define YSTORM_RDMA_CONN_AG_CTX_RULE2EN_MASK 0x1
  6950. #define YSTORM_RDMA_CONN_AG_CTX_RULE2EN_SHIFT 5
  6951. #define YSTORM_RDMA_CONN_AG_CTX_RULE3EN_MASK 0x1
  6952. #define YSTORM_RDMA_CONN_AG_CTX_RULE3EN_SHIFT 6
  6953. #define YSTORM_RDMA_CONN_AG_CTX_RULE4EN_MASK 0x1
  6954. #define YSTORM_RDMA_CONN_AG_CTX_RULE4EN_SHIFT 7
  6955. u8 byte2;
  6956. u8 byte3;
  6957. __le16 word0;
  6958. __le32 reg0;
  6959. __le32 reg1;
  6960. __le16 word1;
  6961. __le16 word2;
  6962. __le16 word3;
  6963. __le16 word4;
  6964. __le32 reg2;
  6965. __le32 reg3;
  6966. };
  6967. struct mstorm_roce_conn_st_ctx {
  6968. struct regpair temp[6];
  6969. };
  6970. struct pstorm_roce_conn_st_ctx {
  6971. struct regpair temp[16];
  6972. };
  6973. struct ystorm_roce_conn_st_ctx {
  6974. struct regpair temp[2];
  6975. };
  6976. struct xstorm_roce_conn_st_ctx {
  6977. struct regpair temp[24];
  6978. };
  6979. struct tstorm_roce_conn_st_ctx {
  6980. struct regpair temp[30];
  6981. };
  6982. struct ustorm_roce_conn_st_ctx {
  6983. struct regpair temp[12];
  6984. };
  6985. struct roce_conn_context {
  6986. struct ystorm_roce_conn_st_ctx ystorm_st_context;
  6987. struct regpair ystorm_st_padding[2];
  6988. struct pstorm_roce_conn_st_ctx pstorm_st_context;
  6989. struct xstorm_roce_conn_st_ctx xstorm_st_context;
  6990. struct regpair xstorm_st_padding[2];
  6991. struct xstorm_rdma_conn_ag_ctx xstorm_ag_context;
  6992. struct tstorm_rdma_conn_ag_ctx tstorm_ag_context;
  6993. struct timers_context timer_context;
  6994. struct ustorm_rdma_conn_ag_ctx ustorm_ag_context;
  6995. struct tstorm_roce_conn_st_ctx tstorm_st_context;
  6996. struct mstorm_roce_conn_st_ctx mstorm_st_context;
  6997. struct ustorm_roce_conn_st_ctx ustorm_st_context;
  6998. struct regpair ustorm_st_padding[2];
  6999. };
  7000. struct roce_create_qp_req_ramrod_data {
  7001. __le16 flags;
  7002. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ROCE_FLAVOR_MASK 0x3
  7003. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ROCE_FLAVOR_SHIFT 0
  7004. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_FMR_AND_RESERVED_EN_MASK 0x1
  7005. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_FMR_AND_RESERVED_EN_SHIFT 2
  7006. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_SIGNALED_COMP_MASK 0x1
  7007. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_SIGNALED_COMP_SHIFT 3
  7008. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_PRI_MASK 0x7
  7009. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_PRI_SHIFT 4
  7010. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_RESERVED_MASK 0x1
  7011. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_RESERVED_SHIFT 7
  7012. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_MASK 0xF
  7013. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_SHIFT 8
  7014. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_MASK 0xF
  7015. #define ROCE_CREATE_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_SHIFT 12
  7016. u8 max_ord;
  7017. u8 traffic_class;
  7018. u8 hop_limit;
  7019. u8 orq_num_pages;
  7020. __le16 p_key;
  7021. __le32 flow_label;
  7022. __le32 dst_qp_id;
  7023. __le32 ack_timeout_val;
  7024. __le32 initial_psn;
  7025. __le16 mtu;
  7026. __le16 pd;
  7027. __le16 sq_num_pages;
  7028. __le16 low_latency_phy_queue;
  7029. struct regpair sq_pbl_addr;
  7030. struct regpair orq_pbl_addr;
  7031. __le16 local_mac_addr[3];
  7032. __le16 remote_mac_addr[3];
  7033. __le16 vlan_id;
  7034. __le16 udp_src_port;
  7035. __le32 src_gid[4];
  7036. __le32 dst_gid[4];
  7037. struct regpair qp_handle_for_cqe;
  7038. struct regpair qp_handle_for_async;
  7039. u8 stats_counter_id;
  7040. u8 reserved3[7];
  7041. __le32 cq_cid;
  7042. __le16 regular_latency_phy_queue;
  7043. __le16 dpi;
  7044. };
  7045. struct roce_create_qp_resp_ramrod_data {
  7046. __le16 flags;
  7047. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ROCE_FLAVOR_MASK 0x3
  7048. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ROCE_FLAVOR_SHIFT 0
  7049. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_RD_EN_MASK 0x1
  7050. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_RD_EN_SHIFT 2
  7051. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_WR_EN_MASK 0x1
  7052. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RDMA_WR_EN_SHIFT 3
  7053. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ATOMIC_EN_MASK 0x1
  7054. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_ATOMIC_EN_SHIFT 4
  7055. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_SRQ_FLG_MASK 0x1
  7056. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_SRQ_FLG_SHIFT 5
  7057. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_E2E_FLOW_CONTROL_EN_MASK 0x1
  7058. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_E2E_FLOW_CONTROL_EN_SHIFT 6
  7059. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RESERVED_KEY_EN_MASK 0x1
  7060. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_RESERVED_KEY_EN_SHIFT 7
  7061. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_PRI_MASK 0x7
  7062. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_PRI_SHIFT 8
  7063. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_MASK 0x1F
  7064. #define ROCE_CREATE_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_SHIFT 11
  7065. u8 max_ird;
  7066. u8 traffic_class;
  7067. u8 hop_limit;
  7068. u8 irq_num_pages;
  7069. __le16 p_key;
  7070. __le32 flow_label;
  7071. __le32 dst_qp_id;
  7072. u8 stats_counter_id;
  7073. u8 reserved1;
  7074. __le16 mtu;
  7075. __le32 initial_psn;
  7076. __le16 pd;
  7077. __le16 rq_num_pages;
  7078. struct rdma_srq_id srq_id;
  7079. struct regpair rq_pbl_addr;
  7080. struct regpair irq_pbl_addr;
  7081. __le16 local_mac_addr[3];
  7082. __le16 remote_mac_addr[3];
  7083. __le16 vlan_id;
  7084. __le16 udp_src_port;
  7085. __le32 src_gid[4];
  7086. __le32 dst_gid[4];
  7087. struct regpair qp_handle_for_cqe;
  7088. struct regpair qp_handle_for_async;
  7089. __le16 low_latency_phy_queue;
  7090. u8 reserved2[6];
  7091. __le32 cq_cid;
  7092. __le16 regular_latency_phy_queue;
  7093. __le16 dpi;
  7094. };
  7095. struct roce_destroy_qp_req_output_params {
  7096. __le32 num_bound_mw;
  7097. __le32 cq_prod;
  7098. };
  7099. struct roce_destroy_qp_req_ramrod_data {
  7100. struct regpair output_params_addr;
  7101. };
  7102. struct roce_destroy_qp_resp_output_params {
  7103. __le32 num_invalidated_mw;
  7104. __le32 cq_prod;
  7105. };
  7106. struct roce_destroy_qp_resp_ramrod_data {
  7107. struct regpair output_params_addr;
  7108. };
  7109. struct roce_events_stats {
  7110. __le16 silent_drops;
  7111. __le16 rnr_naks_sent;
  7112. __le32 retransmit_count;
  7113. __le32 icrc_error_count;
  7114. __le32 reserved;
  7115. };
  7116. enum roce_event_opcode {
  7117. ROCE_EVENT_CREATE_QP = 11,
  7118. ROCE_EVENT_MODIFY_QP,
  7119. ROCE_EVENT_QUERY_QP,
  7120. ROCE_EVENT_DESTROY_QP,
  7121. ROCE_EVENT_CREATE_UD_QP,
  7122. ROCE_EVENT_DESTROY_UD_QP,
  7123. MAX_ROCE_EVENT_OPCODE
  7124. };
  7125. struct roce_init_func_params {
  7126. u8 ll2_queue_id;
  7127. u8 cnp_vlan_priority;
  7128. u8 cnp_dscp;
  7129. u8 reserved;
  7130. __le32 cnp_send_timeout;
  7131. };
  7132. struct roce_init_func_ramrod_data {
  7133. struct rdma_init_func_ramrod_data rdma;
  7134. struct roce_init_func_params roce;
  7135. };
  7136. struct roce_modify_qp_req_ramrod_data {
  7137. __le16 flags;
  7138. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_ERR_FLG_MASK 0x1
  7139. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_ERR_FLG_SHIFT 0
  7140. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_SQD_FLG_MASK 0x1
  7141. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MOVE_TO_SQD_FLG_SHIFT 1
  7142. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_EN_SQD_ASYNC_NOTIFY_MASK 0x1
  7143. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_EN_SQD_ASYNC_NOTIFY_SHIFT 2
  7144. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_P_KEY_FLG_MASK 0x1
  7145. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_P_KEY_FLG_SHIFT 3
  7146. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ADDRESS_VECTOR_FLG_MASK 0x1
  7147. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ADDRESS_VECTOR_FLG_SHIFT 4
  7148. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MAX_ORD_FLG_MASK 0x1
  7149. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_MAX_ORD_FLG_SHIFT 5
  7150. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_FLG_MASK 0x1
  7151. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_FLG_SHIFT 6
  7152. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_FLG_MASK 0x1
  7153. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_FLG_SHIFT 7
  7154. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ACK_TIMEOUT_FLG_MASK 0x1
  7155. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ACK_TIMEOUT_FLG_SHIFT 8
  7156. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_FLG_MASK 0x1
  7157. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_FLG_SHIFT 9
  7158. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_MASK 0x7
  7159. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_PRI_SHIFT 10
  7160. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RESERVED1_MASK 0x7
  7161. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RESERVED1_SHIFT 13
  7162. u8 fields;
  7163. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_MASK 0xF
  7164. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_ERR_RETRY_CNT_SHIFT 0
  7165. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_MASK 0xF
  7166. #define ROCE_MODIFY_QP_REQ_RAMROD_DATA_RNR_NAK_CNT_SHIFT 4
  7167. u8 max_ord;
  7168. u8 traffic_class;
  7169. u8 hop_limit;
  7170. __le16 p_key;
  7171. __le32 flow_label;
  7172. __le32 ack_timeout_val;
  7173. __le16 mtu;
  7174. __le16 reserved2;
  7175. __le32 reserved3[3];
  7176. __le32 src_gid[4];
  7177. __le32 dst_gid[4];
  7178. };
  7179. struct roce_modify_qp_resp_ramrod_data {
  7180. __le16 flags;
  7181. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MOVE_TO_ERR_FLG_MASK 0x1
  7182. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MOVE_TO_ERR_FLG_SHIFT 0
  7183. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_RD_EN_MASK 0x1
  7184. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_RD_EN_SHIFT 1
  7185. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_WR_EN_MASK 0x1
  7186. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_WR_EN_SHIFT 2
  7187. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ATOMIC_EN_MASK 0x1
  7188. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ATOMIC_EN_SHIFT 3
  7189. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_P_KEY_FLG_MASK 0x1
  7190. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_P_KEY_FLG_SHIFT 4
  7191. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ADDRESS_VECTOR_FLG_MASK 0x1
  7192. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_ADDRESS_VECTOR_FLG_SHIFT 5
  7193. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MAX_IRD_FLG_MASK 0x1
  7194. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MAX_IRD_FLG_SHIFT 6
  7195. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_FLG_MASK 0x1
  7196. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_FLG_SHIFT 7
  7197. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_FLG_MASK 0x1
  7198. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_FLG_SHIFT 8
  7199. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_OPS_EN_FLG_MASK 0x1
  7200. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RDMA_OPS_EN_FLG_SHIFT 9
  7201. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RESERVED1_MASK 0x3F
  7202. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_RESERVED1_SHIFT 10
  7203. u8 fields;
  7204. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_MASK 0x7
  7205. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_PRI_SHIFT 0
  7206. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_MASK 0x1F
  7207. #define ROCE_MODIFY_QP_RESP_RAMROD_DATA_MIN_RNR_NAK_TIMER_SHIFT 3
  7208. u8 max_ird;
  7209. u8 traffic_class;
  7210. u8 hop_limit;
  7211. __le16 p_key;
  7212. __le32 flow_label;
  7213. __le16 mtu;
  7214. __le16 reserved2;
  7215. __le32 src_gid[4];
  7216. __le32 dst_gid[4];
  7217. };
  7218. struct roce_query_qp_req_output_params {
  7219. __le32 psn;
  7220. __le32 flags;
  7221. #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_ERR_FLG_MASK 0x1
  7222. #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_ERR_FLG_SHIFT 0
  7223. #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_SQ_DRAINING_FLG_MASK 0x1
  7224. #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_SQ_DRAINING_FLG_SHIFT 1
  7225. #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_RESERVED0_MASK 0x3FFFFFFF
  7226. #define ROCE_QUERY_QP_REQ_OUTPUT_PARAMS_RESERVED0_SHIFT 2
  7227. };
  7228. struct roce_query_qp_req_ramrod_data {
  7229. struct regpair output_params_addr;
  7230. };
  7231. struct roce_query_qp_resp_output_params {
  7232. __le32 psn;
  7233. __le32 err_flag;
  7234. #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_ERROR_FLG_MASK 0x1
  7235. #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_ERROR_FLG_SHIFT 0
  7236. #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_RESERVED0_MASK 0x7FFFFFFF
  7237. #define ROCE_QUERY_QP_RESP_OUTPUT_PARAMS_RESERVED0_SHIFT 1
  7238. };
  7239. struct roce_query_qp_resp_ramrod_data {
  7240. struct regpair output_params_addr;
  7241. };
  7242. enum roce_ramrod_cmd_id {
  7243. ROCE_RAMROD_CREATE_QP = 11,
  7244. ROCE_RAMROD_MODIFY_QP,
  7245. ROCE_RAMROD_QUERY_QP,
  7246. ROCE_RAMROD_DESTROY_QP,
  7247. ROCE_RAMROD_CREATE_UD_QP,
  7248. ROCE_RAMROD_DESTROY_UD_QP,
  7249. MAX_ROCE_RAMROD_CMD_ID
  7250. };
  7251. struct mstorm_roce_req_conn_ag_ctx {
  7252. u8 byte0;
  7253. u8 byte1;
  7254. u8 flags0;
  7255. #define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_MASK 0x1
  7256. #define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_SHIFT 0
  7257. #define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_MASK 0x1
  7258. #define MSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_SHIFT 1
  7259. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
  7260. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 2
  7261. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
  7262. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 4
  7263. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
  7264. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 6
  7265. u8 flags1;
  7266. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
  7267. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 0
  7268. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
  7269. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 1
  7270. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
  7271. #define MSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 2
  7272. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
  7273. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 3
  7274. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
  7275. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 4
  7276. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
  7277. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 5
  7278. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
  7279. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 6
  7280. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
  7281. #define MSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 7
  7282. __le16 word0;
  7283. __le16 word1;
  7284. __le32 reg0;
  7285. __le32 reg1;
  7286. };
  7287. struct mstorm_roce_resp_conn_ag_ctx {
  7288. u8 byte0;
  7289. u8 byte1;
  7290. u8 flags0;
  7291. #define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_MASK 0x1
  7292. #define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_SHIFT 0
  7293. #define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK 0x1
  7294. #define MSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT 1
  7295. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
  7296. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 2
  7297. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
  7298. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 4
  7299. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
  7300. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 6
  7301. u8 flags1;
  7302. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
  7303. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 0
  7304. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
  7305. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 1
  7306. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
  7307. #define MSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 2
  7308. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
  7309. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 3
  7310. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
  7311. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 4
  7312. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
  7313. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 5
  7314. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
  7315. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 6
  7316. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
  7317. #define MSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 7
  7318. __le16 word0;
  7319. __le16 word1;
  7320. __le32 reg0;
  7321. __le32 reg1;
  7322. };
  7323. struct tstorm_roce_req_conn_ag_ctx {
  7324. u8 reserved0;
  7325. u8 state;
  7326. u8 flags0;
  7327. #define TSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  7328. #define TSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  7329. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_OCCURED_MASK 0x1
  7330. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_OCCURED_SHIFT 1
  7331. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_CQE_ERROR_OCCURED_MASK 0x1
  7332. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_CQE_ERROR_OCCURED_SHIFT 2
  7333. #define TSTORM_ROCE_REQ_CONN_AG_CTX_BIT3_MASK 0x1
  7334. #define TSTORM_ROCE_REQ_CONN_AG_CTX_BIT3_SHIFT 3
  7335. #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_MASK 0x1
  7336. #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_SHIFT 4
  7337. #define TSTORM_ROCE_REQ_CONN_AG_CTX_CACHED_ORQ_MASK 0x1
  7338. #define TSTORM_ROCE_REQ_CONN_AG_CTX_CACHED_ORQ_SHIFT 5
  7339. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_MASK 0x3
  7340. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_SHIFT 6
  7341. u8 flags1;
  7342. #define TSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
  7343. #define TSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 0
  7344. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_MASK 0x3
  7345. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_SHIFT 2
  7346. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_MASK 0x3
  7347. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_SHIFT 4
  7348. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  7349. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
  7350. u8 flags2;
  7351. #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_MASK 0x3
  7352. #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_SHIFT 0
  7353. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_MASK 0x3
  7354. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_SHIFT 2
  7355. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_MASK 0x3
  7356. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_SHIFT 4
  7357. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_MASK 0x3
  7358. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_SHIFT 6
  7359. u8 flags3;
  7360. #define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_MASK 0x3
  7361. #define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_SHIFT 0
  7362. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_MASK 0x3
  7363. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_SHIFT 2
  7364. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_EN_MASK 0x1
  7365. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_CF_EN_SHIFT 4
  7366. #define TSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
  7367. #define TSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 5
  7368. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_EN_MASK 0x1
  7369. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_SQ_CF_EN_SHIFT 6
  7370. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_MASK 0x1
  7371. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_SHIFT 7
  7372. u8 flags4;
  7373. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  7374. #define TSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
  7375. #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_MASK 0x1
  7376. #define TSTORM_ROCE_REQ_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_SHIFT 1
  7377. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_EN_MASK 0x1
  7378. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SET_TIMER_CF_EN_SHIFT 2
  7379. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_EN_MASK 0x1
  7380. #define TSTORM_ROCE_REQ_CONN_AG_CTX_TX_ASYNC_ERROR_CF_EN_SHIFT 3
  7381. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_EN_MASK 0x1
  7382. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RXMIT_DONE_CF_EN_SHIFT 4
  7383. #define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_EN_MASK 0x1
  7384. #define TSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_SCAN_COMPLETED_CF_EN_SHIFT 5
  7385. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_EN_MASK 0x1
  7386. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SQ_DRAIN_COMPLETED_CF_EN_SHIFT 6
  7387. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
  7388. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 7
  7389. u8 flags5;
  7390. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
  7391. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 0
  7392. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
  7393. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 1
  7394. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
  7395. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 2
  7396. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
  7397. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 3
  7398. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_MASK 0x1
  7399. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_SHIFT 4
  7400. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SND_SQ_CONS_EN_MASK 0x1
  7401. #define TSTORM_ROCE_REQ_CONN_AG_CTX_SND_SQ_CONS_EN_SHIFT 5
  7402. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_MASK 0x1
  7403. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_SHIFT 6
  7404. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_MASK 0x1
  7405. #define TSTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_SHIFT 7
  7406. __le32 reg0;
  7407. __le32 snd_nxt_psn;
  7408. __le32 snd_max_psn;
  7409. __le32 orq_prod;
  7410. __le32 reg4;
  7411. __le32 reg5;
  7412. __le32 reg6;
  7413. __le32 reg7;
  7414. __le32 reg8;
  7415. u8 tx_cqe_error_type;
  7416. u8 orq_cache_idx;
  7417. __le16 snd_sq_cons_th;
  7418. u8 byte4;
  7419. u8 byte5;
  7420. __le16 snd_sq_cons;
  7421. __le16 word2;
  7422. __le16 word3;
  7423. __le32 reg9;
  7424. __le32 reg10;
  7425. };
  7426. struct tstorm_roce_resp_conn_ag_ctx {
  7427. u8 byte0;
  7428. u8 state;
  7429. u8 flags0;
  7430. #define TSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  7431. #define TSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  7432. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_NOTIFY_REQUESTER_MASK 0x1
  7433. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_NOTIFY_REQUESTER_SHIFT 1
  7434. #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT2_MASK 0x1
  7435. #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT2_SHIFT 2
  7436. #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT3_MASK 0x1
  7437. #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT3_SHIFT 3
  7438. #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_MASK 0x1
  7439. #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_SHIFT 4
  7440. #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT5_MASK 0x1
  7441. #define TSTORM_ROCE_RESP_CONN_AG_CTX_BIT5_SHIFT 5
  7442. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
  7443. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 6
  7444. u8 flags1;
  7445. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_MASK 0x3
  7446. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_SHIFT 0
  7447. #define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_MASK 0x3
  7448. #define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_SHIFT 2
  7449. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3_MASK 0x3
  7450. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3_SHIFT 4
  7451. #define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  7452. #define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
  7453. u8 flags2;
  7454. #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_MASK 0x3
  7455. #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_SHIFT 0
  7456. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6_MASK 0x3
  7457. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6_SHIFT 2
  7458. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7_MASK 0x3
  7459. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7_SHIFT 4
  7460. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8_MASK 0x3
  7461. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8_SHIFT 6
  7462. u8 flags3;
  7463. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9_MASK 0x3
  7464. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9_SHIFT 0
  7465. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10_MASK 0x3
  7466. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10_SHIFT 2
  7467. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
  7468. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 4
  7469. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_MASK 0x1
  7470. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_SHIFT 5
  7471. #define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_EN_MASK 0x1
  7472. #define TSTORM_ROCE_RESP_CONN_AG_CTX_TX_ERROR_CF_EN_SHIFT 6
  7473. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_MASK 0x1
  7474. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_SHIFT 7
  7475. u8 flags4;
  7476. #define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  7477. #define TSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 0
  7478. #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_MASK 0x1
  7479. #define TSTORM_ROCE_RESP_CONN_AG_CTX_MSTORM_FLUSH_CF_EN_SHIFT 1
  7480. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_MASK 0x1
  7481. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_SHIFT 2
  7482. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7EN_MASK 0x1
  7483. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF7EN_SHIFT 3
  7484. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_MASK 0x1
  7485. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_SHIFT 4
  7486. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_MASK 0x1
  7487. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_SHIFT 5
  7488. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_MASK 0x1
  7489. #define TSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_SHIFT 6
  7490. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
  7491. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 7
  7492. u8 flags5;
  7493. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
  7494. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 0
  7495. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
  7496. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 1
  7497. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
  7498. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 2
  7499. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
  7500. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 3
  7501. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_MASK 0x1
  7502. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_SHIFT 4
  7503. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RQ_RULE_EN_MASK 0x1
  7504. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RQ_RULE_EN_SHIFT 5
  7505. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_MASK 0x1
  7506. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_SHIFT 6
  7507. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_MASK 0x1
  7508. #define TSTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_SHIFT 7
  7509. __le32 psn_and_rxmit_id_echo;
  7510. __le32 reg1;
  7511. __le32 reg2;
  7512. __le32 reg3;
  7513. __le32 reg4;
  7514. __le32 reg5;
  7515. __le32 reg6;
  7516. __le32 reg7;
  7517. __le32 reg8;
  7518. u8 tx_async_error_type;
  7519. u8 byte3;
  7520. __le16 rq_cons;
  7521. u8 byte4;
  7522. u8 byte5;
  7523. __le16 rq_prod;
  7524. __le16 conn_dpi;
  7525. __le16 irq_cons;
  7526. __le32 num_invlidated_mw;
  7527. __le32 reg10;
  7528. };
  7529. struct ustorm_roce_req_conn_ag_ctx {
  7530. u8 byte0;
  7531. u8 byte1;
  7532. u8 flags0;
  7533. #define USTORM_ROCE_REQ_CONN_AG_CTX_BIT0_MASK 0x1
  7534. #define USTORM_ROCE_REQ_CONN_AG_CTX_BIT0_SHIFT 0
  7535. #define USTORM_ROCE_REQ_CONN_AG_CTX_BIT1_MASK 0x1
  7536. #define USTORM_ROCE_REQ_CONN_AG_CTX_BIT1_SHIFT 1
  7537. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
  7538. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 2
  7539. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
  7540. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 4
  7541. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
  7542. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 6
  7543. u8 flags1;
  7544. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF3_MASK 0x3
  7545. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF3_SHIFT 0
  7546. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF4_MASK 0x3
  7547. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF4_SHIFT 2
  7548. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF5_MASK 0x3
  7549. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF5_SHIFT 4
  7550. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF6_MASK 0x3
  7551. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF6_SHIFT 6
  7552. u8 flags2;
  7553. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
  7554. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 0
  7555. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
  7556. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 1
  7557. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
  7558. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 2
  7559. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_MASK 0x1
  7560. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_SHIFT 3
  7561. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF4EN_MASK 0x1
  7562. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF4EN_SHIFT 4
  7563. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF5EN_MASK 0x1
  7564. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF5EN_SHIFT 5
  7565. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF6EN_MASK 0x1
  7566. #define USTORM_ROCE_REQ_CONN_AG_CTX_CF6EN_SHIFT 6
  7567. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
  7568. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 7
  7569. u8 flags3;
  7570. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
  7571. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 0
  7572. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
  7573. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 1
  7574. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
  7575. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 2
  7576. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
  7577. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 3
  7578. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_MASK 0x1
  7579. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_SHIFT 4
  7580. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_MASK 0x1
  7581. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_SHIFT 5
  7582. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_MASK 0x1
  7583. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE7EN_SHIFT 6
  7584. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_MASK 0x1
  7585. #define USTORM_ROCE_REQ_CONN_AG_CTX_RULE8EN_SHIFT 7
  7586. u8 byte2;
  7587. u8 byte3;
  7588. __le16 word0;
  7589. __le16 word1;
  7590. __le32 reg0;
  7591. __le32 reg1;
  7592. __le32 reg2;
  7593. __le32 reg3;
  7594. __le16 word2;
  7595. __le16 word3;
  7596. };
  7597. struct ustorm_roce_resp_conn_ag_ctx {
  7598. u8 byte0;
  7599. u8 byte1;
  7600. u8 flags0;
  7601. #define USTORM_ROCE_RESP_CONN_AG_CTX_BIT0_MASK 0x1
  7602. #define USTORM_ROCE_RESP_CONN_AG_CTX_BIT0_SHIFT 0
  7603. #define USTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK 0x1
  7604. #define USTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT 1
  7605. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
  7606. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 2
  7607. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
  7608. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 4
  7609. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
  7610. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 6
  7611. u8 flags1;
  7612. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF3_MASK 0x3
  7613. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF3_SHIFT 0
  7614. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF4_MASK 0x3
  7615. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF4_SHIFT 2
  7616. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF5_MASK 0x3
  7617. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF5_SHIFT 4
  7618. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF6_MASK 0x3
  7619. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF6_SHIFT 6
  7620. u8 flags2;
  7621. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
  7622. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 0
  7623. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
  7624. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 1
  7625. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
  7626. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 2
  7627. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_MASK 0x1
  7628. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_SHIFT 3
  7629. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF4EN_MASK 0x1
  7630. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF4EN_SHIFT 4
  7631. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF5EN_MASK 0x1
  7632. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF5EN_SHIFT 5
  7633. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_MASK 0x1
  7634. #define USTORM_ROCE_RESP_CONN_AG_CTX_CF6EN_SHIFT 6
  7635. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
  7636. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 7
  7637. u8 flags3;
  7638. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
  7639. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 0
  7640. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
  7641. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 1
  7642. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
  7643. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 2
  7644. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
  7645. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 3
  7646. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_MASK 0x1
  7647. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_SHIFT 4
  7648. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_MASK 0x1
  7649. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_SHIFT 5
  7650. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_MASK 0x1
  7651. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_SHIFT 6
  7652. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_MASK 0x1
  7653. #define USTORM_ROCE_RESP_CONN_AG_CTX_RULE8EN_SHIFT 7
  7654. u8 byte2;
  7655. u8 byte3;
  7656. __le16 word0;
  7657. __le16 word1;
  7658. __le32 reg0;
  7659. __le32 reg1;
  7660. __le32 reg2;
  7661. __le32 reg3;
  7662. __le16 word2;
  7663. __le16 word3;
  7664. };
  7665. struct xstorm_roce_req_conn_ag_ctx {
  7666. u8 reserved0;
  7667. u8 state;
  7668. u8 flags0;
  7669. #define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  7670. #define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  7671. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED1_MASK 0x1
  7672. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED1_SHIFT 1
  7673. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED2_MASK 0x1
  7674. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED2_SHIFT 2
  7675. #define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  7676. #define XSTORM_ROCE_REQ_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  7677. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED3_MASK 0x1
  7678. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED3_SHIFT 4
  7679. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED4_MASK 0x1
  7680. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED4_SHIFT 5
  7681. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED5_MASK 0x1
  7682. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED5_SHIFT 6
  7683. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED6_MASK 0x1
  7684. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED6_SHIFT 7
  7685. u8 flags1;
  7686. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED7_MASK 0x1
  7687. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED7_SHIFT 0
  7688. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED8_MASK 0x1
  7689. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED8_SHIFT 1
  7690. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT10_MASK 0x1
  7691. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT10_SHIFT 2
  7692. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT11_MASK 0x1
  7693. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT11_SHIFT 3
  7694. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT12_MASK 0x1
  7695. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT12_SHIFT 4
  7696. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT13_MASK 0x1
  7697. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT13_SHIFT 5
  7698. #define XSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_STATE_MASK 0x1
  7699. #define XSTORM_ROCE_REQ_CONN_AG_CTX_ERROR_STATE_SHIFT 6
  7700. #define XSTORM_ROCE_REQ_CONN_AG_CTX_YSTORM_FLUSH_MASK 0x1
  7701. #define XSTORM_ROCE_REQ_CONN_AG_CTX_YSTORM_FLUSH_SHIFT 7
  7702. u8 flags2;
  7703. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
  7704. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 0
  7705. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
  7706. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 2
  7707. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
  7708. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 4
  7709. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3_MASK 0x3
  7710. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3_SHIFT 6
  7711. u8 flags3;
  7712. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_MASK 0x3
  7713. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_SHIFT 0
  7714. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_MASK 0x3
  7715. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_SHIFT 2
  7716. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_MASK 0x3
  7717. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_SHIFT 4
  7718. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  7719. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
  7720. u8 flags4;
  7721. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF8_MASK 0x3
  7722. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF8_SHIFT 0
  7723. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF9_MASK 0x3
  7724. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF9_SHIFT 2
  7725. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10_MASK 0x3
  7726. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10_SHIFT 4
  7727. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11_MASK 0x3
  7728. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11_SHIFT 6
  7729. u8 flags5;
  7730. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12_MASK 0x3
  7731. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12_SHIFT 0
  7732. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13_MASK 0x3
  7733. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13_SHIFT 2
  7734. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FMR_ENDED_CF_MASK 0x3
  7735. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FMR_ENDED_CF_SHIFT 4
  7736. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15_MASK 0x3
  7737. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15_SHIFT 6
  7738. u8 flags6;
  7739. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16_MASK 0x3
  7740. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16_SHIFT 0
  7741. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17_MASK 0x3
  7742. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17_SHIFT 2
  7743. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18_MASK 0x3
  7744. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18_SHIFT 4
  7745. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19_MASK 0x3
  7746. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19_SHIFT 6
  7747. u8 flags7;
  7748. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20_MASK 0x3
  7749. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20_SHIFT 0
  7750. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21_MASK 0x3
  7751. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21_SHIFT 2
  7752. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  7753. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  7754. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
  7755. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 6
  7756. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
  7757. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 7
  7758. u8 flags8;
  7759. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
  7760. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 0
  7761. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_MASK 0x1
  7762. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF3EN_SHIFT 1
  7763. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_EN_MASK 0x1
  7764. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_FLUSH_CF_EN_SHIFT 2
  7765. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_EN_MASK 0x1
  7766. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RX_ERROR_CF_EN_SHIFT 3
  7767. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_EN_MASK 0x1
  7768. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SND_RXMIT_CF_EN_SHIFT 4
  7769. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  7770. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 5
  7771. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF8EN_MASK 0x1
  7772. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF8EN_SHIFT 6
  7773. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF9EN_MASK 0x1
  7774. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF9EN_SHIFT 7
  7775. u8 flags9;
  7776. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10EN_MASK 0x1
  7777. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF10EN_SHIFT 0
  7778. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11EN_MASK 0x1
  7779. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF11EN_SHIFT 1
  7780. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12EN_MASK 0x1
  7781. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF12EN_SHIFT 2
  7782. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13EN_MASK 0x1
  7783. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF13EN_SHIFT 3
  7784. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FME_ENDED_CF_EN_MASK 0x1
  7785. #define XSTORM_ROCE_REQ_CONN_AG_CTX_FME_ENDED_CF_EN_SHIFT 4
  7786. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15EN_MASK 0x1
  7787. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF15EN_SHIFT 5
  7788. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16EN_MASK 0x1
  7789. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF16EN_SHIFT 6
  7790. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17EN_MASK 0x1
  7791. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF17EN_SHIFT 7
  7792. u8 flags10;
  7793. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18EN_MASK 0x1
  7794. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF18EN_SHIFT 0
  7795. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19EN_MASK 0x1
  7796. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF19EN_SHIFT 1
  7797. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20EN_MASK 0x1
  7798. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF20EN_SHIFT 2
  7799. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21EN_MASK 0x1
  7800. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF21EN_SHIFT 3
  7801. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  7802. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  7803. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23EN_MASK 0x1
  7804. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23EN_SHIFT 5
  7805. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
  7806. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 6
  7807. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
  7808. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 7
  7809. u8 flags11;
  7810. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
  7811. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 0
  7812. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
  7813. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 1
  7814. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
  7815. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 2
  7816. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_MASK 0x1
  7817. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE5EN_SHIFT 3
  7818. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_MASK 0x1
  7819. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE6EN_SHIFT 4
  7820. #define XSTORM_ROCE_REQ_CONN_AG_CTX_E2E_CREDIT_RULE_EN_MASK 0x1
  7821. #define XSTORM_ROCE_REQ_CONN_AG_CTX_E2E_CREDIT_RULE_EN_SHIFT 5
  7822. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  7823. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  7824. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE9EN_MASK 0x1
  7825. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE9EN_SHIFT 7
  7826. u8 flags12;
  7827. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_PROD_EN_MASK 0x1
  7828. #define XSTORM_ROCE_REQ_CONN_AG_CTX_SQ_PROD_EN_SHIFT 0
  7829. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE11EN_MASK 0x1
  7830. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE11EN_SHIFT 1
  7831. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  7832. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  7833. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  7834. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  7835. #define XSTORM_ROCE_REQ_CONN_AG_CTX_INV_FENCE_RULE_EN_MASK 0x1
  7836. #define XSTORM_ROCE_REQ_CONN_AG_CTX_INV_FENCE_RULE_EN_SHIFT 4
  7837. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE15EN_MASK 0x1
  7838. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE15EN_SHIFT 5
  7839. #define XSTORM_ROCE_REQ_CONN_AG_CTX_ORQ_FENCE_RULE_EN_MASK 0x1
  7840. #define XSTORM_ROCE_REQ_CONN_AG_CTX_ORQ_FENCE_RULE_EN_SHIFT 6
  7841. #define XSTORM_ROCE_REQ_CONN_AG_CTX_MAX_ORD_RULE_EN_MASK 0x1
  7842. #define XSTORM_ROCE_REQ_CONN_AG_CTX_MAX_ORD_RULE_EN_SHIFT 7
  7843. u8 flags13;
  7844. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE18EN_MASK 0x1
  7845. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE18EN_SHIFT 0
  7846. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE19EN_MASK 0x1
  7847. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RULE19EN_SHIFT 1
  7848. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  7849. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  7850. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  7851. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  7852. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  7853. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  7854. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  7855. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  7856. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  7857. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  7858. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  7859. #define XSTORM_ROCE_REQ_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  7860. u8 flags14;
  7861. #define XSTORM_ROCE_REQ_CONN_AG_CTX_MIGRATION_FLAG_MASK 0x1
  7862. #define XSTORM_ROCE_REQ_CONN_AG_CTX_MIGRATION_FLAG_SHIFT 0
  7863. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT17_MASK 0x1
  7864. #define XSTORM_ROCE_REQ_CONN_AG_CTX_BIT17_SHIFT 1
  7865. #define XSTORM_ROCE_REQ_CONN_AG_CTX_DPM_PORT_NUM_MASK 0x3
  7866. #define XSTORM_ROCE_REQ_CONN_AG_CTX_DPM_PORT_NUM_SHIFT 2
  7867. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED_MASK 0x1
  7868. #define XSTORM_ROCE_REQ_CONN_AG_CTX_RESERVED_SHIFT 4
  7869. #define XSTORM_ROCE_REQ_CONN_AG_CTX_ROCE_EDPM_ENABLE_MASK 0x1
  7870. #define XSTORM_ROCE_REQ_CONN_AG_CTX_ROCE_EDPM_ENABLE_SHIFT 5
  7871. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23_MASK 0x3
  7872. #define XSTORM_ROCE_REQ_CONN_AG_CTX_CF23_SHIFT 6
  7873. u8 byte2;
  7874. __le16 physical_q0;
  7875. __le16 word1;
  7876. __le16 sq_cmp_cons;
  7877. __le16 sq_cons;
  7878. __le16 sq_prod;
  7879. __le16 word5;
  7880. __le16 conn_dpi;
  7881. u8 byte3;
  7882. u8 byte4;
  7883. u8 byte5;
  7884. u8 byte6;
  7885. __le32 lsn;
  7886. __le32 ssn;
  7887. __le32 snd_una_psn;
  7888. __le32 snd_nxt_psn;
  7889. __le32 reg4;
  7890. __le32 orq_cons_th;
  7891. __le32 orq_cons;
  7892. };
  7893. struct xstorm_roce_resp_conn_ag_ctx {
  7894. u8 reserved0;
  7895. u8 state;
  7896. u8 flags0;
  7897. #define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  7898. #define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  7899. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED1_MASK 0x1
  7900. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED1_SHIFT 1
  7901. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED2_MASK 0x1
  7902. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED2_SHIFT 2
  7903. #define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  7904. #define XSTORM_ROCE_RESP_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  7905. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED3_MASK 0x1
  7906. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED3_SHIFT 4
  7907. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED4_MASK 0x1
  7908. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED4_SHIFT 5
  7909. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED5_MASK 0x1
  7910. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED5_SHIFT 6
  7911. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED6_MASK 0x1
  7912. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED6_SHIFT 7
  7913. u8 flags1;
  7914. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED7_MASK 0x1
  7915. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED7_SHIFT 0
  7916. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED8_MASK 0x1
  7917. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RESERVED8_SHIFT 1
  7918. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT10_MASK 0x1
  7919. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT10_SHIFT 2
  7920. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT11_MASK 0x1
  7921. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT11_SHIFT 3
  7922. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT12_MASK 0x1
  7923. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT12_SHIFT 4
  7924. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT13_MASK 0x1
  7925. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT13_SHIFT 5
  7926. #define XSTORM_ROCE_RESP_CONN_AG_CTX_ERROR_STATE_MASK 0x1
  7927. #define XSTORM_ROCE_RESP_CONN_AG_CTX_ERROR_STATE_SHIFT 6
  7928. #define XSTORM_ROCE_RESP_CONN_AG_CTX_YSTORM_FLUSH_MASK 0x1
  7929. #define XSTORM_ROCE_RESP_CONN_AG_CTX_YSTORM_FLUSH_SHIFT 7
  7930. u8 flags2;
  7931. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
  7932. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 0
  7933. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
  7934. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 2
  7935. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
  7936. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 4
  7937. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3_MASK 0x3
  7938. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3_SHIFT 6
  7939. u8 flags3;
  7940. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_MASK 0x3
  7941. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_SHIFT 0
  7942. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_MASK 0x3
  7943. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_SHIFT 2
  7944. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_MASK 0x3
  7945. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_SHIFT 4
  7946. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  7947. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 6
  7948. u8 flags4;
  7949. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8_MASK 0x3
  7950. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8_SHIFT 0
  7951. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9_MASK 0x3
  7952. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9_SHIFT 2
  7953. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10_MASK 0x3
  7954. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10_SHIFT 4
  7955. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11_MASK 0x3
  7956. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11_SHIFT 6
  7957. u8 flags5;
  7958. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12_MASK 0x3
  7959. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12_SHIFT 0
  7960. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13_MASK 0x3
  7961. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13_SHIFT 2
  7962. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14_MASK 0x3
  7963. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14_SHIFT 4
  7964. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15_MASK 0x3
  7965. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15_SHIFT 6
  7966. u8 flags6;
  7967. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16_MASK 0x3
  7968. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16_SHIFT 0
  7969. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17_MASK 0x3
  7970. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17_SHIFT 2
  7971. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18_MASK 0x3
  7972. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18_SHIFT 4
  7973. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19_MASK 0x3
  7974. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19_SHIFT 6
  7975. u8 flags7;
  7976. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20_MASK 0x3
  7977. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20_SHIFT 0
  7978. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21_MASK 0x3
  7979. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21_SHIFT 2
  7980. #define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  7981. #define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  7982. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
  7983. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 6
  7984. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
  7985. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 7
  7986. u8 flags8;
  7987. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
  7988. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 0
  7989. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_MASK 0x1
  7990. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF3EN_SHIFT 1
  7991. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_EN_MASK 0x1
  7992. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RXMIT_CF_EN_SHIFT 2
  7993. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_MASK 0x1
  7994. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RX_ERROR_CF_EN_SHIFT 3
  7995. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_EN_MASK 0x1
  7996. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FORCE_ACK_CF_EN_SHIFT 4
  7997. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  7998. #define XSTORM_ROCE_RESP_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 5
  7999. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_MASK 0x1
  8000. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF8EN_SHIFT 6
  8001. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_MASK 0x1
  8002. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF9EN_SHIFT 7
  8003. u8 flags9;
  8004. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_MASK 0x1
  8005. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF10EN_SHIFT 0
  8006. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11EN_MASK 0x1
  8007. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF11EN_SHIFT 1
  8008. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12EN_MASK 0x1
  8009. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF12EN_SHIFT 2
  8010. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13EN_MASK 0x1
  8011. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF13EN_SHIFT 3
  8012. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14EN_MASK 0x1
  8013. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF14EN_SHIFT 4
  8014. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15EN_MASK 0x1
  8015. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF15EN_SHIFT 5
  8016. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16EN_MASK 0x1
  8017. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF16EN_SHIFT 6
  8018. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17EN_MASK 0x1
  8019. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF17EN_SHIFT 7
  8020. u8 flags10;
  8021. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18EN_MASK 0x1
  8022. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF18EN_SHIFT 0
  8023. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19EN_MASK 0x1
  8024. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF19EN_SHIFT 1
  8025. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20EN_MASK 0x1
  8026. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF20EN_SHIFT 2
  8027. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21EN_MASK 0x1
  8028. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF21EN_SHIFT 3
  8029. #define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  8030. #define XSTORM_ROCE_RESP_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  8031. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23EN_MASK 0x1
  8032. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23EN_SHIFT 5
  8033. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
  8034. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 6
  8035. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
  8036. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 7
  8037. u8 flags11;
  8038. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
  8039. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 0
  8040. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
  8041. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 1
  8042. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
  8043. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 2
  8044. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_MASK 0x1
  8045. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE5EN_SHIFT 3
  8046. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_MASK 0x1
  8047. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE6EN_SHIFT 4
  8048. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_MASK 0x1
  8049. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE7EN_SHIFT 5
  8050. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  8051. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  8052. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE9EN_MASK 0x1
  8053. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE9EN_SHIFT 7
  8054. u8 flags12;
  8055. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE10EN_MASK 0x1
  8056. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE10EN_SHIFT 0
  8057. #define XSTORM_ROCE_RESP_CONN_AG_CTX_IRQ_PROD_RULE_EN_MASK 0x1
  8058. #define XSTORM_ROCE_RESP_CONN_AG_CTX_IRQ_PROD_RULE_EN_SHIFT 1
  8059. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  8060. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  8061. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  8062. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  8063. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE14EN_MASK 0x1
  8064. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE14EN_SHIFT 4
  8065. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE15EN_MASK 0x1
  8066. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE15EN_SHIFT 5
  8067. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE16EN_MASK 0x1
  8068. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE16EN_SHIFT 6
  8069. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE17EN_MASK 0x1
  8070. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE17EN_SHIFT 7
  8071. u8 flags13;
  8072. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE18EN_MASK 0x1
  8073. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE18EN_SHIFT 0
  8074. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE19EN_MASK 0x1
  8075. #define XSTORM_ROCE_RESP_CONN_AG_CTX_RULE19EN_SHIFT 1
  8076. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  8077. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  8078. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  8079. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  8080. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  8081. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  8082. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  8083. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  8084. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  8085. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  8086. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  8087. #define XSTORM_ROCE_RESP_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  8088. u8 flags14;
  8089. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT16_MASK 0x1
  8090. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT16_SHIFT 0
  8091. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT17_MASK 0x1
  8092. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT17_SHIFT 1
  8093. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT18_MASK 0x1
  8094. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT18_SHIFT 2
  8095. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT19_MASK 0x1
  8096. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT19_SHIFT 3
  8097. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT20_MASK 0x1
  8098. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT20_SHIFT 4
  8099. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT21_MASK 0x1
  8100. #define XSTORM_ROCE_RESP_CONN_AG_CTX_BIT21_SHIFT 5
  8101. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23_MASK 0x3
  8102. #define XSTORM_ROCE_RESP_CONN_AG_CTX_CF23_SHIFT 6
  8103. u8 byte2;
  8104. __le16 physical_q0;
  8105. __le16 word1;
  8106. __le16 irq_prod;
  8107. __le16 word3;
  8108. __le16 word4;
  8109. __le16 ereserved1;
  8110. __le16 irq_cons;
  8111. u8 rxmit_opcode;
  8112. u8 byte4;
  8113. u8 byte5;
  8114. u8 byte6;
  8115. __le32 rxmit_psn_and_id;
  8116. __le32 rxmit_bytes_length;
  8117. __le32 psn;
  8118. __le32 reg3;
  8119. __le32 reg4;
  8120. __le32 reg5;
  8121. __le32 msn_and_syndrome;
  8122. };
  8123. struct ystorm_roce_req_conn_ag_ctx {
  8124. u8 byte0;
  8125. u8 byte1;
  8126. u8 flags0;
  8127. #define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_MASK 0x1
  8128. #define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT0_SHIFT 0
  8129. #define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_MASK 0x1
  8130. #define YSTORM_ROCE_REQ_CONN_AG_CTX_BIT1_SHIFT 1
  8131. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0_MASK 0x3
  8132. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0_SHIFT 2
  8133. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1_MASK 0x3
  8134. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1_SHIFT 4
  8135. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2_MASK 0x3
  8136. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2_SHIFT 6
  8137. u8 flags1;
  8138. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_MASK 0x1
  8139. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF0EN_SHIFT 0
  8140. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_MASK 0x1
  8141. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF1EN_SHIFT 1
  8142. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_MASK 0x1
  8143. #define YSTORM_ROCE_REQ_CONN_AG_CTX_CF2EN_SHIFT 2
  8144. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_MASK 0x1
  8145. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE0EN_SHIFT 3
  8146. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_MASK 0x1
  8147. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE1EN_SHIFT 4
  8148. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_MASK 0x1
  8149. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE2EN_SHIFT 5
  8150. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_MASK 0x1
  8151. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE3EN_SHIFT 6
  8152. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_MASK 0x1
  8153. #define YSTORM_ROCE_REQ_CONN_AG_CTX_RULE4EN_SHIFT 7
  8154. u8 byte2;
  8155. u8 byte3;
  8156. __le16 word0;
  8157. __le32 reg0;
  8158. __le32 reg1;
  8159. __le16 word1;
  8160. __le16 word2;
  8161. __le16 word3;
  8162. __le16 word4;
  8163. __le32 reg2;
  8164. __le32 reg3;
  8165. };
  8166. struct ystorm_roce_resp_conn_ag_ctx {
  8167. u8 byte0;
  8168. u8 byte1;
  8169. u8 flags0;
  8170. #define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_MASK 0x1
  8171. #define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT0_SHIFT 0
  8172. #define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_MASK 0x1
  8173. #define YSTORM_ROCE_RESP_CONN_AG_CTX_BIT1_SHIFT 1
  8174. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0_MASK 0x3
  8175. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0_SHIFT 2
  8176. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1_MASK 0x3
  8177. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1_SHIFT 4
  8178. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2_MASK 0x3
  8179. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2_SHIFT 6
  8180. u8 flags1;
  8181. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_MASK 0x1
  8182. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF0EN_SHIFT 0
  8183. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_MASK 0x1
  8184. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF1EN_SHIFT 1
  8185. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_MASK 0x1
  8186. #define YSTORM_ROCE_RESP_CONN_AG_CTX_CF2EN_SHIFT 2
  8187. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_MASK 0x1
  8188. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE0EN_SHIFT 3
  8189. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_MASK 0x1
  8190. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE1EN_SHIFT 4
  8191. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_MASK 0x1
  8192. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE2EN_SHIFT 5
  8193. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_MASK 0x1
  8194. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE3EN_SHIFT 6
  8195. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_MASK 0x1
  8196. #define YSTORM_ROCE_RESP_CONN_AG_CTX_RULE4EN_SHIFT 7
  8197. u8 byte2;
  8198. u8 byte3;
  8199. __le16 word0;
  8200. __le32 reg0;
  8201. __le32 reg1;
  8202. __le16 word1;
  8203. __le16 word2;
  8204. __le16 word3;
  8205. __le16 word4;
  8206. __le32 reg2;
  8207. __le32 reg3;
  8208. };
  8209. enum roce_flavor {
  8210. PLAIN_ROCE,
  8211. RROCE_IPV4,
  8212. RROCE_IPV6,
  8213. MAX_ROCE_FLAVOR
  8214. };
  8215. struct ystorm_iwarp_conn_st_ctx {
  8216. __le32 reserved[4];
  8217. };
  8218. struct pstorm_iwarp_conn_st_ctx {
  8219. __le32 reserved[36];
  8220. };
  8221. struct xstorm_iwarp_conn_st_ctx {
  8222. __le32 reserved[44];
  8223. };
  8224. struct xstorm_iwarp_conn_ag_ctx {
  8225. u8 reserved0;
  8226. u8 state;
  8227. u8 flags0;
  8228. #define XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  8229. #define XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  8230. #define XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM1_MASK 0x1
  8231. #define XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM1_SHIFT 1
  8232. #define XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM2_MASK 0x1
  8233. #define XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM2_SHIFT 2
  8234. #define XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  8235. #define XSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  8236. #define XSTORM_IWARP_CONN_AG_CTX_BIT4_MASK 0x1
  8237. #define XSTORM_IWARP_CONN_AG_CTX_BIT4_SHIFT 4
  8238. #define XSTORM_IWARP_CONN_AG_CTX_RESERVED2_MASK 0x1
  8239. #define XSTORM_IWARP_CONN_AG_CTX_RESERVED2_SHIFT 5
  8240. #define XSTORM_IWARP_CONN_AG_CTX_BIT6_MASK 0x1
  8241. #define XSTORM_IWARP_CONN_AG_CTX_BIT6_SHIFT 6
  8242. #define XSTORM_IWARP_CONN_AG_CTX_BIT7_MASK 0x1
  8243. #define XSTORM_IWARP_CONN_AG_CTX_BIT7_SHIFT 7
  8244. u8 flags1;
  8245. #define XSTORM_IWARP_CONN_AG_CTX_BIT8_MASK 0x1
  8246. #define XSTORM_IWARP_CONN_AG_CTX_BIT8_SHIFT 0
  8247. #define XSTORM_IWARP_CONN_AG_CTX_BIT9_MASK 0x1
  8248. #define XSTORM_IWARP_CONN_AG_CTX_BIT9_SHIFT 1
  8249. #define XSTORM_IWARP_CONN_AG_CTX_BIT10_MASK 0x1
  8250. #define XSTORM_IWARP_CONN_AG_CTX_BIT10_SHIFT 2
  8251. #define XSTORM_IWARP_CONN_AG_CTX_BIT11_MASK 0x1
  8252. #define XSTORM_IWARP_CONN_AG_CTX_BIT11_SHIFT 3
  8253. #define XSTORM_IWARP_CONN_AG_CTX_BIT12_MASK 0x1
  8254. #define XSTORM_IWARP_CONN_AG_CTX_BIT12_SHIFT 4
  8255. #define XSTORM_IWARP_CONN_AG_CTX_BIT13_MASK 0x1
  8256. #define XSTORM_IWARP_CONN_AG_CTX_BIT13_SHIFT 5
  8257. #define XSTORM_IWARP_CONN_AG_CTX_BIT14_MASK 0x1
  8258. #define XSTORM_IWARP_CONN_AG_CTX_BIT14_SHIFT 6
  8259. #define XSTORM_IWARP_CONN_AG_CTX_YSTORM_FLUSH_OR_REWIND_SND_MAX_MASK 0x1
  8260. #define XSTORM_IWARP_CONN_AG_CTX_YSTORM_FLUSH_OR_REWIND_SND_MAX_SHIFT 7
  8261. u8 flags2;
  8262. #define XSTORM_IWARP_CONN_AG_CTX_CF0_MASK 0x3
  8263. #define XSTORM_IWARP_CONN_AG_CTX_CF0_SHIFT 0
  8264. #define XSTORM_IWARP_CONN_AG_CTX_CF1_MASK 0x3
  8265. #define XSTORM_IWARP_CONN_AG_CTX_CF1_SHIFT 2
  8266. #define XSTORM_IWARP_CONN_AG_CTX_CF2_MASK 0x3
  8267. #define XSTORM_IWARP_CONN_AG_CTX_CF2_SHIFT 4
  8268. #define XSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_MASK 0x3
  8269. #define XSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_SHIFT 6
  8270. u8 flags3;
  8271. #define XSTORM_IWARP_CONN_AG_CTX_CF4_MASK 0x3
  8272. #define XSTORM_IWARP_CONN_AG_CTX_CF4_SHIFT 0
  8273. #define XSTORM_IWARP_CONN_AG_CTX_CF5_MASK 0x3
  8274. #define XSTORM_IWARP_CONN_AG_CTX_CF5_SHIFT 2
  8275. #define XSTORM_IWARP_CONN_AG_CTX_CF6_MASK 0x3
  8276. #define XSTORM_IWARP_CONN_AG_CTX_CF6_SHIFT 4
  8277. #define XSTORM_IWARP_CONN_AG_CTX_CF7_MASK 0x3
  8278. #define XSTORM_IWARP_CONN_AG_CTX_CF7_SHIFT 6
  8279. u8 flags4;
  8280. #define XSTORM_IWARP_CONN_AG_CTX_CF8_MASK 0x3
  8281. #define XSTORM_IWARP_CONN_AG_CTX_CF8_SHIFT 0
  8282. #define XSTORM_IWARP_CONN_AG_CTX_CF9_MASK 0x3
  8283. #define XSTORM_IWARP_CONN_AG_CTX_CF9_SHIFT 2
  8284. #define XSTORM_IWARP_CONN_AG_CTX_CF10_MASK 0x3
  8285. #define XSTORM_IWARP_CONN_AG_CTX_CF10_SHIFT 4
  8286. #define XSTORM_IWARP_CONN_AG_CTX_CF11_MASK 0x3
  8287. #define XSTORM_IWARP_CONN_AG_CTX_CF11_SHIFT 6
  8288. u8 flags5;
  8289. #define XSTORM_IWARP_CONN_AG_CTX_CF12_MASK 0x3
  8290. #define XSTORM_IWARP_CONN_AG_CTX_CF12_SHIFT 0
  8291. #define XSTORM_IWARP_CONN_AG_CTX_CF13_MASK 0x3
  8292. #define XSTORM_IWARP_CONN_AG_CTX_CF13_SHIFT 2
  8293. #define XSTORM_IWARP_CONN_AG_CTX_SQ_FLUSH_CF_MASK 0x3
  8294. #define XSTORM_IWARP_CONN_AG_CTX_SQ_FLUSH_CF_SHIFT 4
  8295. #define XSTORM_IWARP_CONN_AG_CTX_CF15_MASK 0x3
  8296. #define XSTORM_IWARP_CONN_AG_CTX_CF15_SHIFT 6
  8297. u8 flags6;
  8298. #define XSTORM_IWARP_CONN_AG_CTX_MPA_OR_ERROR_WAKEUP_TRIGGER_CF_MASK 0x3
  8299. #define XSTORM_IWARP_CONN_AG_CTX_MPA_OR_ERROR_WAKEUP_TRIGGER_CF_SHIFT 0
  8300. #define XSTORM_IWARP_CONN_AG_CTX_CF17_MASK 0x3
  8301. #define XSTORM_IWARP_CONN_AG_CTX_CF17_SHIFT 2
  8302. #define XSTORM_IWARP_CONN_AG_CTX_CF18_MASK 0x3
  8303. #define XSTORM_IWARP_CONN_AG_CTX_CF18_SHIFT 4
  8304. #define XSTORM_IWARP_CONN_AG_CTX_DQ_FLUSH_MASK 0x3
  8305. #define XSTORM_IWARP_CONN_AG_CTX_DQ_FLUSH_SHIFT 6
  8306. u8 flags7;
  8307. #define XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
  8308. #define XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
  8309. #define XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q1_MASK 0x3
  8310. #define XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q1_SHIFT 2
  8311. #define XSTORM_IWARP_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  8312. #define XSTORM_IWARP_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  8313. #define XSTORM_IWARP_CONN_AG_CTX_CF0EN_MASK 0x1
  8314. #define XSTORM_IWARP_CONN_AG_CTX_CF0EN_SHIFT 6
  8315. #define XSTORM_IWARP_CONN_AG_CTX_CF1EN_MASK 0x1
  8316. #define XSTORM_IWARP_CONN_AG_CTX_CF1EN_SHIFT 7
  8317. u8 flags8;
  8318. #define XSTORM_IWARP_CONN_AG_CTX_CF2EN_MASK 0x1
  8319. #define XSTORM_IWARP_CONN_AG_CTX_CF2EN_SHIFT 0
  8320. #define XSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_EN_MASK 0x1
  8321. #define XSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_EN_SHIFT 1
  8322. #define XSTORM_IWARP_CONN_AG_CTX_CF4EN_MASK 0x1
  8323. #define XSTORM_IWARP_CONN_AG_CTX_CF4EN_SHIFT 2
  8324. #define XSTORM_IWARP_CONN_AG_CTX_CF5EN_MASK 0x1
  8325. #define XSTORM_IWARP_CONN_AG_CTX_CF5EN_SHIFT 3
  8326. #define XSTORM_IWARP_CONN_AG_CTX_CF6EN_MASK 0x1
  8327. #define XSTORM_IWARP_CONN_AG_CTX_CF6EN_SHIFT 4
  8328. #define XSTORM_IWARP_CONN_AG_CTX_CF7EN_MASK 0x1
  8329. #define XSTORM_IWARP_CONN_AG_CTX_CF7EN_SHIFT 5
  8330. #define XSTORM_IWARP_CONN_AG_CTX_CF8EN_MASK 0x1
  8331. #define XSTORM_IWARP_CONN_AG_CTX_CF8EN_SHIFT 6
  8332. #define XSTORM_IWARP_CONN_AG_CTX_CF9EN_MASK 0x1
  8333. #define XSTORM_IWARP_CONN_AG_CTX_CF9EN_SHIFT 7
  8334. u8 flags9;
  8335. #define XSTORM_IWARP_CONN_AG_CTX_CF10EN_MASK 0x1
  8336. #define XSTORM_IWARP_CONN_AG_CTX_CF10EN_SHIFT 0
  8337. #define XSTORM_IWARP_CONN_AG_CTX_CF11EN_MASK 0x1
  8338. #define XSTORM_IWARP_CONN_AG_CTX_CF11EN_SHIFT 1
  8339. #define XSTORM_IWARP_CONN_AG_CTX_CF12EN_MASK 0x1
  8340. #define XSTORM_IWARP_CONN_AG_CTX_CF12EN_SHIFT 2
  8341. #define XSTORM_IWARP_CONN_AG_CTX_CF13EN_MASK 0x1
  8342. #define XSTORM_IWARP_CONN_AG_CTX_CF13EN_SHIFT 3
  8343. #define XSTORM_IWARP_CONN_AG_CTX_SQ_FLUSH_CF_EN_MASK 0x1
  8344. #define XSTORM_IWARP_CONN_AG_CTX_SQ_FLUSH_CF_EN_SHIFT 4
  8345. #define XSTORM_IWARP_CONN_AG_CTX_CF15EN_MASK 0x1
  8346. #define XSTORM_IWARP_CONN_AG_CTX_CF15EN_SHIFT 5
  8347. #define XSTORM_IWARP_CONN_AG_CTX_MPA_OR_ERROR_WAKEUP_TRIGGER_CF_EN_MASK 0x1
  8348. #define XSTORM_IWARP_CONN_AG_CTX_MPA_OR_ERROR_WAKEUP_TRIGGER_CF_EN_SHIFT 6
  8349. #define XSTORM_IWARP_CONN_AG_CTX_CF17EN_MASK 0x1
  8350. #define XSTORM_IWARP_CONN_AG_CTX_CF17EN_SHIFT 7
  8351. u8 flags10;
  8352. #define XSTORM_IWARP_CONN_AG_CTX_CF18EN_MASK 0x1
  8353. #define XSTORM_IWARP_CONN_AG_CTX_CF18EN_SHIFT 0
  8354. #define XSTORM_IWARP_CONN_AG_CTX_DQ_FLUSH_EN_MASK 0x1
  8355. #define XSTORM_IWARP_CONN_AG_CTX_DQ_FLUSH_EN_SHIFT 1
  8356. #define XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
  8357. #define XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
  8358. #define XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q1_EN_MASK 0x1
  8359. #define XSTORM_IWARP_CONN_AG_CTX_FLUSH_Q1_EN_SHIFT 3
  8360. #define XSTORM_IWARP_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  8361. #define XSTORM_IWARP_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  8362. #define XSTORM_IWARP_CONN_AG_CTX_CF23EN_MASK 0x1
  8363. #define XSTORM_IWARP_CONN_AG_CTX_CF23EN_SHIFT 5
  8364. #define XSTORM_IWARP_CONN_AG_CTX_RULE0EN_MASK 0x1
  8365. #define XSTORM_IWARP_CONN_AG_CTX_RULE0EN_SHIFT 6
  8366. #define XSTORM_IWARP_CONN_AG_CTX_MORE_TO_SEND_RULE_EN_MASK 0x1
  8367. #define XSTORM_IWARP_CONN_AG_CTX_MORE_TO_SEND_RULE_EN_SHIFT 7
  8368. u8 flags11;
  8369. #define XSTORM_IWARP_CONN_AG_CTX_TX_BLOCKED_EN_MASK 0x1
  8370. #define XSTORM_IWARP_CONN_AG_CTX_TX_BLOCKED_EN_SHIFT 0
  8371. #define XSTORM_IWARP_CONN_AG_CTX_RULE3EN_MASK 0x1
  8372. #define XSTORM_IWARP_CONN_AG_CTX_RULE3EN_SHIFT 1
  8373. #define XSTORM_IWARP_CONN_AG_CTX_RESERVED3_MASK 0x1
  8374. #define XSTORM_IWARP_CONN_AG_CTX_RESERVED3_SHIFT 2
  8375. #define XSTORM_IWARP_CONN_AG_CTX_RULE5EN_MASK 0x1
  8376. #define XSTORM_IWARP_CONN_AG_CTX_RULE5EN_SHIFT 3
  8377. #define XSTORM_IWARP_CONN_AG_CTX_RULE6EN_MASK 0x1
  8378. #define XSTORM_IWARP_CONN_AG_CTX_RULE6EN_SHIFT 4
  8379. #define XSTORM_IWARP_CONN_AG_CTX_RULE7EN_MASK 0x1
  8380. #define XSTORM_IWARP_CONN_AG_CTX_RULE7EN_SHIFT 5
  8381. #define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  8382. #define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  8383. #define XSTORM_IWARP_CONN_AG_CTX_RULE9EN_MASK 0x1
  8384. #define XSTORM_IWARP_CONN_AG_CTX_RULE9EN_SHIFT 7
  8385. u8 flags12;
  8386. #define XSTORM_IWARP_CONN_AG_CTX_SQ_NOT_EMPTY_RULE_EN_MASK 0x1
  8387. #define XSTORM_IWARP_CONN_AG_CTX_SQ_NOT_EMPTY_RULE_EN_SHIFT 0
  8388. #define XSTORM_IWARP_CONN_AG_CTX_RULE11EN_MASK 0x1
  8389. #define XSTORM_IWARP_CONN_AG_CTX_RULE11EN_SHIFT 1
  8390. #define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  8391. #define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  8392. #define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  8393. #define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  8394. #define XSTORM_IWARP_CONN_AG_CTX_SQ_FENCE_RULE_EN_MASK 0x1
  8395. #define XSTORM_IWARP_CONN_AG_CTX_SQ_FENCE_RULE_EN_SHIFT 4
  8396. #define XSTORM_IWARP_CONN_AG_CTX_RULE15EN_MASK 0x1
  8397. #define XSTORM_IWARP_CONN_AG_CTX_RULE15EN_SHIFT 5
  8398. #define XSTORM_IWARP_CONN_AG_CTX_RULE16EN_MASK 0x1
  8399. #define XSTORM_IWARP_CONN_AG_CTX_RULE16EN_SHIFT 6
  8400. #define XSTORM_IWARP_CONN_AG_CTX_RULE17EN_MASK 0x1
  8401. #define XSTORM_IWARP_CONN_AG_CTX_RULE17EN_SHIFT 7
  8402. u8 flags13;
  8403. #define XSTORM_IWARP_CONN_AG_CTX_IRQ_NOT_EMPTY_RULE_EN_MASK 0x1
  8404. #define XSTORM_IWARP_CONN_AG_CTX_IRQ_NOT_EMPTY_RULE_EN_SHIFT 0
  8405. #define XSTORM_IWARP_CONN_AG_CTX_HQ_NOT_FULL_RULE_EN_MASK 0x1
  8406. #define XSTORM_IWARP_CONN_AG_CTX_HQ_NOT_FULL_RULE_EN_SHIFT 1
  8407. #define XSTORM_IWARP_CONN_AG_CTX_ORQ_RD_FENCE_RULE_EN_MASK 0x1
  8408. #define XSTORM_IWARP_CONN_AG_CTX_ORQ_RD_FENCE_RULE_EN_SHIFT 2
  8409. #define XSTORM_IWARP_CONN_AG_CTX_RULE21EN_MASK 0x1
  8410. #define XSTORM_IWARP_CONN_AG_CTX_RULE21EN_SHIFT 3
  8411. #define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  8412. #define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  8413. #define XSTORM_IWARP_CONN_AG_CTX_ORQ_NOT_FULL_RULE_EN_MASK 0x1
  8414. #define XSTORM_IWARP_CONN_AG_CTX_ORQ_NOT_FULL_RULE_EN_SHIFT 5
  8415. #define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  8416. #define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  8417. #define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  8418. #define XSTORM_IWARP_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  8419. u8 flags14;
  8420. #define XSTORM_IWARP_CONN_AG_CTX_BIT16_MASK 0x1
  8421. #define XSTORM_IWARP_CONN_AG_CTX_BIT16_SHIFT 0
  8422. #define XSTORM_IWARP_CONN_AG_CTX_BIT17_MASK 0x1
  8423. #define XSTORM_IWARP_CONN_AG_CTX_BIT17_SHIFT 1
  8424. #define XSTORM_IWARP_CONN_AG_CTX_BIT18_MASK 0x1
  8425. #define XSTORM_IWARP_CONN_AG_CTX_BIT18_SHIFT 2
  8426. #define XSTORM_IWARP_CONN_AG_CTX_E5_RESERVED1_MASK 0x1
  8427. #define XSTORM_IWARP_CONN_AG_CTX_E5_RESERVED1_SHIFT 3
  8428. #define XSTORM_IWARP_CONN_AG_CTX_E5_RESERVED2_MASK 0x1
  8429. #define XSTORM_IWARP_CONN_AG_CTX_E5_RESERVED2_SHIFT 4
  8430. #define XSTORM_IWARP_CONN_AG_CTX_E5_RESERVED3_MASK 0x1
  8431. #define XSTORM_IWARP_CONN_AG_CTX_E5_RESERVED3_SHIFT 5
  8432. #define XSTORM_IWARP_CONN_AG_CTX_CF23_MASK 0x3
  8433. #define XSTORM_IWARP_CONN_AG_CTX_CF23_SHIFT 6
  8434. u8 byte2;
  8435. __le16 physical_q0;
  8436. __le16 physical_q1;
  8437. __le16 sq_comp_cons;
  8438. __le16 sq_tx_cons;
  8439. __le16 sq_prod;
  8440. __le16 word5;
  8441. __le16 conn_dpi;
  8442. u8 byte3;
  8443. u8 byte4;
  8444. u8 byte5;
  8445. u8 byte6;
  8446. __le32 reg0;
  8447. __le32 reg1;
  8448. __le32 reg2;
  8449. __le32 more_to_send_seq;
  8450. __le32 reg4;
  8451. __le32 rewinded_snd_max;
  8452. __le32 rd_msn;
  8453. __le16 irq_prod_via_msdm;
  8454. __le16 irq_cons;
  8455. __le16 hq_cons_th_or_mpa_data;
  8456. __le16 hq_cons;
  8457. __le32 atom_msn;
  8458. __le32 orq_cons;
  8459. __le32 orq_cons_th;
  8460. u8 byte7;
  8461. u8 max_ord;
  8462. u8 wqe_data_pad_bytes;
  8463. u8 former_hq_prod;
  8464. u8 irq_prod_via_msem;
  8465. u8 byte12;
  8466. u8 max_pkt_pdu_size_lo;
  8467. u8 max_pkt_pdu_size_hi;
  8468. u8 byte15;
  8469. u8 e5_reserved;
  8470. __le16 e5_reserved4;
  8471. __le32 reg10;
  8472. __le32 reg11;
  8473. __le32 shared_queue_page_addr_lo;
  8474. __le32 shared_queue_page_addr_hi;
  8475. __le32 reg14;
  8476. __le32 reg15;
  8477. __le32 reg16;
  8478. __le32 reg17;
  8479. };
  8480. struct tstorm_iwarp_conn_ag_ctx {
  8481. u8 reserved0;
  8482. u8 state;
  8483. u8 flags0;
  8484. #define TSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  8485. #define TSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  8486. #define TSTORM_IWARP_CONN_AG_CTX_BIT1_MASK 0x1
  8487. #define TSTORM_IWARP_CONN_AG_CTX_BIT1_SHIFT 1
  8488. #define TSTORM_IWARP_CONN_AG_CTX_BIT2_MASK 0x1
  8489. #define TSTORM_IWARP_CONN_AG_CTX_BIT2_SHIFT 2
  8490. #define TSTORM_IWARP_CONN_AG_CTX_MSTORM_FLUSH_MASK 0x1
  8491. #define TSTORM_IWARP_CONN_AG_CTX_MSTORM_FLUSH_SHIFT 3
  8492. #define TSTORM_IWARP_CONN_AG_CTX_BIT4_MASK 0x1
  8493. #define TSTORM_IWARP_CONN_AG_CTX_BIT4_SHIFT 4
  8494. #define TSTORM_IWARP_CONN_AG_CTX_CACHED_ORQ_MASK 0x1
  8495. #define TSTORM_IWARP_CONN_AG_CTX_CACHED_ORQ_SHIFT 5
  8496. #define TSTORM_IWARP_CONN_AG_CTX_CF0_MASK 0x3
  8497. #define TSTORM_IWARP_CONN_AG_CTX_CF0_SHIFT 6
  8498. u8 flags1;
  8499. #define TSTORM_IWARP_CONN_AG_CTX_RQ_POST_CF_MASK 0x3
  8500. #define TSTORM_IWARP_CONN_AG_CTX_RQ_POST_CF_SHIFT 0
  8501. #define TSTORM_IWARP_CONN_AG_CTX_MPA_TIMEOUT_CF_MASK 0x3
  8502. #define TSTORM_IWARP_CONN_AG_CTX_MPA_TIMEOUT_CF_SHIFT 2
  8503. #define TSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_MASK 0x3
  8504. #define TSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_SHIFT 4
  8505. #define TSTORM_IWARP_CONN_AG_CTX_CF4_MASK 0x3
  8506. #define TSTORM_IWARP_CONN_AG_CTX_CF4_SHIFT 6
  8507. u8 flags2;
  8508. #define TSTORM_IWARP_CONN_AG_CTX_CF5_MASK 0x3
  8509. #define TSTORM_IWARP_CONN_AG_CTX_CF5_SHIFT 0
  8510. #define TSTORM_IWARP_CONN_AG_CTX_CF6_MASK 0x3
  8511. #define TSTORM_IWARP_CONN_AG_CTX_CF6_SHIFT 2
  8512. #define TSTORM_IWARP_CONN_AG_CTX_CF7_MASK 0x3
  8513. #define TSTORM_IWARP_CONN_AG_CTX_CF7_SHIFT 4
  8514. #define TSTORM_IWARP_CONN_AG_CTX_CF8_MASK 0x3
  8515. #define TSTORM_IWARP_CONN_AG_CTX_CF8_SHIFT 6
  8516. u8 flags3;
  8517. #define TSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
  8518. #define TSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
  8519. #define TSTORM_IWARP_CONN_AG_CTX_FLUSH_OR_ERROR_DETECTED_MASK 0x3
  8520. #define TSTORM_IWARP_CONN_AG_CTX_FLUSH_OR_ERROR_DETECTED_SHIFT 2
  8521. #define TSTORM_IWARP_CONN_AG_CTX_CF0EN_MASK 0x1
  8522. #define TSTORM_IWARP_CONN_AG_CTX_CF0EN_SHIFT 4
  8523. #define TSTORM_IWARP_CONN_AG_CTX_RQ_POST_CF_EN_MASK 0x1
  8524. #define TSTORM_IWARP_CONN_AG_CTX_RQ_POST_CF_EN_SHIFT 5
  8525. #define TSTORM_IWARP_CONN_AG_CTX_MPA_TIMEOUT_CF_EN_MASK 0x1
  8526. #define TSTORM_IWARP_CONN_AG_CTX_MPA_TIMEOUT_CF_EN_SHIFT 6
  8527. #define TSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_EN_MASK 0x1
  8528. #define TSTORM_IWARP_CONN_AG_CTX_TIMER_STOP_ALL_EN_SHIFT 7
  8529. u8 flags4;
  8530. #define TSTORM_IWARP_CONN_AG_CTX_CF4EN_MASK 0x1
  8531. #define TSTORM_IWARP_CONN_AG_CTX_CF4EN_SHIFT 0
  8532. #define TSTORM_IWARP_CONN_AG_CTX_CF5EN_MASK 0x1
  8533. #define TSTORM_IWARP_CONN_AG_CTX_CF5EN_SHIFT 1
  8534. #define TSTORM_IWARP_CONN_AG_CTX_CF6EN_MASK 0x1
  8535. #define TSTORM_IWARP_CONN_AG_CTX_CF6EN_SHIFT 2
  8536. #define TSTORM_IWARP_CONN_AG_CTX_CF7EN_MASK 0x1
  8537. #define TSTORM_IWARP_CONN_AG_CTX_CF7EN_SHIFT 3
  8538. #define TSTORM_IWARP_CONN_AG_CTX_CF8EN_MASK 0x1
  8539. #define TSTORM_IWARP_CONN_AG_CTX_CF8EN_SHIFT 4
  8540. #define TSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
  8541. #define TSTORM_IWARP_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 5
  8542. #define TSTORM_IWARP_CONN_AG_CTX_FLUSH_OR_ERROR_DETECTED_EN_MASK 0x1
  8543. #define TSTORM_IWARP_CONN_AG_CTX_FLUSH_OR_ERROR_DETECTED_EN_SHIFT 6
  8544. #define TSTORM_IWARP_CONN_AG_CTX_RULE0EN_MASK 0x1
  8545. #define TSTORM_IWARP_CONN_AG_CTX_RULE0EN_SHIFT 7
  8546. u8 flags5;
  8547. #define TSTORM_IWARP_CONN_AG_CTX_RULE1EN_MASK 0x1
  8548. #define TSTORM_IWARP_CONN_AG_CTX_RULE1EN_SHIFT 0
  8549. #define TSTORM_IWARP_CONN_AG_CTX_RULE2EN_MASK 0x1
  8550. #define TSTORM_IWARP_CONN_AG_CTX_RULE2EN_SHIFT 1
  8551. #define TSTORM_IWARP_CONN_AG_CTX_RULE3EN_MASK 0x1
  8552. #define TSTORM_IWARP_CONN_AG_CTX_RULE3EN_SHIFT 2
  8553. #define TSTORM_IWARP_CONN_AG_CTX_RULE4EN_MASK 0x1
  8554. #define TSTORM_IWARP_CONN_AG_CTX_RULE4EN_SHIFT 3
  8555. #define TSTORM_IWARP_CONN_AG_CTX_RULE5EN_MASK 0x1
  8556. #define TSTORM_IWARP_CONN_AG_CTX_RULE5EN_SHIFT 4
  8557. #define TSTORM_IWARP_CONN_AG_CTX_SND_SQ_CONS_RULE_MASK 0x1
  8558. #define TSTORM_IWARP_CONN_AG_CTX_SND_SQ_CONS_RULE_SHIFT 5
  8559. #define TSTORM_IWARP_CONN_AG_CTX_RULE7EN_MASK 0x1
  8560. #define TSTORM_IWARP_CONN_AG_CTX_RULE7EN_SHIFT 6
  8561. #define TSTORM_IWARP_CONN_AG_CTX_RULE8EN_MASK 0x1
  8562. #define TSTORM_IWARP_CONN_AG_CTX_RULE8EN_SHIFT 7
  8563. __le32 reg0;
  8564. __le32 reg1;
  8565. __le32 unaligned_nxt_seq;
  8566. __le32 reg3;
  8567. __le32 reg4;
  8568. __le32 reg5;
  8569. __le32 reg6;
  8570. __le32 reg7;
  8571. __le32 reg8;
  8572. u8 orq_cache_idx;
  8573. u8 hq_prod;
  8574. __le16 sq_tx_cons_th;
  8575. u8 orq_prod;
  8576. u8 irq_cons;
  8577. __le16 sq_tx_cons;
  8578. __le16 conn_dpi;
  8579. __le16 rq_prod;
  8580. __le32 snd_seq;
  8581. __le32 last_hq_sequence;
  8582. };
  8583. struct tstorm_iwarp_conn_st_ctx {
  8584. __le32 reserved[60];
  8585. };
  8586. struct mstorm_iwarp_conn_st_ctx {
  8587. __le32 reserved[32];
  8588. };
  8589. struct ustorm_iwarp_conn_st_ctx {
  8590. __le32 reserved[24];
  8591. };
  8592. struct iwarp_conn_context {
  8593. struct ystorm_iwarp_conn_st_ctx ystorm_st_context;
  8594. struct regpair ystorm_st_padding[2];
  8595. struct pstorm_iwarp_conn_st_ctx pstorm_st_context;
  8596. struct regpair pstorm_st_padding[2];
  8597. struct xstorm_iwarp_conn_st_ctx xstorm_st_context;
  8598. struct regpair xstorm_st_padding[2];
  8599. struct xstorm_iwarp_conn_ag_ctx xstorm_ag_context;
  8600. struct tstorm_iwarp_conn_ag_ctx tstorm_ag_context;
  8601. struct timers_context timer_context;
  8602. struct ustorm_rdma_conn_ag_ctx ustorm_ag_context;
  8603. struct tstorm_iwarp_conn_st_ctx tstorm_st_context;
  8604. struct regpair tstorm_st_padding[2];
  8605. struct mstorm_iwarp_conn_st_ctx mstorm_st_context;
  8606. struct ustorm_iwarp_conn_st_ctx ustorm_st_context;
  8607. };
  8608. struct iwarp_create_qp_ramrod_data {
  8609. u8 flags;
  8610. #define IWARP_CREATE_QP_RAMROD_DATA_FMR_AND_RESERVED_EN_MASK 0x1
  8611. #define IWARP_CREATE_QP_RAMROD_DATA_FMR_AND_RESERVED_EN_SHIFT 0
  8612. #define IWARP_CREATE_QP_RAMROD_DATA_SIGNALED_COMP_MASK 0x1
  8613. #define IWARP_CREATE_QP_RAMROD_DATA_SIGNALED_COMP_SHIFT 1
  8614. #define IWARP_CREATE_QP_RAMROD_DATA_RDMA_RD_EN_MASK 0x1
  8615. #define IWARP_CREATE_QP_RAMROD_DATA_RDMA_RD_EN_SHIFT 2
  8616. #define IWARP_CREATE_QP_RAMROD_DATA_RDMA_WR_EN_MASK 0x1
  8617. #define IWARP_CREATE_QP_RAMROD_DATA_RDMA_WR_EN_SHIFT 3
  8618. #define IWARP_CREATE_QP_RAMROD_DATA_ATOMIC_EN_MASK 0x1
  8619. #define IWARP_CREATE_QP_RAMROD_DATA_ATOMIC_EN_SHIFT 4
  8620. #define IWARP_CREATE_QP_RAMROD_DATA_SRQ_FLG_MASK 0x1
  8621. #define IWARP_CREATE_QP_RAMROD_DATA_SRQ_FLG_SHIFT 5
  8622. #define IWARP_CREATE_QP_RAMROD_DATA_RESERVED0_MASK 0x3
  8623. #define IWARP_CREATE_QP_RAMROD_DATA_RESERVED0_SHIFT 6
  8624. u8 reserved1;
  8625. __le16 pd;
  8626. __le16 sq_num_pages;
  8627. __le16 rq_num_pages;
  8628. __le32 reserved3[2];
  8629. struct regpair qp_handle_for_cqe;
  8630. struct rdma_srq_id srq_id;
  8631. __le32 cq_cid_for_sq;
  8632. __le32 cq_cid_for_rq;
  8633. __le16 dpi;
  8634. __le16 physical_q0;
  8635. __le16 physical_q1;
  8636. u8 reserved2[6];
  8637. };
  8638. enum iwarp_eqe_async_opcode {
  8639. IWARP_EVENT_TYPE_ASYNC_CONNECT_COMPLETE,
  8640. IWARP_EVENT_TYPE_ASYNC_ENHANCED_MPA_REPLY_ARRIVED,
  8641. IWARP_EVENT_TYPE_ASYNC_MPA_HANDSHAKE_COMPLETE,
  8642. IWARP_EVENT_TYPE_ASYNC_CID_CLEANED,
  8643. IWARP_EVENT_TYPE_ASYNC_EXCEPTION_DETECTED,
  8644. IWARP_EVENT_TYPE_ASYNC_QP_IN_ERROR_STATE,
  8645. IWARP_EVENT_TYPE_ASYNC_CQ_OVERFLOW,
  8646. MAX_IWARP_EQE_ASYNC_OPCODE
  8647. };
  8648. struct iwarp_eqe_data_mpa_async_completion {
  8649. __le16 ulp_data_len;
  8650. u8 reserved[6];
  8651. };
  8652. struct iwarp_eqe_data_tcp_async_completion {
  8653. __le16 ulp_data_len;
  8654. u8 mpa_handshake_mode;
  8655. u8 reserved[5];
  8656. };
  8657. enum iwarp_eqe_sync_opcode {
  8658. IWARP_EVENT_TYPE_TCP_OFFLOAD =
  8659. 11,
  8660. IWARP_EVENT_TYPE_MPA_OFFLOAD,
  8661. IWARP_EVENT_TYPE_MPA_OFFLOAD_SEND_RTR,
  8662. IWARP_EVENT_TYPE_CREATE_QP,
  8663. IWARP_EVENT_TYPE_QUERY_QP,
  8664. IWARP_EVENT_TYPE_MODIFY_QP,
  8665. IWARP_EVENT_TYPE_DESTROY_QP,
  8666. MAX_IWARP_EQE_SYNC_OPCODE
  8667. };
  8668. enum iwarp_fw_return_code {
  8669. IWARP_CONN_ERROR_TCP_CONNECT_INVALID_PACKET = 5,
  8670. IWARP_CONN_ERROR_TCP_CONNECTION_RST,
  8671. IWARP_CONN_ERROR_TCP_CONNECT_TIMEOUT,
  8672. IWARP_CONN_ERROR_MPA_ERROR_REJECT,
  8673. IWARP_CONN_ERROR_MPA_NOT_SUPPORTED_VER,
  8674. IWARP_CONN_ERROR_MPA_RST,
  8675. IWARP_CONN_ERROR_MPA_FIN,
  8676. IWARP_CONN_ERROR_MPA_RTR_MISMATCH,
  8677. IWARP_CONN_ERROR_MPA_INSUF_IRD,
  8678. IWARP_CONN_ERROR_MPA_INVALID_PACKET,
  8679. IWARP_CONN_ERROR_MPA_LOCAL_ERROR,
  8680. IWARP_CONN_ERROR_MPA_TIMEOUT,
  8681. IWARP_CONN_ERROR_MPA_TERMINATE,
  8682. IWARP_QP_IN_ERROR_GOOD_CLOSE,
  8683. IWARP_QP_IN_ERROR_BAD_CLOSE,
  8684. IWARP_EXCEPTION_DETECTED_LLP_CLOSED,
  8685. IWARP_EXCEPTION_DETECTED_LLP_RESET,
  8686. IWARP_EXCEPTION_DETECTED_IRQ_FULL,
  8687. IWARP_EXCEPTION_DETECTED_RQ_EMPTY,
  8688. IWARP_EXCEPTION_DETECTED_LLP_TIMEOUT,
  8689. IWARP_EXCEPTION_DETECTED_REMOTE_PROTECTION_ERROR,
  8690. IWARP_EXCEPTION_DETECTED_CQ_OVERFLOW,
  8691. IWARP_EXCEPTION_DETECTED_LOCAL_CATASTROPHIC,
  8692. IWARP_EXCEPTION_DETECTED_LOCAL_ACCESS_ERROR,
  8693. IWARP_EXCEPTION_DETECTED_REMOTE_OPERATION_ERROR,
  8694. IWARP_EXCEPTION_DETECTED_TERMINATE_RECEIVED,
  8695. MAX_IWARP_FW_RETURN_CODE
  8696. };
  8697. struct iwarp_init_func_params {
  8698. u8 ll2_ooo_q_index;
  8699. u8 reserved1[7];
  8700. };
  8701. struct iwarp_init_func_ramrod_data {
  8702. struct rdma_init_func_ramrod_data rdma;
  8703. struct tcp_init_params tcp;
  8704. struct iwarp_init_func_params iwarp;
  8705. };
  8706. enum iwarp_modify_qp_new_state_type {
  8707. IWARP_MODIFY_QP_STATE_CLOSING = 1,
  8708. IWARP_MODIFY_QP_STATE_ERROR =
  8709. 2,
  8710. MAX_IWARP_MODIFY_QP_NEW_STATE_TYPE
  8711. };
  8712. struct iwarp_modify_qp_ramrod_data {
  8713. __le16 transition_to_state;
  8714. __le16 flags;
  8715. #define IWARP_MODIFY_QP_RAMROD_DATA_RDMA_RD_EN_MASK 0x1
  8716. #define IWARP_MODIFY_QP_RAMROD_DATA_RDMA_RD_EN_SHIFT 0
  8717. #define IWARP_MODIFY_QP_RAMROD_DATA_RDMA_WR_EN_MASK 0x1
  8718. #define IWARP_MODIFY_QP_RAMROD_DATA_RDMA_WR_EN_SHIFT 1
  8719. #define IWARP_MODIFY_QP_RAMROD_DATA_ATOMIC_EN_MASK 0x1
  8720. #define IWARP_MODIFY_QP_RAMROD_DATA_ATOMIC_EN_SHIFT 2
  8721. #define IWARP_MODIFY_QP_RAMROD_DATA_STATE_TRANS_EN_MASK 0x1
  8722. #define IWARP_MODIFY_QP_RAMROD_DATA_STATE_TRANS_EN_SHIFT 3
  8723. #define IWARP_MODIFY_QP_RAMROD_DATA_RDMA_OPS_EN_FLG_MASK 0x1
  8724. #define IWARP_MODIFY_QP_RAMROD_DATA_RDMA_OPS_EN_FLG_SHIFT 4
  8725. #define IWARP_MODIFY_QP_RAMROD_DATA_RESERVED_MASK 0x7FF
  8726. #define IWARP_MODIFY_QP_RAMROD_DATA_RESERVED_SHIFT 5
  8727. __le32 reserved3[3];
  8728. __le32 reserved4[8];
  8729. };
  8730. struct mpa_rq_params {
  8731. __le32 ird;
  8732. __le32 ord;
  8733. };
  8734. struct mpa_ulp_buffer {
  8735. struct regpair addr;
  8736. __le16 len;
  8737. __le16 reserved[3];
  8738. };
  8739. struct mpa_outgoing_params {
  8740. u8 crc_needed;
  8741. u8 reject;
  8742. u8 reserved[6];
  8743. struct mpa_rq_params out_rq;
  8744. struct mpa_ulp_buffer outgoing_ulp_buffer;
  8745. };
  8746. struct iwarp_mpa_offload_ramrod_data {
  8747. struct mpa_outgoing_params common;
  8748. __le32 tcp_cid;
  8749. u8 mode;
  8750. u8 tcp_connect_side;
  8751. u8 rtr_pref;
  8752. #define IWARP_MPA_OFFLOAD_RAMROD_DATA_RTR_SUPPORTED_MASK 0x7
  8753. #define IWARP_MPA_OFFLOAD_RAMROD_DATA_RTR_SUPPORTED_SHIFT 0
  8754. #define IWARP_MPA_OFFLOAD_RAMROD_DATA_RESERVED1_MASK 0x1F
  8755. #define IWARP_MPA_OFFLOAD_RAMROD_DATA_RESERVED1_SHIFT 3
  8756. u8 reserved2;
  8757. struct mpa_ulp_buffer incoming_ulp_buffer;
  8758. struct regpair async_eqe_output_buf;
  8759. struct regpair handle_for_async;
  8760. struct regpair shared_queue_addr;
  8761. u8 stats_counter_id;
  8762. u8 reserved3[15];
  8763. };
  8764. struct iwarp_offload_params {
  8765. struct mpa_ulp_buffer incoming_ulp_buffer;
  8766. struct regpair async_eqe_output_buf;
  8767. struct regpair handle_for_async;
  8768. __le16 physical_q0;
  8769. __le16 physical_q1;
  8770. u8 stats_counter_id;
  8771. u8 mpa_mode;
  8772. u8 reserved[10];
  8773. };
  8774. struct iwarp_query_qp_output_params {
  8775. __le32 flags;
  8776. #define IWARP_QUERY_QP_OUTPUT_PARAMS_ERROR_FLG_MASK 0x1
  8777. #define IWARP_QUERY_QP_OUTPUT_PARAMS_ERROR_FLG_SHIFT 0
  8778. #define IWARP_QUERY_QP_OUTPUT_PARAMS_RESERVED0_MASK 0x7FFFFFFF
  8779. #define IWARP_QUERY_QP_OUTPUT_PARAMS_RESERVED0_SHIFT 1
  8780. u8 reserved1[4];
  8781. };
  8782. struct iwarp_query_qp_ramrod_data {
  8783. struct regpair output_params_addr;
  8784. };
  8785. enum iwarp_ramrod_cmd_id {
  8786. IWARP_RAMROD_CMD_ID_TCP_OFFLOAD =
  8787. 11,
  8788. IWARP_RAMROD_CMD_ID_MPA_OFFLOAD,
  8789. IWARP_RAMROD_CMD_ID_MPA_OFFLOAD_SEND_RTR,
  8790. IWARP_RAMROD_CMD_ID_CREATE_QP,
  8791. IWARP_RAMROD_CMD_ID_QUERY_QP,
  8792. IWARP_RAMROD_CMD_ID_MODIFY_QP,
  8793. IWARP_RAMROD_CMD_ID_DESTROY_QP,
  8794. MAX_IWARP_RAMROD_CMD_ID
  8795. };
  8796. struct iwarp_rxmit_stats_drv {
  8797. struct regpair tx_go_to_slow_start_event_cnt;
  8798. struct regpair tx_fast_retransmit_event_cnt;
  8799. };
  8800. struct iwarp_tcp_offload_ramrod_data {
  8801. struct iwarp_offload_params iwarp;
  8802. struct tcp_offload_params_opt2 tcp;
  8803. };
  8804. enum mpa_negotiation_mode {
  8805. MPA_NEGOTIATION_TYPE_BASIC = 1,
  8806. MPA_NEGOTIATION_TYPE_ENHANCED = 2,
  8807. MAX_MPA_NEGOTIATION_MODE
  8808. };
  8809. enum mpa_rtr_type {
  8810. MPA_RTR_TYPE_NONE = 0,
  8811. MPA_RTR_TYPE_ZERO_SEND = 1,
  8812. MPA_RTR_TYPE_ZERO_WRITE = 2,
  8813. MPA_RTR_TYPE_ZERO_SEND_AND_WRITE = 3,
  8814. MPA_RTR_TYPE_ZERO_READ = 4,
  8815. MPA_RTR_TYPE_ZERO_SEND_AND_READ = 5,
  8816. MPA_RTR_TYPE_ZERO_WRITE_AND_READ = 6,
  8817. MPA_RTR_TYPE_ZERO_SEND_AND_WRITE_AND_READ = 7,
  8818. MAX_MPA_RTR_TYPE
  8819. };
  8820. struct unaligned_opaque_data {
  8821. __le16 first_mpa_offset;
  8822. u8 tcp_payload_offset;
  8823. u8 flags;
  8824. #define UNALIGNED_OPAQUE_DATA_PKT_REACHED_WIN_RIGHT_EDGE_MASK 0x1
  8825. #define UNALIGNED_OPAQUE_DATA_PKT_REACHED_WIN_RIGHT_EDGE_SHIFT 0
  8826. #define UNALIGNED_OPAQUE_DATA_CONNECTION_CLOSED_MASK 0x1
  8827. #define UNALIGNED_OPAQUE_DATA_CONNECTION_CLOSED_SHIFT 1
  8828. #define UNALIGNED_OPAQUE_DATA_RESERVED_MASK 0x3F
  8829. #define UNALIGNED_OPAQUE_DATA_RESERVED_SHIFT 2
  8830. __le32 cid;
  8831. };
  8832. struct mstorm_iwarp_conn_ag_ctx {
  8833. u8 reserved;
  8834. u8 state;
  8835. u8 flags0;
  8836. #define MSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  8837. #define MSTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  8838. #define MSTORM_IWARP_CONN_AG_CTX_BIT1_MASK 0x1
  8839. #define MSTORM_IWARP_CONN_AG_CTX_BIT1_SHIFT 1
  8840. #define MSTORM_IWARP_CONN_AG_CTX_INV_STAG_DONE_CF_MASK 0x3
  8841. #define MSTORM_IWARP_CONN_AG_CTX_INV_STAG_DONE_CF_SHIFT 2
  8842. #define MSTORM_IWARP_CONN_AG_CTX_CF1_MASK 0x3
  8843. #define MSTORM_IWARP_CONN_AG_CTX_CF1_SHIFT 4
  8844. #define MSTORM_IWARP_CONN_AG_CTX_CF2_MASK 0x3
  8845. #define MSTORM_IWARP_CONN_AG_CTX_CF2_SHIFT 6
  8846. u8 flags1;
  8847. #define MSTORM_IWARP_CONN_AG_CTX_INV_STAG_DONE_CF_EN_MASK 0x1
  8848. #define MSTORM_IWARP_CONN_AG_CTX_INV_STAG_DONE_CF_EN_SHIFT 0
  8849. #define MSTORM_IWARP_CONN_AG_CTX_CF1EN_MASK 0x1
  8850. #define MSTORM_IWARP_CONN_AG_CTX_CF1EN_SHIFT 1
  8851. #define MSTORM_IWARP_CONN_AG_CTX_CF2EN_MASK 0x1
  8852. #define MSTORM_IWARP_CONN_AG_CTX_CF2EN_SHIFT 2
  8853. #define MSTORM_IWARP_CONN_AG_CTX_RULE0EN_MASK 0x1
  8854. #define MSTORM_IWARP_CONN_AG_CTX_RULE0EN_SHIFT 3
  8855. #define MSTORM_IWARP_CONN_AG_CTX_RULE1EN_MASK 0x1
  8856. #define MSTORM_IWARP_CONN_AG_CTX_RULE1EN_SHIFT 4
  8857. #define MSTORM_IWARP_CONN_AG_CTX_RULE2EN_MASK 0x1
  8858. #define MSTORM_IWARP_CONN_AG_CTX_RULE2EN_SHIFT 5
  8859. #define MSTORM_IWARP_CONN_AG_CTX_RCQ_CONS_EN_MASK 0x1
  8860. #define MSTORM_IWARP_CONN_AG_CTX_RCQ_CONS_EN_SHIFT 6
  8861. #define MSTORM_IWARP_CONN_AG_CTX_RULE4EN_MASK 0x1
  8862. #define MSTORM_IWARP_CONN_AG_CTX_RULE4EN_SHIFT 7
  8863. __le16 rcq_cons;
  8864. __le16 rcq_cons_th;
  8865. __le32 reg0;
  8866. __le32 reg1;
  8867. };
  8868. struct ustorm_iwarp_conn_ag_ctx {
  8869. u8 reserved;
  8870. u8 byte1;
  8871. u8 flags0;
  8872. #define USTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  8873. #define USTORM_IWARP_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  8874. #define USTORM_IWARP_CONN_AG_CTX_BIT1_MASK 0x1
  8875. #define USTORM_IWARP_CONN_AG_CTX_BIT1_SHIFT 1
  8876. #define USTORM_IWARP_CONN_AG_CTX_CF0_MASK 0x3
  8877. #define USTORM_IWARP_CONN_AG_CTX_CF0_SHIFT 2
  8878. #define USTORM_IWARP_CONN_AG_CTX_CF1_MASK 0x3
  8879. #define USTORM_IWARP_CONN_AG_CTX_CF1_SHIFT 4
  8880. #define USTORM_IWARP_CONN_AG_CTX_CF2_MASK 0x3
  8881. #define USTORM_IWARP_CONN_AG_CTX_CF2_SHIFT 6
  8882. u8 flags1;
  8883. #define USTORM_IWARP_CONN_AG_CTX_CF3_MASK 0x3
  8884. #define USTORM_IWARP_CONN_AG_CTX_CF3_SHIFT 0
  8885. #define USTORM_IWARP_CONN_AG_CTX_CQ_ARM_SE_CF_MASK 0x3
  8886. #define USTORM_IWARP_CONN_AG_CTX_CQ_ARM_SE_CF_SHIFT 2
  8887. #define USTORM_IWARP_CONN_AG_CTX_CQ_ARM_CF_MASK 0x3
  8888. #define USTORM_IWARP_CONN_AG_CTX_CQ_ARM_CF_SHIFT 4
  8889. #define USTORM_IWARP_CONN_AG_CTX_CF6_MASK 0x3
  8890. #define USTORM_IWARP_CONN_AG_CTX_CF6_SHIFT 6
  8891. u8 flags2;
  8892. #define USTORM_IWARP_CONN_AG_CTX_CF0EN_MASK 0x1
  8893. #define USTORM_IWARP_CONN_AG_CTX_CF0EN_SHIFT 0
  8894. #define USTORM_IWARP_CONN_AG_CTX_CF1EN_MASK 0x1
  8895. #define USTORM_IWARP_CONN_AG_CTX_CF1EN_SHIFT 1
  8896. #define USTORM_IWARP_CONN_AG_CTX_CF2EN_MASK 0x1
  8897. #define USTORM_IWARP_CONN_AG_CTX_CF2EN_SHIFT 2
  8898. #define USTORM_IWARP_CONN_AG_CTX_CF3EN_MASK 0x1
  8899. #define USTORM_IWARP_CONN_AG_CTX_CF3EN_SHIFT 3
  8900. #define USTORM_IWARP_CONN_AG_CTX_CQ_ARM_SE_CF_EN_MASK 0x1
  8901. #define USTORM_IWARP_CONN_AG_CTX_CQ_ARM_SE_CF_EN_SHIFT 4
  8902. #define USTORM_IWARP_CONN_AG_CTX_CQ_ARM_CF_EN_MASK 0x1
  8903. #define USTORM_IWARP_CONN_AG_CTX_CQ_ARM_CF_EN_SHIFT 5
  8904. #define USTORM_IWARP_CONN_AG_CTX_CF6EN_MASK 0x1
  8905. #define USTORM_IWARP_CONN_AG_CTX_CF6EN_SHIFT 6
  8906. #define USTORM_IWARP_CONN_AG_CTX_CQ_SE_EN_MASK 0x1
  8907. #define USTORM_IWARP_CONN_AG_CTX_CQ_SE_EN_SHIFT 7
  8908. u8 flags3;
  8909. #define USTORM_IWARP_CONN_AG_CTX_CQ_EN_MASK 0x1
  8910. #define USTORM_IWARP_CONN_AG_CTX_CQ_EN_SHIFT 0
  8911. #define USTORM_IWARP_CONN_AG_CTX_RULE2EN_MASK 0x1
  8912. #define USTORM_IWARP_CONN_AG_CTX_RULE2EN_SHIFT 1
  8913. #define USTORM_IWARP_CONN_AG_CTX_RULE3EN_MASK 0x1
  8914. #define USTORM_IWARP_CONN_AG_CTX_RULE3EN_SHIFT 2
  8915. #define USTORM_IWARP_CONN_AG_CTX_RULE4EN_MASK 0x1
  8916. #define USTORM_IWARP_CONN_AG_CTX_RULE4EN_SHIFT 3
  8917. #define USTORM_IWARP_CONN_AG_CTX_RULE5EN_MASK 0x1
  8918. #define USTORM_IWARP_CONN_AG_CTX_RULE5EN_SHIFT 4
  8919. #define USTORM_IWARP_CONN_AG_CTX_RULE6EN_MASK 0x1
  8920. #define USTORM_IWARP_CONN_AG_CTX_RULE6EN_SHIFT 5
  8921. #define USTORM_IWARP_CONN_AG_CTX_RULE7EN_MASK 0x1
  8922. #define USTORM_IWARP_CONN_AG_CTX_RULE7EN_SHIFT 6
  8923. #define USTORM_IWARP_CONN_AG_CTX_RULE8EN_MASK 0x1
  8924. #define USTORM_IWARP_CONN_AG_CTX_RULE8EN_SHIFT 7
  8925. u8 byte2;
  8926. u8 byte3;
  8927. __le16 word0;
  8928. __le16 word1;
  8929. __le32 cq_cons;
  8930. __le32 cq_se_prod;
  8931. __le32 cq_prod;
  8932. __le32 reg3;
  8933. __le16 word2;
  8934. __le16 word3;
  8935. };
  8936. struct ystorm_iwarp_conn_ag_ctx {
  8937. u8 byte0;
  8938. u8 byte1;
  8939. u8 flags0;
  8940. #define YSTORM_IWARP_CONN_AG_CTX_BIT0_MASK 0x1
  8941. #define YSTORM_IWARP_CONN_AG_CTX_BIT0_SHIFT 0
  8942. #define YSTORM_IWARP_CONN_AG_CTX_BIT1_MASK 0x1
  8943. #define YSTORM_IWARP_CONN_AG_CTX_BIT1_SHIFT 1
  8944. #define YSTORM_IWARP_CONN_AG_CTX_CF0_MASK 0x3
  8945. #define YSTORM_IWARP_CONN_AG_CTX_CF0_SHIFT 2
  8946. #define YSTORM_IWARP_CONN_AG_CTX_CF1_MASK 0x3
  8947. #define YSTORM_IWARP_CONN_AG_CTX_CF1_SHIFT 4
  8948. #define YSTORM_IWARP_CONN_AG_CTX_CF2_MASK 0x3
  8949. #define YSTORM_IWARP_CONN_AG_CTX_CF2_SHIFT 6
  8950. u8 flags1;
  8951. #define YSTORM_IWARP_CONN_AG_CTX_CF0EN_MASK 0x1
  8952. #define YSTORM_IWARP_CONN_AG_CTX_CF0EN_SHIFT 0
  8953. #define YSTORM_IWARP_CONN_AG_CTX_CF1EN_MASK 0x1
  8954. #define YSTORM_IWARP_CONN_AG_CTX_CF1EN_SHIFT 1
  8955. #define YSTORM_IWARP_CONN_AG_CTX_CF2EN_MASK 0x1
  8956. #define YSTORM_IWARP_CONN_AG_CTX_CF2EN_SHIFT 2
  8957. #define YSTORM_IWARP_CONN_AG_CTX_RULE0EN_MASK 0x1
  8958. #define YSTORM_IWARP_CONN_AG_CTX_RULE0EN_SHIFT 3
  8959. #define YSTORM_IWARP_CONN_AG_CTX_RULE1EN_MASK 0x1
  8960. #define YSTORM_IWARP_CONN_AG_CTX_RULE1EN_SHIFT 4
  8961. #define YSTORM_IWARP_CONN_AG_CTX_RULE2EN_MASK 0x1
  8962. #define YSTORM_IWARP_CONN_AG_CTX_RULE2EN_SHIFT 5
  8963. #define YSTORM_IWARP_CONN_AG_CTX_RULE3EN_MASK 0x1
  8964. #define YSTORM_IWARP_CONN_AG_CTX_RULE3EN_SHIFT 6
  8965. #define YSTORM_IWARP_CONN_AG_CTX_RULE4EN_MASK 0x1
  8966. #define YSTORM_IWARP_CONN_AG_CTX_RULE4EN_SHIFT 7
  8967. u8 byte2;
  8968. u8 byte3;
  8969. __le16 word0;
  8970. __le32 reg0;
  8971. __le32 reg1;
  8972. __le16 word1;
  8973. __le16 word2;
  8974. __le16 word3;
  8975. __le16 word4;
  8976. __le32 reg2;
  8977. __le32 reg3;
  8978. };
  8979. struct ystorm_fcoe_conn_st_ctx {
  8980. u8 func_mode;
  8981. u8 cos;
  8982. u8 conf_version;
  8983. u8 eth_hdr_size;
  8984. __le16 stat_ram_addr;
  8985. __le16 mtu;
  8986. __le16 max_fc_payload_len;
  8987. __le16 tx_max_fc_pay_len;
  8988. u8 fcp_cmd_size;
  8989. u8 fcp_rsp_size;
  8990. __le16 mss;
  8991. struct regpair reserved;
  8992. __le16 min_frame_size;
  8993. u8 protection_info_flags;
  8994. #define YSTORM_FCOE_CONN_ST_CTX_SUPPORT_PROTECTION_MASK 0x1
  8995. #define YSTORM_FCOE_CONN_ST_CTX_SUPPORT_PROTECTION_SHIFT 0
  8996. #define YSTORM_FCOE_CONN_ST_CTX_VALID_MASK 0x1
  8997. #define YSTORM_FCOE_CONN_ST_CTX_VALID_SHIFT 1
  8998. #define YSTORM_FCOE_CONN_ST_CTX_RESERVED1_MASK 0x3F
  8999. #define YSTORM_FCOE_CONN_ST_CTX_RESERVED1_SHIFT 2
  9000. u8 dst_protection_per_mss;
  9001. u8 src_protection_per_mss;
  9002. u8 ptu_log_page_size;
  9003. u8 flags;
  9004. #define YSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_MASK 0x1
  9005. #define YSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_SHIFT 0
  9006. #define YSTORM_FCOE_CONN_ST_CTX_OUTER_VLAN_FLAG_MASK 0x1
  9007. #define YSTORM_FCOE_CONN_ST_CTX_OUTER_VLAN_FLAG_SHIFT 1
  9008. #define YSTORM_FCOE_CONN_ST_CTX_RSRV_MASK 0x3F
  9009. #define YSTORM_FCOE_CONN_ST_CTX_RSRV_SHIFT 2
  9010. u8 fcp_xfer_size;
  9011. };
  9012. struct fcoe_vlan_fields {
  9013. __le16 fields;
  9014. #define FCOE_VLAN_FIELDS_VID_MASK 0xFFF
  9015. #define FCOE_VLAN_FIELDS_VID_SHIFT 0
  9016. #define FCOE_VLAN_FIELDS_CLI_MASK 0x1
  9017. #define FCOE_VLAN_FIELDS_CLI_SHIFT 12
  9018. #define FCOE_VLAN_FIELDS_PRI_MASK 0x7
  9019. #define FCOE_VLAN_FIELDS_PRI_SHIFT 13
  9020. };
  9021. union fcoe_vlan_field_union {
  9022. struct fcoe_vlan_fields fields;
  9023. __le16 val;
  9024. };
  9025. union fcoe_vlan_vif_field_union {
  9026. union fcoe_vlan_field_union vlan;
  9027. __le16 vif;
  9028. };
  9029. struct pstorm_fcoe_eth_context_section {
  9030. u8 remote_addr_3;
  9031. u8 remote_addr_2;
  9032. u8 remote_addr_1;
  9033. u8 remote_addr_0;
  9034. u8 local_addr_1;
  9035. u8 local_addr_0;
  9036. u8 remote_addr_5;
  9037. u8 remote_addr_4;
  9038. u8 local_addr_5;
  9039. u8 local_addr_4;
  9040. u8 local_addr_3;
  9041. u8 local_addr_2;
  9042. union fcoe_vlan_vif_field_union vif_outer_vlan;
  9043. __le16 vif_outer_eth_type;
  9044. union fcoe_vlan_vif_field_union inner_vlan;
  9045. __le16 inner_eth_type;
  9046. };
  9047. struct pstorm_fcoe_conn_st_ctx {
  9048. u8 func_mode;
  9049. u8 cos;
  9050. u8 conf_version;
  9051. u8 rsrv;
  9052. __le16 stat_ram_addr;
  9053. __le16 mss;
  9054. struct regpair abts_cleanup_addr;
  9055. struct pstorm_fcoe_eth_context_section eth;
  9056. u8 sid_2;
  9057. u8 sid_1;
  9058. u8 sid_0;
  9059. u8 flags;
  9060. #define PSTORM_FCOE_CONN_ST_CTX_VNTAG_VLAN_MASK 0x1
  9061. #define PSTORM_FCOE_CONN_ST_CTX_VNTAG_VLAN_SHIFT 0
  9062. #define PSTORM_FCOE_CONN_ST_CTX_SUPPORT_REC_RR_TOV_MASK 0x1
  9063. #define PSTORM_FCOE_CONN_ST_CTX_SUPPORT_REC_RR_TOV_SHIFT 1
  9064. #define PSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_MASK 0x1
  9065. #define PSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_SHIFT 2
  9066. #define PSTORM_FCOE_CONN_ST_CTX_OUTER_VLAN_FLAG_MASK 0x1
  9067. #define PSTORM_FCOE_CONN_ST_CTX_OUTER_VLAN_FLAG_SHIFT 3
  9068. #define PSTORM_FCOE_CONN_ST_CTX_RESERVED_MASK 0xF
  9069. #define PSTORM_FCOE_CONN_ST_CTX_RESERVED_SHIFT 4
  9070. u8 did_2;
  9071. u8 did_1;
  9072. u8 did_0;
  9073. u8 src_mac_index;
  9074. __le16 rec_rr_tov_val;
  9075. u8 q_relative_offset;
  9076. u8 reserved1;
  9077. };
  9078. struct xstorm_fcoe_conn_st_ctx {
  9079. u8 func_mode;
  9080. u8 src_mac_index;
  9081. u8 conf_version;
  9082. u8 cached_wqes_avail;
  9083. __le16 stat_ram_addr;
  9084. u8 flags;
  9085. #define XSTORM_FCOE_CONN_ST_CTX_SQ_DEFERRED_MASK 0x1
  9086. #define XSTORM_FCOE_CONN_ST_CTX_SQ_DEFERRED_SHIFT 0
  9087. #define XSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_MASK 0x1
  9088. #define XSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_SHIFT 1
  9089. #define XSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_ORIG_MASK 0x1
  9090. #define XSTORM_FCOE_CONN_ST_CTX_INNER_VLAN_FLAG_ORIG_SHIFT 2
  9091. #define XSTORM_FCOE_CONN_ST_CTX_LAST_QUEUE_HANDLED_MASK 0x3
  9092. #define XSTORM_FCOE_CONN_ST_CTX_LAST_QUEUE_HANDLED_SHIFT 3
  9093. #define XSTORM_FCOE_CONN_ST_CTX_RSRV_MASK 0x7
  9094. #define XSTORM_FCOE_CONN_ST_CTX_RSRV_SHIFT 5
  9095. u8 cached_wqes_offset;
  9096. u8 reserved2;
  9097. u8 eth_hdr_size;
  9098. u8 seq_id;
  9099. u8 max_conc_seqs;
  9100. __le16 num_pages_in_pbl;
  9101. __le16 reserved;
  9102. struct regpair sq_pbl_addr;
  9103. struct regpair sq_curr_page_addr;
  9104. struct regpair sq_next_page_addr;
  9105. struct regpair xferq_pbl_addr;
  9106. struct regpair xferq_curr_page_addr;
  9107. struct regpair xferq_next_page_addr;
  9108. struct regpair respq_pbl_addr;
  9109. struct regpair respq_curr_page_addr;
  9110. struct regpair respq_next_page_addr;
  9111. __le16 mtu;
  9112. __le16 tx_max_fc_pay_len;
  9113. __le16 max_fc_payload_len;
  9114. __le16 min_frame_size;
  9115. __le16 sq_pbl_next_index;
  9116. __le16 respq_pbl_next_index;
  9117. u8 fcp_cmd_byte_credit;
  9118. u8 fcp_rsp_byte_credit;
  9119. __le16 protection_info;
  9120. #define XSTORM_FCOE_CONN_ST_CTX_PROTECTION_PERF_MASK 0x1
  9121. #define XSTORM_FCOE_CONN_ST_CTX_PROTECTION_PERF_SHIFT 0
  9122. #define XSTORM_FCOE_CONN_ST_CTX_SUPPORT_PROTECTION_MASK 0x1
  9123. #define XSTORM_FCOE_CONN_ST_CTX_SUPPORT_PROTECTION_SHIFT 1
  9124. #define XSTORM_FCOE_CONN_ST_CTX_VALID_MASK 0x1
  9125. #define XSTORM_FCOE_CONN_ST_CTX_VALID_SHIFT 2
  9126. #define XSTORM_FCOE_CONN_ST_CTX_FRAME_PROT_ALIGNED_MASK 0x1
  9127. #define XSTORM_FCOE_CONN_ST_CTX_FRAME_PROT_ALIGNED_SHIFT 3
  9128. #define XSTORM_FCOE_CONN_ST_CTX_RESERVED3_MASK 0xF
  9129. #define XSTORM_FCOE_CONN_ST_CTX_RESERVED3_SHIFT 4
  9130. #define XSTORM_FCOE_CONN_ST_CTX_DST_PROTECTION_PER_MSS_MASK 0xFF
  9131. #define XSTORM_FCOE_CONN_ST_CTX_DST_PROTECTION_PER_MSS_SHIFT 8
  9132. __le16 xferq_pbl_next_index;
  9133. __le16 page_size;
  9134. u8 mid_seq;
  9135. u8 fcp_xfer_byte_credit;
  9136. u8 reserved1[2];
  9137. struct fcoe_wqe cached_wqes[16];
  9138. };
  9139. struct xstorm_fcoe_conn_ag_ctx {
  9140. u8 reserved0;
  9141. u8 fcoe_state;
  9142. u8 flags0;
  9143. #define XSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  9144. #define XSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  9145. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED1_MASK 0x1
  9146. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED1_SHIFT 1
  9147. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED2_MASK 0x1
  9148. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED2_SHIFT 2
  9149. #define XSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  9150. #define XSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  9151. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED3_MASK 0x1
  9152. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED3_SHIFT 4
  9153. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED4_MASK 0x1
  9154. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED4_SHIFT 5
  9155. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED5_MASK 0x1
  9156. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED5_SHIFT 6
  9157. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED6_MASK 0x1
  9158. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED6_SHIFT 7
  9159. u8 flags1;
  9160. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED7_MASK 0x1
  9161. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED7_SHIFT 0
  9162. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED8_MASK 0x1
  9163. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED8_SHIFT 1
  9164. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED9_MASK 0x1
  9165. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED9_SHIFT 2
  9166. #define XSTORM_FCOE_CONN_AG_CTX_BIT11_MASK 0x1
  9167. #define XSTORM_FCOE_CONN_AG_CTX_BIT11_SHIFT 3
  9168. #define XSTORM_FCOE_CONN_AG_CTX_BIT12_MASK 0x1
  9169. #define XSTORM_FCOE_CONN_AG_CTX_BIT12_SHIFT 4
  9170. #define XSTORM_FCOE_CONN_AG_CTX_BIT13_MASK 0x1
  9171. #define XSTORM_FCOE_CONN_AG_CTX_BIT13_SHIFT 5
  9172. #define XSTORM_FCOE_CONN_AG_CTX_BIT14_MASK 0x1
  9173. #define XSTORM_FCOE_CONN_AG_CTX_BIT14_SHIFT 6
  9174. #define XSTORM_FCOE_CONN_AG_CTX_BIT15_MASK 0x1
  9175. #define XSTORM_FCOE_CONN_AG_CTX_BIT15_SHIFT 7
  9176. u8 flags2;
  9177. #define XSTORM_FCOE_CONN_AG_CTX_CF0_MASK 0x3
  9178. #define XSTORM_FCOE_CONN_AG_CTX_CF0_SHIFT 0
  9179. #define XSTORM_FCOE_CONN_AG_CTX_CF1_MASK 0x3
  9180. #define XSTORM_FCOE_CONN_AG_CTX_CF1_SHIFT 2
  9181. #define XSTORM_FCOE_CONN_AG_CTX_CF2_MASK 0x3
  9182. #define XSTORM_FCOE_CONN_AG_CTX_CF2_SHIFT 4
  9183. #define XSTORM_FCOE_CONN_AG_CTX_CF3_MASK 0x3
  9184. #define XSTORM_FCOE_CONN_AG_CTX_CF3_SHIFT 6
  9185. u8 flags3;
  9186. #define XSTORM_FCOE_CONN_AG_CTX_CF4_MASK 0x3
  9187. #define XSTORM_FCOE_CONN_AG_CTX_CF4_SHIFT 0
  9188. #define XSTORM_FCOE_CONN_AG_CTX_CF5_MASK 0x3
  9189. #define XSTORM_FCOE_CONN_AG_CTX_CF5_SHIFT 2
  9190. #define XSTORM_FCOE_CONN_AG_CTX_CF6_MASK 0x3
  9191. #define XSTORM_FCOE_CONN_AG_CTX_CF6_SHIFT 4
  9192. #define XSTORM_FCOE_CONN_AG_CTX_CF7_MASK 0x3
  9193. #define XSTORM_FCOE_CONN_AG_CTX_CF7_SHIFT 6
  9194. u8 flags4;
  9195. #define XSTORM_FCOE_CONN_AG_CTX_CF8_MASK 0x3
  9196. #define XSTORM_FCOE_CONN_AG_CTX_CF8_SHIFT 0
  9197. #define XSTORM_FCOE_CONN_AG_CTX_CF9_MASK 0x3
  9198. #define XSTORM_FCOE_CONN_AG_CTX_CF9_SHIFT 2
  9199. #define XSTORM_FCOE_CONN_AG_CTX_CF10_MASK 0x3
  9200. #define XSTORM_FCOE_CONN_AG_CTX_CF10_SHIFT 4
  9201. #define XSTORM_FCOE_CONN_AG_CTX_CF11_MASK 0x3
  9202. #define XSTORM_FCOE_CONN_AG_CTX_CF11_SHIFT 6
  9203. u8 flags5;
  9204. #define XSTORM_FCOE_CONN_AG_CTX_CF12_MASK 0x3
  9205. #define XSTORM_FCOE_CONN_AG_CTX_CF12_SHIFT 0
  9206. #define XSTORM_FCOE_CONN_AG_CTX_CF13_MASK 0x3
  9207. #define XSTORM_FCOE_CONN_AG_CTX_CF13_SHIFT 2
  9208. #define XSTORM_FCOE_CONN_AG_CTX_CF14_MASK 0x3
  9209. #define XSTORM_FCOE_CONN_AG_CTX_CF14_SHIFT 4
  9210. #define XSTORM_FCOE_CONN_AG_CTX_CF15_MASK 0x3
  9211. #define XSTORM_FCOE_CONN_AG_CTX_CF15_SHIFT 6
  9212. u8 flags6;
  9213. #define XSTORM_FCOE_CONN_AG_CTX_CF16_MASK 0x3
  9214. #define XSTORM_FCOE_CONN_AG_CTX_CF16_SHIFT 0
  9215. #define XSTORM_FCOE_CONN_AG_CTX_CF17_MASK 0x3
  9216. #define XSTORM_FCOE_CONN_AG_CTX_CF17_SHIFT 2
  9217. #define XSTORM_FCOE_CONN_AG_CTX_CF18_MASK 0x3
  9218. #define XSTORM_FCOE_CONN_AG_CTX_CF18_SHIFT 4
  9219. #define XSTORM_FCOE_CONN_AG_CTX_DQ_CF_MASK 0x3
  9220. #define XSTORM_FCOE_CONN_AG_CTX_DQ_CF_SHIFT 6
  9221. u8 flags7;
  9222. #define XSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
  9223. #define XSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
  9224. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED10_MASK 0x3
  9225. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED10_SHIFT 2
  9226. #define XSTORM_FCOE_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  9227. #define XSTORM_FCOE_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  9228. #define XSTORM_FCOE_CONN_AG_CTX_CF0EN_MASK 0x1
  9229. #define XSTORM_FCOE_CONN_AG_CTX_CF0EN_SHIFT 6
  9230. #define XSTORM_FCOE_CONN_AG_CTX_CF1EN_MASK 0x1
  9231. #define XSTORM_FCOE_CONN_AG_CTX_CF1EN_SHIFT 7
  9232. u8 flags8;
  9233. #define XSTORM_FCOE_CONN_AG_CTX_CF2EN_MASK 0x1
  9234. #define XSTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT 0
  9235. #define XSTORM_FCOE_CONN_AG_CTX_CF3EN_MASK 0x1
  9236. #define XSTORM_FCOE_CONN_AG_CTX_CF3EN_SHIFT 1
  9237. #define XSTORM_FCOE_CONN_AG_CTX_CF4EN_MASK 0x1
  9238. #define XSTORM_FCOE_CONN_AG_CTX_CF4EN_SHIFT 2
  9239. #define XSTORM_FCOE_CONN_AG_CTX_CF5EN_MASK 0x1
  9240. #define XSTORM_FCOE_CONN_AG_CTX_CF5EN_SHIFT 3
  9241. #define XSTORM_FCOE_CONN_AG_CTX_CF6EN_MASK 0x1
  9242. #define XSTORM_FCOE_CONN_AG_CTX_CF6EN_SHIFT 4
  9243. #define XSTORM_FCOE_CONN_AG_CTX_CF7EN_MASK 0x1
  9244. #define XSTORM_FCOE_CONN_AG_CTX_CF7EN_SHIFT 5
  9245. #define XSTORM_FCOE_CONN_AG_CTX_CF8EN_MASK 0x1
  9246. #define XSTORM_FCOE_CONN_AG_CTX_CF8EN_SHIFT 6
  9247. #define XSTORM_FCOE_CONN_AG_CTX_CF9EN_MASK 0x1
  9248. #define XSTORM_FCOE_CONN_AG_CTX_CF9EN_SHIFT 7
  9249. u8 flags9;
  9250. #define XSTORM_FCOE_CONN_AG_CTX_CF10EN_MASK 0x1
  9251. #define XSTORM_FCOE_CONN_AG_CTX_CF10EN_SHIFT 0
  9252. #define XSTORM_FCOE_CONN_AG_CTX_CF11EN_MASK 0x1
  9253. #define XSTORM_FCOE_CONN_AG_CTX_CF11EN_SHIFT 1
  9254. #define XSTORM_FCOE_CONN_AG_CTX_CF12EN_MASK 0x1
  9255. #define XSTORM_FCOE_CONN_AG_CTX_CF12EN_SHIFT 2
  9256. #define XSTORM_FCOE_CONN_AG_CTX_CF13EN_MASK 0x1
  9257. #define XSTORM_FCOE_CONN_AG_CTX_CF13EN_SHIFT 3
  9258. #define XSTORM_FCOE_CONN_AG_CTX_CF14EN_MASK 0x1
  9259. #define XSTORM_FCOE_CONN_AG_CTX_CF14EN_SHIFT 4
  9260. #define XSTORM_FCOE_CONN_AG_CTX_CF15EN_MASK 0x1
  9261. #define XSTORM_FCOE_CONN_AG_CTX_CF15EN_SHIFT 5
  9262. #define XSTORM_FCOE_CONN_AG_CTX_CF16EN_MASK 0x1
  9263. #define XSTORM_FCOE_CONN_AG_CTX_CF16EN_SHIFT 6
  9264. #define XSTORM_FCOE_CONN_AG_CTX_CF17EN_MASK 0x1
  9265. #define XSTORM_FCOE_CONN_AG_CTX_CF17EN_SHIFT 7
  9266. u8 flags10;
  9267. #define XSTORM_FCOE_CONN_AG_CTX_CF18EN_MASK 0x1
  9268. #define XSTORM_FCOE_CONN_AG_CTX_CF18EN_SHIFT 0
  9269. #define XSTORM_FCOE_CONN_AG_CTX_DQ_CF_EN_MASK 0x1
  9270. #define XSTORM_FCOE_CONN_AG_CTX_DQ_CF_EN_SHIFT 1
  9271. #define XSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
  9272. #define XSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 2
  9273. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED11_MASK 0x1
  9274. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED11_SHIFT 3
  9275. #define XSTORM_FCOE_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  9276. #define XSTORM_FCOE_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  9277. #define XSTORM_FCOE_CONN_AG_CTX_CF23EN_MASK 0x1
  9278. #define XSTORM_FCOE_CONN_AG_CTX_CF23EN_SHIFT 5
  9279. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED12_MASK 0x1
  9280. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED12_SHIFT 6
  9281. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED13_MASK 0x1
  9282. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED13_SHIFT 7
  9283. u8 flags11;
  9284. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED14_MASK 0x1
  9285. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED14_SHIFT 0
  9286. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED15_MASK 0x1
  9287. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED15_SHIFT 1
  9288. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED16_MASK 0x1
  9289. #define XSTORM_FCOE_CONN_AG_CTX_RESERVED16_SHIFT 2
  9290. #define XSTORM_FCOE_CONN_AG_CTX_RULE5EN_MASK 0x1
  9291. #define XSTORM_FCOE_CONN_AG_CTX_RULE5EN_SHIFT 3
  9292. #define XSTORM_FCOE_CONN_AG_CTX_RULE6EN_MASK 0x1
  9293. #define XSTORM_FCOE_CONN_AG_CTX_RULE6EN_SHIFT 4
  9294. #define XSTORM_FCOE_CONN_AG_CTX_RULE7EN_MASK 0x1
  9295. #define XSTORM_FCOE_CONN_AG_CTX_RULE7EN_SHIFT 5
  9296. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  9297. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  9298. #define XSTORM_FCOE_CONN_AG_CTX_XFERQ_DECISION_EN_MASK 0x1
  9299. #define XSTORM_FCOE_CONN_AG_CTX_XFERQ_DECISION_EN_SHIFT 7
  9300. u8 flags12;
  9301. #define XSTORM_FCOE_CONN_AG_CTX_SQ_DECISION_EN_MASK 0x1
  9302. #define XSTORM_FCOE_CONN_AG_CTX_SQ_DECISION_EN_SHIFT 0
  9303. #define XSTORM_FCOE_CONN_AG_CTX_RULE11EN_MASK 0x1
  9304. #define XSTORM_FCOE_CONN_AG_CTX_RULE11EN_SHIFT 1
  9305. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  9306. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  9307. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  9308. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  9309. #define XSTORM_FCOE_CONN_AG_CTX_RULE14EN_MASK 0x1
  9310. #define XSTORM_FCOE_CONN_AG_CTX_RULE14EN_SHIFT 4
  9311. #define XSTORM_FCOE_CONN_AG_CTX_RULE15EN_MASK 0x1
  9312. #define XSTORM_FCOE_CONN_AG_CTX_RULE15EN_SHIFT 5
  9313. #define XSTORM_FCOE_CONN_AG_CTX_RULE16EN_MASK 0x1
  9314. #define XSTORM_FCOE_CONN_AG_CTX_RULE16EN_SHIFT 6
  9315. #define XSTORM_FCOE_CONN_AG_CTX_RULE17EN_MASK 0x1
  9316. #define XSTORM_FCOE_CONN_AG_CTX_RULE17EN_SHIFT 7
  9317. u8 flags13;
  9318. #define XSTORM_FCOE_CONN_AG_CTX_RESPQ_DECISION_EN_MASK 0x1
  9319. #define XSTORM_FCOE_CONN_AG_CTX_RESPQ_DECISION_EN_SHIFT 0
  9320. #define XSTORM_FCOE_CONN_AG_CTX_RULE19EN_MASK 0x1
  9321. #define XSTORM_FCOE_CONN_AG_CTX_RULE19EN_SHIFT 1
  9322. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  9323. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  9324. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  9325. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  9326. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  9327. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  9328. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  9329. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  9330. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  9331. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  9332. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  9333. #define XSTORM_FCOE_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  9334. u8 flags14;
  9335. #define XSTORM_FCOE_CONN_AG_CTX_BIT16_MASK 0x1
  9336. #define XSTORM_FCOE_CONN_AG_CTX_BIT16_SHIFT 0
  9337. #define XSTORM_FCOE_CONN_AG_CTX_BIT17_MASK 0x1
  9338. #define XSTORM_FCOE_CONN_AG_CTX_BIT17_SHIFT 1
  9339. #define XSTORM_FCOE_CONN_AG_CTX_BIT18_MASK 0x1
  9340. #define XSTORM_FCOE_CONN_AG_CTX_BIT18_SHIFT 2
  9341. #define XSTORM_FCOE_CONN_AG_CTX_BIT19_MASK 0x1
  9342. #define XSTORM_FCOE_CONN_AG_CTX_BIT19_SHIFT 3
  9343. #define XSTORM_FCOE_CONN_AG_CTX_BIT20_MASK 0x1
  9344. #define XSTORM_FCOE_CONN_AG_CTX_BIT20_SHIFT 4
  9345. #define XSTORM_FCOE_CONN_AG_CTX_BIT21_MASK 0x1
  9346. #define XSTORM_FCOE_CONN_AG_CTX_BIT21_SHIFT 5
  9347. #define XSTORM_FCOE_CONN_AG_CTX_CF23_MASK 0x3
  9348. #define XSTORM_FCOE_CONN_AG_CTX_CF23_SHIFT 6
  9349. u8 byte2;
  9350. __le16 physical_q0;
  9351. __le16 word1;
  9352. __le16 word2;
  9353. __le16 sq_cons;
  9354. __le16 sq_prod;
  9355. __le16 xferq_prod;
  9356. __le16 xferq_cons;
  9357. u8 byte3;
  9358. u8 byte4;
  9359. u8 byte5;
  9360. u8 byte6;
  9361. __le32 remain_io;
  9362. __le32 reg1;
  9363. __le32 reg2;
  9364. __le32 reg3;
  9365. __le32 reg4;
  9366. __le32 reg5;
  9367. __le32 reg6;
  9368. __le16 respq_prod;
  9369. __le16 respq_cons;
  9370. __le16 word9;
  9371. __le16 word10;
  9372. __le32 reg7;
  9373. __le32 reg8;
  9374. };
  9375. struct ustorm_fcoe_conn_st_ctx {
  9376. struct regpair respq_pbl_addr;
  9377. __le16 num_pages_in_pbl;
  9378. u8 ptu_log_page_size;
  9379. u8 log_page_size;
  9380. __le16 respq_prod;
  9381. u8 reserved[2];
  9382. };
  9383. struct tstorm_fcoe_conn_ag_ctx {
  9384. u8 reserved0;
  9385. u8 fcoe_state;
  9386. u8 flags0;
  9387. #define TSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  9388. #define TSTORM_FCOE_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  9389. #define TSTORM_FCOE_CONN_AG_CTX_BIT1_MASK 0x1
  9390. #define TSTORM_FCOE_CONN_AG_CTX_BIT1_SHIFT 1
  9391. #define TSTORM_FCOE_CONN_AG_CTX_BIT2_MASK 0x1
  9392. #define TSTORM_FCOE_CONN_AG_CTX_BIT2_SHIFT 2
  9393. #define TSTORM_FCOE_CONN_AG_CTX_BIT3_MASK 0x1
  9394. #define TSTORM_FCOE_CONN_AG_CTX_BIT3_SHIFT 3
  9395. #define TSTORM_FCOE_CONN_AG_CTX_BIT4_MASK 0x1
  9396. #define TSTORM_FCOE_CONN_AG_CTX_BIT4_SHIFT 4
  9397. #define TSTORM_FCOE_CONN_AG_CTX_BIT5_MASK 0x1
  9398. #define TSTORM_FCOE_CONN_AG_CTX_BIT5_SHIFT 5
  9399. #define TSTORM_FCOE_CONN_AG_CTX_DUMMY_TIMER_CF_MASK 0x3
  9400. #define TSTORM_FCOE_CONN_AG_CTX_DUMMY_TIMER_CF_SHIFT 6
  9401. u8 flags1;
  9402. #define TSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_CF_MASK 0x3
  9403. #define TSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_CF_SHIFT 0
  9404. #define TSTORM_FCOE_CONN_AG_CTX_CF2_MASK 0x3
  9405. #define TSTORM_FCOE_CONN_AG_CTX_CF2_SHIFT 2
  9406. #define TSTORM_FCOE_CONN_AG_CTX_TIMER_STOP_ALL_CF_MASK 0x3
  9407. #define TSTORM_FCOE_CONN_AG_CTX_TIMER_STOP_ALL_CF_SHIFT 4
  9408. #define TSTORM_FCOE_CONN_AG_CTX_CF4_MASK 0x3
  9409. #define TSTORM_FCOE_CONN_AG_CTX_CF4_SHIFT 6
  9410. u8 flags2;
  9411. #define TSTORM_FCOE_CONN_AG_CTX_CF5_MASK 0x3
  9412. #define TSTORM_FCOE_CONN_AG_CTX_CF5_SHIFT 0
  9413. #define TSTORM_FCOE_CONN_AG_CTX_CF6_MASK 0x3
  9414. #define TSTORM_FCOE_CONN_AG_CTX_CF6_SHIFT 2
  9415. #define TSTORM_FCOE_CONN_AG_CTX_CF7_MASK 0x3
  9416. #define TSTORM_FCOE_CONN_AG_CTX_CF7_SHIFT 4
  9417. #define TSTORM_FCOE_CONN_AG_CTX_CF8_MASK 0x3
  9418. #define TSTORM_FCOE_CONN_AG_CTX_CF8_SHIFT 6
  9419. u8 flags3;
  9420. #define TSTORM_FCOE_CONN_AG_CTX_CF9_MASK 0x3
  9421. #define TSTORM_FCOE_CONN_AG_CTX_CF9_SHIFT 0
  9422. #define TSTORM_FCOE_CONN_AG_CTX_CF10_MASK 0x3
  9423. #define TSTORM_FCOE_CONN_AG_CTX_CF10_SHIFT 2
  9424. #define TSTORM_FCOE_CONN_AG_CTX_DUMMY_TIMER_CF_EN_MASK 0x1
  9425. #define TSTORM_FCOE_CONN_AG_CTX_DUMMY_TIMER_CF_EN_SHIFT 4
  9426. #define TSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_CF_EN_MASK 0x1
  9427. #define TSTORM_FCOE_CONN_AG_CTX_FLUSH_Q0_CF_EN_SHIFT 5
  9428. #define TSTORM_FCOE_CONN_AG_CTX_CF2EN_MASK 0x1
  9429. #define TSTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT 6
  9430. #define TSTORM_FCOE_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_MASK 0x1
  9431. #define TSTORM_FCOE_CONN_AG_CTX_TIMER_STOP_ALL_CF_EN_SHIFT 7
  9432. u8 flags4;
  9433. #define TSTORM_FCOE_CONN_AG_CTX_CF4EN_MASK 0x1
  9434. #define TSTORM_FCOE_CONN_AG_CTX_CF4EN_SHIFT 0
  9435. #define TSTORM_FCOE_CONN_AG_CTX_CF5EN_MASK 0x1
  9436. #define TSTORM_FCOE_CONN_AG_CTX_CF5EN_SHIFT 1
  9437. #define TSTORM_FCOE_CONN_AG_CTX_CF6EN_MASK 0x1
  9438. #define TSTORM_FCOE_CONN_AG_CTX_CF6EN_SHIFT 2
  9439. #define TSTORM_FCOE_CONN_AG_CTX_CF7EN_MASK 0x1
  9440. #define TSTORM_FCOE_CONN_AG_CTX_CF7EN_SHIFT 3
  9441. #define TSTORM_FCOE_CONN_AG_CTX_CF8EN_MASK 0x1
  9442. #define TSTORM_FCOE_CONN_AG_CTX_CF8EN_SHIFT 4
  9443. #define TSTORM_FCOE_CONN_AG_CTX_CF9EN_MASK 0x1
  9444. #define TSTORM_FCOE_CONN_AG_CTX_CF9EN_SHIFT 5
  9445. #define TSTORM_FCOE_CONN_AG_CTX_CF10EN_MASK 0x1
  9446. #define TSTORM_FCOE_CONN_AG_CTX_CF10EN_SHIFT 6
  9447. #define TSTORM_FCOE_CONN_AG_CTX_RULE0EN_MASK 0x1
  9448. #define TSTORM_FCOE_CONN_AG_CTX_RULE0EN_SHIFT 7
  9449. u8 flags5;
  9450. #define TSTORM_FCOE_CONN_AG_CTX_RULE1EN_MASK 0x1
  9451. #define TSTORM_FCOE_CONN_AG_CTX_RULE1EN_SHIFT 0
  9452. #define TSTORM_FCOE_CONN_AG_CTX_RULE2EN_MASK 0x1
  9453. #define TSTORM_FCOE_CONN_AG_CTX_RULE2EN_SHIFT 1
  9454. #define TSTORM_FCOE_CONN_AG_CTX_RULE3EN_MASK 0x1
  9455. #define TSTORM_FCOE_CONN_AG_CTX_RULE3EN_SHIFT 2
  9456. #define TSTORM_FCOE_CONN_AG_CTX_RULE4EN_MASK 0x1
  9457. #define TSTORM_FCOE_CONN_AG_CTX_RULE4EN_SHIFT 3
  9458. #define TSTORM_FCOE_CONN_AG_CTX_RULE5EN_MASK 0x1
  9459. #define TSTORM_FCOE_CONN_AG_CTX_RULE5EN_SHIFT 4
  9460. #define TSTORM_FCOE_CONN_AG_CTX_RULE6EN_MASK 0x1
  9461. #define TSTORM_FCOE_CONN_AG_CTX_RULE6EN_SHIFT 5
  9462. #define TSTORM_FCOE_CONN_AG_CTX_RULE7EN_MASK 0x1
  9463. #define TSTORM_FCOE_CONN_AG_CTX_RULE7EN_SHIFT 6
  9464. #define TSTORM_FCOE_CONN_AG_CTX_RULE8EN_MASK 0x1
  9465. #define TSTORM_FCOE_CONN_AG_CTX_RULE8EN_SHIFT 7
  9466. __le32 reg0;
  9467. __le32 reg1;
  9468. };
  9469. struct ustorm_fcoe_conn_ag_ctx {
  9470. u8 byte0;
  9471. u8 byte1;
  9472. u8 flags0;
  9473. #define USTORM_FCOE_CONN_AG_CTX_BIT0_MASK 0x1
  9474. #define USTORM_FCOE_CONN_AG_CTX_BIT0_SHIFT 0
  9475. #define USTORM_FCOE_CONN_AG_CTX_BIT1_MASK 0x1
  9476. #define USTORM_FCOE_CONN_AG_CTX_BIT1_SHIFT 1
  9477. #define USTORM_FCOE_CONN_AG_CTX_CF0_MASK 0x3
  9478. #define USTORM_FCOE_CONN_AG_CTX_CF0_SHIFT 2
  9479. #define USTORM_FCOE_CONN_AG_CTX_CF1_MASK 0x3
  9480. #define USTORM_FCOE_CONN_AG_CTX_CF1_SHIFT 4
  9481. #define USTORM_FCOE_CONN_AG_CTX_CF2_MASK 0x3
  9482. #define USTORM_FCOE_CONN_AG_CTX_CF2_SHIFT 6
  9483. u8 flags1;
  9484. #define USTORM_FCOE_CONN_AG_CTX_CF3_MASK 0x3
  9485. #define USTORM_FCOE_CONN_AG_CTX_CF3_SHIFT 0
  9486. #define USTORM_FCOE_CONN_AG_CTX_CF4_MASK 0x3
  9487. #define USTORM_FCOE_CONN_AG_CTX_CF4_SHIFT 2
  9488. #define USTORM_FCOE_CONN_AG_CTX_CF5_MASK 0x3
  9489. #define USTORM_FCOE_CONN_AG_CTX_CF5_SHIFT 4
  9490. #define USTORM_FCOE_CONN_AG_CTX_CF6_MASK 0x3
  9491. #define USTORM_FCOE_CONN_AG_CTX_CF6_SHIFT 6
  9492. u8 flags2;
  9493. #define USTORM_FCOE_CONN_AG_CTX_CF0EN_MASK 0x1
  9494. #define USTORM_FCOE_CONN_AG_CTX_CF0EN_SHIFT 0
  9495. #define USTORM_FCOE_CONN_AG_CTX_CF1EN_MASK 0x1
  9496. #define USTORM_FCOE_CONN_AG_CTX_CF1EN_SHIFT 1
  9497. #define USTORM_FCOE_CONN_AG_CTX_CF2EN_MASK 0x1
  9498. #define USTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT 2
  9499. #define USTORM_FCOE_CONN_AG_CTX_CF3EN_MASK 0x1
  9500. #define USTORM_FCOE_CONN_AG_CTX_CF3EN_SHIFT 3
  9501. #define USTORM_FCOE_CONN_AG_CTX_CF4EN_MASK 0x1
  9502. #define USTORM_FCOE_CONN_AG_CTX_CF4EN_SHIFT 4
  9503. #define USTORM_FCOE_CONN_AG_CTX_CF5EN_MASK 0x1
  9504. #define USTORM_FCOE_CONN_AG_CTX_CF5EN_SHIFT 5
  9505. #define USTORM_FCOE_CONN_AG_CTX_CF6EN_MASK 0x1
  9506. #define USTORM_FCOE_CONN_AG_CTX_CF6EN_SHIFT 6
  9507. #define USTORM_FCOE_CONN_AG_CTX_RULE0EN_MASK 0x1
  9508. #define USTORM_FCOE_CONN_AG_CTX_RULE0EN_SHIFT 7
  9509. u8 flags3;
  9510. #define USTORM_FCOE_CONN_AG_CTX_RULE1EN_MASK 0x1
  9511. #define USTORM_FCOE_CONN_AG_CTX_RULE1EN_SHIFT 0
  9512. #define USTORM_FCOE_CONN_AG_CTX_RULE2EN_MASK 0x1
  9513. #define USTORM_FCOE_CONN_AG_CTX_RULE2EN_SHIFT 1
  9514. #define USTORM_FCOE_CONN_AG_CTX_RULE3EN_MASK 0x1
  9515. #define USTORM_FCOE_CONN_AG_CTX_RULE3EN_SHIFT 2
  9516. #define USTORM_FCOE_CONN_AG_CTX_RULE4EN_MASK 0x1
  9517. #define USTORM_FCOE_CONN_AG_CTX_RULE4EN_SHIFT 3
  9518. #define USTORM_FCOE_CONN_AG_CTX_RULE5EN_MASK 0x1
  9519. #define USTORM_FCOE_CONN_AG_CTX_RULE5EN_SHIFT 4
  9520. #define USTORM_FCOE_CONN_AG_CTX_RULE6EN_MASK 0x1
  9521. #define USTORM_FCOE_CONN_AG_CTX_RULE6EN_SHIFT 5
  9522. #define USTORM_FCOE_CONN_AG_CTX_RULE7EN_MASK 0x1
  9523. #define USTORM_FCOE_CONN_AG_CTX_RULE7EN_SHIFT 6
  9524. #define USTORM_FCOE_CONN_AG_CTX_RULE8EN_MASK 0x1
  9525. #define USTORM_FCOE_CONN_AG_CTX_RULE8EN_SHIFT 7
  9526. u8 byte2;
  9527. u8 byte3;
  9528. __le16 word0;
  9529. __le16 word1;
  9530. __le32 reg0;
  9531. __le32 reg1;
  9532. __le32 reg2;
  9533. __le32 reg3;
  9534. __le16 word2;
  9535. __le16 word3;
  9536. };
  9537. struct tstorm_fcoe_conn_st_ctx {
  9538. __le16 stat_ram_addr;
  9539. __le16 rx_max_fc_payload_len;
  9540. __le16 e_d_tov_val;
  9541. u8 flags;
  9542. #define TSTORM_FCOE_CONN_ST_CTX_INC_SEQ_CNT_MASK 0x1
  9543. #define TSTORM_FCOE_CONN_ST_CTX_INC_SEQ_CNT_SHIFT 0
  9544. #define TSTORM_FCOE_CONN_ST_CTX_SUPPORT_CONF_MASK 0x1
  9545. #define TSTORM_FCOE_CONN_ST_CTX_SUPPORT_CONF_SHIFT 1
  9546. #define TSTORM_FCOE_CONN_ST_CTX_DEF_Q_IDX_MASK 0x3F
  9547. #define TSTORM_FCOE_CONN_ST_CTX_DEF_Q_IDX_SHIFT 2
  9548. u8 timers_cleanup_invocation_cnt;
  9549. __le32 reserved1[2];
  9550. __le32 dst_mac_address_bytes0to3;
  9551. __le16 dst_mac_address_bytes4to5;
  9552. __le16 ramrod_echo;
  9553. u8 flags1;
  9554. #define TSTORM_FCOE_CONN_ST_CTX_MODE_MASK 0x3
  9555. #define TSTORM_FCOE_CONN_ST_CTX_MODE_SHIFT 0
  9556. #define TSTORM_FCOE_CONN_ST_CTX_RESERVED_MASK 0x3F
  9557. #define TSTORM_FCOE_CONN_ST_CTX_RESERVED_SHIFT 2
  9558. u8 q_relative_offset;
  9559. u8 bdq_resource_id;
  9560. u8 reserved0[5];
  9561. };
  9562. struct mstorm_fcoe_conn_ag_ctx {
  9563. u8 byte0;
  9564. u8 byte1;
  9565. u8 flags0;
  9566. #define MSTORM_FCOE_CONN_AG_CTX_BIT0_MASK 0x1
  9567. #define MSTORM_FCOE_CONN_AG_CTX_BIT0_SHIFT 0
  9568. #define MSTORM_FCOE_CONN_AG_CTX_BIT1_MASK 0x1
  9569. #define MSTORM_FCOE_CONN_AG_CTX_BIT1_SHIFT 1
  9570. #define MSTORM_FCOE_CONN_AG_CTX_CF0_MASK 0x3
  9571. #define MSTORM_FCOE_CONN_AG_CTX_CF0_SHIFT 2
  9572. #define MSTORM_FCOE_CONN_AG_CTX_CF1_MASK 0x3
  9573. #define MSTORM_FCOE_CONN_AG_CTX_CF1_SHIFT 4
  9574. #define MSTORM_FCOE_CONN_AG_CTX_CF2_MASK 0x3
  9575. #define MSTORM_FCOE_CONN_AG_CTX_CF2_SHIFT 6
  9576. u8 flags1;
  9577. #define MSTORM_FCOE_CONN_AG_CTX_CF0EN_MASK 0x1
  9578. #define MSTORM_FCOE_CONN_AG_CTX_CF0EN_SHIFT 0
  9579. #define MSTORM_FCOE_CONN_AG_CTX_CF1EN_MASK 0x1
  9580. #define MSTORM_FCOE_CONN_AG_CTX_CF1EN_SHIFT 1
  9581. #define MSTORM_FCOE_CONN_AG_CTX_CF2EN_MASK 0x1
  9582. #define MSTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT 2
  9583. #define MSTORM_FCOE_CONN_AG_CTX_RULE0EN_MASK 0x1
  9584. #define MSTORM_FCOE_CONN_AG_CTX_RULE0EN_SHIFT 3
  9585. #define MSTORM_FCOE_CONN_AG_CTX_RULE1EN_MASK 0x1
  9586. #define MSTORM_FCOE_CONN_AG_CTX_RULE1EN_SHIFT 4
  9587. #define MSTORM_FCOE_CONN_AG_CTX_RULE2EN_MASK 0x1
  9588. #define MSTORM_FCOE_CONN_AG_CTX_RULE2EN_SHIFT 5
  9589. #define MSTORM_FCOE_CONN_AG_CTX_RULE3EN_MASK 0x1
  9590. #define MSTORM_FCOE_CONN_AG_CTX_RULE3EN_SHIFT 6
  9591. #define MSTORM_FCOE_CONN_AG_CTX_RULE4EN_MASK 0x1
  9592. #define MSTORM_FCOE_CONN_AG_CTX_RULE4EN_SHIFT 7
  9593. __le16 word0;
  9594. __le16 word1;
  9595. __le32 reg0;
  9596. __le32 reg1;
  9597. };
  9598. struct fcoe_mstorm_fcoe_conn_st_ctx_fp {
  9599. __le16 xfer_prod;
  9600. __le16 reserved1;
  9601. u8 protection_info;
  9602. #define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_SUPPORT_PROTECTION_MASK 0x1
  9603. #define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_SUPPORT_PROTECTION_SHIFT 0
  9604. #define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_VALID_MASK 0x1
  9605. #define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_VALID_SHIFT 1
  9606. #define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_RESERVED0_MASK 0x3F
  9607. #define FCOE_MSTORM_FCOE_CONN_ST_CTX_FP_RESERVED0_SHIFT 2
  9608. u8 q_relative_offset;
  9609. u8 reserved2[2];
  9610. };
  9611. struct fcoe_mstorm_fcoe_conn_st_ctx_non_fp {
  9612. __le16 conn_id;
  9613. __le16 stat_ram_addr;
  9614. __le16 num_pages_in_pbl;
  9615. u8 ptu_log_page_size;
  9616. u8 log_page_size;
  9617. __le16 unsolicited_cq_count;
  9618. __le16 cmdq_count;
  9619. u8 bdq_resource_id;
  9620. u8 reserved0[3];
  9621. struct regpair xferq_pbl_addr;
  9622. struct regpair reserved1;
  9623. struct regpair reserved2[3];
  9624. };
  9625. struct mstorm_fcoe_conn_st_ctx {
  9626. struct fcoe_mstorm_fcoe_conn_st_ctx_fp fp;
  9627. struct fcoe_mstorm_fcoe_conn_st_ctx_non_fp non_fp;
  9628. };
  9629. struct fcoe_conn_context {
  9630. struct ystorm_fcoe_conn_st_ctx ystorm_st_context;
  9631. struct pstorm_fcoe_conn_st_ctx pstorm_st_context;
  9632. struct regpair pstorm_st_padding[2];
  9633. struct xstorm_fcoe_conn_st_ctx xstorm_st_context;
  9634. struct xstorm_fcoe_conn_ag_ctx xstorm_ag_context;
  9635. struct regpair xstorm_ag_padding[6];
  9636. struct ustorm_fcoe_conn_st_ctx ustorm_st_context;
  9637. struct regpair ustorm_st_padding[2];
  9638. struct tstorm_fcoe_conn_ag_ctx tstorm_ag_context;
  9639. struct regpair tstorm_ag_padding[2];
  9640. struct timers_context timer_context;
  9641. struct ustorm_fcoe_conn_ag_ctx ustorm_ag_context;
  9642. struct tstorm_fcoe_conn_st_ctx tstorm_st_context;
  9643. struct mstorm_fcoe_conn_ag_ctx mstorm_ag_context;
  9644. struct mstorm_fcoe_conn_st_ctx mstorm_st_context;
  9645. };
  9646. struct fcoe_conn_offload_ramrod_params {
  9647. struct fcoe_conn_offload_ramrod_data offload_ramrod_data;
  9648. };
  9649. struct fcoe_conn_terminate_ramrod_params {
  9650. struct fcoe_conn_terminate_ramrod_data terminate_ramrod_data;
  9651. };
  9652. enum fcoe_event_type {
  9653. FCOE_EVENT_INIT_FUNC,
  9654. FCOE_EVENT_DESTROY_FUNC,
  9655. FCOE_EVENT_STAT_FUNC,
  9656. FCOE_EVENT_OFFLOAD_CONN,
  9657. FCOE_EVENT_TERMINATE_CONN,
  9658. FCOE_EVENT_ERROR,
  9659. MAX_FCOE_EVENT_TYPE
  9660. };
  9661. struct fcoe_init_ramrod_params {
  9662. struct fcoe_init_func_ramrod_data init_ramrod_data;
  9663. };
  9664. enum fcoe_ramrod_cmd_id {
  9665. FCOE_RAMROD_CMD_ID_INIT_FUNC,
  9666. FCOE_RAMROD_CMD_ID_DESTROY_FUNC,
  9667. FCOE_RAMROD_CMD_ID_STAT_FUNC,
  9668. FCOE_RAMROD_CMD_ID_OFFLOAD_CONN,
  9669. FCOE_RAMROD_CMD_ID_TERMINATE_CONN,
  9670. MAX_FCOE_RAMROD_CMD_ID
  9671. };
  9672. struct fcoe_stat_ramrod_params {
  9673. struct fcoe_stat_ramrod_data stat_ramrod_data;
  9674. };
  9675. struct ystorm_fcoe_conn_ag_ctx {
  9676. u8 byte0;
  9677. u8 byte1;
  9678. u8 flags0;
  9679. #define YSTORM_FCOE_CONN_AG_CTX_BIT0_MASK 0x1
  9680. #define YSTORM_FCOE_CONN_AG_CTX_BIT0_SHIFT 0
  9681. #define YSTORM_FCOE_CONN_AG_CTX_BIT1_MASK 0x1
  9682. #define YSTORM_FCOE_CONN_AG_CTX_BIT1_SHIFT 1
  9683. #define YSTORM_FCOE_CONN_AG_CTX_CF0_MASK 0x3
  9684. #define YSTORM_FCOE_CONN_AG_CTX_CF0_SHIFT 2
  9685. #define YSTORM_FCOE_CONN_AG_CTX_CF1_MASK 0x3
  9686. #define YSTORM_FCOE_CONN_AG_CTX_CF1_SHIFT 4
  9687. #define YSTORM_FCOE_CONN_AG_CTX_CF2_MASK 0x3
  9688. #define YSTORM_FCOE_CONN_AG_CTX_CF2_SHIFT 6
  9689. u8 flags1;
  9690. #define YSTORM_FCOE_CONN_AG_CTX_CF0EN_MASK 0x1
  9691. #define YSTORM_FCOE_CONN_AG_CTX_CF0EN_SHIFT 0
  9692. #define YSTORM_FCOE_CONN_AG_CTX_CF1EN_MASK 0x1
  9693. #define YSTORM_FCOE_CONN_AG_CTX_CF1EN_SHIFT 1
  9694. #define YSTORM_FCOE_CONN_AG_CTX_CF2EN_MASK 0x1
  9695. #define YSTORM_FCOE_CONN_AG_CTX_CF2EN_SHIFT 2
  9696. #define YSTORM_FCOE_CONN_AG_CTX_RULE0EN_MASK 0x1
  9697. #define YSTORM_FCOE_CONN_AG_CTX_RULE0EN_SHIFT 3
  9698. #define YSTORM_FCOE_CONN_AG_CTX_RULE1EN_MASK 0x1
  9699. #define YSTORM_FCOE_CONN_AG_CTX_RULE1EN_SHIFT 4
  9700. #define YSTORM_FCOE_CONN_AG_CTX_RULE2EN_MASK 0x1
  9701. #define YSTORM_FCOE_CONN_AG_CTX_RULE2EN_SHIFT 5
  9702. #define YSTORM_FCOE_CONN_AG_CTX_RULE3EN_MASK 0x1
  9703. #define YSTORM_FCOE_CONN_AG_CTX_RULE3EN_SHIFT 6
  9704. #define YSTORM_FCOE_CONN_AG_CTX_RULE4EN_MASK 0x1
  9705. #define YSTORM_FCOE_CONN_AG_CTX_RULE4EN_SHIFT 7
  9706. u8 byte2;
  9707. u8 byte3;
  9708. __le16 word0;
  9709. __le32 reg0;
  9710. __le32 reg1;
  9711. __le16 word1;
  9712. __le16 word2;
  9713. __le16 word3;
  9714. __le16 word4;
  9715. __le32 reg2;
  9716. __le32 reg3;
  9717. };
  9718. struct ystorm_iscsi_conn_st_ctx {
  9719. __le32 reserved[4];
  9720. };
  9721. struct pstorm_iscsi_tcp_conn_st_ctx {
  9722. __le32 tcp[32];
  9723. __le32 iscsi[4];
  9724. };
  9725. struct xstorm_iscsi_tcp_conn_st_ctx {
  9726. __le32 reserved_iscsi[40];
  9727. __le32 reserved_tcp[4];
  9728. };
  9729. struct xstorm_iscsi_conn_ag_ctx {
  9730. u8 cdu_validation;
  9731. u8 state;
  9732. u8 flags0;
  9733. #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  9734. #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  9735. #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM1_MASK 0x1
  9736. #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM1_SHIFT 1
  9737. #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED1_MASK 0x1
  9738. #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED1_SHIFT 2
  9739. #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM3_MASK 0x1
  9740. #define XSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM3_SHIFT 3
  9741. #define XSTORM_ISCSI_CONN_AG_CTX_BIT4_MASK 0x1
  9742. #define XSTORM_ISCSI_CONN_AG_CTX_BIT4_SHIFT 4
  9743. #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED2_MASK 0x1
  9744. #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED2_SHIFT 5
  9745. #define XSTORM_ISCSI_CONN_AG_CTX_BIT6_MASK 0x1
  9746. #define XSTORM_ISCSI_CONN_AG_CTX_BIT6_SHIFT 6
  9747. #define XSTORM_ISCSI_CONN_AG_CTX_BIT7_MASK 0x1
  9748. #define XSTORM_ISCSI_CONN_AG_CTX_BIT7_SHIFT 7
  9749. u8 flags1;
  9750. #define XSTORM_ISCSI_CONN_AG_CTX_BIT8_MASK 0x1
  9751. #define XSTORM_ISCSI_CONN_AG_CTX_BIT8_SHIFT 0
  9752. #define XSTORM_ISCSI_CONN_AG_CTX_BIT9_MASK 0x1
  9753. #define XSTORM_ISCSI_CONN_AG_CTX_BIT9_SHIFT 1
  9754. #define XSTORM_ISCSI_CONN_AG_CTX_BIT10_MASK 0x1
  9755. #define XSTORM_ISCSI_CONN_AG_CTX_BIT10_SHIFT 2
  9756. #define XSTORM_ISCSI_CONN_AG_CTX_BIT11_MASK 0x1
  9757. #define XSTORM_ISCSI_CONN_AG_CTX_BIT11_SHIFT 3
  9758. #define XSTORM_ISCSI_CONN_AG_CTX_BIT12_MASK 0x1
  9759. #define XSTORM_ISCSI_CONN_AG_CTX_BIT12_SHIFT 4
  9760. #define XSTORM_ISCSI_CONN_AG_CTX_BIT13_MASK 0x1
  9761. #define XSTORM_ISCSI_CONN_AG_CTX_BIT13_SHIFT 5
  9762. #define XSTORM_ISCSI_CONN_AG_CTX_BIT14_MASK 0x1
  9763. #define XSTORM_ISCSI_CONN_AG_CTX_BIT14_SHIFT 6
  9764. #define XSTORM_ISCSI_CONN_AG_CTX_TX_TRUNCATE_MASK 0x1
  9765. #define XSTORM_ISCSI_CONN_AG_CTX_TX_TRUNCATE_SHIFT 7
  9766. u8 flags2;
  9767. #define XSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
  9768. #define XSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 0
  9769. #define XSTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
  9770. #define XSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 2
  9771. #define XSTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
  9772. #define XSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 4
  9773. #define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_MASK 0x3
  9774. #define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_SHIFT 6
  9775. u8 flags3;
  9776. #define XSTORM_ISCSI_CONN_AG_CTX_CF4_MASK 0x3
  9777. #define XSTORM_ISCSI_CONN_AG_CTX_CF4_SHIFT 0
  9778. #define XSTORM_ISCSI_CONN_AG_CTX_CF5_MASK 0x3
  9779. #define XSTORM_ISCSI_CONN_AG_CTX_CF5_SHIFT 2
  9780. #define XSTORM_ISCSI_CONN_AG_CTX_CF6_MASK 0x3
  9781. #define XSTORM_ISCSI_CONN_AG_CTX_CF6_SHIFT 4
  9782. #define XSTORM_ISCSI_CONN_AG_CTX_CF7_MASK 0x3
  9783. #define XSTORM_ISCSI_CONN_AG_CTX_CF7_SHIFT 6
  9784. u8 flags4;
  9785. #define XSTORM_ISCSI_CONN_AG_CTX_CF8_MASK 0x3
  9786. #define XSTORM_ISCSI_CONN_AG_CTX_CF8_SHIFT 0
  9787. #define XSTORM_ISCSI_CONN_AG_CTX_CF9_MASK 0x3
  9788. #define XSTORM_ISCSI_CONN_AG_CTX_CF9_SHIFT 2
  9789. #define XSTORM_ISCSI_CONN_AG_CTX_CF10_MASK 0x3
  9790. #define XSTORM_ISCSI_CONN_AG_CTX_CF10_SHIFT 4
  9791. #define XSTORM_ISCSI_CONN_AG_CTX_CF11_MASK 0x3
  9792. #define XSTORM_ISCSI_CONN_AG_CTX_CF11_SHIFT 6
  9793. u8 flags5;
  9794. #define XSTORM_ISCSI_CONN_AG_CTX_CF12_MASK 0x3
  9795. #define XSTORM_ISCSI_CONN_AG_CTX_CF12_SHIFT 0
  9796. #define XSTORM_ISCSI_CONN_AG_CTX_CF13_MASK 0x3
  9797. #define XSTORM_ISCSI_CONN_AG_CTX_CF13_SHIFT 2
  9798. #define XSTORM_ISCSI_CONN_AG_CTX_CF14_MASK 0x3
  9799. #define XSTORM_ISCSI_CONN_AG_CTX_CF14_SHIFT 4
  9800. #define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_MASK 0x3
  9801. #define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_SHIFT 6
  9802. u8 flags6;
  9803. #define XSTORM_ISCSI_CONN_AG_CTX_CF16_MASK 0x3
  9804. #define XSTORM_ISCSI_CONN_AG_CTX_CF16_SHIFT 0
  9805. #define XSTORM_ISCSI_CONN_AG_CTX_CF17_MASK 0x3
  9806. #define XSTORM_ISCSI_CONN_AG_CTX_CF17_SHIFT 2
  9807. #define XSTORM_ISCSI_CONN_AG_CTX_CF18_MASK 0x3
  9808. #define XSTORM_ISCSI_CONN_AG_CTX_CF18_SHIFT 4
  9809. #define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_MASK 0x3
  9810. #define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_SHIFT 6
  9811. u8 flags7;
  9812. #define XSTORM_ISCSI_CONN_AG_CTX_MST_XCM_Q0_FLUSH_CF_MASK 0x3
  9813. #define XSTORM_ISCSI_CONN_AG_CTX_MST_XCM_Q0_FLUSH_CF_SHIFT 0
  9814. #define XSTORM_ISCSI_CONN_AG_CTX_UST_XCM_Q1_FLUSH_CF_MASK 0x3
  9815. #define XSTORM_ISCSI_CONN_AG_CTX_UST_XCM_Q1_FLUSH_CF_SHIFT 2
  9816. #define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_MASK 0x3
  9817. #define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_SHIFT 4
  9818. #define XSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
  9819. #define XSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 6
  9820. #define XSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
  9821. #define XSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 7
  9822. u8 flags8;
  9823. #define XSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
  9824. #define XSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 0
  9825. #define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_MASK 0x1
  9826. #define XSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_SHIFT 1
  9827. #define XSTORM_ISCSI_CONN_AG_CTX_CF4EN_MASK 0x1
  9828. #define XSTORM_ISCSI_CONN_AG_CTX_CF4EN_SHIFT 2
  9829. #define XSTORM_ISCSI_CONN_AG_CTX_CF5EN_MASK 0x1
  9830. #define XSTORM_ISCSI_CONN_AG_CTX_CF5EN_SHIFT 3
  9831. #define XSTORM_ISCSI_CONN_AG_CTX_CF6EN_MASK 0x1
  9832. #define XSTORM_ISCSI_CONN_AG_CTX_CF6EN_SHIFT 4
  9833. #define XSTORM_ISCSI_CONN_AG_CTX_CF7EN_MASK 0x1
  9834. #define XSTORM_ISCSI_CONN_AG_CTX_CF7EN_SHIFT 5
  9835. #define XSTORM_ISCSI_CONN_AG_CTX_CF8EN_MASK 0x1
  9836. #define XSTORM_ISCSI_CONN_AG_CTX_CF8EN_SHIFT 6
  9837. #define XSTORM_ISCSI_CONN_AG_CTX_CF9EN_MASK 0x1
  9838. #define XSTORM_ISCSI_CONN_AG_CTX_CF9EN_SHIFT 7
  9839. u8 flags9;
  9840. #define XSTORM_ISCSI_CONN_AG_CTX_CF10EN_MASK 0x1
  9841. #define XSTORM_ISCSI_CONN_AG_CTX_CF10EN_SHIFT 0
  9842. #define XSTORM_ISCSI_CONN_AG_CTX_CF11EN_MASK 0x1
  9843. #define XSTORM_ISCSI_CONN_AG_CTX_CF11EN_SHIFT 1
  9844. #define XSTORM_ISCSI_CONN_AG_CTX_CF12EN_MASK 0x1
  9845. #define XSTORM_ISCSI_CONN_AG_CTX_CF12EN_SHIFT 2
  9846. #define XSTORM_ISCSI_CONN_AG_CTX_CF13EN_MASK 0x1
  9847. #define XSTORM_ISCSI_CONN_AG_CTX_CF13EN_SHIFT 3
  9848. #define XSTORM_ISCSI_CONN_AG_CTX_CF14EN_MASK 0x1
  9849. #define XSTORM_ISCSI_CONN_AG_CTX_CF14EN_SHIFT 4
  9850. #define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_EN_MASK 0x1
  9851. #define XSTORM_ISCSI_CONN_AG_CTX_UPDATE_STATE_TO_BASE_CF_EN_SHIFT 5
  9852. #define XSTORM_ISCSI_CONN_AG_CTX_CF16EN_MASK 0x1
  9853. #define XSTORM_ISCSI_CONN_AG_CTX_CF16EN_SHIFT 6
  9854. #define XSTORM_ISCSI_CONN_AG_CTX_CF17EN_MASK 0x1
  9855. #define XSTORM_ISCSI_CONN_AG_CTX_CF17EN_SHIFT 7
  9856. u8 flags10;
  9857. #define XSTORM_ISCSI_CONN_AG_CTX_CF18EN_MASK 0x1
  9858. #define XSTORM_ISCSI_CONN_AG_CTX_CF18EN_SHIFT 0
  9859. #define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_EN_MASK 0x1
  9860. #define XSTORM_ISCSI_CONN_AG_CTX_DQ_FLUSH_EN_SHIFT 1
  9861. #define XSTORM_ISCSI_CONN_AG_CTX_MST_XCM_Q0_FLUSH_CF_EN_MASK 0x1
  9862. #define XSTORM_ISCSI_CONN_AG_CTX_MST_XCM_Q0_FLUSH_CF_EN_SHIFT 2
  9863. #define XSTORM_ISCSI_CONN_AG_CTX_UST_XCM_Q1_FLUSH_CF_EN_MASK 0x1
  9864. #define XSTORM_ISCSI_CONN_AG_CTX_UST_XCM_Q1_FLUSH_CF_EN_SHIFT 3
  9865. #define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_EN_MASK 0x1
  9866. #define XSTORM_ISCSI_CONN_AG_CTX_SLOW_PATH_EN_SHIFT 4
  9867. #define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_EN_MASK 0x1
  9868. #define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_EN_SHIFT 5
  9869. #define XSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
  9870. #define XSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 6
  9871. #define XSTORM_ISCSI_CONN_AG_CTX_MORE_TO_SEND_DEC_RULE_EN_MASK 0x1
  9872. #define XSTORM_ISCSI_CONN_AG_CTX_MORE_TO_SEND_DEC_RULE_EN_SHIFT 7
  9873. u8 flags11;
  9874. #define XSTORM_ISCSI_CONN_AG_CTX_TX_BLOCKED_EN_MASK 0x1
  9875. #define XSTORM_ISCSI_CONN_AG_CTX_TX_BLOCKED_EN_SHIFT 0
  9876. #define XSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
  9877. #define XSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 1
  9878. #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED3_MASK 0x1
  9879. #define XSTORM_ISCSI_CONN_AG_CTX_RESERVED3_SHIFT 2
  9880. #define XSTORM_ISCSI_CONN_AG_CTX_RULE5EN_MASK 0x1
  9881. #define XSTORM_ISCSI_CONN_AG_CTX_RULE5EN_SHIFT 3
  9882. #define XSTORM_ISCSI_CONN_AG_CTX_RULE6EN_MASK 0x1
  9883. #define XSTORM_ISCSI_CONN_AG_CTX_RULE6EN_SHIFT 4
  9884. #define XSTORM_ISCSI_CONN_AG_CTX_RULE7EN_MASK 0x1
  9885. #define XSTORM_ISCSI_CONN_AG_CTX_RULE7EN_SHIFT 5
  9886. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED1_MASK 0x1
  9887. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED1_SHIFT 6
  9888. #define XSTORM_ISCSI_CONN_AG_CTX_RULE9EN_MASK 0x1
  9889. #define XSTORM_ISCSI_CONN_AG_CTX_RULE9EN_SHIFT 7
  9890. u8 flags12;
  9891. #define XSTORM_ISCSI_CONN_AG_CTX_SQ_DEC_RULE_EN_MASK 0x1
  9892. #define XSTORM_ISCSI_CONN_AG_CTX_SQ_DEC_RULE_EN_SHIFT 0
  9893. #define XSTORM_ISCSI_CONN_AG_CTX_RULE11EN_MASK 0x1
  9894. #define XSTORM_ISCSI_CONN_AG_CTX_RULE11EN_SHIFT 1
  9895. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED2_MASK 0x1
  9896. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED2_SHIFT 2
  9897. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED3_MASK 0x1
  9898. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED3_SHIFT 3
  9899. #define XSTORM_ISCSI_CONN_AG_CTX_RULE14EN_MASK 0x1
  9900. #define XSTORM_ISCSI_CONN_AG_CTX_RULE14EN_SHIFT 4
  9901. #define XSTORM_ISCSI_CONN_AG_CTX_RULE15EN_MASK 0x1
  9902. #define XSTORM_ISCSI_CONN_AG_CTX_RULE15EN_SHIFT 5
  9903. #define XSTORM_ISCSI_CONN_AG_CTX_RULE16EN_MASK 0x1
  9904. #define XSTORM_ISCSI_CONN_AG_CTX_RULE16EN_SHIFT 6
  9905. #define XSTORM_ISCSI_CONN_AG_CTX_RULE17EN_MASK 0x1
  9906. #define XSTORM_ISCSI_CONN_AG_CTX_RULE17EN_SHIFT 7
  9907. u8 flags13;
  9908. #define XSTORM_ISCSI_CONN_AG_CTX_R2TQ_DEC_RULE_EN_MASK 0x1
  9909. #define XSTORM_ISCSI_CONN_AG_CTX_R2TQ_DEC_RULE_EN_SHIFT 0
  9910. #define XSTORM_ISCSI_CONN_AG_CTX_HQ_DEC_RULE_EN_MASK 0x1
  9911. #define XSTORM_ISCSI_CONN_AG_CTX_HQ_DEC_RULE_EN_SHIFT 1
  9912. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED4_MASK 0x1
  9913. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED4_SHIFT 2
  9914. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED5_MASK 0x1
  9915. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED5_SHIFT 3
  9916. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED6_MASK 0x1
  9917. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED6_SHIFT 4
  9918. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED7_MASK 0x1
  9919. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED7_SHIFT 5
  9920. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED8_MASK 0x1
  9921. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED8_SHIFT 6
  9922. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED9_MASK 0x1
  9923. #define XSTORM_ISCSI_CONN_AG_CTX_A0_RESERVED9_SHIFT 7
  9924. u8 flags14;
  9925. #define XSTORM_ISCSI_CONN_AG_CTX_BIT16_MASK 0x1
  9926. #define XSTORM_ISCSI_CONN_AG_CTX_BIT16_SHIFT 0
  9927. #define XSTORM_ISCSI_CONN_AG_CTX_BIT17_MASK 0x1
  9928. #define XSTORM_ISCSI_CONN_AG_CTX_BIT17_SHIFT 1
  9929. #define XSTORM_ISCSI_CONN_AG_CTX_BIT18_MASK 0x1
  9930. #define XSTORM_ISCSI_CONN_AG_CTX_BIT18_SHIFT 2
  9931. #define XSTORM_ISCSI_CONN_AG_CTX_BIT19_MASK 0x1
  9932. #define XSTORM_ISCSI_CONN_AG_CTX_BIT19_SHIFT 3
  9933. #define XSTORM_ISCSI_CONN_AG_CTX_BIT20_MASK 0x1
  9934. #define XSTORM_ISCSI_CONN_AG_CTX_BIT20_SHIFT 4
  9935. #define XSTORM_ISCSI_CONN_AG_CTX_DUMMY_READ_DONE_MASK 0x1
  9936. #define XSTORM_ISCSI_CONN_AG_CTX_DUMMY_READ_DONE_SHIFT 5
  9937. #define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_MASK 0x3
  9938. #define XSTORM_ISCSI_CONN_AG_CTX_PROC_ONLY_CLEANUP_SHIFT 6
  9939. u8 byte2;
  9940. __le16 physical_q0;
  9941. __le16 physical_q1;
  9942. __le16 dummy_dorq_var;
  9943. __le16 sq_cons;
  9944. __le16 sq_prod;
  9945. __le16 word5;
  9946. __le16 slow_io_total_data_tx_update;
  9947. u8 byte3;
  9948. u8 byte4;
  9949. u8 byte5;
  9950. u8 byte6;
  9951. __le32 reg0;
  9952. __le32 reg1;
  9953. __le32 reg2;
  9954. __le32 more_to_send_seq;
  9955. __le32 reg4;
  9956. __le32 reg5;
  9957. __le32 hq_scan_next_relevant_ack;
  9958. __le16 r2tq_prod;
  9959. __le16 r2tq_cons;
  9960. __le16 hq_prod;
  9961. __le16 hq_cons;
  9962. __le32 remain_seq;
  9963. __le32 bytes_to_next_pdu;
  9964. __le32 hq_tcp_seq;
  9965. u8 byte7;
  9966. u8 byte8;
  9967. u8 byte9;
  9968. u8 byte10;
  9969. u8 byte11;
  9970. u8 byte12;
  9971. u8 byte13;
  9972. u8 byte14;
  9973. u8 byte15;
  9974. u8 ereserved;
  9975. __le16 word11;
  9976. __le32 reg10;
  9977. __le32 reg11;
  9978. __le32 exp_stat_sn;
  9979. __le32 ongoing_fast_rxmit_seq;
  9980. __le32 reg14;
  9981. __le32 reg15;
  9982. __le32 reg16;
  9983. __le32 reg17;
  9984. };
  9985. struct tstorm_iscsi_conn_ag_ctx {
  9986. u8 reserved0;
  9987. u8 state;
  9988. u8 flags0;
  9989. #define TSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_MASK 0x1
  9990. #define TSTORM_ISCSI_CONN_AG_CTX_EXIST_IN_QM0_SHIFT 0
  9991. #define TSTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
  9992. #define TSTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
  9993. #define TSTORM_ISCSI_CONN_AG_CTX_BIT2_MASK 0x1
  9994. #define TSTORM_ISCSI_CONN_AG_CTX_BIT2_SHIFT 2
  9995. #define TSTORM_ISCSI_CONN_AG_CTX_BIT3_MASK 0x1
  9996. #define TSTORM_ISCSI_CONN_AG_CTX_BIT3_SHIFT 3
  9997. #define TSTORM_ISCSI_CONN_AG_CTX_BIT4_MASK 0x1
  9998. #define TSTORM_ISCSI_CONN_AG_CTX_BIT4_SHIFT 4
  9999. #define TSTORM_ISCSI_CONN_AG_CTX_BIT5_MASK 0x1
  10000. #define TSTORM_ISCSI_CONN_AG_CTX_BIT5_SHIFT 5
  10001. #define TSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
  10002. #define TSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 6
  10003. u8 flags1;
  10004. #define TSTORM_ISCSI_CONN_AG_CTX_P2T_FLUSH_CF_MASK 0x3
  10005. #define TSTORM_ISCSI_CONN_AG_CTX_P2T_FLUSH_CF_SHIFT 0
  10006. #define TSTORM_ISCSI_CONN_AG_CTX_M2T_FLUSH_CF_MASK 0x3
  10007. #define TSTORM_ISCSI_CONN_AG_CTX_M2T_FLUSH_CF_SHIFT 2
  10008. #define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_MASK 0x3
  10009. #define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_SHIFT 4
  10010. #define TSTORM_ISCSI_CONN_AG_CTX_CF4_MASK 0x3
  10011. #define TSTORM_ISCSI_CONN_AG_CTX_CF4_SHIFT 6
  10012. u8 flags2;
  10013. #define TSTORM_ISCSI_CONN_AG_CTX_CF5_MASK 0x3
  10014. #define TSTORM_ISCSI_CONN_AG_CTX_CF5_SHIFT 0
  10015. #define TSTORM_ISCSI_CONN_AG_CTX_CF6_MASK 0x3
  10016. #define TSTORM_ISCSI_CONN_AG_CTX_CF6_SHIFT 2
  10017. #define TSTORM_ISCSI_CONN_AG_CTX_CF7_MASK 0x3
  10018. #define TSTORM_ISCSI_CONN_AG_CTX_CF7_SHIFT 4
  10019. #define TSTORM_ISCSI_CONN_AG_CTX_CF8_MASK 0x3
  10020. #define TSTORM_ISCSI_CONN_AG_CTX_CF8_SHIFT 6
  10021. u8 flags3;
  10022. #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_MASK 0x3
  10023. #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_SHIFT 0
  10024. #define TSTORM_ISCSI_CONN_AG_CTX_CF10_MASK 0x3
  10025. #define TSTORM_ISCSI_CONN_AG_CTX_CF10_SHIFT 2
  10026. #define TSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
  10027. #define TSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 4
  10028. #define TSTORM_ISCSI_CONN_AG_CTX_P2T_FLUSH_CF_EN_MASK 0x1
  10029. #define TSTORM_ISCSI_CONN_AG_CTX_P2T_FLUSH_CF_EN_SHIFT 5
  10030. #define TSTORM_ISCSI_CONN_AG_CTX_M2T_FLUSH_CF_EN_MASK 0x1
  10031. #define TSTORM_ISCSI_CONN_AG_CTX_M2T_FLUSH_CF_EN_SHIFT 6
  10032. #define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_MASK 0x1
  10033. #define TSTORM_ISCSI_CONN_AG_CTX_TIMER_STOP_ALL_EN_SHIFT 7
  10034. u8 flags4;
  10035. #define TSTORM_ISCSI_CONN_AG_CTX_CF4EN_MASK 0x1
  10036. #define TSTORM_ISCSI_CONN_AG_CTX_CF4EN_SHIFT 0
  10037. #define TSTORM_ISCSI_CONN_AG_CTX_CF5EN_MASK 0x1
  10038. #define TSTORM_ISCSI_CONN_AG_CTX_CF5EN_SHIFT 1
  10039. #define TSTORM_ISCSI_CONN_AG_CTX_CF6EN_MASK 0x1
  10040. #define TSTORM_ISCSI_CONN_AG_CTX_CF6EN_SHIFT 2
  10041. #define TSTORM_ISCSI_CONN_AG_CTX_CF7EN_MASK 0x1
  10042. #define TSTORM_ISCSI_CONN_AG_CTX_CF7EN_SHIFT 3
  10043. #define TSTORM_ISCSI_CONN_AG_CTX_CF8EN_MASK 0x1
  10044. #define TSTORM_ISCSI_CONN_AG_CTX_CF8EN_SHIFT 4
  10045. #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_EN_MASK 0x1
  10046. #define TSTORM_ISCSI_CONN_AG_CTX_FLUSH_Q0_EN_SHIFT 5
  10047. #define TSTORM_ISCSI_CONN_AG_CTX_CF10EN_MASK 0x1
  10048. #define TSTORM_ISCSI_CONN_AG_CTX_CF10EN_SHIFT 6
  10049. #define TSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
  10050. #define TSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 7
  10051. u8 flags5;
  10052. #define TSTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
  10053. #define TSTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 0
  10054. #define TSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
  10055. #define TSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 1
  10056. #define TSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
  10057. #define TSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 2
  10058. #define TSTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
  10059. #define TSTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 3
  10060. #define TSTORM_ISCSI_CONN_AG_CTX_RULE5EN_MASK 0x1
  10061. #define TSTORM_ISCSI_CONN_AG_CTX_RULE5EN_SHIFT 4
  10062. #define TSTORM_ISCSI_CONN_AG_CTX_RULE6EN_MASK 0x1
  10063. #define TSTORM_ISCSI_CONN_AG_CTX_RULE6EN_SHIFT 5
  10064. #define TSTORM_ISCSI_CONN_AG_CTX_RULE7EN_MASK 0x1
  10065. #define TSTORM_ISCSI_CONN_AG_CTX_RULE7EN_SHIFT 6
  10066. #define TSTORM_ISCSI_CONN_AG_CTX_RULE8EN_MASK 0x1
  10067. #define TSTORM_ISCSI_CONN_AG_CTX_RULE8EN_SHIFT 7
  10068. __le32 reg0;
  10069. __le32 reg1;
  10070. __le32 reg2;
  10071. __le32 reg3;
  10072. __le32 reg4;
  10073. __le32 reg5;
  10074. __le32 reg6;
  10075. __le32 reg7;
  10076. __le32 reg8;
  10077. u8 cid_offload_cnt;
  10078. u8 byte3;
  10079. __le16 word0;
  10080. };
  10081. struct ustorm_iscsi_conn_ag_ctx {
  10082. u8 byte0;
  10083. u8 byte1;
  10084. u8 flags0;
  10085. #define USTORM_ISCSI_CONN_AG_CTX_BIT0_MASK 0x1
  10086. #define USTORM_ISCSI_CONN_AG_CTX_BIT0_SHIFT 0
  10087. #define USTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
  10088. #define USTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
  10089. #define USTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
  10090. #define USTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 2
  10091. #define USTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
  10092. #define USTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 4
  10093. #define USTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
  10094. #define USTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 6
  10095. u8 flags1;
  10096. #define USTORM_ISCSI_CONN_AG_CTX_CF3_MASK 0x3
  10097. #define USTORM_ISCSI_CONN_AG_CTX_CF3_SHIFT 0
  10098. #define USTORM_ISCSI_CONN_AG_CTX_CF4_MASK 0x3
  10099. #define USTORM_ISCSI_CONN_AG_CTX_CF4_SHIFT 2
  10100. #define USTORM_ISCSI_CONN_AG_CTX_CF5_MASK 0x3
  10101. #define USTORM_ISCSI_CONN_AG_CTX_CF5_SHIFT 4
  10102. #define USTORM_ISCSI_CONN_AG_CTX_CF6_MASK 0x3
  10103. #define USTORM_ISCSI_CONN_AG_CTX_CF6_SHIFT 6
  10104. u8 flags2;
  10105. #define USTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
  10106. #define USTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 0
  10107. #define USTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
  10108. #define USTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 1
  10109. #define USTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
  10110. #define USTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 2
  10111. #define USTORM_ISCSI_CONN_AG_CTX_CF3EN_MASK 0x1
  10112. #define USTORM_ISCSI_CONN_AG_CTX_CF3EN_SHIFT 3
  10113. #define USTORM_ISCSI_CONN_AG_CTX_CF4EN_MASK 0x1
  10114. #define USTORM_ISCSI_CONN_AG_CTX_CF4EN_SHIFT 4
  10115. #define USTORM_ISCSI_CONN_AG_CTX_CF5EN_MASK 0x1
  10116. #define USTORM_ISCSI_CONN_AG_CTX_CF5EN_SHIFT 5
  10117. #define USTORM_ISCSI_CONN_AG_CTX_CF6EN_MASK 0x1
  10118. #define USTORM_ISCSI_CONN_AG_CTX_CF6EN_SHIFT 6
  10119. #define USTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
  10120. #define USTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 7
  10121. u8 flags3;
  10122. #define USTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
  10123. #define USTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 0
  10124. #define USTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
  10125. #define USTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 1
  10126. #define USTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
  10127. #define USTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 2
  10128. #define USTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
  10129. #define USTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 3
  10130. #define USTORM_ISCSI_CONN_AG_CTX_RULE5EN_MASK 0x1
  10131. #define USTORM_ISCSI_CONN_AG_CTX_RULE5EN_SHIFT 4
  10132. #define USTORM_ISCSI_CONN_AG_CTX_RULE6EN_MASK 0x1
  10133. #define USTORM_ISCSI_CONN_AG_CTX_RULE6EN_SHIFT 5
  10134. #define USTORM_ISCSI_CONN_AG_CTX_RULE7EN_MASK 0x1
  10135. #define USTORM_ISCSI_CONN_AG_CTX_RULE7EN_SHIFT 6
  10136. #define USTORM_ISCSI_CONN_AG_CTX_RULE8EN_MASK 0x1
  10137. #define USTORM_ISCSI_CONN_AG_CTX_RULE8EN_SHIFT 7
  10138. u8 byte2;
  10139. u8 byte3;
  10140. __le16 word0;
  10141. __le16 word1;
  10142. __le32 reg0;
  10143. __le32 reg1;
  10144. __le32 reg2;
  10145. __le32 reg3;
  10146. __le16 word2;
  10147. __le16 word3;
  10148. };
  10149. struct tstorm_iscsi_conn_st_ctx {
  10150. __le32 reserved[40];
  10151. };
  10152. struct mstorm_iscsi_conn_ag_ctx {
  10153. u8 reserved;
  10154. u8 state;
  10155. u8 flags0;
  10156. #define MSTORM_ISCSI_CONN_AG_CTX_BIT0_MASK 0x1
  10157. #define MSTORM_ISCSI_CONN_AG_CTX_BIT0_SHIFT 0
  10158. #define MSTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
  10159. #define MSTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
  10160. #define MSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
  10161. #define MSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 2
  10162. #define MSTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
  10163. #define MSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 4
  10164. #define MSTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
  10165. #define MSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 6
  10166. u8 flags1;
  10167. #define MSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
  10168. #define MSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 0
  10169. #define MSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
  10170. #define MSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 1
  10171. #define MSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
  10172. #define MSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 2
  10173. #define MSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
  10174. #define MSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 3
  10175. #define MSTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
  10176. #define MSTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 4
  10177. #define MSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
  10178. #define MSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 5
  10179. #define MSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
  10180. #define MSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 6
  10181. #define MSTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
  10182. #define MSTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 7
  10183. __le16 word0;
  10184. __le16 word1;
  10185. __le32 reg0;
  10186. __le32 reg1;
  10187. };
  10188. struct mstorm_iscsi_tcp_conn_st_ctx {
  10189. __le32 reserved_tcp[20];
  10190. __le32 reserved_iscsi[8];
  10191. };
  10192. struct ustorm_iscsi_conn_st_ctx {
  10193. __le32 reserved[52];
  10194. };
  10195. struct iscsi_conn_context {
  10196. struct ystorm_iscsi_conn_st_ctx ystorm_st_context;
  10197. struct regpair ystorm_st_padding[2];
  10198. struct pstorm_iscsi_tcp_conn_st_ctx pstorm_st_context;
  10199. struct regpair pstorm_st_padding[2];
  10200. struct pb_context xpb2_context;
  10201. struct xstorm_iscsi_tcp_conn_st_ctx xstorm_st_context;
  10202. struct regpair xstorm_st_padding[2];
  10203. struct xstorm_iscsi_conn_ag_ctx xstorm_ag_context;
  10204. struct tstorm_iscsi_conn_ag_ctx tstorm_ag_context;
  10205. struct regpair tstorm_ag_padding[2];
  10206. struct timers_context timer_context;
  10207. struct ustorm_iscsi_conn_ag_ctx ustorm_ag_context;
  10208. struct pb_context upb_context;
  10209. struct tstorm_iscsi_conn_st_ctx tstorm_st_context;
  10210. struct regpair tstorm_st_padding[2];
  10211. struct mstorm_iscsi_conn_ag_ctx mstorm_ag_context;
  10212. struct mstorm_iscsi_tcp_conn_st_ctx mstorm_st_context;
  10213. struct ustorm_iscsi_conn_st_ctx ustorm_st_context;
  10214. };
  10215. struct iscsi_init_ramrod_params {
  10216. struct iscsi_spe_func_init iscsi_init_spe;
  10217. struct tcp_init_params tcp_init;
  10218. };
  10219. struct ystorm_iscsi_conn_ag_ctx {
  10220. u8 byte0;
  10221. u8 byte1;
  10222. u8 flags0;
  10223. #define YSTORM_ISCSI_CONN_AG_CTX_BIT0_MASK 0x1
  10224. #define YSTORM_ISCSI_CONN_AG_CTX_BIT0_SHIFT 0
  10225. #define YSTORM_ISCSI_CONN_AG_CTX_BIT1_MASK 0x1
  10226. #define YSTORM_ISCSI_CONN_AG_CTX_BIT1_SHIFT 1
  10227. #define YSTORM_ISCSI_CONN_AG_CTX_CF0_MASK 0x3
  10228. #define YSTORM_ISCSI_CONN_AG_CTX_CF0_SHIFT 2
  10229. #define YSTORM_ISCSI_CONN_AG_CTX_CF1_MASK 0x3
  10230. #define YSTORM_ISCSI_CONN_AG_CTX_CF1_SHIFT 4
  10231. #define YSTORM_ISCSI_CONN_AG_CTX_CF2_MASK 0x3
  10232. #define YSTORM_ISCSI_CONN_AG_CTX_CF2_SHIFT 6
  10233. u8 flags1;
  10234. #define YSTORM_ISCSI_CONN_AG_CTX_CF0EN_MASK 0x1
  10235. #define YSTORM_ISCSI_CONN_AG_CTX_CF0EN_SHIFT 0
  10236. #define YSTORM_ISCSI_CONN_AG_CTX_CF1EN_MASK 0x1
  10237. #define YSTORM_ISCSI_CONN_AG_CTX_CF1EN_SHIFT 1
  10238. #define YSTORM_ISCSI_CONN_AG_CTX_CF2EN_MASK 0x1
  10239. #define YSTORM_ISCSI_CONN_AG_CTX_CF2EN_SHIFT 2
  10240. #define YSTORM_ISCSI_CONN_AG_CTX_RULE0EN_MASK 0x1
  10241. #define YSTORM_ISCSI_CONN_AG_CTX_RULE0EN_SHIFT 3
  10242. #define YSTORM_ISCSI_CONN_AG_CTX_RULE1EN_MASK 0x1
  10243. #define YSTORM_ISCSI_CONN_AG_CTX_RULE1EN_SHIFT 4
  10244. #define YSTORM_ISCSI_CONN_AG_CTX_RULE2EN_MASK 0x1
  10245. #define YSTORM_ISCSI_CONN_AG_CTX_RULE2EN_SHIFT 5
  10246. #define YSTORM_ISCSI_CONN_AG_CTX_RULE3EN_MASK 0x1
  10247. #define YSTORM_ISCSI_CONN_AG_CTX_RULE3EN_SHIFT 6
  10248. #define YSTORM_ISCSI_CONN_AG_CTX_RULE4EN_MASK 0x1
  10249. #define YSTORM_ISCSI_CONN_AG_CTX_RULE4EN_SHIFT 7
  10250. u8 byte2;
  10251. u8 byte3;
  10252. __le16 word0;
  10253. __le32 reg0;
  10254. __le32 reg1;
  10255. __le16 word1;
  10256. __le16 word2;
  10257. __le16 word3;
  10258. __le16 word4;
  10259. __le32 reg2;
  10260. __le32 reg3;
  10261. };
  10262. #define MFW_TRACE_SIGNATURE 0x25071946
  10263. /* The trace in the buffer */
  10264. #define MFW_TRACE_EVENTID_MASK 0x00ffff
  10265. #define MFW_TRACE_PRM_SIZE_MASK 0x0f0000
  10266. #define MFW_TRACE_PRM_SIZE_SHIFT 16
  10267. #define MFW_TRACE_ENTRY_SIZE 3
  10268. struct mcp_trace {
  10269. u32 signature; /* Help to identify that the trace is valid */
  10270. u32 size; /* the size of the trace buffer in bytes */
  10271. u32 curr_level; /* 2 - all will be written to the buffer
  10272. * 1 - debug trace will not be written
  10273. * 0 - just errors will be written to the buffer
  10274. */
  10275. u32 modules_mask[2]; /* a bit per module, 1 means write it, 0 means
  10276. * mask it.
  10277. */
  10278. /* Warning: the following pointers are assumed to be 32bits as they are
  10279. * used only in the MFW.
  10280. */
  10281. u32 trace_prod; /* The next trace will be written to this offset */
  10282. u32 trace_oldest; /* The oldest valid trace starts at this offset
  10283. * (usually very close after the current producer).
  10284. */
  10285. };
  10286. #define VF_MAX_STATIC 192
  10287. #define MCP_GLOB_PATH_MAX 2
  10288. #define MCP_PORT_MAX 2
  10289. #define MCP_GLOB_PORT_MAX 4
  10290. #define MCP_GLOB_FUNC_MAX 16
  10291. typedef u32 offsize_t; /* In DWORDS !!! */
  10292. /* Offset from the beginning of the MCP scratchpad */
  10293. #define OFFSIZE_OFFSET_SHIFT 0
  10294. #define OFFSIZE_OFFSET_MASK 0x0000ffff
  10295. /* Size of specific element (not the whole array if any) */
  10296. #define OFFSIZE_SIZE_SHIFT 16
  10297. #define OFFSIZE_SIZE_MASK 0xffff0000
  10298. #define SECTION_OFFSET(_offsize) ((((_offsize & \
  10299. OFFSIZE_OFFSET_MASK) >> \
  10300. OFFSIZE_OFFSET_SHIFT) << 2))
  10301. #define QED_SECTION_SIZE(_offsize) (((_offsize & \
  10302. OFFSIZE_SIZE_MASK) >> \
  10303. OFFSIZE_SIZE_SHIFT) << 2)
  10304. #define SECTION_ADDR(_offsize, idx) (MCP_REG_SCRATCH + \
  10305. SECTION_OFFSET(_offsize) + \
  10306. (QED_SECTION_SIZE(_offsize) * idx))
  10307. #define SECTION_OFFSIZE_ADDR(_pub_base, _section) \
  10308. (_pub_base + offsetof(struct mcp_public_data, sections[_section]))
  10309. /* PHY configuration */
  10310. struct eth_phy_cfg {
  10311. u32 speed;
  10312. #define ETH_SPEED_AUTONEG 0
  10313. #define ETH_SPEED_SMARTLINQ 0x8
  10314. u32 pause;
  10315. #define ETH_PAUSE_NONE 0x0
  10316. #define ETH_PAUSE_AUTONEG 0x1
  10317. #define ETH_PAUSE_RX 0x2
  10318. #define ETH_PAUSE_TX 0x4
  10319. u32 adv_speed;
  10320. u32 loopback_mode;
  10321. #define ETH_LOOPBACK_NONE (0)
  10322. #define ETH_LOOPBACK_INT_PHY (1)
  10323. #define ETH_LOOPBACK_EXT_PHY (2)
  10324. #define ETH_LOOPBACK_EXT (3)
  10325. #define ETH_LOOPBACK_MAC (4)
  10326. u32 eee_cfg;
  10327. #define EEE_CFG_EEE_ENABLED BIT(0)
  10328. #define EEE_CFG_TX_LPI BIT(1)
  10329. #define EEE_CFG_ADV_SPEED_1G BIT(2)
  10330. #define EEE_CFG_ADV_SPEED_10G BIT(3)
  10331. #define EEE_TX_TIMER_USEC_MASK (0xfffffff0)
  10332. #define EEE_TX_TIMER_USEC_OFFSET 4
  10333. #define EEE_TX_TIMER_USEC_BALANCED_TIME (0xa00)
  10334. #define EEE_TX_TIMER_USEC_AGGRESSIVE_TIME (0x100)
  10335. #define EEE_TX_TIMER_USEC_LATENCY_TIME (0x6000)
  10336. u32 feature_config_flags;
  10337. #define ETH_EEE_MODE_ADV_LPI (1 << 0)
  10338. };
  10339. struct port_mf_cfg {
  10340. u32 dynamic_cfg;
  10341. #define PORT_MF_CFG_OV_TAG_MASK 0x0000ffff
  10342. #define PORT_MF_CFG_OV_TAG_SHIFT 0
  10343. #define PORT_MF_CFG_OV_TAG_DEFAULT PORT_MF_CFG_OV_TAG_MASK
  10344. u32 reserved[1];
  10345. };
  10346. struct eth_stats {
  10347. u64 r64;
  10348. u64 r127;
  10349. u64 r255;
  10350. u64 r511;
  10351. u64 r1023;
  10352. u64 r1518;
  10353. union {
  10354. struct {
  10355. u64 r1522;
  10356. u64 r2047;
  10357. u64 r4095;
  10358. u64 r9216;
  10359. u64 r16383;
  10360. } bb0;
  10361. struct {
  10362. u64 unused1;
  10363. u64 r1519_to_max;
  10364. u64 unused2;
  10365. u64 unused3;
  10366. u64 unused4;
  10367. } ah0;
  10368. } u0;
  10369. u64 rfcs;
  10370. u64 rxcf;
  10371. u64 rxpf;
  10372. u64 rxpp;
  10373. u64 raln;
  10374. u64 rfcr;
  10375. u64 rovr;
  10376. u64 rjbr;
  10377. u64 rund;
  10378. u64 rfrg;
  10379. u64 t64;
  10380. u64 t127;
  10381. u64 t255;
  10382. u64 t511;
  10383. u64 t1023;
  10384. u64 t1518;
  10385. union {
  10386. struct {
  10387. u64 t2047;
  10388. u64 t4095;
  10389. u64 t9216;
  10390. u64 t16383;
  10391. } bb1;
  10392. struct {
  10393. u64 t1519_to_max;
  10394. u64 unused6;
  10395. u64 unused7;
  10396. u64 unused8;
  10397. } ah1;
  10398. } u1;
  10399. u64 txpf;
  10400. u64 txpp;
  10401. union {
  10402. struct {
  10403. u64 tlpiec;
  10404. u64 tncl;
  10405. } bb2;
  10406. struct {
  10407. u64 unused9;
  10408. u64 unused10;
  10409. } ah2;
  10410. } u2;
  10411. u64 rbyte;
  10412. u64 rxuca;
  10413. u64 rxmca;
  10414. u64 rxbca;
  10415. u64 rxpok;
  10416. u64 tbyte;
  10417. u64 txuca;
  10418. u64 txmca;
  10419. u64 txbca;
  10420. u64 txcf;
  10421. };
  10422. struct brb_stats {
  10423. u64 brb_truncate[8];
  10424. u64 brb_discard[8];
  10425. };
  10426. struct port_stats {
  10427. struct brb_stats brb;
  10428. struct eth_stats eth;
  10429. };
  10430. struct couple_mode_teaming {
  10431. u8 port_cmt[MCP_GLOB_PORT_MAX];
  10432. #define PORT_CMT_IN_TEAM (1 << 0)
  10433. #define PORT_CMT_PORT_ROLE (1 << 1)
  10434. #define PORT_CMT_PORT_INACTIVE (0 << 1)
  10435. #define PORT_CMT_PORT_ACTIVE (1 << 1)
  10436. #define PORT_CMT_TEAM_MASK (1 << 2)
  10437. #define PORT_CMT_TEAM0 (0 << 2)
  10438. #define PORT_CMT_TEAM1 (1 << 2)
  10439. };
  10440. #define LLDP_CHASSIS_ID_STAT_LEN 4
  10441. #define LLDP_PORT_ID_STAT_LEN 4
  10442. #define DCBX_MAX_APP_PROTOCOL 32
  10443. #define MAX_SYSTEM_LLDP_TLV_DATA 32
  10444. enum _lldp_agent {
  10445. LLDP_NEAREST_BRIDGE = 0,
  10446. LLDP_NEAREST_NON_TPMR_BRIDGE,
  10447. LLDP_NEAREST_CUSTOMER_BRIDGE,
  10448. LLDP_MAX_LLDP_AGENTS
  10449. };
  10450. struct lldp_config_params_s {
  10451. u32 config;
  10452. #define LLDP_CONFIG_TX_INTERVAL_MASK 0x000000ff
  10453. #define LLDP_CONFIG_TX_INTERVAL_SHIFT 0
  10454. #define LLDP_CONFIG_HOLD_MASK 0x00000f00
  10455. #define LLDP_CONFIG_HOLD_SHIFT 8
  10456. #define LLDP_CONFIG_MAX_CREDIT_MASK 0x0000f000
  10457. #define LLDP_CONFIG_MAX_CREDIT_SHIFT 12
  10458. #define LLDP_CONFIG_ENABLE_RX_MASK 0x40000000
  10459. #define LLDP_CONFIG_ENABLE_RX_SHIFT 30
  10460. #define LLDP_CONFIG_ENABLE_TX_MASK 0x80000000
  10461. #define LLDP_CONFIG_ENABLE_TX_SHIFT 31
  10462. u32 local_chassis_id[LLDP_CHASSIS_ID_STAT_LEN];
  10463. u32 local_port_id[LLDP_PORT_ID_STAT_LEN];
  10464. };
  10465. struct lldp_status_params_s {
  10466. u32 prefix_seq_num;
  10467. u32 status;
  10468. u32 peer_chassis_id[LLDP_CHASSIS_ID_STAT_LEN];
  10469. u32 peer_port_id[LLDP_PORT_ID_STAT_LEN];
  10470. u32 suffix_seq_num;
  10471. };
  10472. struct dcbx_ets_feature {
  10473. u32 flags;
  10474. #define DCBX_ETS_ENABLED_MASK 0x00000001
  10475. #define DCBX_ETS_ENABLED_SHIFT 0
  10476. #define DCBX_ETS_WILLING_MASK 0x00000002
  10477. #define DCBX_ETS_WILLING_SHIFT 1
  10478. #define DCBX_ETS_ERROR_MASK 0x00000004
  10479. #define DCBX_ETS_ERROR_SHIFT 2
  10480. #define DCBX_ETS_CBS_MASK 0x00000008
  10481. #define DCBX_ETS_CBS_SHIFT 3
  10482. #define DCBX_ETS_MAX_TCS_MASK 0x000000f0
  10483. #define DCBX_ETS_MAX_TCS_SHIFT 4
  10484. #define DCBX_OOO_TC_MASK 0x00000f00
  10485. #define DCBX_OOO_TC_SHIFT 8
  10486. u32 pri_tc_tbl[1];
  10487. #define DCBX_TCP_OOO_TC (4)
  10488. #define NIG_ETS_ISCSI_OOO_CLIENT_OFFSET (DCBX_TCP_OOO_TC + 1)
  10489. #define DCBX_CEE_STRICT_PRIORITY 0xf
  10490. u32 tc_bw_tbl[2];
  10491. u32 tc_tsa_tbl[2];
  10492. #define DCBX_ETS_TSA_STRICT 0
  10493. #define DCBX_ETS_TSA_CBS 1
  10494. #define DCBX_ETS_TSA_ETS 2
  10495. };
  10496. #define DCBX_TCP_OOO_TC (4)
  10497. #define DCBX_TCP_OOO_K2_4PORT_TC (3)
  10498. struct dcbx_app_priority_entry {
  10499. u32 entry;
  10500. #define DCBX_APP_PRI_MAP_MASK 0x000000ff
  10501. #define DCBX_APP_PRI_MAP_SHIFT 0
  10502. #define DCBX_APP_PRI_0 0x01
  10503. #define DCBX_APP_PRI_1 0x02
  10504. #define DCBX_APP_PRI_2 0x04
  10505. #define DCBX_APP_PRI_3 0x08
  10506. #define DCBX_APP_PRI_4 0x10
  10507. #define DCBX_APP_PRI_5 0x20
  10508. #define DCBX_APP_PRI_6 0x40
  10509. #define DCBX_APP_PRI_7 0x80
  10510. #define DCBX_APP_SF_MASK 0x00000300
  10511. #define DCBX_APP_SF_SHIFT 8
  10512. #define DCBX_APP_SF_ETHTYPE 0
  10513. #define DCBX_APP_SF_PORT 1
  10514. #define DCBX_APP_SF_IEEE_MASK 0x0000f000
  10515. #define DCBX_APP_SF_IEEE_SHIFT 12
  10516. #define DCBX_APP_SF_IEEE_RESERVED 0
  10517. #define DCBX_APP_SF_IEEE_ETHTYPE 1
  10518. #define DCBX_APP_SF_IEEE_TCP_PORT 2
  10519. #define DCBX_APP_SF_IEEE_UDP_PORT 3
  10520. #define DCBX_APP_SF_IEEE_TCP_UDP_PORT 4
  10521. #define DCBX_APP_PROTOCOL_ID_MASK 0xffff0000
  10522. #define DCBX_APP_PROTOCOL_ID_SHIFT 16
  10523. };
  10524. struct dcbx_app_priority_feature {
  10525. u32 flags;
  10526. #define DCBX_APP_ENABLED_MASK 0x00000001
  10527. #define DCBX_APP_ENABLED_SHIFT 0
  10528. #define DCBX_APP_WILLING_MASK 0x00000002
  10529. #define DCBX_APP_WILLING_SHIFT 1
  10530. #define DCBX_APP_ERROR_MASK 0x00000004
  10531. #define DCBX_APP_ERROR_SHIFT 2
  10532. #define DCBX_APP_MAX_TCS_MASK 0x0000f000
  10533. #define DCBX_APP_MAX_TCS_SHIFT 12
  10534. #define DCBX_APP_NUM_ENTRIES_MASK 0x00ff0000
  10535. #define DCBX_APP_NUM_ENTRIES_SHIFT 16
  10536. struct dcbx_app_priority_entry app_pri_tbl[DCBX_MAX_APP_PROTOCOL];
  10537. };
  10538. struct dcbx_features {
  10539. struct dcbx_ets_feature ets;
  10540. u32 pfc;
  10541. #define DCBX_PFC_PRI_EN_BITMAP_MASK 0x000000ff
  10542. #define DCBX_PFC_PRI_EN_BITMAP_SHIFT 0
  10543. #define DCBX_PFC_PRI_EN_BITMAP_PRI_0 0x01
  10544. #define DCBX_PFC_PRI_EN_BITMAP_PRI_1 0x02
  10545. #define DCBX_PFC_PRI_EN_BITMAP_PRI_2 0x04
  10546. #define DCBX_PFC_PRI_EN_BITMAP_PRI_3 0x08
  10547. #define DCBX_PFC_PRI_EN_BITMAP_PRI_4 0x10
  10548. #define DCBX_PFC_PRI_EN_BITMAP_PRI_5 0x20
  10549. #define DCBX_PFC_PRI_EN_BITMAP_PRI_6 0x40
  10550. #define DCBX_PFC_PRI_EN_BITMAP_PRI_7 0x80
  10551. #define DCBX_PFC_FLAGS_MASK 0x0000ff00
  10552. #define DCBX_PFC_FLAGS_SHIFT 8
  10553. #define DCBX_PFC_CAPS_MASK 0x00000f00
  10554. #define DCBX_PFC_CAPS_SHIFT 8
  10555. #define DCBX_PFC_MBC_MASK 0x00004000
  10556. #define DCBX_PFC_MBC_SHIFT 14
  10557. #define DCBX_PFC_WILLING_MASK 0x00008000
  10558. #define DCBX_PFC_WILLING_SHIFT 15
  10559. #define DCBX_PFC_ENABLED_MASK 0x00010000
  10560. #define DCBX_PFC_ENABLED_SHIFT 16
  10561. #define DCBX_PFC_ERROR_MASK 0x00020000
  10562. #define DCBX_PFC_ERROR_SHIFT 17
  10563. struct dcbx_app_priority_feature app;
  10564. };
  10565. struct dcbx_local_params {
  10566. u32 config;
  10567. #define DCBX_CONFIG_VERSION_MASK 0x00000007
  10568. #define DCBX_CONFIG_VERSION_SHIFT 0
  10569. #define DCBX_CONFIG_VERSION_DISABLED 0
  10570. #define DCBX_CONFIG_VERSION_IEEE 1
  10571. #define DCBX_CONFIG_VERSION_CEE 2
  10572. #define DCBX_CONFIG_VERSION_STATIC 4
  10573. u32 flags;
  10574. struct dcbx_features features;
  10575. };
  10576. struct dcbx_mib {
  10577. u32 prefix_seq_num;
  10578. u32 flags;
  10579. struct dcbx_features features;
  10580. u32 suffix_seq_num;
  10581. };
  10582. struct lldp_system_tlvs_buffer_s {
  10583. u16 valid;
  10584. u16 length;
  10585. u32 data[MAX_SYSTEM_LLDP_TLV_DATA];
  10586. };
  10587. struct dcb_dscp_map {
  10588. u32 flags;
  10589. #define DCB_DSCP_ENABLE_MASK 0x1
  10590. #define DCB_DSCP_ENABLE_SHIFT 0
  10591. #define DCB_DSCP_ENABLE 1
  10592. u32 dscp_pri_map[8];
  10593. };
  10594. struct public_global {
  10595. u32 max_path;
  10596. u32 max_ports;
  10597. #define MODE_1P 1
  10598. #define MODE_2P 2
  10599. #define MODE_3P 3
  10600. #define MODE_4P 4
  10601. u32 debug_mb_offset;
  10602. u32 phymod_dbg_mb_offset;
  10603. struct couple_mode_teaming cmt;
  10604. s32 internal_temperature;
  10605. u32 mfw_ver;
  10606. u32 running_bundle_id;
  10607. s32 external_temperature;
  10608. u32 mdump_reason;
  10609. };
  10610. struct fw_flr_mb {
  10611. u32 aggint;
  10612. u32 opgen_addr;
  10613. u32 accum_ack;
  10614. };
  10615. struct public_path {
  10616. struct fw_flr_mb flr_mb;
  10617. u32 mcp_vf_disabled[VF_MAX_STATIC / 32];
  10618. u32 process_kill;
  10619. #define PROCESS_KILL_COUNTER_MASK 0x0000ffff
  10620. #define PROCESS_KILL_COUNTER_SHIFT 0
  10621. #define PROCESS_KILL_GLOB_AEU_BIT_MASK 0xffff0000
  10622. #define PROCESS_KILL_GLOB_AEU_BIT_SHIFT 16
  10623. #define GLOBAL_AEU_BIT(aeu_reg_id, aeu_bit) (aeu_reg_id * 32 + aeu_bit)
  10624. };
  10625. struct public_port {
  10626. u32 validity_map;
  10627. u32 link_status;
  10628. #define LINK_STATUS_LINK_UP 0x00000001
  10629. #define LINK_STATUS_SPEED_AND_DUPLEX_MASK 0x0000001e
  10630. #define LINK_STATUS_SPEED_AND_DUPLEX_1000THD (1 << 1)
  10631. #define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD (2 << 1)
  10632. #define LINK_STATUS_SPEED_AND_DUPLEX_10G (3 << 1)
  10633. #define LINK_STATUS_SPEED_AND_DUPLEX_20G (4 << 1)
  10634. #define LINK_STATUS_SPEED_AND_DUPLEX_40G (5 << 1)
  10635. #define LINK_STATUS_SPEED_AND_DUPLEX_50G (6 << 1)
  10636. #define LINK_STATUS_SPEED_AND_DUPLEX_100G (7 << 1)
  10637. #define LINK_STATUS_SPEED_AND_DUPLEX_25G (8 << 1)
  10638. #define LINK_STATUS_AUTO_NEGOTIATE_ENABLED 0x00000020
  10639. #define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE 0x00000040
  10640. #define LINK_STATUS_PARALLEL_DETECTION_USED 0x00000080
  10641. #define LINK_STATUS_PFC_ENABLED 0x00000100
  10642. #define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE 0x00000200
  10643. #define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE 0x00000400
  10644. #define LINK_STATUS_LINK_PARTNER_10G_CAPABLE 0x00000800
  10645. #define LINK_STATUS_LINK_PARTNER_20G_CAPABLE 0x00001000
  10646. #define LINK_STATUS_LINK_PARTNER_40G_CAPABLE 0x00002000
  10647. #define LINK_STATUS_LINK_PARTNER_50G_CAPABLE 0x00004000
  10648. #define LINK_STATUS_LINK_PARTNER_100G_CAPABLE 0x00008000
  10649. #define LINK_STATUS_LINK_PARTNER_25G_CAPABLE 0x00010000
  10650. #define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK 0x000C0000
  10651. #define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE (0 << 18)
  10652. #define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE (1 << 18)
  10653. #define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE (2 << 18)
  10654. #define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE (3 << 18)
  10655. #define LINK_STATUS_SFP_TX_FAULT 0x00100000
  10656. #define LINK_STATUS_TX_FLOW_CONTROL_ENABLED 0x00200000
  10657. #define LINK_STATUS_RX_FLOW_CONTROL_ENABLED 0x00400000
  10658. #define LINK_STATUS_RX_SIGNAL_PRESENT 0x00800000
  10659. #define LINK_STATUS_MAC_LOCAL_FAULT 0x01000000
  10660. #define LINK_STATUS_MAC_REMOTE_FAULT 0x02000000
  10661. #define LINK_STATUS_UNSUPPORTED_SPD_REQ 0x04000000
  10662. u32 link_status1;
  10663. u32 ext_phy_fw_version;
  10664. u32 drv_phy_cfg_addr;
  10665. u32 port_stx;
  10666. u32 stat_nig_timer;
  10667. struct port_mf_cfg port_mf_config;
  10668. struct port_stats stats;
  10669. u32 media_type;
  10670. #define MEDIA_UNSPECIFIED 0x0
  10671. #define MEDIA_SFPP_10G_FIBER 0x1
  10672. #define MEDIA_XFP_FIBER 0x2
  10673. #define MEDIA_DA_TWINAX 0x3
  10674. #define MEDIA_BASE_T 0x4
  10675. #define MEDIA_SFP_1G_FIBER 0x5
  10676. #define MEDIA_MODULE_FIBER 0x6
  10677. #define MEDIA_KR 0xf0
  10678. #define MEDIA_NOT_PRESENT 0xff
  10679. u32 lfa_status;
  10680. u32 link_change_count;
  10681. struct lldp_config_params_s lldp_config_params[LLDP_MAX_LLDP_AGENTS];
  10682. struct lldp_status_params_s lldp_status_params[LLDP_MAX_LLDP_AGENTS];
  10683. struct lldp_system_tlvs_buffer_s system_lldp_tlvs_buf;
  10684. /* DCBX related MIB */
  10685. struct dcbx_local_params local_admin_dcbx_mib;
  10686. struct dcbx_mib remote_dcbx_mib;
  10687. struct dcbx_mib operational_dcbx_mib;
  10688. u32 reserved[2];
  10689. u32 transceiver_data;
  10690. #define ETH_TRANSCEIVER_STATE_MASK 0x000000FF
  10691. #define ETH_TRANSCEIVER_STATE_SHIFT 0x00000000
  10692. #define ETH_TRANSCEIVER_STATE_UNPLUGGED 0x00000000
  10693. #define ETH_TRANSCEIVER_STATE_PRESENT 0x00000001
  10694. #define ETH_TRANSCEIVER_STATE_VALID 0x00000003
  10695. #define ETH_TRANSCEIVER_STATE_UPDATING 0x00000008
  10696. u32 wol_info;
  10697. u32 wol_pkt_len;
  10698. u32 wol_pkt_details;
  10699. struct dcb_dscp_map dcb_dscp_map;
  10700. u32 eee_status;
  10701. #define EEE_ACTIVE_BIT BIT(0)
  10702. #define EEE_LD_ADV_STATUS_MASK 0x000000f0
  10703. #define EEE_LD_ADV_STATUS_OFFSET 4
  10704. #define EEE_1G_ADV BIT(1)
  10705. #define EEE_10G_ADV BIT(2)
  10706. #define EEE_LP_ADV_STATUS_MASK 0x00000f00
  10707. #define EEE_LP_ADV_STATUS_OFFSET 8
  10708. #define EEE_SUPPORTED_SPEED_MASK 0x0000f000
  10709. #define EEE_SUPPORTED_SPEED_OFFSET 12
  10710. #define EEE_1G_SUPPORTED BIT(1)
  10711. #define EEE_10G_SUPPORTED BIT(2)
  10712. u32 eee_remote;
  10713. #define EEE_REMOTE_TW_TX_MASK 0x0000ffff
  10714. #define EEE_REMOTE_TW_TX_OFFSET 0
  10715. #define EEE_REMOTE_TW_RX_MASK 0xffff0000
  10716. #define EEE_REMOTE_TW_RX_OFFSET 16
  10717. };
  10718. struct public_func {
  10719. u32 reserved0[2];
  10720. u32 mtu_size;
  10721. u32 reserved[7];
  10722. u32 config;
  10723. #define FUNC_MF_CFG_FUNC_HIDE 0x00000001
  10724. #define FUNC_MF_CFG_PAUSE_ON_HOST_RING 0x00000002
  10725. #define FUNC_MF_CFG_PAUSE_ON_HOST_RING_SHIFT 0x00000001
  10726. #define FUNC_MF_CFG_PROTOCOL_MASK 0x000000f0
  10727. #define FUNC_MF_CFG_PROTOCOL_SHIFT 4
  10728. #define FUNC_MF_CFG_PROTOCOL_ETHERNET 0x00000000
  10729. #define FUNC_MF_CFG_PROTOCOL_ISCSI 0x00000010
  10730. #define FUNC_MF_CFG_PROTOCOL_FCOE 0x00000020
  10731. #define FUNC_MF_CFG_PROTOCOL_ROCE 0x00000030
  10732. #define FUNC_MF_CFG_PROTOCOL_MAX 0x00000030
  10733. #define FUNC_MF_CFG_MIN_BW_MASK 0x0000ff00
  10734. #define FUNC_MF_CFG_MIN_BW_SHIFT 8
  10735. #define FUNC_MF_CFG_MIN_BW_DEFAULT 0x00000000
  10736. #define FUNC_MF_CFG_MAX_BW_MASK 0x00ff0000
  10737. #define FUNC_MF_CFG_MAX_BW_SHIFT 16
  10738. #define FUNC_MF_CFG_MAX_BW_DEFAULT 0x00640000
  10739. u32 status;
  10740. #define FUNC_STATUS_VLINK_DOWN 0x00000001
  10741. u32 mac_upper;
  10742. #define FUNC_MF_CFG_UPPERMAC_MASK 0x0000ffff
  10743. #define FUNC_MF_CFG_UPPERMAC_SHIFT 0
  10744. #define FUNC_MF_CFG_UPPERMAC_DEFAULT FUNC_MF_CFG_UPPERMAC_MASK
  10745. u32 mac_lower;
  10746. #define FUNC_MF_CFG_LOWERMAC_DEFAULT 0xffffffff
  10747. u32 fcoe_wwn_port_name_upper;
  10748. u32 fcoe_wwn_port_name_lower;
  10749. u32 fcoe_wwn_node_name_upper;
  10750. u32 fcoe_wwn_node_name_lower;
  10751. u32 ovlan_stag;
  10752. #define FUNC_MF_CFG_OV_STAG_MASK 0x0000ffff
  10753. #define FUNC_MF_CFG_OV_STAG_SHIFT 0
  10754. #define FUNC_MF_CFG_OV_STAG_DEFAULT FUNC_MF_CFG_OV_STAG_MASK
  10755. u32 pf_allocation;
  10756. u32 preserve_data;
  10757. u32 driver_last_activity_ts;
  10758. u32 drv_ack_vf_disabled[VF_MAX_STATIC / 32];
  10759. u32 drv_id;
  10760. #define DRV_ID_PDA_COMP_VER_MASK 0x0000ffff
  10761. #define DRV_ID_PDA_COMP_VER_SHIFT 0
  10762. #define LOAD_REQ_HSI_VERSION 2
  10763. #define DRV_ID_MCP_HSI_VER_MASK 0x00ff0000
  10764. #define DRV_ID_MCP_HSI_VER_SHIFT 16
  10765. #define DRV_ID_MCP_HSI_VER_CURRENT (LOAD_REQ_HSI_VERSION << \
  10766. DRV_ID_MCP_HSI_VER_SHIFT)
  10767. #define DRV_ID_DRV_TYPE_MASK 0x7f000000
  10768. #define DRV_ID_DRV_TYPE_SHIFT 24
  10769. #define DRV_ID_DRV_TYPE_UNKNOWN (0 << DRV_ID_DRV_TYPE_SHIFT)
  10770. #define DRV_ID_DRV_TYPE_LINUX (1 << DRV_ID_DRV_TYPE_SHIFT)
  10771. #define DRV_ID_DRV_INIT_HW_MASK 0x80000000
  10772. #define DRV_ID_DRV_INIT_HW_SHIFT 31
  10773. #define DRV_ID_DRV_INIT_HW_FLAG (1 << DRV_ID_DRV_INIT_HW_SHIFT)
  10774. };
  10775. struct mcp_mac {
  10776. u32 mac_upper;
  10777. u32 mac_lower;
  10778. };
  10779. struct mcp_val64 {
  10780. u32 lo;
  10781. u32 hi;
  10782. };
  10783. struct mcp_file_att {
  10784. u32 nvm_start_addr;
  10785. u32 len;
  10786. };
  10787. struct bist_nvm_image_att {
  10788. u32 return_code;
  10789. u32 image_type;
  10790. u32 nvm_start_addr;
  10791. u32 len;
  10792. };
  10793. #define MCP_DRV_VER_STR_SIZE 16
  10794. #define MCP_DRV_VER_STR_SIZE_DWORD (MCP_DRV_VER_STR_SIZE / sizeof(u32))
  10795. #define MCP_DRV_NVM_BUF_LEN 32
  10796. struct drv_version_stc {
  10797. u32 version;
  10798. u8 name[MCP_DRV_VER_STR_SIZE - 4];
  10799. };
  10800. struct lan_stats_stc {
  10801. u64 ucast_rx_pkts;
  10802. u64 ucast_tx_pkts;
  10803. u32 fcs_err;
  10804. u32 rserved;
  10805. };
  10806. struct fcoe_stats_stc {
  10807. u64 rx_pkts;
  10808. u64 tx_pkts;
  10809. u32 fcs_err;
  10810. u32 login_failure;
  10811. };
  10812. struct ocbb_data_stc {
  10813. u32 ocbb_host_addr;
  10814. u32 ocsd_host_addr;
  10815. u32 ocsd_req_update_interval;
  10816. };
  10817. #define MAX_NUM_OF_SENSORS 7
  10818. struct temperature_status_stc {
  10819. u32 num_of_sensors;
  10820. u32 sensor[MAX_NUM_OF_SENSORS];
  10821. };
  10822. /* crash dump configuration header */
  10823. struct mdump_config_stc {
  10824. u32 version;
  10825. u32 config;
  10826. u32 epoc;
  10827. u32 num_of_logs;
  10828. u32 valid_logs;
  10829. };
  10830. enum resource_id_enum {
  10831. RESOURCE_NUM_SB_E = 0,
  10832. RESOURCE_NUM_L2_QUEUE_E = 1,
  10833. RESOURCE_NUM_VPORT_E = 2,
  10834. RESOURCE_NUM_VMQ_E = 3,
  10835. RESOURCE_FACTOR_NUM_RSS_PF_E = 4,
  10836. RESOURCE_FACTOR_RSS_PER_VF_E = 5,
  10837. RESOURCE_NUM_RL_E = 6,
  10838. RESOURCE_NUM_PQ_E = 7,
  10839. RESOURCE_NUM_VF_E = 8,
  10840. RESOURCE_VFC_FILTER_E = 9,
  10841. RESOURCE_ILT_E = 10,
  10842. RESOURCE_CQS_E = 11,
  10843. RESOURCE_GFT_PROFILES_E = 12,
  10844. RESOURCE_NUM_TC_E = 13,
  10845. RESOURCE_NUM_RSS_ENGINES_E = 14,
  10846. RESOURCE_LL2_QUEUE_E = 15,
  10847. RESOURCE_RDMA_STATS_QUEUE_E = 16,
  10848. RESOURCE_BDQ_E = 17,
  10849. RESOURCE_MAX_NUM,
  10850. RESOURCE_NUM_INVALID = 0xFFFFFFFF
  10851. };
  10852. /* Resource ID is to be filled by the driver in the MB request
  10853. * Size, offset & flags to be filled by the MFW in the MB response
  10854. */
  10855. struct resource_info {
  10856. enum resource_id_enum res_id;
  10857. u32 size; /* number of allocated resources */
  10858. u32 offset; /* Offset of the 1st resource */
  10859. u32 vf_size;
  10860. u32 vf_offset;
  10861. u32 flags;
  10862. #define RESOURCE_ELEMENT_STRICT (1 << 0)
  10863. };
  10864. #define DRV_ROLE_NONE 0
  10865. #define DRV_ROLE_PREBOOT 1
  10866. #define DRV_ROLE_OS 2
  10867. #define DRV_ROLE_KDUMP 3
  10868. struct load_req_stc {
  10869. u32 drv_ver_0;
  10870. u32 drv_ver_1;
  10871. u32 fw_ver;
  10872. u32 misc0;
  10873. #define LOAD_REQ_ROLE_MASK 0x000000FF
  10874. #define LOAD_REQ_ROLE_SHIFT 0
  10875. #define LOAD_REQ_LOCK_TO_MASK 0x0000FF00
  10876. #define LOAD_REQ_LOCK_TO_SHIFT 8
  10877. #define LOAD_REQ_LOCK_TO_DEFAULT 0
  10878. #define LOAD_REQ_LOCK_TO_NONE 255
  10879. #define LOAD_REQ_FORCE_MASK 0x000F0000
  10880. #define LOAD_REQ_FORCE_SHIFT 16
  10881. #define LOAD_REQ_FORCE_NONE 0
  10882. #define LOAD_REQ_FORCE_PF 1
  10883. #define LOAD_REQ_FORCE_ALL 2
  10884. #define LOAD_REQ_FLAGS0_MASK 0x00F00000
  10885. #define LOAD_REQ_FLAGS0_SHIFT 20
  10886. #define LOAD_REQ_FLAGS0_AVOID_RESET (0x1 << 0)
  10887. };
  10888. struct load_rsp_stc {
  10889. u32 drv_ver_0;
  10890. u32 drv_ver_1;
  10891. u32 fw_ver;
  10892. u32 misc0;
  10893. #define LOAD_RSP_ROLE_MASK 0x000000FF
  10894. #define LOAD_RSP_ROLE_SHIFT 0
  10895. #define LOAD_RSP_HSI_MASK 0x0000FF00
  10896. #define LOAD_RSP_HSI_SHIFT 8
  10897. #define LOAD_RSP_FLAGS0_MASK 0x000F0000
  10898. #define LOAD_RSP_FLAGS0_SHIFT 16
  10899. #define LOAD_RSP_FLAGS0_DRV_EXISTS (0x1 << 0)
  10900. };
  10901. union drv_union_data {
  10902. u32 ver_str[MCP_DRV_VER_STR_SIZE_DWORD];
  10903. struct mcp_mac wol_mac;
  10904. struct eth_phy_cfg drv_phy_cfg;
  10905. struct mcp_val64 val64;
  10906. u8 raw_data[MCP_DRV_NVM_BUF_LEN];
  10907. struct mcp_file_att file_att;
  10908. u32 ack_vf_disabled[VF_MAX_STATIC / 32];
  10909. struct drv_version_stc drv_version;
  10910. struct lan_stats_stc lan_stats;
  10911. struct fcoe_stats_stc fcoe_stats;
  10912. struct ocbb_data_stc ocbb_info;
  10913. struct temperature_status_stc temp_info;
  10914. struct resource_info resource;
  10915. struct bist_nvm_image_att nvm_image_att;
  10916. struct mdump_config_stc mdump_config;
  10917. };
  10918. struct public_drv_mb {
  10919. u32 drv_mb_header;
  10920. #define DRV_MSG_CODE_MASK 0xffff0000
  10921. #define DRV_MSG_CODE_LOAD_REQ 0x10000000
  10922. #define DRV_MSG_CODE_LOAD_DONE 0x11000000
  10923. #define DRV_MSG_CODE_INIT_HW 0x12000000
  10924. #define DRV_MSG_CODE_CANCEL_LOAD_REQ 0x13000000
  10925. #define DRV_MSG_CODE_UNLOAD_REQ 0x20000000
  10926. #define DRV_MSG_CODE_UNLOAD_DONE 0x21000000
  10927. #define DRV_MSG_CODE_INIT_PHY 0x22000000
  10928. #define DRV_MSG_CODE_LINK_RESET 0x23000000
  10929. #define DRV_MSG_CODE_SET_DCBX 0x25000000
  10930. #define DRV_MSG_CODE_OV_UPDATE_CURR_CFG 0x26000000
  10931. #define DRV_MSG_CODE_OV_UPDATE_BUS_NUM 0x27000000
  10932. #define DRV_MSG_CODE_OV_UPDATE_BOOT_PROGRESS 0x28000000
  10933. #define DRV_MSG_CODE_OV_UPDATE_STORM_FW_VER 0x29000000
  10934. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE 0x31000000
  10935. #define DRV_MSG_CODE_BW_UPDATE_ACK 0x32000000
  10936. #define DRV_MSG_CODE_OV_UPDATE_MTU 0x33000000
  10937. #define DRV_MSG_GET_RESOURCE_ALLOC_MSG 0x34000000
  10938. #define DRV_MSG_SET_RESOURCE_VALUE_MSG 0x35000000
  10939. #define DRV_MSG_CODE_OV_UPDATE_WOL 0x38000000
  10940. #define DRV_MSG_CODE_OV_UPDATE_ESWITCH_MODE 0x39000000
  10941. #define DRV_MSG_CODE_BW_UPDATE_ACK 0x32000000
  10942. #define DRV_MSG_CODE_NIG_DRAIN 0x30000000
  10943. #define DRV_MSG_CODE_S_TAG_UPDATE_ACK 0x3b000000
  10944. #define DRV_MSG_CODE_INITIATE_PF_FLR 0x02010000
  10945. #define DRV_MSG_CODE_VF_DISABLED_DONE 0xc0000000
  10946. #define DRV_MSG_CODE_CFG_VF_MSIX 0xc0010000
  10947. #define DRV_MSG_CODE_CFG_PF_VFS_MSIX 0xc0020000
  10948. #define DRV_MSG_CODE_NVM_GET_FILE_ATT 0x00030000
  10949. #define DRV_MSG_CODE_NVM_READ_NVRAM 0x00050000
  10950. #define DRV_MSG_CODE_MCP_RESET 0x00090000
  10951. #define DRV_MSG_CODE_SET_VERSION 0x000f0000
  10952. #define DRV_MSG_CODE_MCP_HALT 0x00100000
  10953. #define DRV_MSG_CODE_SET_VMAC 0x00110000
  10954. #define DRV_MSG_CODE_GET_VMAC 0x00120000
  10955. #define DRV_MSG_CODE_VMAC_TYPE_SHIFT 4
  10956. #define DRV_MSG_CODE_VMAC_TYPE_MASK 0x30
  10957. #define DRV_MSG_CODE_VMAC_TYPE_MAC 1
  10958. #define DRV_MSG_CODE_VMAC_TYPE_WWNN 2
  10959. #define DRV_MSG_CODE_VMAC_TYPE_WWPN 3
  10960. #define DRV_MSG_CODE_GET_STATS 0x00130000
  10961. #define DRV_MSG_CODE_STATS_TYPE_LAN 1
  10962. #define DRV_MSG_CODE_STATS_TYPE_FCOE 2
  10963. #define DRV_MSG_CODE_STATS_TYPE_ISCSI 3
  10964. #define DRV_MSG_CODE_STATS_TYPE_RDMA 4
  10965. #define DRV_MSG_CODE_MASK_PARITIES 0x001a0000
  10966. #define DRV_MSG_CODE_BIST_TEST 0x001e0000
  10967. #define DRV_MSG_CODE_SET_LED_MODE 0x00200000
  10968. #define DRV_MSG_CODE_RESOURCE_CMD 0x00230000
  10969. #define RESOURCE_CMD_REQ_RESC_MASK 0x0000001F
  10970. #define RESOURCE_CMD_REQ_RESC_SHIFT 0
  10971. #define RESOURCE_CMD_REQ_OPCODE_MASK 0x000000E0
  10972. #define RESOURCE_CMD_REQ_OPCODE_SHIFT 5
  10973. #define RESOURCE_OPCODE_REQ 1
  10974. #define RESOURCE_OPCODE_REQ_WO_AGING 2
  10975. #define RESOURCE_OPCODE_REQ_W_AGING 3
  10976. #define RESOURCE_OPCODE_RELEASE 4
  10977. #define RESOURCE_OPCODE_FORCE_RELEASE 5
  10978. #define RESOURCE_CMD_REQ_AGE_MASK 0x0000FF00
  10979. #define RESOURCE_CMD_REQ_AGE_SHIFT 8
  10980. #define RESOURCE_CMD_RSP_OWNER_MASK 0x000000FF
  10981. #define RESOURCE_CMD_RSP_OWNER_SHIFT 0
  10982. #define RESOURCE_CMD_RSP_OPCODE_MASK 0x00000700
  10983. #define RESOURCE_CMD_RSP_OPCODE_SHIFT 8
  10984. #define RESOURCE_OPCODE_GNT 1
  10985. #define RESOURCE_OPCODE_BUSY 2
  10986. #define RESOURCE_OPCODE_RELEASED 3
  10987. #define RESOURCE_OPCODE_RELEASED_PREVIOUS 4
  10988. #define RESOURCE_OPCODE_WRONG_OWNER 5
  10989. #define RESOURCE_OPCODE_UNKNOWN_CMD 255
  10990. #define RESOURCE_DUMP 0
  10991. #define DRV_MSG_CODE_GET_PF_RDMA_PROTOCOL 0x002b0000
  10992. #define DRV_MSG_CODE_OS_WOL 0x002e0000
  10993. #define DRV_MSG_CODE_FEATURE_SUPPORT 0x00300000
  10994. #define DRV_MSG_CODE_GET_MFW_FEATURE_SUPPORT 0x00310000
  10995. #define DRV_MSG_SEQ_NUMBER_MASK 0x0000ffff
  10996. u32 drv_mb_param;
  10997. #define DRV_MB_PARAM_UNLOAD_WOL_UNKNOWN 0x00000000
  10998. #define DRV_MB_PARAM_UNLOAD_WOL_MCP 0x00000001
  10999. #define DRV_MB_PARAM_UNLOAD_WOL_DISABLED 0x00000002
  11000. #define DRV_MB_PARAM_UNLOAD_WOL_ENABLED 0x00000003
  11001. #define DRV_MB_PARAM_DCBX_NOTIFY_MASK 0x000000FF
  11002. #define DRV_MB_PARAM_DCBX_NOTIFY_SHIFT 3
  11003. #define DRV_MB_PARAM_NVM_LEN_SHIFT 24
  11004. #define DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_SHIFT 0
  11005. #define DRV_MB_PARAM_CFG_VF_MSIX_VF_ID_MASK 0x000000FF
  11006. #define DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_SHIFT 8
  11007. #define DRV_MB_PARAM_CFG_VF_MSIX_SB_NUM_MASK 0x0000FF00
  11008. #define DRV_MB_PARAM_LLDP_SEND_MASK 0x00000001
  11009. #define DRV_MB_PARAM_LLDP_SEND_SHIFT 0
  11010. #define DRV_MB_PARAM_OV_CURR_CFG_SHIFT 0
  11011. #define DRV_MB_PARAM_OV_CURR_CFG_MASK 0x0000000F
  11012. #define DRV_MB_PARAM_OV_CURR_CFG_NONE 0
  11013. #define DRV_MB_PARAM_OV_CURR_CFG_OS 1
  11014. #define DRV_MB_PARAM_OV_CURR_CFG_VENDOR_SPEC 2
  11015. #define DRV_MB_PARAM_OV_CURR_CFG_OTHER 3
  11016. #define DRV_MB_PARAM_OV_STORM_FW_VER_SHIFT 0
  11017. #define DRV_MB_PARAM_OV_STORM_FW_VER_MASK 0xFFFFFFFF
  11018. #define DRV_MB_PARAM_OV_STORM_FW_VER_MAJOR_MASK 0xFF000000
  11019. #define DRV_MB_PARAM_OV_STORM_FW_VER_MINOR_MASK 0x00FF0000
  11020. #define DRV_MB_PARAM_OV_STORM_FW_VER_BUILD_MASK 0x0000FF00
  11021. #define DRV_MB_PARAM_OV_STORM_FW_VER_DROP_MASK 0x000000FF
  11022. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_SHIFT 0
  11023. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_MASK 0xF
  11024. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_UNKNOWN 0x1
  11025. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_NOT_LOADED 0x2
  11026. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_LOADING 0x3
  11027. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_DISABLED 0x4
  11028. #define DRV_MSG_CODE_OV_UPDATE_DRIVER_STATE_ACTIVE 0x5
  11029. #define DRV_MB_PARAM_OV_MTU_SIZE_SHIFT 0
  11030. #define DRV_MB_PARAM_OV_MTU_SIZE_MASK 0xFFFFFFFF
  11031. #define DRV_MB_PARAM_WOL_MASK (DRV_MB_PARAM_WOL_DEFAULT | \
  11032. DRV_MB_PARAM_WOL_DISABLED | \
  11033. DRV_MB_PARAM_WOL_ENABLED)
  11034. #define DRV_MB_PARAM_WOL_DEFAULT DRV_MB_PARAM_UNLOAD_WOL_MCP
  11035. #define DRV_MB_PARAM_WOL_DISABLED DRV_MB_PARAM_UNLOAD_WOL_DISABLED
  11036. #define DRV_MB_PARAM_WOL_ENABLED DRV_MB_PARAM_UNLOAD_WOL_ENABLED
  11037. #define DRV_MB_PARAM_ESWITCH_MODE_MASK (DRV_MB_PARAM_ESWITCH_MODE_NONE | \
  11038. DRV_MB_PARAM_ESWITCH_MODE_VEB | \
  11039. DRV_MB_PARAM_ESWITCH_MODE_VEPA)
  11040. #define DRV_MB_PARAM_ESWITCH_MODE_NONE 0x0
  11041. #define DRV_MB_PARAM_ESWITCH_MODE_VEB 0x1
  11042. #define DRV_MB_PARAM_ESWITCH_MODE_VEPA 0x2
  11043. #define DRV_MB_PARAM_SET_LED_MODE_OPER 0x0
  11044. #define DRV_MB_PARAM_SET_LED_MODE_ON 0x1
  11045. #define DRV_MB_PARAM_SET_LED_MODE_OFF 0x2
  11046. /* Resource Allocation params - Driver version support */
  11047. #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_MASK 0xFFFF0000
  11048. #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_SHIFT 16
  11049. #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_MASK 0x0000FFFF
  11050. #define DRV_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_SHIFT 0
  11051. #define DRV_MB_PARAM_BIST_REGISTER_TEST 1
  11052. #define DRV_MB_PARAM_BIST_CLOCK_TEST 2
  11053. #define DRV_MB_PARAM_BIST_NVM_TEST_NUM_IMAGES 3
  11054. #define DRV_MB_PARAM_BIST_NVM_TEST_IMAGE_BY_INDEX 4
  11055. #define DRV_MB_PARAM_BIST_RC_UNKNOWN 0
  11056. #define DRV_MB_PARAM_BIST_RC_PASSED 1
  11057. #define DRV_MB_PARAM_BIST_RC_FAILED 2
  11058. #define DRV_MB_PARAM_BIST_RC_INVALID_PARAMETER 3
  11059. #define DRV_MB_PARAM_BIST_TEST_INDEX_SHIFT 0
  11060. #define DRV_MB_PARAM_BIST_TEST_INDEX_MASK 0x000000FF
  11061. #define DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_SHIFT 8
  11062. #define DRV_MB_PARAM_BIST_TEST_IMAGE_INDEX_MASK 0x0000FF00
  11063. #define DRV_MB_PARAM_FEATURE_SUPPORT_PORT_MASK 0x0000FFFF
  11064. #define DRV_MB_PARAM_FEATURE_SUPPORT_PORT_OFFSET 0
  11065. #define DRV_MB_PARAM_FEATURE_SUPPORT_PORT_EEE 0x00000002
  11066. u32 fw_mb_header;
  11067. #define FW_MSG_CODE_MASK 0xffff0000
  11068. #define FW_MSG_CODE_UNSUPPORTED 0x00000000
  11069. #define FW_MSG_CODE_DRV_LOAD_ENGINE 0x10100000
  11070. #define FW_MSG_CODE_DRV_LOAD_PORT 0x10110000
  11071. #define FW_MSG_CODE_DRV_LOAD_FUNCTION 0x10120000
  11072. #define FW_MSG_CODE_DRV_LOAD_REFUSED_PDA 0x10200000
  11073. #define FW_MSG_CODE_DRV_LOAD_REFUSED_HSI_1 0x10210000
  11074. #define FW_MSG_CODE_DRV_LOAD_REFUSED_DIAG 0x10220000
  11075. #define FW_MSG_CODE_DRV_LOAD_REFUSED_HSI 0x10230000
  11076. #define FW_MSG_CODE_DRV_LOAD_REFUSED_REQUIRES_FORCE 0x10300000
  11077. #define FW_MSG_CODE_DRV_LOAD_REFUSED_REJECT 0x10310000
  11078. #define FW_MSG_CODE_DRV_LOAD_DONE 0x11100000
  11079. #define FW_MSG_CODE_DRV_UNLOAD_ENGINE 0x20110000
  11080. #define FW_MSG_CODE_DRV_UNLOAD_PORT 0x20120000
  11081. #define FW_MSG_CODE_DRV_UNLOAD_FUNCTION 0x20130000
  11082. #define FW_MSG_CODE_DRV_UNLOAD_DONE 0x21100000
  11083. #define FW_MSG_CODE_RESOURCE_ALLOC_OK 0x34000000
  11084. #define FW_MSG_CODE_RESOURCE_ALLOC_UNKNOWN 0x35000000
  11085. #define FW_MSG_CODE_RESOURCE_ALLOC_DEPRECATED 0x36000000
  11086. #define FW_MSG_CODE_S_TAG_UPDATE_ACK_DONE 0x3b000000
  11087. #define FW_MSG_CODE_DRV_CFG_VF_MSIX_DONE 0xb0010000
  11088. #define FW_MSG_CODE_NVM_OK 0x00010000
  11089. #define FW_MSG_CODE_OK 0x00160000
  11090. #define FW_MSG_CODE_OS_WOL_SUPPORTED 0x00800000
  11091. #define FW_MSG_CODE_OS_WOL_NOT_SUPPORTED 0x00810000
  11092. #define FW_MSG_CODE_DRV_CFG_PF_VFS_MSIX_DONE 0x00870000
  11093. #define FW_MSG_SEQ_NUMBER_MASK 0x0000ffff
  11094. u32 fw_mb_param;
  11095. #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_MASK 0xFFFF0000
  11096. #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MAJOR_SHIFT 16
  11097. #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_MASK 0x0000FFFF
  11098. #define FW_MB_PARAM_RESOURCE_ALLOC_VERSION_MINOR_SHIFT 0
  11099. /* get pf rdma protocol command responce */
  11100. #define FW_MB_PARAM_GET_PF_RDMA_NONE 0x0
  11101. #define FW_MB_PARAM_GET_PF_RDMA_ROCE 0x1
  11102. #define FW_MB_PARAM_GET_PF_RDMA_IWARP 0x2
  11103. #define FW_MB_PARAM_GET_PF_RDMA_BOTH 0x3
  11104. /* get MFW feature support response */
  11105. #define FW_MB_PARAM_FEATURE_SUPPORT_EEE 0x00000002
  11106. #define FW_MB_PARAM_LOAD_DONE_DID_EFUSE_ERROR (1 << 0)
  11107. u32 drv_pulse_mb;
  11108. #define DRV_PULSE_SEQ_MASK 0x00007fff
  11109. #define DRV_PULSE_SYSTEM_TIME_MASK 0xffff0000
  11110. #define DRV_PULSE_ALWAYS_ALIVE 0x00008000
  11111. u32 mcp_pulse_mb;
  11112. #define MCP_PULSE_SEQ_MASK 0x00007fff
  11113. #define MCP_PULSE_ALWAYS_ALIVE 0x00008000
  11114. #define MCP_EVENT_MASK 0xffff0000
  11115. #define MCP_EVENT_OTHER_DRIVER_RESET_REQ 0x00010000
  11116. union drv_union_data union_data;
  11117. };
  11118. enum MFW_DRV_MSG_TYPE {
  11119. MFW_DRV_MSG_LINK_CHANGE,
  11120. MFW_DRV_MSG_FLR_FW_ACK_FAILED,
  11121. MFW_DRV_MSG_VF_DISABLED,
  11122. MFW_DRV_MSG_LLDP_DATA_UPDATED,
  11123. MFW_DRV_MSG_DCBX_REMOTE_MIB_UPDATED,
  11124. MFW_DRV_MSG_DCBX_OPERATIONAL_MIB_UPDATED,
  11125. MFW_DRV_MSG_RESERVED4,
  11126. MFW_DRV_MSG_BW_UPDATE,
  11127. MFW_DRV_MSG_S_TAG_UPDATE,
  11128. MFW_DRV_MSG_GET_LAN_STATS,
  11129. MFW_DRV_MSG_GET_FCOE_STATS,
  11130. MFW_DRV_MSG_GET_ISCSI_STATS,
  11131. MFW_DRV_MSG_GET_RDMA_STATS,
  11132. MFW_DRV_MSG_BW_UPDATE10,
  11133. MFW_DRV_MSG_TRANSCEIVER_STATE_CHANGE,
  11134. MFW_DRV_MSG_BW_UPDATE11,
  11135. MFW_DRV_MSG_MAX
  11136. };
  11137. #define MFW_DRV_MSG_MAX_DWORDS(msgs) (((msgs - 1) >> 2) + 1)
  11138. #define MFW_DRV_MSG_DWORD(msg_id) (msg_id >> 2)
  11139. #define MFW_DRV_MSG_OFFSET(msg_id) ((msg_id & 0x3) << 3)
  11140. #define MFW_DRV_MSG_MASK(msg_id) (0xff << MFW_DRV_MSG_OFFSET(msg_id))
  11141. struct public_mfw_mb {
  11142. u32 sup_msgs;
  11143. u32 msg[MFW_DRV_MSG_MAX_DWORDS(MFW_DRV_MSG_MAX)];
  11144. u32 ack[MFW_DRV_MSG_MAX_DWORDS(MFW_DRV_MSG_MAX)];
  11145. };
  11146. enum public_sections {
  11147. PUBLIC_DRV_MB,
  11148. PUBLIC_MFW_MB,
  11149. PUBLIC_GLOBAL,
  11150. PUBLIC_PATH,
  11151. PUBLIC_PORT,
  11152. PUBLIC_FUNC,
  11153. PUBLIC_MAX_SECTIONS
  11154. };
  11155. struct mcp_public_data {
  11156. u32 num_sections;
  11157. u32 sections[PUBLIC_MAX_SECTIONS];
  11158. struct public_drv_mb drv_mb[MCP_GLOB_FUNC_MAX];
  11159. struct public_mfw_mb mfw_mb[MCP_GLOB_FUNC_MAX];
  11160. struct public_global global;
  11161. struct public_path path[MCP_GLOB_PATH_MAX];
  11162. struct public_port port[MCP_GLOB_PORT_MAX];
  11163. struct public_func func[MCP_GLOB_FUNC_MAX];
  11164. };
  11165. struct nvm_cfg_mac_address {
  11166. u32 mac_addr_hi;
  11167. #define NVM_CFG_MAC_ADDRESS_HI_MASK 0x0000FFFF
  11168. #define NVM_CFG_MAC_ADDRESS_HI_OFFSET 0
  11169. u32 mac_addr_lo;
  11170. };
  11171. struct nvm_cfg1_glob {
  11172. u32 generic_cont0;
  11173. #define NVM_CFG1_GLOB_MF_MODE_MASK 0x00000FF0
  11174. #define NVM_CFG1_GLOB_MF_MODE_OFFSET 4
  11175. #define NVM_CFG1_GLOB_MF_MODE_MF_ALLOWED 0x0
  11176. #define NVM_CFG1_GLOB_MF_MODE_DEFAULT 0x1
  11177. #define NVM_CFG1_GLOB_MF_MODE_SPIO4 0x2
  11178. #define NVM_CFG1_GLOB_MF_MODE_NPAR1_0 0x3
  11179. #define NVM_CFG1_GLOB_MF_MODE_NPAR1_5 0x4
  11180. #define NVM_CFG1_GLOB_MF_MODE_NPAR2_0 0x5
  11181. #define NVM_CFG1_GLOB_MF_MODE_BD 0x6
  11182. #define NVM_CFG1_GLOB_MF_MODE_UFP 0x7
  11183. u32 engineering_change[3];
  11184. u32 manufacturing_id;
  11185. u32 serial_number[4];
  11186. u32 pcie_cfg;
  11187. u32 mgmt_traffic;
  11188. u32 core_cfg;
  11189. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_MASK 0x000000FF
  11190. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_OFFSET 0
  11191. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_2X40G 0x0
  11192. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X50G 0x1
  11193. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_1X100G 0x2
  11194. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X10G_F 0x3
  11195. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X10G_E 0x4
  11196. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_BB_4X20G 0x5
  11197. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X40G 0xB
  11198. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X25G 0xC
  11199. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_1X25G 0xD
  11200. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_4X25G 0xE
  11201. #define NVM_CFG1_GLOB_NETWORK_PORT_MODE_2X10G 0xF
  11202. u32 e_lane_cfg1;
  11203. u32 e_lane_cfg2;
  11204. u32 f_lane_cfg1;
  11205. u32 f_lane_cfg2;
  11206. u32 mps10_preemphasis;
  11207. u32 mps10_driver_current;
  11208. u32 mps25_preemphasis;
  11209. u32 mps25_driver_current;
  11210. u32 pci_id;
  11211. u32 pci_subsys_id;
  11212. u32 bar;
  11213. u32 mps10_txfir_main;
  11214. u32 mps10_txfir_post;
  11215. u32 mps25_txfir_main;
  11216. u32 mps25_txfir_post;
  11217. u32 manufacture_ver;
  11218. u32 manufacture_time;
  11219. u32 led_global_settings;
  11220. u32 generic_cont1;
  11221. u32 mbi_version;
  11222. #define NVM_CFG1_GLOB_MBI_VERSION_0_MASK 0x000000FF
  11223. #define NVM_CFG1_GLOB_MBI_VERSION_0_OFFSET 0
  11224. #define NVM_CFG1_GLOB_MBI_VERSION_1_MASK 0x0000FF00
  11225. #define NVM_CFG1_GLOB_MBI_VERSION_1_OFFSET 8
  11226. #define NVM_CFG1_GLOB_MBI_VERSION_2_MASK 0x00FF0000
  11227. #define NVM_CFG1_GLOB_MBI_VERSION_2_OFFSET 16
  11228. u32 mbi_date;
  11229. u32 misc_sig;
  11230. u32 device_capabilities;
  11231. #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ETHERNET 0x1
  11232. #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_FCOE 0x2
  11233. #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ISCSI 0x4
  11234. #define NVM_CFG1_GLOB_DEVICE_CAPABILITIES_ROCE 0x8
  11235. u32 power_dissipated;
  11236. u32 power_consumed;
  11237. u32 efi_version;
  11238. u32 multi_network_modes_capability;
  11239. u32 reserved[41];
  11240. };
  11241. struct nvm_cfg1_path {
  11242. u32 reserved[30];
  11243. };
  11244. struct nvm_cfg1_port {
  11245. u32 reserved__m_relocated_to_option_123;
  11246. u32 reserved__m_relocated_to_option_124;
  11247. u32 generic_cont0;
  11248. #define NVM_CFG1_PORT_DCBX_MODE_MASK 0x000F0000
  11249. #define NVM_CFG1_PORT_DCBX_MODE_OFFSET 16
  11250. #define NVM_CFG1_PORT_DCBX_MODE_DISABLED 0x0
  11251. #define NVM_CFG1_PORT_DCBX_MODE_IEEE 0x1
  11252. #define NVM_CFG1_PORT_DCBX_MODE_CEE 0x2
  11253. #define NVM_CFG1_PORT_DCBX_MODE_DYNAMIC 0x3
  11254. #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_MASK 0x00F00000
  11255. #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_OFFSET 20
  11256. #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_ETHERNET 0x1
  11257. #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_FCOE 0x2
  11258. #define NVM_CFG1_PORT_DEFAULT_ENABLED_PROTOCOLS_ISCSI 0x4
  11259. u32 pcie_cfg;
  11260. u32 features;
  11261. u32 speed_cap_mask;
  11262. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_MASK 0x0000FFFF
  11263. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_OFFSET 0
  11264. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_1G 0x1
  11265. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_10G 0x2
  11266. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_25G 0x8
  11267. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_40G 0x10
  11268. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_50G 0x20
  11269. #define NVM_CFG1_PORT_DRV_SPEED_CAPABILITY_MASK_BB_100G 0x40
  11270. u32 link_settings;
  11271. #define NVM_CFG1_PORT_DRV_LINK_SPEED_MASK 0x0000000F
  11272. #define NVM_CFG1_PORT_DRV_LINK_SPEED_OFFSET 0
  11273. #define NVM_CFG1_PORT_DRV_LINK_SPEED_AUTONEG 0x0
  11274. #define NVM_CFG1_PORT_DRV_LINK_SPEED_1G 0x1
  11275. #define NVM_CFG1_PORT_DRV_LINK_SPEED_10G 0x2
  11276. #define NVM_CFG1_PORT_DRV_LINK_SPEED_25G 0x4
  11277. #define NVM_CFG1_PORT_DRV_LINK_SPEED_40G 0x5
  11278. #define NVM_CFG1_PORT_DRV_LINK_SPEED_50G 0x6
  11279. #define NVM_CFG1_PORT_DRV_LINK_SPEED_BB_100G 0x7
  11280. #define NVM_CFG1_PORT_DRV_LINK_SPEED_SMARTLINQ 0x8
  11281. #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_MASK 0x00000070
  11282. #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_OFFSET 4
  11283. #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_AUTONEG 0x1
  11284. #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_RX 0x2
  11285. #define NVM_CFG1_PORT_DRV_FLOW_CONTROL_TX 0x4
  11286. u32 phy_cfg;
  11287. u32 mgmt_traffic;
  11288. u32 ext_phy;
  11289. /* EEE power saving mode */
  11290. #define NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_MASK 0x00FF0000
  11291. #define NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_OFFSET 16
  11292. #define NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_DISABLED 0x0
  11293. #define NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_BALANCED 0x1
  11294. #define NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_AGGRESSIVE 0x2
  11295. #define NVM_CFG1_PORT_EEE_POWER_SAVING_MODE_LOW_LATENCY 0x3
  11296. u32 mba_cfg1;
  11297. u32 mba_cfg2;
  11298. u32 vf_cfg;
  11299. struct nvm_cfg_mac_address lldp_mac_address;
  11300. u32 led_port_settings;
  11301. u32 transceiver_00;
  11302. u32 device_ids;
  11303. u32 board_cfg;
  11304. u32 mnm_10g_cap;
  11305. u32 mnm_10g_ctrl;
  11306. u32 mnm_10g_misc;
  11307. u32 mnm_25g_cap;
  11308. u32 mnm_25g_ctrl;
  11309. u32 mnm_25g_misc;
  11310. u32 mnm_40g_cap;
  11311. u32 mnm_40g_ctrl;
  11312. u32 mnm_40g_misc;
  11313. u32 mnm_50g_cap;
  11314. u32 mnm_50g_ctrl;
  11315. u32 mnm_50g_misc;
  11316. u32 mnm_100g_cap;
  11317. u32 mnm_100g_ctrl;
  11318. u32 mnm_100g_misc;
  11319. u32 reserved[116];
  11320. };
  11321. struct nvm_cfg1_func {
  11322. struct nvm_cfg_mac_address mac_address;
  11323. u32 rsrv1;
  11324. u32 rsrv2;
  11325. u32 device_id;
  11326. u32 cmn_cfg;
  11327. u32 pci_cfg;
  11328. struct nvm_cfg_mac_address fcoe_node_wwn_mac_addr;
  11329. struct nvm_cfg_mac_address fcoe_port_wwn_mac_addr;
  11330. u32 preboot_generic_cfg;
  11331. u32 reserved[8];
  11332. };
  11333. struct nvm_cfg1 {
  11334. struct nvm_cfg1_glob glob;
  11335. struct nvm_cfg1_path path[MCP_GLOB_PATH_MAX];
  11336. struct nvm_cfg1_port port[MCP_GLOB_PORT_MAX];
  11337. struct nvm_cfg1_func func[MCP_GLOB_FUNC_MAX];
  11338. };
  11339. enum spad_sections {
  11340. SPAD_SECTION_TRACE,
  11341. SPAD_SECTION_NVM_CFG,
  11342. SPAD_SECTION_PUBLIC,
  11343. SPAD_SECTION_PRIVATE,
  11344. SPAD_SECTION_MAX
  11345. };
  11346. #define MCP_TRACE_SIZE 2048 /* 2kb */
  11347. /* This section is located at a fixed location in the beginning of the
  11348. * scratchpad, to ensure that the MCP trace is not run over during MFW upgrade.
  11349. * All the rest of data has a floating location which differs from version to
  11350. * version, and is pointed by the mcp_meta_data below.
  11351. * Moreover, the spad_layout section is part of the MFW firmware, and is loaded
  11352. * with it from nvram in order to clear this portion.
  11353. */
  11354. struct static_init {
  11355. u32 num_sections;
  11356. offsize_t sections[SPAD_SECTION_MAX];
  11357. #define SECTION(_sec_) (*((offsize_t *)(STRUCT_OFFSET(sections[_sec_]))))
  11358. struct mcp_trace trace;
  11359. #define MCP_TRACE_P ((struct mcp_trace *)(STRUCT_OFFSET(trace)))
  11360. u8 trace_buffer[MCP_TRACE_SIZE];
  11361. #define MCP_TRACE_BUF ((u8 *)(STRUCT_OFFSET(trace_buffer)))
  11362. /* running_mfw has the same definition as in nvm_map.h.
  11363. * This bit indicate both the running dir, and the running bundle.
  11364. * It is set once when the LIM is loaded.
  11365. */
  11366. u32 running_mfw;
  11367. #define RUNNING_MFW (*((u32 *)(STRUCT_OFFSET(running_mfw))))
  11368. u32 build_time;
  11369. #define MFW_BUILD_TIME (*((u32 *)(STRUCT_OFFSET(build_time))))
  11370. u32 reset_type;
  11371. #define RESET_TYPE (*((u32 *)(STRUCT_OFFSET(reset_type))))
  11372. u32 mfw_secure_mode;
  11373. #define MFW_SECURE_MODE (*((u32 *)(STRUCT_OFFSET(mfw_secure_mode))))
  11374. u16 pme_status_pf_bitmap;
  11375. #define PME_STATUS_PF_BITMAP (*((u16 *)(STRUCT_OFFSET(pme_status_pf_bitmap))))
  11376. u16 pme_enable_pf_bitmap;
  11377. #define PME_ENABLE_PF_BITMAP (*((u16 *)(STRUCT_OFFSET(pme_enable_pf_bitmap))))
  11378. u32 mim_nvm_addr;
  11379. u32 mim_start_addr;
  11380. u32 ah_pcie_link_params;
  11381. #define AH_PCIE_LINK_PARAMS_LINK_SPEED_MASK (0x000000ff)
  11382. #define AH_PCIE_LINK_PARAMS_LINK_SPEED_SHIFT (0)
  11383. #define AH_PCIE_LINK_PARAMS_LINK_WIDTH_MASK (0x0000ff00)
  11384. #define AH_PCIE_LINK_PARAMS_LINK_WIDTH_SHIFT (8)
  11385. #define AH_PCIE_LINK_PARAMS_ASPM_MODE_MASK (0x00ff0000)
  11386. #define AH_PCIE_LINK_PARAMS_ASPM_MODE_SHIFT (16)
  11387. #define AH_PCIE_LINK_PARAMS_ASPM_CAP_MASK (0xff000000)
  11388. #define AH_PCIE_LINK_PARAMS_ASPM_CAP_SHIFT (24)
  11389. #define AH_PCIE_LINK_PARAMS (*((u32 *)(STRUCT_OFFSET(ah_pcie_link_params))))
  11390. u32 rsrv_persist[5]; /* Persist reserved for MFW upgrades */
  11391. };
  11392. #define NVM_MAGIC_VALUE 0x669955aa
  11393. enum nvm_image_type {
  11394. NVM_TYPE_TIM1 = 0x01,
  11395. NVM_TYPE_TIM2 = 0x02,
  11396. NVM_TYPE_MIM1 = 0x03,
  11397. NVM_TYPE_MIM2 = 0x04,
  11398. NVM_TYPE_MBA = 0x05,
  11399. NVM_TYPE_MODULES_PN = 0x06,
  11400. NVM_TYPE_VPD = 0x07,
  11401. NVM_TYPE_MFW_TRACE1 = 0x08,
  11402. NVM_TYPE_MFW_TRACE2 = 0x09,
  11403. NVM_TYPE_NVM_CFG1 = 0x0a,
  11404. NVM_TYPE_L2B = 0x0b,
  11405. NVM_TYPE_DIR1 = 0x0c,
  11406. NVM_TYPE_EAGLE_FW1 = 0x0d,
  11407. NVM_TYPE_FALCON_FW1 = 0x0e,
  11408. NVM_TYPE_PCIE_FW1 = 0x0f,
  11409. NVM_TYPE_HW_SET = 0x10,
  11410. NVM_TYPE_LIM = 0x11,
  11411. NVM_TYPE_AVS_FW1 = 0x12,
  11412. NVM_TYPE_DIR2 = 0x13,
  11413. NVM_TYPE_CCM = 0x14,
  11414. NVM_TYPE_EAGLE_FW2 = 0x15,
  11415. NVM_TYPE_FALCON_FW2 = 0x16,
  11416. NVM_TYPE_PCIE_FW2 = 0x17,
  11417. NVM_TYPE_AVS_FW2 = 0x18,
  11418. NVM_TYPE_INIT_HW = 0x19,
  11419. NVM_TYPE_DEFAULT_CFG = 0x1a,
  11420. NVM_TYPE_MDUMP = 0x1b,
  11421. NVM_TYPE_META = 0x1c,
  11422. NVM_TYPE_ISCSI_CFG = 0x1d,
  11423. NVM_TYPE_FCOE_CFG = 0x1f,
  11424. NVM_TYPE_ETH_PHY_FW1 = 0x20,
  11425. NVM_TYPE_ETH_PHY_FW2 = 0x21,
  11426. NVM_TYPE_MAX,
  11427. };
  11428. #define DIR_ID_1 (0)
  11429. #endif