netxen_nic_ctx.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938
  1. /*
  2. * Copyright (C) 2003 - 2009 NetXen, Inc.
  3. * Copyright (C) 2009 - QLogic Corporation.
  4. * All rights reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, see <http://www.gnu.org/licenses/>.
  18. *
  19. * The full GNU General Public License is included in this distribution
  20. * in the file called "COPYING".
  21. *
  22. */
  23. #include "netxen_nic_hw.h"
  24. #include "netxen_nic.h"
  25. #define NXHAL_VERSION 1
  26. static u32
  27. netxen_poll_rsp(struct netxen_adapter *adapter)
  28. {
  29. u32 rsp = NX_CDRP_RSP_OK;
  30. int timeout = 0;
  31. do {
  32. /* give atleast 1ms for firmware to respond */
  33. msleep(1);
  34. if (++timeout > NX_OS_CRB_RETRY_COUNT)
  35. return NX_CDRP_RSP_TIMEOUT;
  36. rsp = NXRD32(adapter, NX_CDRP_CRB_OFFSET);
  37. } while (!NX_CDRP_IS_RSP(rsp));
  38. return rsp;
  39. }
  40. static u32
  41. netxen_issue_cmd(struct netxen_adapter *adapter, struct netxen_cmd_args *cmd)
  42. {
  43. u32 rsp;
  44. u32 signature = 0;
  45. u32 rcode = NX_RCODE_SUCCESS;
  46. signature = NX_CDRP_SIGNATURE_MAKE(adapter->ahw.pci_func,
  47. NXHAL_VERSION);
  48. /* Acquire semaphore before accessing CRB */
  49. if (netxen_api_lock(adapter))
  50. return NX_RCODE_TIMEOUT;
  51. NXWR32(adapter, NX_SIGN_CRB_OFFSET, signature);
  52. NXWR32(adapter, NX_ARG1_CRB_OFFSET, cmd->req.arg1);
  53. NXWR32(adapter, NX_ARG2_CRB_OFFSET, cmd->req.arg2);
  54. NXWR32(adapter, NX_ARG3_CRB_OFFSET, cmd->req.arg3);
  55. NXWR32(adapter, NX_CDRP_CRB_OFFSET, NX_CDRP_FORM_CMD(cmd->req.cmd));
  56. rsp = netxen_poll_rsp(adapter);
  57. if (rsp == NX_CDRP_RSP_TIMEOUT) {
  58. printk(KERN_ERR "%s: card response timeout.\n",
  59. netxen_nic_driver_name);
  60. rcode = NX_RCODE_TIMEOUT;
  61. } else if (rsp == NX_CDRP_RSP_FAIL) {
  62. rcode = NXRD32(adapter, NX_ARG1_CRB_OFFSET);
  63. printk(KERN_ERR "%s: failed card response code:0x%x\n",
  64. netxen_nic_driver_name, rcode);
  65. } else if (rsp == NX_CDRP_RSP_OK) {
  66. cmd->rsp.cmd = NX_RCODE_SUCCESS;
  67. if (cmd->rsp.arg2)
  68. cmd->rsp.arg2 = NXRD32(adapter, NX_ARG2_CRB_OFFSET);
  69. if (cmd->rsp.arg3)
  70. cmd->rsp.arg3 = NXRD32(adapter, NX_ARG3_CRB_OFFSET);
  71. }
  72. if (cmd->rsp.arg1)
  73. cmd->rsp.arg1 = NXRD32(adapter, NX_ARG1_CRB_OFFSET);
  74. /* Release semaphore */
  75. netxen_api_unlock(adapter);
  76. return rcode;
  77. }
  78. static int
  79. netxen_get_minidump_template_size(struct netxen_adapter *adapter)
  80. {
  81. struct netxen_cmd_args cmd;
  82. memset(&cmd, 0, sizeof(cmd));
  83. cmd.req.cmd = NX_CDRP_CMD_TEMP_SIZE;
  84. memset(&cmd.rsp, 1, sizeof(struct _cdrp_cmd));
  85. netxen_issue_cmd(adapter, &cmd);
  86. if (cmd.rsp.cmd != NX_RCODE_SUCCESS) {
  87. dev_info(&adapter->pdev->dev,
  88. "Can't get template size %d\n", cmd.rsp.cmd);
  89. return -EIO;
  90. }
  91. adapter->mdump.md_template_size = cmd.rsp.arg2;
  92. adapter->mdump.md_template_ver = cmd.rsp.arg3;
  93. return 0;
  94. }
  95. static int
  96. netxen_get_minidump_template(struct netxen_adapter *adapter)
  97. {
  98. dma_addr_t md_template_addr;
  99. void *addr;
  100. u32 size;
  101. struct netxen_cmd_args cmd;
  102. size = adapter->mdump.md_template_size;
  103. if (size == 0) {
  104. dev_err(&adapter->pdev->dev, "Can not capture Minidump "
  105. "template. Invalid template size.\n");
  106. return NX_RCODE_INVALID_ARGS;
  107. }
  108. addr = pci_zalloc_consistent(adapter->pdev, size, &md_template_addr);
  109. if (!addr) {
  110. dev_err(&adapter->pdev->dev, "Unable to allocate dmable memory for template.\n");
  111. return -ENOMEM;
  112. }
  113. memset(&cmd, 0, sizeof(cmd));
  114. memset(&cmd.rsp, 1, sizeof(struct _cdrp_cmd));
  115. cmd.req.cmd = NX_CDRP_CMD_GET_TEMP_HDR;
  116. cmd.req.arg1 = LSD(md_template_addr);
  117. cmd.req.arg2 = MSD(md_template_addr);
  118. cmd.req.arg3 |= size;
  119. netxen_issue_cmd(adapter, &cmd);
  120. if ((cmd.rsp.cmd == NX_RCODE_SUCCESS) && (size == cmd.rsp.arg2)) {
  121. memcpy(adapter->mdump.md_template, addr, size);
  122. } else {
  123. dev_err(&adapter->pdev->dev, "Failed to get minidump template, "
  124. "err_code : %d, requested_size : %d, actual_size : %d\n ",
  125. cmd.rsp.cmd, size, cmd.rsp.arg2);
  126. }
  127. pci_free_consistent(adapter->pdev, size, addr, md_template_addr);
  128. return 0;
  129. }
  130. static u32
  131. netxen_check_template_checksum(struct netxen_adapter *adapter)
  132. {
  133. u64 sum = 0 ;
  134. u32 *buff = adapter->mdump.md_template;
  135. int count = adapter->mdump.md_template_size/sizeof(uint32_t) ;
  136. while (count-- > 0)
  137. sum += *buff++ ;
  138. while (sum >> 32)
  139. sum = (sum & 0xFFFFFFFF) + (sum >> 32) ;
  140. return ~sum;
  141. }
  142. int
  143. netxen_setup_minidump(struct netxen_adapter *adapter)
  144. {
  145. int err = 0, i;
  146. u32 *template, *tmp_buf;
  147. err = netxen_get_minidump_template_size(adapter);
  148. if (err) {
  149. adapter->mdump.fw_supports_md = 0;
  150. if ((err == NX_RCODE_CMD_INVALID) ||
  151. (err == NX_RCODE_CMD_NOT_IMPL)) {
  152. dev_info(&adapter->pdev->dev,
  153. "Flashed firmware version does not support minidump, "
  154. "minimum version required is [ %u.%u.%u ].\n ",
  155. NX_MD_SUPPORT_MAJOR, NX_MD_SUPPORT_MINOR,
  156. NX_MD_SUPPORT_SUBVERSION);
  157. }
  158. return err;
  159. }
  160. if (!adapter->mdump.md_template_size) {
  161. dev_err(&adapter->pdev->dev, "Error : Invalid template size "
  162. ",should be non-zero.\n");
  163. return -EIO;
  164. }
  165. adapter->mdump.md_template =
  166. kmalloc(adapter->mdump.md_template_size, GFP_KERNEL);
  167. if (!adapter->mdump.md_template)
  168. return -ENOMEM;
  169. err = netxen_get_minidump_template(adapter);
  170. if (err) {
  171. if (err == NX_RCODE_CMD_NOT_IMPL)
  172. adapter->mdump.fw_supports_md = 0;
  173. goto free_template;
  174. }
  175. if (netxen_check_template_checksum(adapter)) {
  176. dev_err(&adapter->pdev->dev, "Minidump template checksum Error\n");
  177. err = -EIO;
  178. goto free_template;
  179. }
  180. adapter->mdump.md_capture_mask = NX_DUMP_MASK_DEF;
  181. tmp_buf = (u32 *) adapter->mdump.md_template;
  182. template = (u32 *) adapter->mdump.md_template;
  183. for (i = 0; i < adapter->mdump.md_template_size/sizeof(u32); i++)
  184. *template++ = __le32_to_cpu(*tmp_buf++);
  185. adapter->mdump.md_capture_buff = NULL;
  186. adapter->mdump.fw_supports_md = 1;
  187. adapter->mdump.md_enabled = 0;
  188. return err;
  189. free_template:
  190. kfree(adapter->mdump.md_template);
  191. adapter->mdump.md_template = NULL;
  192. return err;
  193. }
  194. int
  195. nx_fw_cmd_set_mtu(struct netxen_adapter *adapter, int mtu)
  196. {
  197. u32 rcode = NX_RCODE_SUCCESS;
  198. struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
  199. struct netxen_cmd_args cmd;
  200. memset(&cmd, 0, sizeof(cmd));
  201. cmd.req.cmd = NX_CDRP_CMD_SET_MTU;
  202. cmd.req.arg1 = recv_ctx->context_id;
  203. cmd.req.arg2 = mtu;
  204. cmd.req.arg3 = 0;
  205. if (recv_ctx->state == NX_HOST_CTX_STATE_ACTIVE)
  206. rcode = netxen_issue_cmd(adapter, &cmd);
  207. if (rcode != NX_RCODE_SUCCESS)
  208. return -EIO;
  209. return 0;
  210. }
  211. int
  212. nx_fw_cmd_set_gbe_port(struct netxen_adapter *adapter,
  213. u32 speed, u32 duplex, u32 autoneg)
  214. {
  215. struct netxen_cmd_args cmd;
  216. memset(&cmd, 0, sizeof(cmd));
  217. cmd.req.cmd = NX_CDRP_CMD_CONFIG_GBE_PORT;
  218. cmd.req.arg1 = speed;
  219. cmd.req.arg2 = duplex;
  220. cmd.req.arg3 = autoneg;
  221. return netxen_issue_cmd(adapter, &cmd);
  222. }
  223. static int
  224. nx_fw_cmd_create_rx_ctx(struct netxen_adapter *adapter)
  225. {
  226. void *addr;
  227. nx_hostrq_rx_ctx_t *prq;
  228. nx_cardrsp_rx_ctx_t *prsp;
  229. nx_hostrq_rds_ring_t *prq_rds;
  230. nx_hostrq_sds_ring_t *prq_sds;
  231. nx_cardrsp_rds_ring_t *prsp_rds;
  232. nx_cardrsp_sds_ring_t *prsp_sds;
  233. struct nx_host_rds_ring *rds_ring;
  234. struct nx_host_sds_ring *sds_ring;
  235. struct netxen_cmd_args cmd;
  236. dma_addr_t hostrq_phys_addr, cardrsp_phys_addr;
  237. u64 phys_addr;
  238. int i, nrds_rings, nsds_rings;
  239. size_t rq_size, rsp_size;
  240. u32 cap, reg, val;
  241. int err;
  242. struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
  243. nrds_rings = adapter->max_rds_rings;
  244. nsds_rings = adapter->max_sds_rings;
  245. rq_size =
  246. SIZEOF_HOSTRQ_RX(nx_hostrq_rx_ctx_t, nrds_rings, nsds_rings);
  247. rsp_size =
  248. SIZEOF_CARDRSP_RX(nx_cardrsp_rx_ctx_t, nrds_rings, nsds_rings);
  249. addr = pci_alloc_consistent(adapter->pdev,
  250. rq_size, &hostrq_phys_addr);
  251. if (addr == NULL)
  252. return -ENOMEM;
  253. prq = addr;
  254. addr = pci_alloc_consistent(adapter->pdev,
  255. rsp_size, &cardrsp_phys_addr);
  256. if (addr == NULL) {
  257. err = -ENOMEM;
  258. goto out_free_rq;
  259. }
  260. prsp = addr;
  261. prq->host_rsp_dma_addr = cpu_to_le64(cardrsp_phys_addr);
  262. cap = (NX_CAP0_LEGACY_CONTEXT | NX_CAP0_LEGACY_MN);
  263. cap |= (NX_CAP0_JUMBO_CONTIGUOUS | NX_CAP0_LRO_CONTIGUOUS);
  264. if (adapter->flags & NETXEN_FW_MSS_CAP)
  265. cap |= NX_CAP0_HW_LRO_MSS;
  266. prq->capabilities[0] = cpu_to_le32(cap);
  267. prq->host_int_crb_mode =
  268. cpu_to_le32(NX_HOST_INT_CRB_MODE_SHARED);
  269. prq->host_rds_crb_mode =
  270. cpu_to_le32(NX_HOST_RDS_CRB_MODE_UNIQUE);
  271. prq->num_rds_rings = cpu_to_le16(nrds_rings);
  272. prq->num_sds_rings = cpu_to_le16(nsds_rings);
  273. prq->rds_ring_offset = cpu_to_le32(0);
  274. val = le32_to_cpu(prq->rds_ring_offset) +
  275. (sizeof(nx_hostrq_rds_ring_t) * nrds_rings);
  276. prq->sds_ring_offset = cpu_to_le32(val);
  277. prq_rds = (nx_hostrq_rds_ring_t *)(prq->data +
  278. le32_to_cpu(prq->rds_ring_offset));
  279. for (i = 0; i < nrds_rings; i++) {
  280. rds_ring = &recv_ctx->rds_rings[i];
  281. prq_rds[i].host_phys_addr = cpu_to_le64(rds_ring->phys_addr);
  282. prq_rds[i].ring_size = cpu_to_le32(rds_ring->num_desc);
  283. prq_rds[i].ring_kind = cpu_to_le32(i);
  284. prq_rds[i].buff_size = cpu_to_le64(rds_ring->dma_size);
  285. }
  286. prq_sds = (nx_hostrq_sds_ring_t *)(prq->data +
  287. le32_to_cpu(prq->sds_ring_offset));
  288. for (i = 0; i < nsds_rings; i++) {
  289. sds_ring = &recv_ctx->sds_rings[i];
  290. prq_sds[i].host_phys_addr = cpu_to_le64(sds_ring->phys_addr);
  291. prq_sds[i].ring_size = cpu_to_le32(sds_ring->num_desc);
  292. prq_sds[i].msi_index = cpu_to_le16(i);
  293. }
  294. phys_addr = hostrq_phys_addr;
  295. memset(&cmd, 0, sizeof(cmd));
  296. cmd.req.arg1 = (u32)(phys_addr >> 32);
  297. cmd.req.arg2 = (u32)(phys_addr & 0xffffffff);
  298. cmd.req.arg3 = rq_size;
  299. cmd.req.cmd = NX_CDRP_CMD_CREATE_RX_CTX;
  300. err = netxen_issue_cmd(adapter, &cmd);
  301. if (err) {
  302. printk(KERN_WARNING
  303. "Failed to create rx ctx in firmware%d\n", err);
  304. goto out_free_rsp;
  305. }
  306. prsp_rds = ((nx_cardrsp_rds_ring_t *)
  307. &prsp->data[le32_to_cpu(prsp->rds_ring_offset)]);
  308. for (i = 0; i < le16_to_cpu(prsp->num_rds_rings); i++) {
  309. rds_ring = &recv_ctx->rds_rings[i];
  310. reg = le32_to_cpu(prsp_rds[i].host_producer_crb);
  311. rds_ring->crb_rcv_producer = netxen_get_ioaddr(adapter,
  312. NETXEN_NIC_REG(reg - 0x200));
  313. }
  314. prsp_sds = ((nx_cardrsp_sds_ring_t *)
  315. &prsp->data[le32_to_cpu(prsp->sds_ring_offset)]);
  316. for (i = 0; i < le16_to_cpu(prsp->num_sds_rings); i++) {
  317. sds_ring = &recv_ctx->sds_rings[i];
  318. reg = le32_to_cpu(prsp_sds[i].host_consumer_crb);
  319. sds_ring->crb_sts_consumer = netxen_get_ioaddr(adapter,
  320. NETXEN_NIC_REG(reg - 0x200));
  321. reg = le32_to_cpu(prsp_sds[i].interrupt_crb);
  322. sds_ring->crb_intr_mask = netxen_get_ioaddr(adapter,
  323. NETXEN_NIC_REG(reg - 0x200));
  324. }
  325. recv_ctx->state = le32_to_cpu(prsp->host_ctx_state);
  326. recv_ctx->context_id = le16_to_cpu(prsp->context_id);
  327. recv_ctx->virt_port = prsp->virt_port;
  328. out_free_rsp:
  329. pci_free_consistent(adapter->pdev, rsp_size, prsp, cardrsp_phys_addr);
  330. out_free_rq:
  331. pci_free_consistent(adapter->pdev, rq_size, prq, hostrq_phys_addr);
  332. return err;
  333. }
  334. static void
  335. nx_fw_cmd_destroy_rx_ctx(struct netxen_adapter *adapter)
  336. {
  337. struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
  338. struct netxen_cmd_args cmd;
  339. memset(&cmd, 0, sizeof(cmd));
  340. cmd.req.arg1 = recv_ctx->context_id;
  341. cmd.req.arg2 = NX_DESTROY_CTX_RESET;
  342. cmd.req.arg3 = 0;
  343. cmd.req.cmd = NX_CDRP_CMD_DESTROY_RX_CTX;
  344. if (netxen_issue_cmd(adapter, &cmd)) {
  345. printk(KERN_WARNING
  346. "%s: Failed to destroy rx ctx in firmware\n",
  347. netxen_nic_driver_name);
  348. }
  349. }
  350. static int
  351. nx_fw_cmd_create_tx_ctx(struct netxen_adapter *adapter)
  352. {
  353. nx_hostrq_tx_ctx_t *prq;
  354. nx_hostrq_cds_ring_t *prq_cds;
  355. nx_cardrsp_tx_ctx_t *prsp;
  356. void *rq_addr, *rsp_addr;
  357. size_t rq_size, rsp_size;
  358. u32 temp;
  359. int err = 0;
  360. u64 offset, phys_addr;
  361. dma_addr_t rq_phys_addr, rsp_phys_addr;
  362. struct nx_host_tx_ring *tx_ring = adapter->tx_ring;
  363. struct netxen_recv_context *recv_ctx = &adapter->recv_ctx;
  364. struct netxen_cmd_args cmd;
  365. rq_size = SIZEOF_HOSTRQ_TX(nx_hostrq_tx_ctx_t);
  366. rq_addr = pci_alloc_consistent(adapter->pdev,
  367. rq_size, &rq_phys_addr);
  368. if (!rq_addr)
  369. return -ENOMEM;
  370. rsp_size = SIZEOF_CARDRSP_TX(nx_cardrsp_tx_ctx_t);
  371. rsp_addr = pci_alloc_consistent(adapter->pdev,
  372. rsp_size, &rsp_phys_addr);
  373. if (!rsp_addr) {
  374. err = -ENOMEM;
  375. goto out_free_rq;
  376. }
  377. memset(rq_addr, 0, rq_size);
  378. prq = rq_addr;
  379. memset(rsp_addr, 0, rsp_size);
  380. prsp = rsp_addr;
  381. prq->host_rsp_dma_addr = cpu_to_le64(rsp_phys_addr);
  382. temp = (NX_CAP0_LEGACY_CONTEXT | NX_CAP0_LEGACY_MN | NX_CAP0_LSO);
  383. prq->capabilities[0] = cpu_to_le32(temp);
  384. prq->host_int_crb_mode =
  385. cpu_to_le32(NX_HOST_INT_CRB_MODE_SHARED);
  386. prq->interrupt_ctl = 0;
  387. prq->msi_index = 0;
  388. prq->dummy_dma_addr = cpu_to_le64(adapter->dummy_dma.phys_addr);
  389. offset = recv_ctx->phys_addr + sizeof(struct netxen_ring_ctx);
  390. prq->cmd_cons_dma_addr = cpu_to_le64(offset);
  391. prq_cds = &prq->cds_ring;
  392. prq_cds->host_phys_addr = cpu_to_le64(tx_ring->phys_addr);
  393. prq_cds->ring_size = cpu_to_le32(tx_ring->num_desc);
  394. phys_addr = rq_phys_addr;
  395. memset(&cmd, 0, sizeof(cmd));
  396. cmd.req.arg1 = (u32)(phys_addr >> 32);
  397. cmd.req.arg2 = ((u32)phys_addr & 0xffffffff);
  398. cmd.req.arg3 = rq_size;
  399. cmd.req.cmd = NX_CDRP_CMD_CREATE_TX_CTX;
  400. err = netxen_issue_cmd(adapter, &cmd);
  401. if (err == NX_RCODE_SUCCESS) {
  402. temp = le32_to_cpu(prsp->cds_ring.host_producer_crb);
  403. tx_ring->crb_cmd_producer = netxen_get_ioaddr(adapter,
  404. NETXEN_NIC_REG(temp - 0x200));
  405. #if 0
  406. adapter->tx_state =
  407. le32_to_cpu(prsp->host_ctx_state);
  408. #endif
  409. adapter->tx_context_id =
  410. le16_to_cpu(prsp->context_id);
  411. } else {
  412. printk(KERN_WARNING
  413. "Failed to create tx ctx in firmware%d\n", err);
  414. err = -EIO;
  415. }
  416. pci_free_consistent(adapter->pdev, rsp_size, rsp_addr, rsp_phys_addr);
  417. out_free_rq:
  418. pci_free_consistent(adapter->pdev, rq_size, rq_addr, rq_phys_addr);
  419. return err;
  420. }
  421. static void
  422. nx_fw_cmd_destroy_tx_ctx(struct netxen_adapter *adapter)
  423. {
  424. struct netxen_cmd_args cmd;
  425. memset(&cmd, 0, sizeof(cmd));
  426. cmd.req.arg1 = adapter->tx_context_id;
  427. cmd.req.arg2 = NX_DESTROY_CTX_RESET;
  428. cmd.req.arg3 = 0;
  429. cmd.req.cmd = NX_CDRP_CMD_DESTROY_TX_CTX;
  430. if (netxen_issue_cmd(adapter, &cmd)) {
  431. printk(KERN_WARNING
  432. "%s: Failed to destroy tx ctx in firmware\n",
  433. netxen_nic_driver_name);
  434. }
  435. }
  436. int
  437. nx_fw_cmd_query_phy(struct netxen_adapter *adapter, u32 reg, u32 *val)
  438. {
  439. u32 rcode;
  440. struct netxen_cmd_args cmd;
  441. memset(&cmd, 0, sizeof(cmd));
  442. cmd.req.arg1 = reg;
  443. cmd.req.arg2 = 0;
  444. cmd.req.arg3 = 0;
  445. cmd.req.cmd = NX_CDRP_CMD_READ_PHY;
  446. cmd.rsp.arg1 = 1;
  447. rcode = netxen_issue_cmd(adapter, &cmd);
  448. if (rcode != NX_RCODE_SUCCESS)
  449. return -EIO;
  450. if (val == NULL)
  451. return -EIO;
  452. *val = cmd.rsp.arg1;
  453. return 0;
  454. }
  455. int
  456. nx_fw_cmd_set_phy(struct netxen_adapter *adapter, u32 reg, u32 val)
  457. {
  458. u32 rcode;
  459. struct netxen_cmd_args cmd;
  460. memset(&cmd, 0, sizeof(cmd));
  461. cmd.req.arg1 = reg;
  462. cmd.req.arg2 = val;
  463. cmd.req.arg3 = 0;
  464. cmd.req.cmd = NX_CDRP_CMD_WRITE_PHY;
  465. rcode = netxen_issue_cmd(adapter, &cmd);
  466. if (rcode != NX_RCODE_SUCCESS)
  467. return -EIO;
  468. return 0;
  469. }
  470. static u64 ctx_addr_sig_regs[][3] = {
  471. {NETXEN_NIC_REG(0x188), NETXEN_NIC_REG(0x18c), NETXEN_NIC_REG(0x1c0)},
  472. {NETXEN_NIC_REG(0x190), NETXEN_NIC_REG(0x194), NETXEN_NIC_REG(0x1c4)},
  473. {NETXEN_NIC_REG(0x198), NETXEN_NIC_REG(0x19c), NETXEN_NIC_REG(0x1c8)},
  474. {NETXEN_NIC_REG(0x1a0), NETXEN_NIC_REG(0x1a4), NETXEN_NIC_REG(0x1cc)}
  475. };
  476. #define CRB_CTX_ADDR_REG_LO(FUNC_ID) (ctx_addr_sig_regs[FUNC_ID][0])
  477. #define CRB_CTX_ADDR_REG_HI(FUNC_ID) (ctx_addr_sig_regs[FUNC_ID][2])
  478. #define CRB_CTX_SIGNATURE_REG(FUNC_ID) (ctx_addr_sig_regs[FUNC_ID][1])
  479. #define lower32(x) ((u32)((x) & 0xffffffff))
  480. #define upper32(x) ((u32)(((u64)(x) >> 32) & 0xffffffff))
  481. static struct netxen_recv_crb recv_crb_registers[] = {
  482. /* Instance 0 */
  483. {
  484. /* crb_rcv_producer: */
  485. {
  486. NETXEN_NIC_REG(0x100),
  487. /* Jumbo frames */
  488. NETXEN_NIC_REG(0x110),
  489. /* LRO */
  490. NETXEN_NIC_REG(0x120)
  491. },
  492. /* crb_sts_consumer: */
  493. {
  494. NETXEN_NIC_REG(0x138),
  495. NETXEN_NIC_REG_2(0x000),
  496. NETXEN_NIC_REG_2(0x004),
  497. NETXEN_NIC_REG_2(0x008),
  498. },
  499. /* sw_int_mask */
  500. {
  501. CRB_SW_INT_MASK_0,
  502. NETXEN_NIC_REG_2(0x044),
  503. NETXEN_NIC_REG_2(0x048),
  504. NETXEN_NIC_REG_2(0x04c),
  505. },
  506. },
  507. /* Instance 1 */
  508. {
  509. /* crb_rcv_producer: */
  510. {
  511. NETXEN_NIC_REG(0x144),
  512. /* Jumbo frames */
  513. NETXEN_NIC_REG(0x154),
  514. /* LRO */
  515. NETXEN_NIC_REG(0x164)
  516. },
  517. /* crb_sts_consumer: */
  518. {
  519. NETXEN_NIC_REG(0x17c),
  520. NETXEN_NIC_REG_2(0x020),
  521. NETXEN_NIC_REG_2(0x024),
  522. NETXEN_NIC_REG_2(0x028),
  523. },
  524. /* sw_int_mask */
  525. {
  526. CRB_SW_INT_MASK_1,
  527. NETXEN_NIC_REG_2(0x064),
  528. NETXEN_NIC_REG_2(0x068),
  529. NETXEN_NIC_REG_2(0x06c),
  530. },
  531. },
  532. /* Instance 2 */
  533. {
  534. /* crb_rcv_producer: */
  535. {
  536. NETXEN_NIC_REG(0x1d8),
  537. /* Jumbo frames */
  538. NETXEN_NIC_REG(0x1f8),
  539. /* LRO */
  540. NETXEN_NIC_REG(0x208)
  541. },
  542. /* crb_sts_consumer: */
  543. {
  544. NETXEN_NIC_REG(0x220),
  545. NETXEN_NIC_REG_2(0x03c),
  546. NETXEN_NIC_REG_2(0x03c),
  547. NETXEN_NIC_REG_2(0x03c),
  548. },
  549. /* sw_int_mask */
  550. {
  551. CRB_SW_INT_MASK_2,
  552. NETXEN_NIC_REG_2(0x03c),
  553. NETXEN_NIC_REG_2(0x03c),
  554. NETXEN_NIC_REG_2(0x03c),
  555. },
  556. },
  557. /* Instance 3 */
  558. {
  559. /* crb_rcv_producer: */
  560. {
  561. NETXEN_NIC_REG(0x22c),
  562. /* Jumbo frames */
  563. NETXEN_NIC_REG(0x23c),
  564. /* LRO */
  565. NETXEN_NIC_REG(0x24c)
  566. },
  567. /* crb_sts_consumer: */
  568. {
  569. NETXEN_NIC_REG(0x264),
  570. NETXEN_NIC_REG_2(0x03c),
  571. NETXEN_NIC_REG_2(0x03c),
  572. NETXEN_NIC_REG_2(0x03c),
  573. },
  574. /* sw_int_mask */
  575. {
  576. CRB_SW_INT_MASK_3,
  577. NETXEN_NIC_REG_2(0x03c),
  578. NETXEN_NIC_REG_2(0x03c),
  579. NETXEN_NIC_REG_2(0x03c),
  580. },
  581. },
  582. };
  583. static int
  584. netxen_init_old_ctx(struct netxen_adapter *adapter)
  585. {
  586. struct netxen_recv_context *recv_ctx;
  587. struct nx_host_rds_ring *rds_ring;
  588. struct nx_host_sds_ring *sds_ring;
  589. struct nx_host_tx_ring *tx_ring;
  590. int ring;
  591. int port = adapter->portnum;
  592. struct netxen_ring_ctx *hwctx;
  593. u32 signature;
  594. tx_ring = adapter->tx_ring;
  595. recv_ctx = &adapter->recv_ctx;
  596. hwctx = recv_ctx->hwctx;
  597. hwctx->cmd_ring_addr = cpu_to_le64(tx_ring->phys_addr);
  598. hwctx->cmd_ring_size = cpu_to_le32(tx_ring->num_desc);
  599. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  600. rds_ring = &recv_ctx->rds_rings[ring];
  601. hwctx->rcv_rings[ring].addr =
  602. cpu_to_le64(rds_ring->phys_addr);
  603. hwctx->rcv_rings[ring].size =
  604. cpu_to_le32(rds_ring->num_desc);
  605. }
  606. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  607. sds_ring = &recv_ctx->sds_rings[ring];
  608. if (ring == 0) {
  609. hwctx->sts_ring_addr = cpu_to_le64(sds_ring->phys_addr);
  610. hwctx->sts_ring_size = cpu_to_le32(sds_ring->num_desc);
  611. }
  612. hwctx->sts_rings[ring].addr = cpu_to_le64(sds_ring->phys_addr);
  613. hwctx->sts_rings[ring].size = cpu_to_le32(sds_ring->num_desc);
  614. hwctx->sts_rings[ring].msi_index = cpu_to_le16(ring);
  615. }
  616. hwctx->sts_ring_count = cpu_to_le32(adapter->max_sds_rings);
  617. signature = (adapter->max_sds_rings > 1) ?
  618. NETXEN_CTX_SIGNATURE_V2 : NETXEN_CTX_SIGNATURE;
  619. NXWR32(adapter, CRB_CTX_ADDR_REG_LO(port),
  620. lower32(recv_ctx->phys_addr));
  621. NXWR32(adapter, CRB_CTX_ADDR_REG_HI(port),
  622. upper32(recv_ctx->phys_addr));
  623. NXWR32(adapter, CRB_CTX_SIGNATURE_REG(port),
  624. signature | port);
  625. return 0;
  626. }
  627. int netxen_alloc_hw_resources(struct netxen_adapter *adapter)
  628. {
  629. void *addr;
  630. int err = 0;
  631. int ring;
  632. struct netxen_recv_context *recv_ctx;
  633. struct nx_host_rds_ring *rds_ring;
  634. struct nx_host_sds_ring *sds_ring;
  635. struct nx_host_tx_ring *tx_ring;
  636. struct pci_dev *pdev = adapter->pdev;
  637. struct net_device *netdev = adapter->netdev;
  638. int port = adapter->portnum;
  639. recv_ctx = &adapter->recv_ctx;
  640. tx_ring = adapter->tx_ring;
  641. addr = pci_alloc_consistent(pdev,
  642. sizeof(struct netxen_ring_ctx) + sizeof(uint32_t),
  643. &recv_ctx->phys_addr);
  644. if (addr == NULL) {
  645. dev_err(&pdev->dev, "failed to allocate hw context\n");
  646. return -ENOMEM;
  647. }
  648. memset(addr, 0, sizeof(struct netxen_ring_ctx));
  649. recv_ctx->hwctx = addr;
  650. recv_ctx->hwctx->ctx_id = cpu_to_le32(port);
  651. recv_ctx->hwctx->cmd_consumer_offset =
  652. cpu_to_le64(recv_ctx->phys_addr +
  653. sizeof(struct netxen_ring_ctx));
  654. tx_ring->hw_consumer =
  655. (__le32 *)(((char *)addr) + sizeof(struct netxen_ring_ctx));
  656. /* cmd desc ring */
  657. addr = pci_alloc_consistent(pdev, TX_DESC_RINGSIZE(tx_ring),
  658. &tx_ring->phys_addr);
  659. if (addr == NULL) {
  660. dev_err(&pdev->dev, "%s: failed to allocate tx desc ring\n",
  661. netdev->name);
  662. err = -ENOMEM;
  663. goto err_out_free;
  664. }
  665. tx_ring->desc_head = addr;
  666. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  667. rds_ring = &recv_ctx->rds_rings[ring];
  668. addr = pci_alloc_consistent(adapter->pdev,
  669. RCV_DESC_RINGSIZE(rds_ring),
  670. &rds_ring->phys_addr);
  671. if (addr == NULL) {
  672. dev_err(&pdev->dev,
  673. "%s: failed to allocate rds ring [%d]\n",
  674. netdev->name, ring);
  675. err = -ENOMEM;
  676. goto err_out_free;
  677. }
  678. rds_ring->desc_head = addr;
  679. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  680. rds_ring->crb_rcv_producer =
  681. netxen_get_ioaddr(adapter,
  682. recv_crb_registers[port].crb_rcv_producer[ring]);
  683. }
  684. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  685. sds_ring = &recv_ctx->sds_rings[ring];
  686. addr = pci_alloc_consistent(adapter->pdev,
  687. STATUS_DESC_RINGSIZE(sds_ring),
  688. &sds_ring->phys_addr);
  689. if (addr == NULL) {
  690. dev_err(&pdev->dev,
  691. "%s: failed to allocate sds ring [%d]\n",
  692. netdev->name, ring);
  693. err = -ENOMEM;
  694. goto err_out_free;
  695. }
  696. sds_ring->desc_head = addr;
  697. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  698. sds_ring->crb_sts_consumer =
  699. netxen_get_ioaddr(adapter,
  700. recv_crb_registers[port].crb_sts_consumer[ring]);
  701. sds_ring->crb_intr_mask =
  702. netxen_get_ioaddr(adapter,
  703. recv_crb_registers[port].sw_int_mask[ring]);
  704. }
  705. }
  706. if (!NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  707. if (test_and_set_bit(__NX_FW_ATTACHED, &adapter->state))
  708. goto done;
  709. err = nx_fw_cmd_create_rx_ctx(adapter);
  710. if (err)
  711. goto err_out_free;
  712. err = nx_fw_cmd_create_tx_ctx(adapter);
  713. if (err)
  714. goto err_out_free;
  715. } else {
  716. err = netxen_init_old_ctx(adapter);
  717. if (err)
  718. goto err_out_free;
  719. }
  720. done:
  721. return 0;
  722. err_out_free:
  723. netxen_free_hw_resources(adapter);
  724. return err;
  725. }
  726. void netxen_free_hw_resources(struct netxen_adapter *adapter)
  727. {
  728. struct netxen_recv_context *recv_ctx;
  729. struct nx_host_rds_ring *rds_ring;
  730. struct nx_host_sds_ring *sds_ring;
  731. struct nx_host_tx_ring *tx_ring;
  732. int ring;
  733. int port = adapter->portnum;
  734. if (!NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  735. if (!test_and_clear_bit(__NX_FW_ATTACHED, &adapter->state))
  736. goto done;
  737. nx_fw_cmd_destroy_rx_ctx(adapter);
  738. nx_fw_cmd_destroy_tx_ctx(adapter);
  739. } else {
  740. netxen_api_lock(adapter);
  741. NXWR32(adapter, CRB_CTX_SIGNATURE_REG(port),
  742. NETXEN_CTX_D3_RESET | port);
  743. netxen_api_unlock(adapter);
  744. }
  745. /* Allow dma queues to drain after context reset */
  746. msleep(20);
  747. done:
  748. recv_ctx = &adapter->recv_ctx;
  749. if (recv_ctx->hwctx != NULL) {
  750. pci_free_consistent(adapter->pdev,
  751. sizeof(struct netxen_ring_ctx) +
  752. sizeof(uint32_t),
  753. recv_ctx->hwctx,
  754. recv_ctx->phys_addr);
  755. recv_ctx->hwctx = NULL;
  756. }
  757. tx_ring = adapter->tx_ring;
  758. if (tx_ring->desc_head != NULL) {
  759. pci_free_consistent(adapter->pdev,
  760. TX_DESC_RINGSIZE(tx_ring),
  761. tx_ring->desc_head, tx_ring->phys_addr);
  762. tx_ring->desc_head = NULL;
  763. }
  764. for (ring = 0; ring < adapter->max_rds_rings; ring++) {
  765. rds_ring = &recv_ctx->rds_rings[ring];
  766. if (rds_ring->desc_head != NULL) {
  767. pci_free_consistent(adapter->pdev,
  768. RCV_DESC_RINGSIZE(rds_ring),
  769. rds_ring->desc_head,
  770. rds_ring->phys_addr);
  771. rds_ring->desc_head = NULL;
  772. }
  773. }
  774. for (ring = 0; ring < adapter->max_sds_rings; ring++) {
  775. sds_ring = &recv_ctx->sds_rings[ring];
  776. if (sds_ring->desc_head != NULL) {
  777. pci_free_consistent(adapter->pdev,
  778. STATUS_DESC_RINGSIZE(sds_ring),
  779. sds_ring->desc_head,
  780. sds_ring->phys_addr);
  781. sds_ring->desc_head = NULL;
  782. }
  783. }
  784. }