ks8851_mll.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699
  1. /**
  2. * drivers/net/ethernet/micrel/ks8851_mll.c
  3. * Copyright (c) 2009 Micrel Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. /* Supports:
  19. * KS8851 16bit MLL chip from Micrel Inc.
  20. */
  21. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  22. #include <linux/interrupt.h>
  23. #include <linux/module.h>
  24. #include <linux/kernel.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/etherdevice.h>
  27. #include <linux/ethtool.h>
  28. #include <linux/cache.h>
  29. #include <linux/crc32.h>
  30. #include <linux/mii.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/delay.h>
  33. #include <linux/slab.h>
  34. #include <linux/ks8851_mll.h>
  35. #include <linux/of.h>
  36. #include <linux/of_device.h>
  37. #include <linux/of_net.h>
  38. #define DRV_NAME "ks8851_mll"
  39. static u8 KS_DEFAULT_MAC_ADDRESS[] = { 0x00, 0x10, 0xA1, 0x86, 0x95, 0x11 };
  40. #define MAX_RECV_FRAMES 255
  41. #define MAX_BUF_SIZE 2048
  42. #define TX_BUF_SIZE 2000
  43. #define RX_BUF_SIZE 2000
  44. #define KS_CCR 0x08
  45. #define CCR_EEPROM (1 << 9)
  46. #define CCR_SPI (1 << 8)
  47. #define CCR_8BIT (1 << 7)
  48. #define CCR_16BIT (1 << 6)
  49. #define CCR_32BIT (1 << 5)
  50. #define CCR_SHARED (1 << 4)
  51. #define CCR_32PIN (1 << 0)
  52. /* MAC address registers */
  53. #define KS_MARL 0x10
  54. #define KS_MARM 0x12
  55. #define KS_MARH 0x14
  56. #define KS_OBCR 0x20
  57. #define OBCR_ODS_16MA (1 << 6)
  58. #define KS_EEPCR 0x22
  59. #define EEPCR_EESA (1 << 4)
  60. #define EEPCR_EESB (1 << 3)
  61. #define EEPCR_EEDO (1 << 2)
  62. #define EEPCR_EESCK (1 << 1)
  63. #define EEPCR_EECS (1 << 0)
  64. #define KS_MBIR 0x24
  65. #define MBIR_TXMBF (1 << 12)
  66. #define MBIR_TXMBFA (1 << 11)
  67. #define MBIR_RXMBF (1 << 4)
  68. #define MBIR_RXMBFA (1 << 3)
  69. #define KS_GRR 0x26
  70. #define GRR_QMU (1 << 1)
  71. #define GRR_GSR (1 << 0)
  72. #define KS_WFCR 0x2A
  73. #define WFCR_MPRXE (1 << 7)
  74. #define WFCR_WF3E (1 << 3)
  75. #define WFCR_WF2E (1 << 2)
  76. #define WFCR_WF1E (1 << 1)
  77. #define WFCR_WF0E (1 << 0)
  78. #define KS_WF0CRC0 0x30
  79. #define KS_WF0CRC1 0x32
  80. #define KS_WF0BM0 0x34
  81. #define KS_WF0BM1 0x36
  82. #define KS_WF0BM2 0x38
  83. #define KS_WF0BM3 0x3A
  84. #define KS_WF1CRC0 0x40
  85. #define KS_WF1CRC1 0x42
  86. #define KS_WF1BM0 0x44
  87. #define KS_WF1BM1 0x46
  88. #define KS_WF1BM2 0x48
  89. #define KS_WF1BM3 0x4A
  90. #define KS_WF2CRC0 0x50
  91. #define KS_WF2CRC1 0x52
  92. #define KS_WF2BM0 0x54
  93. #define KS_WF2BM1 0x56
  94. #define KS_WF2BM2 0x58
  95. #define KS_WF2BM3 0x5A
  96. #define KS_WF3CRC0 0x60
  97. #define KS_WF3CRC1 0x62
  98. #define KS_WF3BM0 0x64
  99. #define KS_WF3BM1 0x66
  100. #define KS_WF3BM2 0x68
  101. #define KS_WF3BM3 0x6A
  102. #define KS_TXCR 0x70
  103. #define TXCR_TCGICMP (1 << 8)
  104. #define TXCR_TCGUDP (1 << 7)
  105. #define TXCR_TCGTCP (1 << 6)
  106. #define TXCR_TCGIP (1 << 5)
  107. #define TXCR_FTXQ (1 << 4)
  108. #define TXCR_TXFCE (1 << 3)
  109. #define TXCR_TXPE (1 << 2)
  110. #define TXCR_TXCRC (1 << 1)
  111. #define TXCR_TXE (1 << 0)
  112. #define KS_TXSR 0x72
  113. #define TXSR_TXLC (1 << 13)
  114. #define TXSR_TXMC (1 << 12)
  115. #define TXSR_TXFID_MASK (0x3f << 0)
  116. #define TXSR_TXFID_SHIFT (0)
  117. #define TXSR_TXFID_GET(_v) (((_v) >> 0) & 0x3f)
  118. #define KS_RXCR1 0x74
  119. #define RXCR1_FRXQ (1 << 15)
  120. #define RXCR1_RXUDPFCC (1 << 14)
  121. #define RXCR1_RXTCPFCC (1 << 13)
  122. #define RXCR1_RXIPFCC (1 << 12)
  123. #define RXCR1_RXPAFMA (1 << 11)
  124. #define RXCR1_RXFCE (1 << 10)
  125. #define RXCR1_RXEFE (1 << 9)
  126. #define RXCR1_RXMAFMA (1 << 8)
  127. #define RXCR1_RXBE (1 << 7)
  128. #define RXCR1_RXME (1 << 6)
  129. #define RXCR1_RXUE (1 << 5)
  130. #define RXCR1_RXAE (1 << 4)
  131. #define RXCR1_RXINVF (1 << 1)
  132. #define RXCR1_RXE (1 << 0)
  133. #define RXCR1_FILTER_MASK (RXCR1_RXINVF | RXCR1_RXAE | \
  134. RXCR1_RXMAFMA | RXCR1_RXPAFMA)
  135. #define KS_RXCR2 0x76
  136. #define RXCR2_SRDBL_MASK (0x7 << 5)
  137. #define RXCR2_SRDBL_SHIFT (5)
  138. #define RXCR2_SRDBL_4B (0x0 << 5)
  139. #define RXCR2_SRDBL_8B (0x1 << 5)
  140. #define RXCR2_SRDBL_16B (0x2 << 5)
  141. #define RXCR2_SRDBL_32B (0x3 << 5)
  142. /* #define RXCR2_SRDBL_FRAME (0x4 << 5) */
  143. #define RXCR2_IUFFP (1 << 4)
  144. #define RXCR2_RXIUFCEZ (1 << 3)
  145. #define RXCR2_UDPLFE (1 << 2)
  146. #define RXCR2_RXICMPFCC (1 << 1)
  147. #define RXCR2_RXSAF (1 << 0)
  148. #define KS_TXMIR 0x78
  149. #define KS_RXFHSR 0x7C
  150. #define RXFSHR_RXFV (1 << 15)
  151. #define RXFSHR_RXICMPFCS (1 << 13)
  152. #define RXFSHR_RXIPFCS (1 << 12)
  153. #define RXFSHR_RXTCPFCS (1 << 11)
  154. #define RXFSHR_RXUDPFCS (1 << 10)
  155. #define RXFSHR_RXBF (1 << 7)
  156. #define RXFSHR_RXMF (1 << 6)
  157. #define RXFSHR_RXUF (1 << 5)
  158. #define RXFSHR_RXMR (1 << 4)
  159. #define RXFSHR_RXFT (1 << 3)
  160. #define RXFSHR_RXFTL (1 << 2)
  161. #define RXFSHR_RXRF (1 << 1)
  162. #define RXFSHR_RXCE (1 << 0)
  163. #define RXFSHR_ERR (RXFSHR_RXCE | RXFSHR_RXRF |\
  164. RXFSHR_RXFTL | RXFSHR_RXMR |\
  165. RXFSHR_RXICMPFCS | RXFSHR_RXIPFCS |\
  166. RXFSHR_RXTCPFCS)
  167. #define KS_RXFHBCR 0x7E
  168. #define RXFHBCR_CNT_MASK 0x0FFF
  169. #define KS_TXQCR 0x80
  170. #define TXQCR_AETFE (1 << 2)
  171. #define TXQCR_TXQMAM (1 << 1)
  172. #define TXQCR_METFE (1 << 0)
  173. #define KS_RXQCR 0x82
  174. #define RXQCR_RXDTTS (1 << 12)
  175. #define RXQCR_RXDBCTS (1 << 11)
  176. #define RXQCR_RXFCTS (1 << 10)
  177. #define RXQCR_RXIPHTOE (1 << 9)
  178. #define RXQCR_RXDTTE (1 << 7)
  179. #define RXQCR_RXDBCTE (1 << 6)
  180. #define RXQCR_RXFCTE (1 << 5)
  181. #define RXQCR_ADRFE (1 << 4)
  182. #define RXQCR_SDA (1 << 3)
  183. #define RXQCR_RRXEF (1 << 0)
  184. #define RXQCR_CMD_CNTL (RXQCR_RXFCTE|RXQCR_ADRFE)
  185. #define KS_TXFDPR 0x84
  186. #define TXFDPR_TXFPAI (1 << 14)
  187. #define TXFDPR_TXFP_MASK (0x7ff << 0)
  188. #define TXFDPR_TXFP_SHIFT (0)
  189. #define KS_RXFDPR 0x86
  190. #define RXFDPR_RXFPAI (1 << 14)
  191. #define KS_RXDTTR 0x8C
  192. #define KS_RXDBCTR 0x8E
  193. #define KS_IER 0x90
  194. #define KS_ISR 0x92
  195. #define IRQ_LCI (1 << 15)
  196. #define IRQ_TXI (1 << 14)
  197. #define IRQ_RXI (1 << 13)
  198. #define IRQ_RXOI (1 << 11)
  199. #define IRQ_TXPSI (1 << 9)
  200. #define IRQ_RXPSI (1 << 8)
  201. #define IRQ_TXSAI (1 << 6)
  202. #define IRQ_RXWFDI (1 << 5)
  203. #define IRQ_RXMPDI (1 << 4)
  204. #define IRQ_LDI (1 << 3)
  205. #define IRQ_EDI (1 << 2)
  206. #define IRQ_SPIBEI (1 << 1)
  207. #define IRQ_DEDI (1 << 0)
  208. #define KS_RXFCTR 0x9C
  209. #define RXFCTR_THRESHOLD_MASK 0x00FF
  210. #define KS_RXFC 0x9D
  211. #define RXFCTR_RXFC_MASK (0xff << 8)
  212. #define RXFCTR_RXFC_SHIFT (8)
  213. #define RXFCTR_RXFC_GET(_v) (((_v) >> 8) & 0xff)
  214. #define RXFCTR_RXFCT_MASK (0xff << 0)
  215. #define RXFCTR_RXFCT_SHIFT (0)
  216. #define KS_TXNTFSR 0x9E
  217. #define KS_MAHTR0 0xA0
  218. #define KS_MAHTR1 0xA2
  219. #define KS_MAHTR2 0xA4
  220. #define KS_MAHTR3 0xA6
  221. #define KS_FCLWR 0xB0
  222. #define KS_FCHWR 0xB2
  223. #define KS_FCOWR 0xB4
  224. #define KS_CIDER 0xC0
  225. #define CIDER_ID 0x8870
  226. #define CIDER_REV_MASK (0x7 << 1)
  227. #define CIDER_REV_SHIFT (1)
  228. #define CIDER_REV_GET(_v) (((_v) >> 1) & 0x7)
  229. #define KS_CGCR 0xC6
  230. #define KS_IACR 0xC8
  231. #define IACR_RDEN (1 << 12)
  232. #define IACR_TSEL_MASK (0x3 << 10)
  233. #define IACR_TSEL_SHIFT (10)
  234. #define IACR_TSEL_MIB (0x3 << 10)
  235. #define IACR_ADDR_MASK (0x1f << 0)
  236. #define IACR_ADDR_SHIFT (0)
  237. #define KS_IADLR 0xD0
  238. #define KS_IAHDR 0xD2
  239. #define KS_PMECR 0xD4
  240. #define PMECR_PME_DELAY (1 << 14)
  241. #define PMECR_PME_POL (1 << 12)
  242. #define PMECR_WOL_WAKEUP (1 << 11)
  243. #define PMECR_WOL_MAGICPKT (1 << 10)
  244. #define PMECR_WOL_LINKUP (1 << 9)
  245. #define PMECR_WOL_ENERGY (1 << 8)
  246. #define PMECR_AUTO_WAKE_EN (1 << 7)
  247. #define PMECR_WAKEUP_NORMAL (1 << 6)
  248. #define PMECR_WKEVT_MASK (0xf << 2)
  249. #define PMECR_WKEVT_SHIFT (2)
  250. #define PMECR_WKEVT_GET(_v) (((_v) >> 2) & 0xf)
  251. #define PMECR_WKEVT_ENERGY (0x1 << 2)
  252. #define PMECR_WKEVT_LINK (0x2 << 2)
  253. #define PMECR_WKEVT_MAGICPKT (0x4 << 2)
  254. #define PMECR_WKEVT_FRAME (0x8 << 2)
  255. #define PMECR_PM_MASK (0x3 << 0)
  256. #define PMECR_PM_SHIFT (0)
  257. #define PMECR_PM_NORMAL (0x0 << 0)
  258. #define PMECR_PM_ENERGY (0x1 << 0)
  259. #define PMECR_PM_SOFTDOWN (0x2 << 0)
  260. #define PMECR_PM_POWERSAVE (0x3 << 0)
  261. /* Standard MII PHY data */
  262. #define KS_P1MBCR 0xE4
  263. #define P1MBCR_FORCE_FDX (1 << 8)
  264. #define KS_P1MBSR 0xE6
  265. #define P1MBSR_AN_COMPLETE (1 << 5)
  266. #define P1MBSR_AN_CAPABLE (1 << 3)
  267. #define P1MBSR_LINK_UP (1 << 2)
  268. #define KS_PHY1ILR 0xE8
  269. #define KS_PHY1IHR 0xEA
  270. #define KS_P1ANAR 0xEC
  271. #define KS_P1ANLPR 0xEE
  272. #define KS_P1SCLMD 0xF4
  273. #define P1SCLMD_LEDOFF (1 << 15)
  274. #define P1SCLMD_TXIDS (1 << 14)
  275. #define P1SCLMD_RESTARTAN (1 << 13)
  276. #define P1SCLMD_DISAUTOMDIX (1 << 10)
  277. #define P1SCLMD_FORCEMDIX (1 << 9)
  278. #define P1SCLMD_AUTONEGEN (1 << 7)
  279. #define P1SCLMD_FORCE100 (1 << 6)
  280. #define P1SCLMD_FORCEFDX (1 << 5)
  281. #define P1SCLMD_ADV_FLOW (1 << 4)
  282. #define P1SCLMD_ADV_100BT_FDX (1 << 3)
  283. #define P1SCLMD_ADV_100BT_HDX (1 << 2)
  284. #define P1SCLMD_ADV_10BT_FDX (1 << 1)
  285. #define P1SCLMD_ADV_10BT_HDX (1 << 0)
  286. #define KS_P1CR 0xF6
  287. #define P1CR_HP_MDIX (1 << 15)
  288. #define P1CR_REV_POL (1 << 13)
  289. #define P1CR_OP_100M (1 << 10)
  290. #define P1CR_OP_FDX (1 << 9)
  291. #define P1CR_OP_MDI (1 << 7)
  292. #define P1CR_AN_DONE (1 << 6)
  293. #define P1CR_LINK_GOOD (1 << 5)
  294. #define P1CR_PNTR_FLOW (1 << 4)
  295. #define P1CR_PNTR_100BT_FDX (1 << 3)
  296. #define P1CR_PNTR_100BT_HDX (1 << 2)
  297. #define P1CR_PNTR_10BT_FDX (1 << 1)
  298. #define P1CR_PNTR_10BT_HDX (1 << 0)
  299. /* TX Frame control */
  300. #define TXFR_TXIC (1 << 15)
  301. #define TXFR_TXFID_MASK (0x3f << 0)
  302. #define TXFR_TXFID_SHIFT (0)
  303. #define KS_P1SR 0xF8
  304. #define P1SR_HP_MDIX (1 << 15)
  305. #define P1SR_REV_POL (1 << 13)
  306. #define P1SR_OP_100M (1 << 10)
  307. #define P1SR_OP_FDX (1 << 9)
  308. #define P1SR_OP_MDI (1 << 7)
  309. #define P1SR_AN_DONE (1 << 6)
  310. #define P1SR_LINK_GOOD (1 << 5)
  311. #define P1SR_PNTR_FLOW (1 << 4)
  312. #define P1SR_PNTR_100BT_FDX (1 << 3)
  313. #define P1SR_PNTR_100BT_HDX (1 << 2)
  314. #define P1SR_PNTR_10BT_FDX (1 << 1)
  315. #define P1SR_PNTR_10BT_HDX (1 << 0)
  316. #define ENUM_BUS_NONE 0
  317. #define ENUM_BUS_8BIT 1
  318. #define ENUM_BUS_16BIT 2
  319. #define ENUM_BUS_32BIT 3
  320. #define MAX_MCAST_LST 32
  321. #define HW_MCAST_SIZE 8
  322. /**
  323. * union ks_tx_hdr - tx header data
  324. * @txb: The header as bytes
  325. * @txw: The header as 16bit, little-endian words
  326. *
  327. * A dual representation of the tx header data to allow
  328. * access to individual bytes, and to allow 16bit accesses
  329. * with 16bit alignment.
  330. */
  331. union ks_tx_hdr {
  332. u8 txb[4];
  333. __le16 txw[2];
  334. };
  335. /**
  336. * struct ks_net - KS8851 driver private data
  337. * @net_device : The network device we're bound to
  338. * @hw_addr : start address of data register.
  339. * @hw_addr_cmd : start address of command register.
  340. * @txh : temporaly buffer to save status/length.
  341. * @lock : Lock to ensure that the device is not accessed when busy.
  342. * @pdev : Pointer to platform device.
  343. * @mii : The MII state information for the mii calls.
  344. * @frame_head_info : frame header information for multi-pkt rx.
  345. * @statelock : Lock on this structure for tx list.
  346. * @msg_enable : The message flags controlling driver output (see ethtool).
  347. * @frame_cnt : number of frames received.
  348. * @bus_width : i/o bus width.
  349. * @rc_rxqcr : Cached copy of KS_RXQCR.
  350. * @rc_txcr : Cached copy of KS_TXCR.
  351. * @rc_ier : Cached copy of KS_IER.
  352. * @sharedbus : Multipex(addr and data bus) mode indicator.
  353. * @cmd_reg_cache : command register cached.
  354. * @cmd_reg_cache_int : command register cached. Used in the irq handler.
  355. * @promiscuous : promiscuous mode indicator.
  356. * @all_mcast : mutlicast indicator.
  357. * @mcast_lst_size : size of multicast list.
  358. * @mcast_lst : multicast list.
  359. * @mcast_bits : multicast enabed.
  360. * @mac_addr : MAC address assigned to this device.
  361. * @fid : frame id.
  362. * @extra_byte : number of extra byte prepended rx pkt.
  363. * @enabled : indicator this device works.
  364. *
  365. * The @lock ensures that the chip is protected when certain operations are
  366. * in progress. When the read or write packet transfer is in progress, most
  367. * of the chip registers are not accessible until the transfer is finished and
  368. * the DMA has been de-asserted.
  369. *
  370. * The @statelock is used to protect information in the structure which may
  371. * need to be accessed via several sources, such as the network driver layer
  372. * or one of the work queues.
  373. *
  374. */
  375. /* Receive multiplex framer header info */
  376. struct type_frame_head {
  377. u16 sts; /* Frame status */
  378. u16 len; /* Byte count */
  379. };
  380. struct ks_net {
  381. struct net_device *netdev;
  382. void __iomem *hw_addr;
  383. void __iomem *hw_addr_cmd;
  384. union ks_tx_hdr txh ____cacheline_aligned;
  385. struct mutex lock; /* spinlock to be interrupt safe */
  386. struct platform_device *pdev;
  387. struct mii_if_info mii;
  388. struct type_frame_head *frame_head_info;
  389. spinlock_t statelock;
  390. u32 msg_enable;
  391. u32 frame_cnt;
  392. int bus_width;
  393. u16 rc_rxqcr;
  394. u16 rc_txcr;
  395. u16 rc_ier;
  396. u16 sharedbus;
  397. u16 cmd_reg_cache;
  398. u16 cmd_reg_cache_int;
  399. u16 promiscuous;
  400. u16 all_mcast;
  401. u16 mcast_lst_size;
  402. u8 mcast_lst[MAX_MCAST_LST][ETH_ALEN];
  403. u8 mcast_bits[HW_MCAST_SIZE];
  404. u8 mac_addr[6];
  405. u8 fid;
  406. u8 extra_byte;
  407. u8 enabled;
  408. };
  409. static int msg_enable;
  410. #define BE3 0x8000 /* Byte Enable 3 */
  411. #define BE2 0x4000 /* Byte Enable 2 */
  412. #define BE1 0x2000 /* Byte Enable 1 */
  413. #define BE0 0x1000 /* Byte Enable 0 */
  414. /* register read/write calls.
  415. *
  416. * All these calls issue transactions to access the chip's registers. They
  417. * all require that the necessary lock is held to prevent accesses when the
  418. * chip is busy transferring packet data (RX/TX FIFO accesses).
  419. */
  420. /**
  421. * ks_rdreg8 - read 8 bit register from device
  422. * @ks : The chip information
  423. * @offset: The register address
  424. *
  425. * Read a 8bit register from the chip, returning the result
  426. */
  427. static u8 ks_rdreg8(struct ks_net *ks, int offset)
  428. {
  429. u16 data;
  430. u8 shift_bit = offset & 0x03;
  431. u8 shift_data = (offset & 1) << 3;
  432. ks->cmd_reg_cache = (u16) offset | (u16)(BE0 << shift_bit);
  433. iowrite16(ks->cmd_reg_cache, ks->hw_addr_cmd);
  434. data = ioread16(ks->hw_addr);
  435. return (u8)(data >> shift_data);
  436. }
  437. /**
  438. * ks_rdreg16 - read 16 bit register from device
  439. * @ks : The chip information
  440. * @offset: The register address
  441. *
  442. * Read a 16bit register from the chip, returning the result
  443. */
  444. static u16 ks_rdreg16(struct ks_net *ks, int offset)
  445. {
  446. ks->cmd_reg_cache = (u16)offset | ((BE1 | BE0) << (offset & 0x02));
  447. iowrite16(ks->cmd_reg_cache, ks->hw_addr_cmd);
  448. return ioread16(ks->hw_addr);
  449. }
  450. /**
  451. * ks_wrreg8 - write 8bit register value to chip
  452. * @ks: The chip information
  453. * @offset: The register address
  454. * @value: The value to write
  455. *
  456. */
  457. static void ks_wrreg8(struct ks_net *ks, int offset, u8 value)
  458. {
  459. u8 shift_bit = (offset & 0x03);
  460. u16 value_write = (u16)(value << ((offset & 1) << 3));
  461. ks->cmd_reg_cache = (u16)offset | (BE0 << shift_bit);
  462. iowrite16(ks->cmd_reg_cache, ks->hw_addr_cmd);
  463. iowrite16(value_write, ks->hw_addr);
  464. }
  465. /**
  466. * ks_wrreg16 - write 16bit register value to chip
  467. * @ks: The chip information
  468. * @offset: The register address
  469. * @value: The value to write
  470. *
  471. */
  472. static void ks_wrreg16(struct ks_net *ks, int offset, u16 value)
  473. {
  474. ks->cmd_reg_cache = (u16)offset | ((BE1 | BE0) << (offset & 0x02));
  475. iowrite16(ks->cmd_reg_cache, ks->hw_addr_cmd);
  476. iowrite16(value, ks->hw_addr);
  477. }
  478. /**
  479. * ks_inblk - read a block of data from QMU. This is called after sudo DMA mode enabled.
  480. * @ks: The chip state
  481. * @wptr: buffer address to save data
  482. * @len: length in byte to read
  483. *
  484. */
  485. static inline void ks_inblk(struct ks_net *ks, u16 *wptr, u32 len)
  486. {
  487. len >>= 1;
  488. while (len--)
  489. *wptr++ = (u16)ioread16(ks->hw_addr);
  490. }
  491. /**
  492. * ks_outblk - write data to QMU. This is called after sudo DMA mode enabled.
  493. * @ks: The chip information
  494. * @wptr: buffer address
  495. * @len: length in byte to write
  496. *
  497. */
  498. static inline void ks_outblk(struct ks_net *ks, u16 *wptr, u32 len)
  499. {
  500. len >>= 1;
  501. while (len--)
  502. iowrite16(*wptr++, ks->hw_addr);
  503. }
  504. static void ks_disable_int(struct ks_net *ks)
  505. {
  506. ks_wrreg16(ks, KS_IER, 0x0000);
  507. } /* ks_disable_int */
  508. static void ks_enable_int(struct ks_net *ks)
  509. {
  510. ks_wrreg16(ks, KS_IER, ks->rc_ier);
  511. } /* ks_enable_int */
  512. /**
  513. * ks_tx_fifo_space - return the available hardware buffer size.
  514. * @ks: The chip information
  515. *
  516. */
  517. static inline u16 ks_tx_fifo_space(struct ks_net *ks)
  518. {
  519. return ks_rdreg16(ks, KS_TXMIR) & 0x1fff;
  520. }
  521. /**
  522. * ks_save_cmd_reg - save the command register from the cache.
  523. * @ks: The chip information
  524. *
  525. */
  526. static inline void ks_save_cmd_reg(struct ks_net *ks)
  527. {
  528. /*ks8851 MLL has a bug to read back the command register.
  529. * So rely on software to save the content of command register.
  530. */
  531. ks->cmd_reg_cache_int = ks->cmd_reg_cache;
  532. }
  533. /**
  534. * ks_restore_cmd_reg - restore the command register from the cache and
  535. * write to hardware register.
  536. * @ks: The chip information
  537. *
  538. */
  539. static inline void ks_restore_cmd_reg(struct ks_net *ks)
  540. {
  541. ks->cmd_reg_cache = ks->cmd_reg_cache_int;
  542. iowrite16(ks->cmd_reg_cache, ks->hw_addr_cmd);
  543. }
  544. /**
  545. * ks_set_powermode - set power mode of the device
  546. * @ks: The chip information
  547. * @pwrmode: The power mode value to write to KS_PMECR.
  548. *
  549. * Change the power mode of the chip.
  550. */
  551. static void ks_set_powermode(struct ks_net *ks, unsigned pwrmode)
  552. {
  553. unsigned pmecr;
  554. netif_dbg(ks, hw, ks->netdev, "setting power mode %d\n", pwrmode);
  555. ks_rdreg16(ks, KS_GRR);
  556. pmecr = ks_rdreg16(ks, KS_PMECR);
  557. pmecr &= ~PMECR_PM_MASK;
  558. pmecr |= pwrmode;
  559. ks_wrreg16(ks, KS_PMECR, pmecr);
  560. }
  561. /**
  562. * ks_read_config - read chip configuration of bus width.
  563. * @ks: The chip information
  564. *
  565. */
  566. static void ks_read_config(struct ks_net *ks)
  567. {
  568. u16 reg_data = 0;
  569. /* Regardless of bus width, 8 bit read should always work.*/
  570. reg_data = ks_rdreg8(ks, KS_CCR) & 0x00FF;
  571. reg_data |= ks_rdreg8(ks, KS_CCR+1) << 8;
  572. /* addr/data bus are multiplexed */
  573. ks->sharedbus = (reg_data & CCR_SHARED) == CCR_SHARED;
  574. /* There are garbage data when reading data from QMU,
  575. depending on bus-width.
  576. */
  577. if (reg_data & CCR_8BIT) {
  578. ks->bus_width = ENUM_BUS_8BIT;
  579. ks->extra_byte = 1;
  580. } else if (reg_data & CCR_16BIT) {
  581. ks->bus_width = ENUM_BUS_16BIT;
  582. ks->extra_byte = 2;
  583. } else {
  584. ks->bus_width = ENUM_BUS_32BIT;
  585. ks->extra_byte = 4;
  586. }
  587. }
  588. /**
  589. * ks_soft_reset - issue one of the soft reset to the device
  590. * @ks: The device state.
  591. * @op: The bit(s) to set in the GRR
  592. *
  593. * Issue the relevant soft-reset command to the device's GRR register
  594. * specified by @op.
  595. *
  596. * Note, the delays are in there as a caution to ensure that the reset
  597. * has time to take effect and then complete. Since the datasheet does
  598. * not currently specify the exact sequence, we have chosen something
  599. * that seems to work with our device.
  600. */
  601. static void ks_soft_reset(struct ks_net *ks, unsigned op)
  602. {
  603. /* Disable interrupt first */
  604. ks_wrreg16(ks, KS_IER, 0x0000);
  605. ks_wrreg16(ks, KS_GRR, op);
  606. mdelay(10); /* wait a short time to effect reset */
  607. ks_wrreg16(ks, KS_GRR, 0);
  608. mdelay(1); /* wait for condition to clear */
  609. }
  610. static void ks_enable_qmu(struct ks_net *ks)
  611. {
  612. u16 w;
  613. w = ks_rdreg16(ks, KS_TXCR);
  614. /* Enables QMU Transmit (TXCR). */
  615. ks_wrreg16(ks, KS_TXCR, w | TXCR_TXE);
  616. /*
  617. * RX Frame Count Threshold Enable and Auto-Dequeue RXQ Frame
  618. * Enable
  619. */
  620. w = ks_rdreg16(ks, KS_RXQCR);
  621. ks_wrreg16(ks, KS_RXQCR, w | RXQCR_RXFCTE);
  622. /* Enables QMU Receive (RXCR1). */
  623. w = ks_rdreg16(ks, KS_RXCR1);
  624. ks_wrreg16(ks, KS_RXCR1, w | RXCR1_RXE);
  625. ks->enabled = true;
  626. } /* ks_enable_qmu */
  627. static void ks_disable_qmu(struct ks_net *ks)
  628. {
  629. u16 w;
  630. w = ks_rdreg16(ks, KS_TXCR);
  631. /* Disables QMU Transmit (TXCR). */
  632. w &= ~TXCR_TXE;
  633. ks_wrreg16(ks, KS_TXCR, w);
  634. /* Disables QMU Receive (RXCR1). */
  635. w = ks_rdreg16(ks, KS_RXCR1);
  636. w &= ~RXCR1_RXE ;
  637. ks_wrreg16(ks, KS_RXCR1, w);
  638. ks->enabled = false;
  639. } /* ks_disable_qmu */
  640. /**
  641. * ks_read_qmu - read 1 pkt data from the QMU.
  642. * @ks: The chip information
  643. * @buf: buffer address to save 1 pkt
  644. * @len: Pkt length
  645. * Here is the sequence to read 1 pkt:
  646. * 1. set sudo DMA mode
  647. * 2. read prepend data
  648. * 3. read pkt data
  649. * 4. reset sudo DMA Mode
  650. */
  651. static inline void ks_read_qmu(struct ks_net *ks, u16 *buf, u32 len)
  652. {
  653. u32 r = ks->extra_byte & 0x1 ;
  654. u32 w = ks->extra_byte - r;
  655. /* 1. set sudo DMA mode */
  656. ks_wrreg16(ks, KS_RXFDPR, RXFDPR_RXFPAI);
  657. ks_wrreg8(ks, KS_RXQCR, (ks->rc_rxqcr | RXQCR_SDA) & 0xff);
  658. /* 2. read prepend data */
  659. /**
  660. * read 4 + extra bytes and discard them.
  661. * extra bytes for dummy, 2 for status, 2 for len
  662. */
  663. /* use likely(r) for 8 bit access for performance */
  664. if (unlikely(r))
  665. ioread8(ks->hw_addr);
  666. ks_inblk(ks, buf, w + 2 + 2);
  667. /* 3. read pkt data */
  668. ks_inblk(ks, buf, ALIGN(len, 4));
  669. /* 4. reset sudo DMA Mode */
  670. ks_wrreg8(ks, KS_RXQCR, ks->rc_rxqcr);
  671. }
  672. /**
  673. * ks_rcv - read multiple pkts data from the QMU.
  674. * @ks: The chip information
  675. * @netdev: The network device being opened.
  676. *
  677. * Read all of header information before reading pkt content.
  678. * It is not allowed only port of pkts in QMU after issuing
  679. * interrupt ack.
  680. */
  681. static void ks_rcv(struct ks_net *ks, struct net_device *netdev)
  682. {
  683. u32 i;
  684. struct type_frame_head *frame_hdr = ks->frame_head_info;
  685. struct sk_buff *skb;
  686. ks->frame_cnt = ks_rdreg16(ks, KS_RXFCTR) >> 8;
  687. /* read all header information */
  688. for (i = 0; i < ks->frame_cnt; i++) {
  689. /* Checking Received packet status */
  690. frame_hdr->sts = ks_rdreg16(ks, KS_RXFHSR);
  691. /* Get packet len from hardware */
  692. frame_hdr->len = ks_rdreg16(ks, KS_RXFHBCR);
  693. frame_hdr++;
  694. }
  695. frame_hdr = ks->frame_head_info;
  696. while (ks->frame_cnt--) {
  697. if (unlikely(!(frame_hdr->sts & RXFSHR_RXFV) ||
  698. frame_hdr->len >= RX_BUF_SIZE ||
  699. frame_hdr->len <= 0)) {
  700. /* discard an invalid packet */
  701. ks_wrreg16(ks, KS_RXQCR, (ks->rc_rxqcr | RXQCR_RRXEF));
  702. netdev->stats.rx_dropped++;
  703. if (!(frame_hdr->sts & RXFSHR_RXFV))
  704. netdev->stats.rx_frame_errors++;
  705. else
  706. netdev->stats.rx_length_errors++;
  707. frame_hdr++;
  708. continue;
  709. }
  710. skb = netdev_alloc_skb(netdev, frame_hdr->len + 16);
  711. if (likely(skb)) {
  712. skb_reserve(skb, 2);
  713. /* read data block including CRC 4 bytes */
  714. ks_read_qmu(ks, (u16 *)skb->data, frame_hdr->len);
  715. skb_put(skb, frame_hdr->len - 4);
  716. skb->protocol = eth_type_trans(skb, netdev);
  717. netif_rx(skb);
  718. /* exclude CRC size */
  719. netdev->stats.rx_bytes += frame_hdr->len - 4;
  720. netdev->stats.rx_packets++;
  721. } else {
  722. ks_wrreg16(ks, KS_RXQCR, (ks->rc_rxqcr | RXQCR_RRXEF));
  723. netdev->stats.rx_dropped++;
  724. }
  725. frame_hdr++;
  726. }
  727. }
  728. /**
  729. * ks_update_link_status - link status update.
  730. * @netdev: The network device being opened.
  731. * @ks: The chip information
  732. *
  733. */
  734. static void ks_update_link_status(struct net_device *netdev, struct ks_net *ks)
  735. {
  736. /* check the status of the link */
  737. u32 link_up_status;
  738. if (ks_rdreg16(ks, KS_P1SR) & P1SR_LINK_GOOD) {
  739. netif_carrier_on(netdev);
  740. link_up_status = true;
  741. } else {
  742. netif_carrier_off(netdev);
  743. link_up_status = false;
  744. }
  745. netif_dbg(ks, link, ks->netdev,
  746. "%s: %s\n", __func__, link_up_status ? "UP" : "DOWN");
  747. }
  748. /**
  749. * ks_irq - device interrupt handler
  750. * @irq: Interrupt number passed from the IRQ handler.
  751. * @pw: The private word passed to register_irq(), our struct ks_net.
  752. *
  753. * This is the handler invoked to find out what happened
  754. *
  755. * Read the interrupt status, work out what needs to be done and then clear
  756. * any of the interrupts that are not needed.
  757. */
  758. static irqreturn_t ks_irq(int irq, void *pw)
  759. {
  760. struct net_device *netdev = pw;
  761. struct ks_net *ks = netdev_priv(netdev);
  762. u16 status;
  763. /*this should be the first in IRQ handler */
  764. ks_save_cmd_reg(ks);
  765. status = ks_rdreg16(ks, KS_ISR);
  766. if (unlikely(!status)) {
  767. ks_restore_cmd_reg(ks);
  768. return IRQ_NONE;
  769. }
  770. ks_wrreg16(ks, KS_ISR, status);
  771. if (likely(status & IRQ_RXI))
  772. ks_rcv(ks, netdev);
  773. if (unlikely(status & IRQ_LCI))
  774. ks_update_link_status(netdev, ks);
  775. if (unlikely(status & IRQ_TXI))
  776. netif_wake_queue(netdev);
  777. if (unlikely(status & IRQ_LDI)) {
  778. u16 pmecr = ks_rdreg16(ks, KS_PMECR);
  779. pmecr &= ~PMECR_WKEVT_MASK;
  780. ks_wrreg16(ks, KS_PMECR, pmecr | PMECR_WKEVT_LINK);
  781. }
  782. if (unlikely(status & IRQ_RXOI))
  783. ks->netdev->stats.rx_over_errors++;
  784. /* this should be the last in IRQ handler*/
  785. ks_restore_cmd_reg(ks);
  786. return IRQ_HANDLED;
  787. }
  788. /**
  789. * ks_net_open - open network device
  790. * @netdev: The network device being opened.
  791. *
  792. * Called when the network device is marked active, such as a user executing
  793. * 'ifconfig up' on the device.
  794. */
  795. static int ks_net_open(struct net_device *netdev)
  796. {
  797. struct ks_net *ks = netdev_priv(netdev);
  798. int err;
  799. #define KS_INT_FLAGS IRQF_TRIGGER_LOW
  800. /* lock the card, even if we may not actually do anything
  801. * else at the moment.
  802. */
  803. netif_dbg(ks, ifup, ks->netdev, "%s - entry\n", __func__);
  804. /* reset the HW */
  805. err = request_irq(netdev->irq, ks_irq, KS_INT_FLAGS, DRV_NAME, netdev);
  806. if (err) {
  807. pr_err("Failed to request IRQ: %d: %d\n", netdev->irq, err);
  808. return err;
  809. }
  810. /* wake up powermode to normal mode */
  811. ks_set_powermode(ks, PMECR_PM_NORMAL);
  812. mdelay(1); /* wait for normal mode to take effect */
  813. ks_wrreg16(ks, KS_ISR, 0xffff);
  814. ks_enable_int(ks);
  815. ks_enable_qmu(ks);
  816. netif_start_queue(ks->netdev);
  817. netif_dbg(ks, ifup, ks->netdev, "network device up\n");
  818. return 0;
  819. }
  820. /**
  821. * ks_net_stop - close network device
  822. * @netdev: The device being closed.
  823. *
  824. * Called to close down a network device which has been active. Cancell any
  825. * work, shutdown the RX and TX process and then place the chip into a low
  826. * power state whilst it is not being used.
  827. */
  828. static int ks_net_stop(struct net_device *netdev)
  829. {
  830. struct ks_net *ks = netdev_priv(netdev);
  831. netif_info(ks, ifdown, netdev, "shutting down\n");
  832. netif_stop_queue(netdev);
  833. mutex_lock(&ks->lock);
  834. /* turn off the IRQs and ack any outstanding */
  835. ks_wrreg16(ks, KS_IER, 0x0000);
  836. ks_wrreg16(ks, KS_ISR, 0xffff);
  837. /* shutdown RX/TX QMU */
  838. ks_disable_qmu(ks);
  839. /* set powermode to soft power down to save power */
  840. ks_set_powermode(ks, PMECR_PM_SOFTDOWN);
  841. free_irq(netdev->irq, netdev);
  842. mutex_unlock(&ks->lock);
  843. return 0;
  844. }
  845. /**
  846. * ks_write_qmu - write 1 pkt data to the QMU.
  847. * @ks: The chip information
  848. * @pdata: buffer address to save 1 pkt
  849. * @len: Pkt length in byte
  850. * Here is the sequence to write 1 pkt:
  851. * 1. set sudo DMA mode
  852. * 2. write status/length
  853. * 3. write pkt data
  854. * 4. reset sudo DMA Mode
  855. * 5. reset sudo DMA mode
  856. * 6. Wait until pkt is out
  857. */
  858. static void ks_write_qmu(struct ks_net *ks, u8 *pdata, u16 len)
  859. {
  860. /* start header at txb[0] to align txw entries */
  861. ks->txh.txw[0] = 0;
  862. ks->txh.txw[1] = cpu_to_le16(len);
  863. /* 1. set sudo-DMA mode */
  864. ks_wrreg8(ks, KS_RXQCR, (ks->rc_rxqcr | RXQCR_SDA) & 0xff);
  865. /* 2. write status/lenth info */
  866. ks_outblk(ks, ks->txh.txw, 4);
  867. /* 3. write pkt data */
  868. ks_outblk(ks, (u16 *)pdata, ALIGN(len, 4));
  869. /* 4. reset sudo-DMA mode */
  870. ks_wrreg8(ks, KS_RXQCR, ks->rc_rxqcr);
  871. /* 5. Enqueue Tx(move the pkt from TX buffer into TXQ) */
  872. ks_wrreg16(ks, KS_TXQCR, TXQCR_METFE);
  873. /* 6. wait until TXQCR_METFE is auto-cleared */
  874. while (ks_rdreg16(ks, KS_TXQCR) & TXQCR_METFE)
  875. ;
  876. }
  877. /**
  878. * ks_start_xmit - transmit packet
  879. * @skb : The buffer to transmit
  880. * @netdev : The device used to transmit the packet.
  881. *
  882. * Called by the network layer to transmit the @skb.
  883. * spin_lock_irqsave is required because tx and rx should be mutual exclusive.
  884. * So while tx is in-progress, prevent IRQ interrupt from happenning.
  885. */
  886. static int ks_start_xmit(struct sk_buff *skb, struct net_device *netdev)
  887. {
  888. int retv = NETDEV_TX_OK;
  889. struct ks_net *ks = netdev_priv(netdev);
  890. disable_irq(netdev->irq);
  891. ks_disable_int(ks);
  892. spin_lock(&ks->statelock);
  893. /* Extra space are required:
  894. * 4 byte for alignment, 4 for status/length, 4 for CRC
  895. */
  896. if (likely(ks_tx_fifo_space(ks) >= skb->len + 12)) {
  897. ks_write_qmu(ks, skb->data, skb->len);
  898. /* add tx statistics */
  899. netdev->stats.tx_bytes += skb->len;
  900. netdev->stats.tx_packets++;
  901. dev_kfree_skb(skb);
  902. } else
  903. retv = NETDEV_TX_BUSY;
  904. spin_unlock(&ks->statelock);
  905. ks_enable_int(ks);
  906. enable_irq(netdev->irq);
  907. return retv;
  908. }
  909. /**
  910. * ks_start_rx - ready to serve pkts
  911. * @ks : The chip information
  912. *
  913. */
  914. static void ks_start_rx(struct ks_net *ks)
  915. {
  916. u16 cntl;
  917. /* Enables QMU Receive (RXCR1). */
  918. cntl = ks_rdreg16(ks, KS_RXCR1);
  919. cntl |= RXCR1_RXE ;
  920. ks_wrreg16(ks, KS_RXCR1, cntl);
  921. } /* ks_start_rx */
  922. /**
  923. * ks_stop_rx - stop to serve pkts
  924. * @ks : The chip information
  925. *
  926. */
  927. static void ks_stop_rx(struct ks_net *ks)
  928. {
  929. u16 cntl;
  930. /* Disables QMU Receive (RXCR1). */
  931. cntl = ks_rdreg16(ks, KS_RXCR1);
  932. cntl &= ~RXCR1_RXE ;
  933. ks_wrreg16(ks, KS_RXCR1, cntl);
  934. } /* ks_stop_rx */
  935. static unsigned long const ethernet_polynomial = 0x04c11db7U;
  936. static unsigned long ether_gen_crc(int length, u8 *data)
  937. {
  938. long crc = -1;
  939. while (--length >= 0) {
  940. u8 current_octet = *data++;
  941. int bit;
  942. for (bit = 0; bit < 8; bit++, current_octet >>= 1) {
  943. crc = (crc << 1) ^
  944. ((crc < 0) ^ (current_octet & 1) ?
  945. ethernet_polynomial : 0);
  946. }
  947. }
  948. return (unsigned long)crc;
  949. } /* ether_gen_crc */
  950. /**
  951. * ks_set_grpaddr - set multicast information
  952. * @ks : The chip information
  953. */
  954. static void ks_set_grpaddr(struct ks_net *ks)
  955. {
  956. u8 i;
  957. u32 index, position, value;
  958. memset(ks->mcast_bits, 0, sizeof(u8) * HW_MCAST_SIZE);
  959. for (i = 0; i < ks->mcast_lst_size; i++) {
  960. position = (ether_gen_crc(6, ks->mcast_lst[i]) >> 26) & 0x3f;
  961. index = position >> 3;
  962. value = 1 << (position & 7);
  963. ks->mcast_bits[index] |= (u8)value;
  964. }
  965. for (i = 0; i < HW_MCAST_SIZE; i++) {
  966. if (i & 1) {
  967. ks_wrreg16(ks, (u16)((KS_MAHTR0 + i) & ~1),
  968. (ks->mcast_bits[i] << 8) |
  969. ks->mcast_bits[i - 1]);
  970. }
  971. }
  972. } /* ks_set_grpaddr */
  973. /**
  974. * ks_clear_mcast - clear multicast information
  975. *
  976. * @ks : The chip information
  977. * This routine removes all mcast addresses set in the hardware.
  978. */
  979. static void ks_clear_mcast(struct ks_net *ks)
  980. {
  981. u16 i, mcast_size;
  982. for (i = 0; i < HW_MCAST_SIZE; i++)
  983. ks->mcast_bits[i] = 0;
  984. mcast_size = HW_MCAST_SIZE >> 2;
  985. for (i = 0; i < mcast_size; i++)
  986. ks_wrreg16(ks, KS_MAHTR0 + (2*i), 0);
  987. }
  988. static void ks_set_promis(struct ks_net *ks, u16 promiscuous_mode)
  989. {
  990. u16 cntl;
  991. ks->promiscuous = promiscuous_mode;
  992. ks_stop_rx(ks); /* Stop receiving for reconfiguration */
  993. cntl = ks_rdreg16(ks, KS_RXCR1);
  994. cntl &= ~RXCR1_FILTER_MASK;
  995. if (promiscuous_mode)
  996. /* Enable Promiscuous mode */
  997. cntl |= RXCR1_RXAE | RXCR1_RXINVF;
  998. else
  999. /* Disable Promiscuous mode (default normal mode) */
  1000. cntl |= RXCR1_RXPAFMA;
  1001. ks_wrreg16(ks, KS_RXCR1, cntl);
  1002. if (ks->enabled)
  1003. ks_start_rx(ks);
  1004. } /* ks_set_promis */
  1005. static void ks_set_mcast(struct ks_net *ks, u16 mcast)
  1006. {
  1007. u16 cntl;
  1008. ks->all_mcast = mcast;
  1009. ks_stop_rx(ks); /* Stop receiving for reconfiguration */
  1010. cntl = ks_rdreg16(ks, KS_RXCR1);
  1011. cntl &= ~RXCR1_FILTER_MASK;
  1012. if (mcast)
  1013. /* Enable "Perfect with Multicast address passed mode" */
  1014. cntl |= (RXCR1_RXAE | RXCR1_RXMAFMA | RXCR1_RXPAFMA);
  1015. else
  1016. /**
  1017. * Disable "Perfect with Multicast address passed
  1018. * mode" (normal mode).
  1019. */
  1020. cntl |= RXCR1_RXPAFMA;
  1021. ks_wrreg16(ks, KS_RXCR1, cntl);
  1022. if (ks->enabled)
  1023. ks_start_rx(ks);
  1024. } /* ks_set_mcast */
  1025. static void ks_set_rx_mode(struct net_device *netdev)
  1026. {
  1027. struct ks_net *ks = netdev_priv(netdev);
  1028. struct netdev_hw_addr *ha;
  1029. /* Turn on/off promiscuous mode. */
  1030. if ((netdev->flags & IFF_PROMISC) == IFF_PROMISC)
  1031. ks_set_promis(ks,
  1032. (u16)((netdev->flags & IFF_PROMISC) == IFF_PROMISC));
  1033. /* Turn on/off all mcast mode. */
  1034. else if ((netdev->flags & IFF_ALLMULTI) == IFF_ALLMULTI)
  1035. ks_set_mcast(ks,
  1036. (u16)((netdev->flags & IFF_ALLMULTI) == IFF_ALLMULTI));
  1037. else
  1038. ks_set_promis(ks, false);
  1039. if ((netdev->flags & IFF_MULTICAST) && netdev_mc_count(netdev)) {
  1040. if (netdev_mc_count(netdev) <= MAX_MCAST_LST) {
  1041. int i = 0;
  1042. netdev_for_each_mc_addr(ha, netdev) {
  1043. if (i >= MAX_MCAST_LST)
  1044. break;
  1045. memcpy(ks->mcast_lst[i++], ha->addr, ETH_ALEN);
  1046. }
  1047. ks->mcast_lst_size = (u8)i;
  1048. ks_set_grpaddr(ks);
  1049. } else {
  1050. /**
  1051. * List too big to support so
  1052. * turn on all mcast mode.
  1053. */
  1054. ks->mcast_lst_size = MAX_MCAST_LST;
  1055. ks_set_mcast(ks, true);
  1056. }
  1057. } else {
  1058. ks->mcast_lst_size = 0;
  1059. ks_clear_mcast(ks);
  1060. }
  1061. } /* ks_set_rx_mode */
  1062. static void ks_set_mac(struct ks_net *ks, u8 *data)
  1063. {
  1064. u16 *pw = (u16 *)data;
  1065. u16 w, u;
  1066. ks_stop_rx(ks); /* Stop receiving for reconfiguration */
  1067. u = *pw++;
  1068. w = ((u & 0xFF) << 8) | ((u >> 8) & 0xFF);
  1069. ks_wrreg16(ks, KS_MARH, w);
  1070. u = *pw++;
  1071. w = ((u & 0xFF) << 8) | ((u >> 8) & 0xFF);
  1072. ks_wrreg16(ks, KS_MARM, w);
  1073. u = *pw;
  1074. w = ((u & 0xFF) << 8) | ((u >> 8) & 0xFF);
  1075. ks_wrreg16(ks, KS_MARL, w);
  1076. memcpy(ks->mac_addr, data, ETH_ALEN);
  1077. if (ks->enabled)
  1078. ks_start_rx(ks);
  1079. }
  1080. static int ks_set_mac_address(struct net_device *netdev, void *paddr)
  1081. {
  1082. struct ks_net *ks = netdev_priv(netdev);
  1083. struct sockaddr *addr = paddr;
  1084. u8 *da;
  1085. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1086. da = (u8 *)netdev->dev_addr;
  1087. ks_set_mac(ks, da);
  1088. return 0;
  1089. }
  1090. static int ks_net_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
  1091. {
  1092. struct ks_net *ks = netdev_priv(netdev);
  1093. if (!netif_running(netdev))
  1094. return -EINVAL;
  1095. return generic_mii_ioctl(&ks->mii, if_mii(req), cmd, NULL);
  1096. }
  1097. static const struct net_device_ops ks_netdev_ops = {
  1098. .ndo_open = ks_net_open,
  1099. .ndo_stop = ks_net_stop,
  1100. .ndo_do_ioctl = ks_net_ioctl,
  1101. .ndo_start_xmit = ks_start_xmit,
  1102. .ndo_set_mac_address = ks_set_mac_address,
  1103. .ndo_set_rx_mode = ks_set_rx_mode,
  1104. .ndo_validate_addr = eth_validate_addr,
  1105. };
  1106. /* ethtool support */
  1107. static void ks_get_drvinfo(struct net_device *netdev,
  1108. struct ethtool_drvinfo *di)
  1109. {
  1110. strlcpy(di->driver, DRV_NAME, sizeof(di->driver));
  1111. strlcpy(di->version, "1.00", sizeof(di->version));
  1112. strlcpy(di->bus_info, dev_name(netdev->dev.parent),
  1113. sizeof(di->bus_info));
  1114. }
  1115. static u32 ks_get_msglevel(struct net_device *netdev)
  1116. {
  1117. struct ks_net *ks = netdev_priv(netdev);
  1118. return ks->msg_enable;
  1119. }
  1120. static void ks_set_msglevel(struct net_device *netdev, u32 to)
  1121. {
  1122. struct ks_net *ks = netdev_priv(netdev);
  1123. ks->msg_enable = to;
  1124. }
  1125. static int ks_get_link_ksettings(struct net_device *netdev,
  1126. struct ethtool_link_ksettings *cmd)
  1127. {
  1128. struct ks_net *ks = netdev_priv(netdev);
  1129. mii_ethtool_get_link_ksettings(&ks->mii, cmd);
  1130. return 0;
  1131. }
  1132. static int ks_set_link_ksettings(struct net_device *netdev,
  1133. const struct ethtool_link_ksettings *cmd)
  1134. {
  1135. struct ks_net *ks = netdev_priv(netdev);
  1136. return mii_ethtool_set_link_ksettings(&ks->mii, cmd);
  1137. }
  1138. static u32 ks_get_link(struct net_device *netdev)
  1139. {
  1140. struct ks_net *ks = netdev_priv(netdev);
  1141. return mii_link_ok(&ks->mii);
  1142. }
  1143. static int ks_nway_reset(struct net_device *netdev)
  1144. {
  1145. struct ks_net *ks = netdev_priv(netdev);
  1146. return mii_nway_restart(&ks->mii);
  1147. }
  1148. static const struct ethtool_ops ks_ethtool_ops = {
  1149. .get_drvinfo = ks_get_drvinfo,
  1150. .get_msglevel = ks_get_msglevel,
  1151. .set_msglevel = ks_set_msglevel,
  1152. .get_link = ks_get_link,
  1153. .nway_reset = ks_nway_reset,
  1154. .get_link_ksettings = ks_get_link_ksettings,
  1155. .set_link_ksettings = ks_set_link_ksettings,
  1156. };
  1157. /* MII interface controls */
  1158. /**
  1159. * ks_phy_reg - convert MII register into a KS8851 register
  1160. * @reg: MII register number.
  1161. *
  1162. * Return the KS8851 register number for the corresponding MII PHY register
  1163. * if possible. Return zero if the MII register has no direct mapping to the
  1164. * KS8851 register set.
  1165. */
  1166. static int ks_phy_reg(int reg)
  1167. {
  1168. switch (reg) {
  1169. case MII_BMCR:
  1170. return KS_P1MBCR;
  1171. case MII_BMSR:
  1172. return KS_P1MBSR;
  1173. case MII_PHYSID1:
  1174. return KS_PHY1ILR;
  1175. case MII_PHYSID2:
  1176. return KS_PHY1IHR;
  1177. case MII_ADVERTISE:
  1178. return KS_P1ANAR;
  1179. case MII_LPA:
  1180. return KS_P1ANLPR;
  1181. }
  1182. return 0x0;
  1183. }
  1184. /**
  1185. * ks_phy_read - MII interface PHY register read.
  1186. * @netdev: The network device the PHY is on.
  1187. * @phy_addr: Address of PHY (ignored as we only have one)
  1188. * @reg: The register to read.
  1189. *
  1190. * This call reads data from the PHY register specified in @reg. Since the
  1191. * device does not support all the MII registers, the non-existent values
  1192. * are always returned as zero.
  1193. *
  1194. * We return zero for unsupported registers as the MII code does not check
  1195. * the value returned for any error status, and simply returns it to the
  1196. * caller. The mii-tool that the driver was tested with takes any -ve error
  1197. * as real PHY capabilities, thus displaying incorrect data to the user.
  1198. */
  1199. static int ks_phy_read(struct net_device *netdev, int phy_addr, int reg)
  1200. {
  1201. struct ks_net *ks = netdev_priv(netdev);
  1202. int ksreg;
  1203. int result;
  1204. ksreg = ks_phy_reg(reg);
  1205. if (!ksreg)
  1206. return 0x0; /* no error return allowed, so use zero */
  1207. mutex_lock(&ks->lock);
  1208. result = ks_rdreg16(ks, ksreg);
  1209. mutex_unlock(&ks->lock);
  1210. return result;
  1211. }
  1212. static void ks_phy_write(struct net_device *netdev,
  1213. int phy, int reg, int value)
  1214. {
  1215. struct ks_net *ks = netdev_priv(netdev);
  1216. int ksreg;
  1217. ksreg = ks_phy_reg(reg);
  1218. if (ksreg) {
  1219. mutex_lock(&ks->lock);
  1220. ks_wrreg16(ks, ksreg, value);
  1221. mutex_unlock(&ks->lock);
  1222. }
  1223. }
  1224. /**
  1225. * ks_read_selftest - read the selftest memory info.
  1226. * @ks: The device state
  1227. *
  1228. * Read and check the TX/RX memory selftest information.
  1229. */
  1230. static int ks_read_selftest(struct ks_net *ks)
  1231. {
  1232. unsigned both_done = MBIR_TXMBF | MBIR_RXMBF;
  1233. int ret = 0;
  1234. unsigned rd;
  1235. rd = ks_rdreg16(ks, KS_MBIR);
  1236. if ((rd & both_done) != both_done) {
  1237. netdev_warn(ks->netdev, "Memory selftest not finished\n");
  1238. return 0;
  1239. }
  1240. if (rd & MBIR_TXMBFA) {
  1241. netdev_err(ks->netdev, "TX memory selftest fails\n");
  1242. ret |= 1;
  1243. }
  1244. if (rd & MBIR_RXMBFA) {
  1245. netdev_err(ks->netdev, "RX memory selftest fails\n");
  1246. ret |= 2;
  1247. }
  1248. netdev_info(ks->netdev, "the selftest passes\n");
  1249. return ret;
  1250. }
  1251. static void ks_setup(struct ks_net *ks)
  1252. {
  1253. u16 w;
  1254. /**
  1255. * Configure QMU Transmit
  1256. */
  1257. /* Setup Transmit Frame Data Pointer Auto-Increment (TXFDPR) */
  1258. ks_wrreg16(ks, KS_TXFDPR, TXFDPR_TXFPAI);
  1259. /* Setup Receive Frame Data Pointer Auto-Increment */
  1260. ks_wrreg16(ks, KS_RXFDPR, RXFDPR_RXFPAI);
  1261. /* Setup Receive Frame Threshold - 1 frame (RXFCTFC) */
  1262. ks_wrreg16(ks, KS_RXFCTR, 1 & RXFCTR_THRESHOLD_MASK);
  1263. /* Setup RxQ Command Control (RXQCR) */
  1264. ks->rc_rxqcr = RXQCR_CMD_CNTL;
  1265. ks_wrreg16(ks, KS_RXQCR, ks->rc_rxqcr);
  1266. /**
  1267. * set the force mode to half duplex, default is full duplex
  1268. * because if the auto-negotiation fails, most switch uses
  1269. * half-duplex.
  1270. */
  1271. w = ks_rdreg16(ks, KS_P1MBCR);
  1272. w &= ~P1MBCR_FORCE_FDX;
  1273. ks_wrreg16(ks, KS_P1MBCR, w);
  1274. w = TXCR_TXFCE | TXCR_TXPE | TXCR_TXCRC | TXCR_TCGIP;
  1275. ks_wrreg16(ks, KS_TXCR, w);
  1276. w = RXCR1_RXFCE | RXCR1_RXBE | RXCR1_RXUE | RXCR1_RXME | RXCR1_RXIPFCC;
  1277. if (ks->promiscuous) /* bPromiscuous */
  1278. w |= (RXCR1_RXAE | RXCR1_RXINVF);
  1279. else if (ks->all_mcast) /* Multicast address passed mode */
  1280. w |= (RXCR1_RXAE | RXCR1_RXMAFMA | RXCR1_RXPAFMA);
  1281. else /* Normal mode */
  1282. w |= RXCR1_RXPAFMA;
  1283. ks_wrreg16(ks, KS_RXCR1, w);
  1284. } /*ks_setup */
  1285. static void ks_setup_int(struct ks_net *ks)
  1286. {
  1287. ks->rc_ier = 0x00;
  1288. /* Clear the interrupts status of the hardware. */
  1289. ks_wrreg16(ks, KS_ISR, 0xffff);
  1290. /* Enables the interrupts of the hardware. */
  1291. ks->rc_ier = (IRQ_LCI | IRQ_TXI | IRQ_RXI);
  1292. } /* ks_setup_int */
  1293. static int ks_hw_init(struct ks_net *ks)
  1294. {
  1295. #define MHEADER_SIZE (sizeof(struct type_frame_head) * MAX_RECV_FRAMES)
  1296. ks->promiscuous = 0;
  1297. ks->all_mcast = 0;
  1298. ks->mcast_lst_size = 0;
  1299. ks->frame_head_info = devm_kmalloc(&ks->pdev->dev, MHEADER_SIZE,
  1300. GFP_KERNEL);
  1301. if (!ks->frame_head_info)
  1302. return false;
  1303. ks_set_mac(ks, KS_DEFAULT_MAC_ADDRESS);
  1304. return true;
  1305. }
  1306. #if defined(CONFIG_OF)
  1307. static const struct of_device_id ks8851_ml_dt_ids[] = {
  1308. { .compatible = "micrel,ks8851-mll" },
  1309. { /* sentinel */ }
  1310. };
  1311. MODULE_DEVICE_TABLE(of, ks8851_ml_dt_ids);
  1312. #endif
  1313. static int ks8851_probe(struct platform_device *pdev)
  1314. {
  1315. int err;
  1316. struct resource *io_d, *io_c;
  1317. struct net_device *netdev;
  1318. struct ks_net *ks;
  1319. u16 id, data;
  1320. const char *mac;
  1321. netdev = alloc_etherdev(sizeof(struct ks_net));
  1322. if (!netdev)
  1323. return -ENOMEM;
  1324. SET_NETDEV_DEV(netdev, &pdev->dev);
  1325. ks = netdev_priv(netdev);
  1326. ks->netdev = netdev;
  1327. io_d = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1328. ks->hw_addr = devm_ioremap_resource(&pdev->dev, io_d);
  1329. if (IS_ERR(ks->hw_addr)) {
  1330. err = PTR_ERR(ks->hw_addr);
  1331. goto err_free;
  1332. }
  1333. io_c = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  1334. ks->hw_addr_cmd = devm_ioremap_resource(&pdev->dev, io_c);
  1335. if (IS_ERR(ks->hw_addr_cmd)) {
  1336. err = PTR_ERR(ks->hw_addr_cmd);
  1337. goto err_free;
  1338. }
  1339. netdev->irq = platform_get_irq(pdev, 0);
  1340. if ((int)netdev->irq < 0) {
  1341. err = netdev->irq;
  1342. goto err_free;
  1343. }
  1344. ks->pdev = pdev;
  1345. mutex_init(&ks->lock);
  1346. spin_lock_init(&ks->statelock);
  1347. netdev->netdev_ops = &ks_netdev_ops;
  1348. netdev->ethtool_ops = &ks_ethtool_ops;
  1349. /* setup mii state */
  1350. ks->mii.dev = netdev;
  1351. ks->mii.phy_id = 1,
  1352. ks->mii.phy_id_mask = 1;
  1353. ks->mii.reg_num_mask = 0xf;
  1354. ks->mii.mdio_read = ks_phy_read;
  1355. ks->mii.mdio_write = ks_phy_write;
  1356. netdev_info(netdev, "message enable is %d\n", msg_enable);
  1357. /* set the default message enable */
  1358. ks->msg_enable = netif_msg_init(msg_enable, (NETIF_MSG_DRV |
  1359. NETIF_MSG_PROBE |
  1360. NETIF_MSG_LINK));
  1361. ks_read_config(ks);
  1362. /* simple check for a valid chip being connected to the bus */
  1363. if ((ks_rdreg16(ks, KS_CIDER) & ~CIDER_REV_MASK) != CIDER_ID) {
  1364. netdev_err(netdev, "failed to read device ID\n");
  1365. err = -ENODEV;
  1366. goto err_free;
  1367. }
  1368. if (ks_read_selftest(ks)) {
  1369. netdev_err(netdev, "failed to read device ID\n");
  1370. err = -ENODEV;
  1371. goto err_free;
  1372. }
  1373. err = register_netdev(netdev);
  1374. if (err)
  1375. goto err_free;
  1376. platform_set_drvdata(pdev, netdev);
  1377. ks_soft_reset(ks, GRR_GSR);
  1378. ks_hw_init(ks);
  1379. ks_disable_qmu(ks);
  1380. ks_setup(ks);
  1381. ks_setup_int(ks);
  1382. data = ks_rdreg16(ks, KS_OBCR);
  1383. ks_wrreg16(ks, KS_OBCR, data | OBCR_ODS_16MA);
  1384. /* overwriting the default MAC address */
  1385. if (pdev->dev.of_node) {
  1386. mac = of_get_mac_address(pdev->dev.of_node);
  1387. if (mac)
  1388. memcpy(ks->mac_addr, mac, ETH_ALEN);
  1389. } else {
  1390. struct ks8851_mll_platform_data *pdata;
  1391. pdata = dev_get_platdata(&pdev->dev);
  1392. if (!pdata) {
  1393. netdev_err(netdev, "No platform data\n");
  1394. err = -ENODEV;
  1395. goto err_pdata;
  1396. }
  1397. memcpy(ks->mac_addr, pdata->mac_addr, ETH_ALEN);
  1398. }
  1399. if (!is_valid_ether_addr(ks->mac_addr)) {
  1400. /* Use random MAC address if none passed */
  1401. eth_random_addr(ks->mac_addr);
  1402. netdev_info(netdev, "Using random mac address\n");
  1403. }
  1404. netdev_info(netdev, "Mac address is: %pM\n", ks->mac_addr);
  1405. memcpy(netdev->dev_addr, ks->mac_addr, ETH_ALEN);
  1406. ks_set_mac(ks, netdev->dev_addr);
  1407. id = ks_rdreg16(ks, KS_CIDER);
  1408. netdev_info(netdev, "Found chip, family: 0x%x, id: 0x%x, rev: 0x%x\n",
  1409. (id >> 8) & 0xff, (id >> 4) & 0xf, (id >> 1) & 0x7);
  1410. return 0;
  1411. err_pdata:
  1412. unregister_netdev(netdev);
  1413. err_free:
  1414. free_netdev(netdev);
  1415. return err;
  1416. }
  1417. static int ks8851_remove(struct platform_device *pdev)
  1418. {
  1419. struct net_device *netdev = platform_get_drvdata(pdev);
  1420. unregister_netdev(netdev);
  1421. free_netdev(netdev);
  1422. return 0;
  1423. }
  1424. static struct platform_driver ks8851_platform_driver = {
  1425. .driver = {
  1426. .name = DRV_NAME,
  1427. .of_match_table = of_match_ptr(ks8851_ml_dt_ids),
  1428. },
  1429. .probe = ks8851_probe,
  1430. .remove = ks8851_remove,
  1431. };
  1432. module_platform_driver(ks8851_platform_driver);
  1433. MODULE_DESCRIPTION("KS8851 MLL Network driver");
  1434. MODULE_AUTHOR("David Choi <david.choi@micrel.com>");
  1435. MODULE_LICENSE("GPL");
  1436. module_param_named(message, msg_enable, int, 0);
  1437. MODULE_PARM_DESC(message, "Message verbosity level (0=none, 31=all)");