main.c 116 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  5. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  6. *
  7. * This software is available to you under a choice of one of two
  8. * licenses. You may choose to be licensed under the terms of the GNU
  9. * General Public License (GPL) Version 2, available from the file
  10. * COPYING in the main directory of this source tree, or the
  11. * OpenIB.org BSD license below:
  12. *
  13. * Redistribution and use in source and binary forms, with or
  14. * without modification, are permitted provided that the following
  15. * conditions are met:
  16. *
  17. * - Redistributions of source code must retain the above
  18. * copyright notice, this list of conditions and the following
  19. * disclaimer.
  20. *
  21. * - Redistributions in binary form must reproduce the above
  22. * copyright notice, this list of conditions and the following
  23. * disclaimer in the documentation and/or other materials
  24. * provided with the distribution.
  25. *
  26. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  27. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  28. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  29. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  30. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  31. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  32. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  33. * SOFTWARE.
  34. */
  35. #include <linux/module.h>
  36. #include <linux/kernel.h>
  37. #include <linux/init.h>
  38. #include <linux/errno.h>
  39. #include <linux/pci.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/slab.h>
  42. #include <linux/io-mapping.h>
  43. #include <linux/delay.h>
  44. #include <linux/kmod.h>
  45. #include <linux/etherdevice.h>
  46. #include <net/devlink.h>
  47. #include <linux/mlx4/device.h>
  48. #include <linux/mlx4/doorbell.h>
  49. #include "mlx4.h"
  50. #include "fw.h"
  51. #include "icm.h"
  52. MODULE_AUTHOR("Roland Dreier");
  53. MODULE_DESCRIPTION("Mellanox ConnectX HCA low-level driver");
  54. MODULE_LICENSE("Dual BSD/GPL");
  55. MODULE_VERSION(DRV_VERSION);
  56. struct workqueue_struct *mlx4_wq;
  57. #ifdef CONFIG_MLX4_DEBUG
  58. int mlx4_debug_level = 0;
  59. module_param_named(debug_level, mlx4_debug_level, int, 0644);
  60. MODULE_PARM_DESC(debug_level, "Enable debug tracing if > 0");
  61. #endif /* CONFIG_MLX4_DEBUG */
  62. #ifdef CONFIG_PCI_MSI
  63. static int msi_x = 1;
  64. module_param(msi_x, int, 0444);
  65. MODULE_PARM_DESC(msi_x, "attempt to use MSI-X if nonzero");
  66. #else /* CONFIG_PCI_MSI */
  67. #define msi_x (0)
  68. #endif /* CONFIG_PCI_MSI */
  69. static uint8_t num_vfs[3] = {0, 0, 0};
  70. static int num_vfs_argc;
  71. module_param_array(num_vfs, byte , &num_vfs_argc, 0444);
  72. MODULE_PARM_DESC(num_vfs, "enable #num_vfs functions if num_vfs > 0\n"
  73. "num_vfs=port1,port2,port1+2");
  74. static uint8_t probe_vf[3] = {0, 0, 0};
  75. static int probe_vfs_argc;
  76. module_param_array(probe_vf, byte, &probe_vfs_argc, 0444);
  77. MODULE_PARM_DESC(probe_vf, "number of vfs to probe by pf driver (num_vfs > 0)\n"
  78. "probe_vf=port1,port2,port1+2");
  79. static int mlx4_log_num_mgm_entry_size = MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
  80. module_param_named(log_num_mgm_entry_size,
  81. mlx4_log_num_mgm_entry_size, int, 0444);
  82. MODULE_PARM_DESC(log_num_mgm_entry_size, "log mgm size, that defines the num"
  83. " of qp per mcg, for example:"
  84. " 10 gives 248.range: 7 <="
  85. " log_num_mgm_entry_size <= 12."
  86. " To activate device managed"
  87. " flow steering when available, set to -1");
  88. static bool enable_64b_cqe_eqe = true;
  89. module_param(enable_64b_cqe_eqe, bool, 0444);
  90. MODULE_PARM_DESC(enable_64b_cqe_eqe,
  91. "Enable 64 byte CQEs/EQEs when the FW supports this (default: True)");
  92. static bool enable_4k_uar;
  93. module_param(enable_4k_uar, bool, 0444);
  94. MODULE_PARM_DESC(enable_4k_uar,
  95. "Enable using 4K UAR. Should not be enabled if have VFs which do not support 4K UARs (default: false)");
  96. #define PF_CONTEXT_BEHAVIOUR_MASK (MLX4_FUNC_CAP_64B_EQE_CQE | \
  97. MLX4_FUNC_CAP_EQE_CQE_STRIDE | \
  98. MLX4_FUNC_CAP_DMFS_A0_STATIC)
  99. #define RESET_PERSIST_MASK_FLAGS (MLX4_FLAG_SRIOV)
  100. static char mlx4_version[] =
  101. DRV_NAME ": Mellanox ConnectX core driver v"
  102. DRV_VERSION "\n";
  103. static const struct mlx4_profile default_profile = {
  104. .num_qp = 1 << 18,
  105. .num_srq = 1 << 16,
  106. .rdmarc_per_qp = 1 << 4,
  107. .num_cq = 1 << 16,
  108. .num_mcg = 1 << 13,
  109. .num_mpt = 1 << 19,
  110. .num_mtt = 1 << 20, /* It is really num mtt segements */
  111. };
  112. static const struct mlx4_profile low_mem_profile = {
  113. .num_qp = 1 << 17,
  114. .num_srq = 1 << 6,
  115. .rdmarc_per_qp = 1 << 4,
  116. .num_cq = 1 << 8,
  117. .num_mcg = 1 << 8,
  118. .num_mpt = 1 << 9,
  119. .num_mtt = 1 << 7,
  120. };
  121. static int log_num_mac = 7;
  122. module_param_named(log_num_mac, log_num_mac, int, 0444);
  123. MODULE_PARM_DESC(log_num_mac, "Log2 max number of MACs per ETH port (1-7)");
  124. static int log_num_vlan;
  125. module_param_named(log_num_vlan, log_num_vlan, int, 0444);
  126. MODULE_PARM_DESC(log_num_vlan, "Log2 max number of VLANs per ETH port (0-7)");
  127. /* Log2 max number of VLANs per ETH port (0-7) */
  128. #define MLX4_LOG_NUM_VLANS 7
  129. #define MLX4_MIN_LOG_NUM_VLANS 0
  130. #define MLX4_MIN_LOG_NUM_MAC 1
  131. static bool use_prio;
  132. module_param_named(use_prio, use_prio, bool, 0444);
  133. MODULE_PARM_DESC(use_prio, "Enable steering by VLAN priority on ETH ports (deprecated)");
  134. int log_mtts_per_seg = ilog2(MLX4_MTT_ENTRY_PER_SEG);
  135. module_param_named(log_mtts_per_seg, log_mtts_per_seg, int, 0444);
  136. MODULE_PARM_DESC(log_mtts_per_seg, "Log2 number of MTT entries per segment (1-7)");
  137. static int port_type_array[2] = {MLX4_PORT_TYPE_NONE, MLX4_PORT_TYPE_NONE};
  138. static int arr_argc = 2;
  139. module_param_array(port_type_array, int, &arr_argc, 0444);
  140. MODULE_PARM_DESC(port_type_array, "Array of port types: HW_DEFAULT (0) is default "
  141. "1 for IB, 2 for Ethernet");
  142. struct mlx4_port_config {
  143. struct list_head list;
  144. enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
  145. struct pci_dev *pdev;
  146. };
  147. static atomic_t pf_loading = ATOMIC_INIT(0);
  148. static inline void mlx4_set_num_reserved_uars(struct mlx4_dev *dev,
  149. struct mlx4_dev_cap *dev_cap)
  150. {
  151. /* The reserved_uars is calculated by system page size unit.
  152. * Therefore, adjustment is added when the uar page size is less
  153. * than the system page size
  154. */
  155. dev->caps.reserved_uars =
  156. max_t(int,
  157. mlx4_get_num_reserved_uar(dev),
  158. dev_cap->reserved_uars /
  159. (1 << (PAGE_SHIFT - dev->uar_page_shift)));
  160. }
  161. int mlx4_check_port_params(struct mlx4_dev *dev,
  162. enum mlx4_port_type *port_type)
  163. {
  164. int i;
  165. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP)) {
  166. for (i = 0; i < dev->caps.num_ports - 1; i++) {
  167. if (port_type[i] != port_type[i + 1]) {
  168. mlx4_err(dev, "Only same port types supported on this HCA, aborting\n");
  169. return -EINVAL;
  170. }
  171. }
  172. }
  173. for (i = 0; i < dev->caps.num_ports; i++) {
  174. if (!(port_type[i] & dev->caps.supported_type[i+1])) {
  175. mlx4_err(dev, "Requested port type for port %d is not supported on this HCA\n",
  176. i + 1);
  177. return -EINVAL;
  178. }
  179. }
  180. return 0;
  181. }
  182. static void mlx4_set_port_mask(struct mlx4_dev *dev)
  183. {
  184. int i;
  185. for (i = 1; i <= dev->caps.num_ports; ++i)
  186. dev->caps.port_mask[i] = dev->caps.port_type[i];
  187. }
  188. enum {
  189. MLX4_QUERY_FUNC_NUM_SYS_EQS = 1 << 0,
  190. };
  191. static int mlx4_query_func(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  192. {
  193. int err = 0;
  194. struct mlx4_func func;
  195. if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS) {
  196. err = mlx4_QUERY_FUNC(dev, &func, 0);
  197. if (err) {
  198. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  199. return err;
  200. }
  201. dev_cap->max_eqs = func.max_eq;
  202. dev_cap->reserved_eqs = func.rsvd_eqs;
  203. dev_cap->reserved_uars = func.rsvd_uars;
  204. err |= MLX4_QUERY_FUNC_NUM_SYS_EQS;
  205. }
  206. return err;
  207. }
  208. static void mlx4_enable_cqe_eqe_stride(struct mlx4_dev *dev)
  209. {
  210. struct mlx4_caps *dev_cap = &dev->caps;
  211. /* FW not supporting or cancelled by user */
  212. if (!(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_EQE_STRIDE) ||
  213. !(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_CQE_STRIDE))
  214. return;
  215. /* Must have 64B CQE_EQE enabled by FW to use bigger stride
  216. * When FW has NCSI it may decide not to report 64B CQE/EQEs
  217. */
  218. if (!(dev_cap->flags & MLX4_DEV_CAP_FLAG_64B_EQE) ||
  219. !(dev_cap->flags & MLX4_DEV_CAP_FLAG_64B_CQE)) {
  220. dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
  221. dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
  222. return;
  223. }
  224. if (cache_line_size() == 128 || cache_line_size() == 256) {
  225. mlx4_dbg(dev, "Enabling CQE stride cacheLine supported\n");
  226. /* Changing the real data inside CQE size to 32B */
  227. dev_cap->flags &= ~MLX4_DEV_CAP_FLAG_64B_CQE;
  228. dev_cap->flags &= ~MLX4_DEV_CAP_FLAG_64B_EQE;
  229. if (mlx4_is_master(dev))
  230. dev_cap->function_caps |= MLX4_FUNC_CAP_EQE_CQE_STRIDE;
  231. } else {
  232. if (cache_line_size() != 32 && cache_line_size() != 64)
  233. mlx4_dbg(dev, "Disabling CQE stride, cacheLine size unsupported\n");
  234. dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
  235. dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
  236. }
  237. }
  238. static int _mlx4_dev_port(struct mlx4_dev *dev, int port,
  239. struct mlx4_port_cap *port_cap)
  240. {
  241. dev->caps.vl_cap[port] = port_cap->max_vl;
  242. dev->caps.ib_mtu_cap[port] = port_cap->ib_mtu;
  243. dev->phys_caps.gid_phys_table_len[port] = port_cap->max_gids;
  244. dev->phys_caps.pkey_phys_table_len[port] = port_cap->max_pkeys;
  245. /* set gid and pkey table operating lengths by default
  246. * to non-sriov values
  247. */
  248. dev->caps.gid_table_len[port] = port_cap->max_gids;
  249. dev->caps.pkey_table_len[port] = port_cap->max_pkeys;
  250. dev->caps.port_width_cap[port] = port_cap->max_port_width;
  251. dev->caps.eth_mtu_cap[port] = port_cap->eth_mtu;
  252. dev->caps.max_tc_eth = port_cap->max_tc_eth;
  253. dev->caps.def_mac[port] = port_cap->def_mac;
  254. dev->caps.supported_type[port] = port_cap->supported_port_types;
  255. dev->caps.suggested_type[port] = port_cap->suggested_type;
  256. dev->caps.default_sense[port] = port_cap->default_sense;
  257. dev->caps.trans_type[port] = port_cap->trans_type;
  258. dev->caps.vendor_oui[port] = port_cap->vendor_oui;
  259. dev->caps.wavelength[port] = port_cap->wavelength;
  260. dev->caps.trans_code[port] = port_cap->trans_code;
  261. return 0;
  262. }
  263. static int mlx4_dev_port(struct mlx4_dev *dev, int port,
  264. struct mlx4_port_cap *port_cap)
  265. {
  266. int err = 0;
  267. err = mlx4_QUERY_PORT(dev, port, port_cap);
  268. if (err)
  269. mlx4_err(dev, "QUERY_PORT command failed.\n");
  270. return err;
  271. }
  272. static inline void mlx4_enable_ignore_fcs(struct mlx4_dev *dev)
  273. {
  274. if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_IGNORE_FCS))
  275. return;
  276. if (mlx4_is_mfunc(dev)) {
  277. mlx4_dbg(dev, "SRIOV mode - Disabling Ignore FCS");
  278. dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_IGNORE_FCS;
  279. return;
  280. }
  281. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_FCS_KEEP)) {
  282. mlx4_dbg(dev,
  283. "Keep FCS is not supported - Disabling Ignore FCS");
  284. dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_IGNORE_FCS;
  285. return;
  286. }
  287. }
  288. #define MLX4_A0_STEERING_TABLE_SIZE 256
  289. static int mlx4_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  290. {
  291. int err;
  292. int i;
  293. err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
  294. if (err) {
  295. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
  296. return err;
  297. }
  298. mlx4_dev_cap_dump(dev, dev_cap);
  299. if (dev_cap->min_page_sz > PAGE_SIZE) {
  300. mlx4_err(dev, "HCA minimum page size of %d bigger than kernel PAGE_SIZE of %ld, aborting\n",
  301. dev_cap->min_page_sz, PAGE_SIZE);
  302. return -ENODEV;
  303. }
  304. if (dev_cap->num_ports > MLX4_MAX_PORTS) {
  305. mlx4_err(dev, "HCA has %d ports, but we only support %d, aborting\n",
  306. dev_cap->num_ports, MLX4_MAX_PORTS);
  307. return -ENODEV;
  308. }
  309. if (dev_cap->uar_size > pci_resource_len(dev->persist->pdev, 2)) {
  310. mlx4_err(dev, "HCA reported UAR size of 0x%x bigger than PCI resource 2 size of 0x%llx, aborting\n",
  311. dev_cap->uar_size,
  312. (unsigned long long)
  313. pci_resource_len(dev->persist->pdev, 2));
  314. return -ENODEV;
  315. }
  316. dev->caps.num_ports = dev_cap->num_ports;
  317. dev->caps.num_sys_eqs = dev_cap->num_sys_eqs;
  318. dev->phys_caps.num_phys_eqs = dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS ?
  319. dev->caps.num_sys_eqs :
  320. MLX4_MAX_EQ_NUM;
  321. for (i = 1; i <= dev->caps.num_ports; ++i) {
  322. err = _mlx4_dev_port(dev, i, dev_cap->port_cap + i);
  323. if (err) {
  324. mlx4_err(dev, "QUERY_PORT command failed, aborting\n");
  325. return err;
  326. }
  327. }
  328. dev->caps.uar_page_size = PAGE_SIZE;
  329. dev->caps.num_uars = dev_cap->uar_size / PAGE_SIZE;
  330. dev->caps.local_ca_ack_delay = dev_cap->local_ca_ack_delay;
  331. dev->caps.bf_reg_size = dev_cap->bf_reg_size;
  332. dev->caps.bf_regs_per_page = dev_cap->bf_regs_per_page;
  333. dev->caps.max_sq_sg = dev_cap->max_sq_sg;
  334. dev->caps.max_rq_sg = dev_cap->max_rq_sg;
  335. dev->caps.max_wqes = dev_cap->max_qp_sz;
  336. dev->caps.max_qp_init_rdma = dev_cap->max_requester_per_qp;
  337. dev->caps.max_srq_wqes = dev_cap->max_srq_sz;
  338. dev->caps.max_srq_sge = dev_cap->max_rq_sg - 1;
  339. dev->caps.reserved_srqs = dev_cap->reserved_srqs;
  340. dev->caps.max_sq_desc_sz = dev_cap->max_sq_desc_sz;
  341. dev->caps.max_rq_desc_sz = dev_cap->max_rq_desc_sz;
  342. /*
  343. * Subtract 1 from the limit because we need to allocate a
  344. * spare CQE so the HCA HW can tell the difference between an
  345. * empty CQ and a full CQ.
  346. */
  347. dev->caps.max_cqes = dev_cap->max_cq_sz - 1;
  348. dev->caps.reserved_cqs = dev_cap->reserved_cqs;
  349. dev->caps.reserved_eqs = dev_cap->reserved_eqs;
  350. dev->caps.reserved_mtts = dev_cap->reserved_mtts;
  351. dev->caps.reserved_mrws = dev_cap->reserved_mrws;
  352. dev->caps.reserved_pds = dev_cap->reserved_pds;
  353. dev->caps.reserved_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
  354. dev_cap->reserved_xrcds : 0;
  355. dev->caps.max_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
  356. dev_cap->max_xrcds : 0;
  357. dev->caps.mtt_entry_sz = dev_cap->mtt_entry_sz;
  358. dev->caps.max_msg_sz = dev_cap->max_msg_sz;
  359. dev->caps.page_size_cap = ~(u32) (dev_cap->min_page_sz - 1);
  360. dev->caps.flags = dev_cap->flags;
  361. dev->caps.flags2 = dev_cap->flags2;
  362. dev->caps.bmme_flags = dev_cap->bmme_flags;
  363. dev->caps.reserved_lkey = dev_cap->reserved_lkey;
  364. dev->caps.stat_rate_support = dev_cap->stat_rate_support;
  365. dev->caps.max_gso_sz = dev_cap->max_gso_sz;
  366. dev->caps.max_rss_tbl_sz = dev_cap->max_rss_tbl_sz;
  367. dev->caps.wol_port[1] = dev_cap->wol_port[1];
  368. dev->caps.wol_port[2] = dev_cap->wol_port[2];
  369. /* Save uar page shift */
  370. if (!mlx4_is_slave(dev)) {
  371. /* Virtual PCI function needs to determine UAR page size from
  372. * firmware. Only master PCI function can set the uar page size
  373. */
  374. if (enable_4k_uar || !dev->persist->num_vfs)
  375. dev->uar_page_shift = DEFAULT_UAR_PAGE_SHIFT;
  376. else
  377. dev->uar_page_shift = PAGE_SHIFT;
  378. mlx4_set_num_reserved_uars(dev, dev_cap);
  379. }
  380. if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_PHV_EN) {
  381. struct mlx4_init_hca_param hca_param;
  382. memset(&hca_param, 0, sizeof(hca_param));
  383. err = mlx4_QUERY_HCA(dev, &hca_param);
  384. /* Turn off PHV_EN flag in case phv_check_en is set.
  385. * phv_check_en is a HW check that parse the packet and verify
  386. * phv bit was reported correctly in the wqe. To allow QinQ
  387. * PHV_EN flag should be set and phv_check_en must be cleared
  388. * otherwise QinQ packets will be drop by the HW.
  389. */
  390. if (err || hca_param.phv_check_en)
  391. dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_PHV_EN;
  392. }
  393. /* Sense port always allowed on supported devices for ConnectX-1 and -2 */
  394. if (mlx4_priv(dev)->pci_dev_data & MLX4_PCI_DEV_FORCE_SENSE_PORT)
  395. dev->caps.flags |= MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
  396. /* Don't do sense port on multifunction devices (for now at least) */
  397. if (mlx4_is_mfunc(dev))
  398. dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
  399. if (mlx4_low_memory_profile()) {
  400. dev->caps.log_num_macs = MLX4_MIN_LOG_NUM_MAC;
  401. dev->caps.log_num_vlans = MLX4_MIN_LOG_NUM_VLANS;
  402. } else {
  403. dev->caps.log_num_macs = log_num_mac;
  404. dev->caps.log_num_vlans = MLX4_LOG_NUM_VLANS;
  405. }
  406. for (i = 1; i <= dev->caps.num_ports; ++i) {
  407. dev->caps.port_type[i] = MLX4_PORT_TYPE_NONE;
  408. if (dev->caps.supported_type[i]) {
  409. /* if only ETH is supported - assign ETH */
  410. if (dev->caps.supported_type[i] == MLX4_PORT_TYPE_ETH)
  411. dev->caps.port_type[i] = MLX4_PORT_TYPE_ETH;
  412. /* if only IB is supported, assign IB */
  413. else if (dev->caps.supported_type[i] ==
  414. MLX4_PORT_TYPE_IB)
  415. dev->caps.port_type[i] = MLX4_PORT_TYPE_IB;
  416. else {
  417. /* if IB and ETH are supported, we set the port
  418. * type according to user selection of port type;
  419. * if user selected none, take the FW hint */
  420. if (port_type_array[i - 1] == MLX4_PORT_TYPE_NONE)
  421. dev->caps.port_type[i] = dev->caps.suggested_type[i] ?
  422. MLX4_PORT_TYPE_ETH : MLX4_PORT_TYPE_IB;
  423. else
  424. dev->caps.port_type[i] = port_type_array[i - 1];
  425. }
  426. }
  427. /*
  428. * Link sensing is allowed on the port if 3 conditions are true:
  429. * 1. Both protocols are supported on the port.
  430. * 2. Different types are supported on the port
  431. * 3. FW declared that it supports link sensing
  432. */
  433. mlx4_priv(dev)->sense.sense_allowed[i] =
  434. ((dev->caps.supported_type[i] == MLX4_PORT_TYPE_AUTO) &&
  435. (dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
  436. (dev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT));
  437. /*
  438. * If "default_sense" bit is set, we move the port to "AUTO" mode
  439. * and perform sense_port FW command to try and set the correct
  440. * port type from beginning
  441. */
  442. if (mlx4_priv(dev)->sense.sense_allowed[i] && dev->caps.default_sense[i]) {
  443. enum mlx4_port_type sensed_port = MLX4_PORT_TYPE_NONE;
  444. dev->caps.possible_type[i] = MLX4_PORT_TYPE_AUTO;
  445. mlx4_SENSE_PORT(dev, i, &sensed_port);
  446. if (sensed_port != MLX4_PORT_TYPE_NONE)
  447. dev->caps.port_type[i] = sensed_port;
  448. } else {
  449. dev->caps.possible_type[i] = dev->caps.port_type[i];
  450. }
  451. if (dev->caps.log_num_macs > dev_cap->port_cap[i].log_max_macs) {
  452. dev->caps.log_num_macs = dev_cap->port_cap[i].log_max_macs;
  453. mlx4_warn(dev, "Requested number of MACs is too much for port %d, reducing to %d\n",
  454. i, 1 << dev->caps.log_num_macs);
  455. }
  456. if (dev->caps.log_num_vlans > dev_cap->port_cap[i].log_max_vlans) {
  457. dev->caps.log_num_vlans = dev_cap->port_cap[i].log_max_vlans;
  458. mlx4_warn(dev, "Requested number of VLANs is too much for port %d, reducing to %d\n",
  459. i, 1 << dev->caps.log_num_vlans);
  460. }
  461. }
  462. if (mlx4_is_master(dev) && (dev->caps.num_ports == 2) &&
  463. (port_type_array[0] == MLX4_PORT_TYPE_IB) &&
  464. (port_type_array[1] == MLX4_PORT_TYPE_ETH)) {
  465. mlx4_warn(dev,
  466. "Granular QoS per VF not supported with IB/Eth configuration\n");
  467. dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_QOS_VPP;
  468. }
  469. dev->caps.max_counters = dev_cap->max_counters;
  470. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] = dev_cap->reserved_qps;
  471. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] =
  472. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] =
  473. (1 << dev->caps.log_num_macs) *
  474. (1 << dev->caps.log_num_vlans) *
  475. dev->caps.num_ports;
  476. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH] = MLX4_NUM_FEXCH;
  477. if (dev_cap->dmfs_high_rate_qpn_base > 0 &&
  478. dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_FS_EN)
  479. dev->caps.dmfs_high_rate_qpn_base = dev_cap->dmfs_high_rate_qpn_base;
  480. else
  481. dev->caps.dmfs_high_rate_qpn_base =
  482. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW];
  483. if (dev_cap->dmfs_high_rate_qpn_range > 0 &&
  484. dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_FS_EN) {
  485. dev->caps.dmfs_high_rate_qpn_range = dev_cap->dmfs_high_rate_qpn_range;
  486. dev->caps.dmfs_high_steer_mode = MLX4_STEERING_DMFS_A0_DEFAULT;
  487. dev->caps.flags2 |= MLX4_DEV_CAP_FLAG2_FS_A0;
  488. } else {
  489. dev->caps.dmfs_high_steer_mode = MLX4_STEERING_DMFS_A0_NOT_SUPPORTED;
  490. dev->caps.dmfs_high_rate_qpn_base =
  491. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW];
  492. dev->caps.dmfs_high_rate_qpn_range = MLX4_A0_STEERING_TABLE_SIZE;
  493. }
  494. dev->caps.rl_caps = dev_cap->rl_caps;
  495. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_RSS_RAW_ETH] =
  496. dev->caps.dmfs_high_rate_qpn_range;
  497. dev->caps.reserved_qps = dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] +
  498. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] +
  499. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] +
  500. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH];
  501. dev->caps.sqp_demux = (mlx4_is_master(dev)) ? MLX4_MAX_NUM_SLAVES : 0;
  502. if (!enable_64b_cqe_eqe && !mlx4_is_slave(dev)) {
  503. if (dev_cap->flags &
  504. (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) {
  505. mlx4_warn(dev, "64B EQEs/CQEs supported by the device but not enabled\n");
  506. dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_CQE;
  507. dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_EQE;
  508. }
  509. if (dev_cap->flags2 &
  510. (MLX4_DEV_CAP_FLAG2_CQE_STRIDE |
  511. MLX4_DEV_CAP_FLAG2_EQE_STRIDE)) {
  512. mlx4_warn(dev, "Disabling EQE/CQE stride per user request\n");
  513. dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
  514. dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
  515. }
  516. }
  517. if ((dev->caps.flags &
  518. (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) &&
  519. mlx4_is_master(dev))
  520. dev->caps.function_caps |= MLX4_FUNC_CAP_64B_EQE_CQE;
  521. if (!mlx4_is_slave(dev)) {
  522. mlx4_enable_cqe_eqe_stride(dev);
  523. dev->caps.alloc_res_qp_mask =
  524. (dev->caps.bf_reg_size ? MLX4_RESERVE_ETH_BF_QP : 0) |
  525. MLX4_RESERVE_A0_QP;
  526. if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_ETS_CFG) &&
  527. dev->caps.flags & MLX4_DEV_CAP_FLAG_SET_ETH_SCHED) {
  528. mlx4_warn(dev, "Old device ETS support detected\n");
  529. mlx4_warn(dev, "Consider upgrading device FW.\n");
  530. dev->caps.flags2 |= MLX4_DEV_CAP_FLAG2_ETS_CFG;
  531. }
  532. } else {
  533. dev->caps.alloc_res_qp_mask = 0;
  534. }
  535. mlx4_enable_ignore_fcs(dev);
  536. return 0;
  537. }
  538. static int mlx4_get_pcie_dev_link_caps(struct mlx4_dev *dev,
  539. enum pci_bus_speed *speed,
  540. enum pcie_link_width *width)
  541. {
  542. u32 lnkcap1, lnkcap2;
  543. int err1, err2;
  544. #define PCIE_MLW_CAP_SHIFT 4 /* start of MLW mask in link capabilities */
  545. *speed = PCI_SPEED_UNKNOWN;
  546. *width = PCIE_LNK_WIDTH_UNKNOWN;
  547. err1 = pcie_capability_read_dword(dev->persist->pdev, PCI_EXP_LNKCAP,
  548. &lnkcap1);
  549. err2 = pcie_capability_read_dword(dev->persist->pdev, PCI_EXP_LNKCAP2,
  550. &lnkcap2);
  551. if (!err2 && lnkcap2) { /* PCIe r3.0-compliant */
  552. if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_8_0GB)
  553. *speed = PCIE_SPEED_8_0GT;
  554. else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_5_0GB)
  555. *speed = PCIE_SPEED_5_0GT;
  556. else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_2_5GB)
  557. *speed = PCIE_SPEED_2_5GT;
  558. }
  559. if (!err1) {
  560. *width = (lnkcap1 & PCI_EXP_LNKCAP_MLW) >> PCIE_MLW_CAP_SHIFT;
  561. if (!lnkcap2) { /* pre-r3.0 */
  562. if (lnkcap1 & PCI_EXP_LNKCAP_SLS_5_0GB)
  563. *speed = PCIE_SPEED_5_0GT;
  564. else if (lnkcap1 & PCI_EXP_LNKCAP_SLS_2_5GB)
  565. *speed = PCIE_SPEED_2_5GT;
  566. }
  567. }
  568. if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN) {
  569. return err1 ? err1 :
  570. err2 ? err2 : -EINVAL;
  571. }
  572. return 0;
  573. }
  574. static void mlx4_check_pcie_caps(struct mlx4_dev *dev)
  575. {
  576. enum pcie_link_width width, width_cap;
  577. enum pci_bus_speed speed, speed_cap;
  578. int err;
  579. #define PCIE_SPEED_STR(speed) \
  580. (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" : \
  581. speed == PCIE_SPEED_5_0GT ? "5.0GT/s" : \
  582. speed == PCIE_SPEED_2_5GT ? "2.5GT/s" : \
  583. "Unknown")
  584. err = mlx4_get_pcie_dev_link_caps(dev, &speed_cap, &width_cap);
  585. if (err) {
  586. mlx4_warn(dev,
  587. "Unable to determine PCIe device BW capabilities\n");
  588. return;
  589. }
  590. err = pcie_get_minimum_link(dev->persist->pdev, &speed, &width);
  591. if (err || speed == PCI_SPEED_UNKNOWN ||
  592. width == PCIE_LNK_WIDTH_UNKNOWN) {
  593. mlx4_warn(dev,
  594. "Unable to determine PCI device chain minimum BW\n");
  595. return;
  596. }
  597. if (width != width_cap || speed != speed_cap)
  598. mlx4_warn(dev,
  599. "PCIe BW is different than device's capability\n");
  600. mlx4_info(dev, "PCIe link speed is %s, device supports %s\n",
  601. PCIE_SPEED_STR(speed), PCIE_SPEED_STR(speed_cap));
  602. mlx4_info(dev, "PCIe link width is x%d, device supports x%d\n",
  603. width, width_cap);
  604. return;
  605. }
  606. /*The function checks if there are live vf, return the num of them*/
  607. static int mlx4_how_many_lives_vf(struct mlx4_dev *dev)
  608. {
  609. struct mlx4_priv *priv = mlx4_priv(dev);
  610. struct mlx4_slave_state *s_state;
  611. int i;
  612. int ret = 0;
  613. for (i = 1/*the ppf is 0*/; i < dev->num_slaves; ++i) {
  614. s_state = &priv->mfunc.master.slave_state[i];
  615. if (s_state->active && s_state->last_cmd !=
  616. MLX4_COMM_CMD_RESET) {
  617. mlx4_warn(dev, "%s: slave: %d is still active\n",
  618. __func__, i);
  619. ret++;
  620. }
  621. }
  622. return ret;
  623. }
  624. int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey)
  625. {
  626. u32 qk = MLX4_RESERVED_QKEY_BASE;
  627. if (qpn >= dev->phys_caps.base_tunnel_sqpn + 8 * MLX4_MFUNC_MAX ||
  628. qpn < dev->phys_caps.base_proxy_sqpn)
  629. return -EINVAL;
  630. if (qpn >= dev->phys_caps.base_tunnel_sqpn)
  631. /* tunnel qp */
  632. qk += qpn - dev->phys_caps.base_tunnel_sqpn;
  633. else
  634. qk += qpn - dev->phys_caps.base_proxy_sqpn;
  635. *qkey = qk;
  636. return 0;
  637. }
  638. EXPORT_SYMBOL(mlx4_get_parav_qkey);
  639. void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port, int i, int val)
  640. {
  641. struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
  642. if (!mlx4_is_master(dev))
  643. return;
  644. priv->virt2phys_pkey[slave][port - 1][i] = val;
  645. }
  646. EXPORT_SYMBOL(mlx4_sync_pkey_table);
  647. void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid)
  648. {
  649. struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
  650. if (!mlx4_is_master(dev))
  651. return;
  652. priv->slave_node_guids[slave] = guid;
  653. }
  654. EXPORT_SYMBOL(mlx4_put_slave_node_guid);
  655. __be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave)
  656. {
  657. struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
  658. if (!mlx4_is_master(dev))
  659. return 0;
  660. return priv->slave_node_guids[slave];
  661. }
  662. EXPORT_SYMBOL(mlx4_get_slave_node_guid);
  663. int mlx4_is_slave_active(struct mlx4_dev *dev, int slave)
  664. {
  665. struct mlx4_priv *priv = mlx4_priv(dev);
  666. struct mlx4_slave_state *s_slave;
  667. if (!mlx4_is_master(dev))
  668. return 0;
  669. s_slave = &priv->mfunc.master.slave_state[slave];
  670. return !!s_slave->active;
  671. }
  672. EXPORT_SYMBOL(mlx4_is_slave_active);
  673. void mlx4_handle_eth_header_mcast_prio(struct mlx4_net_trans_rule_hw_ctrl *ctrl,
  674. struct _rule_hw *eth_header)
  675. {
  676. if (is_multicast_ether_addr(eth_header->eth.dst_mac) ||
  677. is_broadcast_ether_addr(eth_header->eth.dst_mac)) {
  678. struct mlx4_net_trans_rule_hw_eth *eth =
  679. (struct mlx4_net_trans_rule_hw_eth *)eth_header;
  680. struct _rule_hw *next_rule = (struct _rule_hw *)(eth + 1);
  681. bool last_rule = next_rule->size == 0 && next_rule->id == 0 &&
  682. next_rule->rsvd == 0;
  683. if (last_rule)
  684. ctrl->prio = cpu_to_be16(MLX4_DOMAIN_NIC);
  685. }
  686. }
  687. EXPORT_SYMBOL(mlx4_handle_eth_header_mcast_prio);
  688. static void slave_adjust_steering_mode(struct mlx4_dev *dev,
  689. struct mlx4_dev_cap *dev_cap,
  690. struct mlx4_init_hca_param *hca_param)
  691. {
  692. dev->caps.steering_mode = hca_param->steering_mode;
  693. if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
  694. dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
  695. dev->caps.fs_log_max_ucast_qp_range_size =
  696. dev_cap->fs_log_max_ucast_qp_range_size;
  697. } else
  698. dev->caps.num_qp_per_mgm =
  699. 4 * ((1 << hca_param->log_mc_entry_sz)/16 - 2);
  700. mlx4_dbg(dev, "Steering mode is: %s\n",
  701. mlx4_steering_mode_str(dev->caps.steering_mode));
  702. }
  703. static void mlx4_slave_destroy_special_qp_cap(struct mlx4_dev *dev)
  704. {
  705. kfree(dev->caps.spec_qps);
  706. dev->caps.spec_qps = NULL;
  707. }
  708. static int mlx4_slave_special_qp_cap(struct mlx4_dev *dev)
  709. {
  710. struct mlx4_func_cap *func_cap = NULL;
  711. struct mlx4_caps *caps = &dev->caps;
  712. int i, err = 0;
  713. func_cap = kzalloc(sizeof(*func_cap), GFP_KERNEL);
  714. caps->spec_qps = kcalloc(caps->num_ports, sizeof(*caps->spec_qps), GFP_KERNEL);
  715. if (!func_cap || !caps->spec_qps) {
  716. mlx4_err(dev, "Failed to allocate memory for special qps cap\n");
  717. err = -ENOMEM;
  718. goto err_mem;
  719. }
  720. for (i = 1; i <= caps->num_ports; ++i) {
  721. err = mlx4_QUERY_FUNC_CAP(dev, i, func_cap);
  722. if (err) {
  723. mlx4_err(dev, "QUERY_FUNC_CAP port command failed for port %d, aborting (%d)\n",
  724. i, err);
  725. goto err_mem;
  726. }
  727. caps->spec_qps[i - 1] = func_cap->spec_qps;
  728. caps->port_mask[i] = caps->port_type[i];
  729. caps->phys_port_id[i] = func_cap->phys_port_id;
  730. err = mlx4_get_slave_pkey_gid_tbl_len(dev, i,
  731. &caps->gid_table_len[i],
  732. &caps->pkey_table_len[i]);
  733. if (err) {
  734. mlx4_err(dev, "QUERY_PORT command failed for port %d, aborting (%d)\n",
  735. i, err);
  736. goto err_mem;
  737. }
  738. }
  739. err_mem:
  740. if (err)
  741. mlx4_slave_destroy_special_qp_cap(dev);
  742. kfree(func_cap);
  743. return err;
  744. }
  745. static int mlx4_slave_cap(struct mlx4_dev *dev)
  746. {
  747. int err;
  748. u32 page_size;
  749. struct mlx4_dev_cap *dev_cap = NULL;
  750. struct mlx4_func_cap *func_cap = NULL;
  751. struct mlx4_init_hca_param *hca_param = NULL;
  752. hca_param = kzalloc(sizeof(*hca_param), GFP_KERNEL);
  753. func_cap = kzalloc(sizeof(*func_cap), GFP_KERNEL);
  754. dev_cap = kzalloc(sizeof(*dev_cap), GFP_KERNEL);
  755. if (!hca_param || !func_cap || !dev_cap) {
  756. mlx4_err(dev, "Failed to allocate memory for slave_cap\n");
  757. err = -ENOMEM;
  758. goto free_mem;
  759. }
  760. err = mlx4_QUERY_HCA(dev, hca_param);
  761. if (err) {
  762. mlx4_err(dev, "QUERY_HCA command failed, aborting\n");
  763. goto free_mem;
  764. }
  765. /* fail if the hca has an unknown global capability
  766. * at this time global_caps should be always zeroed
  767. */
  768. if (hca_param->global_caps) {
  769. mlx4_err(dev, "Unknown hca global capabilities\n");
  770. err = -EINVAL;
  771. goto free_mem;
  772. }
  773. dev->caps.hca_core_clock = hca_param->hca_core_clock;
  774. dev->caps.max_qp_dest_rdma = 1 << hca_param->log_rd_per_qp;
  775. err = mlx4_dev_cap(dev, dev_cap);
  776. if (err) {
  777. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
  778. goto free_mem;
  779. }
  780. err = mlx4_QUERY_FW(dev);
  781. if (err)
  782. mlx4_err(dev, "QUERY_FW command failed: could not get FW version\n");
  783. page_size = ~dev->caps.page_size_cap + 1;
  784. mlx4_warn(dev, "HCA minimum page size:%d\n", page_size);
  785. if (page_size > PAGE_SIZE) {
  786. mlx4_err(dev, "HCA minimum page size of %d bigger than kernel PAGE_SIZE of %ld, aborting\n",
  787. page_size, PAGE_SIZE);
  788. err = -ENODEV;
  789. goto free_mem;
  790. }
  791. /* Set uar_page_shift for VF */
  792. dev->uar_page_shift = hca_param->uar_page_sz + 12;
  793. /* Make sure the master uar page size is valid */
  794. if (dev->uar_page_shift > PAGE_SHIFT) {
  795. mlx4_err(dev,
  796. "Invalid configuration: uar page size is larger than system page size\n");
  797. err = -ENODEV;
  798. goto free_mem;
  799. }
  800. /* Set reserved_uars based on the uar_page_shift */
  801. mlx4_set_num_reserved_uars(dev, dev_cap);
  802. /* Although uar page size in FW differs from system page size,
  803. * upper software layers (mlx4_ib, mlx4_en and part of mlx4_core)
  804. * still works with assumption that uar page size == system page size
  805. */
  806. dev->caps.uar_page_size = PAGE_SIZE;
  807. err = mlx4_QUERY_FUNC_CAP(dev, 0, func_cap);
  808. if (err) {
  809. mlx4_err(dev, "QUERY_FUNC_CAP general command failed, aborting (%d)\n",
  810. err);
  811. goto free_mem;
  812. }
  813. if ((func_cap->pf_context_behaviour | PF_CONTEXT_BEHAVIOUR_MASK) !=
  814. PF_CONTEXT_BEHAVIOUR_MASK) {
  815. mlx4_err(dev, "Unknown pf context behaviour %x known flags %x\n",
  816. func_cap->pf_context_behaviour,
  817. PF_CONTEXT_BEHAVIOUR_MASK);
  818. err = -EINVAL;
  819. goto free_mem;
  820. }
  821. dev->caps.num_ports = func_cap->num_ports;
  822. dev->quotas.qp = func_cap->qp_quota;
  823. dev->quotas.srq = func_cap->srq_quota;
  824. dev->quotas.cq = func_cap->cq_quota;
  825. dev->quotas.mpt = func_cap->mpt_quota;
  826. dev->quotas.mtt = func_cap->mtt_quota;
  827. dev->caps.num_qps = 1 << hca_param->log_num_qps;
  828. dev->caps.num_srqs = 1 << hca_param->log_num_srqs;
  829. dev->caps.num_cqs = 1 << hca_param->log_num_cqs;
  830. dev->caps.num_mpts = 1 << hca_param->log_mpt_sz;
  831. dev->caps.num_eqs = func_cap->max_eq;
  832. dev->caps.reserved_eqs = func_cap->reserved_eq;
  833. dev->caps.reserved_lkey = func_cap->reserved_lkey;
  834. dev->caps.num_pds = MLX4_NUM_PDS;
  835. dev->caps.num_mgms = 0;
  836. dev->caps.num_amgms = 0;
  837. if (dev->caps.num_ports > MLX4_MAX_PORTS) {
  838. mlx4_err(dev, "HCA has %d ports, but we only support %d, aborting\n",
  839. dev->caps.num_ports, MLX4_MAX_PORTS);
  840. err = -ENODEV;
  841. goto free_mem;
  842. }
  843. mlx4_replace_zero_macs(dev);
  844. err = mlx4_slave_special_qp_cap(dev);
  845. if (err) {
  846. mlx4_err(dev, "Set special QP caps failed. aborting\n");
  847. goto free_mem;
  848. }
  849. if (dev->caps.uar_page_size * (dev->caps.num_uars -
  850. dev->caps.reserved_uars) >
  851. pci_resource_len(dev->persist->pdev,
  852. 2)) {
  853. mlx4_err(dev, "HCA reported UAR region size of 0x%x bigger than PCI resource 2 size of 0x%llx, aborting\n",
  854. dev->caps.uar_page_size * dev->caps.num_uars,
  855. (unsigned long long)
  856. pci_resource_len(dev->persist->pdev, 2));
  857. err = -ENOMEM;
  858. goto err_mem;
  859. }
  860. if (hca_param->dev_cap_enabled & MLX4_DEV_CAP_64B_EQE_ENABLED) {
  861. dev->caps.eqe_size = 64;
  862. dev->caps.eqe_factor = 1;
  863. } else {
  864. dev->caps.eqe_size = 32;
  865. dev->caps.eqe_factor = 0;
  866. }
  867. if (hca_param->dev_cap_enabled & MLX4_DEV_CAP_64B_CQE_ENABLED) {
  868. dev->caps.cqe_size = 64;
  869. dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
  870. } else {
  871. dev->caps.cqe_size = 32;
  872. }
  873. if (hca_param->dev_cap_enabled & MLX4_DEV_CAP_EQE_STRIDE_ENABLED) {
  874. dev->caps.eqe_size = hca_param->eqe_size;
  875. dev->caps.eqe_factor = 0;
  876. }
  877. if (hca_param->dev_cap_enabled & MLX4_DEV_CAP_CQE_STRIDE_ENABLED) {
  878. dev->caps.cqe_size = hca_param->cqe_size;
  879. /* User still need to know when CQE > 32B */
  880. dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
  881. }
  882. dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
  883. mlx4_warn(dev, "Timestamping is not supported in slave mode\n");
  884. dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_USER_MAC_EN;
  885. mlx4_dbg(dev, "User MAC FW update is not supported in slave mode\n");
  886. slave_adjust_steering_mode(dev, dev_cap, hca_param);
  887. mlx4_dbg(dev, "RSS support for IP fragments is %s\n",
  888. hca_param->rss_ip_frags ? "on" : "off");
  889. if (func_cap->extra_flags & MLX4_QUERY_FUNC_FLAGS_BF_RES_QP &&
  890. dev->caps.bf_reg_size)
  891. dev->caps.alloc_res_qp_mask |= MLX4_RESERVE_ETH_BF_QP;
  892. if (func_cap->extra_flags & MLX4_QUERY_FUNC_FLAGS_A0_RES_QP)
  893. dev->caps.alloc_res_qp_mask |= MLX4_RESERVE_A0_QP;
  894. err_mem:
  895. if (err)
  896. mlx4_slave_destroy_special_qp_cap(dev);
  897. free_mem:
  898. kfree(hca_param);
  899. kfree(func_cap);
  900. kfree(dev_cap);
  901. return err;
  902. }
  903. static void mlx4_request_modules(struct mlx4_dev *dev)
  904. {
  905. int port;
  906. int has_ib_port = false;
  907. int has_eth_port = false;
  908. #define EN_DRV_NAME "mlx4_en"
  909. #define IB_DRV_NAME "mlx4_ib"
  910. for (port = 1; port <= dev->caps.num_ports; port++) {
  911. if (dev->caps.port_type[port] == MLX4_PORT_TYPE_IB)
  912. has_ib_port = true;
  913. else if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH)
  914. has_eth_port = true;
  915. }
  916. if (has_eth_port)
  917. request_module_nowait(EN_DRV_NAME);
  918. if (has_ib_port || (dev->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
  919. request_module_nowait(IB_DRV_NAME);
  920. }
  921. /*
  922. * Change the port configuration of the device.
  923. * Every user of this function must hold the port mutex.
  924. */
  925. int mlx4_change_port_types(struct mlx4_dev *dev,
  926. enum mlx4_port_type *port_types)
  927. {
  928. int err = 0;
  929. int change = 0;
  930. int port;
  931. for (port = 0; port < dev->caps.num_ports; port++) {
  932. /* Change the port type only if the new type is different
  933. * from the current, and not set to Auto */
  934. if (port_types[port] != dev->caps.port_type[port + 1])
  935. change = 1;
  936. }
  937. if (change) {
  938. mlx4_unregister_device(dev);
  939. for (port = 1; port <= dev->caps.num_ports; port++) {
  940. mlx4_CLOSE_PORT(dev, port);
  941. dev->caps.port_type[port] = port_types[port - 1];
  942. err = mlx4_SET_PORT(dev, port, -1);
  943. if (err) {
  944. mlx4_err(dev, "Failed to set port %d, aborting\n",
  945. port);
  946. goto out;
  947. }
  948. }
  949. mlx4_set_port_mask(dev);
  950. err = mlx4_register_device(dev);
  951. if (err) {
  952. mlx4_err(dev, "Failed to register device\n");
  953. goto out;
  954. }
  955. mlx4_request_modules(dev);
  956. }
  957. out:
  958. return err;
  959. }
  960. static ssize_t show_port_type(struct device *dev,
  961. struct device_attribute *attr,
  962. char *buf)
  963. {
  964. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  965. port_attr);
  966. struct mlx4_dev *mdev = info->dev;
  967. char type[8];
  968. sprintf(type, "%s",
  969. (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_IB) ?
  970. "ib" : "eth");
  971. if (mdev->caps.possible_type[info->port] == MLX4_PORT_TYPE_AUTO)
  972. sprintf(buf, "auto (%s)\n", type);
  973. else
  974. sprintf(buf, "%s\n", type);
  975. return strlen(buf);
  976. }
  977. static int __set_port_type(struct mlx4_port_info *info,
  978. enum mlx4_port_type port_type)
  979. {
  980. struct mlx4_dev *mdev = info->dev;
  981. struct mlx4_priv *priv = mlx4_priv(mdev);
  982. enum mlx4_port_type types[MLX4_MAX_PORTS];
  983. enum mlx4_port_type new_types[MLX4_MAX_PORTS];
  984. int i;
  985. int err = 0;
  986. if ((port_type & mdev->caps.supported_type[info->port]) != port_type) {
  987. mlx4_err(mdev,
  988. "Requested port type for port %d is not supported on this HCA\n",
  989. info->port);
  990. err = -EINVAL;
  991. goto err_sup;
  992. }
  993. mlx4_stop_sense(mdev);
  994. mutex_lock(&priv->port_mutex);
  995. info->tmp_type = port_type;
  996. /* Possible type is always the one that was delivered */
  997. mdev->caps.possible_type[info->port] = info->tmp_type;
  998. for (i = 0; i < mdev->caps.num_ports; i++) {
  999. types[i] = priv->port[i+1].tmp_type ? priv->port[i+1].tmp_type :
  1000. mdev->caps.possible_type[i+1];
  1001. if (types[i] == MLX4_PORT_TYPE_AUTO)
  1002. types[i] = mdev->caps.port_type[i+1];
  1003. }
  1004. if (!(mdev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
  1005. !(mdev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT)) {
  1006. for (i = 1; i <= mdev->caps.num_ports; i++) {
  1007. if (mdev->caps.possible_type[i] == MLX4_PORT_TYPE_AUTO) {
  1008. mdev->caps.possible_type[i] = mdev->caps.port_type[i];
  1009. err = -EINVAL;
  1010. }
  1011. }
  1012. }
  1013. if (err) {
  1014. mlx4_err(mdev, "Auto sensing is not supported on this HCA. Set only 'eth' or 'ib' for both ports (should be the same)\n");
  1015. goto out;
  1016. }
  1017. mlx4_do_sense_ports(mdev, new_types, types);
  1018. err = mlx4_check_port_params(mdev, new_types);
  1019. if (err)
  1020. goto out;
  1021. /* We are about to apply the changes after the configuration
  1022. * was verified, no need to remember the temporary types
  1023. * any more */
  1024. for (i = 0; i < mdev->caps.num_ports; i++)
  1025. priv->port[i + 1].tmp_type = 0;
  1026. err = mlx4_change_port_types(mdev, new_types);
  1027. out:
  1028. mlx4_start_sense(mdev);
  1029. mutex_unlock(&priv->port_mutex);
  1030. err_sup:
  1031. return err;
  1032. }
  1033. static ssize_t set_port_type(struct device *dev,
  1034. struct device_attribute *attr,
  1035. const char *buf, size_t count)
  1036. {
  1037. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  1038. port_attr);
  1039. struct mlx4_dev *mdev = info->dev;
  1040. enum mlx4_port_type port_type;
  1041. static DEFINE_MUTEX(set_port_type_mutex);
  1042. int err;
  1043. mutex_lock(&set_port_type_mutex);
  1044. if (!strcmp(buf, "ib\n")) {
  1045. port_type = MLX4_PORT_TYPE_IB;
  1046. } else if (!strcmp(buf, "eth\n")) {
  1047. port_type = MLX4_PORT_TYPE_ETH;
  1048. } else if (!strcmp(buf, "auto\n")) {
  1049. port_type = MLX4_PORT_TYPE_AUTO;
  1050. } else {
  1051. mlx4_err(mdev, "%s is not supported port type\n", buf);
  1052. err = -EINVAL;
  1053. goto err_out;
  1054. }
  1055. err = __set_port_type(info, port_type);
  1056. err_out:
  1057. mutex_unlock(&set_port_type_mutex);
  1058. return err ? err : count;
  1059. }
  1060. enum ibta_mtu {
  1061. IB_MTU_256 = 1,
  1062. IB_MTU_512 = 2,
  1063. IB_MTU_1024 = 3,
  1064. IB_MTU_2048 = 4,
  1065. IB_MTU_4096 = 5
  1066. };
  1067. static inline int int_to_ibta_mtu(int mtu)
  1068. {
  1069. switch (mtu) {
  1070. case 256: return IB_MTU_256;
  1071. case 512: return IB_MTU_512;
  1072. case 1024: return IB_MTU_1024;
  1073. case 2048: return IB_MTU_2048;
  1074. case 4096: return IB_MTU_4096;
  1075. default: return -1;
  1076. }
  1077. }
  1078. static inline int ibta_mtu_to_int(enum ibta_mtu mtu)
  1079. {
  1080. switch (mtu) {
  1081. case IB_MTU_256: return 256;
  1082. case IB_MTU_512: return 512;
  1083. case IB_MTU_1024: return 1024;
  1084. case IB_MTU_2048: return 2048;
  1085. case IB_MTU_4096: return 4096;
  1086. default: return -1;
  1087. }
  1088. }
  1089. static ssize_t show_port_ib_mtu(struct device *dev,
  1090. struct device_attribute *attr,
  1091. char *buf)
  1092. {
  1093. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  1094. port_mtu_attr);
  1095. struct mlx4_dev *mdev = info->dev;
  1096. if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH)
  1097. mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
  1098. sprintf(buf, "%d\n",
  1099. ibta_mtu_to_int(mdev->caps.port_ib_mtu[info->port]));
  1100. return strlen(buf);
  1101. }
  1102. static ssize_t set_port_ib_mtu(struct device *dev,
  1103. struct device_attribute *attr,
  1104. const char *buf, size_t count)
  1105. {
  1106. struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
  1107. port_mtu_attr);
  1108. struct mlx4_dev *mdev = info->dev;
  1109. struct mlx4_priv *priv = mlx4_priv(mdev);
  1110. int err, port, mtu, ibta_mtu = -1;
  1111. if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH) {
  1112. mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
  1113. return -EINVAL;
  1114. }
  1115. err = kstrtoint(buf, 0, &mtu);
  1116. if (!err)
  1117. ibta_mtu = int_to_ibta_mtu(mtu);
  1118. if (err || ibta_mtu < 0) {
  1119. mlx4_err(mdev, "%s is invalid IBTA mtu\n", buf);
  1120. return -EINVAL;
  1121. }
  1122. mdev->caps.port_ib_mtu[info->port] = ibta_mtu;
  1123. mlx4_stop_sense(mdev);
  1124. mutex_lock(&priv->port_mutex);
  1125. mlx4_unregister_device(mdev);
  1126. for (port = 1; port <= mdev->caps.num_ports; port++) {
  1127. mlx4_CLOSE_PORT(mdev, port);
  1128. err = mlx4_SET_PORT(mdev, port, -1);
  1129. if (err) {
  1130. mlx4_err(mdev, "Failed to set port %d, aborting\n",
  1131. port);
  1132. goto err_set_port;
  1133. }
  1134. }
  1135. err = mlx4_register_device(mdev);
  1136. err_set_port:
  1137. mutex_unlock(&priv->port_mutex);
  1138. mlx4_start_sense(mdev);
  1139. return err ? err : count;
  1140. }
  1141. /* bond for multi-function device */
  1142. #define MAX_MF_BOND_ALLOWED_SLAVES 63
  1143. static int mlx4_mf_bond(struct mlx4_dev *dev)
  1144. {
  1145. int err = 0;
  1146. int nvfs;
  1147. struct mlx4_slaves_pport slaves_port1;
  1148. struct mlx4_slaves_pport slaves_port2;
  1149. DECLARE_BITMAP(slaves_port_1_2, MLX4_MFUNC_MAX);
  1150. slaves_port1 = mlx4_phys_to_slaves_pport(dev, 1);
  1151. slaves_port2 = mlx4_phys_to_slaves_pport(dev, 2);
  1152. bitmap_and(slaves_port_1_2,
  1153. slaves_port1.slaves, slaves_port2.slaves,
  1154. dev->persist->num_vfs + 1);
  1155. /* only single port vfs are allowed */
  1156. if (bitmap_weight(slaves_port_1_2, dev->persist->num_vfs + 1) > 1) {
  1157. mlx4_warn(dev, "HA mode unsupported for dual ported VFs\n");
  1158. return -EINVAL;
  1159. }
  1160. /* number of virtual functions is number of total functions minus one
  1161. * physical function for each port.
  1162. */
  1163. nvfs = bitmap_weight(slaves_port1.slaves, dev->persist->num_vfs + 1) +
  1164. bitmap_weight(slaves_port2.slaves, dev->persist->num_vfs + 1) - 2;
  1165. /* limit on maximum allowed VFs */
  1166. if (nvfs > MAX_MF_BOND_ALLOWED_SLAVES) {
  1167. mlx4_warn(dev, "HA mode is not supported for %d VFs (max %d are allowed)\n",
  1168. nvfs, MAX_MF_BOND_ALLOWED_SLAVES);
  1169. return -EINVAL;
  1170. }
  1171. if (dev->caps.steering_mode != MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1172. mlx4_warn(dev, "HA mode unsupported for NON DMFS steering\n");
  1173. return -EINVAL;
  1174. }
  1175. err = mlx4_bond_mac_table(dev);
  1176. if (err)
  1177. return err;
  1178. err = mlx4_bond_vlan_table(dev);
  1179. if (err)
  1180. goto err1;
  1181. err = mlx4_bond_fs_rules(dev);
  1182. if (err)
  1183. goto err2;
  1184. return 0;
  1185. err2:
  1186. (void)mlx4_unbond_vlan_table(dev);
  1187. err1:
  1188. (void)mlx4_unbond_mac_table(dev);
  1189. return err;
  1190. }
  1191. static int mlx4_mf_unbond(struct mlx4_dev *dev)
  1192. {
  1193. int ret, ret1;
  1194. ret = mlx4_unbond_fs_rules(dev);
  1195. if (ret)
  1196. mlx4_warn(dev, "multifunction unbond for flow rules failedi (%d)\n", ret);
  1197. ret1 = mlx4_unbond_mac_table(dev);
  1198. if (ret1) {
  1199. mlx4_warn(dev, "multifunction unbond for MAC table failed (%d)\n", ret1);
  1200. ret = ret1;
  1201. }
  1202. ret1 = mlx4_unbond_vlan_table(dev);
  1203. if (ret1) {
  1204. mlx4_warn(dev, "multifunction unbond for VLAN table failed (%d)\n", ret1);
  1205. ret = ret1;
  1206. }
  1207. return ret;
  1208. }
  1209. int mlx4_bond(struct mlx4_dev *dev)
  1210. {
  1211. int ret = 0;
  1212. struct mlx4_priv *priv = mlx4_priv(dev);
  1213. mutex_lock(&priv->bond_mutex);
  1214. if (!mlx4_is_bonded(dev)) {
  1215. ret = mlx4_do_bond(dev, true);
  1216. if (ret)
  1217. mlx4_err(dev, "Failed to bond device: %d\n", ret);
  1218. if (!ret && mlx4_is_master(dev)) {
  1219. ret = mlx4_mf_bond(dev);
  1220. if (ret) {
  1221. mlx4_err(dev, "bond for multifunction failed\n");
  1222. mlx4_do_bond(dev, false);
  1223. }
  1224. }
  1225. }
  1226. mutex_unlock(&priv->bond_mutex);
  1227. if (!ret)
  1228. mlx4_dbg(dev, "Device is bonded\n");
  1229. return ret;
  1230. }
  1231. EXPORT_SYMBOL_GPL(mlx4_bond);
  1232. int mlx4_unbond(struct mlx4_dev *dev)
  1233. {
  1234. int ret = 0;
  1235. struct mlx4_priv *priv = mlx4_priv(dev);
  1236. mutex_lock(&priv->bond_mutex);
  1237. if (mlx4_is_bonded(dev)) {
  1238. int ret2 = 0;
  1239. ret = mlx4_do_bond(dev, false);
  1240. if (ret)
  1241. mlx4_err(dev, "Failed to unbond device: %d\n", ret);
  1242. if (mlx4_is_master(dev))
  1243. ret2 = mlx4_mf_unbond(dev);
  1244. if (ret2) {
  1245. mlx4_warn(dev, "Failed to unbond device for multifunction (%d)\n", ret2);
  1246. ret = ret2;
  1247. }
  1248. }
  1249. mutex_unlock(&priv->bond_mutex);
  1250. if (!ret)
  1251. mlx4_dbg(dev, "Device is unbonded\n");
  1252. return ret;
  1253. }
  1254. EXPORT_SYMBOL_GPL(mlx4_unbond);
  1255. int mlx4_port_map_set(struct mlx4_dev *dev, struct mlx4_port_map *v2p)
  1256. {
  1257. u8 port1 = v2p->port1;
  1258. u8 port2 = v2p->port2;
  1259. struct mlx4_priv *priv = mlx4_priv(dev);
  1260. int err;
  1261. if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_PORT_REMAP))
  1262. return -EOPNOTSUPP;
  1263. mutex_lock(&priv->bond_mutex);
  1264. /* zero means keep current mapping for this port */
  1265. if (port1 == 0)
  1266. port1 = priv->v2p.port1;
  1267. if (port2 == 0)
  1268. port2 = priv->v2p.port2;
  1269. if ((port1 < 1) || (port1 > MLX4_MAX_PORTS) ||
  1270. (port2 < 1) || (port2 > MLX4_MAX_PORTS) ||
  1271. (port1 == 2 && port2 == 1)) {
  1272. /* besides boundary checks cross mapping makes
  1273. * no sense and therefore not allowed */
  1274. err = -EINVAL;
  1275. } else if ((port1 == priv->v2p.port1) &&
  1276. (port2 == priv->v2p.port2)) {
  1277. err = 0;
  1278. } else {
  1279. err = mlx4_virt2phy_port_map(dev, port1, port2);
  1280. if (!err) {
  1281. mlx4_dbg(dev, "port map changed: [%d][%d]\n",
  1282. port1, port2);
  1283. priv->v2p.port1 = port1;
  1284. priv->v2p.port2 = port2;
  1285. } else {
  1286. mlx4_err(dev, "Failed to change port mape: %d\n", err);
  1287. }
  1288. }
  1289. mutex_unlock(&priv->bond_mutex);
  1290. return err;
  1291. }
  1292. EXPORT_SYMBOL_GPL(mlx4_port_map_set);
  1293. static int mlx4_load_fw(struct mlx4_dev *dev)
  1294. {
  1295. struct mlx4_priv *priv = mlx4_priv(dev);
  1296. int err;
  1297. priv->fw.fw_icm = mlx4_alloc_icm(dev, priv->fw.fw_pages,
  1298. GFP_HIGHUSER | __GFP_NOWARN, 0);
  1299. if (!priv->fw.fw_icm) {
  1300. mlx4_err(dev, "Couldn't allocate FW area, aborting\n");
  1301. return -ENOMEM;
  1302. }
  1303. err = mlx4_MAP_FA(dev, priv->fw.fw_icm);
  1304. if (err) {
  1305. mlx4_err(dev, "MAP_FA command failed, aborting\n");
  1306. goto err_free;
  1307. }
  1308. err = mlx4_RUN_FW(dev);
  1309. if (err) {
  1310. mlx4_err(dev, "RUN_FW command failed, aborting\n");
  1311. goto err_unmap_fa;
  1312. }
  1313. return 0;
  1314. err_unmap_fa:
  1315. mlx4_UNMAP_FA(dev);
  1316. err_free:
  1317. mlx4_free_icm(dev, priv->fw.fw_icm, 0);
  1318. return err;
  1319. }
  1320. static int mlx4_init_cmpt_table(struct mlx4_dev *dev, u64 cmpt_base,
  1321. int cmpt_entry_sz)
  1322. {
  1323. struct mlx4_priv *priv = mlx4_priv(dev);
  1324. int err;
  1325. int num_eqs;
  1326. err = mlx4_init_icm_table(dev, &priv->qp_table.cmpt_table,
  1327. cmpt_base +
  1328. ((u64) (MLX4_CMPT_TYPE_QP *
  1329. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  1330. cmpt_entry_sz, dev->caps.num_qps,
  1331. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  1332. 0, 0);
  1333. if (err)
  1334. goto err;
  1335. err = mlx4_init_icm_table(dev, &priv->srq_table.cmpt_table,
  1336. cmpt_base +
  1337. ((u64) (MLX4_CMPT_TYPE_SRQ *
  1338. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  1339. cmpt_entry_sz, dev->caps.num_srqs,
  1340. dev->caps.reserved_srqs, 0, 0);
  1341. if (err)
  1342. goto err_qp;
  1343. err = mlx4_init_icm_table(dev, &priv->cq_table.cmpt_table,
  1344. cmpt_base +
  1345. ((u64) (MLX4_CMPT_TYPE_CQ *
  1346. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  1347. cmpt_entry_sz, dev->caps.num_cqs,
  1348. dev->caps.reserved_cqs, 0, 0);
  1349. if (err)
  1350. goto err_srq;
  1351. num_eqs = dev->phys_caps.num_phys_eqs;
  1352. err = mlx4_init_icm_table(dev, &priv->eq_table.cmpt_table,
  1353. cmpt_base +
  1354. ((u64) (MLX4_CMPT_TYPE_EQ *
  1355. cmpt_entry_sz) << MLX4_CMPT_SHIFT),
  1356. cmpt_entry_sz, num_eqs, num_eqs, 0, 0);
  1357. if (err)
  1358. goto err_cq;
  1359. return 0;
  1360. err_cq:
  1361. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  1362. err_srq:
  1363. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  1364. err_qp:
  1365. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  1366. err:
  1367. return err;
  1368. }
  1369. static int mlx4_init_icm(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap,
  1370. struct mlx4_init_hca_param *init_hca, u64 icm_size)
  1371. {
  1372. struct mlx4_priv *priv = mlx4_priv(dev);
  1373. u64 aux_pages;
  1374. int num_eqs;
  1375. int err;
  1376. err = mlx4_SET_ICM_SIZE(dev, icm_size, &aux_pages);
  1377. if (err) {
  1378. mlx4_err(dev, "SET_ICM_SIZE command failed, aborting\n");
  1379. return err;
  1380. }
  1381. mlx4_dbg(dev, "%lld KB of HCA context requires %lld KB aux memory\n",
  1382. (unsigned long long) icm_size >> 10,
  1383. (unsigned long long) aux_pages << 2);
  1384. priv->fw.aux_icm = mlx4_alloc_icm(dev, aux_pages,
  1385. GFP_HIGHUSER | __GFP_NOWARN, 0);
  1386. if (!priv->fw.aux_icm) {
  1387. mlx4_err(dev, "Couldn't allocate aux memory, aborting\n");
  1388. return -ENOMEM;
  1389. }
  1390. err = mlx4_MAP_ICM_AUX(dev, priv->fw.aux_icm);
  1391. if (err) {
  1392. mlx4_err(dev, "MAP_ICM_AUX command failed, aborting\n");
  1393. goto err_free_aux;
  1394. }
  1395. err = mlx4_init_cmpt_table(dev, init_hca->cmpt_base, dev_cap->cmpt_entry_sz);
  1396. if (err) {
  1397. mlx4_err(dev, "Failed to map cMPT context memory, aborting\n");
  1398. goto err_unmap_aux;
  1399. }
  1400. num_eqs = dev->phys_caps.num_phys_eqs;
  1401. err = mlx4_init_icm_table(dev, &priv->eq_table.table,
  1402. init_hca->eqc_base, dev_cap->eqc_entry_sz,
  1403. num_eqs, num_eqs, 0, 0);
  1404. if (err) {
  1405. mlx4_err(dev, "Failed to map EQ context memory, aborting\n");
  1406. goto err_unmap_cmpt;
  1407. }
  1408. /*
  1409. * Reserved MTT entries must be aligned up to a cacheline
  1410. * boundary, since the FW will write to them, while the driver
  1411. * writes to all other MTT entries. (The variable
  1412. * dev->caps.mtt_entry_sz below is really the MTT segment
  1413. * size, not the raw entry size)
  1414. */
  1415. dev->caps.reserved_mtts =
  1416. ALIGN(dev->caps.reserved_mtts * dev->caps.mtt_entry_sz,
  1417. dma_get_cache_alignment()) / dev->caps.mtt_entry_sz;
  1418. err = mlx4_init_icm_table(dev, &priv->mr_table.mtt_table,
  1419. init_hca->mtt_base,
  1420. dev->caps.mtt_entry_sz,
  1421. dev->caps.num_mtts,
  1422. dev->caps.reserved_mtts, 1, 0);
  1423. if (err) {
  1424. mlx4_err(dev, "Failed to map MTT context memory, aborting\n");
  1425. goto err_unmap_eq;
  1426. }
  1427. err = mlx4_init_icm_table(dev, &priv->mr_table.dmpt_table,
  1428. init_hca->dmpt_base,
  1429. dev_cap->dmpt_entry_sz,
  1430. dev->caps.num_mpts,
  1431. dev->caps.reserved_mrws, 1, 1);
  1432. if (err) {
  1433. mlx4_err(dev, "Failed to map dMPT context memory, aborting\n");
  1434. goto err_unmap_mtt;
  1435. }
  1436. err = mlx4_init_icm_table(dev, &priv->qp_table.qp_table,
  1437. init_hca->qpc_base,
  1438. dev_cap->qpc_entry_sz,
  1439. dev->caps.num_qps,
  1440. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  1441. 0, 0);
  1442. if (err) {
  1443. mlx4_err(dev, "Failed to map QP context memory, aborting\n");
  1444. goto err_unmap_dmpt;
  1445. }
  1446. err = mlx4_init_icm_table(dev, &priv->qp_table.auxc_table,
  1447. init_hca->auxc_base,
  1448. dev_cap->aux_entry_sz,
  1449. dev->caps.num_qps,
  1450. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  1451. 0, 0);
  1452. if (err) {
  1453. mlx4_err(dev, "Failed to map AUXC context memory, aborting\n");
  1454. goto err_unmap_qp;
  1455. }
  1456. err = mlx4_init_icm_table(dev, &priv->qp_table.altc_table,
  1457. init_hca->altc_base,
  1458. dev_cap->altc_entry_sz,
  1459. dev->caps.num_qps,
  1460. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  1461. 0, 0);
  1462. if (err) {
  1463. mlx4_err(dev, "Failed to map ALTC context memory, aborting\n");
  1464. goto err_unmap_auxc;
  1465. }
  1466. err = mlx4_init_icm_table(dev, &priv->qp_table.rdmarc_table,
  1467. init_hca->rdmarc_base,
  1468. dev_cap->rdmarc_entry_sz << priv->qp_table.rdmarc_shift,
  1469. dev->caps.num_qps,
  1470. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
  1471. 0, 0);
  1472. if (err) {
  1473. mlx4_err(dev, "Failed to map RDMARC context memory, aborting\n");
  1474. goto err_unmap_altc;
  1475. }
  1476. err = mlx4_init_icm_table(dev, &priv->cq_table.table,
  1477. init_hca->cqc_base,
  1478. dev_cap->cqc_entry_sz,
  1479. dev->caps.num_cqs,
  1480. dev->caps.reserved_cqs, 0, 0);
  1481. if (err) {
  1482. mlx4_err(dev, "Failed to map CQ context memory, aborting\n");
  1483. goto err_unmap_rdmarc;
  1484. }
  1485. err = mlx4_init_icm_table(dev, &priv->srq_table.table,
  1486. init_hca->srqc_base,
  1487. dev_cap->srq_entry_sz,
  1488. dev->caps.num_srqs,
  1489. dev->caps.reserved_srqs, 0, 0);
  1490. if (err) {
  1491. mlx4_err(dev, "Failed to map SRQ context memory, aborting\n");
  1492. goto err_unmap_cq;
  1493. }
  1494. /*
  1495. * For flow steering device managed mode it is required to use
  1496. * mlx4_init_icm_table. For B0 steering mode it's not strictly
  1497. * required, but for simplicity just map the whole multicast
  1498. * group table now. The table isn't very big and it's a lot
  1499. * easier than trying to track ref counts.
  1500. */
  1501. err = mlx4_init_icm_table(dev, &priv->mcg_table.table,
  1502. init_hca->mc_base,
  1503. mlx4_get_mgm_entry_size(dev),
  1504. dev->caps.num_mgms + dev->caps.num_amgms,
  1505. dev->caps.num_mgms + dev->caps.num_amgms,
  1506. 0, 0);
  1507. if (err) {
  1508. mlx4_err(dev, "Failed to map MCG context memory, aborting\n");
  1509. goto err_unmap_srq;
  1510. }
  1511. return 0;
  1512. err_unmap_srq:
  1513. mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
  1514. err_unmap_cq:
  1515. mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
  1516. err_unmap_rdmarc:
  1517. mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
  1518. err_unmap_altc:
  1519. mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
  1520. err_unmap_auxc:
  1521. mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
  1522. err_unmap_qp:
  1523. mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
  1524. err_unmap_dmpt:
  1525. mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
  1526. err_unmap_mtt:
  1527. mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
  1528. err_unmap_eq:
  1529. mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
  1530. err_unmap_cmpt:
  1531. mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
  1532. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  1533. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  1534. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  1535. err_unmap_aux:
  1536. mlx4_UNMAP_ICM_AUX(dev);
  1537. err_free_aux:
  1538. mlx4_free_icm(dev, priv->fw.aux_icm, 0);
  1539. return err;
  1540. }
  1541. static void mlx4_free_icms(struct mlx4_dev *dev)
  1542. {
  1543. struct mlx4_priv *priv = mlx4_priv(dev);
  1544. mlx4_cleanup_icm_table(dev, &priv->mcg_table.table);
  1545. mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
  1546. mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
  1547. mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
  1548. mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
  1549. mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
  1550. mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
  1551. mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
  1552. mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
  1553. mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
  1554. mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
  1555. mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
  1556. mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
  1557. mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
  1558. mlx4_UNMAP_ICM_AUX(dev);
  1559. mlx4_free_icm(dev, priv->fw.aux_icm, 0);
  1560. }
  1561. static void mlx4_slave_exit(struct mlx4_dev *dev)
  1562. {
  1563. struct mlx4_priv *priv = mlx4_priv(dev);
  1564. mutex_lock(&priv->cmd.slave_cmd_mutex);
  1565. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, MLX4_COMM_CMD_NA_OP,
  1566. MLX4_COMM_TIME))
  1567. mlx4_warn(dev, "Failed to close slave function\n");
  1568. mutex_unlock(&priv->cmd.slave_cmd_mutex);
  1569. }
  1570. static int map_bf_area(struct mlx4_dev *dev)
  1571. {
  1572. struct mlx4_priv *priv = mlx4_priv(dev);
  1573. resource_size_t bf_start;
  1574. resource_size_t bf_len;
  1575. int err = 0;
  1576. if (!dev->caps.bf_reg_size)
  1577. return -ENXIO;
  1578. bf_start = pci_resource_start(dev->persist->pdev, 2) +
  1579. (dev->caps.num_uars << PAGE_SHIFT);
  1580. bf_len = pci_resource_len(dev->persist->pdev, 2) -
  1581. (dev->caps.num_uars << PAGE_SHIFT);
  1582. priv->bf_mapping = io_mapping_create_wc(bf_start, bf_len);
  1583. if (!priv->bf_mapping)
  1584. err = -ENOMEM;
  1585. return err;
  1586. }
  1587. static void unmap_bf_area(struct mlx4_dev *dev)
  1588. {
  1589. if (mlx4_priv(dev)->bf_mapping)
  1590. io_mapping_free(mlx4_priv(dev)->bf_mapping);
  1591. }
  1592. u64 mlx4_read_clock(struct mlx4_dev *dev)
  1593. {
  1594. u32 clockhi, clocklo, clockhi1;
  1595. u64 cycles;
  1596. int i;
  1597. struct mlx4_priv *priv = mlx4_priv(dev);
  1598. for (i = 0; i < 10; i++) {
  1599. clockhi = swab32(readl(priv->clock_mapping));
  1600. clocklo = swab32(readl(priv->clock_mapping + 4));
  1601. clockhi1 = swab32(readl(priv->clock_mapping));
  1602. if (clockhi == clockhi1)
  1603. break;
  1604. }
  1605. cycles = (u64) clockhi << 32 | (u64) clocklo;
  1606. return cycles;
  1607. }
  1608. EXPORT_SYMBOL_GPL(mlx4_read_clock);
  1609. static int map_internal_clock(struct mlx4_dev *dev)
  1610. {
  1611. struct mlx4_priv *priv = mlx4_priv(dev);
  1612. priv->clock_mapping =
  1613. ioremap(pci_resource_start(dev->persist->pdev,
  1614. priv->fw.clock_bar) +
  1615. priv->fw.clock_offset, MLX4_CLOCK_SIZE);
  1616. if (!priv->clock_mapping)
  1617. return -ENOMEM;
  1618. return 0;
  1619. }
  1620. int mlx4_get_internal_clock_params(struct mlx4_dev *dev,
  1621. struct mlx4_clock_params *params)
  1622. {
  1623. struct mlx4_priv *priv = mlx4_priv(dev);
  1624. if (mlx4_is_slave(dev))
  1625. return -EOPNOTSUPP;
  1626. if (!params)
  1627. return -EINVAL;
  1628. params->bar = priv->fw.clock_bar;
  1629. params->offset = priv->fw.clock_offset;
  1630. params->size = MLX4_CLOCK_SIZE;
  1631. return 0;
  1632. }
  1633. EXPORT_SYMBOL_GPL(mlx4_get_internal_clock_params);
  1634. static void unmap_internal_clock(struct mlx4_dev *dev)
  1635. {
  1636. struct mlx4_priv *priv = mlx4_priv(dev);
  1637. if (priv->clock_mapping)
  1638. iounmap(priv->clock_mapping);
  1639. }
  1640. static void mlx4_close_hca(struct mlx4_dev *dev)
  1641. {
  1642. unmap_internal_clock(dev);
  1643. unmap_bf_area(dev);
  1644. if (mlx4_is_slave(dev))
  1645. mlx4_slave_exit(dev);
  1646. else {
  1647. mlx4_CLOSE_HCA(dev, 0);
  1648. mlx4_free_icms(dev);
  1649. }
  1650. }
  1651. static void mlx4_close_fw(struct mlx4_dev *dev)
  1652. {
  1653. if (!mlx4_is_slave(dev)) {
  1654. mlx4_UNMAP_FA(dev);
  1655. mlx4_free_icm(dev, mlx4_priv(dev)->fw.fw_icm, 0);
  1656. }
  1657. }
  1658. static int mlx4_comm_check_offline(struct mlx4_dev *dev)
  1659. {
  1660. #define COMM_CHAN_OFFLINE_OFFSET 0x09
  1661. u32 comm_flags;
  1662. u32 offline_bit;
  1663. unsigned long end;
  1664. struct mlx4_priv *priv = mlx4_priv(dev);
  1665. end = msecs_to_jiffies(MLX4_COMM_OFFLINE_TIME_OUT) + jiffies;
  1666. while (time_before(jiffies, end)) {
  1667. comm_flags = swab32(readl((__iomem char *)priv->mfunc.comm +
  1668. MLX4_COMM_CHAN_FLAGS));
  1669. offline_bit = (comm_flags &
  1670. (u32)(1 << COMM_CHAN_OFFLINE_OFFSET));
  1671. if (!offline_bit)
  1672. return 0;
  1673. /* If device removal has been requested,
  1674. * do not continue retrying.
  1675. */
  1676. if (dev->persist->interface_state &
  1677. MLX4_INTERFACE_STATE_NOWAIT)
  1678. break;
  1679. /* There are cases as part of AER/Reset flow that PF needs
  1680. * around 100 msec to load. We therefore sleep for 100 msec
  1681. * to allow other tasks to make use of that CPU during this
  1682. * time interval.
  1683. */
  1684. msleep(100);
  1685. }
  1686. mlx4_err(dev, "Communication channel is offline.\n");
  1687. return -EIO;
  1688. }
  1689. static void mlx4_reset_vf_support(struct mlx4_dev *dev)
  1690. {
  1691. #define COMM_CHAN_RST_OFFSET 0x1e
  1692. struct mlx4_priv *priv = mlx4_priv(dev);
  1693. u32 comm_rst;
  1694. u32 comm_caps;
  1695. comm_caps = swab32(readl((__iomem char *)priv->mfunc.comm +
  1696. MLX4_COMM_CHAN_CAPS));
  1697. comm_rst = (comm_caps & (u32)(1 << COMM_CHAN_RST_OFFSET));
  1698. if (comm_rst)
  1699. dev->caps.vf_caps |= MLX4_VF_CAP_FLAG_RESET;
  1700. }
  1701. static int mlx4_init_slave(struct mlx4_dev *dev)
  1702. {
  1703. struct mlx4_priv *priv = mlx4_priv(dev);
  1704. u64 dma = (u64) priv->mfunc.vhcr_dma;
  1705. int ret_from_reset = 0;
  1706. u32 slave_read;
  1707. u32 cmd_channel_ver;
  1708. if (atomic_read(&pf_loading)) {
  1709. mlx4_warn(dev, "PF is not ready - Deferring probe\n");
  1710. return -EPROBE_DEFER;
  1711. }
  1712. mutex_lock(&priv->cmd.slave_cmd_mutex);
  1713. priv->cmd.max_cmds = 1;
  1714. if (mlx4_comm_check_offline(dev)) {
  1715. mlx4_err(dev, "PF is not responsive, skipping initialization\n");
  1716. goto err_offline;
  1717. }
  1718. mlx4_reset_vf_support(dev);
  1719. mlx4_warn(dev, "Sending reset\n");
  1720. ret_from_reset = mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0,
  1721. MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME);
  1722. /* if we are in the middle of flr the slave will try
  1723. * NUM_OF_RESET_RETRIES times before leaving.*/
  1724. if (ret_from_reset) {
  1725. if (MLX4_DELAY_RESET_SLAVE == ret_from_reset) {
  1726. mlx4_warn(dev, "slave is currently in the middle of FLR - Deferring probe\n");
  1727. mutex_unlock(&priv->cmd.slave_cmd_mutex);
  1728. return -EPROBE_DEFER;
  1729. } else
  1730. goto err;
  1731. }
  1732. /* check the driver version - the slave I/F revision
  1733. * must match the master's */
  1734. slave_read = swab32(readl(&priv->mfunc.comm->slave_read));
  1735. cmd_channel_ver = mlx4_comm_get_version();
  1736. if (MLX4_COMM_GET_IF_REV(cmd_channel_ver) !=
  1737. MLX4_COMM_GET_IF_REV(slave_read)) {
  1738. mlx4_err(dev, "slave driver version is not supported by the master\n");
  1739. goto err;
  1740. }
  1741. mlx4_warn(dev, "Sending vhcr0\n");
  1742. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR0, dma >> 48,
  1743. MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME))
  1744. goto err;
  1745. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR1, dma >> 32,
  1746. MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME))
  1747. goto err;
  1748. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR2, dma >> 16,
  1749. MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME))
  1750. goto err;
  1751. if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR_EN, dma,
  1752. MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME))
  1753. goto err;
  1754. mutex_unlock(&priv->cmd.slave_cmd_mutex);
  1755. return 0;
  1756. err:
  1757. mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, MLX4_COMM_CMD_NA_OP, 0);
  1758. err_offline:
  1759. mutex_unlock(&priv->cmd.slave_cmd_mutex);
  1760. return -EIO;
  1761. }
  1762. static void mlx4_parav_master_pf_caps(struct mlx4_dev *dev)
  1763. {
  1764. int i;
  1765. for (i = 1; i <= dev->caps.num_ports; i++) {
  1766. if (dev->caps.port_type[i] == MLX4_PORT_TYPE_ETH)
  1767. dev->caps.gid_table_len[i] =
  1768. mlx4_get_slave_num_gids(dev, 0, i);
  1769. else
  1770. dev->caps.gid_table_len[i] = 1;
  1771. dev->caps.pkey_table_len[i] =
  1772. dev->phys_caps.pkey_phys_table_len[i] - 1;
  1773. }
  1774. }
  1775. static int choose_log_fs_mgm_entry_size(int qp_per_entry)
  1776. {
  1777. int i = MLX4_MIN_MGM_LOG_ENTRY_SIZE;
  1778. for (i = MLX4_MIN_MGM_LOG_ENTRY_SIZE; i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE;
  1779. i++) {
  1780. if (qp_per_entry <= 4 * ((1 << i) / 16 - 2))
  1781. break;
  1782. }
  1783. return (i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE) ? i : -1;
  1784. }
  1785. static const char *dmfs_high_rate_steering_mode_str(int dmfs_high_steer_mode)
  1786. {
  1787. switch (dmfs_high_steer_mode) {
  1788. case MLX4_STEERING_DMFS_A0_DEFAULT:
  1789. return "default performance";
  1790. case MLX4_STEERING_DMFS_A0_DYNAMIC:
  1791. return "dynamic hybrid mode";
  1792. case MLX4_STEERING_DMFS_A0_STATIC:
  1793. return "performance optimized for limited rule configuration (static)";
  1794. case MLX4_STEERING_DMFS_A0_DISABLE:
  1795. return "disabled performance optimized steering";
  1796. case MLX4_STEERING_DMFS_A0_NOT_SUPPORTED:
  1797. return "performance optimized steering not supported";
  1798. default:
  1799. return "Unrecognized mode";
  1800. }
  1801. }
  1802. #define MLX4_DMFS_A0_STEERING (1UL << 2)
  1803. static void choose_steering_mode(struct mlx4_dev *dev,
  1804. struct mlx4_dev_cap *dev_cap)
  1805. {
  1806. if (mlx4_log_num_mgm_entry_size <= 0) {
  1807. if ((-mlx4_log_num_mgm_entry_size) & MLX4_DMFS_A0_STEERING) {
  1808. if (dev->caps.dmfs_high_steer_mode ==
  1809. MLX4_STEERING_DMFS_A0_NOT_SUPPORTED)
  1810. mlx4_err(dev, "DMFS high rate mode not supported\n");
  1811. else
  1812. dev->caps.dmfs_high_steer_mode =
  1813. MLX4_STEERING_DMFS_A0_STATIC;
  1814. }
  1815. }
  1816. if (mlx4_log_num_mgm_entry_size <= 0 &&
  1817. dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_FS_EN &&
  1818. (!mlx4_is_mfunc(dev) ||
  1819. (dev_cap->fs_max_num_qp_per_entry >=
  1820. (dev->persist->num_vfs + 1))) &&
  1821. choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry) >=
  1822. MLX4_MIN_MGM_LOG_ENTRY_SIZE) {
  1823. dev->oper_log_mgm_entry_size =
  1824. choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry);
  1825. dev->caps.steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
  1826. dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
  1827. dev->caps.fs_log_max_ucast_qp_range_size =
  1828. dev_cap->fs_log_max_ucast_qp_range_size;
  1829. } else {
  1830. if (dev->caps.dmfs_high_steer_mode !=
  1831. MLX4_STEERING_DMFS_A0_NOT_SUPPORTED)
  1832. dev->caps.dmfs_high_steer_mode = MLX4_STEERING_DMFS_A0_DISABLE;
  1833. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER &&
  1834. dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
  1835. dev->caps.steering_mode = MLX4_STEERING_MODE_B0;
  1836. else {
  1837. dev->caps.steering_mode = MLX4_STEERING_MODE_A0;
  1838. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER ||
  1839. dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
  1840. mlx4_warn(dev, "Must have both UC_STEER and MC_STEER flags set to use B0 steering - falling back to A0 steering mode\n");
  1841. }
  1842. dev->oper_log_mgm_entry_size =
  1843. mlx4_log_num_mgm_entry_size > 0 ?
  1844. mlx4_log_num_mgm_entry_size :
  1845. MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
  1846. dev->caps.num_qp_per_mgm = mlx4_get_qp_per_mgm(dev);
  1847. }
  1848. mlx4_dbg(dev, "Steering mode is: %s, oper_log_mgm_entry_size = %d, modparam log_num_mgm_entry_size = %d\n",
  1849. mlx4_steering_mode_str(dev->caps.steering_mode),
  1850. dev->oper_log_mgm_entry_size,
  1851. mlx4_log_num_mgm_entry_size);
  1852. }
  1853. static void choose_tunnel_offload_mode(struct mlx4_dev *dev,
  1854. struct mlx4_dev_cap *dev_cap)
  1855. {
  1856. if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED &&
  1857. dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS)
  1858. dev->caps.tunnel_offload_mode = MLX4_TUNNEL_OFFLOAD_MODE_VXLAN;
  1859. else
  1860. dev->caps.tunnel_offload_mode = MLX4_TUNNEL_OFFLOAD_MODE_NONE;
  1861. mlx4_dbg(dev, "Tunneling offload mode is: %s\n", (dev->caps.tunnel_offload_mode
  1862. == MLX4_TUNNEL_OFFLOAD_MODE_VXLAN) ? "vxlan" : "none");
  1863. }
  1864. static int mlx4_validate_optimized_steering(struct mlx4_dev *dev)
  1865. {
  1866. int i;
  1867. struct mlx4_port_cap port_cap;
  1868. if (dev->caps.dmfs_high_steer_mode == MLX4_STEERING_DMFS_A0_NOT_SUPPORTED)
  1869. return -EINVAL;
  1870. for (i = 1; i <= dev->caps.num_ports; i++) {
  1871. if (mlx4_dev_port(dev, i, &port_cap)) {
  1872. mlx4_err(dev,
  1873. "QUERY_DEV_CAP command failed, can't veify DMFS high rate steering.\n");
  1874. } else if ((dev->caps.dmfs_high_steer_mode !=
  1875. MLX4_STEERING_DMFS_A0_DEFAULT) &&
  1876. (port_cap.dmfs_optimized_state ==
  1877. !!(dev->caps.dmfs_high_steer_mode ==
  1878. MLX4_STEERING_DMFS_A0_DISABLE))) {
  1879. mlx4_err(dev,
  1880. "DMFS high rate steer mode differ, driver requested %s but %s in FW.\n",
  1881. dmfs_high_rate_steering_mode_str(
  1882. dev->caps.dmfs_high_steer_mode),
  1883. (port_cap.dmfs_optimized_state ?
  1884. "enabled" : "disabled"));
  1885. }
  1886. }
  1887. return 0;
  1888. }
  1889. static int mlx4_init_fw(struct mlx4_dev *dev)
  1890. {
  1891. struct mlx4_mod_stat_cfg mlx4_cfg;
  1892. int err = 0;
  1893. if (!mlx4_is_slave(dev)) {
  1894. err = mlx4_QUERY_FW(dev);
  1895. if (err) {
  1896. if (err == -EACCES)
  1897. mlx4_info(dev, "non-primary physical function, skipping\n");
  1898. else
  1899. mlx4_err(dev, "QUERY_FW command failed, aborting\n");
  1900. return err;
  1901. }
  1902. err = mlx4_load_fw(dev);
  1903. if (err) {
  1904. mlx4_err(dev, "Failed to start FW, aborting\n");
  1905. return err;
  1906. }
  1907. mlx4_cfg.log_pg_sz_m = 1;
  1908. mlx4_cfg.log_pg_sz = 0;
  1909. err = mlx4_MOD_STAT_CFG(dev, &mlx4_cfg);
  1910. if (err)
  1911. mlx4_warn(dev, "Failed to override log_pg_sz parameter\n");
  1912. }
  1913. return err;
  1914. }
  1915. static int mlx4_init_hca(struct mlx4_dev *dev)
  1916. {
  1917. struct mlx4_priv *priv = mlx4_priv(dev);
  1918. struct mlx4_adapter adapter;
  1919. struct mlx4_dev_cap dev_cap;
  1920. struct mlx4_profile profile;
  1921. struct mlx4_init_hca_param init_hca;
  1922. u64 icm_size;
  1923. struct mlx4_config_dev_params params;
  1924. int err;
  1925. if (!mlx4_is_slave(dev)) {
  1926. err = mlx4_dev_cap(dev, &dev_cap);
  1927. if (err) {
  1928. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
  1929. return err;
  1930. }
  1931. choose_steering_mode(dev, &dev_cap);
  1932. choose_tunnel_offload_mode(dev, &dev_cap);
  1933. if (dev->caps.dmfs_high_steer_mode == MLX4_STEERING_DMFS_A0_STATIC &&
  1934. mlx4_is_master(dev))
  1935. dev->caps.function_caps |= MLX4_FUNC_CAP_DMFS_A0_STATIC;
  1936. err = mlx4_get_phys_port_id(dev);
  1937. if (err)
  1938. mlx4_err(dev, "Fail to get physical port id\n");
  1939. if (mlx4_is_master(dev))
  1940. mlx4_parav_master_pf_caps(dev);
  1941. if (mlx4_low_memory_profile()) {
  1942. mlx4_info(dev, "Running from within kdump kernel. Using low memory profile\n");
  1943. profile = low_mem_profile;
  1944. } else {
  1945. profile = default_profile;
  1946. }
  1947. if (dev->caps.steering_mode ==
  1948. MLX4_STEERING_MODE_DEVICE_MANAGED)
  1949. profile.num_mcg = MLX4_FS_NUM_MCG;
  1950. icm_size = mlx4_make_profile(dev, &profile, &dev_cap,
  1951. &init_hca);
  1952. if ((long long) icm_size < 0) {
  1953. err = icm_size;
  1954. return err;
  1955. }
  1956. dev->caps.max_fmr_maps = (1 << (32 - ilog2(dev->caps.num_mpts))) - 1;
  1957. if (enable_4k_uar || !dev->persist->num_vfs) {
  1958. init_hca.log_uar_sz = ilog2(dev->caps.num_uars) +
  1959. PAGE_SHIFT - DEFAULT_UAR_PAGE_SHIFT;
  1960. init_hca.uar_page_sz = DEFAULT_UAR_PAGE_SHIFT - 12;
  1961. } else {
  1962. init_hca.log_uar_sz = ilog2(dev->caps.num_uars);
  1963. init_hca.uar_page_sz = PAGE_SHIFT - 12;
  1964. }
  1965. init_hca.mw_enabled = 0;
  1966. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_MEM_WINDOW ||
  1967. dev->caps.bmme_flags & MLX4_BMME_FLAG_TYPE_2_WIN)
  1968. init_hca.mw_enabled = INIT_HCA_TPT_MW_ENABLE;
  1969. err = mlx4_init_icm(dev, &dev_cap, &init_hca, icm_size);
  1970. if (err)
  1971. return err;
  1972. err = mlx4_INIT_HCA(dev, &init_hca);
  1973. if (err) {
  1974. mlx4_err(dev, "INIT_HCA command failed, aborting\n");
  1975. goto err_free_icm;
  1976. }
  1977. if (dev_cap.flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS) {
  1978. err = mlx4_query_func(dev, &dev_cap);
  1979. if (err < 0) {
  1980. mlx4_err(dev, "QUERY_FUNC command failed, aborting.\n");
  1981. goto err_close;
  1982. } else if (err & MLX4_QUERY_FUNC_NUM_SYS_EQS) {
  1983. dev->caps.num_eqs = dev_cap.max_eqs;
  1984. dev->caps.reserved_eqs = dev_cap.reserved_eqs;
  1985. dev->caps.reserved_uars = dev_cap.reserved_uars;
  1986. }
  1987. }
  1988. /*
  1989. * If TS is supported by FW
  1990. * read HCA frequency by QUERY_HCA command
  1991. */
  1992. if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_TS) {
  1993. memset(&init_hca, 0, sizeof(init_hca));
  1994. err = mlx4_QUERY_HCA(dev, &init_hca);
  1995. if (err) {
  1996. mlx4_err(dev, "QUERY_HCA command failed, disable timestamp\n");
  1997. dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
  1998. } else {
  1999. dev->caps.hca_core_clock =
  2000. init_hca.hca_core_clock;
  2001. }
  2002. /* In case we got HCA frequency 0 - disable timestamping
  2003. * to avoid dividing by zero
  2004. */
  2005. if (!dev->caps.hca_core_clock) {
  2006. dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
  2007. mlx4_err(dev,
  2008. "HCA frequency is 0 - timestamping is not supported\n");
  2009. } else if (map_internal_clock(dev)) {
  2010. /*
  2011. * Map internal clock,
  2012. * in case of failure disable timestamping
  2013. */
  2014. dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
  2015. mlx4_err(dev, "Failed to map internal clock. Timestamping is not supported\n");
  2016. }
  2017. }
  2018. if (dev->caps.dmfs_high_steer_mode !=
  2019. MLX4_STEERING_DMFS_A0_NOT_SUPPORTED) {
  2020. if (mlx4_validate_optimized_steering(dev))
  2021. mlx4_warn(dev, "Optimized steering validation failed\n");
  2022. if (dev->caps.dmfs_high_steer_mode ==
  2023. MLX4_STEERING_DMFS_A0_DISABLE) {
  2024. dev->caps.dmfs_high_rate_qpn_base =
  2025. dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW];
  2026. dev->caps.dmfs_high_rate_qpn_range =
  2027. MLX4_A0_STEERING_TABLE_SIZE;
  2028. }
  2029. mlx4_info(dev, "DMFS high rate steer mode is: %s\n",
  2030. dmfs_high_rate_steering_mode_str(
  2031. dev->caps.dmfs_high_steer_mode));
  2032. }
  2033. } else {
  2034. err = mlx4_init_slave(dev);
  2035. if (err) {
  2036. if (err != -EPROBE_DEFER)
  2037. mlx4_err(dev, "Failed to initialize slave\n");
  2038. return err;
  2039. }
  2040. err = mlx4_slave_cap(dev);
  2041. if (err) {
  2042. mlx4_err(dev, "Failed to obtain slave caps\n");
  2043. goto err_close;
  2044. }
  2045. }
  2046. if (map_bf_area(dev))
  2047. mlx4_dbg(dev, "Failed to map blue flame area\n");
  2048. /*Only the master set the ports, all the rest got it from it.*/
  2049. if (!mlx4_is_slave(dev))
  2050. mlx4_set_port_mask(dev);
  2051. err = mlx4_QUERY_ADAPTER(dev, &adapter);
  2052. if (err) {
  2053. mlx4_err(dev, "QUERY_ADAPTER command failed, aborting\n");
  2054. goto unmap_bf;
  2055. }
  2056. /* Query CONFIG_DEV parameters */
  2057. err = mlx4_config_dev_retrieval(dev, &params);
  2058. if (err && err != -EOPNOTSUPP) {
  2059. mlx4_err(dev, "Failed to query CONFIG_DEV parameters\n");
  2060. } else if (!err) {
  2061. dev->caps.rx_checksum_flags_port[1] = params.rx_csum_flags_port_1;
  2062. dev->caps.rx_checksum_flags_port[2] = params.rx_csum_flags_port_2;
  2063. }
  2064. priv->eq_table.inta_pin = adapter.inta_pin;
  2065. memcpy(dev->board_id, adapter.board_id, sizeof(dev->board_id));
  2066. return 0;
  2067. unmap_bf:
  2068. unmap_internal_clock(dev);
  2069. unmap_bf_area(dev);
  2070. if (mlx4_is_slave(dev))
  2071. mlx4_slave_destroy_special_qp_cap(dev);
  2072. err_close:
  2073. if (mlx4_is_slave(dev))
  2074. mlx4_slave_exit(dev);
  2075. else
  2076. mlx4_CLOSE_HCA(dev, 0);
  2077. err_free_icm:
  2078. if (!mlx4_is_slave(dev))
  2079. mlx4_free_icms(dev);
  2080. return err;
  2081. }
  2082. static int mlx4_init_counters_table(struct mlx4_dev *dev)
  2083. {
  2084. struct mlx4_priv *priv = mlx4_priv(dev);
  2085. int nent_pow2;
  2086. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
  2087. return -ENOENT;
  2088. if (!dev->caps.max_counters)
  2089. return -ENOSPC;
  2090. nent_pow2 = roundup_pow_of_two(dev->caps.max_counters);
  2091. /* reserve last counter index for sink counter */
  2092. return mlx4_bitmap_init(&priv->counters_bitmap, nent_pow2,
  2093. nent_pow2 - 1, 0,
  2094. nent_pow2 - dev->caps.max_counters + 1);
  2095. }
  2096. static void mlx4_cleanup_counters_table(struct mlx4_dev *dev)
  2097. {
  2098. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
  2099. return;
  2100. if (!dev->caps.max_counters)
  2101. return;
  2102. mlx4_bitmap_cleanup(&mlx4_priv(dev)->counters_bitmap);
  2103. }
  2104. static void mlx4_cleanup_default_counters(struct mlx4_dev *dev)
  2105. {
  2106. struct mlx4_priv *priv = mlx4_priv(dev);
  2107. int port;
  2108. for (port = 0; port < dev->caps.num_ports; port++)
  2109. if (priv->def_counter[port] != -1)
  2110. mlx4_counter_free(dev, priv->def_counter[port]);
  2111. }
  2112. static int mlx4_allocate_default_counters(struct mlx4_dev *dev)
  2113. {
  2114. struct mlx4_priv *priv = mlx4_priv(dev);
  2115. int port, err = 0;
  2116. u32 idx;
  2117. for (port = 0; port < dev->caps.num_ports; port++)
  2118. priv->def_counter[port] = -1;
  2119. for (port = 0; port < dev->caps.num_ports; port++) {
  2120. err = mlx4_counter_alloc(dev, &idx, MLX4_RES_USAGE_DRIVER);
  2121. if (!err || err == -ENOSPC) {
  2122. priv->def_counter[port] = idx;
  2123. } else if (err == -ENOENT) {
  2124. err = 0;
  2125. continue;
  2126. } else if (mlx4_is_slave(dev) && err == -EINVAL) {
  2127. priv->def_counter[port] = MLX4_SINK_COUNTER_INDEX(dev);
  2128. mlx4_warn(dev, "can't allocate counter from old PF driver, using index %d\n",
  2129. MLX4_SINK_COUNTER_INDEX(dev));
  2130. err = 0;
  2131. } else {
  2132. mlx4_err(dev, "%s: failed to allocate default counter port %d err %d\n",
  2133. __func__, port + 1, err);
  2134. mlx4_cleanup_default_counters(dev);
  2135. return err;
  2136. }
  2137. mlx4_dbg(dev, "%s: default counter index %d for port %d\n",
  2138. __func__, priv->def_counter[port], port + 1);
  2139. }
  2140. return err;
  2141. }
  2142. int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
  2143. {
  2144. struct mlx4_priv *priv = mlx4_priv(dev);
  2145. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
  2146. return -ENOENT;
  2147. *idx = mlx4_bitmap_alloc(&priv->counters_bitmap);
  2148. if (*idx == -1) {
  2149. *idx = MLX4_SINK_COUNTER_INDEX(dev);
  2150. return -ENOSPC;
  2151. }
  2152. return 0;
  2153. }
  2154. int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx, u8 usage)
  2155. {
  2156. u32 in_modifier = RES_COUNTER | (((u32)usage & 3) << 30);
  2157. u64 out_param;
  2158. int err;
  2159. if (mlx4_is_mfunc(dev)) {
  2160. err = mlx4_cmd_imm(dev, 0, &out_param, in_modifier,
  2161. RES_OP_RESERVE, MLX4_CMD_ALLOC_RES,
  2162. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  2163. if (!err)
  2164. *idx = get_param_l(&out_param);
  2165. return err;
  2166. }
  2167. return __mlx4_counter_alloc(dev, idx);
  2168. }
  2169. EXPORT_SYMBOL_GPL(mlx4_counter_alloc);
  2170. static int __mlx4_clear_if_stat(struct mlx4_dev *dev,
  2171. u8 counter_index)
  2172. {
  2173. struct mlx4_cmd_mailbox *if_stat_mailbox;
  2174. int err;
  2175. u32 if_stat_in_mod = (counter_index & 0xff) | MLX4_QUERY_IF_STAT_RESET;
  2176. if_stat_mailbox = mlx4_alloc_cmd_mailbox(dev);
  2177. if (IS_ERR(if_stat_mailbox))
  2178. return PTR_ERR(if_stat_mailbox);
  2179. err = mlx4_cmd_box(dev, 0, if_stat_mailbox->dma, if_stat_in_mod, 0,
  2180. MLX4_CMD_QUERY_IF_STAT, MLX4_CMD_TIME_CLASS_C,
  2181. MLX4_CMD_NATIVE);
  2182. mlx4_free_cmd_mailbox(dev, if_stat_mailbox);
  2183. return err;
  2184. }
  2185. void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
  2186. {
  2187. if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
  2188. return;
  2189. if (idx == MLX4_SINK_COUNTER_INDEX(dev))
  2190. return;
  2191. __mlx4_clear_if_stat(dev, idx);
  2192. mlx4_bitmap_free(&mlx4_priv(dev)->counters_bitmap, idx, MLX4_USE_RR);
  2193. return;
  2194. }
  2195. void mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
  2196. {
  2197. u64 in_param = 0;
  2198. if (mlx4_is_mfunc(dev)) {
  2199. set_param_l(&in_param, idx);
  2200. mlx4_cmd(dev, in_param, RES_COUNTER, RES_OP_RESERVE,
  2201. MLX4_CMD_FREE_RES, MLX4_CMD_TIME_CLASS_A,
  2202. MLX4_CMD_WRAPPED);
  2203. return;
  2204. }
  2205. __mlx4_counter_free(dev, idx);
  2206. }
  2207. EXPORT_SYMBOL_GPL(mlx4_counter_free);
  2208. int mlx4_get_default_counter_index(struct mlx4_dev *dev, int port)
  2209. {
  2210. struct mlx4_priv *priv = mlx4_priv(dev);
  2211. return priv->def_counter[port - 1];
  2212. }
  2213. EXPORT_SYMBOL_GPL(mlx4_get_default_counter_index);
  2214. void mlx4_set_admin_guid(struct mlx4_dev *dev, __be64 guid, int entry, int port)
  2215. {
  2216. struct mlx4_priv *priv = mlx4_priv(dev);
  2217. priv->mfunc.master.vf_admin[entry].vport[port].guid = guid;
  2218. }
  2219. EXPORT_SYMBOL_GPL(mlx4_set_admin_guid);
  2220. __be64 mlx4_get_admin_guid(struct mlx4_dev *dev, int entry, int port)
  2221. {
  2222. struct mlx4_priv *priv = mlx4_priv(dev);
  2223. return priv->mfunc.master.vf_admin[entry].vport[port].guid;
  2224. }
  2225. EXPORT_SYMBOL_GPL(mlx4_get_admin_guid);
  2226. void mlx4_set_random_admin_guid(struct mlx4_dev *dev, int entry, int port)
  2227. {
  2228. struct mlx4_priv *priv = mlx4_priv(dev);
  2229. __be64 guid;
  2230. /* hw GUID */
  2231. if (entry == 0)
  2232. return;
  2233. get_random_bytes((char *)&guid, sizeof(guid));
  2234. guid &= ~(cpu_to_be64(1ULL << 56));
  2235. guid |= cpu_to_be64(1ULL << 57);
  2236. priv->mfunc.master.vf_admin[entry].vport[port].guid = guid;
  2237. }
  2238. static int mlx4_setup_hca(struct mlx4_dev *dev)
  2239. {
  2240. struct mlx4_priv *priv = mlx4_priv(dev);
  2241. int err;
  2242. int port;
  2243. __be32 ib_port_default_caps;
  2244. err = mlx4_init_uar_table(dev);
  2245. if (err) {
  2246. mlx4_err(dev, "Failed to initialize user access region table, aborting\n");
  2247. return err;
  2248. }
  2249. err = mlx4_uar_alloc(dev, &priv->driver_uar);
  2250. if (err) {
  2251. mlx4_err(dev, "Failed to allocate driver access region, aborting\n");
  2252. goto err_uar_table_free;
  2253. }
  2254. priv->kar = ioremap((phys_addr_t) priv->driver_uar.pfn << PAGE_SHIFT, PAGE_SIZE);
  2255. if (!priv->kar) {
  2256. mlx4_err(dev, "Couldn't map kernel access region, aborting\n");
  2257. err = -ENOMEM;
  2258. goto err_uar_free;
  2259. }
  2260. err = mlx4_init_pd_table(dev);
  2261. if (err) {
  2262. mlx4_err(dev, "Failed to initialize protection domain table, aborting\n");
  2263. goto err_kar_unmap;
  2264. }
  2265. err = mlx4_init_xrcd_table(dev);
  2266. if (err) {
  2267. mlx4_err(dev, "Failed to initialize reliable connection domain table, aborting\n");
  2268. goto err_pd_table_free;
  2269. }
  2270. err = mlx4_init_mr_table(dev);
  2271. if (err) {
  2272. mlx4_err(dev, "Failed to initialize memory region table, aborting\n");
  2273. goto err_xrcd_table_free;
  2274. }
  2275. if (!mlx4_is_slave(dev)) {
  2276. err = mlx4_init_mcg_table(dev);
  2277. if (err) {
  2278. mlx4_err(dev, "Failed to initialize multicast group table, aborting\n");
  2279. goto err_mr_table_free;
  2280. }
  2281. err = mlx4_config_mad_demux(dev);
  2282. if (err) {
  2283. mlx4_err(dev, "Failed in config_mad_demux, aborting\n");
  2284. goto err_mcg_table_free;
  2285. }
  2286. }
  2287. err = mlx4_init_eq_table(dev);
  2288. if (err) {
  2289. mlx4_err(dev, "Failed to initialize event queue table, aborting\n");
  2290. goto err_mcg_table_free;
  2291. }
  2292. err = mlx4_cmd_use_events(dev);
  2293. if (err) {
  2294. mlx4_err(dev, "Failed to switch to event-driven firmware commands, aborting\n");
  2295. goto err_eq_table_free;
  2296. }
  2297. err = mlx4_NOP(dev);
  2298. if (err) {
  2299. if (dev->flags & MLX4_FLAG_MSI_X) {
  2300. mlx4_warn(dev, "NOP command failed to generate MSI-X interrupt IRQ %d)\n",
  2301. priv->eq_table.eq[MLX4_EQ_ASYNC].irq);
  2302. mlx4_warn(dev, "Trying again without MSI-X\n");
  2303. } else {
  2304. mlx4_err(dev, "NOP command failed to generate interrupt (IRQ %d), aborting\n",
  2305. priv->eq_table.eq[MLX4_EQ_ASYNC].irq);
  2306. mlx4_err(dev, "BIOS or ACPI interrupt routing problem?\n");
  2307. }
  2308. goto err_cmd_poll;
  2309. }
  2310. mlx4_dbg(dev, "NOP command IRQ test passed\n");
  2311. err = mlx4_init_cq_table(dev);
  2312. if (err) {
  2313. mlx4_err(dev, "Failed to initialize completion queue table, aborting\n");
  2314. goto err_cmd_poll;
  2315. }
  2316. err = mlx4_init_srq_table(dev);
  2317. if (err) {
  2318. mlx4_err(dev, "Failed to initialize shared receive queue table, aborting\n");
  2319. goto err_cq_table_free;
  2320. }
  2321. err = mlx4_init_qp_table(dev);
  2322. if (err) {
  2323. mlx4_err(dev, "Failed to initialize queue pair table, aborting\n");
  2324. goto err_srq_table_free;
  2325. }
  2326. if (!mlx4_is_slave(dev)) {
  2327. err = mlx4_init_counters_table(dev);
  2328. if (err && err != -ENOENT) {
  2329. mlx4_err(dev, "Failed to initialize counters table, aborting\n");
  2330. goto err_qp_table_free;
  2331. }
  2332. }
  2333. err = mlx4_allocate_default_counters(dev);
  2334. if (err) {
  2335. mlx4_err(dev, "Failed to allocate default counters, aborting\n");
  2336. goto err_counters_table_free;
  2337. }
  2338. if (!mlx4_is_slave(dev)) {
  2339. for (port = 1; port <= dev->caps.num_ports; port++) {
  2340. ib_port_default_caps = 0;
  2341. err = mlx4_get_port_ib_caps(dev, port,
  2342. &ib_port_default_caps);
  2343. if (err)
  2344. mlx4_warn(dev, "failed to get port %d default ib capabilities (%d). Continuing with caps = 0\n",
  2345. port, err);
  2346. dev->caps.ib_port_def_cap[port] = ib_port_default_caps;
  2347. /* initialize per-slave default ib port capabilities */
  2348. if (mlx4_is_master(dev)) {
  2349. int i;
  2350. for (i = 0; i < dev->num_slaves; i++) {
  2351. if (i == mlx4_master_func_num(dev))
  2352. continue;
  2353. priv->mfunc.master.slave_state[i].ib_cap_mask[port] =
  2354. ib_port_default_caps;
  2355. }
  2356. }
  2357. if (mlx4_is_mfunc(dev))
  2358. dev->caps.port_ib_mtu[port] = IB_MTU_2048;
  2359. else
  2360. dev->caps.port_ib_mtu[port] = IB_MTU_4096;
  2361. err = mlx4_SET_PORT(dev, port, mlx4_is_master(dev) ?
  2362. dev->caps.pkey_table_len[port] : -1);
  2363. if (err) {
  2364. mlx4_err(dev, "Failed to set port %d, aborting\n",
  2365. port);
  2366. goto err_default_countes_free;
  2367. }
  2368. }
  2369. }
  2370. return 0;
  2371. err_default_countes_free:
  2372. mlx4_cleanup_default_counters(dev);
  2373. err_counters_table_free:
  2374. if (!mlx4_is_slave(dev))
  2375. mlx4_cleanup_counters_table(dev);
  2376. err_qp_table_free:
  2377. mlx4_cleanup_qp_table(dev);
  2378. err_srq_table_free:
  2379. mlx4_cleanup_srq_table(dev);
  2380. err_cq_table_free:
  2381. mlx4_cleanup_cq_table(dev);
  2382. err_cmd_poll:
  2383. mlx4_cmd_use_polling(dev);
  2384. err_eq_table_free:
  2385. mlx4_cleanup_eq_table(dev);
  2386. err_mcg_table_free:
  2387. if (!mlx4_is_slave(dev))
  2388. mlx4_cleanup_mcg_table(dev);
  2389. err_mr_table_free:
  2390. mlx4_cleanup_mr_table(dev);
  2391. err_xrcd_table_free:
  2392. mlx4_cleanup_xrcd_table(dev);
  2393. err_pd_table_free:
  2394. mlx4_cleanup_pd_table(dev);
  2395. err_kar_unmap:
  2396. iounmap(priv->kar);
  2397. err_uar_free:
  2398. mlx4_uar_free(dev, &priv->driver_uar);
  2399. err_uar_table_free:
  2400. mlx4_cleanup_uar_table(dev);
  2401. return err;
  2402. }
  2403. static int mlx4_init_affinity_hint(struct mlx4_dev *dev, int port, int eqn)
  2404. {
  2405. int requested_cpu = 0;
  2406. struct mlx4_priv *priv = mlx4_priv(dev);
  2407. struct mlx4_eq *eq;
  2408. int off = 0;
  2409. int i;
  2410. if (eqn > dev->caps.num_comp_vectors)
  2411. return -EINVAL;
  2412. for (i = 1; i < port; i++)
  2413. off += mlx4_get_eqs_per_port(dev, i);
  2414. requested_cpu = eqn - off - !!(eqn > MLX4_EQ_ASYNC);
  2415. /* Meaning EQs are shared, and this call comes from the second port */
  2416. if (requested_cpu < 0)
  2417. return 0;
  2418. eq = &priv->eq_table.eq[eqn];
  2419. if (!zalloc_cpumask_var(&eq->affinity_mask, GFP_KERNEL))
  2420. return -ENOMEM;
  2421. cpumask_set_cpu(requested_cpu, eq->affinity_mask);
  2422. return 0;
  2423. }
  2424. static void mlx4_enable_msi_x(struct mlx4_dev *dev)
  2425. {
  2426. struct mlx4_priv *priv = mlx4_priv(dev);
  2427. struct msix_entry *entries;
  2428. int i;
  2429. int port = 0;
  2430. if (msi_x) {
  2431. int nreq = min3(dev->caps.num_ports *
  2432. (int)num_online_cpus() + 1,
  2433. dev->caps.num_eqs - dev->caps.reserved_eqs,
  2434. MAX_MSIX);
  2435. entries = kcalloc(nreq, sizeof(*entries), GFP_KERNEL);
  2436. if (!entries)
  2437. goto no_msi;
  2438. for (i = 0; i < nreq; ++i)
  2439. entries[i].entry = i;
  2440. nreq = pci_enable_msix_range(dev->persist->pdev, entries, 2,
  2441. nreq);
  2442. if (nreq < 0 || nreq < MLX4_EQ_ASYNC) {
  2443. kfree(entries);
  2444. goto no_msi;
  2445. }
  2446. /* 1 is reserved for events (asyncrounous EQ) */
  2447. dev->caps.num_comp_vectors = nreq - 1;
  2448. priv->eq_table.eq[MLX4_EQ_ASYNC].irq = entries[0].vector;
  2449. bitmap_zero(priv->eq_table.eq[MLX4_EQ_ASYNC].actv_ports.ports,
  2450. dev->caps.num_ports);
  2451. for (i = 0; i < dev->caps.num_comp_vectors + 1; i++) {
  2452. if (i == MLX4_EQ_ASYNC)
  2453. continue;
  2454. priv->eq_table.eq[i].irq =
  2455. entries[i + 1 - !!(i > MLX4_EQ_ASYNC)].vector;
  2456. if (MLX4_IS_LEGACY_EQ_MODE(dev->caps)) {
  2457. bitmap_fill(priv->eq_table.eq[i].actv_ports.ports,
  2458. dev->caps.num_ports);
  2459. /* We don't set affinity hint when there
  2460. * aren't enough EQs
  2461. */
  2462. } else {
  2463. set_bit(port,
  2464. priv->eq_table.eq[i].actv_ports.ports);
  2465. if (mlx4_init_affinity_hint(dev, port + 1, i))
  2466. mlx4_warn(dev, "Couldn't init hint cpumask for EQ %d\n",
  2467. i);
  2468. }
  2469. /* We divide the Eqs evenly between the two ports.
  2470. * (dev->caps.num_comp_vectors / dev->caps.num_ports)
  2471. * refers to the number of Eqs per port
  2472. * (i.e eqs_per_port). Theoretically, we would like to
  2473. * write something like (i + 1) % eqs_per_port == 0.
  2474. * However, since there's an asynchronous Eq, we have
  2475. * to skip over it by comparing this condition to
  2476. * !!((i + 1) > MLX4_EQ_ASYNC).
  2477. */
  2478. if ((dev->caps.num_comp_vectors > dev->caps.num_ports) &&
  2479. ((i + 1) %
  2480. (dev->caps.num_comp_vectors / dev->caps.num_ports)) ==
  2481. !!((i + 1) > MLX4_EQ_ASYNC))
  2482. /* If dev->caps.num_comp_vectors < dev->caps.num_ports,
  2483. * everything is shared anyway.
  2484. */
  2485. port++;
  2486. }
  2487. dev->flags |= MLX4_FLAG_MSI_X;
  2488. kfree(entries);
  2489. return;
  2490. }
  2491. no_msi:
  2492. dev->caps.num_comp_vectors = 1;
  2493. BUG_ON(MLX4_EQ_ASYNC >= 2);
  2494. for (i = 0; i < 2; ++i) {
  2495. priv->eq_table.eq[i].irq = dev->persist->pdev->irq;
  2496. if (i != MLX4_EQ_ASYNC) {
  2497. bitmap_fill(priv->eq_table.eq[i].actv_ports.ports,
  2498. dev->caps.num_ports);
  2499. }
  2500. }
  2501. }
  2502. static int mlx4_init_port_info(struct mlx4_dev *dev, int port)
  2503. {
  2504. struct devlink *devlink = priv_to_devlink(mlx4_priv(dev));
  2505. struct mlx4_port_info *info = &mlx4_priv(dev)->port[port];
  2506. int err;
  2507. err = devlink_port_register(devlink, &info->devlink_port, port);
  2508. if (err)
  2509. return err;
  2510. info->dev = dev;
  2511. info->port = port;
  2512. if (!mlx4_is_slave(dev)) {
  2513. mlx4_init_mac_table(dev, &info->mac_table);
  2514. mlx4_init_vlan_table(dev, &info->vlan_table);
  2515. mlx4_init_roce_gid_table(dev, &info->gid_table);
  2516. info->base_qpn = mlx4_get_base_qpn(dev, port);
  2517. }
  2518. sprintf(info->dev_name, "mlx4_port%d", port);
  2519. info->port_attr.attr.name = info->dev_name;
  2520. if (mlx4_is_mfunc(dev))
  2521. info->port_attr.attr.mode = S_IRUGO;
  2522. else {
  2523. info->port_attr.attr.mode = S_IRUGO | S_IWUSR;
  2524. info->port_attr.store = set_port_type;
  2525. }
  2526. info->port_attr.show = show_port_type;
  2527. sysfs_attr_init(&info->port_attr.attr);
  2528. err = device_create_file(&dev->persist->pdev->dev, &info->port_attr);
  2529. if (err) {
  2530. mlx4_err(dev, "Failed to create file for port %d\n", port);
  2531. devlink_port_unregister(&info->devlink_port);
  2532. info->port = -1;
  2533. }
  2534. sprintf(info->dev_mtu_name, "mlx4_port%d_mtu", port);
  2535. info->port_mtu_attr.attr.name = info->dev_mtu_name;
  2536. if (mlx4_is_mfunc(dev))
  2537. info->port_mtu_attr.attr.mode = S_IRUGO;
  2538. else {
  2539. info->port_mtu_attr.attr.mode = S_IRUGO | S_IWUSR;
  2540. info->port_mtu_attr.store = set_port_ib_mtu;
  2541. }
  2542. info->port_mtu_attr.show = show_port_ib_mtu;
  2543. sysfs_attr_init(&info->port_mtu_attr.attr);
  2544. err = device_create_file(&dev->persist->pdev->dev,
  2545. &info->port_mtu_attr);
  2546. if (err) {
  2547. mlx4_err(dev, "Failed to create mtu file for port %d\n", port);
  2548. device_remove_file(&info->dev->persist->pdev->dev,
  2549. &info->port_attr);
  2550. devlink_port_unregister(&info->devlink_port);
  2551. info->port = -1;
  2552. }
  2553. return err;
  2554. }
  2555. static void mlx4_cleanup_port_info(struct mlx4_port_info *info)
  2556. {
  2557. if (info->port < 0)
  2558. return;
  2559. device_remove_file(&info->dev->persist->pdev->dev, &info->port_attr);
  2560. device_remove_file(&info->dev->persist->pdev->dev,
  2561. &info->port_mtu_attr);
  2562. devlink_port_unregister(&info->devlink_port);
  2563. #ifdef CONFIG_RFS_ACCEL
  2564. free_irq_cpu_rmap(info->rmap);
  2565. info->rmap = NULL;
  2566. #endif
  2567. }
  2568. static int mlx4_init_steering(struct mlx4_dev *dev)
  2569. {
  2570. struct mlx4_priv *priv = mlx4_priv(dev);
  2571. int num_entries = dev->caps.num_ports;
  2572. int i, j;
  2573. priv->steer = kzalloc(sizeof(struct mlx4_steer) * num_entries, GFP_KERNEL);
  2574. if (!priv->steer)
  2575. return -ENOMEM;
  2576. for (i = 0; i < num_entries; i++)
  2577. for (j = 0; j < MLX4_NUM_STEERS; j++) {
  2578. INIT_LIST_HEAD(&priv->steer[i].promisc_qps[j]);
  2579. INIT_LIST_HEAD(&priv->steer[i].steer_entries[j]);
  2580. }
  2581. return 0;
  2582. }
  2583. static void mlx4_clear_steering(struct mlx4_dev *dev)
  2584. {
  2585. struct mlx4_priv *priv = mlx4_priv(dev);
  2586. struct mlx4_steer_index *entry, *tmp_entry;
  2587. struct mlx4_promisc_qp *pqp, *tmp_pqp;
  2588. int num_entries = dev->caps.num_ports;
  2589. int i, j;
  2590. for (i = 0; i < num_entries; i++) {
  2591. for (j = 0; j < MLX4_NUM_STEERS; j++) {
  2592. list_for_each_entry_safe(pqp, tmp_pqp,
  2593. &priv->steer[i].promisc_qps[j],
  2594. list) {
  2595. list_del(&pqp->list);
  2596. kfree(pqp);
  2597. }
  2598. list_for_each_entry_safe(entry, tmp_entry,
  2599. &priv->steer[i].steer_entries[j],
  2600. list) {
  2601. list_del(&entry->list);
  2602. list_for_each_entry_safe(pqp, tmp_pqp,
  2603. &entry->duplicates,
  2604. list) {
  2605. list_del(&pqp->list);
  2606. kfree(pqp);
  2607. }
  2608. kfree(entry);
  2609. }
  2610. }
  2611. }
  2612. kfree(priv->steer);
  2613. }
  2614. static int extended_func_num(struct pci_dev *pdev)
  2615. {
  2616. return PCI_SLOT(pdev->devfn) * 8 + PCI_FUNC(pdev->devfn);
  2617. }
  2618. #define MLX4_OWNER_BASE 0x8069c
  2619. #define MLX4_OWNER_SIZE 4
  2620. static int mlx4_get_ownership(struct mlx4_dev *dev)
  2621. {
  2622. void __iomem *owner;
  2623. u32 ret;
  2624. if (pci_channel_offline(dev->persist->pdev))
  2625. return -EIO;
  2626. owner = ioremap(pci_resource_start(dev->persist->pdev, 0) +
  2627. MLX4_OWNER_BASE,
  2628. MLX4_OWNER_SIZE);
  2629. if (!owner) {
  2630. mlx4_err(dev, "Failed to obtain ownership bit\n");
  2631. return -ENOMEM;
  2632. }
  2633. ret = readl(owner);
  2634. iounmap(owner);
  2635. return (int) !!ret;
  2636. }
  2637. static void mlx4_free_ownership(struct mlx4_dev *dev)
  2638. {
  2639. void __iomem *owner;
  2640. if (pci_channel_offline(dev->persist->pdev))
  2641. return;
  2642. owner = ioremap(pci_resource_start(dev->persist->pdev, 0) +
  2643. MLX4_OWNER_BASE,
  2644. MLX4_OWNER_SIZE);
  2645. if (!owner) {
  2646. mlx4_err(dev, "Failed to obtain ownership bit\n");
  2647. return;
  2648. }
  2649. writel(0, owner);
  2650. msleep(1000);
  2651. iounmap(owner);
  2652. }
  2653. #define SRIOV_VALID_STATE(flags) (!!((flags) & MLX4_FLAG_SRIOV) ==\
  2654. !!((flags) & MLX4_FLAG_MASTER))
  2655. static u64 mlx4_enable_sriov(struct mlx4_dev *dev, struct pci_dev *pdev,
  2656. u8 total_vfs, int existing_vfs, int reset_flow)
  2657. {
  2658. u64 dev_flags = dev->flags;
  2659. int err = 0;
  2660. int fw_enabled_sriov_vfs = min(pci_sriov_get_totalvfs(pdev),
  2661. MLX4_MAX_NUM_VF);
  2662. if (reset_flow) {
  2663. dev->dev_vfs = kcalloc(total_vfs, sizeof(*dev->dev_vfs),
  2664. GFP_KERNEL);
  2665. if (!dev->dev_vfs)
  2666. goto free_mem;
  2667. return dev_flags;
  2668. }
  2669. atomic_inc(&pf_loading);
  2670. if (dev->flags & MLX4_FLAG_SRIOV) {
  2671. if (existing_vfs != total_vfs) {
  2672. mlx4_err(dev, "SR-IOV was already enabled, but with num_vfs (%d) different than requested (%d)\n",
  2673. existing_vfs, total_vfs);
  2674. total_vfs = existing_vfs;
  2675. }
  2676. }
  2677. dev->dev_vfs = kzalloc(total_vfs * sizeof(*dev->dev_vfs), GFP_KERNEL);
  2678. if (NULL == dev->dev_vfs) {
  2679. mlx4_err(dev, "Failed to allocate memory for VFs\n");
  2680. goto disable_sriov;
  2681. }
  2682. if (!(dev->flags & MLX4_FLAG_SRIOV)) {
  2683. if (total_vfs > fw_enabled_sriov_vfs) {
  2684. mlx4_err(dev, "requested vfs (%d) > available vfs (%d). Continuing without SR_IOV\n",
  2685. total_vfs, fw_enabled_sriov_vfs);
  2686. err = -ENOMEM;
  2687. goto disable_sriov;
  2688. }
  2689. mlx4_warn(dev, "Enabling SR-IOV with %d VFs\n", total_vfs);
  2690. err = pci_enable_sriov(pdev, total_vfs);
  2691. }
  2692. if (err) {
  2693. mlx4_err(dev, "Failed to enable SR-IOV, continuing without SR-IOV (err = %d)\n",
  2694. err);
  2695. goto disable_sriov;
  2696. } else {
  2697. mlx4_warn(dev, "Running in master mode\n");
  2698. dev_flags |= MLX4_FLAG_SRIOV |
  2699. MLX4_FLAG_MASTER;
  2700. dev_flags &= ~MLX4_FLAG_SLAVE;
  2701. dev->persist->num_vfs = total_vfs;
  2702. }
  2703. return dev_flags;
  2704. disable_sriov:
  2705. atomic_dec(&pf_loading);
  2706. free_mem:
  2707. dev->persist->num_vfs = 0;
  2708. kfree(dev->dev_vfs);
  2709. dev->dev_vfs = NULL;
  2710. return dev_flags & ~MLX4_FLAG_MASTER;
  2711. }
  2712. enum {
  2713. MLX4_DEV_CAP_CHECK_NUM_VFS_ABOVE_64 = -1,
  2714. };
  2715. static int mlx4_check_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap,
  2716. int *nvfs)
  2717. {
  2718. int requested_vfs = nvfs[0] + nvfs[1] + nvfs[2];
  2719. /* Checking for 64 VFs as a limitation of CX2 */
  2720. if (!(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_80_VFS) &&
  2721. requested_vfs >= 64) {
  2722. mlx4_err(dev, "Requested %d VFs, but FW does not support more than 64\n",
  2723. requested_vfs);
  2724. return MLX4_DEV_CAP_CHECK_NUM_VFS_ABOVE_64;
  2725. }
  2726. return 0;
  2727. }
  2728. static int mlx4_pci_enable_device(struct mlx4_dev *dev)
  2729. {
  2730. struct pci_dev *pdev = dev->persist->pdev;
  2731. int err = 0;
  2732. mutex_lock(&dev->persist->pci_status_mutex);
  2733. if (dev->persist->pci_status == MLX4_PCI_STATUS_DISABLED) {
  2734. err = pci_enable_device(pdev);
  2735. if (!err)
  2736. dev->persist->pci_status = MLX4_PCI_STATUS_ENABLED;
  2737. }
  2738. mutex_unlock(&dev->persist->pci_status_mutex);
  2739. return err;
  2740. }
  2741. static void mlx4_pci_disable_device(struct mlx4_dev *dev)
  2742. {
  2743. struct pci_dev *pdev = dev->persist->pdev;
  2744. mutex_lock(&dev->persist->pci_status_mutex);
  2745. if (dev->persist->pci_status == MLX4_PCI_STATUS_ENABLED) {
  2746. pci_disable_device(pdev);
  2747. dev->persist->pci_status = MLX4_PCI_STATUS_DISABLED;
  2748. }
  2749. mutex_unlock(&dev->persist->pci_status_mutex);
  2750. }
  2751. static int mlx4_load_one(struct pci_dev *pdev, int pci_dev_data,
  2752. int total_vfs, int *nvfs, struct mlx4_priv *priv,
  2753. int reset_flow)
  2754. {
  2755. struct mlx4_dev *dev;
  2756. unsigned sum = 0;
  2757. int err;
  2758. int port;
  2759. int i;
  2760. struct mlx4_dev_cap *dev_cap = NULL;
  2761. int existing_vfs = 0;
  2762. dev = &priv->dev;
  2763. INIT_LIST_HEAD(&priv->ctx_list);
  2764. spin_lock_init(&priv->ctx_lock);
  2765. mutex_init(&priv->port_mutex);
  2766. mutex_init(&priv->bond_mutex);
  2767. INIT_LIST_HEAD(&priv->pgdir_list);
  2768. mutex_init(&priv->pgdir_mutex);
  2769. spin_lock_init(&priv->cmd.context_lock);
  2770. INIT_LIST_HEAD(&priv->bf_list);
  2771. mutex_init(&priv->bf_mutex);
  2772. dev->rev_id = pdev->revision;
  2773. dev->numa_node = dev_to_node(&pdev->dev);
  2774. /* Detect if this device is a virtual function */
  2775. if (pci_dev_data & MLX4_PCI_DEV_IS_VF) {
  2776. mlx4_warn(dev, "Detected virtual function - running in slave mode\n");
  2777. dev->flags |= MLX4_FLAG_SLAVE;
  2778. } else {
  2779. /* We reset the device and enable SRIOV only for physical
  2780. * devices. Try to claim ownership on the device;
  2781. * if already taken, skip -- do not allow multiple PFs */
  2782. err = mlx4_get_ownership(dev);
  2783. if (err) {
  2784. if (err < 0)
  2785. return err;
  2786. else {
  2787. mlx4_warn(dev, "Multiple PFs not yet supported - Skipping PF\n");
  2788. return -EINVAL;
  2789. }
  2790. }
  2791. atomic_set(&priv->opreq_count, 0);
  2792. INIT_WORK(&priv->opreq_task, mlx4_opreq_action);
  2793. /*
  2794. * Now reset the HCA before we touch the PCI capabilities or
  2795. * attempt a firmware command, since a boot ROM may have left
  2796. * the HCA in an undefined state.
  2797. */
  2798. err = mlx4_reset(dev);
  2799. if (err) {
  2800. mlx4_err(dev, "Failed to reset HCA, aborting\n");
  2801. goto err_sriov;
  2802. }
  2803. if (total_vfs) {
  2804. dev->flags = MLX4_FLAG_MASTER;
  2805. existing_vfs = pci_num_vf(pdev);
  2806. if (existing_vfs)
  2807. dev->flags |= MLX4_FLAG_SRIOV;
  2808. dev->persist->num_vfs = total_vfs;
  2809. }
  2810. }
  2811. /* on load remove any previous indication of internal error,
  2812. * device is up.
  2813. */
  2814. dev->persist->state = MLX4_DEVICE_STATE_UP;
  2815. slave_start:
  2816. err = mlx4_cmd_init(dev);
  2817. if (err) {
  2818. mlx4_err(dev, "Failed to init command interface, aborting\n");
  2819. goto err_sriov;
  2820. }
  2821. /* In slave functions, the communication channel must be initialized
  2822. * before posting commands. Also, init num_slaves before calling
  2823. * mlx4_init_hca */
  2824. if (mlx4_is_mfunc(dev)) {
  2825. if (mlx4_is_master(dev)) {
  2826. dev->num_slaves = MLX4_MAX_NUM_SLAVES;
  2827. } else {
  2828. dev->num_slaves = 0;
  2829. err = mlx4_multi_func_init(dev);
  2830. if (err) {
  2831. mlx4_err(dev, "Failed to init slave mfunc interface, aborting\n");
  2832. goto err_cmd;
  2833. }
  2834. }
  2835. }
  2836. err = mlx4_init_fw(dev);
  2837. if (err) {
  2838. mlx4_err(dev, "Failed to init fw, aborting.\n");
  2839. goto err_mfunc;
  2840. }
  2841. if (mlx4_is_master(dev)) {
  2842. /* when we hit the goto slave_start below, dev_cap already initialized */
  2843. if (!dev_cap) {
  2844. dev_cap = kzalloc(sizeof(*dev_cap), GFP_KERNEL);
  2845. if (!dev_cap) {
  2846. err = -ENOMEM;
  2847. goto err_fw;
  2848. }
  2849. err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
  2850. if (err) {
  2851. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  2852. goto err_fw;
  2853. }
  2854. if (mlx4_check_dev_cap(dev, dev_cap, nvfs))
  2855. goto err_fw;
  2856. if (!(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS)) {
  2857. u64 dev_flags = mlx4_enable_sriov(dev, pdev,
  2858. total_vfs,
  2859. existing_vfs,
  2860. reset_flow);
  2861. mlx4_close_fw(dev);
  2862. mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL);
  2863. dev->flags = dev_flags;
  2864. if (!SRIOV_VALID_STATE(dev->flags)) {
  2865. mlx4_err(dev, "Invalid SRIOV state\n");
  2866. goto err_sriov;
  2867. }
  2868. err = mlx4_reset(dev);
  2869. if (err) {
  2870. mlx4_err(dev, "Failed to reset HCA, aborting.\n");
  2871. goto err_sriov;
  2872. }
  2873. goto slave_start;
  2874. }
  2875. } else {
  2876. /* Legacy mode FW requires SRIOV to be enabled before
  2877. * doing QUERY_DEV_CAP, since max_eq's value is different if
  2878. * SRIOV is enabled.
  2879. */
  2880. memset(dev_cap, 0, sizeof(*dev_cap));
  2881. err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
  2882. if (err) {
  2883. mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
  2884. goto err_fw;
  2885. }
  2886. if (mlx4_check_dev_cap(dev, dev_cap, nvfs))
  2887. goto err_fw;
  2888. }
  2889. }
  2890. err = mlx4_init_hca(dev);
  2891. if (err) {
  2892. if (err == -EACCES) {
  2893. /* Not primary Physical function
  2894. * Running in slave mode */
  2895. mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL);
  2896. /* We're not a PF */
  2897. if (dev->flags & MLX4_FLAG_SRIOV) {
  2898. if (!existing_vfs)
  2899. pci_disable_sriov(pdev);
  2900. if (mlx4_is_master(dev) && !reset_flow)
  2901. atomic_dec(&pf_loading);
  2902. dev->flags &= ~MLX4_FLAG_SRIOV;
  2903. }
  2904. if (!mlx4_is_slave(dev))
  2905. mlx4_free_ownership(dev);
  2906. dev->flags |= MLX4_FLAG_SLAVE;
  2907. dev->flags &= ~MLX4_FLAG_MASTER;
  2908. goto slave_start;
  2909. } else
  2910. goto err_fw;
  2911. }
  2912. if (mlx4_is_master(dev) && (dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS)) {
  2913. u64 dev_flags = mlx4_enable_sriov(dev, pdev, total_vfs,
  2914. existing_vfs, reset_flow);
  2915. if ((dev->flags ^ dev_flags) & (MLX4_FLAG_MASTER | MLX4_FLAG_SLAVE)) {
  2916. mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_VHCR);
  2917. dev->flags = dev_flags;
  2918. err = mlx4_cmd_init(dev);
  2919. if (err) {
  2920. /* Only VHCR is cleaned up, so could still
  2921. * send FW commands
  2922. */
  2923. mlx4_err(dev, "Failed to init VHCR command interface, aborting\n");
  2924. goto err_close;
  2925. }
  2926. } else {
  2927. dev->flags = dev_flags;
  2928. }
  2929. if (!SRIOV_VALID_STATE(dev->flags)) {
  2930. mlx4_err(dev, "Invalid SRIOV state\n");
  2931. goto err_close;
  2932. }
  2933. }
  2934. /* check if the device is functioning at its maximum possible speed.
  2935. * No return code for this call, just warn the user in case of PCI
  2936. * express device capabilities are under-satisfied by the bus.
  2937. */
  2938. if (!mlx4_is_slave(dev))
  2939. mlx4_check_pcie_caps(dev);
  2940. /* In master functions, the communication channel must be initialized
  2941. * after obtaining its address from fw */
  2942. if (mlx4_is_master(dev)) {
  2943. if (dev->caps.num_ports < 2 &&
  2944. num_vfs_argc > 1) {
  2945. err = -EINVAL;
  2946. mlx4_err(dev,
  2947. "Error: Trying to configure VFs on port 2, but HCA has only %d physical ports\n",
  2948. dev->caps.num_ports);
  2949. goto err_close;
  2950. }
  2951. memcpy(dev->persist->nvfs, nvfs, sizeof(dev->persist->nvfs));
  2952. for (i = 0;
  2953. i < sizeof(dev->persist->nvfs)/
  2954. sizeof(dev->persist->nvfs[0]); i++) {
  2955. unsigned j;
  2956. for (j = 0; j < dev->persist->nvfs[i]; ++sum, ++j) {
  2957. dev->dev_vfs[sum].min_port = i < 2 ? i + 1 : 1;
  2958. dev->dev_vfs[sum].n_ports = i < 2 ? 1 :
  2959. dev->caps.num_ports;
  2960. }
  2961. }
  2962. /* In master functions, the communication channel
  2963. * must be initialized after obtaining its address from fw
  2964. */
  2965. err = mlx4_multi_func_init(dev);
  2966. if (err) {
  2967. mlx4_err(dev, "Failed to init master mfunc interface, aborting.\n");
  2968. goto err_close;
  2969. }
  2970. }
  2971. err = mlx4_alloc_eq_table(dev);
  2972. if (err)
  2973. goto err_master_mfunc;
  2974. bitmap_zero(priv->msix_ctl.pool_bm, MAX_MSIX);
  2975. mutex_init(&priv->msix_ctl.pool_lock);
  2976. mlx4_enable_msi_x(dev);
  2977. if ((mlx4_is_mfunc(dev)) &&
  2978. !(dev->flags & MLX4_FLAG_MSI_X)) {
  2979. err = -EOPNOTSUPP;
  2980. mlx4_err(dev, "INTx is not supported in multi-function mode, aborting\n");
  2981. goto err_free_eq;
  2982. }
  2983. if (!mlx4_is_slave(dev)) {
  2984. err = mlx4_init_steering(dev);
  2985. if (err)
  2986. goto err_disable_msix;
  2987. }
  2988. mlx4_init_quotas(dev);
  2989. err = mlx4_setup_hca(dev);
  2990. if (err == -EBUSY && (dev->flags & MLX4_FLAG_MSI_X) &&
  2991. !mlx4_is_mfunc(dev)) {
  2992. dev->flags &= ~MLX4_FLAG_MSI_X;
  2993. dev->caps.num_comp_vectors = 1;
  2994. pci_disable_msix(pdev);
  2995. err = mlx4_setup_hca(dev);
  2996. }
  2997. if (err)
  2998. goto err_steer;
  2999. /* When PF resources are ready arm its comm channel to enable
  3000. * getting commands
  3001. */
  3002. if (mlx4_is_master(dev)) {
  3003. err = mlx4_ARM_COMM_CHANNEL(dev);
  3004. if (err) {
  3005. mlx4_err(dev, " Failed to arm comm channel eq: %x\n",
  3006. err);
  3007. goto err_steer;
  3008. }
  3009. }
  3010. for (port = 1; port <= dev->caps.num_ports; port++) {
  3011. err = mlx4_init_port_info(dev, port);
  3012. if (err)
  3013. goto err_port;
  3014. }
  3015. priv->v2p.port1 = 1;
  3016. priv->v2p.port2 = 2;
  3017. err = mlx4_register_device(dev);
  3018. if (err)
  3019. goto err_port;
  3020. mlx4_request_modules(dev);
  3021. mlx4_sense_init(dev);
  3022. mlx4_start_sense(dev);
  3023. priv->removed = 0;
  3024. if (mlx4_is_master(dev) && dev->persist->num_vfs && !reset_flow)
  3025. atomic_dec(&pf_loading);
  3026. kfree(dev_cap);
  3027. return 0;
  3028. err_port:
  3029. for (--port; port >= 1; --port)
  3030. mlx4_cleanup_port_info(&priv->port[port]);
  3031. mlx4_cleanup_default_counters(dev);
  3032. if (!mlx4_is_slave(dev))
  3033. mlx4_cleanup_counters_table(dev);
  3034. mlx4_cleanup_qp_table(dev);
  3035. mlx4_cleanup_srq_table(dev);
  3036. mlx4_cleanup_cq_table(dev);
  3037. mlx4_cmd_use_polling(dev);
  3038. mlx4_cleanup_eq_table(dev);
  3039. mlx4_cleanup_mcg_table(dev);
  3040. mlx4_cleanup_mr_table(dev);
  3041. mlx4_cleanup_xrcd_table(dev);
  3042. mlx4_cleanup_pd_table(dev);
  3043. mlx4_cleanup_uar_table(dev);
  3044. err_steer:
  3045. if (!mlx4_is_slave(dev))
  3046. mlx4_clear_steering(dev);
  3047. err_disable_msix:
  3048. if (dev->flags & MLX4_FLAG_MSI_X)
  3049. pci_disable_msix(pdev);
  3050. err_free_eq:
  3051. mlx4_free_eq_table(dev);
  3052. err_master_mfunc:
  3053. if (mlx4_is_master(dev)) {
  3054. mlx4_free_resource_tracker(dev, RES_TR_FREE_STRUCTS_ONLY);
  3055. mlx4_multi_func_cleanup(dev);
  3056. }
  3057. if (mlx4_is_slave(dev))
  3058. mlx4_slave_destroy_special_qp_cap(dev);
  3059. err_close:
  3060. mlx4_close_hca(dev);
  3061. err_fw:
  3062. mlx4_close_fw(dev);
  3063. err_mfunc:
  3064. if (mlx4_is_slave(dev))
  3065. mlx4_multi_func_cleanup(dev);
  3066. err_cmd:
  3067. mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL);
  3068. err_sriov:
  3069. if (dev->flags & MLX4_FLAG_SRIOV && !existing_vfs) {
  3070. pci_disable_sriov(pdev);
  3071. dev->flags &= ~MLX4_FLAG_SRIOV;
  3072. }
  3073. if (mlx4_is_master(dev) && dev->persist->num_vfs && !reset_flow)
  3074. atomic_dec(&pf_loading);
  3075. kfree(priv->dev.dev_vfs);
  3076. if (!mlx4_is_slave(dev))
  3077. mlx4_free_ownership(dev);
  3078. kfree(dev_cap);
  3079. return err;
  3080. }
  3081. static int __mlx4_init_one(struct pci_dev *pdev, int pci_dev_data,
  3082. struct mlx4_priv *priv)
  3083. {
  3084. int err;
  3085. int nvfs[MLX4_MAX_PORTS + 1] = {0, 0, 0};
  3086. int prb_vf[MLX4_MAX_PORTS + 1] = {0, 0, 0};
  3087. const int param_map[MLX4_MAX_PORTS + 1][MLX4_MAX_PORTS + 1] = {
  3088. {2, 0, 0}, {0, 1, 2}, {0, 1, 2} };
  3089. unsigned total_vfs = 0;
  3090. unsigned int i;
  3091. pr_info(DRV_NAME ": Initializing %s\n", pci_name(pdev));
  3092. err = mlx4_pci_enable_device(&priv->dev);
  3093. if (err) {
  3094. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  3095. return err;
  3096. }
  3097. /* Due to requirement that all VFs and the PF are *guaranteed* 2 MACS
  3098. * per port, we must limit the number of VFs to 63 (since their are
  3099. * 128 MACs)
  3100. */
  3101. for (i = 0; i < ARRAY_SIZE(nvfs) && i < num_vfs_argc;
  3102. total_vfs += nvfs[param_map[num_vfs_argc - 1][i]], i++) {
  3103. nvfs[param_map[num_vfs_argc - 1][i]] = num_vfs[i];
  3104. if (nvfs[i] < 0) {
  3105. dev_err(&pdev->dev, "num_vfs module parameter cannot be negative\n");
  3106. err = -EINVAL;
  3107. goto err_disable_pdev;
  3108. }
  3109. }
  3110. for (i = 0; i < ARRAY_SIZE(prb_vf) && i < probe_vfs_argc;
  3111. i++) {
  3112. prb_vf[param_map[probe_vfs_argc - 1][i]] = probe_vf[i];
  3113. if (prb_vf[i] < 0 || prb_vf[i] > nvfs[i]) {
  3114. dev_err(&pdev->dev, "probe_vf module parameter cannot be negative or greater than num_vfs\n");
  3115. err = -EINVAL;
  3116. goto err_disable_pdev;
  3117. }
  3118. }
  3119. if (total_vfs > MLX4_MAX_NUM_VF) {
  3120. dev_err(&pdev->dev,
  3121. "Requested more VF's (%d) than allowed by hw (%d)\n",
  3122. total_vfs, MLX4_MAX_NUM_VF);
  3123. err = -EINVAL;
  3124. goto err_disable_pdev;
  3125. }
  3126. for (i = 0; i < MLX4_MAX_PORTS; i++) {
  3127. if (nvfs[i] + nvfs[2] > MLX4_MAX_NUM_VF_P_PORT) {
  3128. dev_err(&pdev->dev,
  3129. "Requested more VF's (%d) for port (%d) than allowed by driver (%d)\n",
  3130. nvfs[i] + nvfs[2], i + 1,
  3131. MLX4_MAX_NUM_VF_P_PORT);
  3132. err = -EINVAL;
  3133. goto err_disable_pdev;
  3134. }
  3135. }
  3136. /* Check for BARs. */
  3137. if (!(pci_dev_data & MLX4_PCI_DEV_IS_VF) &&
  3138. !(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  3139. dev_err(&pdev->dev, "Missing DCS, aborting (driver_data: 0x%x, pci_resource_flags(pdev, 0):0x%lx)\n",
  3140. pci_dev_data, pci_resource_flags(pdev, 0));
  3141. err = -ENODEV;
  3142. goto err_disable_pdev;
  3143. }
  3144. if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  3145. dev_err(&pdev->dev, "Missing UAR, aborting\n");
  3146. err = -ENODEV;
  3147. goto err_disable_pdev;
  3148. }
  3149. err = pci_request_regions(pdev, DRV_NAME);
  3150. if (err) {
  3151. dev_err(&pdev->dev, "Couldn't get PCI resources, aborting\n");
  3152. goto err_disable_pdev;
  3153. }
  3154. pci_set_master(pdev);
  3155. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
  3156. if (err) {
  3157. dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask\n");
  3158. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3159. if (err) {
  3160. dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting\n");
  3161. goto err_release_regions;
  3162. }
  3163. }
  3164. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3165. if (err) {
  3166. dev_warn(&pdev->dev, "Warning: couldn't set 64-bit consistent PCI DMA mask\n");
  3167. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3168. if (err) {
  3169. dev_err(&pdev->dev, "Can't set consistent PCI DMA mask, aborting\n");
  3170. goto err_release_regions;
  3171. }
  3172. }
  3173. /* Allow large DMA segments, up to the firmware limit of 1 GB */
  3174. dma_set_max_seg_size(&pdev->dev, 1024 * 1024 * 1024);
  3175. /* Detect if this device is a virtual function */
  3176. if (pci_dev_data & MLX4_PCI_DEV_IS_VF) {
  3177. /* When acting as pf, we normally skip vfs unless explicitly
  3178. * requested to probe them.
  3179. */
  3180. if (total_vfs) {
  3181. unsigned vfs_offset = 0;
  3182. for (i = 0; i < ARRAY_SIZE(nvfs) &&
  3183. vfs_offset + nvfs[i] < extended_func_num(pdev);
  3184. vfs_offset += nvfs[i], i++)
  3185. ;
  3186. if (i == ARRAY_SIZE(nvfs)) {
  3187. err = -ENODEV;
  3188. goto err_release_regions;
  3189. }
  3190. if ((extended_func_num(pdev) - vfs_offset)
  3191. > prb_vf[i]) {
  3192. dev_warn(&pdev->dev, "Skipping virtual function:%d\n",
  3193. extended_func_num(pdev));
  3194. err = -ENODEV;
  3195. goto err_release_regions;
  3196. }
  3197. }
  3198. }
  3199. err = mlx4_catas_init(&priv->dev);
  3200. if (err)
  3201. goto err_release_regions;
  3202. err = mlx4_load_one(pdev, pci_dev_data, total_vfs, nvfs, priv, 0);
  3203. if (err)
  3204. goto err_catas;
  3205. return 0;
  3206. err_catas:
  3207. mlx4_catas_end(&priv->dev);
  3208. err_release_regions:
  3209. pci_release_regions(pdev);
  3210. err_disable_pdev:
  3211. mlx4_pci_disable_device(&priv->dev);
  3212. return err;
  3213. }
  3214. static int mlx4_devlink_port_type_set(struct devlink_port *devlink_port,
  3215. enum devlink_port_type port_type)
  3216. {
  3217. struct mlx4_port_info *info = container_of(devlink_port,
  3218. struct mlx4_port_info,
  3219. devlink_port);
  3220. enum mlx4_port_type mlx4_port_type;
  3221. switch (port_type) {
  3222. case DEVLINK_PORT_TYPE_AUTO:
  3223. mlx4_port_type = MLX4_PORT_TYPE_AUTO;
  3224. break;
  3225. case DEVLINK_PORT_TYPE_ETH:
  3226. mlx4_port_type = MLX4_PORT_TYPE_ETH;
  3227. break;
  3228. case DEVLINK_PORT_TYPE_IB:
  3229. mlx4_port_type = MLX4_PORT_TYPE_IB;
  3230. break;
  3231. default:
  3232. return -EOPNOTSUPP;
  3233. }
  3234. return __set_port_type(info, mlx4_port_type);
  3235. }
  3236. static const struct devlink_ops mlx4_devlink_ops = {
  3237. .port_type_set = mlx4_devlink_port_type_set,
  3238. };
  3239. static int mlx4_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  3240. {
  3241. struct devlink *devlink;
  3242. struct mlx4_priv *priv;
  3243. struct mlx4_dev *dev;
  3244. int ret;
  3245. printk_once(KERN_INFO "%s", mlx4_version);
  3246. devlink = devlink_alloc(&mlx4_devlink_ops, sizeof(*priv));
  3247. if (!devlink)
  3248. return -ENOMEM;
  3249. priv = devlink_priv(devlink);
  3250. dev = &priv->dev;
  3251. dev->persist = kzalloc(sizeof(*dev->persist), GFP_KERNEL);
  3252. if (!dev->persist) {
  3253. ret = -ENOMEM;
  3254. goto err_devlink_free;
  3255. }
  3256. dev->persist->pdev = pdev;
  3257. dev->persist->dev = dev;
  3258. pci_set_drvdata(pdev, dev->persist);
  3259. priv->pci_dev_data = id->driver_data;
  3260. mutex_init(&dev->persist->device_state_mutex);
  3261. mutex_init(&dev->persist->interface_state_mutex);
  3262. mutex_init(&dev->persist->pci_status_mutex);
  3263. ret = devlink_register(devlink, &pdev->dev);
  3264. if (ret)
  3265. goto err_persist_free;
  3266. ret = __mlx4_init_one(pdev, id->driver_data, priv);
  3267. if (ret)
  3268. goto err_devlink_unregister;
  3269. pci_save_state(pdev);
  3270. return 0;
  3271. err_devlink_unregister:
  3272. devlink_unregister(devlink);
  3273. err_persist_free:
  3274. kfree(dev->persist);
  3275. err_devlink_free:
  3276. devlink_free(devlink);
  3277. return ret;
  3278. }
  3279. static void mlx4_clean_dev(struct mlx4_dev *dev)
  3280. {
  3281. struct mlx4_dev_persistent *persist = dev->persist;
  3282. struct mlx4_priv *priv = mlx4_priv(dev);
  3283. unsigned long flags = (dev->flags & RESET_PERSIST_MASK_FLAGS);
  3284. memset(priv, 0, sizeof(*priv));
  3285. priv->dev.persist = persist;
  3286. priv->dev.flags = flags;
  3287. }
  3288. static void mlx4_unload_one(struct pci_dev *pdev)
  3289. {
  3290. struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
  3291. struct mlx4_dev *dev = persist->dev;
  3292. struct mlx4_priv *priv = mlx4_priv(dev);
  3293. int pci_dev_data;
  3294. int p, i;
  3295. if (priv->removed)
  3296. return;
  3297. /* saving current ports type for further use */
  3298. for (i = 0; i < dev->caps.num_ports; i++) {
  3299. dev->persist->curr_port_type[i] = dev->caps.port_type[i + 1];
  3300. dev->persist->curr_port_poss_type[i] = dev->caps.
  3301. possible_type[i + 1];
  3302. }
  3303. pci_dev_data = priv->pci_dev_data;
  3304. mlx4_stop_sense(dev);
  3305. mlx4_unregister_device(dev);
  3306. for (p = 1; p <= dev->caps.num_ports; p++) {
  3307. mlx4_cleanup_port_info(&priv->port[p]);
  3308. mlx4_CLOSE_PORT(dev, p);
  3309. }
  3310. if (mlx4_is_master(dev))
  3311. mlx4_free_resource_tracker(dev,
  3312. RES_TR_FREE_SLAVES_ONLY);
  3313. mlx4_cleanup_default_counters(dev);
  3314. if (!mlx4_is_slave(dev))
  3315. mlx4_cleanup_counters_table(dev);
  3316. mlx4_cleanup_qp_table(dev);
  3317. mlx4_cleanup_srq_table(dev);
  3318. mlx4_cleanup_cq_table(dev);
  3319. mlx4_cmd_use_polling(dev);
  3320. mlx4_cleanup_eq_table(dev);
  3321. mlx4_cleanup_mcg_table(dev);
  3322. mlx4_cleanup_mr_table(dev);
  3323. mlx4_cleanup_xrcd_table(dev);
  3324. mlx4_cleanup_pd_table(dev);
  3325. if (mlx4_is_master(dev))
  3326. mlx4_free_resource_tracker(dev,
  3327. RES_TR_FREE_STRUCTS_ONLY);
  3328. iounmap(priv->kar);
  3329. mlx4_uar_free(dev, &priv->driver_uar);
  3330. mlx4_cleanup_uar_table(dev);
  3331. if (!mlx4_is_slave(dev))
  3332. mlx4_clear_steering(dev);
  3333. mlx4_free_eq_table(dev);
  3334. if (mlx4_is_master(dev))
  3335. mlx4_multi_func_cleanup(dev);
  3336. mlx4_close_hca(dev);
  3337. mlx4_close_fw(dev);
  3338. if (mlx4_is_slave(dev))
  3339. mlx4_multi_func_cleanup(dev);
  3340. mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL);
  3341. if (dev->flags & MLX4_FLAG_MSI_X)
  3342. pci_disable_msix(pdev);
  3343. if (!mlx4_is_slave(dev))
  3344. mlx4_free_ownership(dev);
  3345. mlx4_slave_destroy_special_qp_cap(dev);
  3346. kfree(dev->dev_vfs);
  3347. mlx4_clean_dev(dev);
  3348. priv->pci_dev_data = pci_dev_data;
  3349. priv->removed = 1;
  3350. }
  3351. static void mlx4_remove_one(struct pci_dev *pdev)
  3352. {
  3353. struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
  3354. struct mlx4_dev *dev = persist->dev;
  3355. struct mlx4_priv *priv = mlx4_priv(dev);
  3356. struct devlink *devlink = priv_to_devlink(priv);
  3357. int active_vfs = 0;
  3358. if (mlx4_is_slave(dev))
  3359. persist->interface_state |= MLX4_INTERFACE_STATE_NOWAIT;
  3360. mutex_lock(&persist->interface_state_mutex);
  3361. persist->interface_state |= MLX4_INTERFACE_STATE_DELETION;
  3362. mutex_unlock(&persist->interface_state_mutex);
  3363. /* Disabling SR-IOV is not allowed while there are active vf's */
  3364. if (mlx4_is_master(dev) && dev->flags & MLX4_FLAG_SRIOV) {
  3365. active_vfs = mlx4_how_many_lives_vf(dev);
  3366. if (active_vfs) {
  3367. pr_warn("Removing PF when there are active VF's !!\n");
  3368. pr_warn("Will not disable SR-IOV.\n");
  3369. }
  3370. }
  3371. /* device marked to be under deletion running now without the lock
  3372. * letting other tasks to be terminated
  3373. */
  3374. if (persist->interface_state & MLX4_INTERFACE_STATE_UP)
  3375. mlx4_unload_one(pdev);
  3376. else
  3377. mlx4_info(dev, "%s: interface is down\n", __func__);
  3378. mlx4_catas_end(dev);
  3379. if (dev->flags & MLX4_FLAG_SRIOV && !active_vfs) {
  3380. mlx4_warn(dev, "Disabling SR-IOV\n");
  3381. pci_disable_sriov(pdev);
  3382. }
  3383. pci_release_regions(pdev);
  3384. mlx4_pci_disable_device(dev);
  3385. devlink_unregister(devlink);
  3386. kfree(dev->persist);
  3387. devlink_free(devlink);
  3388. }
  3389. static int restore_current_port_types(struct mlx4_dev *dev,
  3390. enum mlx4_port_type *types,
  3391. enum mlx4_port_type *poss_types)
  3392. {
  3393. struct mlx4_priv *priv = mlx4_priv(dev);
  3394. int err, i;
  3395. mlx4_stop_sense(dev);
  3396. mutex_lock(&priv->port_mutex);
  3397. for (i = 0; i < dev->caps.num_ports; i++)
  3398. dev->caps.possible_type[i + 1] = poss_types[i];
  3399. err = mlx4_change_port_types(dev, types);
  3400. mlx4_start_sense(dev);
  3401. mutex_unlock(&priv->port_mutex);
  3402. return err;
  3403. }
  3404. int mlx4_restart_one(struct pci_dev *pdev)
  3405. {
  3406. struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
  3407. struct mlx4_dev *dev = persist->dev;
  3408. struct mlx4_priv *priv = mlx4_priv(dev);
  3409. int nvfs[MLX4_MAX_PORTS + 1] = {0, 0, 0};
  3410. int pci_dev_data, err, total_vfs;
  3411. pci_dev_data = priv->pci_dev_data;
  3412. total_vfs = dev->persist->num_vfs;
  3413. memcpy(nvfs, dev->persist->nvfs, sizeof(dev->persist->nvfs));
  3414. mlx4_unload_one(pdev);
  3415. err = mlx4_load_one(pdev, pci_dev_data, total_vfs, nvfs, priv, 1);
  3416. if (err) {
  3417. mlx4_err(dev, "%s: ERROR: mlx4_load_one failed, pci_name=%s, err=%d\n",
  3418. __func__, pci_name(pdev), err);
  3419. return err;
  3420. }
  3421. err = restore_current_port_types(dev, dev->persist->curr_port_type,
  3422. dev->persist->curr_port_poss_type);
  3423. if (err)
  3424. mlx4_err(dev, "could not restore original port types (%d)\n",
  3425. err);
  3426. return err;
  3427. }
  3428. #define MLX_SP(id) { PCI_VDEVICE(MELLANOX, id), MLX4_PCI_DEV_FORCE_SENSE_PORT }
  3429. #define MLX_VF(id) { PCI_VDEVICE(MELLANOX, id), MLX4_PCI_DEV_IS_VF }
  3430. #define MLX_GN(id) { PCI_VDEVICE(MELLANOX, id), 0 }
  3431. static const struct pci_device_id mlx4_pci_table[] = {
  3432. /* MT25408 "Hermon" */
  3433. MLX_SP(PCI_DEVICE_ID_MELLANOX_HERMON_SDR), /* SDR */
  3434. MLX_SP(PCI_DEVICE_ID_MELLANOX_HERMON_DDR), /* DDR */
  3435. MLX_SP(PCI_DEVICE_ID_MELLANOX_HERMON_QDR), /* QDR */
  3436. MLX_SP(PCI_DEVICE_ID_MELLANOX_HERMON_DDR_GEN2), /* DDR Gen2 */
  3437. MLX_SP(PCI_DEVICE_ID_MELLANOX_HERMON_QDR_GEN2), /* QDR Gen2 */
  3438. MLX_SP(PCI_DEVICE_ID_MELLANOX_HERMON_EN), /* EN 10GigE */
  3439. MLX_SP(PCI_DEVICE_ID_MELLANOX_HERMON_EN_GEN2), /* EN 10GigE Gen2 */
  3440. /* MT25458 ConnectX EN 10GBASE-T */
  3441. MLX_SP(PCI_DEVICE_ID_MELLANOX_CONNECTX_EN),
  3442. MLX_SP(PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_T_GEN2), /* Gen2 */
  3443. /* MT26468 ConnectX EN 10GigE PCIe Gen2*/
  3444. MLX_SP(PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_GEN2),
  3445. /* MT26438 ConnectX EN 40GigE PCIe Gen2 5GT/s */
  3446. MLX_SP(PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_5_GEN2),
  3447. /* MT26478 ConnectX2 40GigE PCIe Gen2 */
  3448. MLX_SP(PCI_DEVICE_ID_MELLANOX_CONNECTX2),
  3449. /* MT25400 Family [ConnectX-2] */
  3450. MLX_VF(0x1002), /* Virtual Function */
  3451. /* MT27500 Family [ConnectX-3] */
  3452. MLX_GN(PCI_DEVICE_ID_MELLANOX_CONNECTX3),
  3453. MLX_VF(0x1004), /* Virtual Function */
  3454. MLX_GN(0x1005), /* MT27510 Family */
  3455. MLX_GN(0x1006), /* MT27511 Family */
  3456. MLX_GN(PCI_DEVICE_ID_MELLANOX_CONNECTX3_PRO), /* MT27520 Family */
  3457. MLX_GN(0x1008), /* MT27521 Family */
  3458. MLX_GN(0x1009), /* MT27530 Family */
  3459. MLX_GN(0x100a), /* MT27531 Family */
  3460. MLX_GN(0x100b), /* MT27540 Family */
  3461. MLX_GN(0x100c), /* MT27541 Family */
  3462. MLX_GN(0x100d), /* MT27550 Family */
  3463. MLX_GN(0x100e), /* MT27551 Family */
  3464. MLX_GN(0x100f), /* MT27560 Family */
  3465. MLX_GN(0x1010), /* MT27561 Family */
  3466. /*
  3467. * See the mellanox_check_broken_intx_masking() quirk when
  3468. * adding devices
  3469. */
  3470. { 0, }
  3471. };
  3472. MODULE_DEVICE_TABLE(pci, mlx4_pci_table);
  3473. static pci_ers_result_t mlx4_pci_err_detected(struct pci_dev *pdev,
  3474. pci_channel_state_t state)
  3475. {
  3476. struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
  3477. mlx4_err(persist->dev, "mlx4_pci_err_detected was called\n");
  3478. mlx4_enter_error_state(persist);
  3479. mutex_lock(&persist->interface_state_mutex);
  3480. if (persist->interface_state & MLX4_INTERFACE_STATE_UP)
  3481. mlx4_unload_one(pdev);
  3482. mutex_unlock(&persist->interface_state_mutex);
  3483. if (state == pci_channel_io_perm_failure)
  3484. return PCI_ERS_RESULT_DISCONNECT;
  3485. mlx4_pci_disable_device(persist->dev);
  3486. return PCI_ERS_RESULT_NEED_RESET;
  3487. }
  3488. static pci_ers_result_t mlx4_pci_slot_reset(struct pci_dev *pdev)
  3489. {
  3490. struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
  3491. struct mlx4_dev *dev = persist->dev;
  3492. int err;
  3493. mlx4_err(dev, "mlx4_pci_slot_reset was called\n");
  3494. err = mlx4_pci_enable_device(dev);
  3495. if (err) {
  3496. mlx4_err(dev, "Can not re-enable device, err=%d\n", err);
  3497. return PCI_ERS_RESULT_DISCONNECT;
  3498. }
  3499. pci_set_master(pdev);
  3500. pci_restore_state(pdev);
  3501. pci_save_state(pdev);
  3502. return PCI_ERS_RESULT_RECOVERED;
  3503. }
  3504. static void mlx4_pci_resume(struct pci_dev *pdev)
  3505. {
  3506. struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
  3507. struct mlx4_dev *dev = persist->dev;
  3508. struct mlx4_priv *priv = mlx4_priv(dev);
  3509. int nvfs[MLX4_MAX_PORTS + 1] = {0, 0, 0};
  3510. int total_vfs;
  3511. int err;
  3512. mlx4_err(dev, "%s was called\n", __func__);
  3513. total_vfs = dev->persist->num_vfs;
  3514. memcpy(nvfs, dev->persist->nvfs, sizeof(dev->persist->nvfs));
  3515. mutex_lock(&persist->interface_state_mutex);
  3516. if (!(persist->interface_state & MLX4_INTERFACE_STATE_UP)) {
  3517. err = mlx4_load_one(pdev, priv->pci_dev_data, total_vfs, nvfs,
  3518. priv, 1);
  3519. if (err) {
  3520. mlx4_err(dev, "%s: mlx4_load_one failed, err=%d\n",
  3521. __func__, err);
  3522. goto end;
  3523. }
  3524. err = restore_current_port_types(dev, dev->persist->
  3525. curr_port_type, dev->persist->
  3526. curr_port_poss_type);
  3527. if (err)
  3528. mlx4_err(dev, "could not restore original port types (%d)\n", err);
  3529. }
  3530. end:
  3531. mutex_unlock(&persist->interface_state_mutex);
  3532. }
  3533. static void mlx4_shutdown(struct pci_dev *pdev)
  3534. {
  3535. struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
  3536. mlx4_info(persist->dev, "mlx4_shutdown was called\n");
  3537. mutex_lock(&persist->interface_state_mutex);
  3538. if (persist->interface_state & MLX4_INTERFACE_STATE_UP)
  3539. mlx4_unload_one(pdev);
  3540. mutex_unlock(&persist->interface_state_mutex);
  3541. }
  3542. static const struct pci_error_handlers mlx4_err_handler = {
  3543. .error_detected = mlx4_pci_err_detected,
  3544. .slot_reset = mlx4_pci_slot_reset,
  3545. .resume = mlx4_pci_resume,
  3546. };
  3547. static struct pci_driver mlx4_driver = {
  3548. .name = DRV_NAME,
  3549. .id_table = mlx4_pci_table,
  3550. .probe = mlx4_init_one,
  3551. .shutdown = mlx4_shutdown,
  3552. .remove = mlx4_remove_one,
  3553. .err_handler = &mlx4_err_handler,
  3554. };
  3555. static int __init mlx4_verify_params(void)
  3556. {
  3557. if ((log_num_mac < 0) || (log_num_mac > 7)) {
  3558. pr_warn("mlx4_core: bad num_mac: %d\n", log_num_mac);
  3559. return -1;
  3560. }
  3561. if (log_num_vlan != 0)
  3562. pr_warn("mlx4_core: log_num_vlan - obsolete module param, using %d\n",
  3563. MLX4_LOG_NUM_VLANS);
  3564. if (use_prio != 0)
  3565. pr_warn("mlx4_core: use_prio - obsolete module param, ignored\n");
  3566. if ((log_mtts_per_seg < 1) || (log_mtts_per_seg > 7)) {
  3567. pr_warn("mlx4_core: bad log_mtts_per_seg: %d\n",
  3568. log_mtts_per_seg);
  3569. return -1;
  3570. }
  3571. /* Check if module param for ports type has legal combination */
  3572. if (port_type_array[0] == false && port_type_array[1] == true) {
  3573. pr_warn("Module parameter configuration ETH/IB is not supported. Switching to default configuration IB/IB\n");
  3574. port_type_array[0] = true;
  3575. }
  3576. if (mlx4_log_num_mgm_entry_size < -7 ||
  3577. (mlx4_log_num_mgm_entry_size > 0 &&
  3578. (mlx4_log_num_mgm_entry_size < MLX4_MIN_MGM_LOG_ENTRY_SIZE ||
  3579. mlx4_log_num_mgm_entry_size > MLX4_MAX_MGM_LOG_ENTRY_SIZE))) {
  3580. pr_warn("mlx4_core: mlx4_log_num_mgm_entry_size (%d) not in legal range (-7..0 or %d..%d)\n",
  3581. mlx4_log_num_mgm_entry_size,
  3582. MLX4_MIN_MGM_LOG_ENTRY_SIZE,
  3583. MLX4_MAX_MGM_LOG_ENTRY_SIZE);
  3584. return -1;
  3585. }
  3586. return 0;
  3587. }
  3588. static int __init mlx4_init(void)
  3589. {
  3590. int ret;
  3591. if (mlx4_verify_params())
  3592. return -EINVAL;
  3593. mlx4_wq = create_singlethread_workqueue("mlx4");
  3594. if (!mlx4_wq)
  3595. return -ENOMEM;
  3596. ret = pci_register_driver(&mlx4_driver);
  3597. if (ret < 0)
  3598. destroy_workqueue(mlx4_wq);
  3599. return ret < 0 ? ret : 0;
  3600. }
  3601. static void __exit mlx4_cleanup(void)
  3602. {
  3603. pci_unregister_driver(&mlx4_driver);
  3604. destroy_workqueue(mlx4_wq);
  3605. }
  3606. module_init(mlx4_init);
  3607. module_exit(mlx4_cleanup);