fw.c 99 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/etherdevice.h>
  35. #include <linux/mlx4/cmd.h>
  36. #include <linux/module.h>
  37. #include <linux/cache.h>
  38. #include <linux/kernel.h>
  39. #include "fw.h"
  40. #include "icm.h"
  41. enum {
  42. MLX4_COMMAND_INTERFACE_MIN_REV = 2,
  43. MLX4_COMMAND_INTERFACE_MAX_REV = 3,
  44. MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS = 3,
  45. };
  46. extern void __buggy_use_of_MLX4_GET(void);
  47. extern void __buggy_use_of_MLX4_PUT(void);
  48. static bool enable_qos;
  49. module_param(enable_qos, bool, 0444);
  50. MODULE_PARM_DESC(enable_qos, "Enable Enhanced QoS support (default: off)");
  51. #define MLX4_GET(dest, source, offset) \
  52. do { \
  53. void *__p = (char *) (source) + (offset); \
  54. u64 val; \
  55. switch (sizeof(dest)) { \
  56. case 1: (dest) = *(u8 *) __p; break; \
  57. case 2: (dest) = be16_to_cpup(__p); break; \
  58. case 4: (dest) = be32_to_cpup(__p); break; \
  59. case 8: val = get_unaligned((u64 *)__p); \
  60. (dest) = be64_to_cpu(val); break; \
  61. default: __buggy_use_of_MLX4_GET(); \
  62. } \
  63. } while (0)
  64. #define MLX4_PUT(dest, source, offset) \
  65. do { \
  66. void *__d = ((char *) (dest) + (offset)); \
  67. switch (sizeof(source)) { \
  68. case 1: *(u8 *) __d = (source); break; \
  69. case 2: *(__be16 *) __d = cpu_to_be16(source); break; \
  70. case 4: *(__be32 *) __d = cpu_to_be32(source); break; \
  71. case 8: *(__be64 *) __d = cpu_to_be64(source); break; \
  72. default: __buggy_use_of_MLX4_PUT(); \
  73. } \
  74. } while (0)
  75. static void dump_dev_cap_flags(struct mlx4_dev *dev, u64 flags)
  76. {
  77. static const char *fname[] = {
  78. [ 0] = "RC transport",
  79. [ 1] = "UC transport",
  80. [ 2] = "UD transport",
  81. [ 3] = "XRC transport",
  82. [ 6] = "SRQ support",
  83. [ 7] = "IPoIB checksum offload",
  84. [ 8] = "P_Key violation counter",
  85. [ 9] = "Q_Key violation counter",
  86. [12] = "Dual Port Different Protocol (DPDP) support",
  87. [15] = "Big LSO headers",
  88. [16] = "MW support",
  89. [17] = "APM support",
  90. [18] = "Atomic ops support",
  91. [19] = "Raw multicast support",
  92. [20] = "Address vector port checking support",
  93. [21] = "UD multicast support",
  94. [30] = "IBoE support",
  95. [32] = "Unicast loopback support",
  96. [34] = "FCS header control",
  97. [37] = "Wake On LAN (port1) support",
  98. [38] = "Wake On LAN (port2) support",
  99. [40] = "UDP RSS support",
  100. [41] = "Unicast VEP steering support",
  101. [42] = "Multicast VEP steering support",
  102. [48] = "Counters support",
  103. [52] = "RSS IP fragments support",
  104. [53] = "Port ETS Scheduler support",
  105. [55] = "Port link type sensing support",
  106. [59] = "Port management change event support",
  107. [61] = "64 byte EQE support",
  108. [62] = "64 byte CQE support",
  109. };
  110. int i;
  111. mlx4_dbg(dev, "DEV_CAP flags:\n");
  112. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  113. if (fname[i] && (flags & (1LL << i)))
  114. mlx4_dbg(dev, " %s\n", fname[i]);
  115. }
  116. static void dump_dev_cap_flags2(struct mlx4_dev *dev, u64 flags)
  117. {
  118. static const char * const fname[] = {
  119. [0] = "RSS support",
  120. [1] = "RSS Toeplitz Hash Function support",
  121. [2] = "RSS XOR Hash Function support",
  122. [3] = "Device managed flow steering support",
  123. [4] = "Automatic MAC reassignment support",
  124. [5] = "Time stamping support",
  125. [6] = "VST (control vlan insertion/stripping) support",
  126. [7] = "FSM (MAC anti-spoofing) support",
  127. [8] = "Dynamic QP updates support",
  128. [9] = "Device managed flow steering IPoIB support",
  129. [10] = "TCP/IP offloads/flow-steering for VXLAN support",
  130. [11] = "MAD DEMUX (Secure-Host) support",
  131. [12] = "Large cache line (>64B) CQE stride support",
  132. [13] = "Large cache line (>64B) EQE stride support",
  133. [14] = "Ethernet protocol control support",
  134. [15] = "Ethernet Backplane autoneg support",
  135. [16] = "CONFIG DEV support",
  136. [17] = "Asymmetric EQs support",
  137. [18] = "More than 80 VFs support",
  138. [19] = "Performance optimized for limited rule configuration flow steering support",
  139. [20] = "Recoverable error events support",
  140. [21] = "Port Remap support",
  141. [22] = "QCN support",
  142. [23] = "QP rate limiting support",
  143. [24] = "Ethernet Flow control statistics support",
  144. [25] = "Granular QoS per VF support",
  145. [26] = "Port ETS Scheduler support",
  146. [27] = "Port beacon support",
  147. [28] = "RX-ALL support",
  148. [29] = "802.1ad offload support",
  149. [31] = "Modifying loopback source checks using UPDATE_QP support",
  150. [32] = "Loopback source checks support",
  151. [33] = "RoCEv2 support",
  152. [34] = "DMFS Sniffer support (UC & MC)",
  153. [35] = "Diag counters per port",
  154. [36] = "QinQ VST mode support",
  155. [37] = "sl to vl mapping table change event support",
  156. [38] = "user MAC support",
  157. };
  158. int i;
  159. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  160. if (fname[i] && (flags & (1LL << i)))
  161. mlx4_dbg(dev, " %s\n", fname[i]);
  162. }
  163. int mlx4_MOD_STAT_CFG(struct mlx4_dev *dev, struct mlx4_mod_stat_cfg *cfg)
  164. {
  165. struct mlx4_cmd_mailbox *mailbox;
  166. u32 *inbox;
  167. int err = 0;
  168. #define MOD_STAT_CFG_IN_SIZE 0x100
  169. #define MOD_STAT_CFG_PG_SZ_M_OFFSET 0x002
  170. #define MOD_STAT_CFG_PG_SZ_OFFSET 0x003
  171. mailbox = mlx4_alloc_cmd_mailbox(dev);
  172. if (IS_ERR(mailbox))
  173. return PTR_ERR(mailbox);
  174. inbox = mailbox->buf;
  175. MLX4_PUT(inbox, cfg->log_pg_sz, MOD_STAT_CFG_PG_SZ_OFFSET);
  176. MLX4_PUT(inbox, cfg->log_pg_sz_m, MOD_STAT_CFG_PG_SZ_M_OFFSET);
  177. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_MOD_STAT_CFG,
  178. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  179. mlx4_free_cmd_mailbox(dev, mailbox);
  180. return err;
  181. }
  182. int mlx4_QUERY_FUNC(struct mlx4_dev *dev, struct mlx4_func *func, int slave)
  183. {
  184. struct mlx4_cmd_mailbox *mailbox;
  185. u32 *outbox;
  186. u8 in_modifier;
  187. u8 field;
  188. u16 field16;
  189. int err;
  190. #define QUERY_FUNC_BUS_OFFSET 0x00
  191. #define QUERY_FUNC_DEVICE_OFFSET 0x01
  192. #define QUERY_FUNC_FUNCTION_OFFSET 0x01
  193. #define QUERY_FUNC_PHYSICAL_FUNCTION_OFFSET 0x03
  194. #define QUERY_FUNC_RSVD_EQS_OFFSET 0x04
  195. #define QUERY_FUNC_MAX_EQ_OFFSET 0x06
  196. #define QUERY_FUNC_RSVD_UARS_OFFSET 0x0b
  197. mailbox = mlx4_alloc_cmd_mailbox(dev);
  198. if (IS_ERR(mailbox))
  199. return PTR_ERR(mailbox);
  200. outbox = mailbox->buf;
  201. in_modifier = slave;
  202. err = mlx4_cmd_box(dev, 0, mailbox->dma, in_modifier, 0,
  203. MLX4_CMD_QUERY_FUNC,
  204. MLX4_CMD_TIME_CLASS_A,
  205. MLX4_CMD_NATIVE);
  206. if (err)
  207. goto out;
  208. MLX4_GET(field, outbox, QUERY_FUNC_BUS_OFFSET);
  209. func->bus = field & 0xf;
  210. MLX4_GET(field, outbox, QUERY_FUNC_DEVICE_OFFSET);
  211. func->device = field & 0xf1;
  212. MLX4_GET(field, outbox, QUERY_FUNC_FUNCTION_OFFSET);
  213. func->function = field & 0x7;
  214. MLX4_GET(field, outbox, QUERY_FUNC_PHYSICAL_FUNCTION_OFFSET);
  215. func->physical_function = field & 0xf;
  216. MLX4_GET(field16, outbox, QUERY_FUNC_RSVD_EQS_OFFSET);
  217. func->rsvd_eqs = field16 & 0xffff;
  218. MLX4_GET(field16, outbox, QUERY_FUNC_MAX_EQ_OFFSET);
  219. func->max_eq = field16 & 0xffff;
  220. MLX4_GET(field, outbox, QUERY_FUNC_RSVD_UARS_OFFSET);
  221. func->rsvd_uars = field & 0x0f;
  222. mlx4_dbg(dev, "Bus: %d, Device: %d, Function: %d, Physical function: %d, Max EQs: %d, Reserved EQs: %d, Reserved UARs: %d\n",
  223. func->bus, func->device, func->function, func->physical_function,
  224. func->max_eq, func->rsvd_eqs, func->rsvd_uars);
  225. out:
  226. mlx4_free_cmd_mailbox(dev, mailbox);
  227. return err;
  228. }
  229. static int mlx4_activate_vst_qinq(struct mlx4_priv *priv, int slave, int port)
  230. {
  231. struct mlx4_vport_oper_state *vp_oper;
  232. struct mlx4_vport_state *vp_admin;
  233. int err;
  234. vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
  235. vp_admin = &priv->mfunc.master.vf_admin[slave].vport[port];
  236. if (vp_admin->default_vlan != vp_oper->state.default_vlan) {
  237. err = __mlx4_register_vlan(&priv->dev, port,
  238. vp_admin->default_vlan,
  239. &vp_oper->vlan_idx);
  240. if (err) {
  241. vp_oper->vlan_idx = NO_INDX;
  242. mlx4_warn(&priv->dev,
  243. "No vlan resources slave %d, port %d\n",
  244. slave, port);
  245. return err;
  246. }
  247. mlx4_dbg(&priv->dev, "alloc vlan %d idx %d slave %d port %d\n",
  248. (int)(vp_oper->state.default_vlan),
  249. vp_oper->vlan_idx, slave, port);
  250. }
  251. vp_oper->state.vlan_proto = vp_admin->vlan_proto;
  252. vp_oper->state.default_vlan = vp_admin->default_vlan;
  253. vp_oper->state.default_qos = vp_admin->default_qos;
  254. return 0;
  255. }
  256. static int mlx4_handle_vst_qinq(struct mlx4_priv *priv, int slave, int port)
  257. {
  258. struct mlx4_vport_oper_state *vp_oper;
  259. struct mlx4_slave_state *slave_state;
  260. struct mlx4_vport_state *vp_admin;
  261. int err;
  262. vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
  263. vp_admin = &priv->mfunc.master.vf_admin[slave].vport[port];
  264. slave_state = &priv->mfunc.master.slave_state[slave];
  265. if ((vp_admin->vlan_proto != htons(ETH_P_8021AD)) ||
  266. (!slave_state->active))
  267. return 0;
  268. if (vp_oper->state.vlan_proto == vp_admin->vlan_proto &&
  269. vp_oper->state.default_vlan == vp_admin->default_vlan &&
  270. vp_oper->state.default_qos == vp_admin->default_qos)
  271. return 0;
  272. if (!slave_state->vst_qinq_supported) {
  273. /* Warn and revert the request to set vst QinQ mode */
  274. vp_admin->vlan_proto = vp_oper->state.vlan_proto;
  275. vp_admin->default_vlan = vp_oper->state.default_vlan;
  276. vp_admin->default_qos = vp_oper->state.default_qos;
  277. mlx4_warn(&priv->dev,
  278. "Slave %d does not support VST QinQ mode\n", slave);
  279. return 0;
  280. }
  281. err = mlx4_activate_vst_qinq(priv, slave, port);
  282. return err;
  283. }
  284. int mlx4_QUERY_FUNC_CAP_wrapper(struct mlx4_dev *dev, int slave,
  285. struct mlx4_vhcr *vhcr,
  286. struct mlx4_cmd_mailbox *inbox,
  287. struct mlx4_cmd_mailbox *outbox,
  288. struct mlx4_cmd_info *cmd)
  289. {
  290. struct mlx4_priv *priv = mlx4_priv(dev);
  291. u8 field, port;
  292. u32 size, proxy_qp, qkey;
  293. int err = 0;
  294. struct mlx4_func func;
  295. #define QUERY_FUNC_CAP_FLAGS_OFFSET 0x0
  296. #define QUERY_FUNC_CAP_NUM_PORTS_OFFSET 0x1
  297. #define QUERY_FUNC_CAP_PF_BHVR_OFFSET 0x4
  298. #define QUERY_FUNC_CAP_FMR_OFFSET 0x8
  299. #define QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP 0x10
  300. #define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP 0x14
  301. #define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP 0x18
  302. #define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP 0x20
  303. #define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP 0x24
  304. #define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP 0x28
  305. #define QUERY_FUNC_CAP_MAX_EQ_OFFSET 0x2c
  306. #define QUERY_FUNC_CAP_RESERVED_EQ_OFFSET 0x30
  307. #define QUERY_FUNC_CAP_QP_RESD_LKEY_OFFSET 0x48
  308. #define QUERY_FUNC_CAP_QP_QUOTA_OFFSET 0x50
  309. #define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET 0x54
  310. #define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET 0x58
  311. #define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET 0x60
  312. #define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET 0x64
  313. #define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET 0x68
  314. #define QUERY_FUNC_CAP_EXTRA_FLAGS_OFFSET 0x6c
  315. #define QUERY_FUNC_CAP_FMR_FLAG 0x80
  316. #define QUERY_FUNC_CAP_FLAG_RDMA 0x40
  317. #define QUERY_FUNC_CAP_FLAG_ETH 0x80
  318. #define QUERY_FUNC_CAP_FLAG_QUOTAS 0x10
  319. #define QUERY_FUNC_CAP_FLAG_RESD_LKEY 0x08
  320. #define QUERY_FUNC_CAP_FLAG_VALID_MAILBOX 0x04
  321. #define QUERY_FUNC_CAP_EXTRA_FLAGS_BF_QP_ALLOC_FLAG (1UL << 31)
  322. #define QUERY_FUNC_CAP_EXTRA_FLAGS_A0_QP_ALLOC_FLAG (1UL << 30)
  323. /* when opcode modifier = 1 */
  324. #define QUERY_FUNC_CAP_PHYS_PORT_OFFSET 0x3
  325. #define QUERY_FUNC_CAP_PRIV_VF_QKEY_OFFSET 0x4
  326. #define QUERY_FUNC_CAP_FLAGS0_OFFSET 0x8
  327. #define QUERY_FUNC_CAP_FLAGS1_OFFSET 0xc
  328. #define QUERY_FUNC_CAP_QP0_TUNNEL 0x10
  329. #define QUERY_FUNC_CAP_QP0_PROXY 0x14
  330. #define QUERY_FUNC_CAP_QP1_TUNNEL 0x18
  331. #define QUERY_FUNC_CAP_QP1_PROXY 0x1c
  332. #define QUERY_FUNC_CAP_PHYS_PORT_ID 0x28
  333. #define QUERY_FUNC_CAP_FLAGS1_FORCE_MAC 0x40
  334. #define QUERY_FUNC_CAP_FLAGS1_FORCE_VLAN 0x80
  335. #define QUERY_FUNC_CAP_FLAGS1_NIC_INFO 0x10
  336. #define QUERY_FUNC_CAP_VF_ENABLE_QP0 0x08
  337. #define QUERY_FUNC_CAP_FLAGS0_FORCE_PHY_WQE_GID 0x80
  338. #define QUERY_FUNC_CAP_PHV_BIT 0x40
  339. #define QUERY_FUNC_CAP_VLAN_OFFLOAD_DISABLE 0x20
  340. #define QUERY_FUNC_CAP_SUPPORTS_VST_QINQ BIT(30)
  341. #define QUERY_FUNC_CAP_SUPPORTS_NON_POWER_OF_2_NUM_EQS BIT(31)
  342. if (vhcr->op_modifier == 1) {
  343. struct mlx4_active_ports actv_ports =
  344. mlx4_get_active_ports(dev, slave);
  345. int converted_port = mlx4_slave_convert_port(
  346. dev, slave, vhcr->in_modifier);
  347. struct mlx4_vport_oper_state *vp_oper;
  348. if (converted_port < 0)
  349. return -EINVAL;
  350. vhcr->in_modifier = converted_port;
  351. /* phys-port = logical-port */
  352. field = vhcr->in_modifier -
  353. find_first_bit(actv_ports.ports, dev->caps.num_ports);
  354. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  355. port = vhcr->in_modifier;
  356. proxy_qp = dev->phys_caps.base_proxy_sqpn + 8 * slave + port - 1;
  357. /* Set nic_info bit to mark new fields support */
  358. field = QUERY_FUNC_CAP_FLAGS1_NIC_INFO;
  359. if (mlx4_vf_smi_enabled(dev, slave, port) &&
  360. !mlx4_get_parav_qkey(dev, proxy_qp, &qkey)) {
  361. field |= QUERY_FUNC_CAP_VF_ENABLE_QP0;
  362. MLX4_PUT(outbox->buf, qkey,
  363. QUERY_FUNC_CAP_PRIV_VF_QKEY_OFFSET);
  364. }
  365. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS1_OFFSET);
  366. /* size is now the QP number */
  367. size = dev->phys_caps.base_tunnel_sqpn + 8 * slave + port - 1;
  368. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP0_TUNNEL);
  369. size += 2;
  370. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP1_TUNNEL);
  371. MLX4_PUT(outbox->buf, proxy_qp, QUERY_FUNC_CAP_QP0_PROXY);
  372. proxy_qp += 2;
  373. MLX4_PUT(outbox->buf, proxy_qp, QUERY_FUNC_CAP_QP1_PROXY);
  374. MLX4_PUT(outbox->buf, dev->caps.phys_port_id[vhcr->in_modifier],
  375. QUERY_FUNC_CAP_PHYS_PORT_ID);
  376. vp_oper = &priv->mfunc.master.vf_oper[slave].vport[port];
  377. err = mlx4_handle_vst_qinq(priv, slave, port);
  378. if (err)
  379. return err;
  380. field = 0;
  381. if (dev->caps.phv_bit[port])
  382. field |= QUERY_FUNC_CAP_PHV_BIT;
  383. if (vp_oper->state.vlan_proto == htons(ETH_P_8021AD))
  384. field |= QUERY_FUNC_CAP_VLAN_OFFLOAD_DISABLE;
  385. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS0_OFFSET);
  386. } else if (vhcr->op_modifier == 0) {
  387. struct mlx4_active_ports actv_ports =
  388. mlx4_get_active_ports(dev, slave);
  389. struct mlx4_slave_state *slave_state =
  390. &priv->mfunc.master.slave_state[slave];
  391. /* enable rdma and ethernet interfaces, new quota locations,
  392. * and reserved lkey
  393. */
  394. field = (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA |
  395. QUERY_FUNC_CAP_FLAG_QUOTAS | QUERY_FUNC_CAP_FLAG_VALID_MAILBOX |
  396. QUERY_FUNC_CAP_FLAG_RESD_LKEY);
  397. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS_OFFSET);
  398. field = min(
  399. bitmap_weight(actv_ports.ports, dev->caps.num_ports),
  400. dev->caps.num_ports);
  401. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  402. size = dev->caps.function_caps; /* set PF behaviours */
  403. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  404. field = 0; /* protected FMR support not available as yet */
  405. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FMR_OFFSET);
  406. size = priv->mfunc.master.res_tracker.res_alloc[RES_QP].quota[slave];
  407. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  408. size = dev->caps.num_qps;
  409. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP);
  410. size = priv->mfunc.master.res_tracker.res_alloc[RES_SRQ].quota[slave];
  411. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  412. size = dev->caps.num_srqs;
  413. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP);
  414. size = priv->mfunc.master.res_tracker.res_alloc[RES_CQ].quota[slave];
  415. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  416. size = dev->caps.num_cqs;
  417. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP);
  418. if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS) ||
  419. mlx4_QUERY_FUNC(dev, &func, slave)) {
  420. size = vhcr->in_modifier &
  421. QUERY_FUNC_CAP_SUPPORTS_NON_POWER_OF_2_NUM_EQS ?
  422. dev->caps.num_eqs :
  423. rounddown_pow_of_two(dev->caps.num_eqs);
  424. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  425. size = dev->caps.reserved_eqs;
  426. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  427. } else {
  428. size = vhcr->in_modifier &
  429. QUERY_FUNC_CAP_SUPPORTS_NON_POWER_OF_2_NUM_EQS ?
  430. func.max_eq :
  431. rounddown_pow_of_two(func.max_eq);
  432. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  433. size = func.rsvd_eqs;
  434. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  435. }
  436. size = priv->mfunc.master.res_tracker.res_alloc[RES_MPT].quota[slave];
  437. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  438. size = dev->caps.num_mpts;
  439. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP);
  440. size = priv->mfunc.master.res_tracker.res_alloc[RES_MTT].quota[slave];
  441. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  442. size = dev->caps.num_mtts;
  443. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP);
  444. size = dev->caps.num_mgms + dev->caps.num_amgms;
  445. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  446. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP);
  447. size = QUERY_FUNC_CAP_EXTRA_FLAGS_BF_QP_ALLOC_FLAG |
  448. QUERY_FUNC_CAP_EXTRA_FLAGS_A0_QP_ALLOC_FLAG;
  449. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_EXTRA_FLAGS_OFFSET);
  450. size = dev->caps.reserved_lkey + ((slave << 8) & 0xFF00);
  451. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_RESD_LKEY_OFFSET);
  452. if (vhcr->in_modifier & QUERY_FUNC_CAP_SUPPORTS_VST_QINQ)
  453. slave_state->vst_qinq_supported = true;
  454. } else
  455. err = -EINVAL;
  456. return err;
  457. }
  458. int mlx4_QUERY_FUNC_CAP(struct mlx4_dev *dev, u8 gen_or_port,
  459. struct mlx4_func_cap *func_cap)
  460. {
  461. struct mlx4_cmd_mailbox *mailbox;
  462. u32 *outbox;
  463. u8 field, op_modifier;
  464. u32 size, qkey;
  465. int err = 0, quotas = 0;
  466. u32 in_modifier;
  467. u32 slave_caps;
  468. op_modifier = !!gen_or_port; /* 0 = general, 1 = logical port */
  469. slave_caps = QUERY_FUNC_CAP_SUPPORTS_VST_QINQ |
  470. QUERY_FUNC_CAP_SUPPORTS_NON_POWER_OF_2_NUM_EQS;
  471. in_modifier = op_modifier ? gen_or_port : slave_caps;
  472. mailbox = mlx4_alloc_cmd_mailbox(dev);
  473. if (IS_ERR(mailbox))
  474. return PTR_ERR(mailbox);
  475. err = mlx4_cmd_box(dev, 0, mailbox->dma, in_modifier, op_modifier,
  476. MLX4_CMD_QUERY_FUNC_CAP,
  477. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  478. if (err)
  479. goto out;
  480. outbox = mailbox->buf;
  481. if (!op_modifier) {
  482. MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS_OFFSET);
  483. if (!(field & (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA))) {
  484. mlx4_err(dev, "The host supports neither eth nor rdma interfaces\n");
  485. err = -EPROTONOSUPPORT;
  486. goto out;
  487. }
  488. func_cap->flags = field;
  489. quotas = !!(func_cap->flags & QUERY_FUNC_CAP_FLAG_QUOTAS);
  490. MLX4_GET(field, outbox, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  491. func_cap->num_ports = field;
  492. MLX4_GET(size, outbox, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  493. func_cap->pf_context_behaviour = size;
  494. if (quotas) {
  495. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  496. func_cap->qp_quota = size & 0xFFFFFF;
  497. MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  498. func_cap->srq_quota = size & 0xFFFFFF;
  499. MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  500. func_cap->cq_quota = size & 0xFFFFFF;
  501. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  502. func_cap->mpt_quota = size & 0xFFFFFF;
  503. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  504. func_cap->mtt_quota = size & 0xFFFFFF;
  505. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  506. func_cap->mcg_quota = size & 0xFFFFFF;
  507. } else {
  508. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET_DEP);
  509. func_cap->qp_quota = size & 0xFFFFFF;
  510. MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET_DEP);
  511. func_cap->srq_quota = size & 0xFFFFFF;
  512. MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET_DEP);
  513. func_cap->cq_quota = size & 0xFFFFFF;
  514. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET_DEP);
  515. func_cap->mpt_quota = size & 0xFFFFFF;
  516. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET_DEP);
  517. func_cap->mtt_quota = size & 0xFFFFFF;
  518. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET_DEP);
  519. func_cap->mcg_quota = size & 0xFFFFFF;
  520. }
  521. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  522. func_cap->max_eq = size & 0xFFFFFF;
  523. MLX4_GET(size, outbox, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  524. func_cap->reserved_eq = size & 0xFFFFFF;
  525. if (func_cap->flags & QUERY_FUNC_CAP_FLAG_RESD_LKEY) {
  526. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_RESD_LKEY_OFFSET);
  527. func_cap->reserved_lkey = size;
  528. } else {
  529. func_cap->reserved_lkey = 0;
  530. }
  531. func_cap->extra_flags = 0;
  532. /* Mailbox data from 0x6c and onward should only be treated if
  533. * QUERY_FUNC_CAP_FLAG_VALID_MAILBOX is set in func_cap->flags
  534. */
  535. if (func_cap->flags & QUERY_FUNC_CAP_FLAG_VALID_MAILBOX) {
  536. MLX4_GET(size, outbox, QUERY_FUNC_CAP_EXTRA_FLAGS_OFFSET);
  537. if (size & QUERY_FUNC_CAP_EXTRA_FLAGS_BF_QP_ALLOC_FLAG)
  538. func_cap->extra_flags |= MLX4_QUERY_FUNC_FLAGS_BF_RES_QP;
  539. if (size & QUERY_FUNC_CAP_EXTRA_FLAGS_A0_QP_ALLOC_FLAG)
  540. func_cap->extra_flags |= MLX4_QUERY_FUNC_FLAGS_A0_RES_QP;
  541. }
  542. goto out;
  543. }
  544. /* logical port query */
  545. if (gen_or_port > dev->caps.num_ports) {
  546. err = -EINVAL;
  547. goto out;
  548. }
  549. MLX4_GET(func_cap->flags1, outbox, QUERY_FUNC_CAP_FLAGS1_OFFSET);
  550. if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_ETH) {
  551. if (func_cap->flags1 & QUERY_FUNC_CAP_FLAGS1_FORCE_VLAN) {
  552. mlx4_err(dev, "VLAN is enforced on this port\n");
  553. err = -EPROTONOSUPPORT;
  554. goto out;
  555. }
  556. if (func_cap->flags1 & QUERY_FUNC_CAP_FLAGS1_FORCE_MAC) {
  557. mlx4_err(dev, "Force mac is enabled on this port\n");
  558. err = -EPROTONOSUPPORT;
  559. goto out;
  560. }
  561. } else if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_IB) {
  562. MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS0_OFFSET);
  563. if (field & QUERY_FUNC_CAP_FLAGS0_FORCE_PHY_WQE_GID) {
  564. mlx4_err(dev, "phy_wqe_gid is enforced on this ib port\n");
  565. err = -EPROTONOSUPPORT;
  566. goto out;
  567. }
  568. }
  569. MLX4_GET(field, outbox, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  570. func_cap->physical_port = field;
  571. if (func_cap->physical_port != gen_or_port) {
  572. err = -EINVAL;
  573. goto out;
  574. }
  575. if (func_cap->flags1 & QUERY_FUNC_CAP_VF_ENABLE_QP0) {
  576. MLX4_GET(qkey, outbox, QUERY_FUNC_CAP_PRIV_VF_QKEY_OFFSET);
  577. func_cap->spec_qps.qp0_qkey = qkey;
  578. } else {
  579. func_cap->spec_qps.qp0_qkey = 0;
  580. }
  581. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_TUNNEL);
  582. func_cap->spec_qps.qp0_tunnel = size & 0xFFFFFF;
  583. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_PROXY);
  584. func_cap->spec_qps.qp0_proxy = size & 0xFFFFFF;
  585. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_TUNNEL);
  586. func_cap->spec_qps.qp1_tunnel = size & 0xFFFFFF;
  587. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_PROXY);
  588. func_cap->spec_qps.qp1_proxy = size & 0xFFFFFF;
  589. if (func_cap->flags1 & QUERY_FUNC_CAP_FLAGS1_NIC_INFO)
  590. MLX4_GET(func_cap->phys_port_id, outbox,
  591. QUERY_FUNC_CAP_PHYS_PORT_ID);
  592. MLX4_GET(func_cap->flags0, outbox, QUERY_FUNC_CAP_FLAGS0_OFFSET);
  593. /* All other resources are allocated by the master, but we still report
  594. * 'num' and 'reserved' capabilities as follows:
  595. * - num remains the maximum resource index
  596. * - 'num - reserved' is the total available objects of a resource, but
  597. * resource indices may be less than 'reserved'
  598. * TODO: set per-resource quotas */
  599. out:
  600. mlx4_free_cmd_mailbox(dev, mailbox);
  601. return err;
  602. }
  603. static void disable_unsupported_roce_caps(void *buf);
  604. int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  605. {
  606. struct mlx4_cmd_mailbox *mailbox;
  607. u32 *outbox;
  608. u8 field;
  609. u32 field32, flags, ext_flags;
  610. u16 size;
  611. u16 stat_rate;
  612. int err;
  613. int i;
  614. #define QUERY_DEV_CAP_OUT_SIZE 0x100
  615. #define QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET 0x10
  616. #define QUERY_DEV_CAP_MAX_QP_SZ_OFFSET 0x11
  617. #define QUERY_DEV_CAP_RSVD_QP_OFFSET 0x12
  618. #define QUERY_DEV_CAP_MAX_QP_OFFSET 0x13
  619. #define QUERY_DEV_CAP_RSVD_SRQ_OFFSET 0x14
  620. #define QUERY_DEV_CAP_MAX_SRQ_OFFSET 0x15
  621. #define QUERY_DEV_CAP_RSVD_EEC_OFFSET 0x16
  622. #define QUERY_DEV_CAP_MAX_EEC_OFFSET 0x17
  623. #define QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET 0x19
  624. #define QUERY_DEV_CAP_RSVD_CQ_OFFSET 0x1a
  625. #define QUERY_DEV_CAP_MAX_CQ_OFFSET 0x1b
  626. #define QUERY_DEV_CAP_MAX_MPT_OFFSET 0x1d
  627. #define QUERY_DEV_CAP_RSVD_EQ_OFFSET 0x1e
  628. #define QUERY_DEV_CAP_MAX_EQ_OFFSET 0x1f
  629. #define QUERY_DEV_CAP_RSVD_MTT_OFFSET 0x20
  630. #define QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET 0x21
  631. #define QUERY_DEV_CAP_RSVD_MRW_OFFSET 0x22
  632. #define QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET 0x23
  633. #define QUERY_DEV_CAP_NUM_SYS_EQ_OFFSET 0x26
  634. #define QUERY_DEV_CAP_MAX_AV_OFFSET 0x27
  635. #define QUERY_DEV_CAP_MAX_REQ_QP_OFFSET 0x29
  636. #define QUERY_DEV_CAP_MAX_RES_QP_OFFSET 0x2b
  637. #define QUERY_DEV_CAP_MAX_GSO_OFFSET 0x2d
  638. #define QUERY_DEV_CAP_RSS_OFFSET 0x2e
  639. #define QUERY_DEV_CAP_MAX_RDMA_OFFSET 0x2f
  640. #define QUERY_DEV_CAP_RSZ_SRQ_OFFSET 0x33
  641. #define QUERY_DEV_CAP_PORT_BEACON_OFFSET 0x34
  642. #define QUERY_DEV_CAP_ACK_DELAY_OFFSET 0x35
  643. #define QUERY_DEV_CAP_MTU_WIDTH_OFFSET 0x36
  644. #define QUERY_DEV_CAP_VL_PORT_OFFSET 0x37
  645. #define QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET 0x38
  646. #define QUERY_DEV_CAP_MAX_GID_OFFSET 0x3b
  647. #define QUERY_DEV_CAP_RATE_SUPPORT_OFFSET 0x3c
  648. #define QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET 0x3e
  649. #define QUERY_DEV_CAP_MAX_PKEY_OFFSET 0x3f
  650. #define QUERY_DEV_CAP_EXT_FLAGS_OFFSET 0x40
  651. #define QUERY_DEV_CAP_WOL_OFFSET 0x43
  652. #define QUERY_DEV_CAP_FLAGS_OFFSET 0x44
  653. #define QUERY_DEV_CAP_RSVD_UAR_OFFSET 0x48
  654. #define QUERY_DEV_CAP_UAR_SZ_OFFSET 0x49
  655. #define QUERY_DEV_CAP_PAGE_SZ_OFFSET 0x4b
  656. #define QUERY_DEV_CAP_BF_OFFSET 0x4c
  657. #define QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET 0x4d
  658. #define QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET 0x4e
  659. #define QUERY_DEV_CAP_LOG_MAX_BF_PAGES_OFFSET 0x4f
  660. #define QUERY_DEV_CAP_MAX_SG_SQ_OFFSET 0x51
  661. #define QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET 0x52
  662. #define QUERY_DEV_CAP_MAX_SG_RQ_OFFSET 0x55
  663. #define QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET 0x56
  664. #define QUERY_DEV_CAP_USER_MAC_EN_OFFSET 0x5C
  665. #define QUERY_DEV_CAP_SVLAN_BY_QP_OFFSET 0x5D
  666. #define QUERY_DEV_CAP_MAX_QP_MCG_OFFSET 0x61
  667. #define QUERY_DEV_CAP_RSVD_MCG_OFFSET 0x62
  668. #define QUERY_DEV_CAP_MAX_MCG_OFFSET 0x63
  669. #define QUERY_DEV_CAP_RSVD_PD_OFFSET 0x64
  670. #define QUERY_DEV_CAP_MAX_PD_OFFSET 0x65
  671. #define QUERY_DEV_CAP_RSVD_XRC_OFFSET 0x66
  672. #define QUERY_DEV_CAP_MAX_XRC_OFFSET 0x67
  673. #define QUERY_DEV_CAP_MAX_COUNTERS_OFFSET 0x68
  674. #define QUERY_DEV_CAP_PORT_FLOWSTATS_COUNTERS_OFFSET 0x70
  675. #define QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET 0x70
  676. #define QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET 0x74
  677. #define QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET 0x76
  678. #define QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET 0x77
  679. #define QUERY_DEV_CAP_SL2VL_EVENT_OFFSET 0x78
  680. #define QUERY_DEV_CAP_CQ_EQ_CACHE_LINE_STRIDE 0x7a
  681. #define QUERY_DEV_CAP_ECN_QCN_VER_OFFSET 0x7b
  682. #define QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET 0x80
  683. #define QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET 0x82
  684. #define QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET 0x84
  685. #define QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET 0x86
  686. #define QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET 0x88
  687. #define QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET 0x8a
  688. #define QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET 0x8c
  689. #define QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET 0x8e
  690. #define QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET 0x90
  691. #define QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET 0x92
  692. #define QUERY_DEV_CAP_BMME_FLAGS_OFFSET 0x94
  693. #define QUERY_DEV_CAP_CONFIG_DEV_OFFSET 0x94
  694. #define QUERY_DEV_CAP_PHV_EN_OFFSET 0x96
  695. #define QUERY_DEV_CAP_RSVD_LKEY_OFFSET 0x98
  696. #define QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET 0xa0
  697. #define QUERY_DEV_CAP_ETH_BACKPL_OFFSET 0x9c
  698. #define QUERY_DEV_CAP_DIAG_RPRT_PER_PORT 0x9c
  699. #define QUERY_DEV_CAP_FW_REASSIGN_MAC 0x9d
  700. #define QUERY_DEV_CAP_VXLAN 0x9e
  701. #define QUERY_DEV_CAP_MAD_DEMUX_OFFSET 0xb0
  702. #define QUERY_DEV_CAP_DMFS_HIGH_RATE_QPN_BASE_OFFSET 0xa8
  703. #define QUERY_DEV_CAP_DMFS_HIGH_RATE_QPN_RANGE_OFFSET 0xac
  704. #define QUERY_DEV_CAP_QP_RATE_LIMIT_NUM_OFFSET 0xcc
  705. #define QUERY_DEV_CAP_QP_RATE_LIMIT_MAX_OFFSET 0xd0
  706. #define QUERY_DEV_CAP_QP_RATE_LIMIT_MIN_OFFSET 0xd2
  707. dev_cap->flags2 = 0;
  708. mailbox = mlx4_alloc_cmd_mailbox(dev);
  709. if (IS_ERR(mailbox))
  710. return PTR_ERR(mailbox);
  711. outbox = mailbox->buf;
  712. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  713. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  714. if (err)
  715. goto out;
  716. if (mlx4_is_mfunc(dev))
  717. disable_unsupported_roce_caps(outbox);
  718. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_QP_OFFSET);
  719. dev_cap->reserved_qps = 1 << (field & 0xf);
  720. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_OFFSET);
  721. dev_cap->max_qps = 1 << (field & 0x1f);
  722. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_SRQ_OFFSET);
  723. dev_cap->reserved_srqs = 1 << (field >> 4);
  724. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_OFFSET);
  725. dev_cap->max_srqs = 1 << (field & 0x1f);
  726. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET);
  727. dev_cap->max_cq_sz = 1 << field;
  728. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_CQ_OFFSET);
  729. dev_cap->reserved_cqs = 1 << (field & 0xf);
  730. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_OFFSET);
  731. dev_cap->max_cqs = 1 << (field & 0x1f);
  732. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MPT_OFFSET);
  733. dev_cap->max_mpts = 1 << (field & 0x3f);
  734. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_EQ_OFFSET);
  735. dev_cap->reserved_eqs = 1 << (field & 0xf);
  736. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_EQ_OFFSET);
  737. dev_cap->max_eqs = 1 << (field & 0xf);
  738. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MTT_OFFSET);
  739. dev_cap->reserved_mtts = 1 << (field >> 4);
  740. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MRW_OFFSET);
  741. dev_cap->reserved_mrws = 1 << (field & 0xf);
  742. MLX4_GET(size, outbox, QUERY_DEV_CAP_NUM_SYS_EQ_OFFSET);
  743. dev_cap->num_sys_eqs = size & 0xfff;
  744. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_REQ_QP_OFFSET);
  745. dev_cap->max_requester_per_qp = 1 << (field & 0x3f);
  746. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RES_QP_OFFSET);
  747. dev_cap->max_responder_per_qp = 1 << (field & 0x3f);
  748. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GSO_OFFSET);
  749. field &= 0x1f;
  750. if (!field)
  751. dev_cap->max_gso_sz = 0;
  752. else
  753. dev_cap->max_gso_sz = 1 << field;
  754. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSS_OFFSET);
  755. if (field & 0x20)
  756. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_XOR;
  757. if (field & 0x10)
  758. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_TOP;
  759. field &= 0xf;
  760. if (field) {
  761. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS;
  762. dev_cap->max_rss_tbl_sz = 1 << field;
  763. } else
  764. dev_cap->max_rss_tbl_sz = 0;
  765. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RDMA_OFFSET);
  766. dev_cap->max_rdma_global = 1 << (field & 0x3f);
  767. MLX4_GET(field, outbox, QUERY_DEV_CAP_ACK_DELAY_OFFSET);
  768. dev_cap->local_ca_ack_delay = field & 0x1f;
  769. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  770. dev_cap->num_ports = field & 0xf;
  771. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET);
  772. dev_cap->max_msg_sz = 1 << (field & 0x1f);
  773. MLX4_GET(field, outbox, QUERY_DEV_CAP_PORT_FLOWSTATS_COUNTERS_OFFSET);
  774. if (field & 0x10)
  775. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FLOWSTATS_EN;
  776. MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  777. if (field & 0x80)
  778. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FS_EN;
  779. dev_cap->fs_log_max_ucast_qp_range_size = field & 0x1f;
  780. if (field & 0x20)
  781. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_DMFS_UC_MC_SNIFFER;
  782. MLX4_GET(field, outbox, QUERY_DEV_CAP_PORT_BEACON_OFFSET);
  783. if (field & 0x80)
  784. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_PORT_BEACON;
  785. MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET);
  786. if (field & 0x80)
  787. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_DMFS_IPOIB;
  788. MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET);
  789. dev_cap->fs_max_num_qp_per_entry = field;
  790. MLX4_GET(field, outbox, QUERY_DEV_CAP_SL2VL_EVENT_OFFSET);
  791. if (field & (1 << 5))
  792. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_SL_TO_VL_CHANGE_EVENT;
  793. MLX4_GET(field, outbox, QUERY_DEV_CAP_ECN_QCN_VER_OFFSET);
  794. if (field & 0x1)
  795. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_QCN;
  796. MLX4_GET(stat_rate, outbox, QUERY_DEV_CAP_RATE_SUPPORT_OFFSET);
  797. dev_cap->stat_rate_support = stat_rate;
  798. MLX4_GET(field, outbox, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
  799. if (field & 0x80)
  800. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_TS;
  801. MLX4_GET(ext_flags, outbox, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  802. MLX4_GET(flags, outbox, QUERY_DEV_CAP_FLAGS_OFFSET);
  803. dev_cap->flags = flags | (u64)ext_flags << 32;
  804. MLX4_GET(field, outbox, QUERY_DEV_CAP_WOL_OFFSET);
  805. dev_cap->wol_port[1] = !!(field & 0x20);
  806. dev_cap->wol_port[2] = !!(field & 0x40);
  807. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_UAR_OFFSET);
  808. dev_cap->reserved_uars = field >> 4;
  809. MLX4_GET(field, outbox, QUERY_DEV_CAP_UAR_SZ_OFFSET);
  810. dev_cap->uar_size = 1 << ((field & 0x3f) + 20);
  811. MLX4_GET(field, outbox, QUERY_DEV_CAP_PAGE_SZ_OFFSET);
  812. dev_cap->min_page_sz = 1 << field;
  813. MLX4_GET(field, outbox, QUERY_DEV_CAP_BF_OFFSET);
  814. if (field & 0x80) {
  815. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET);
  816. dev_cap->bf_reg_size = 1 << (field & 0x1f);
  817. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET);
  818. if ((1 << (field & 0x3f)) > (PAGE_SIZE / dev_cap->bf_reg_size))
  819. field = 3;
  820. dev_cap->bf_regs_per_page = 1 << (field & 0x3f);
  821. } else {
  822. dev_cap->bf_reg_size = 0;
  823. }
  824. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_SQ_OFFSET);
  825. dev_cap->max_sq_sg = field;
  826. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET);
  827. dev_cap->max_sq_desc_sz = size;
  828. MLX4_GET(field, outbox, QUERY_DEV_CAP_USER_MAC_EN_OFFSET);
  829. if (field & (1 << 2))
  830. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_USER_MAC_EN;
  831. MLX4_GET(field, outbox, QUERY_DEV_CAP_SVLAN_BY_QP_OFFSET);
  832. if (field & 0x1)
  833. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_SVLAN_BY_QP;
  834. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_MCG_OFFSET);
  835. dev_cap->max_qp_per_mcg = 1 << field;
  836. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MCG_OFFSET);
  837. dev_cap->reserved_mgms = field & 0xf;
  838. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MCG_OFFSET);
  839. dev_cap->max_mcgs = 1 << field;
  840. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_PD_OFFSET);
  841. dev_cap->reserved_pds = field >> 4;
  842. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
  843. dev_cap->max_pds = 1 << (field & 0x3f);
  844. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_XRC_OFFSET);
  845. dev_cap->reserved_xrcds = field >> 4;
  846. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_XRC_OFFSET);
  847. dev_cap->max_xrcds = 1 << (field & 0x1f);
  848. MLX4_GET(size, outbox, QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET);
  849. dev_cap->rdmarc_entry_sz = size;
  850. MLX4_GET(size, outbox, QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET);
  851. dev_cap->qpc_entry_sz = size;
  852. MLX4_GET(size, outbox, QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET);
  853. dev_cap->aux_entry_sz = size;
  854. MLX4_GET(size, outbox, QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET);
  855. dev_cap->altc_entry_sz = size;
  856. MLX4_GET(size, outbox, QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET);
  857. dev_cap->eqc_entry_sz = size;
  858. MLX4_GET(size, outbox, QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET);
  859. dev_cap->cqc_entry_sz = size;
  860. MLX4_GET(size, outbox, QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET);
  861. dev_cap->srq_entry_sz = size;
  862. MLX4_GET(size, outbox, QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET);
  863. dev_cap->cmpt_entry_sz = size;
  864. MLX4_GET(size, outbox, QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET);
  865. dev_cap->mtt_entry_sz = size;
  866. MLX4_GET(size, outbox, QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET);
  867. dev_cap->dmpt_entry_sz = size;
  868. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET);
  869. dev_cap->max_srq_sz = 1 << field;
  870. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_SZ_OFFSET);
  871. dev_cap->max_qp_sz = 1 << field;
  872. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSZ_SRQ_OFFSET);
  873. dev_cap->resize_srq = field & 1;
  874. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_RQ_OFFSET);
  875. dev_cap->max_rq_sg = field;
  876. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET);
  877. dev_cap->max_rq_desc_sz = size;
  878. MLX4_GET(field, outbox, QUERY_DEV_CAP_CQ_EQ_CACHE_LINE_STRIDE);
  879. if (field & (1 << 4))
  880. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_QOS_VPP;
  881. if (field & (1 << 5))
  882. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_ETH_PROT_CTRL;
  883. if (field & (1 << 6))
  884. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
  885. if (field & (1 << 7))
  886. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
  887. MLX4_GET(dev_cap->bmme_flags, outbox,
  888. QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  889. if (dev_cap->bmme_flags & MLX4_FLAG_ROCE_V1_V2)
  890. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_ROCE_V1_V2;
  891. if (dev_cap->bmme_flags & MLX4_FLAG_PORT_REMAP)
  892. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_PORT_REMAP;
  893. MLX4_GET(field, outbox, QUERY_DEV_CAP_CONFIG_DEV_OFFSET);
  894. if (field & 0x20)
  895. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_CONFIG_DEV;
  896. if (field & (1 << 2))
  897. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_IGNORE_FCS;
  898. MLX4_GET(field, outbox, QUERY_DEV_CAP_PHV_EN_OFFSET);
  899. if (field & 0x80)
  900. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_PHV_EN;
  901. if (field & 0x40)
  902. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_SKIP_OUTER_VLAN;
  903. MLX4_GET(dev_cap->reserved_lkey, outbox,
  904. QUERY_DEV_CAP_RSVD_LKEY_OFFSET);
  905. MLX4_GET(field32, outbox, QUERY_DEV_CAP_ETH_BACKPL_OFFSET);
  906. if (field32 & (1 << 0))
  907. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_ETH_BACKPL_AN_REP;
  908. if (field32 & (1 << 7))
  909. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RECOVERABLE_ERROR_EVENT;
  910. MLX4_GET(field32, outbox, QUERY_DEV_CAP_DIAG_RPRT_PER_PORT);
  911. if (field32 & (1 << 17))
  912. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_DIAG_PER_PORT;
  913. MLX4_GET(field, outbox, QUERY_DEV_CAP_FW_REASSIGN_MAC);
  914. if (field & 1<<6)
  915. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN;
  916. MLX4_GET(field, outbox, QUERY_DEV_CAP_VXLAN);
  917. if (field & 1<<3)
  918. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS;
  919. if (field & (1 << 5))
  920. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_ETS_CFG;
  921. MLX4_GET(dev_cap->max_icm_sz, outbox,
  922. QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET);
  923. if (dev_cap->flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  924. MLX4_GET(dev_cap->max_counters, outbox,
  925. QUERY_DEV_CAP_MAX_COUNTERS_OFFSET);
  926. MLX4_GET(field32, outbox,
  927. QUERY_DEV_CAP_MAD_DEMUX_OFFSET);
  928. if (field32 & (1 << 0))
  929. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_MAD_DEMUX;
  930. MLX4_GET(dev_cap->dmfs_high_rate_qpn_base, outbox,
  931. QUERY_DEV_CAP_DMFS_HIGH_RATE_QPN_BASE_OFFSET);
  932. dev_cap->dmfs_high_rate_qpn_base &= MGM_QPN_MASK;
  933. MLX4_GET(dev_cap->dmfs_high_rate_qpn_range, outbox,
  934. QUERY_DEV_CAP_DMFS_HIGH_RATE_QPN_RANGE_OFFSET);
  935. dev_cap->dmfs_high_rate_qpn_range &= MGM_QPN_MASK;
  936. MLX4_GET(size, outbox, QUERY_DEV_CAP_QP_RATE_LIMIT_NUM_OFFSET);
  937. dev_cap->rl_caps.num_rates = size;
  938. if (dev_cap->rl_caps.num_rates) {
  939. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_QP_RATE_LIMIT;
  940. MLX4_GET(size, outbox, QUERY_DEV_CAP_QP_RATE_LIMIT_MAX_OFFSET);
  941. dev_cap->rl_caps.max_val = size & 0xfff;
  942. dev_cap->rl_caps.max_unit = size >> 14;
  943. MLX4_GET(size, outbox, QUERY_DEV_CAP_QP_RATE_LIMIT_MIN_OFFSET);
  944. dev_cap->rl_caps.min_val = size & 0xfff;
  945. dev_cap->rl_caps.min_unit = size >> 14;
  946. }
  947. MLX4_GET(field32, outbox, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
  948. if (field32 & (1 << 16))
  949. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_UPDATE_QP;
  950. if (field32 & (1 << 18))
  951. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_UPDATE_QP_SRC_CHECK_LB;
  952. if (field32 & (1 << 19))
  953. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_LB_SRC_CHK;
  954. if (field32 & (1 << 26))
  955. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_VLAN_CONTROL;
  956. if (field32 & (1 << 20))
  957. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FSM;
  958. if (field32 & (1 << 21))
  959. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_80_VFS;
  960. for (i = 1; i <= dev_cap->num_ports; i++) {
  961. err = mlx4_QUERY_PORT(dev, i, dev_cap->port_cap + i);
  962. if (err)
  963. goto out;
  964. }
  965. /*
  966. * Each UAR has 4 EQ doorbells; so if a UAR is reserved, then
  967. * we can't use any EQs whose doorbell falls on that page,
  968. * even if the EQ itself isn't reserved.
  969. */
  970. if (dev_cap->num_sys_eqs == 0)
  971. dev_cap->reserved_eqs = max(dev_cap->reserved_uars * 4,
  972. dev_cap->reserved_eqs);
  973. else
  974. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_SYS_EQS;
  975. out:
  976. mlx4_free_cmd_mailbox(dev, mailbox);
  977. return err;
  978. }
  979. void mlx4_dev_cap_dump(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  980. {
  981. if (dev_cap->bf_reg_size > 0)
  982. mlx4_dbg(dev, "BlueFlame available (reg size %d, regs/page %d)\n",
  983. dev_cap->bf_reg_size, dev_cap->bf_regs_per_page);
  984. else
  985. mlx4_dbg(dev, "BlueFlame not available\n");
  986. mlx4_dbg(dev, "Base MM extensions: flags %08x, rsvd L_Key %08x\n",
  987. dev_cap->bmme_flags, dev_cap->reserved_lkey);
  988. mlx4_dbg(dev, "Max ICM size %lld MB\n",
  989. (unsigned long long) dev_cap->max_icm_sz >> 20);
  990. mlx4_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  991. dev_cap->max_qps, dev_cap->reserved_qps, dev_cap->qpc_entry_sz);
  992. mlx4_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
  993. dev_cap->max_srqs, dev_cap->reserved_srqs, dev_cap->srq_entry_sz);
  994. mlx4_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  995. dev_cap->max_cqs, dev_cap->reserved_cqs, dev_cap->cqc_entry_sz);
  996. mlx4_dbg(dev, "Num sys EQs: %d, max EQs: %d, reserved EQs: %d, entry size: %d\n",
  997. dev_cap->num_sys_eqs, dev_cap->max_eqs, dev_cap->reserved_eqs,
  998. dev_cap->eqc_entry_sz);
  999. mlx4_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  1000. dev_cap->reserved_mrws, dev_cap->reserved_mtts);
  1001. mlx4_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  1002. dev_cap->max_pds, dev_cap->reserved_pds, dev_cap->reserved_uars);
  1003. mlx4_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  1004. dev_cap->max_pds, dev_cap->reserved_mgms);
  1005. mlx4_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
  1006. dev_cap->max_cq_sz, dev_cap->max_qp_sz, dev_cap->max_srq_sz);
  1007. mlx4_dbg(dev, "Local CA ACK delay: %d, max MTU: %d, port width cap: %d\n",
  1008. dev_cap->local_ca_ack_delay, 128 << dev_cap->port_cap[1].ib_mtu,
  1009. dev_cap->port_cap[1].max_port_width);
  1010. mlx4_dbg(dev, "Max SQ desc size: %d, max SQ S/G: %d\n",
  1011. dev_cap->max_sq_desc_sz, dev_cap->max_sq_sg);
  1012. mlx4_dbg(dev, "Max RQ desc size: %d, max RQ S/G: %d\n",
  1013. dev_cap->max_rq_desc_sz, dev_cap->max_rq_sg);
  1014. mlx4_dbg(dev, "Max GSO size: %d\n", dev_cap->max_gso_sz);
  1015. mlx4_dbg(dev, "Max counters: %d\n", dev_cap->max_counters);
  1016. mlx4_dbg(dev, "Max RSS Table size: %d\n", dev_cap->max_rss_tbl_sz);
  1017. mlx4_dbg(dev, "DMFS high rate steer QPn base: %d\n",
  1018. dev_cap->dmfs_high_rate_qpn_base);
  1019. mlx4_dbg(dev, "DMFS high rate steer QPn range: %d\n",
  1020. dev_cap->dmfs_high_rate_qpn_range);
  1021. if (dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_QP_RATE_LIMIT) {
  1022. struct mlx4_rate_limit_caps *rl_caps = &dev_cap->rl_caps;
  1023. mlx4_dbg(dev, "QP Rate-Limit: #rates %d, unit/val max %d/%d, min %d/%d\n",
  1024. rl_caps->num_rates, rl_caps->max_unit, rl_caps->max_val,
  1025. rl_caps->min_unit, rl_caps->min_val);
  1026. }
  1027. dump_dev_cap_flags(dev, dev_cap->flags);
  1028. dump_dev_cap_flags2(dev, dev_cap->flags2);
  1029. }
  1030. int mlx4_QUERY_PORT(struct mlx4_dev *dev, int port, struct mlx4_port_cap *port_cap)
  1031. {
  1032. struct mlx4_cmd_mailbox *mailbox;
  1033. u32 *outbox;
  1034. u8 field;
  1035. u32 field32;
  1036. int err;
  1037. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1038. if (IS_ERR(mailbox))
  1039. return PTR_ERR(mailbox);
  1040. outbox = mailbox->buf;
  1041. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  1042. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  1043. MLX4_CMD_TIME_CLASS_A,
  1044. MLX4_CMD_NATIVE);
  1045. if (err)
  1046. goto out;
  1047. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  1048. port_cap->max_vl = field >> 4;
  1049. MLX4_GET(field, outbox, QUERY_DEV_CAP_MTU_WIDTH_OFFSET);
  1050. port_cap->ib_mtu = field >> 4;
  1051. port_cap->max_port_width = field & 0xf;
  1052. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GID_OFFSET);
  1053. port_cap->max_gids = 1 << (field & 0xf);
  1054. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PKEY_OFFSET);
  1055. port_cap->max_pkeys = 1 << (field & 0xf);
  1056. } else {
  1057. #define QUERY_PORT_SUPPORTED_TYPE_OFFSET 0x00
  1058. #define QUERY_PORT_MTU_OFFSET 0x01
  1059. #define QUERY_PORT_ETH_MTU_OFFSET 0x02
  1060. #define QUERY_PORT_WIDTH_OFFSET 0x06
  1061. #define QUERY_PORT_MAX_GID_PKEY_OFFSET 0x07
  1062. #define QUERY_PORT_MAX_MACVLAN_OFFSET 0x0a
  1063. #define QUERY_PORT_MAX_VL_OFFSET 0x0b
  1064. #define QUERY_PORT_MAC_OFFSET 0x10
  1065. #define QUERY_PORT_TRANS_VENDOR_OFFSET 0x18
  1066. #define QUERY_PORT_WAVELENGTH_OFFSET 0x1c
  1067. #define QUERY_PORT_TRANS_CODE_OFFSET 0x20
  1068. err = mlx4_cmd_box(dev, 0, mailbox->dma, port, 0, MLX4_CMD_QUERY_PORT,
  1069. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  1070. if (err)
  1071. goto out;
  1072. MLX4_GET(field, outbox, QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  1073. port_cap->link_state = (field & 0x80) >> 7;
  1074. port_cap->supported_port_types = field & 3;
  1075. port_cap->suggested_type = (field >> 3) & 1;
  1076. port_cap->default_sense = (field >> 4) & 1;
  1077. port_cap->dmfs_optimized_state = (field >> 5) & 1;
  1078. MLX4_GET(field, outbox, QUERY_PORT_MTU_OFFSET);
  1079. port_cap->ib_mtu = field & 0xf;
  1080. MLX4_GET(field, outbox, QUERY_PORT_WIDTH_OFFSET);
  1081. port_cap->max_port_width = field & 0xf;
  1082. MLX4_GET(field, outbox, QUERY_PORT_MAX_GID_PKEY_OFFSET);
  1083. port_cap->max_gids = 1 << (field >> 4);
  1084. port_cap->max_pkeys = 1 << (field & 0xf);
  1085. MLX4_GET(field, outbox, QUERY_PORT_MAX_VL_OFFSET);
  1086. port_cap->max_vl = field & 0xf;
  1087. port_cap->max_tc_eth = field >> 4;
  1088. MLX4_GET(field, outbox, QUERY_PORT_MAX_MACVLAN_OFFSET);
  1089. port_cap->log_max_macs = field & 0xf;
  1090. port_cap->log_max_vlans = field >> 4;
  1091. MLX4_GET(port_cap->eth_mtu, outbox, QUERY_PORT_ETH_MTU_OFFSET);
  1092. MLX4_GET(port_cap->def_mac, outbox, QUERY_PORT_MAC_OFFSET);
  1093. MLX4_GET(field32, outbox, QUERY_PORT_TRANS_VENDOR_OFFSET);
  1094. port_cap->trans_type = field32 >> 24;
  1095. port_cap->vendor_oui = field32 & 0xffffff;
  1096. MLX4_GET(port_cap->wavelength, outbox, QUERY_PORT_WAVELENGTH_OFFSET);
  1097. MLX4_GET(port_cap->trans_code, outbox, QUERY_PORT_TRANS_CODE_OFFSET);
  1098. }
  1099. out:
  1100. mlx4_free_cmd_mailbox(dev, mailbox);
  1101. return err;
  1102. }
  1103. #define DEV_CAP_EXT_2_FLAG_PFC_COUNTERS (1 << 28)
  1104. #define DEV_CAP_EXT_2_FLAG_VLAN_CONTROL (1 << 26)
  1105. #define DEV_CAP_EXT_2_FLAG_80_VFS (1 << 21)
  1106. #define DEV_CAP_EXT_2_FLAG_FSM (1 << 20)
  1107. int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
  1108. struct mlx4_vhcr *vhcr,
  1109. struct mlx4_cmd_mailbox *inbox,
  1110. struct mlx4_cmd_mailbox *outbox,
  1111. struct mlx4_cmd_info *cmd)
  1112. {
  1113. u64 flags;
  1114. int err = 0;
  1115. u8 field;
  1116. u16 field16;
  1117. u32 bmme_flags, field32;
  1118. int real_port;
  1119. int slave_port;
  1120. int first_port;
  1121. struct mlx4_active_ports actv_ports;
  1122. err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  1123. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1124. if (err)
  1125. return err;
  1126. disable_unsupported_roce_caps(outbox->buf);
  1127. /* add port mng change event capability and disable mw type 1
  1128. * unconditionally to slaves
  1129. */
  1130. MLX4_GET(flags, outbox->buf, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  1131. flags |= MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV;
  1132. flags &= ~MLX4_DEV_CAP_FLAG_MEM_WINDOW;
  1133. actv_ports = mlx4_get_active_ports(dev, slave);
  1134. first_port = find_first_bit(actv_ports.ports, dev->caps.num_ports);
  1135. for (slave_port = 0, real_port = first_port;
  1136. real_port < first_port +
  1137. bitmap_weight(actv_ports.ports, dev->caps.num_ports);
  1138. ++real_port, ++slave_port) {
  1139. if (flags & (MLX4_DEV_CAP_FLAG_WOL_PORT1 << real_port))
  1140. flags |= MLX4_DEV_CAP_FLAG_WOL_PORT1 << slave_port;
  1141. else
  1142. flags &= ~(MLX4_DEV_CAP_FLAG_WOL_PORT1 << slave_port);
  1143. }
  1144. for (; slave_port < dev->caps.num_ports; ++slave_port)
  1145. flags &= ~(MLX4_DEV_CAP_FLAG_WOL_PORT1 << slave_port);
  1146. /* Not exposing RSS IP fragments to guests */
  1147. flags &= ~MLX4_DEV_CAP_FLAG_RSS_IP_FRAG;
  1148. MLX4_PUT(outbox->buf, flags, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  1149. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_VL_PORT_OFFSET);
  1150. field &= ~0x0F;
  1151. field |= bitmap_weight(actv_ports.ports, dev->caps.num_ports) & 0x0F;
  1152. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_VL_PORT_OFFSET);
  1153. /* For guests, disable timestamp */
  1154. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
  1155. field &= 0x7f;
  1156. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
  1157. /* For guests, disable vxlan tunneling and QoS support */
  1158. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_VXLAN);
  1159. field &= 0xd7;
  1160. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_VXLAN);
  1161. /* For guests, disable port BEACON */
  1162. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_PORT_BEACON_OFFSET);
  1163. field &= 0x7f;
  1164. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_PORT_BEACON_OFFSET);
  1165. /* For guests, report Blueflame disabled */
  1166. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_BF_OFFSET);
  1167. field &= 0x7f;
  1168. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_BF_OFFSET);
  1169. /* For guests, disable mw type 2 and port remap*/
  1170. MLX4_GET(bmme_flags, outbox->buf, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  1171. bmme_flags &= ~MLX4_BMME_FLAG_TYPE_2_WIN;
  1172. bmme_flags &= ~MLX4_FLAG_PORT_REMAP;
  1173. MLX4_PUT(outbox->buf, bmme_flags, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  1174. /* turn off device-managed steering capability if not enabled */
  1175. if (dev->caps.steering_mode != MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1176. MLX4_GET(field, outbox->buf,
  1177. QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  1178. field &= 0x7f;
  1179. MLX4_PUT(outbox->buf, field,
  1180. QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  1181. }
  1182. /* turn off ipoib managed steering for guests */
  1183. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET);
  1184. field &= ~0x80;
  1185. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_FLOW_STEERING_IPOIB_OFFSET);
  1186. /* turn off host side virt features (VST, FSM, etc) for guests */
  1187. MLX4_GET(field32, outbox->buf, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
  1188. field32 &= ~(DEV_CAP_EXT_2_FLAG_VLAN_CONTROL | DEV_CAP_EXT_2_FLAG_80_VFS |
  1189. DEV_CAP_EXT_2_FLAG_FSM | DEV_CAP_EXT_2_FLAG_PFC_COUNTERS);
  1190. MLX4_PUT(outbox->buf, field32, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
  1191. /* turn off QCN for guests */
  1192. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_ECN_QCN_VER_OFFSET);
  1193. field &= 0xfe;
  1194. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_ECN_QCN_VER_OFFSET);
  1195. /* turn off QP max-rate limiting for guests */
  1196. field16 = 0;
  1197. MLX4_PUT(outbox->buf, field16, QUERY_DEV_CAP_QP_RATE_LIMIT_NUM_OFFSET);
  1198. /* turn off QoS per VF support for guests */
  1199. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_CQ_EQ_CACHE_LINE_STRIDE);
  1200. field &= 0xef;
  1201. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_CQ_EQ_CACHE_LINE_STRIDE);
  1202. /* turn off ignore FCS feature for guests */
  1203. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_CONFIG_DEV_OFFSET);
  1204. field &= 0xfb;
  1205. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_CONFIG_DEV_OFFSET);
  1206. return 0;
  1207. }
  1208. static void disable_unsupported_roce_caps(void *buf)
  1209. {
  1210. u32 flags;
  1211. MLX4_GET(flags, buf, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  1212. flags &= ~(1UL << 31);
  1213. MLX4_PUT(buf, flags, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  1214. MLX4_GET(flags, buf, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
  1215. flags &= ~(1UL << 24);
  1216. MLX4_PUT(buf, flags, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
  1217. MLX4_GET(flags, buf, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  1218. flags &= ~(MLX4_FLAG_ROCE_V1_V2);
  1219. MLX4_PUT(buf, flags, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  1220. }
  1221. int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1222. struct mlx4_vhcr *vhcr,
  1223. struct mlx4_cmd_mailbox *inbox,
  1224. struct mlx4_cmd_mailbox *outbox,
  1225. struct mlx4_cmd_info *cmd)
  1226. {
  1227. struct mlx4_priv *priv = mlx4_priv(dev);
  1228. u64 def_mac;
  1229. u8 port_type;
  1230. u16 short_field;
  1231. int err;
  1232. int admin_link_state;
  1233. int port = mlx4_slave_convert_port(dev, slave,
  1234. vhcr->in_modifier & 0xFF);
  1235. #define MLX4_VF_PORT_NO_LINK_SENSE_MASK 0xE0
  1236. #define MLX4_PORT_LINK_UP_MASK 0x80
  1237. #define QUERY_PORT_CUR_MAX_PKEY_OFFSET 0x0c
  1238. #define QUERY_PORT_CUR_MAX_GID_OFFSET 0x0e
  1239. if (port < 0)
  1240. return -EINVAL;
  1241. /* Protect against untrusted guests: enforce that this is the
  1242. * QUERY_PORT general query.
  1243. */
  1244. if (vhcr->op_modifier || vhcr->in_modifier & ~0xFF)
  1245. return -EINVAL;
  1246. vhcr->in_modifier = port;
  1247. err = mlx4_cmd_box(dev, 0, outbox->dma, vhcr->in_modifier, 0,
  1248. MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
  1249. MLX4_CMD_NATIVE);
  1250. if (!err && dev->caps.function != slave) {
  1251. def_mac = priv->mfunc.master.vf_oper[slave].vport[vhcr->in_modifier].state.mac;
  1252. MLX4_PUT(outbox->buf, def_mac, QUERY_PORT_MAC_OFFSET);
  1253. /* get port type - currently only eth is enabled */
  1254. MLX4_GET(port_type, outbox->buf,
  1255. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  1256. /* No link sensing allowed */
  1257. port_type &= MLX4_VF_PORT_NO_LINK_SENSE_MASK;
  1258. /* set port type to currently operating port type */
  1259. port_type |= (dev->caps.port_type[vhcr->in_modifier] & 0x3);
  1260. admin_link_state = priv->mfunc.master.vf_oper[slave].vport[vhcr->in_modifier].state.link_state;
  1261. if (IFLA_VF_LINK_STATE_ENABLE == admin_link_state)
  1262. port_type |= MLX4_PORT_LINK_UP_MASK;
  1263. else if (IFLA_VF_LINK_STATE_DISABLE == admin_link_state)
  1264. port_type &= ~MLX4_PORT_LINK_UP_MASK;
  1265. else if (IFLA_VF_LINK_STATE_AUTO == admin_link_state && mlx4_is_bonded(dev)) {
  1266. int other_port = (port == 1) ? 2 : 1;
  1267. struct mlx4_port_cap port_cap;
  1268. err = mlx4_QUERY_PORT(dev, other_port, &port_cap);
  1269. if (err)
  1270. goto out;
  1271. port_type |= (port_cap.link_state << 7);
  1272. }
  1273. MLX4_PUT(outbox->buf, port_type,
  1274. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  1275. if (dev->caps.port_type[vhcr->in_modifier] == MLX4_PORT_TYPE_ETH)
  1276. short_field = mlx4_get_slave_num_gids(dev, slave, port);
  1277. else
  1278. short_field = 1; /* slave max gids */
  1279. MLX4_PUT(outbox->buf, short_field,
  1280. QUERY_PORT_CUR_MAX_GID_OFFSET);
  1281. short_field = dev->caps.pkey_table_len[vhcr->in_modifier];
  1282. MLX4_PUT(outbox->buf, short_field,
  1283. QUERY_PORT_CUR_MAX_PKEY_OFFSET);
  1284. }
  1285. out:
  1286. return err;
  1287. }
  1288. int mlx4_get_slave_pkey_gid_tbl_len(struct mlx4_dev *dev, u8 port,
  1289. int *gid_tbl_len, int *pkey_tbl_len)
  1290. {
  1291. struct mlx4_cmd_mailbox *mailbox;
  1292. u32 *outbox;
  1293. u16 field;
  1294. int err;
  1295. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1296. if (IS_ERR(mailbox))
  1297. return PTR_ERR(mailbox);
  1298. err = mlx4_cmd_box(dev, 0, mailbox->dma, port, 0,
  1299. MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
  1300. MLX4_CMD_WRAPPED);
  1301. if (err)
  1302. goto out;
  1303. outbox = mailbox->buf;
  1304. MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_GID_OFFSET);
  1305. *gid_tbl_len = field;
  1306. MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_PKEY_OFFSET);
  1307. *pkey_tbl_len = field;
  1308. out:
  1309. mlx4_free_cmd_mailbox(dev, mailbox);
  1310. return err;
  1311. }
  1312. EXPORT_SYMBOL(mlx4_get_slave_pkey_gid_tbl_len);
  1313. int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt)
  1314. {
  1315. struct mlx4_cmd_mailbox *mailbox;
  1316. struct mlx4_icm_iter iter;
  1317. __be64 *pages;
  1318. int lg;
  1319. int nent = 0;
  1320. int i;
  1321. int err = 0;
  1322. int ts = 0, tc = 0;
  1323. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1324. if (IS_ERR(mailbox))
  1325. return PTR_ERR(mailbox);
  1326. pages = mailbox->buf;
  1327. for (mlx4_icm_first(icm, &iter);
  1328. !mlx4_icm_last(&iter);
  1329. mlx4_icm_next(&iter)) {
  1330. /*
  1331. * We have to pass pages that are aligned to their
  1332. * size, so find the least significant 1 in the
  1333. * address or size and use that as our log2 size.
  1334. */
  1335. lg = ffs(mlx4_icm_addr(&iter) | mlx4_icm_size(&iter)) - 1;
  1336. if (lg < MLX4_ICM_PAGE_SHIFT) {
  1337. mlx4_warn(dev, "Got FW area not aligned to %d (%llx/%lx)\n",
  1338. MLX4_ICM_PAGE_SIZE,
  1339. (unsigned long long) mlx4_icm_addr(&iter),
  1340. mlx4_icm_size(&iter));
  1341. err = -EINVAL;
  1342. goto out;
  1343. }
  1344. for (i = 0; i < mlx4_icm_size(&iter) >> lg; ++i) {
  1345. if (virt != -1) {
  1346. pages[nent * 2] = cpu_to_be64(virt);
  1347. virt += 1ULL << lg;
  1348. }
  1349. pages[nent * 2 + 1] =
  1350. cpu_to_be64((mlx4_icm_addr(&iter) + (i << lg)) |
  1351. (lg - MLX4_ICM_PAGE_SHIFT));
  1352. ts += 1 << (lg - 10);
  1353. ++tc;
  1354. if (++nent == MLX4_MAILBOX_SIZE / 16) {
  1355. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  1356. MLX4_CMD_TIME_CLASS_B,
  1357. MLX4_CMD_NATIVE);
  1358. if (err)
  1359. goto out;
  1360. nent = 0;
  1361. }
  1362. }
  1363. }
  1364. if (nent)
  1365. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  1366. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  1367. if (err)
  1368. goto out;
  1369. switch (op) {
  1370. case MLX4_CMD_MAP_FA:
  1371. mlx4_dbg(dev, "Mapped %d chunks/%d KB for FW\n", tc, ts);
  1372. break;
  1373. case MLX4_CMD_MAP_ICM_AUX:
  1374. mlx4_dbg(dev, "Mapped %d chunks/%d KB for ICM aux\n", tc, ts);
  1375. break;
  1376. case MLX4_CMD_MAP_ICM:
  1377. mlx4_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM\n",
  1378. tc, ts, (unsigned long long) virt - (ts << 10));
  1379. break;
  1380. }
  1381. out:
  1382. mlx4_free_cmd_mailbox(dev, mailbox);
  1383. return err;
  1384. }
  1385. int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm)
  1386. {
  1387. return mlx4_map_cmd(dev, MLX4_CMD_MAP_FA, icm, -1);
  1388. }
  1389. int mlx4_UNMAP_FA(struct mlx4_dev *dev)
  1390. {
  1391. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_UNMAP_FA,
  1392. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  1393. }
  1394. int mlx4_RUN_FW(struct mlx4_dev *dev)
  1395. {
  1396. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_RUN_FW,
  1397. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1398. }
  1399. int mlx4_QUERY_FW(struct mlx4_dev *dev)
  1400. {
  1401. struct mlx4_fw *fw = &mlx4_priv(dev)->fw;
  1402. struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
  1403. struct mlx4_cmd_mailbox *mailbox;
  1404. u32 *outbox;
  1405. int err = 0;
  1406. u64 fw_ver;
  1407. u16 cmd_if_rev;
  1408. u8 lg;
  1409. #define QUERY_FW_OUT_SIZE 0x100
  1410. #define QUERY_FW_VER_OFFSET 0x00
  1411. #define QUERY_FW_PPF_ID 0x09
  1412. #define QUERY_FW_CMD_IF_REV_OFFSET 0x0a
  1413. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  1414. #define QUERY_FW_ERR_START_OFFSET 0x30
  1415. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  1416. #define QUERY_FW_ERR_BAR_OFFSET 0x3c
  1417. #define QUERY_FW_SIZE_OFFSET 0x00
  1418. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  1419. #define QUERY_FW_CLR_INT_BAR_OFFSET 0x28
  1420. #define QUERY_FW_COMM_BASE_OFFSET 0x40
  1421. #define QUERY_FW_COMM_BAR_OFFSET 0x48
  1422. #define QUERY_FW_CLOCK_OFFSET 0x50
  1423. #define QUERY_FW_CLOCK_BAR 0x58
  1424. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1425. if (IS_ERR(mailbox))
  1426. return PTR_ERR(mailbox);
  1427. outbox = mailbox->buf;
  1428. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  1429. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1430. if (err)
  1431. goto out;
  1432. MLX4_GET(fw_ver, outbox, QUERY_FW_VER_OFFSET);
  1433. /*
  1434. * FW subminor version is at more significant bits than minor
  1435. * version, so swap here.
  1436. */
  1437. dev->caps.fw_ver = (fw_ver & 0xffff00000000ull) |
  1438. ((fw_ver & 0xffff0000ull) >> 16) |
  1439. ((fw_ver & 0x0000ffffull) << 16);
  1440. MLX4_GET(lg, outbox, QUERY_FW_PPF_ID);
  1441. dev->caps.function = lg;
  1442. if (mlx4_is_slave(dev))
  1443. goto out;
  1444. MLX4_GET(cmd_if_rev, outbox, QUERY_FW_CMD_IF_REV_OFFSET);
  1445. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_MIN_REV ||
  1446. cmd_if_rev > MLX4_COMMAND_INTERFACE_MAX_REV) {
  1447. mlx4_err(dev, "Installed FW has unsupported command interface revision %d\n",
  1448. cmd_if_rev);
  1449. mlx4_err(dev, "(Installed FW version is %d.%d.%03d)\n",
  1450. (int) (dev->caps.fw_ver >> 32),
  1451. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  1452. (int) dev->caps.fw_ver & 0xffff);
  1453. mlx4_err(dev, "This driver version supports only revisions %d to %d\n",
  1454. MLX4_COMMAND_INTERFACE_MIN_REV, MLX4_COMMAND_INTERFACE_MAX_REV);
  1455. err = -ENODEV;
  1456. goto out;
  1457. }
  1458. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS)
  1459. dev->flags |= MLX4_FLAG_OLD_PORT_CMDS;
  1460. MLX4_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  1461. cmd->max_cmds = 1 << lg;
  1462. mlx4_dbg(dev, "FW version %d.%d.%03d (cmd intf rev %d), max commands %d\n",
  1463. (int) (dev->caps.fw_ver >> 32),
  1464. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  1465. (int) dev->caps.fw_ver & 0xffff,
  1466. cmd_if_rev, cmd->max_cmds);
  1467. MLX4_GET(fw->catas_offset, outbox, QUERY_FW_ERR_START_OFFSET);
  1468. MLX4_GET(fw->catas_size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
  1469. MLX4_GET(fw->catas_bar, outbox, QUERY_FW_ERR_BAR_OFFSET);
  1470. fw->catas_bar = (fw->catas_bar >> 6) * 2;
  1471. mlx4_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x, BAR %d\n",
  1472. (unsigned long long) fw->catas_offset, fw->catas_size, fw->catas_bar);
  1473. MLX4_GET(fw->fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  1474. MLX4_GET(fw->clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  1475. MLX4_GET(fw->clr_int_bar, outbox, QUERY_FW_CLR_INT_BAR_OFFSET);
  1476. fw->clr_int_bar = (fw->clr_int_bar >> 6) * 2;
  1477. MLX4_GET(fw->comm_base, outbox, QUERY_FW_COMM_BASE_OFFSET);
  1478. MLX4_GET(fw->comm_bar, outbox, QUERY_FW_COMM_BAR_OFFSET);
  1479. fw->comm_bar = (fw->comm_bar >> 6) * 2;
  1480. mlx4_dbg(dev, "Communication vector bar:%d offset:0x%llx\n",
  1481. fw->comm_bar, fw->comm_base);
  1482. mlx4_dbg(dev, "FW size %d KB\n", fw->fw_pages >> 2);
  1483. MLX4_GET(fw->clock_offset, outbox, QUERY_FW_CLOCK_OFFSET);
  1484. MLX4_GET(fw->clock_bar, outbox, QUERY_FW_CLOCK_BAR);
  1485. fw->clock_bar = (fw->clock_bar >> 6) * 2;
  1486. mlx4_dbg(dev, "Internal clock bar:%d offset:0x%llx\n",
  1487. fw->clock_bar, fw->clock_offset);
  1488. /*
  1489. * Round up number of system pages needed in case
  1490. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  1491. */
  1492. fw->fw_pages =
  1493. ALIGN(fw->fw_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  1494. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  1495. mlx4_dbg(dev, "Clear int @ %llx, BAR %d\n",
  1496. (unsigned long long) fw->clr_int_base, fw->clr_int_bar);
  1497. out:
  1498. mlx4_free_cmd_mailbox(dev, mailbox);
  1499. return err;
  1500. }
  1501. int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
  1502. struct mlx4_vhcr *vhcr,
  1503. struct mlx4_cmd_mailbox *inbox,
  1504. struct mlx4_cmd_mailbox *outbox,
  1505. struct mlx4_cmd_info *cmd)
  1506. {
  1507. u8 *outbuf;
  1508. int err;
  1509. outbuf = outbox->buf;
  1510. err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  1511. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1512. if (err)
  1513. return err;
  1514. /* for slaves, set pci PPF ID to invalid and zero out everything
  1515. * else except FW version */
  1516. outbuf[0] = outbuf[1] = 0;
  1517. memset(&outbuf[8], 0, QUERY_FW_OUT_SIZE - 8);
  1518. outbuf[QUERY_FW_PPF_ID] = MLX4_INVALID_SLAVE_ID;
  1519. return 0;
  1520. }
  1521. static void get_board_id(void *vsd, char *board_id)
  1522. {
  1523. int i;
  1524. #define VSD_OFFSET_SIG1 0x00
  1525. #define VSD_OFFSET_SIG2 0xde
  1526. #define VSD_OFFSET_MLX_BOARD_ID 0xd0
  1527. #define VSD_OFFSET_TS_BOARD_ID 0x20
  1528. #define VSD_SIGNATURE_TOPSPIN 0x5ad
  1529. memset(board_id, 0, MLX4_BOARD_ID_LEN);
  1530. if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
  1531. be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
  1532. strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MLX4_BOARD_ID_LEN);
  1533. } else {
  1534. /*
  1535. * The board ID is a string but the firmware byte
  1536. * swaps each 4-byte word before passing it back to
  1537. * us. Therefore we need to swab it before printing.
  1538. */
  1539. u32 *bid_u32 = (u32 *)board_id;
  1540. for (i = 0; i < 4; ++i) {
  1541. u32 *addr;
  1542. u32 val;
  1543. addr = (u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4);
  1544. val = get_unaligned(addr);
  1545. val = swab32(val);
  1546. put_unaligned(val, &bid_u32[i]);
  1547. }
  1548. }
  1549. }
  1550. int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter)
  1551. {
  1552. struct mlx4_cmd_mailbox *mailbox;
  1553. u32 *outbox;
  1554. int err;
  1555. #define QUERY_ADAPTER_OUT_SIZE 0x100
  1556. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  1557. #define QUERY_ADAPTER_VSD_OFFSET 0x20
  1558. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1559. if (IS_ERR(mailbox))
  1560. return PTR_ERR(mailbox);
  1561. outbox = mailbox->buf;
  1562. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_ADAPTER,
  1563. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1564. if (err)
  1565. goto out;
  1566. MLX4_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  1567. get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
  1568. adapter->board_id);
  1569. out:
  1570. mlx4_free_cmd_mailbox(dev, mailbox);
  1571. return err;
  1572. }
  1573. int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param)
  1574. {
  1575. struct mlx4_cmd_mailbox *mailbox;
  1576. __be32 *inbox;
  1577. int err;
  1578. static const u8 a0_dmfs_hw_steering[] = {
  1579. [MLX4_STEERING_DMFS_A0_DEFAULT] = 0,
  1580. [MLX4_STEERING_DMFS_A0_DYNAMIC] = 1,
  1581. [MLX4_STEERING_DMFS_A0_STATIC] = 2,
  1582. [MLX4_STEERING_DMFS_A0_DISABLE] = 3
  1583. };
  1584. #define INIT_HCA_IN_SIZE 0x200
  1585. #define INIT_HCA_VERSION_OFFSET 0x000
  1586. #define INIT_HCA_VERSION 2
  1587. #define INIT_HCA_VXLAN_OFFSET 0x0c
  1588. #define INIT_HCA_CACHELINE_SZ_OFFSET 0x0e
  1589. #define INIT_HCA_FLAGS_OFFSET 0x014
  1590. #define INIT_HCA_RECOVERABLE_ERROR_EVENT_OFFSET 0x018
  1591. #define INIT_HCA_QPC_OFFSET 0x020
  1592. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  1593. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  1594. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  1595. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  1596. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  1597. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  1598. #define INIT_HCA_EQE_CQE_OFFSETS (INIT_HCA_QPC_OFFSET + 0x38)
  1599. #define INIT_HCA_EQE_CQE_STRIDE_OFFSET (INIT_HCA_QPC_OFFSET + 0x3b)
  1600. #define INIT_HCA_ALTC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  1601. #define INIT_HCA_AUXC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  1602. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  1603. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  1604. #define INIT_HCA_NUM_SYS_EQS_OFFSET (INIT_HCA_QPC_OFFSET + 0x6a)
  1605. #define INIT_HCA_RDMARC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  1606. #define INIT_HCA_LOG_RD_OFFSET (INIT_HCA_QPC_OFFSET + 0x77)
  1607. #define INIT_HCA_MCAST_OFFSET 0x0c0
  1608. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  1609. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  1610. #define INIT_HCA_LOG_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  1611. #define INIT_HCA_UC_STEERING_OFFSET (INIT_HCA_MCAST_OFFSET + 0x18)
  1612. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  1613. #define INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN 0x6
  1614. #define INIT_HCA_FS_PARAM_OFFSET 0x1d0
  1615. #define INIT_HCA_FS_BASE_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x00)
  1616. #define INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x12)
  1617. #define INIT_HCA_FS_A0_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x18)
  1618. #define INIT_HCA_FS_LOG_TABLE_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x1b)
  1619. #define INIT_HCA_FS_ETH_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x21)
  1620. #define INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x22)
  1621. #define INIT_HCA_FS_IB_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x25)
  1622. #define INIT_HCA_FS_IB_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x26)
  1623. #define INIT_HCA_TPT_OFFSET 0x0f0
  1624. #define INIT_HCA_DMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  1625. #define INIT_HCA_TPT_MW_OFFSET (INIT_HCA_TPT_OFFSET + 0x08)
  1626. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  1627. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  1628. #define INIT_HCA_CMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x18)
  1629. #define INIT_HCA_UAR_OFFSET 0x120
  1630. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  1631. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  1632. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1633. if (IS_ERR(mailbox))
  1634. return PTR_ERR(mailbox);
  1635. inbox = mailbox->buf;
  1636. *((u8 *) mailbox->buf + INIT_HCA_VERSION_OFFSET) = INIT_HCA_VERSION;
  1637. *((u8 *) mailbox->buf + INIT_HCA_CACHELINE_SZ_OFFSET) =
  1638. ((ilog2(cache_line_size()) - 4) << 5) | (1 << 4);
  1639. #if defined(__LITTLE_ENDIAN)
  1640. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  1641. #elif defined(__BIG_ENDIAN)
  1642. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
  1643. #else
  1644. #error Host endianness not defined
  1645. #endif
  1646. /* Check port for UD address vector: */
  1647. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
  1648. /* Enable IPoIB checksumming if we can: */
  1649. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_IPOIB_CSUM)
  1650. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 3);
  1651. /* Enable QoS support if module parameter set */
  1652. if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_ETS_CFG && enable_qos)
  1653. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 2);
  1654. /* enable counters */
  1655. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  1656. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 4);
  1657. /* Enable RSS spread to fragmented IP packets when supported */
  1658. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_RSS_IP_FRAG)
  1659. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 13);
  1660. /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
  1661. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_EQE) {
  1662. *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 29);
  1663. dev->caps.eqe_size = 64;
  1664. dev->caps.eqe_factor = 1;
  1665. } else {
  1666. dev->caps.eqe_size = 32;
  1667. dev->caps.eqe_factor = 0;
  1668. }
  1669. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_CQE) {
  1670. *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 30);
  1671. dev->caps.cqe_size = 64;
  1672. dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
  1673. } else {
  1674. dev->caps.cqe_size = 32;
  1675. }
  1676. /* CX3 is capable of extending CQEs\EQEs to strides larger than 64B */
  1677. if ((dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_EQE_STRIDE) &&
  1678. (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_CQE_STRIDE)) {
  1679. dev->caps.eqe_size = cache_line_size();
  1680. dev->caps.cqe_size = cache_line_size();
  1681. dev->caps.eqe_factor = 0;
  1682. MLX4_PUT(inbox, (u8)((ilog2(dev->caps.eqe_size) - 5) << 4 |
  1683. (ilog2(dev->caps.eqe_size) - 5)),
  1684. INIT_HCA_EQE_CQE_STRIDE_OFFSET);
  1685. /* User still need to know to support CQE > 32B */
  1686. dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
  1687. }
  1688. if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_RECOVERABLE_ERROR_EVENT)
  1689. *(inbox + INIT_HCA_RECOVERABLE_ERROR_EVENT_OFFSET / 4) |= cpu_to_be32(1 << 31);
  1690. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  1691. MLX4_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  1692. MLX4_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  1693. MLX4_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  1694. MLX4_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  1695. MLX4_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  1696. MLX4_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  1697. MLX4_PUT(inbox, param->altc_base, INIT_HCA_ALTC_BASE_OFFSET);
  1698. MLX4_PUT(inbox, param->auxc_base, INIT_HCA_AUXC_BASE_OFFSET);
  1699. MLX4_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  1700. MLX4_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  1701. MLX4_PUT(inbox, param->num_sys_eqs, INIT_HCA_NUM_SYS_EQS_OFFSET);
  1702. MLX4_PUT(inbox, param->rdmarc_base, INIT_HCA_RDMARC_BASE_OFFSET);
  1703. MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET);
  1704. /* steering attributes */
  1705. if (dev->caps.steering_mode ==
  1706. MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1707. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |=
  1708. cpu_to_be32(1 <<
  1709. INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN);
  1710. MLX4_PUT(inbox, param->mc_base, INIT_HCA_FS_BASE_OFFSET);
  1711. MLX4_PUT(inbox, param->log_mc_entry_sz,
  1712. INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
  1713. MLX4_PUT(inbox, param->log_mc_table_sz,
  1714. INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
  1715. /* Enable Ethernet flow steering
  1716. * with udp unicast and tcp unicast
  1717. */
  1718. if (dev->caps.dmfs_high_steer_mode !=
  1719. MLX4_STEERING_DMFS_A0_STATIC)
  1720. MLX4_PUT(inbox,
  1721. (u8)(MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
  1722. INIT_HCA_FS_ETH_BITS_OFFSET);
  1723. MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
  1724. INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET);
  1725. /* Enable IPoIB flow steering
  1726. * with udp unicast and tcp unicast
  1727. */
  1728. MLX4_PUT(inbox, (u8) (MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
  1729. INIT_HCA_FS_IB_BITS_OFFSET);
  1730. MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
  1731. INIT_HCA_FS_IB_NUM_ADDRS_OFFSET);
  1732. if (dev->caps.dmfs_high_steer_mode !=
  1733. MLX4_STEERING_DMFS_A0_NOT_SUPPORTED)
  1734. MLX4_PUT(inbox,
  1735. ((u8)(a0_dmfs_hw_steering[dev->caps.dmfs_high_steer_mode]
  1736. << 6)),
  1737. INIT_HCA_FS_A0_OFFSET);
  1738. } else {
  1739. MLX4_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  1740. MLX4_PUT(inbox, param->log_mc_entry_sz,
  1741. INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1742. MLX4_PUT(inbox, param->log_mc_hash_sz,
  1743. INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  1744. MLX4_PUT(inbox, param->log_mc_table_sz,
  1745. INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1746. if (dev->caps.steering_mode == MLX4_STEERING_MODE_B0)
  1747. MLX4_PUT(inbox, (u8) (1 << 3),
  1748. INIT_HCA_UC_STEERING_OFFSET);
  1749. }
  1750. /* TPT attributes */
  1751. MLX4_PUT(inbox, param->dmpt_base, INIT_HCA_DMPT_BASE_OFFSET);
  1752. MLX4_PUT(inbox, param->mw_enabled, INIT_HCA_TPT_MW_OFFSET);
  1753. MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1754. MLX4_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  1755. MLX4_PUT(inbox, param->cmpt_base, INIT_HCA_CMPT_BASE_OFFSET);
  1756. /* UAR attributes */
  1757. MLX4_PUT(inbox, param->uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1758. MLX4_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1759. /* set parser VXLAN attributes */
  1760. if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS) {
  1761. u8 parser_params = 0;
  1762. MLX4_PUT(inbox, parser_params, INIT_HCA_VXLAN_OFFSET);
  1763. }
  1764. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_INIT_HCA,
  1765. MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
  1766. if (err)
  1767. mlx4_err(dev, "INIT_HCA returns %d\n", err);
  1768. mlx4_free_cmd_mailbox(dev, mailbox);
  1769. return err;
  1770. }
  1771. int mlx4_QUERY_HCA(struct mlx4_dev *dev,
  1772. struct mlx4_init_hca_param *param)
  1773. {
  1774. struct mlx4_cmd_mailbox *mailbox;
  1775. __be32 *outbox;
  1776. u32 dword_field;
  1777. int err;
  1778. u8 byte_field;
  1779. static const u8 a0_dmfs_query_hw_steering[] = {
  1780. [0] = MLX4_STEERING_DMFS_A0_DEFAULT,
  1781. [1] = MLX4_STEERING_DMFS_A0_DYNAMIC,
  1782. [2] = MLX4_STEERING_DMFS_A0_STATIC,
  1783. [3] = MLX4_STEERING_DMFS_A0_DISABLE
  1784. };
  1785. #define QUERY_HCA_GLOBAL_CAPS_OFFSET 0x04
  1786. #define QUERY_HCA_CORE_CLOCK_OFFSET 0x0c
  1787. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1788. if (IS_ERR(mailbox))
  1789. return PTR_ERR(mailbox);
  1790. outbox = mailbox->buf;
  1791. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
  1792. MLX4_CMD_QUERY_HCA,
  1793. MLX4_CMD_TIME_CLASS_B,
  1794. !mlx4_is_slave(dev));
  1795. if (err)
  1796. goto out;
  1797. MLX4_GET(param->global_caps, outbox, QUERY_HCA_GLOBAL_CAPS_OFFSET);
  1798. MLX4_GET(param->hca_core_clock, outbox, QUERY_HCA_CORE_CLOCK_OFFSET);
  1799. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  1800. MLX4_GET(param->qpc_base, outbox, INIT_HCA_QPC_BASE_OFFSET);
  1801. MLX4_GET(param->log_num_qps, outbox, INIT_HCA_LOG_QP_OFFSET);
  1802. MLX4_GET(param->srqc_base, outbox, INIT_HCA_SRQC_BASE_OFFSET);
  1803. MLX4_GET(param->log_num_srqs, outbox, INIT_HCA_LOG_SRQ_OFFSET);
  1804. MLX4_GET(param->cqc_base, outbox, INIT_HCA_CQC_BASE_OFFSET);
  1805. MLX4_GET(param->log_num_cqs, outbox, INIT_HCA_LOG_CQ_OFFSET);
  1806. MLX4_GET(param->altc_base, outbox, INIT_HCA_ALTC_BASE_OFFSET);
  1807. MLX4_GET(param->auxc_base, outbox, INIT_HCA_AUXC_BASE_OFFSET);
  1808. MLX4_GET(param->eqc_base, outbox, INIT_HCA_EQC_BASE_OFFSET);
  1809. MLX4_GET(param->log_num_eqs, outbox, INIT_HCA_LOG_EQ_OFFSET);
  1810. MLX4_GET(param->num_sys_eqs, outbox, INIT_HCA_NUM_SYS_EQS_OFFSET);
  1811. MLX4_GET(param->rdmarc_base, outbox, INIT_HCA_RDMARC_BASE_OFFSET);
  1812. MLX4_GET(param->log_rd_per_qp, outbox, INIT_HCA_LOG_RD_OFFSET);
  1813. MLX4_GET(dword_field, outbox, INIT_HCA_FLAGS_OFFSET);
  1814. if (dword_field & (1 << INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN)) {
  1815. param->steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
  1816. } else {
  1817. MLX4_GET(byte_field, outbox, INIT_HCA_UC_STEERING_OFFSET);
  1818. if (byte_field & 0x8)
  1819. param->steering_mode = MLX4_STEERING_MODE_B0;
  1820. else
  1821. param->steering_mode = MLX4_STEERING_MODE_A0;
  1822. }
  1823. if (dword_field & (1 << 13))
  1824. param->rss_ip_frags = 1;
  1825. /* steering attributes */
  1826. if (param->steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1827. MLX4_GET(param->mc_base, outbox, INIT_HCA_FS_BASE_OFFSET);
  1828. MLX4_GET(param->log_mc_entry_sz, outbox,
  1829. INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
  1830. MLX4_GET(param->log_mc_table_sz, outbox,
  1831. INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
  1832. MLX4_GET(byte_field, outbox,
  1833. INIT_HCA_FS_A0_OFFSET);
  1834. param->dmfs_high_steer_mode =
  1835. a0_dmfs_query_hw_steering[(byte_field >> 6) & 3];
  1836. } else {
  1837. MLX4_GET(param->mc_base, outbox, INIT_HCA_MC_BASE_OFFSET);
  1838. MLX4_GET(param->log_mc_entry_sz, outbox,
  1839. INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1840. MLX4_GET(param->log_mc_hash_sz, outbox,
  1841. INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  1842. MLX4_GET(param->log_mc_table_sz, outbox,
  1843. INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1844. }
  1845. /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
  1846. MLX4_GET(byte_field, outbox, INIT_HCA_EQE_CQE_OFFSETS);
  1847. if (byte_field & 0x20) /* 64-bytes eqe enabled */
  1848. param->dev_cap_enabled |= MLX4_DEV_CAP_64B_EQE_ENABLED;
  1849. if (byte_field & 0x40) /* 64-bytes cqe enabled */
  1850. param->dev_cap_enabled |= MLX4_DEV_CAP_64B_CQE_ENABLED;
  1851. /* CX3 is capable of extending CQEs\EQEs to strides larger than 64B */
  1852. MLX4_GET(byte_field, outbox, INIT_HCA_EQE_CQE_STRIDE_OFFSET);
  1853. if (byte_field) {
  1854. param->dev_cap_enabled |= MLX4_DEV_CAP_EQE_STRIDE_ENABLED;
  1855. param->dev_cap_enabled |= MLX4_DEV_CAP_CQE_STRIDE_ENABLED;
  1856. param->cqe_size = 1 << ((byte_field &
  1857. MLX4_CQE_SIZE_MASK_STRIDE) + 5);
  1858. param->eqe_size = 1 << (((byte_field &
  1859. MLX4_EQE_SIZE_MASK_STRIDE) >> 4) + 5);
  1860. }
  1861. /* TPT attributes */
  1862. MLX4_GET(param->dmpt_base, outbox, INIT_HCA_DMPT_BASE_OFFSET);
  1863. MLX4_GET(param->mw_enabled, outbox, INIT_HCA_TPT_MW_OFFSET);
  1864. MLX4_GET(param->log_mpt_sz, outbox, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1865. MLX4_GET(param->mtt_base, outbox, INIT_HCA_MTT_BASE_OFFSET);
  1866. MLX4_GET(param->cmpt_base, outbox, INIT_HCA_CMPT_BASE_OFFSET);
  1867. /* UAR attributes */
  1868. MLX4_GET(param->uar_page_sz, outbox, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1869. MLX4_GET(param->log_uar_sz, outbox, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1870. /* phv_check enable */
  1871. MLX4_GET(byte_field, outbox, INIT_HCA_CACHELINE_SZ_OFFSET);
  1872. if (byte_field & 0x2)
  1873. param->phv_check_en = 1;
  1874. out:
  1875. mlx4_free_cmd_mailbox(dev, mailbox);
  1876. return err;
  1877. }
  1878. static int mlx4_hca_core_clock_update(struct mlx4_dev *dev)
  1879. {
  1880. struct mlx4_cmd_mailbox *mailbox;
  1881. __be32 *outbox;
  1882. int err;
  1883. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1884. if (IS_ERR(mailbox)) {
  1885. mlx4_warn(dev, "hca_core_clock mailbox allocation failed\n");
  1886. return PTR_ERR(mailbox);
  1887. }
  1888. outbox = mailbox->buf;
  1889. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
  1890. MLX4_CMD_QUERY_HCA,
  1891. MLX4_CMD_TIME_CLASS_B,
  1892. !mlx4_is_slave(dev));
  1893. if (err) {
  1894. mlx4_warn(dev, "hca_core_clock update failed\n");
  1895. goto out;
  1896. }
  1897. MLX4_GET(dev->caps.hca_core_clock, outbox, QUERY_HCA_CORE_CLOCK_OFFSET);
  1898. out:
  1899. mlx4_free_cmd_mailbox(dev, mailbox);
  1900. return err;
  1901. }
  1902. /* for IB-type ports only in SRIOV mode. Checks that both proxy QP0
  1903. * and real QP0 are active, so that the paravirtualized QP0 is ready
  1904. * to operate */
  1905. static int check_qp0_state(struct mlx4_dev *dev, int function, int port)
  1906. {
  1907. struct mlx4_priv *priv = mlx4_priv(dev);
  1908. /* irrelevant if not infiniband */
  1909. if (priv->mfunc.master.qp0_state[port].proxy_qp0_active &&
  1910. priv->mfunc.master.qp0_state[port].qp0_active)
  1911. return 1;
  1912. return 0;
  1913. }
  1914. int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1915. struct mlx4_vhcr *vhcr,
  1916. struct mlx4_cmd_mailbox *inbox,
  1917. struct mlx4_cmd_mailbox *outbox,
  1918. struct mlx4_cmd_info *cmd)
  1919. {
  1920. struct mlx4_priv *priv = mlx4_priv(dev);
  1921. int port = mlx4_slave_convert_port(dev, slave, vhcr->in_modifier);
  1922. int err;
  1923. if (port < 0)
  1924. return -EINVAL;
  1925. if (priv->mfunc.master.slave_state[slave].init_port_mask & (1 << port))
  1926. return 0;
  1927. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
  1928. /* Enable port only if it was previously disabled */
  1929. if (!priv->mfunc.master.init_port_ref[port]) {
  1930. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1931. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1932. if (err)
  1933. return err;
  1934. }
  1935. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1936. } else {
  1937. if (slave == mlx4_master_func_num(dev)) {
  1938. if (check_qp0_state(dev, slave, port) &&
  1939. !priv->mfunc.master.qp0_state[port].port_active) {
  1940. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1941. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1942. if (err)
  1943. return err;
  1944. priv->mfunc.master.qp0_state[port].port_active = 1;
  1945. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1946. }
  1947. } else
  1948. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1949. }
  1950. ++priv->mfunc.master.init_port_ref[port];
  1951. return 0;
  1952. }
  1953. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port)
  1954. {
  1955. struct mlx4_cmd_mailbox *mailbox;
  1956. u32 *inbox;
  1957. int err;
  1958. u32 flags;
  1959. u16 field;
  1960. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  1961. #define INIT_PORT_IN_SIZE 256
  1962. #define INIT_PORT_FLAGS_OFFSET 0x00
  1963. #define INIT_PORT_FLAG_SIG (1 << 18)
  1964. #define INIT_PORT_FLAG_NG (1 << 17)
  1965. #define INIT_PORT_FLAG_G0 (1 << 16)
  1966. #define INIT_PORT_VL_SHIFT 4
  1967. #define INIT_PORT_PORT_WIDTH_SHIFT 8
  1968. #define INIT_PORT_MTU_OFFSET 0x04
  1969. #define INIT_PORT_MAX_GID_OFFSET 0x06
  1970. #define INIT_PORT_MAX_PKEY_OFFSET 0x0a
  1971. #define INIT_PORT_GUID0_OFFSET 0x10
  1972. #define INIT_PORT_NODE_GUID_OFFSET 0x18
  1973. #define INIT_PORT_SI_GUID_OFFSET 0x20
  1974. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1975. if (IS_ERR(mailbox))
  1976. return PTR_ERR(mailbox);
  1977. inbox = mailbox->buf;
  1978. flags = 0;
  1979. flags |= (dev->caps.vl_cap[port] & 0xf) << INIT_PORT_VL_SHIFT;
  1980. flags |= (dev->caps.port_width_cap[port] & 0xf) << INIT_PORT_PORT_WIDTH_SHIFT;
  1981. MLX4_PUT(inbox, flags, INIT_PORT_FLAGS_OFFSET);
  1982. field = 128 << dev->caps.ib_mtu_cap[port];
  1983. MLX4_PUT(inbox, field, INIT_PORT_MTU_OFFSET);
  1984. field = dev->caps.gid_table_len[port];
  1985. MLX4_PUT(inbox, field, INIT_PORT_MAX_GID_OFFSET);
  1986. field = dev->caps.pkey_table_len[port];
  1987. MLX4_PUT(inbox, field, INIT_PORT_MAX_PKEY_OFFSET);
  1988. err = mlx4_cmd(dev, mailbox->dma, port, 0, MLX4_CMD_INIT_PORT,
  1989. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1990. mlx4_free_cmd_mailbox(dev, mailbox);
  1991. } else
  1992. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1993. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  1994. if (!err)
  1995. mlx4_hca_core_clock_update(dev);
  1996. return err;
  1997. }
  1998. EXPORT_SYMBOL_GPL(mlx4_INIT_PORT);
  1999. int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
  2000. struct mlx4_vhcr *vhcr,
  2001. struct mlx4_cmd_mailbox *inbox,
  2002. struct mlx4_cmd_mailbox *outbox,
  2003. struct mlx4_cmd_info *cmd)
  2004. {
  2005. struct mlx4_priv *priv = mlx4_priv(dev);
  2006. int port = mlx4_slave_convert_port(dev, slave, vhcr->in_modifier);
  2007. int err;
  2008. if (port < 0)
  2009. return -EINVAL;
  2010. if (!(priv->mfunc.master.slave_state[slave].init_port_mask &
  2011. (1 << port)))
  2012. return 0;
  2013. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
  2014. if (priv->mfunc.master.init_port_ref[port] == 1) {
  2015. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
  2016. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  2017. if (err)
  2018. return err;
  2019. }
  2020. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  2021. } else {
  2022. /* infiniband port */
  2023. if (slave == mlx4_master_func_num(dev)) {
  2024. if (!priv->mfunc.master.qp0_state[port].qp0_active &&
  2025. priv->mfunc.master.qp0_state[port].port_active) {
  2026. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
  2027. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  2028. if (err)
  2029. return err;
  2030. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  2031. priv->mfunc.master.qp0_state[port].port_active = 0;
  2032. }
  2033. } else
  2034. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  2035. }
  2036. --priv->mfunc.master.init_port_ref[port];
  2037. return 0;
  2038. }
  2039. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port)
  2040. {
  2041. return mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
  2042. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  2043. }
  2044. EXPORT_SYMBOL_GPL(mlx4_CLOSE_PORT);
  2045. int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic)
  2046. {
  2047. return mlx4_cmd(dev, 0, 0, panic, MLX4_CMD_CLOSE_HCA,
  2048. MLX4_CMD_TIME_CLASS_C, MLX4_CMD_NATIVE);
  2049. }
  2050. struct mlx4_config_dev {
  2051. __be32 update_flags;
  2052. __be32 rsvd1[3];
  2053. __be16 vxlan_udp_dport;
  2054. __be16 rsvd2;
  2055. __be16 roce_v2_entropy;
  2056. __be16 roce_v2_udp_dport;
  2057. __be32 roce_flags;
  2058. __be32 rsvd4[25];
  2059. __be16 rsvd5;
  2060. u8 rsvd6;
  2061. u8 rx_checksum_val;
  2062. };
  2063. #define MLX4_VXLAN_UDP_DPORT (1 << 0)
  2064. #define MLX4_ROCE_V2_UDP_DPORT BIT(3)
  2065. #define MLX4_DISABLE_RX_PORT BIT(18)
  2066. static int mlx4_CONFIG_DEV_set(struct mlx4_dev *dev, struct mlx4_config_dev *config_dev)
  2067. {
  2068. int err;
  2069. struct mlx4_cmd_mailbox *mailbox;
  2070. mailbox = mlx4_alloc_cmd_mailbox(dev);
  2071. if (IS_ERR(mailbox))
  2072. return PTR_ERR(mailbox);
  2073. memcpy(mailbox->buf, config_dev, sizeof(*config_dev));
  2074. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_CONFIG_DEV,
  2075. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  2076. mlx4_free_cmd_mailbox(dev, mailbox);
  2077. return err;
  2078. }
  2079. static int mlx4_CONFIG_DEV_get(struct mlx4_dev *dev, struct mlx4_config_dev *config_dev)
  2080. {
  2081. int err;
  2082. struct mlx4_cmd_mailbox *mailbox;
  2083. mailbox = mlx4_alloc_cmd_mailbox(dev);
  2084. if (IS_ERR(mailbox))
  2085. return PTR_ERR(mailbox);
  2086. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 1, MLX4_CMD_CONFIG_DEV,
  2087. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  2088. if (!err)
  2089. memcpy(config_dev, mailbox->buf, sizeof(*config_dev));
  2090. mlx4_free_cmd_mailbox(dev, mailbox);
  2091. return err;
  2092. }
  2093. /* Conversion between the HW values and the actual functionality.
  2094. * The value represented by the array index,
  2095. * and the functionality determined by the flags.
  2096. */
  2097. static const u8 config_dev_csum_flags[] = {
  2098. [0] = 0,
  2099. [1] = MLX4_RX_CSUM_MODE_VAL_NON_TCP_UDP,
  2100. [2] = MLX4_RX_CSUM_MODE_VAL_NON_TCP_UDP |
  2101. MLX4_RX_CSUM_MODE_L4,
  2102. [3] = MLX4_RX_CSUM_MODE_L4 |
  2103. MLX4_RX_CSUM_MODE_IP_OK_IP_NON_TCP_UDP |
  2104. MLX4_RX_CSUM_MODE_MULTI_VLAN
  2105. };
  2106. int mlx4_config_dev_retrieval(struct mlx4_dev *dev,
  2107. struct mlx4_config_dev_params *params)
  2108. {
  2109. struct mlx4_config_dev config_dev = {0};
  2110. int err;
  2111. u8 csum_mask;
  2112. #define CONFIG_DEV_RX_CSUM_MODE_MASK 0x7
  2113. #define CONFIG_DEV_RX_CSUM_MODE_PORT1_BIT_OFFSET 0
  2114. #define CONFIG_DEV_RX_CSUM_MODE_PORT2_BIT_OFFSET 4
  2115. if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_CONFIG_DEV))
  2116. return -EOPNOTSUPP;
  2117. err = mlx4_CONFIG_DEV_get(dev, &config_dev);
  2118. if (err)
  2119. return err;
  2120. csum_mask = (config_dev.rx_checksum_val >> CONFIG_DEV_RX_CSUM_MODE_PORT1_BIT_OFFSET) &
  2121. CONFIG_DEV_RX_CSUM_MODE_MASK;
  2122. if (csum_mask >= ARRAY_SIZE(config_dev_csum_flags))
  2123. return -EINVAL;
  2124. params->rx_csum_flags_port_1 = config_dev_csum_flags[csum_mask];
  2125. csum_mask = (config_dev.rx_checksum_val >> CONFIG_DEV_RX_CSUM_MODE_PORT2_BIT_OFFSET) &
  2126. CONFIG_DEV_RX_CSUM_MODE_MASK;
  2127. if (csum_mask >= ARRAY_SIZE(config_dev_csum_flags))
  2128. return -EINVAL;
  2129. params->rx_csum_flags_port_2 = config_dev_csum_flags[csum_mask];
  2130. params->vxlan_udp_dport = be16_to_cpu(config_dev.vxlan_udp_dport);
  2131. return 0;
  2132. }
  2133. EXPORT_SYMBOL_GPL(mlx4_config_dev_retrieval);
  2134. int mlx4_config_vxlan_port(struct mlx4_dev *dev, __be16 udp_port)
  2135. {
  2136. struct mlx4_config_dev config_dev;
  2137. memset(&config_dev, 0, sizeof(config_dev));
  2138. config_dev.update_flags = cpu_to_be32(MLX4_VXLAN_UDP_DPORT);
  2139. config_dev.vxlan_udp_dport = udp_port;
  2140. return mlx4_CONFIG_DEV_set(dev, &config_dev);
  2141. }
  2142. EXPORT_SYMBOL_GPL(mlx4_config_vxlan_port);
  2143. #define CONFIG_DISABLE_RX_PORT BIT(15)
  2144. int mlx4_disable_rx_port_check(struct mlx4_dev *dev, bool dis)
  2145. {
  2146. struct mlx4_config_dev config_dev;
  2147. memset(&config_dev, 0, sizeof(config_dev));
  2148. config_dev.update_flags = cpu_to_be32(MLX4_DISABLE_RX_PORT);
  2149. if (dis)
  2150. config_dev.roce_flags =
  2151. cpu_to_be32(CONFIG_DISABLE_RX_PORT);
  2152. return mlx4_CONFIG_DEV_set(dev, &config_dev);
  2153. }
  2154. int mlx4_config_roce_v2_port(struct mlx4_dev *dev, u16 udp_port)
  2155. {
  2156. struct mlx4_config_dev config_dev;
  2157. memset(&config_dev, 0, sizeof(config_dev));
  2158. config_dev.update_flags = cpu_to_be32(MLX4_ROCE_V2_UDP_DPORT);
  2159. config_dev.roce_v2_udp_dport = cpu_to_be16(udp_port);
  2160. return mlx4_CONFIG_DEV_set(dev, &config_dev);
  2161. }
  2162. EXPORT_SYMBOL_GPL(mlx4_config_roce_v2_port);
  2163. int mlx4_virt2phy_port_map(struct mlx4_dev *dev, u32 port1, u32 port2)
  2164. {
  2165. struct mlx4_cmd_mailbox *mailbox;
  2166. struct {
  2167. __be32 v_port1;
  2168. __be32 v_port2;
  2169. } *v2p;
  2170. int err;
  2171. mailbox = mlx4_alloc_cmd_mailbox(dev);
  2172. if (IS_ERR(mailbox))
  2173. return -ENOMEM;
  2174. v2p = mailbox->buf;
  2175. v2p->v_port1 = cpu_to_be32(port1);
  2176. v2p->v_port2 = cpu_to_be32(port2);
  2177. err = mlx4_cmd(dev, mailbox->dma, 0,
  2178. MLX4_SET_PORT_VIRT2PHY, MLX4_CMD_VIRT_PORT_MAP,
  2179. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  2180. mlx4_free_cmd_mailbox(dev, mailbox);
  2181. return err;
  2182. }
  2183. int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages)
  2184. {
  2185. int ret = mlx4_cmd_imm(dev, icm_size, aux_pages, 0, 0,
  2186. MLX4_CMD_SET_ICM_SIZE,
  2187. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  2188. if (ret)
  2189. return ret;
  2190. /*
  2191. * Round up number of system pages needed in case
  2192. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  2193. */
  2194. *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  2195. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  2196. return 0;
  2197. }
  2198. int mlx4_NOP(struct mlx4_dev *dev)
  2199. {
  2200. /* Input modifier of 0x1f means "finish as soon as possible." */
  2201. return mlx4_cmd(dev, 0, 0x1f, 0, MLX4_CMD_NOP, MLX4_CMD_TIME_CLASS_A,
  2202. MLX4_CMD_NATIVE);
  2203. }
  2204. int mlx4_query_diag_counters(struct mlx4_dev *dev, u8 op_modifier,
  2205. const u32 offset[],
  2206. u32 value[], size_t array_len, u8 port)
  2207. {
  2208. struct mlx4_cmd_mailbox *mailbox;
  2209. u32 *outbox;
  2210. size_t i;
  2211. int ret;
  2212. mailbox = mlx4_alloc_cmd_mailbox(dev);
  2213. if (IS_ERR(mailbox))
  2214. return PTR_ERR(mailbox);
  2215. outbox = mailbox->buf;
  2216. ret = mlx4_cmd_box(dev, 0, mailbox->dma, port, op_modifier,
  2217. MLX4_CMD_DIAG_RPRT, MLX4_CMD_TIME_CLASS_A,
  2218. MLX4_CMD_NATIVE);
  2219. if (ret)
  2220. goto out;
  2221. for (i = 0; i < array_len; i++) {
  2222. if (offset[i] > MLX4_MAILBOX_SIZE) {
  2223. ret = -EINVAL;
  2224. goto out;
  2225. }
  2226. MLX4_GET(value[i], outbox, offset[i]);
  2227. }
  2228. out:
  2229. mlx4_free_cmd_mailbox(dev, mailbox);
  2230. return ret;
  2231. }
  2232. EXPORT_SYMBOL(mlx4_query_diag_counters);
  2233. int mlx4_get_phys_port_id(struct mlx4_dev *dev)
  2234. {
  2235. u8 port;
  2236. u32 *outbox;
  2237. struct mlx4_cmd_mailbox *mailbox;
  2238. u32 in_mod;
  2239. u32 guid_hi, guid_lo;
  2240. int err, ret = 0;
  2241. #define MOD_STAT_CFG_PORT_OFFSET 8
  2242. #define MOD_STAT_CFG_GUID_H 0X14
  2243. #define MOD_STAT_CFG_GUID_L 0X1c
  2244. mailbox = mlx4_alloc_cmd_mailbox(dev);
  2245. if (IS_ERR(mailbox))
  2246. return PTR_ERR(mailbox);
  2247. outbox = mailbox->buf;
  2248. for (port = 1; port <= dev->caps.num_ports; port++) {
  2249. in_mod = port << MOD_STAT_CFG_PORT_OFFSET;
  2250. err = mlx4_cmd_box(dev, 0, mailbox->dma, in_mod, 0x2,
  2251. MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
  2252. MLX4_CMD_NATIVE);
  2253. if (err) {
  2254. mlx4_err(dev, "Fail to get port %d uplink guid\n",
  2255. port);
  2256. ret = err;
  2257. } else {
  2258. MLX4_GET(guid_hi, outbox, MOD_STAT_CFG_GUID_H);
  2259. MLX4_GET(guid_lo, outbox, MOD_STAT_CFG_GUID_L);
  2260. dev->caps.phys_port_id[port] = (u64)guid_lo |
  2261. (u64)guid_hi << 32;
  2262. }
  2263. }
  2264. mlx4_free_cmd_mailbox(dev, mailbox);
  2265. return ret;
  2266. }
  2267. #define MLX4_WOL_SETUP_MODE (5 << 28)
  2268. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port)
  2269. {
  2270. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  2271. return mlx4_cmd_imm(dev, 0, config, in_mod, 0x3,
  2272. MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
  2273. MLX4_CMD_NATIVE);
  2274. }
  2275. EXPORT_SYMBOL_GPL(mlx4_wol_read);
  2276. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port)
  2277. {
  2278. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  2279. return mlx4_cmd(dev, config, in_mod, 0x1, MLX4_CMD_MOD_STAT_CFG,
  2280. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  2281. }
  2282. EXPORT_SYMBOL_GPL(mlx4_wol_write);
  2283. enum {
  2284. ADD_TO_MCG = 0x26,
  2285. };
  2286. void mlx4_opreq_action(struct work_struct *work)
  2287. {
  2288. struct mlx4_priv *priv = container_of(work, struct mlx4_priv,
  2289. opreq_task);
  2290. struct mlx4_dev *dev = &priv->dev;
  2291. int num_tasks = atomic_read(&priv->opreq_count);
  2292. struct mlx4_cmd_mailbox *mailbox;
  2293. struct mlx4_mgm *mgm;
  2294. u32 *outbox;
  2295. u32 modifier;
  2296. u16 token;
  2297. u16 type;
  2298. int err;
  2299. u32 num_qps;
  2300. struct mlx4_qp qp;
  2301. int i;
  2302. u8 rem_mcg;
  2303. u8 prot;
  2304. #define GET_OP_REQ_MODIFIER_OFFSET 0x08
  2305. #define GET_OP_REQ_TOKEN_OFFSET 0x14
  2306. #define GET_OP_REQ_TYPE_OFFSET 0x1a
  2307. #define GET_OP_REQ_DATA_OFFSET 0x20
  2308. mailbox = mlx4_alloc_cmd_mailbox(dev);
  2309. if (IS_ERR(mailbox)) {
  2310. mlx4_err(dev, "Failed to allocate mailbox for GET_OP_REQ\n");
  2311. return;
  2312. }
  2313. outbox = mailbox->buf;
  2314. while (num_tasks) {
  2315. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
  2316. MLX4_CMD_GET_OP_REQ, MLX4_CMD_TIME_CLASS_A,
  2317. MLX4_CMD_NATIVE);
  2318. if (err) {
  2319. mlx4_err(dev, "Failed to retrieve required operation: %d\n",
  2320. err);
  2321. return;
  2322. }
  2323. MLX4_GET(modifier, outbox, GET_OP_REQ_MODIFIER_OFFSET);
  2324. MLX4_GET(token, outbox, GET_OP_REQ_TOKEN_OFFSET);
  2325. MLX4_GET(type, outbox, GET_OP_REQ_TYPE_OFFSET);
  2326. type &= 0xfff;
  2327. switch (type) {
  2328. case ADD_TO_MCG:
  2329. if (dev->caps.steering_mode ==
  2330. MLX4_STEERING_MODE_DEVICE_MANAGED) {
  2331. mlx4_warn(dev, "ADD MCG operation is not supported in DEVICE_MANAGED steering mode\n");
  2332. err = EPERM;
  2333. break;
  2334. }
  2335. mgm = (struct mlx4_mgm *)((u8 *)(outbox) +
  2336. GET_OP_REQ_DATA_OFFSET);
  2337. num_qps = be32_to_cpu(mgm->members_count) &
  2338. MGM_QPN_MASK;
  2339. rem_mcg = ((u8 *)(&mgm->members_count))[0] & 1;
  2340. prot = ((u8 *)(&mgm->members_count))[0] >> 6;
  2341. for (i = 0; i < num_qps; i++) {
  2342. qp.qpn = be32_to_cpu(mgm->qp[i]);
  2343. if (rem_mcg)
  2344. err = mlx4_multicast_detach(dev, &qp,
  2345. mgm->gid,
  2346. prot, 0);
  2347. else
  2348. err = mlx4_multicast_attach(dev, &qp,
  2349. mgm->gid,
  2350. mgm->gid[5]
  2351. , 0, prot,
  2352. NULL);
  2353. if (err)
  2354. break;
  2355. }
  2356. break;
  2357. default:
  2358. mlx4_warn(dev, "Bad type for required operation\n");
  2359. err = EINVAL;
  2360. break;
  2361. }
  2362. err = mlx4_cmd(dev, 0, ((u32) err |
  2363. (__force u32)cpu_to_be32(token) << 16),
  2364. 1, MLX4_CMD_GET_OP_REQ, MLX4_CMD_TIME_CLASS_A,
  2365. MLX4_CMD_NATIVE);
  2366. if (err) {
  2367. mlx4_err(dev, "Failed to acknowledge required request: %d\n",
  2368. err);
  2369. goto out;
  2370. }
  2371. memset(outbox, 0, 0xffc);
  2372. num_tasks = atomic_dec_return(&priv->opreq_count);
  2373. }
  2374. out:
  2375. mlx4_free_cmd_mailbox(dev, mailbox);
  2376. }
  2377. static int mlx4_check_smp_firewall_active(struct mlx4_dev *dev,
  2378. struct mlx4_cmd_mailbox *mailbox)
  2379. {
  2380. #define MLX4_CMD_MAD_DEMUX_SET_ATTR_OFFSET 0x10
  2381. #define MLX4_CMD_MAD_DEMUX_GETRESP_ATTR_OFFSET 0x20
  2382. #define MLX4_CMD_MAD_DEMUX_TRAP_ATTR_OFFSET 0x40
  2383. #define MLX4_CMD_MAD_DEMUX_TRAP_REPRESS_ATTR_OFFSET 0x70
  2384. u32 set_attr_mask, getresp_attr_mask;
  2385. u32 trap_attr_mask, traprepress_attr_mask;
  2386. MLX4_GET(set_attr_mask, mailbox->buf,
  2387. MLX4_CMD_MAD_DEMUX_SET_ATTR_OFFSET);
  2388. mlx4_dbg(dev, "SMP firewall set_attribute_mask = 0x%x\n",
  2389. set_attr_mask);
  2390. MLX4_GET(getresp_attr_mask, mailbox->buf,
  2391. MLX4_CMD_MAD_DEMUX_GETRESP_ATTR_OFFSET);
  2392. mlx4_dbg(dev, "SMP firewall getresp_attribute_mask = 0x%x\n",
  2393. getresp_attr_mask);
  2394. MLX4_GET(trap_attr_mask, mailbox->buf,
  2395. MLX4_CMD_MAD_DEMUX_TRAP_ATTR_OFFSET);
  2396. mlx4_dbg(dev, "SMP firewall trap_attribute_mask = 0x%x\n",
  2397. trap_attr_mask);
  2398. MLX4_GET(traprepress_attr_mask, mailbox->buf,
  2399. MLX4_CMD_MAD_DEMUX_TRAP_REPRESS_ATTR_OFFSET);
  2400. mlx4_dbg(dev, "SMP firewall traprepress_attribute_mask = 0x%x\n",
  2401. traprepress_attr_mask);
  2402. if (set_attr_mask && getresp_attr_mask && trap_attr_mask &&
  2403. traprepress_attr_mask)
  2404. return 1;
  2405. return 0;
  2406. }
  2407. int mlx4_config_mad_demux(struct mlx4_dev *dev)
  2408. {
  2409. struct mlx4_cmd_mailbox *mailbox;
  2410. int err;
  2411. /* Check if mad_demux is supported */
  2412. if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_MAD_DEMUX))
  2413. return 0;
  2414. mailbox = mlx4_alloc_cmd_mailbox(dev);
  2415. if (IS_ERR(mailbox)) {
  2416. mlx4_warn(dev, "Failed to allocate mailbox for cmd MAD_DEMUX");
  2417. return -ENOMEM;
  2418. }
  2419. /* Query mad_demux to find out which MADs are handled by internal sma */
  2420. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0x01 /* subn mgmt class */,
  2421. MLX4_CMD_MAD_DEMUX_QUERY_RESTR, MLX4_CMD_MAD_DEMUX,
  2422. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  2423. if (err) {
  2424. mlx4_warn(dev, "MLX4_CMD_MAD_DEMUX: query restrictions failed (%d)\n",
  2425. err);
  2426. goto out;
  2427. }
  2428. if (mlx4_check_smp_firewall_active(dev, mailbox))
  2429. dev->flags |= MLX4_FLAG_SECURE_HOST;
  2430. /* Config mad_demux to handle all MADs returned by the query above */
  2431. err = mlx4_cmd(dev, mailbox->dma, 0x01 /* subn mgmt class */,
  2432. MLX4_CMD_MAD_DEMUX_CONFIG, MLX4_CMD_MAD_DEMUX,
  2433. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  2434. if (err) {
  2435. mlx4_warn(dev, "MLX4_CMD_MAD_DEMUX: configure failed (%d)\n", err);
  2436. goto out;
  2437. }
  2438. if (dev->flags & MLX4_FLAG_SECURE_HOST)
  2439. mlx4_warn(dev, "HCA operating in secure-host mode. SMP firewall activated.\n");
  2440. out:
  2441. mlx4_free_cmd_mailbox(dev, mailbox);
  2442. return err;
  2443. }
  2444. /* Access Reg commands */
  2445. enum mlx4_access_reg_masks {
  2446. MLX4_ACCESS_REG_STATUS_MASK = 0x7f,
  2447. MLX4_ACCESS_REG_METHOD_MASK = 0x7f,
  2448. MLX4_ACCESS_REG_LEN_MASK = 0x7ff
  2449. };
  2450. struct mlx4_access_reg {
  2451. __be16 constant1;
  2452. u8 status;
  2453. u8 resrvd1;
  2454. __be16 reg_id;
  2455. u8 method;
  2456. u8 constant2;
  2457. __be32 resrvd2[2];
  2458. __be16 len_const;
  2459. __be16 resrvd3;
  2460. #define MLX4_ACCESS_REG_HEADER_SIZE (20)
  2461. u8 reg_data[MLX4_MAILBOX_SIZE-MLX4_ACCESS_REG_HEADER_SIZE];
  2462. } __attribute__((__packed__));
  2463. /**
  2464. * mlx4_ACCESS_REG - Generic access reg command.
  2465. * @dev: mlx4_dev.
  2466. * @reg_id: register ID to access.
  2467. * @method: Access method Read/Write.
  2468. * @reg_len: register length to Read/Write in bytes.
  2469. * @reg_data: reg_data pointer to Read/Write From/To.
  2470. *
  2471. * Access ConnectX registers FW command.
  2472. * Returns 0 on success and copies outbox mlx4_access_reg data
  2473. * field into reg_data or a negative error code.
  2474. */
  2475. static int mlx4_ACCESS_REG(struct mlx4_dev *dev, u16 reg_id,
  2476. enum mlx4_access_reg_method method,
  2477. u16 reg_len, void *reg_data)
  2478. {
  2479. struct mlx4_cmd_mailbox *inbox, *outbox;
  2480. struct mlx4_access_reg *inbuf, *outbuf;
  2481. int err;
  2482. inbox = mlx4_alloc_cmd_mailbox(dev);
  2483. if (IS_ERR(inbox))
  2484. return PTR_ERR(inbox);
  2485. outbox = mlx4_alloc_cmd_mailbox(dev);
  2486. if (IS_ERR(outbox)) {
  2487. mlx4_free_cmd_mailbox(dev, inbox);
  2488. return PTR_ERR(outbox);
  2489. }
  2490. inbuf = inbox->buf;
  2491. outbuf = outbox->buf;
  2492. inbuf->constant1 = cpu_to_be16(0x1<<11 | 0x4);
  2493. inbuf->constant2 = 0x1;
  2494. inbuf->reg_id = cpu_to_be16(reg_id);
  2495. inbuf->method = method & MLX4_ACCESS_REG_METHOD_MASK;
  2496. reg_len = min(reg_len, (u16)(sizeof(inbuf->reg_data)));
  2497. inbuf->len_const =
  2498. cpu_to_be16(((reg_len/4 + 1) & MLX4_ACCESS_REG_LEN_MASK) |
  2499. ((0x3) << 12));
  2500. memcpy(inbuf->reg_data, reg_data, reg_len);
  2501. err = mlx4_cmd_box(dev, inbox->dma, outbox->dma, 0, 0,
  2502. MLX4_CMD_ACCESS_REG, MLX4_CMD_TIME_CLASS_C,
  2503. MLX4_CMD_WRAPPED);
  2504. if (err)
  2505. goto out;
  2506. if (outbuf->status & MLX4_ACCESS_REG_STATUS_MASK) {
  2507. err = outbuf->status & MLX4_ACCESS_REG_STATUS_MASK;
  2508. mlx4_err(dev,
  2509. "MLX4_CMD_ACCESS_REG(%x) returned REG status (%x)\n",
  2510. reg_id, err);
  2511. goto out;
  2512. }
  2513. memcpy(reg_data, outbuf->reg_data, reg_len);
  2514. out:
  2515. mlx4_free_cmd_mailbox(dev, inbox);
  2516. mlx4_free_cmd_mailbox(dev, outbox);
  2517. return err;
  2518. }
  2519. /* ConnectX registers IDs */
  2520. enum mlx4_reg_id {
  2521. MLX4_REG_ID_PTYS = 0x5004,
  2522. };
  2523. /**
  2524. * mlx4_ACCESS_PTYS_REG - Access PTYs (Port Type and Speed)
  2525. * register
  2526. * @dev: mlx4_dev.
  2527. * @method: Access method Read/Write.
  2528. * @ptys_reg: PTYS register data pointer.
  2529. *
  2530. * Access ConnectX PTYS register, to Read/Write Port Type/Speed
  2531. * configuration
  2532. * Returns 0 on success or a negative error code.
  2533. */
  2534. int mlx4_ACCESS_PTYS_REG(struct mlx4_dev *dev,
  2535. enum mlx4_access_reg_method method,
  2536. struct mlx4_ptys_reg *ptys_reg)
  2537. {
  2538. return mlx4_ACCESS_REG(dev, MLX4_REG_ID_PTYS,
  2539. method, sizeof(*ptys_reg), ptys_reg);
  2540. }
  2541. EXPORT_SYMBOL_GPL(mlx4_ACCESS_PTYS_REG);
  2542. int mlx4_ACCESS_REG_wrapper(struct mlx4_dev *dev, int slave,
  2543. struct mlx4_vhcr *vhcr,
  2544. struct mlx4_cmd_mailbox *inbox,
  2545. struct mlx4_cmd_mailbox *outbox,
  2546. struct mlx4_cmd_info *cmd)
  2547. {
  2548. struct mlx4_access_reg *inbuf = inbox->buf;
  2549. u8 method = inbuf->method & MLX4_ACCESS_REG_METHOD_MASK;
  2550. u16 reg_id = be16_to_cpu(inbuf->reg_id);
  2551. if (slave != mlx4_master_func_num(dev) &&
  2552. method == MLX4_ACCESS_REG_WRITE)
  2553. return -EPERM;
  2554. if (reg_id == MLX4_REG_ID_PTYS) {
  2555. struct mlx4_ptys_reg *ptys_reg =
  2556. (struct mlx4_ptys_reg *)inbuf->reg_data;
  2557. ptys_reg->local_port =
  2558. mlx4_slave_convert_port(dev, slave,
  2559. ptys_reg->local_port);
  2560. }
  2561. return mlx4_cmd_box(dev, inbox->dma, outbox->dma, vhcr->in_modifier,
  2562. 0, MLX4_CMD_ACCESS_REG, MLX4_CMD_TIME_CLASS_C,
  2563. MLX4_CMD_NATIVE);
  2564. }
  2565. static int mlx4_SET_PORT_phv_bit(struct mlx4_dev *dev, u8 port, u8 phv_bit)
  2566. {
  2567. #define SET_PORT_GEN_PHV_VALID 0x10
  2568. #define SET_PORT_GEN_PHV_EN 0x80
  2569. struct mlx4_cmd_mailbox *mailbox;
  2570. struct mlx4_set_port_general_context *context;
  2571. u32 in_mod;
  2572. int err;
  2573. mailbox = mlx4_alloc_cmd_mailbox(dev);
  2574. if (IS_ERR(mailbox))
  2575. return PTR_ERR(mailbox);
  2576. context = mailbox->buf;
  2577. context->flags2 |= SET_PORT_GEN_PHV_VALID;
  2578. if (phv_bit)
  2579. context->phv_en |= SET_PORT_GEN_PHV_EN;
  2580. in_mod = MLX4_SET_PORT_GENERAL << 8 | port;
  2581. err = mlx4_cmd(dev, mailbox->dma, in_mod, MLX4_SET_PORT_ETH_OPCODE,
  2582. MLX4_CMD_SET_PORT, MLX4_CMD_TIME_CLASS_B,
  2583. MLX4_CMD_NATIVE);
  2584. mlx4_free_cmd_mailbox(dev, mailbox);
  2585. return err;
  2586. }
  2587. int get_phv_bit(struct mlx4_dev *dev, u8 port, int *phv)
  2588. {
  2589. int err;
  2590. struct mlx4_func_cap func_cap;
  2591. memset(&func_cap, 0, sizeof(func_cap));
  2592. err = mlx4_QUERY_FUNC_CAP(dev, port, &func_cap);
  2593. if (!err)
  2594. *phv = func_cap.flags0 & QUERY_FUNC_CAP_PHV_BIT;
  2595. return err;
  2596. }
  2597. EXPORT_SYMBOL(get_phv_bit);
  2598. int set_phv_bit(struct mlx4_dev *dev, u8 port, int new_val)
  2599. {
  2600. int ret;
  2601. if (mlx4_is_slave(dev))
  2602. return -EPERM;
  2603. if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_PHV_EN &&
  2604. !(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_SKIP_OUTER_VLAN)) {
  2605. ret = mlx4_SET_PORT_phv_bit(dev, port, new_val);
  2606. if (!ret)
  2607. dev->caps.phv_bit[port] = new_val;
  2608. return ret;
  2609. }
  2610. return -EOPNOTSUPP;
  2611. }
  2612. EXPORT_SYMBOL(set_phv_bit);
  2613. int mlx4_get_is_vlan_offload_disabled(struct mlx4_dev *dev, u8 port,
  2614. bool *vlan_offload_disabled)
  2615. {
  2616. struct mlx4_func_cap func_cap;
  2617. int err;
  2618. memset(&func_cap, 0, sizeof(func_cap));
  2619. err = mlx4_QUERY_FUNC_CAP(dev, port, &func_cap);
  2620. if (!err)
  2621. *vlan_offload_disabled =
  2622. !!(func_cap.flags0 &
  2623. QUERY_FUNC_CAP_VLAN_OFFLOAD_DISABLE);
  2624. return err;
  2625. }
  2626. EXPORT_SYMBOL(mlx4_get_is_vlan_offload_disabled);
  2627. void mlx4_replace_zero_macs(struct mlx4_dev *dev)
  2628. {
  2629. int i;
  2630. u8 mac_addr[ETH_ALEN];
  2631. dev->port_random_macs = 0;
  2632. for (i = 1; i <= dev->caps.num_ports; ++i)
  2633. if (!dev->caps.def_mac[i] &&
  2634. dev->caps.port_type[i] == MLX4_PORT_TYPE_ETH) {
  2635. eth_random_addr(mac_addr);
  2636. dev->port_random_macs |= 1 << i;
  2637. dev->caps.def_mac[i] = mlx4_mac_to_u64(mac_addr);
  2638. }
  2639. }
  2640. EXPORT_SYMBOL_GPL(mlx4_replace_zero_macs);