mtk_eth_soc.c 64 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702
  1. /* This program is free software; you can redistribute it and/or modify
  2. * it under the terms of the GNU General Public License as published by
  3. * the Free Software Foundation; version 2 of the License
  4. *
  5. * This program is distributed in the hope that it will be useful,
  6. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  7. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  8. * GNU General Public License for more details.
  9. *
  10. * Copyright (C) 2009-2016 John Crispin <blogic@openwrt.org>
  11. * Copyright (C) 2009-2016 Felix Fietkau <nbd@openwrt.org>
  12. * Copyright (C) 2013-2016 Michael Lee <igvtee@gmail.com>
  13. */
  14. #include <linux/of_device.h>
  15. #include <linux/of_mdio.h>
  16. #include <linux/of_net.h>
  17. #include <linux/mfd/syscon.h>
  18. #include <linux/regmap.h>
  19. #include <linux/clk.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/if_vlan.h>
  22. #include <linux/reset.h>
  23. #include <linux/tcp.h>
  24. #include <linux/interrupt.h>
  25. #include "mtk_eth_soc.h"
  26. static int mtk_msg_level = -1;
  27. module_param_named(msg_level, mtk_msg_level, int, 0);
  28. MODULE_PARM_DESC(msg_level, "Message level (-1=defaults,0=none,...,16=all)");
  29. #define MTK_ETHTOOL_STAT(x) { #x, \
  30. offsetof(struct mtk_hw_stats, x) / sizeof(u64) }
  31. /* strings used by ethtool */
  32. static const struct mtk_ethtool_stats {
  33. char str[ETH_GSTRING_LEN];
  34. u32 offset;
  35. } mtk_ethtool_stats[] = {
  36. MTK_ETHTOOL_STAT(tx_bytes),
  37. MTK_ETHTOOL_STAT(tx_packets),
  38. MTK_ETHTOOL_STAT(tx_skip),
  39. MTK_ETHTOOL_STAT(tx_collisions),
  40. MTK_ETHTOOL_STAT(rx_bytes),
  41. MTK_ETHTOOL_STAT(rx_packets),
  42. MTK_ETHTOOL_STAT(rx_overflow),
  43. MTK_ETHTOOL_STAT(rx_fcs_errors),
  44. MTK_ETHTOOL_STAT(rx_short_errors),
  45. MTK_ETHTOOL_STAT(rx_long_errors),
  46. MTK_ETHTOOL_STAT(rx_checksum_errors),
  47. MTK_ETHTOOL_STAT(rx_flow_control_packets),
  48. };
  49. static const char * const mtk_clks_source_name[] = {
  50. "ethif", "esw", "gp0", "gp1", "gp2", "trgpll", "sgmii_tx250m",
  51. "sgmii_rx250m", "sgmii_cdr_ref", "sgmii_cdr_fb", "sgmii_ck", "eth2pll"
  52. };
  53. void mtk_w32(struct mtk_eth *eth, u32 val, unsigned reg)
  54. {
  55. __raw_writel(val, eth->base + reg);
  56. }
  57. u32 mtk_r32(struct mtk_eth *eth, unsigned reg)
  58. {
  59. return __raw_readl(eth->base + reg);
  60. }
  61. static int mtk_mdio_busy_wait(struct mtk_eth *eth)
  62. {
  63. unsigned long t_start = jiffies;
  64. while (1) {
  65. if (!(mtk_r32(eth, MTK_PHY_IAC) & PHY_IAC_ACCESS))
  66. return 0;
  67. if (time_after(jiffies, t_start + PHY_IAC_TIMEOUT))
  68. break;
  69. usleep_range(10, 20);
  70. }
  71. dev_err(eth->dev, "mdio: MDIO timeout\n");
  72. return -1;
  73. }
  74. static u32 _mtk_mdio_write(struct mtk_eth *eth, u32 phy_addr,
  75. u32 phy_register, u32 write_data)
  76. {
  77. if (mtk_mdio_busy_wait(eth))
  78. return -1;
  79. write_data &= 0xffff;
  80. mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_WRITE |
  81. (phy_register << PHY_IAC_REG_SHIFT) |
  82. (phy_addr << PHY_IAC_ADDR_SHIFT) | write_data,
  83. MTK_PHY_IAC);
  84. if (mtk_mdio_busy_wait(eth))
  85. return -1;
  86. return 0;
  87. }
  88. static u32 _mtk_mdio_read(struct mtk_eth *eth, int phy_addr, int phy_reg)
  89. {
  90. u32 d;
  91. if (mtk_mdio_busy_wait(eth))
  92. return 0xffff;
  93. mtk_w32(eth, PHY_IAC_ACCESS | PHY_IAC_START | PHY_IAC_READ |
  94. (phy_reg << PHY_IAC_REG_SHIFT) |
  95. (phy_addr << PHY_IAC_ADDR_SHIFT),
  96. MTK_PHY_IAC);
  97. if (mtk_mdio_busy_wait(eth))
  98. return 0xffff;
  99. d = mtk_r32(eth, MTK_PHY_IAC) & 0xffff;
  100. return d;
  101. }
  102. static int mtk_mdio_write(struct mii_bus *bus, int phy_addr,
  103. int phy_reg, u16 val)
  104. {
  105. struct mtk_eth *eth = bus->priv;
  106. return _mtk_mdio_write(eth, phy_addr, phy_reg, val);
  107. }
  108. static int mtk_mdio_read(struct mii_bus *bus, int phy_addr, int phy_reg)
  109. {
  110. struct mtk_eth *eth = bus->priv;
  111. return _mtk_mdio_read(eth, phy_addr, phy_reg);
  112. }
  113. static void mtk_gmac0_rgmii_adjust(struct mtk_eth *eth, int speed)
  114. {
  115. u32 val;
  116. int ret;
  117. val = (speed == SPEED_1000) ?
  118. INTF_MODE_RGMII_1000 : INTF_MODE_RGMII_10_100;
  119. mtk_w32(eth, val, INTF_MODE);
  120. regmap_update_bits(eth->ethsys, ETHSYS_CLKCFG0,
  121. ETHSYS_TRGMII_CLK_SEL362_5,
  122. ETHSYS_TRGMII_CLK_SEL362_5);
  123. val = (speed == SPEED_1000) ? 250000000 : 500000000;
  124. ret = clk_set_rate(eth->clks[MTK_CLK_TRGPLL], val);
  125. if (ret)
  126. dev_err(eth->dev, "Failed to set trgmii pll: %d\n", ret);
  127. val = (speed == SPEED_1000) ?
  128. RCK_CTRL_RGMII_1000 : RCK_CTRL_RGMII_10_100;
  129. mtk_w32(eth, val, TRGMII_RCK_CTRL);
  130. val = (speed == SPEED_1000) ?
  131. TCK_CTRL_RGMII_1000 : TCK_CTRL_RGMII_10_100;
  132. mtk_w32(eth, val, TRGMII_TCK_CTRL);
  133. }
  134. static void mtk_gmac_sgmii_hw_setup(struct mtk_eth *eth, int mac_id)
  135. {
  136. u32 val;
  137. /* Setup the link timer and QPHY power up inside SGMIISYS */
  138. regmap_write(eth->sgmiisys, SGMSYS_PCS_LINK_TIMER,
  139. SGMII_LINK_TIMER_DEFAULT);
  140. regmap_read(eth->sgmiisys, SGMSYS_SGMII_MODE, &val);
  141. val |= SGMII_REMOTE_FAULT_DIS;
  142. regmap_write(eth->sgmiisys, SGMSYS_SGMII_MODE, val);
  143. regmap_read(eth->sgmiisys, SGMSYS_PCS_CONTROL_1, &val);
  144. val |= SGMII_AN_RESTART;
  145. regmap_write(eth->sgmiisys, SGMSYS_PCS_CONTROL_1, val);
  146. regmap_read(eth->sgmiisys, SGMSYS_QPHY_PWR_STATE_CTRL, &val);
  147. val &= ~SGMII_PHYA_PWD;
  148. regmap_write(eth->sgmiisys, SGMSYS_QPHY_PWR_STATE_CTRL, val);
  149. /* Determine MUX for which GMAC uses the SGMII interface */
  150. if (MTK_HAS_CAPS(eth->soc->caps, MTK_DUAL_GMAC_SHARED_SGMII)) {
  151. regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
  152. val &= ~SYSCFG0_SGMII_MASK;
  153. val |= !mac_id ? SYSCFG0_SGMII_GMAC1 : SYSCFG0_SGMII_GMAC2;
  154. regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
  155. dev_info(eth->dev, "setup shared sgmii for gmac=%d\n",
  156. mac_id);
  157. }
  158. /* Setup the GMAC1 going through SGMII path when SoC also support
  159. * ESW on GMAC1
  160. */
  161. if (MTK_HAS_CAPS(eth->soc->caps, MTK_GMAC1_ESW | MTK_GMAC1_SGMII) &&
  162. !mac_id) {
  163. mtk_w32(eth, 0, MTK_MAC_MISC);
  164. dev_info(eth->dev, "setup gmac1 going through sgmii");
  165. }
  166. }
  167. static void mtk_phy_link_adjust(struct net_device *dev)
  168. {
  169. struct mtk_mac *mac = netdev_priv(dev);
  170. u16 lcl_adv = 0, rmt_adv = 0;
  171. u8 flowctrl;
  172. u32 mcr = MAC_MCR_MAX_RX_1536 | MAC_MCR_IPG_CFG |
  173. MAC_MCR_FORCE_MODE | MAC_MCR_TX_EN |
  174. MAC_MCR_RX_EN | MAC_MCR_BACKOFF_EN |
  175. MAC_MCR_BACKPR_EN;
  176. if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
  177. return;
  178. switch (dev->phydev->speed) {
  179. case SPEED_1000:
  180. mcr |= MAC_MCR_SPEED_1000;
  181. break;
  182. case SPEED_100:
  183. mcr |= MAC_MCR_SPEED_100;
  184. break;
  185. };
  186. if (MTK_HAS_CAPS(mac->hw->soc->caps, MTK_GMAC1_TRGMII) &&
  187. !mac->id && !mac->trgmii)
  188. mtk_gmac0_rgmii_adjust(mac->hw, dev->phydev->speed);
  189. if (dev->phydev->link)
  190. mcr |= MAC_MCR_FORCE_LINK;
  191. if (dev->phydev->duplex) {
  192. mcr |= MAC_MCR_FORCE_DPX;
  193. if (dev->phydev->pause)
  194. rmt_adv = LPA_PAUSE_CAP;
  195. if (dev->phydev->asym_pause)
  196. rmt_adv |= LPA_PAUSE_ASYM;
  197. if (dev->phydev->advertising & ADVERTISED_Pause)
  198. lcl_adv |= ADVERTISE_PAUSE_CAP;
  199. if (dev->phydev->advertising & ADVERTISED_Asym_Pause)
  200. lcl_adv |= ADVERTISE_PAUSE_ASYM;
  201. flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
  202. if (flowctrl & FLOW_CTRL_TX)
  203. mcr |= MAC_MCR_FORCE_TX_FC;
  204. if (flowctrl & FLOW_CTRL_RX)
  205. mcr |= MAC_MCR_FORCE_RX_FC;
  206. netif_dbg(mac->hw, link, dev, "rx pause %s, tx pause %s\n",
  207. flowctrl & FLOW_CTRL_RX ? "enabled" : "disabled",
  208. flowctrl & FLOW_CTRL_TX ? "enabled" : "disabled");
  209. }
  210. mtk_w32(mac->hw, mcr, MTK_MAC_MCR(mac->id));
  211. if (dev->phydev->link)
  212. netif_carrier_on(dev);
  213. else
  214. netif_carrier_off(dev);
  215. if (!of_phy_is_fixed_link(mac->of_node))
  216. phy_print_status(dev->phydev);
  217. }
  218. static int mtk_phy_connect_node(struct mtk_eth *eth, struct mtk_mac *mac,
  219. struct device_node *phy_node)
  220. {
  221. struct phy_device *phydev;
  222. int phy_mode;
  223. phy_mode = of_get_phy_mode(phy_node);
  224. if (phy_mode < 0) {
  225. dev_err(eth->dev, "incorrect phy-mode %d\n", phy_mode);
  226. return -EINVAL;
  227. }
  228. phydev = of_phy_connect(eth->netdev[mac->id], phy_node,
  229. mtk_phy_link_adjust, 0, phy_mode);
  230. if (!phydev) {
  231. dev_err(eth->dev, "could not connect to PHY\n");
  232. return -ENODEV;
  233. }
  234. dev_info(eth->dev,
  235. "connected mac %d to PHY at %s [uid=%08x, driver=%s]\n",
  236. mac->id, phydev_name(phydev), phydev->phy_id,
  237. phydev->drv->name);
  238. return 0;
  239. }
  240. static int mtk_phy_connect(struct net_device *dev)
  241. {
  242. struct mtk_mac *mac = netdev_priv(dev);
  243. struct mtk_eth *eth;
  244. struct device_node *np;
  245. u32 val;
  246. eth = mac->hw;
  247. np = of_parse_phandle(mac->of_node, "phy-handle", 0);
  248. if (!np && of_phy_is_fixed_link(mac->of_node))
  249. if (!of_phy_register_fixed_link(mac->of_node))
  250. np = of_node_get(mac->of_node);
  251. if (!np)
  252. return -ENODEV;
  253. mac->ge_mode = 0;
  254. switch (of_get_phy_mode(np)) {
  255. case PHY_INTERFACE_MODE_TRGMII:
  256. mac->trgmii = true;
  257. case PHY_INTERFACE_MODE_RGMII_TXID:
  258. case PHY_INTERFACE_MODE_RGMII_RXID:
  259. case PHY_INTERFACE_MODE_RGMII_ID:
  260. case PHY_INTERFACE_MODE_RGMII:
  261. break;
  262. case PHY_INTERFACE_MODE_SGMII:
  263. if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII))
  264. mtk_gmac_sgmii_hw_setup(eth, mac->id);
  265. break;
  266. case PHY_INTERFACE_MODE_MII:
  267. mac->ge_mode = 1;
  268. break;
  269. case PHY_INTERFACE_MODE_REVMII:
  270. mac->ge_mode = 2;
  271. break;
  272. case PHY_INTERFACE_MODE_RMII:
  273. if (!mac->id)
  274. goto err_phy;
  275. mac->ge_mode = 3;
  276. break;
  277. default:
  278. goto err_phy;
  279. }
  280. /* put the gmac into the right mode */
  281. regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
  282. val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, mac->id);
  283. val |= SYSCFG0_GE_MODE(mac->ge_mode, mac->id);
  284. regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
  285. /* couple phydev to net_device */
  286. if (mtk_phy_connect_node(eth, mac, np))
  287. goto err_phy;
  288. dev->phydev->autoneg = AUTONEG_ENABLE;
  289. dev->phydev->speed = 0;
  290. dev->phydev->duplex = 0;
  291. if (of_phy_is_fixed_link(mac->of_node))
  292. dev->phydev->supported |=
  293. SUPPORTED_Pause | SUPPORTED_Asym_Pause;
  294. dev->phydev->supported &= PHY_GBIT_FEATURES | SUPPORTED_Pause |
  295. SUPPORTED_Asym_Pause;
  296. dev->phydev->advertising = dev->phydev->supported |
  297. ADVERTISED_Autoneg;
  298. phy_start_aneg(dev->phydev);
  299. of_node_put(np);
  300. return 0;
  301. err_phy:
  302. if (of_phy_is_fixed_link(mac->of_node))
  303. of_phy_deregister_fixed_link(mac->of_node);
  304. of_node_put(np);
  305. dev_err(eth->dev, "%s: invalid phy\n", __func__);
  306. return -EINVAL;
  307. }
  308. static int mtk_mdio_init(struct mtk_eth *eth)
  309. {
  310. struct device_node *mii_np;
  311. int ret;
  312. mii_np = of_get_child_by_name(eth->dev->of_node, "mdio-bus");
  313. if (!mii_np) {
  314. dev_err(eth->dev, "no %s child node found", "mdio-bus");
  315. return -ENODEV;
  316. }
  317. if (!of_device_is_available(mii_np)) {
  318. ret = -ENODEV;
  319. goto err_put_node;
  320. }
  321. eth->mii_bus = devm_mdiobus_alloc(eth->dev);
  322. if (!eth->mii_bus) {
  323. ret = -ENOMEM;
  324. goto err_put_node;
  325. }
  326. eth->mii_bus->name = "mdio";
  327. eth->mii_bus->read = mtk_mdio_read;
  328. eth->mii_bus->write = mtk_mdio_write;
  329. eth->mii_bus->priv = eth;
  330. eth->mii_bus->parent = eth->dev;
  331. snprintf(eth->mii_bus->id, MII_BUS_ID_SIZE, "%s", mii_np->name);
  332. ret = of_mdiobus_register(eth->mii_bus, mii_np);
  333. err_put_node:
  334. of_node_put(mii_np);
  335. return ret;
  336. }
  337. static void mtk_mdio_cleanup(struct mtk_eth *eth)
  338. {
  339. if (!eth->mii_bus)
  340. return;
  341. mdiobus_unregister(eth->mii_bus);
  342. }
  343. static inline void mtk_tx_irq_disable(struct mtk_eth *eth, u32 mask)
  344. {
  345. unsigned long flags;
  346. u32 val;
  347. spin_lock_irqsave(&eth->tx_irq_lock, flags);
  348. val = mtk_r32(eth, MTK_QDMA_INT_MASK);
  349. mtk_w32(eth, val & ~mask, MTK_QDMA_INT_MASK);
  350. spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
  351. }
  352. static inline void mtk_tx_irq_enable(struct mtk_eth *eth, u32 mask)
  353. {
  354. unsigned long flags;
  355. u32 val;
  356. spin_lock_irqsave(&eth->tx_irq_lock, flags);
  357. val = mtk_r32(eth, MTK_QDMA_INT_MASK);
  358. mtk_w32(eth, val | mask, MTK_QDMA_INT_MASK);
  359. spin_unlock_irqrestore(&eth->tx_irq_lock, flags);
  360. }
  361. static inline void mtk_rx_irq_disable(struct mtk_eth *eth, u32 mask)
  362. {
  363. unsigned long flags;
  364. u32 val;
  365. spin_lock_irqsave(&eth->rx_irq_lock, flags);
  366. val = mtk_r32(eth, MTK_PDMA_INT_MASK);
  367. mtk_w32(eth, val & ~mask, MTK_PDMA_INT_MASK);
  368. spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
  369. }
  370. static inline void mtk_rx_irq_enable(struct mtk_eth *eth, u32 mask)
  371. {
  372. unsigned long flags;
  373. u32 val;
  374. spin_lock_irqsave(&eth->rx_irq_lock, flags);
  375. val = mtk_r32(eth, MTK_PDMA_INT_MASK);
  376. mtk_w32(eth, val | mask, MTK_PDMA_INT_MASK);
  377. spin_unlock_irqrestore(&eth->rx_irq_lock, flags);
  378. }
  379. static int mtk_set_mac_address(struct net_device *dev, void *p)
  380. {
  381. int ret = eth_mac_addr(dev, p);
  382. struct mtk_mac *mac = netdev_priv(dev);
  383. const char *macaddr = dev->dev_addr;
  384. if (ret)
  385. return ret;
  386. if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
  387. return -EBUSY;
  388. spin_lock_bh(&mac->hw->page_lock);
  389. mtk_w32(mac->hw, (macaddr[0] << 8) | macaddr[1],
  390. MTK_GDMA_MAC_ADRH(mac->id));
  391. mtk_w32(mac->hw, (macaddr[2] << 24) | (macaddr[3] << 16) |
  392. (macaddr[4] << 8) | macaddr[5],
  393. MTK_GDMA_MAC_ADRL(mac->id));
  394. spin_unlock_bh(&mac->hw->page_lock);
  395. return 0;
  396. }
  397. void mtk_stats_update_mac(struct mtk_mac *mac)
  398. {
  399. struct mtk_hw_stats *hw_stats = mac->hw_stats;
  400. unsigned int base = MTK_GDM1_TX_GBCNT;
  401. u64 stats;
  402. base += hw_stats->reg_offset;
  403. u64_stats_update_begin(&hw_stats->syncp);
  404. hw_stats->rx_bytes += mtk_r32(mac->hw, base);
  405. stats = mtk_r32(mac->hw, base + 0x04);
  406. if (stats)
  407. hw_stats->rx_bytes += (stats << 32);
  408. hw_stats->rx_packets += mtk_r32(mac->hw, base + 0x08);
  409. hw_stats->rx_overflow += mtk_r32(mac->hw, base + 0x10);
  410. hw_stats->rx_fcs_errors += mtk_r32(mac->hw, base + 0x14);
  411. hw_stats->rx_short_errors += mtk_r32(mac->hw, base + 0x18);
  412. hw_stats->rx_long_errors += mtk_r32(mac->hw, base + 0x1c);
  413. hw_stats->rx_checksum_errors += mtk_r32(mac->hw, base + 0x20);
  414. hw_stats->rx_flow_control_packets +=
  415. mtk_r32(mac->hw, base + 0x24);
  416. hw_stats->tx_skip += mtk_r32(mac->hw, base + 0x28);
  417. hw_stats->tx_collisions += mtk_r32(mac->hw, base + 0x2c);
  418. hw_stats->tx_bytes += mtk_r32(mac->hw, base + 0x30);
  419. stats = mtk_r32(mac->hw, base + 0x34);
  420. if (stats)
  421. hw_stats->tx_bytes += (stats << 32);
  422. hw_stats->tx_packets += mtk_r32(mac->hw, base + 0x38);
  423. u64_stats_update_end(&hw_stats->syncp);
  424. }
  425. static void mtk_stats_update(struct mtk_eth *eth)
  426. {
  427. int i;
  428. for (i = 0; i < MTK_MAC_COUNT; i++) {
  429. if (!eth->mac[i] || !eth->mac[i]->hw_stats)
  430. continue;
  431. if (spin_trylock(&eth->mac[i]->hw_stats->stats_lock)) {
  432. mtk_stats_update_mac(eth->mac[i]);
  433. spin_unlock(&eth->mac[i]->hw_stats->stats_lock);
  434. }
  435. }
  436. }
  437. static void mtk_get_stats64(struct net_device *dev,
  438. struct rtnl_link_stats64 *storage)
  439. {
  440. struct mtk_mac *mac = netdev_priv(dev);
  441. struct mtk_hw_stats *hw_stats = mac->hw_stats;
  442. unsigned int start;
  443. if (netif_running(dev) && netif_device_present(dev)) {
  444. if (spin_trylock_bh(&hw_stats->stats_lock)) {
  445. mtk_stats_update_mac(mac);
  446. spin_unlock_bh(&hw_stats->stats_lock);
  447. }
  448. }
  449. do {
  450. start = u64_stats_fetch_begin_irq(&hw_stats->syncp);
  451. storage->rx_packets = hw_stats->rx_packets;
  452. storage->tx_packets = hw_stats->tx_packets;
  453. storage->rx_bytes = hw_stats->rx_bytes;
  454. storage->tx_bytes = hw_stats->tx_bytes;
  455. storage->collisions = hw_stats->tx_collisions;
  456. storage->rx_length_errors = hw_stats->rx_short_errors +
  457. hw_stats->rx_long_errors;
  458. storage->rx_over_errors = hw_stats->rx_overflow;
  459. storage->rx_crc_errors = hw_stats->rx_fcs_errors;
  460. storage->rx_errors = hw_stats->rx_checksum_errors;
  461. storage->tx_aborted_errors = hw_stats->tx_skip;
  462. } while (u64_stats_fetch_retry_irq(&hw_stats->syncp, start));
  463. storage->tx_errors = dev->stats.tx_errors;
  464. storage->rx_dropped = dev->stats.rx_dropped;
  465. storage->tx_dropped = dev->stats.tx_dropped;
  466. }
  467. static inline int mtk_max_frag_size(int mtu)
  468. {
  469. /* make sure buf_size will be at least MTK_MAX_RX_LENGTH */
  470. if (mtu + MTK_RX_ETH_HLEN < MTK_MAX_RX_LENGTH)
  471. mtu = MTK_MAX_RX_LENGTH - MTK_RX_ETH_HLEN;
  472. return SKB_DATA_ALIGN(MTK_RX_HLEN + mtu) +
  473. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  474. }
  475. static inline int mtk_max_buf_size(int frag_size)
  476. {
  477. int buf_size = frag_size - NET_SKB_PAD - NET_IP_ALIGN -
  478. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  479. WARN_ON(buf_size < MTK_MAX_RX_LENGTH);
  480. return buf_size;
  481. }
  482. static inline void mtk_rx_get_desc(struct mtk_rx_dma *rxd,
  483. struct mtk_rx_dma *dma_rxd)
  484. {
  485. rxd->rxd1 = READ_ONCE(dma_rxd->rxd1);
  486. rxd->rxd2 = READ_ONCE(dma_rxd->rxd2);
  487. rxd->rxd3 = READ_ONCE(dma_rxd->rxd3);
  488. rxd->rxd4 = READ_ONCE(dma_rxd->rxd4);
  489. }
  490. /* the qdma core needs scratch memory to be setup */
  491. static int mtk_init_fq_dma(struct mtk_eth *eth)
  492. {
  493. dma_addr_t phy_ring_tail;
  494. int cnt = MTK_DMA_SIZE;
  495. dma_addr_t dma_addr;
  496. int i;
  497. eth->scratch_ring = dma_alloc_coherent(eth->dev,
  498. cnt * sizeof(struct mtk_tx_dma),
  499. &eth->phy_scratch_ring,
  500. GFP_ATOMIC | __GFP_ZERO);
  501. if (unlikely(!eth->scratch_ring))
  502. return -ENOMEM;
  503. eth->scratch_head = kcalloc(cnt, MTK_QDMA_PAGE_SIZE,
  504. GFP_KERNEL);
  505. if (unlikely(!eth->scratch_head))
  506. return -ENOMEM;
  507. dma_addr = dma_map_single(eth->dev,
  508. eth->scratch_head, cnt * MTK_QDMA_PAGE_SIZE,
  509. DMA_FROM_DEVICE);
  510. if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
  511. return -ENOMEM;
  512. memset(eth->scratch_ring, 0x0, sizeof(struct mtk_tx_dma) * cnt);
  513. phy_ring_tail = eth->phy_scratch_ring +
  514. (sizeof(struct mtk_tx_dma) * (cnt - 1));
  515. for (i = 0; i < cnt; i++) {
  516. eth->scratch_ring[i].txd1 =
  517. (dma_addr + (i * MTK_QDMA_PAGE_SIZE));
  518. if (i < cnt - 1)
  519. eth->scratch_ring[i].txd2 = (eth->phy_scratch_ring +
  520. ((i + 1) * sizeof(struct mtk_tx_dma)));
  521. eth->scratch_ring[i].txd3 = TX_DMA_SDL(MTK_QDMA_PAGE_SIZE);
  522. }
  523. mtk_w32(eth, eth->phy_scratch_ring, MTK_QDMA_FQ_HEAD);
  524. mtk_w32(eth, phy_ring_tail, MTK_QDMA_FQ_TAIL);
  525. mtk_w32(eth, (cnt << 16) | cnt, MTK_QDMA_FQ_CNT);
  526. mtk_w32(eth, MTK_QDMA_PAGE_SIZE << 16, MTK_QDMA_FQ_BLEN);
  527. return 0;
  528. }
  529. static inline void *mtk_qdma_phys_to_virt(struct mtk_tx_ring *ring, u32 desc)
  530. {
  531. void *ret = ring->dma;
  532. return ret + (desc - ring->phys);
  533. }
  534. static inline struct mtk_tx_buf *mtk_desc_to_tx_buf(struct mtk_tx_ring *ring,
  535. struct mtk_tx_dma *txd)
  536. {
  537. int idx = txd - ring->dma;
  538. return &ring->buf[idx];
  539. }
  540. static void mtk_tx_unmap(struct mtk_eth *eth, struct mtk_tx_buf *tx_buf)
  541. {
  542. if (tx_buf->flags & MTK_TX_FLAGS_SINGLE0) {
  543. dma_unmap_single(eth->dev,
  544. dma_unmap_addr(tx_buf, dma_addr0),
  545. dma_unmap_len(tx_buf, dma_len0),
  546. DMA_TO_DEVICE);
  547. } else if (tx_buf->flags & MTK_TX_FLAGS_PAGE0) {
  548. dma_unmap_page(eth->dev,
  549. dma_unmap_addr(tx_buf, dma_addr0),
  550. dma_unmap_len(tx_buf, dma_len0),
  551. DMA_TO_DEVICE);
  552. }
  553. tx_buf->flags = 0;
  554. if (tx_buf->skb &&
  555. (tx_buf->skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC))
  556. dev_kfree_skb_any(tx_buf->skb);
  557. tx_buf->skb = NULL;
  558. }
  559. static int mtk_tx_map(struct sk_buff *skb, struct net_device *dev,
  560. int tx_num, struct mtk_tx_ring *ring, bool gso)
  561. {
  562. struct mtk_mac *mac = netdev_priv(dev);
  563. struct mtk_eth *eth = mac->hw;
  564. struct mtk_tx_dma *itxd, *txd;
  565. struct mtk_tx_buf *itx_buf, *tx_buf;
  566. dma_addr_t mapped_addr;
  567. unsigned int nr_frags;
  568. int i, n_desc = 1;
  569. u32 txd4 = 0, fport;
  570. itxd = ring->next_free;
  571. if (itxd == ring->last_free)
  572. return -ENOMEM;
  573. /* set the forward port */
  574. fport = (mac->id + 1) << TX_DMA_FPORT_SHIFT;
  575. txd4 |= fport;
  576. itx_buf = mtk_desc_to_tx_buf(ring, itxd);
  577. memset(itx_buf, 0, sizeof(*itx_buf));
  578. if (gso)
  579. txd4 |= TX_DMA_TSO;
  580. /* TX Checksum offload */
  581. if (skb->ip_summed == CHECKSUM_PARTIAL)
  582. txd4 |= TX_DMA_CHKSUM;
  583. /* VLAN header offload */
  584. if (skb_vlan_tag_present(skb))
  585. txd4 |= TX_DMA_INS_VLAN | skb_vlan_tag_get(skb);
  586. mapped_addr = dma_map_single(eth->dev, skb->data,
  587. skb_headlen(skb), DMA_TO_DEVICE);
  588. if (unlikely(dma_mapping_error(eth->dev, mapped_addr)))
  589. return -ENOMEM;
  590. WRITE_ONCE(itxd->txd1, mapped_addr);
  591. itx_buf->flags |= MTK_TX_FLAGS_SINGLE0;
  592. itx_buf->flags |= (!mac->id) ? MTK_TX_FLAGS_FPORT0 :
  593. MTK_TX_FLAGS_FPORT1;
  594. dma_unmap_addr_set(itx_buf, dma_addr0, mapped_addr);
  595. dma_unmap_len_set(itx_buf, dma_len0, skb_headlen(skb));
  596. /* TX SG offload */
  597. txd = itxd;
  598. nr_frags = skb_shinfo(skb)->nr_frags;
  599. for (i = 0; i < nr_frags; i++) {
  600. struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  601. unsigned int offset = 0;
  602. int frag_size = skb_frag_size(frag);
  603. while (frag_size) {
  604. bool last_frag = false;
  605. unsigned int frag_map_size;
  606. txd = mtk_qdma_phys_to_virt(ring, txd->txd2);
  607. if (txd == ring->last_free)
  608. goto err_dma;
  609. n_desc++;
  610. frag_map_size = min(frag_size, MTK_TX_DMA_BUF_LEN);
  611. mapped_addr = skb_frag_dma_map(eth->dev, frag, offset,
  612. frag_map_size,
  613. DMA_TO_DEVICE);
  614. if (unlikely(dma_mapping_error(eth->dev, mapped_addr)))
  615. goto err_dma;
  616. if (i == nr_frags - 1 &&
  617. (frag_size - frag_map_size) == 0)
  618. last_frag = true;
  619. WRITE_ONCE(txd->txd1, mapped_addr);
  620. WRITE_ONCE(txd->txd3, (TX_DMA_SWC |
  621. TX_DMA_PLEN0(frag_map_size) |
  622. last_frag * TX_DMA_LS0));
  623. WRITE_ONCE(txd->txd4, fport);
  624. tx_buf = mtk_desc_to_tx_buf(ring, txd);
  625. memset(tx_buf, 0, sizeof(*tx_buf));
  626. tx_buf->skb = (struct sk_buff *)MTK_DMA_DUMMY_DESC;
  627. tx_buf->flags |= MTK_TX_FLAGS_PAGE0;
  628. tx_buf->flags |= (!mac->id) ? MTK_TX_FLAGS_FPORT0 :
  629. MTK_TX_FLAGS_FPORT1;
  630. dma_unmap_addr_set(tx_buf, dma_addr0, mapped_addr);
  631. dma_unmap_len_set(tx_buf, dma_len0, frag_map_size);
  632. frag_size -= frag_map_size;
  633. offset += frag_map_size;
  634. }
  635. }
  636. /* store skb to cleanup */
  637. itx_buf->skb = skb;
  638. WRITE_ONCE(itxd->txd4, txd4);
  639. WRITE_ONCE(itxd->txd3, (TX_DMA_SWC | TX_DMA_PLEN0(skb_headlen(skb)) |
  640. (!nr_frags * TX_DMA_LS0)));
  641. netdev_sent_queue(dev, skb->len);
  642. skb_tx_timestamp(skb);
  643. ring->next_free = mtk_qdma_phys_to_virt(ring, txd->txd2);
  644. atomic_sub(n_desc, &ring->free_count);
  645. /* make sure that all changes to the dma ring are flushed before we
  646. * continue
  647. */
  648. wmb();
  649. if (netif_xmit_stopped(netdev_get_tx_queue(dev, 0)) || !skb->xmit_more)
  650. mtk_w32(eth, txd->txd2, MTK_QTX_CTX_PTR);
  651. return 0;
  652. err_dma:
  653. do {
  654. tx_buf = mtk_desc_to_tx_buf(ring, itxd);
  655. /* unmap dma */
  656. mtk_tx_unmap(eth, tx_buf);
  657. itxd->txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
  658. itxd = mtk_qdma_phys_to_virt(ring, itxd->txd2);
  659. } while (itxd != txd);
  660. return -ENOMEM;
  661. }
  662. static inline int mtk_cal_txd_req(struct sk_buff *skb)
  663. {
  664. int i, nfrags;
  665. struct skb_frag_struct *frag;
  666. nfrags = 1;
  667. if (skb_is_gso(skb)) {
  668. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  669. frag = &skb_shinfo(skb)->frags[i];
  670. nfrags += DIV_ROUND_UP(frag->size, MTK_TX_DMA_BUF_LEN);
  671. }
  672. } else {
  673. nfrags += skb_shinfo(skb)->nr_frags;
  674. }
  675. return nfrags;
  676. }
  677. static int mtk_queue_stopped(struct mtk_eth *eth)
  678. {
  679. int i;
  680. for (i = 0; i < MTK_MAC_COUNT; i++) {
  681. if (!eth->netdev[i])
  682. continue;
  683. if (netif_queue_stopped(eth->netdev[i]))
  684. return 1;
  685. }
  686. return 0;
  687. }
  688. static void mtk_wake_queue(struct mtk_eth *eth)
  689. {
  690. int i;
  691. for (i = 0; i < MTK_MAC_COUNT; i++) {
  692. if (!eth->netdev[i])
  693. continue;
  694. netif_wake_queue(eth->netdev[i]);
  695. }
  696. }
  697. static void mtk_stop_queue(struct mtk_eth *eth)
  698. {
  699. int i;
  700. for (i = 0; i < MTK_MAC_COUNT; i++) {
  701. if (!eth->netdev[i])
  702. continue;
  703. netif_stop_queue(eth->netdev[i]);
  704. }
  705. }
  706. static int mtk_start_xmit(struct sk_buff *skb, struct net_device *dev)
  707. {
  708. struct mtk_mac *mac = netdev_priv(dev);
  709. struct mtk_eth *eth = mac->hw;
  710. struct mtk_tx_ring *ring = &eth->tx_ring;
  711. struct net_device_stats *stats = &dev->stats;
  712. bool gso = false;
  713. int tx_num;
  714. /* normally we can rely on the stack not calling this more than once,
  715. * however we have 2 queues running on the same ring so we need to lock
  716. * the ring access
  717. */
  718. spin_lock(&eth->page_lock);
  719. if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
  720. goto drop;
  721. tx_num = mtk_cal_txd_req(skb);
  722. if (unlikely(atomic_read(&ring->free_count) <= tx_num)) {
  723. mtk_stop_queue(eth);
  724. netif_err(eth, tx_queued, dev,
  725. "Tx Ring full when queue awake!\n");
  726. spin_unlock(&eth->page_lock);
  727. return NETDEV_TX_BUSY;
  728. }
  729. /* TSO: fill MSS info in tcp checksum field */
  730. if (skb_is_gso(skb)) {
  731. if (skb_cow_head(skb, 0)) {
  732. netif_warn(eth, tx_err, dev,
  733. "GSO expand head fail.\n");
  734. goto drop;
  735. }
  736. if (skb_shinfo(skb)->gso_type &
  737. (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
  738. gso = true;
  739. tcp_hdr(skb)->check = htons(skb_shinfo(skb)->gso_size);
  740. }
  741. }
  742. if (mtk_tx_map(skb, dev, tx_num, ring, gso) < 0)
  743. goto drop;
  744. if (unlikely(atomic_read(&ring->free_count) <= ring->thresh))
  745. mtk_stop_queue(eth);
  746. spin_unlock(&eth->page_lock);
  747. return NETDEV_TX_OK;
  748. drop:
  749. spin_unlock(&eth->page_lock);
  750. stats->tx_dropped++;
  751. dev_kfree_skb_any(skb);
  752. return NETDEV_TX_OK;
  753. }
  754. static struct mtk_rx_ring *mtk_get_rx_ring(struct mtk_eth *eth)
  755. {
  756. int i;
  757. struct mtk_rx_ring *ring;
  758. int idx;
  759. if (!eth->hwlro)
  760. return &eth->rx_ring[0];
  761. for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
  762. ring = &eth->rx_ring[i];
  763. idx = NEXT_RX_DESP_IDX(ring->calc_idx, ring->dma_size);
  764. if (ring->dma[idx].rxd2 & RX_DMA_DONE) {
  765. ring->calc_idx_update = true;
  766. return ring;
  767. }
  768. }
  769. return NULL;
  770. }
  771. static void mtk_update_rx_cpu_idx(struct mtk_eth *eth)
  772. {
  773. struct mtk_rx_ring *ring;
  774. int i;
  775. if (!eth->hwlro) {
  776. ring = &eth->rx_ring[0];
  777. mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
  778. } else {
  779. for (i = 0; i < MTK_MAX_RX_RING_NUM; i++) {
  780. ring = &eth->rx_ring[i];
  781. if (ring->calc_idx_update) {
  782. ring->calc_idx_update = false;
  783. mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg);
  784. }
  785. }
  786. }
  787. }
  788. static int mtk_poll_rx(struct napi_struct *napi, int budget,
  789. struct mtk_eth *eth)
  790. {
  791. struct mtk_rx_ring *ring;
  792. int idx;
  793. struct sk_buff *skb;
  794. u8 *data, *new_data;
  795. struct mtk_rx_dma *rxd, trxd;
  796. int done = 0;
  797. while (done < budget) {
  798. struct net_device *netdev;
  799. unsigned int pktlen;
  800. dma_addr_t dma_addr;
  801. int mac = 0;
  802. ring = mtk_get_rx_ring(eth);
  803. if (unlikely(!ring))
  804. goto rx_done;
  805. idx = NEXT_RX_DESP_IDX(ring->calc_idx, ring->dma_size);
  806. rxd = &ring->dma[idx];
  807. data = ring->data[idx];
  808. mtk_rx_get_desc(&trxd, rxd);
  809. if (!(trxd.rxd2 & RX_DMA_DONE))
  810. break;
  811. /* find out which mac the packet come from. values start at 1 */
  812. mac = (trxd.rxd4 >> RX_DMA_FPORT_SHIFT) &
  813. RX_DMA_FPORT_MASK;
  814. mac--;
  815. if (unlikely(mac < 0 || mac >= MTK_MAC_COUNT ||
  816. !eth->netdev[mac]))
  817. goto release_desc;
  818. netdev = eth->netdev[mac];
  819. if (unlikely(test_bit(MTK_RESETTING, &eth->state)))
  820. goto release_desc;
  821. /* alloc new buffer */
  822. new_data = napi_alloc_frag(ring->frag_size);
  823. if (unlikely(!new_data)) {
  824. netdev->stats.rx_dropped++;
  825. goto release_desc;
  826. }
  827. dma_addr = dma_map_single(eth->dev,
  828. new_data + NET_SKB_PAD,
  829. ring->buf_size,
  830. DMA_FROM_DEVICE);
  831. if (unlikely(dma_mapping_error(eth->dev, dma_addr))) {
  832. skb_free_frag(new_data);
  833. netdev->stats.rx_dropped++;
  834. goto release_desc;
  835. }
  836. /* receive data */
  837. skb = build_skb(data, ring->frag_size);
  838. if (unlikely(!skb)) {
  839. skb_free_frag(new_data);
  840. netdev->stats.rx_dropped++;
  841. goto release_desc;
  842. }
  843. skb_reserve(skb, NET_SKB_PAD + NET_IP_ALIGN);
  844. dma_unmap_single(eth->dev, trxd.rxd1,
  845. ring->buf_size, DMA_FROM_DEVICE);
  846. pktlen = RX_DMA_GET_PLEN0(trxd.rxd2);
  847. skb->dev = netdev;
  848. skb_put(skb, pktlen);
  849. if (trxd.rxd4 & RX_DMA_L4_VALID)
  850. skb->ip_summed = CHECKSUM_UNNECESSARY;
  851. else
  852. skb_checksum_none_assert(skb);
  853. skb->protocol = eth_type_trans(skb, netdev);
  854. if (netdev->features & NETIF_F_HW_VLAN_CTAG_RX &&
  855. RX_DMA_VID(trxd.rxd3))
  856. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
  857. RX_DMA_VID(trxd.rxd3));
  858. skb_record_rx_queue(skb, 0);
  859. napi_gro_receive(napi, skb);
  860. ring->data[idx] = new_data;
  861. rxd->rxd1 = (unsigned int)dma_addr;
  862. release_desc:
  863. rxd->rxd2 = RX_DMA_PLEN0(ring->buf_size);
  864. ring->calc_idx = idx;
  865. done++;
  866. }
  867. rx_done:
  868. if (done) {
  869. /* make sure that all changes to the dma ring are flushed before
  870. * we continue
  871. */
  872. wmb();
  873. mtk_update_rx_cpu_idx(eth);
  874. }
  875. return done;
  876. }
  877. static int mtk_poll_tx(struct mtk_eth *eth, int budget)
  878. {
  879. struct mtk_tx_ring *ring = &eth->tx_ring;
  880. struct mtk_tx_dma *desc;
  881. struct sk_buff *skb;
  882. struct mtk_tx_buf *tx_buf;
  883. unsigned int done[MTK_MAX_DEVS];
  884. unsigned int bytes[MTK_MAX_DEVS];
  885. u32 cpu, dma;
  886. int total = 0, i;
  887. memset(done, 0, sizeof(done));
  888. memset(bytes, 0, sizeof(bytes));
  889. cpu = mtk_r32(eth, MTK_QTX_CRX_PTR);
  890. dma = mtk_r32(eth, MTK_QTX_DRX_PTR);
  891. desc = mtk_qdma_phys_to_virt(ring, cpu);
  892. while ((cpu != dma) && budget) {
  893. u32 next_cpu = desc->txd2;
  894. int mac = 0;
  895. desc = mtk_qdma_phys_to_virt(ring, desc->txd2);
  896. if ((desc->txd3 & TX_DMA_OWNER_CPU) == 0)
  897. break;
  898. tx_buf = mtk_desc_to_tx_buf(ring, desc);
  899. if (tx_buf->flags & MTK_TX_FLAGS_FPORT1)
  900. mac = 1;
  901. skb = tx_buf->skb;
  902. if (!skb)
  903. break;
  904. if (skb != (struct sk_buff *)MTK_DMA_DUMMY_DESC) {
  905. bytes[mac] += skb->len;
  906. done[mac]++;
  907. budget--;
  908. }
  909. mtk_tx_unmap(eth, tx_buf);
  910. ring->last_free = desc;
  911. atomic_inc(&ring->free_count);
  912. cpu = next_cpu;
  913. }
  914. mtk_w32(eth, cpu, MTK_QTX_CRX_PTR);
  915. for (i = 0; i < MTK_MAC_COUNT; i++) {
  916. if (!eth->netdev[i] || !done[i])
  917. continue;
  918. netdev_completed_queue(eth->netdev[i], done[i], bytes[i]);
  919. total += done[i];
  920. }
  921. if (mtk_queue_stopped(eth) &&
  922. (atomic_read(&ring->free_count) > ring->thresh))
  923. mtk_wake_queue(eth);
  924. return total;
  925. }
  926. static void mtk_handle_status_irq(struct mtk_eth *eth)
  927. {
  928. u32 status2 = mtk_r32(eth, MTK_INT_STATUS2);
  929. if (unlikely(status2 & (MTK_GDM1_AF | MTK_GDM2_AF))) {
  930. mtk_stats_update(eth);
  931. mtk_w32(eth, (MTK_GDM1_AF | MTK_GDM2_AF),
  932. MTK_INT_STATUS2);
  933. }
  934. }
  935. static int mtk_napi_tx(struct napi_struct *napi, int budget)
  936. {
  937. struct mtk_eth *eth = container_of(napi, struct mtk_eth, tx_napi);
  938. u32 status, mask;
  939. int tx_done = 0;
  940. mtk_handle_status_irq(eth);
  941. mtk_w32(eth, MTK_TX_DONE_INT, MTK_QMTK_INT_STATUS);
  942. tx_done = mtk_poll_tx(eth, budget);
  943. if (unlikely(netif_msg_intr(eth))) {
  944. status = mtk_r32(eth, MTK_QMTK_INT_STATUS);
  945. mask = mtk_r32(eth, MTK_QDMA_INT_MASK);
  946. dev_info(eth->dev,
  947. "done tx %d, intr 0x%08x/0x%x\n",
  948. tx_done, status, mask);
  949. }
  950. if (tx_done == budget)
  951. return budget;
  952. status = mtk_r32(eth, MTK_QMTK_INT_STATUS);
  953. if (status & MTK_TX_DONE_INT)
  954. return budget;
  955. napi_complete(napi);
  956. mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
  957. return tx_done;
  958. }
  959. static int mtk_napi_rx(struct napi_struct *napi, int budget)
  960. {
  961. struct mtk_eth *eth = container_of(napi, struct mtk_eth, rx_napi);
  962. u32 status, mask;
  963. int rx_done = 0;
  964. int remain_budget = budget;
  965. mtk_handle_status_irq(eth);
  966. poll_again:
  967. mtk_w32(eth, MTK_RX_DONE_INT, MTK_PDMA_INT_STATUS);
  968. rx_done = mtk_poll_rx(napi, remain_budget, eth);
  969. if (unlikely(netif_msg_intr(eth))) {
  970. status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
  971. mask = mtk_r32(eth, MTK_PDMA_INT_MASK);
  972. dev_info(eth->dev,
  973. "done rx %d, intr 0x%08x/0x%x\n",
  974. rx_done, status, mask);
  975. }
  976. if (rx_done == remain_budget)
  977. return budget;
  978. status = mtk_r32(eth, MTK_PDMA_INT_STATUS);
  979. if (status & MTK_RX_DONE_INT) {
  980. remain_budget -= rx_done;
  981. goto poll_again;
  982. }
  983. napi_complete(napi);
  984. mtk_rx_irq_enable(eth, MTK_RX_DONE_INT);
  985. return rx_done + budget - remain_budget;
  986. }
  987. static int mtk_tx_alloc(struct mtk_eth *eth)
  988. {
  989. struct mtk_tx_ring *ring = &eth->tx_ring;
  990. int i, sz = sizeof(*ring->dma);
  991. ring->buf = kcalloc(MTK_DMA_SIZE, sizeof(*ring->buf),
  992. GFP_KERNEL);
  993. if (!ring->buf)
  994. goto no_tx_mem;
  995. ring->dma = dma_alloc_coherent(eth->dev,
  996. MTK_DMA_SIZE * sz,
  997. &ring->phys,
  998. GFP_ATOMIC | __GFP_ZERO);
  999. if (!ring->dma)
  1000. goto no_tx_mem;
  1001. memset(ring->dma, 0, MTK_DMA_SIZE * sz);
  1002. for (i = 0; i < MTK_DMA_SIZE; i++) {
  1003. int next = (i + 1) % MTK_DMA_SIZE;
  1004. u32 next_ptr = ring->phys + next * sz;
  1005. ring->dma[i].txd2 = next_ptr;
  1006. ring->dma[i].txd3 = TX_DMA_LS0 | TX_DMA_OWNER_CPU;
  1007. }
  1008. atomic_set(&ring->free_count, MTK_DMA_SIZE - 2);
  1009. ring->next_free = &ring->dma[0];
  1010. ring->last_free = &ring->dma[MTK_DMA_SIZE - 1];
  1011. ring->thresh = MAX_SKB_FRAGS;
  1012. /* make sure that all changes to the dma ring are flushed before we
  1013. * continue
  1014. */
  1015. wmb();
  1016. mtk_w32(eth, ring->phys, MTK_QTX_CTX_PTR);
  1017. mtk_w32(eth, ring->phys, MTK_QTX_DTX_PTR);
  1018. mtk_w32(eth,
  1019. ring->phys + ((MTK_DMA_SIZE - 1) * sz),
  1020. MTK_QTX_CRX_PTR);
  1021. mtk_w32(eth,
  1022. ring->phys + ((MTK_DMA_SIZE - 1) * sz),
  1023. MTK_QTX_DRX_PTR);
  1024. mtk_w32(eth, (QDMA_RES_THRES << 8) | QDMA_RES_THRES, MTK_QTX_CFG(0));
  1025. return 0;
  1026. no_tx_mem:
  1027. return -ENOMEM;
  1028. }
  1029. static void mtk_tx_clean(struct mtk_eth *eth)
  1030. {
  1031. struct mtk_tx_ring *ring = &eth->tx_ring;
  1032. int i;
  1033. if (ring->buf) {
  1034. for (i = 0; i < MTK_DMA_SIZE; i++)
  1035. mtk_tx_unmap(eth, &ring->buf[i]);
  1036. kfree(ring->buf);
  1037. ring->buf = NULL;
  1038. }
  1039. if (ring->dma) {
  1040. dma_free_coherent(eth->dev,
  1041. MTK_DMA_SIZE * sizeof(*ring->dma),
  1042. ring->dma,
  1043. ring->phys);
  1044. ring->dma = NULL;
  1045. }
  1046. }
  1047. static int mtk_rx_alloc(struct mtk_eth *eth, int ring_no, int rx_flag)
  1048. {
  1049. struct mtk_rx_ring *ring;
  1050. int rx_data_len, rx_dma_size;
  1051. int i;
  1052. u32 offset = 0;
  1053. if (rx_flag == MTK_RX_FLAGS_QDMA) {
  1054. if (ring_no)
  1055. return -EINVAL;
  1056. ring = &eth->rx_ring_qdma;
  1057. offset = 0x1000;
  1058. } else {
  1059. ring = &eth->rx_ring[ring_no];
  1060. }
  1061. if (rx_flag == MTK_RX_FLAGS_HWLRO) {
  1062. rx_data_len = MTK_MAX_LRO_RX_LENGTH;
  1063. rx_dma_size = MTK_HW_LRO_DMA_SIZE;
  1064. } else {
  1065. rx_data_len = ETH_DATA_LEN;
  1066. rx_dma_size = MTK_DMA_SIZE;
  1067. }
  1068. ring->frag_size = mtk_max_frag_size(rx_data_len);
  1069. ring->buf_size = mtk_max_buf_size(ring->frag_size);
  1070. ring->data = kcalloc(rx_dma_size, sizeof(*ring->data),
  1071. GFP_KERNEL);
  1072. if (!ring->data)
  1073. return -ENOMEM;
  1074. for (i = 0; i < rx_dma_size; i++) {
  1075. ring->data[i] = netdev_alloc_frag(ring->frag_size);
  1076. if (!ring->data[i])
  1077. return -ENOMEM;
  1078. }
  1079. ring->dma = dma_alloc_coherent(eth->dev,
  1080. rx_dma_size * sizeof(*ring->dma),
  1081. &ring->phys,
  1082. GFP_ATOMIC | __GFP_ZERO);
  1083. if (!ring->dma)
  1084. return -ENOMEM;
  1085. for (i = 0; i < rx_dma_size; i++) {
  1086. dma_addr_t dma_addr = dma_map_single(eth->dev,
  1087. ring->data[i] + NET_SKB_PAD,
  1088. ring->buf_size,
  1089. DMA_FROM_DEVICE);
  1090. if (unlikely(dma_mapping_error(eth->dev, dma_addr)))
  1091. return -ENOMEM;
  1092. ring->dma[i].rxd1 = (unsigned int)dma_addr;
  1093. ring->dma[i].rxd2 = RX_DMA_PLEN0(ring->buf_size);
  1094. }
  1095. ring->dma_size = rx_dma_size;
  1096. ring->calc_idx_update = false;
  1097. ring->calc_idx = rx_dma_size - 1;
  1098. ring->crx_idx_reg = MTK_PRX_CRX_IDX_CFG(ring_no);
  1099. /* make sure that all changes to the dma ring are flushed before we
  1100. * continue
  1101. */
  1102. wmb();
  1103. mtk_w32(eth, ring->phys, MTK_PRX_BASE_PTR_CFG(ring_no) + offset);
  1104. mtk_w32(eth, rx_dma_size, MTK_PRX_MAX_CNT_CFG(ring_no) + offset);
  1105. mtk_w32(eth, ring->calc_idx, ring->crx_idx_reg + offset);
  1106. mtk_w32(eth, MTK_PST_DRX_IDX_CFG(ring_no), MTK_PDMA_RST_IDX + offset);
  1107. return 0;
  1108. }
  1109. static void mtk_rx_clean(struct mtk_eth *eth, struct mtk_rx_ring *ring)
  1110. {
  1111. int i;
  1112. if (ring->data && ring->dma) {
  1113. for (i = 0; i < ring->dma_size; i++) {
  1114. if (!ring->data[i])
  1115. continue;
  1116. if (!ring->dma[i].rxd1)
  1117. continue;
  1118. dma_unmap_single(eth->dev,
  1119. ring->dma[i].rxd1,
  1120. ring->buf_size,
  1121. DMA_FROM_DEVICE);
  1122. skb_free_frag(ring->data[i]);
  1123. }
  1124. kfree(ring->data);
  1125. ring->data = NULL;
  1126. }
  1127. if (ring->dma) {
  1128. dma_free_coherent(eth->dev,
  1129. ring->dma_size * sizeof(*ring->dma),
  1130. ring->dma,
  1131. ring->phys);
  1132. ring->dma = NULL;
  1133. }
  1134. }
  1135. static int mtk_hwlro_rx_init(struct mtk_eth *eth)
  1136. {
  1137. int i;
  1138. u32 ring_ctrl_dw1 = 0, ring_ctrl_dw2 = 0, ring_ctrl_dw3 = 0;
  1139. u32 lro_ctrl_dw0 = 0, lro_ctrl_dw3 = 0;
  1140. /* set LRO rings to auto-learn modes */
  1141. ring_ctrl_dw2 |= MTK_RING_AUTO_LERAN_MODE;
  1142. /* validate LRO ring */
  1143. ring_ctrl_dw2 |= MTK_RING_VLD;
  1144. /* set AGE timer (unit: 20us) */
  1145. ring_ctrl_dw2 |= MTK_RING_AGE_TIME_H;
  1146. ring_ctrl_dw1 |= MTK_RING_AGE_TIME_L;
  1147. /* set max AGG timer (unit: 20us) */
  1148. ring_ctrl_dw2 |= MTK_RING_MAX_AGG_TIME;
  1149. /* set max LRO AGG count */
  1150. ring_ctrl_dw2 |= MTK_RING_MAX_AGG_CNT_L;
  1151. ring_ctrl_dw3 |= MTK_RING_MAX_AGG_CNT_H;
  1152. for (i = 1; i < MTK_MAX_RX_RING_NUM; i++) {
  1153. mtk_w32(eth, ring_ctrl_dw1, MTK_LRO_CTRL_DW1_CFG(i));
  1154. mtk_w32(eth, ring_ctrl_dw2, MTK_LRO_CTRL_DW2_CFG(i));
  1155. mtk_w32(eth, ring_ctrl_dw3, MTK_LRO_CTRL_DW3_CFG(i));
  1156. }
  1157. /* IPv4 checksum update enable */
  1158. lro_ctrl_dw0 |= MTK_L3_CKS_UPD_EN;
  1159. /* switch priority comparison to packet count mode */
  1160. lro_ctrl_dw0 |= MTK_LRO_ALT_PKT_CNT_MODE;
  1161. /* bandwidth threshold setting */
  1162. mtk_w32(eth, MTK_HW_LRO_BW_THRE, MTK_PDMA_LRO_CTRL_DW2);
  1163. /* auto-learn score delta setting */
  1164. mtk_w32(eth, MTK_HW_LRO_REPLACE_DELTA, MTK_PDMA_LRO_ALT_SCORE_DELTA);
  1165. /* set refresh timer for altering flows to 1 sec. (unit: 20us) */
  1166. mtk_w32(eth, (MTK_HW_LRO_TIMER_UNIT << 16) | MTK_HW_LRO_REFRESH_TIME,
  1167. MTK_PDMA_LRO_ALT_REFRESH_TIMER);
  1168. /* set HW LRO mode & the max aggregation count for rx packets */
  1169. lro_ctrl_dw3 |= MTK_ADMA_MODE | (MTK_HW_LRO_MAX_AGG_CNT & 0xff);
  1170. /* the minimal remaining room of SDL0 in RXD for lro aggregation */
  1171. lro_ctrl_dw3 |= MTK_LRO_MIN_RXD_SDL;
  1172. /* enable HW LRO */
  1173. lro_ctrl_dw0 |= MTK_LRO_EN;
  1174. mtk_w32(eth, lro_ctrl_dw3, MTK_PDMA_LRO_CTRL_DW3);
  1175. mtk_w32(eth, lro_ctrl_dw0, MTK_PDMA_LRO_CTRL_DW0);
  1176. return 0;
  1177. }
  1178. static void mtk_hwlro_rx_uninit(struct mtk_eth *eth)
  1179. {
  1180. int i;
  1181. u32 val;
  1182. /* relinquish lro rings, flush aggregated packets */
  1183. mtk_w32(eth, MTK_LRO_RING_RELINQUISH_REQ, MTK_PDMA_LRO_CTRL_DW0);
  1184. /* wait for relinquishments done */
  1185. for (i = 0; i < 10; i++) {
  1186. val = mtk_r32(eth, MTK_PDMA_LRO_CTRL_DW0);
  1187. if (val & MTK_LRO_RING_RELINQUISH_DONE) {
  1188. msleep(20);
  1189. continue;
  1190. }
  1191. break;
  1192. }
  1193. /* invalidate lro rings */
  1194. for (i = 1; i < MTK_MAX_RX_RING_NUM; i++)
  1195. mtk_w32(eth, 0, MTK_LRO_CTRL_DW2_CFG(i));
  1196. /* disable HW LRO */
  1197. mtk_w32(eth, 0, MTK_PDMA_LRO_CTRL_DW0);
  1198. }
  1199. static void mtk_hwlro_val_ipaddr(struct mtk_eth *eth, int idx, __be32 ip)
  1200. {
  1201. u32 reg_val;
  1202. reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
  1203. /* invalidate the IP setting */
  1204. mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
  1205. mtk_w32(eth, ip, MTK_LRO_DIP_DW0_CFG(idx));
  1206. /* validate the IP setting */
  1207. mtk_w32(eth, (reg_val | MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
  1208. }
  1209. static void mtk_hwlro_inval_ipaddr(struct mtk_eth *eth, int idx)
  1210. {
  1211. u32 reg_val;
  1212. reg_val = mtk_r32(eth, MTK_LRO_CTRL_DW2_CFG(idx));
  1213. /* invalidate the IP setting */
  1214. mtk_w32(eth, (reg_val & ~MTK_RING_MYIP_VLD), MTK_LRO_CTRL_DW2_CFG(idx));
  1215. mtk_w32(eth, 0, MTK_LRO_DIP_DW0_CFG(idx));
  1216. }
  1217. static int mtk_hwlro_get_ip_cnt(struct mtk_mac *mac)
  1218. {
  1219. int cnt = 0;
  1220. int i;
  1221. for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
  1222. if (mac->hwlro_ip[i])
  1223. cnt++;
  1224. }
  1225. return cnt;
  1226. }
  1227. static int mtk_hwlro_add_ipaddr(struct net_device *dev,
  1228. struct ethtool_rxnfc *cmd)
  1229. {
  1230. struct ethtool_rx_flow_spec *fsp =
  1231. (struct ethtool_rx_flow_spec *)&cmd->fs;
  1232. struct mtk_mac *mac = netdev_priv(dev);
  1233. struct mtk_eth *eth = mac->hw;
  1234. int hwlro_idx;
  1235. if ((fsp->flow_type != TCP_V4_FLOW) ||
  1236. (!fsp->h_u.tcp_ip4_spec.ip4dst) ||
  1237. (fsp->location > 1))
  1238. return -EINVAL;
  1239. mac->hwlro_ip[fsp->location] = htonl(fsp->h_u.tcp_ip4_spec.ip4dst);
  1240. hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
  1241. mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
  1242. mtk_hwlro_val_ipaddr(eth, hwlro_idx, mac->hwlro_ip[fsp->location]);
  1243. return 0;
  1244. }
  1245. static int mtk_hwlro_del_ipaddr(struct net_device *dev,
  1246. struct ethtool_rxnfc *cmd)
  1247. {
  1248. struct ethtool_rx_flow_spec *fsp =
  1249. (struct ethtool_rx_flow_spec *)&cmd->fs;
  1250. struct mtk_mac *mac = netdev_priv(dev);
  1251. struct mtk_eth *eth = mac->hw;
  1252. int hwlro_idx;
  1253. if (fsp->location > 1)
  1254. return -EINVAL;
  1255. mac->hwlro_ip[fsp->location] = 0;
  1256. hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + fsp->location;
  1257. mac->hwlro_ip_cnt = mtk_hwlro_get_ip_cnt(mac);
  1258. mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
  1259. return 0;
  1260. }
  1261. static void mtk_hwlro_netdev_disable(struct net_device *dev)
  1262. {
  1263. struct mtk_mac *mac = netdev_priv(dev);
  1264. struct mtk_eth *eth = mac->hw;
  1265. int i, hwlro_idx;
  1266. for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
  1267. mac->hwlro_ip[i] = 0;
  1268. hwlro_idx = (mac->id * MTK_MAX_LRO_IP_CNT) + i;
  1269. mtk_hwlro_inval_ipaddr(eth, hwlro_idx);
  1270. }
  1271. mac->hwlro_ip_cnt = 0;
  1272. }
  1273. static int mtk_hwlro_get_fdir_entry(struct net_device *dev,
  1274. struct ethtool_rxnfc *cmd)
  1275. {
  1276. struct mtk_mac *mac = netdev_priv(dev);
  1277. struct ethtool_rx_flow_spec *fsp =
  1278. (struct ethtool_rx_flow_spec *)&cmd->fs;
  1279. /* only tcp dst ipv4 is meaningful, others are meaningless */
  1280. fsp->flow_type = TCP_V4_FLOW;
  1281. fsp->h_u.tcp_ip4_spec.ip4dst = ntohl(mac->hwlro_ip[fsp->location]);
  1282. fsp->m_u.tcp_ip4_spec.ip4dst = 0;
  1283. fsp->h_u.tcp_ip4_spec.ip4src = 0;
  1284. fsp->m_u.tcp_ip4_spec.ip4src = 0xffffffff;
  1285. fsp->h_u.tcp_ip4_spec.psrc = 0;
  1286. fsp->m_u.tcp_ip4_spec.psrc = 0xffff;
  1287. fsp->h_u.tcp_ip4_spec.pdst = 0;
  1288. fsp->m_u.tcp_ip4_spec.pdst = 0xffff;
  1289. fsp->h_u.tcp_ip4_spec.tos = 0;
  1290. fsp->m_u.tcp_ip4_spec.tos = 0xff;
  1291. return 0;
  1292. }
  1293. static int mtk_hwlro_get_fdir_all(struct net_device *dev,
  1294. struct ethtool_rxnfc *cmd,
  1295. u32 *rule_locs)
  1296. {
  1297. struct mtk_mac *mac = netdev_priv(dev);
  1298. int cnt = 0;
  1299. int i;
  1300. for (i = 0; i < MTK_MAX_LRO_IP_CNT; i++) {
  1301. if (mac->hwlro_ip[i]) {
  1302. rule_locs[cnt] = i;
  1303. cnt++;
  1304. }
  1305. }
  1306. cmd->rule_cnt = cnt;
  1307. return 0;
  1308. }
  1309. static netdev_features_t mtk_fix_features(struct net_device *dev,
  1310. netdev_features_t features)
  1311. {
  1312. if (!(features & NETIF_F_LRO)) {
  1313. struct mtk_mac *mac = netdev_priv(dev);
  1314. int ip_cnt = mtk_hwlro_get_ip_cnt(mac);
  1315. if (ip_cnt) {
  1316. netdev_info(dev, "RX flow is programmed, LRO should keep on\n");
  1317. features |= NETIF_F_LRO;
  1318. }
  1319. }
  1320. return features;
  1321. }
  1322. static int mtk_set_features(struct net_device *dev, netdev_features_t features)
  1323. {
  1324. int err = 0;
  1325. if (!((dev->features ^ features) & NETIF_F_LRO))
  1326. return 0;
  1327. if (!(features & NETIF_F_LRO))
  1328. mtk_hwlro_netdev_disable(dev);
  1329. return err;
  1330. }
  1331. /* wait for DMA to finish whatever it is doing before we start using it again */
  1332. static int mtk_dma_busy_wait(struct mtk_eth *eth)
  1333. {
  1334. unsigned long t_start = jiffies;
  1335. while (1) {
  1336. if (!(mtk_r32(eth, MTK_QDMA_GLO_CFG) &
  1337. (MTK_RX_DMA_BUSY | MTK_TX_DMA_BUSY)))
  1338. return 0;
  1339. if (time_after(jiffies, t_start + MTK_DMA_BUSY_TIMEOUT))
  1340. break;
  1341. }
  1342. dev_err(eth->dev, "DMA init timeout\n");
  1343. return -1;
  1344. }
  1345. static int mtk_dma_init(struct mtk_eth *eth)
  1346. {
  1347. int err;
  1348. u32 i;
  1349. if (mtk_dma_busy_wait(eth))
  1350. return -EBUSY;
  1351. /* QDMA needs scratch memory for internal reordering of the
  1352. * descriptors
  1353. */
  1354. err = mtk_init_fq_dma(eth);
  1355. if (err)
  1356. return err;
  1357. err = mtk_tx_alloc(eth);
  1358. if (err)
  1359. return err;
  1360. err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_QDMA);
  1361. if (err)
  1362. return err;
  1363. err = mtk_rx_alloc(eth, 0, MTK_RX_FLAGS_NORMAL);
  1364. if (err)
  1365. return err;
  1366. if (eth->hwlro) {
  1367. for (i = 1; i < MTK_MAX_RX_RING_NUM; i++) {
  1368. err = mtk_rx_alloc(eth, i, MTK_RX_FLAGS_HWLRO);
  1369. if (err)
  1370. return err;
  1371. }
  1372. err = mtk_hwlro_rx_init(eth);
  1373. if (err)
  1374. return err;
  1375. }
  1376. /* Enable random early drop and set drop threshold automatically */
  1377. mtk_w32(eth, FC_THRES_DROP_MODE | FC_THRES_DROP_EN | FC_THRES_MIN,
  1378. MTK_QDMA_FC_THRES);
  1379. mtk_w32(eth, 0x0, MTK_QDMA_HRED2);
  1380. return 0;
  1381. }
  1382. static void mtk_dma_free(struct mtk_eth *eth)
  1383. {
  1384. int i;
  1385. for (i = 0; i < MTK_MAC_COUNT; i++)
  1386. if (eth->netdev[i])
  1387. netdev_reset_queue(eth->netdev[i]);
  1388. if (eth->scratch_ring) {
  1389. dma_free_coherent(eth->dev,
  1390. MTK_DMA_SIZE * sizeof(struct mtk_tx_dma),
  1391. eth->scratch_ring,
  1392. eth->phy_scratch_ring);
  1393. eth->scratch_ring = NULL;
  1394. eth->phy_scratch_ring = 0;
  1395. }
  1396. mtk_tx_clean(eth);
  1397. mtk_rx_clean(eth, &eth->rx_ring[0]);
  1398. mtk_rx_clean(eth, &eth->rx_ring_qdma);
  1399. if (eth->hwlro) {
  1400. mtk_hwlro_rx_uninit(eth);
  1401. for (i = 1; i < MTK_MAX_RX_RING_NUM; i++)
  1402. mtk_rx_clean(eth, &eth->rx_ring[i]);
  1403. }
  1404. kfree(eth->scratch_head);
  1405. }
  1406. static void mtk_tx_timeout(struct net_device *dev)
  1407. {
  1408. struct mtk_mac *mac = netdev_priv(dev);
  1409. struct mtk_eth *eth = mac->hw;
  1410. eth->netdev[mac->id]->stats.tx_errors++;
  1411. netif_err(eth, tx_err, dev,
  1412. "transmit timed out\n");
  1413. schedule_work(&eth->pending_work);
  1414. }
  1415. static irqreturn_t mtk_handle_irq_rx(int irq, void *_eth)
  1416. {
  1417. struct mtk_eth *eth = _eth;
  1418. if (likely(napi_schedule_prep(&eth->rx_napi))) {
  1419. __napi_schedule(&eth->rx_napi);
  1420. mtk_rx_irq_disable(eth, MTK_RX_DONE_INT);
  1421. }
  1422. return IRQ_HANDLED;
  1423. }
  1424. static irqreturn_t mtk_handle_irq_tx(int irq, void *_eth)
  1425. {
  1426. struct mtk_eth *eth = _eth;
  1427. if (likely(napi_schedule_prep(&eth->tx_napi))) {
  1428. __napi_schedule(&eth->tx_napi);
  1429. mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
  1430. }
  1431. return IRQ_HANDLED;
  1432. }
  1433. #ifdef CONFIG_NET_POLL_CONTROLLER
  1434. static void mtk_poll_controller(struct net_device *dev)
  1435. {
  1436. struct mtk_mac *mac = netdev_priv(dev);
  1437. struct mtk_eth *eth = mac->hw;
  1438. mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
  1439. mtk_rx_irq_disable(eth, MTK_RX_DONE_INT);
  1440. mtk_handle_irq_rx(eth->irq[2], dev);
  1441. mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
  1442. mtk_rx_irq_enable(eth, MTK_RX_DONE_INT);
  1443. }
  1444. #endif
  1445. static int mtk_start_dma(struct mtk_eth *eth)
  1446. {
  1447. int err;
  1448. err = mtk_dma_init(eth);
  1449. if (err) {
  1450. mtk_dma_free(eth);
  1451. return err;
  1452. }
  1453. mtk_w32(eth,
  1454. MTK_TX_WB_DDONE | MTK_TX_DMA_EN |
  1455. MTK_DMA_SIZE_16DWORDS | MTK_NDP_CO_PRO |
  1456. MTK_RX_DMA_EN | MTK_RX_2B_OFFSET |
  1457. MTK_RX_BT_32DWORDS,
  1458. MTK_QDMA_GLO_CFG);
  1459. mtk_w32(eth,
  1460. MTK_RX_DMA_EN | MTK_RX_2B_OFFSET |
  1461. MTK_RX_BT_32DWORDS | MTK_MULTI_EN,
  1462. MTK_PDMA_GLO_CFG);
  1463. return 0;
  1464. }
  1465. static int mtk_open(struct net_device *dev)
  1466. {
  1467. struct mtk_mac *mac = netdev_priv(dev);
  1468. struct mtk_eth *eth = mac->hw;
  1469. /* we run 2 netdevs on the same dma ring so we only bring it up once */
  1470. if (!atomic_read(&eth->dma_refcnt)) {
  1471. int err = mtk_start_dma(eth);
  1472. if (err)
  1473. return err;
  1474. napi_enable(&eth->tx_napi);
  1475. napi_enable(&eth->rx_napi);
  1476. mtk_tx_irq_enable(eth, MTK_TX_DONE_INT);
  1477. mtk_rx_irq_enable(eth, MTK_RX_DONE_INT);
  1478. }
  1479. atomic_inc(&eth->dma_refcnt);
  1480. phy_start(dev->phydev);
  1481. netif_start_queue(dev);
  1482. return 0;
  1483. }
  1484. static void mtk_stop_dma(struct mtk_eth *eth, u32 glo_cfg)
  1485. {
  1486. u32 val;
  1487. int i;
  1488. /* stop the dma engine */
  1489. spin_lock_bh(&eth->page_lock);
  1490. val = mtk_r32(eth, glo_cfg);
  1491. mtk_w32(eth, val & ~(MTK_TX_WB_DDONE | MTK_RX_DMA_EN | MTK_TX_DMA_EN),
  1492. glo_cfg);
  1493. spin_unlock_bh(&eth->page_lock);
  1494. /* wait for dma stop */
  1495. for (i = 0; i < 10; i++) {
  1496. val = mtk_r32(eth, glo_cfg);
  1497. if (val & (MTK_TX_DMA_BUSY | MTK_RX_DMA_BUSY)) {
  1498. msleep(20);
  1499. continue;
  1500. }
  1501. break;
  1502. }
  1503. }
  1504. static int mtk_stop(struct net_device *dev)
  1505. {
  1506. struct mtk_mac *mac = netdev_priv(dev);
  1507. struct mtk_eth *eth = mac->hw;
  1508. netif_tx_disable(dev);
  1509. phy_stop(dev->phydev);
  1510. /* only shutdown DMA if this is the last user */
  1511. if (!atomic_dec_and_test(&eth->dma_refcnt))
  1512. return 0;
  1513. mtk_tx_irq_disable(eth, MTK_TX_DONE_INT);
  1514. mtk_rx_irq_disable(eth, MTK_RX_DONE_INT);
  1515. napi_disable(&eth->tx_napi);
  1516. napi_disable(&eth->rx_napi);
  1517. mtk_stop_dma(eth, MTK_QDMA_GLO_CFG);
  1518. mtk_stop_dma(eth, MTK_PDMA_GLO_CFG);
  1519. mtk_dma_free(eth);
  1520. return 0;
  1521. }
  1522. static void ethsys_reset(struct mtk_eth *eth, u32 reset_bits)
  1523. {
  1524. regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
  1525. reset_bits,
  1526. reset_bits);
  1527. usleep_range(1000, 1100);
  1528. regmap_update_bits(eth->ethsys, ETHSYS_RSTCTRL,
  1529. reset_bits,
  1530. ~reset_bits);
  1531. mdelay(10);
  1532. }
  1533. static void mtk_clk_disable(struct mtk_eth *eth)
  1534. {
  1535. int clk;
  1536. for (clk = MTK_CLK_MAX - 1; clk >= 0; clk--)
  1537. clk_disable_unprepare(eth->clks[clk]);
  1538. }
  1539. static int mtk_clk_enable(struct mtk_eth *eth)
  1540. {
  1541. int clk, ret;
  1542. for (clk = 0; clk < MTK_CLK_MAX ; clk++) {
  1543. ret = clk_prepare_enable(eth->clks[clk]);
  1544. if (ret)
  1545. goto err_disable_clks;
  1546. }
  1547. return 0;
  1548. err_disable_clks:
  1549. while (--clk >= 0)
  1550. clk_disable_unprepare(eth->clks[clk]);
  1551. return ret;
  1552. }
  1553. static int mtk_hw_init(struct mtk_eth *eth)
  1554. {
  1555. int i, val, ret;
  1556. if (test_and_set_bit(MTK_HW_INIT, &eth->state))
  1557. return 0;
  1558. pm_runtime_enable(eth->dev);
  1559. pm_runtime_get_sync(eth->dev);
  1560. ret = mtk_clk_enable(eth);
  1561. if (ret)
  1562. goto err_disable_pm;
  1563. ethsys_reset(eth, RSTCTRL_FE);
  1564. ethsys_reset(eth, RSTCTRL_PPE);
  1565. regmap_read(eth->ethsys, ETHSYS_SYSCFG0, &val);
  1566. for (i = 0; i < MTK_MAC_COUNT; i++) {
  1567. if (!eth->mac[i])
  1568. continue;
  1569. val &= ~SYSCFG0_GE_MODE(SYSCFG0_GE_MASK, eth->mac[i]->id);
  1570. val |= SYSCFG0_GE_MODE(eth->mac[i]->ge_mode, eth->mac[i]->id);
  1571. }
  1572. regmap_write(eth->ethsys, ETHSYS_SYSCFG0, val);
  1573. /* Set GE2 driving and slew rate */
  1574. regmap_write(eth->pctl, GPIO_DRV_SEL10, 0xa00);
  1575. /* set GE2 TDSEL */
  1576. regmap_write(eth->pctl, GPIO_OD33_CTRL8, 0x5);
  1577. /* set GE2 TUNE */
  1578. regmap_write(eth->pctl, GPIO_BIAS_CTRL, 0x0);
  1579. /* GE1, Force 1000M/FD, FC ON */
  1580. mtk_w32(eth, MAC_MCR_FIXED_LINK, MTK_MAC_MCR(0));
  1581. /* GE2, Force 1000M/FD, FC ON */
  1582. mtk_w32(eth, MAC_MCR_FIXED_LINK, MTK_MAC_MCR(1));
  1583. /* Indicates CDM to parse the MTK special tag from CPU
  1584. * which also is working out for untag packets.
  1585. */
  1586. val = mtk_r32(eth, MTK_CDMQ_IG_CTRL);
  1587. mtk_w32(eth, val | MTK_CDMQ_STAG_EN, MTK_CDMQ_IG_CTRL);
  1588. /* Enable RX VLan Offloading */
  1589. mtk_w32(eth, 1, MTK_CDMP_EG_CTRL);
  1590. /* enable interrupt delay for RX */
  1591. mtk_w32(eth, MTK_PDMA_DELAY_RX_DELAY, MTK_PDMA_DELAY_INT);
  1592. /* disable delay and normal interrupt */
  1593. mtk_w32(eth, 0, MTK_QDMA_DELAY_INT);
  1594. mtk_tx_irq_disable(eth, ~0);
  1595. mtk_rx_irq_disable(eth, ~0);
  1596. mtk_w32(eth, RST_GL_PSE, MTK_RST_GL);
  1597. mtk_w32(eth, 0, MTK_RST_GL);
  1598. /* FE int grouping */
  1599. mtk_w32(eth, MTK_TX_DONE_INT, MTK_PDMA_INT_GRP1);
  1600. mtk_w32(eth, MTK_RX_DONE_INT, MTK_PDMA_INT_GRP2);
  1601. mtk_w32(eth, MTK_TX_DONE_INT, MTK_QDMA_INT_GRP1);
  1602. mtk_w32(eth, MTK_RX_DONE_INT, MTK_QDMA_INT_GRP2);
  1603. mtk_w32(eth, 0x21021000, MTK_FE_INT_GRP);
  1604. for (i = 0; i < 2; i++) {
  1605. u32 val = mtk_r32(eth, MTK_GDMA_FWD_CFG(i));
  1606. /* setup the forward port to send frame to PDMA */
  1607. val &= ~0xffff;
  1608. /* Enable RX checksum */
  1609. val |= MTK_GDMA_ICS_EN | MTK_GDMA_TCS_EN | MTK_GDMA_UCS_EN;
  1610. /* setup the mac dma */
  1611. mtk_w32(eth, val, MTK_GDMA_FWD_CFG(i));
  1612. }
  1613. return 0;
  1614. err_disable_pm:
  1615. pm_runtime_put_sync(eth->dev);
  1616. pm_runtime_disable(eth->dev);
  1617. return ret;
  1618. }
  1619. static int mtk_hw_deinit(struct mtk_eth *eth)
  1620. {
  1621. if (!test_and_clear_bit(MTK_HW_INIT, &eth->state))
  1622. return 0;
  1623. mtk_clk_disable(eth);
  1624. pm_runtime_put_sync(eth->dev);
  1625. pm_runtime_disable(eth->dev);
  1626. return 0;
  1627. }
  1628. static int __init mtk_init(struct net_device *dev)
  1629. {
  1630. struct mtk_mac *mac = netdev_priv(dev);
  1631. struct mtk_eth *eth = mac->hw;
  1632. const char *mac_addr;
  1633. mac_addr = of_get_mac_address(mac->of_node);
  1634. if (mac_addr)
  1635. ether_addr_copy(dev->dev_addr, mac_addr);
  1636. /* If the mac address is invalid, use random mac address */
  1637. if (!is_valid_ether_addr(dev->dev_addr)) {
  1638. eth_hw_addr_random(dev);
  1639. dev_err(eth->dev, "generated random MAC address %pM\n",
  1640. dev->dev_addr);
  1641. }
  1642. return mtk_phy_connect(dev);
  1643. }
  1644. static void mtk_uninit(struct net_device *dev)
  1645. {
  1646. struct mtk_mac *mac = netdev_priv(dev);
  1647. struct mtk_eth *eth = mac->hw;
  1648. phy_disconnect(dev->phydev);
  1649. if (of_phy_is_fixed_link(mac->of_node))
  1650. of_phy_deregister_fixed_link(mac->of_node);
  1651. mtk_tx_irq_disable(eth, ~0);
  1652. mtk_rx_irq_disable(eth, ~0);
  1653. }
  1654. static int mtk_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1655. {
  1656. switch (cmd) {
  1657. case SIOCGMIIPHY:
  1658. case SIOCGMIIREG:
  1659. case SIOCSMIIREG:
  1660. return phy_mii_ioctl(dev->phydev, ifr, cmd);
  1661. default:
  1662. break;
  1663. }
  1664. return -EOPNOTSUPP;
  1665. }
  1666. static void mtk_pending_work(struct work_struct *work)
  1667. {
  1668. struct mtk_eth *eth = container_of(work, struct mtk_eth, pending_work);
  1669. int err, i;
  1670. unsigned long restart = 0;
  1671. rtnl_lock();
  1672. dev_dbg(eth->dev, "[%s][%d] reset\n", __func__, __LINE__);
  1673. while (test_and_set_bit_lock(MTK_RESETTING, &eth->state))
  1674. cpu_relax();
  1675. dev_dbg(eth->dev, "[%s][%d] mtk_stop starts\n", __func__, __LINE__);
  1676. /* stop all devices to make sure that dma is properly shut down */
  1677. for (i = 0; i < MTK_MAC_COUNT; i++) {
  1678. if (!eth->netdev[i])
  1679. continue;
  1680. mtk_stop(eth->netdev[i]);
  1681. __set_bit(i, &restart);
  1682. }
  1683. dev_dbg(eth->dev, "[%s][%d] mtk_stop ends\n", __func__, __LINE__);
  1684. /* restart underlying hardware such as power, clock, pin mux
  1685. * and the connected phy
  1686. */
  1687. mtk_hw_deinit(eth);
  1688. if (eth->dev->pins)
  1689. pinctrl_select_state(eth->dev->pins->p,
  1690. eth->dev->pins->default_state);
  1691. mtk_hw_init(eth);
  1692. for (i = 0; i < MTK_MAC_COUNT; i++) {
  1693. if (!eth->mac[i] ||
  1694. of_phy_is_fixed_link(eth->mac[i]->of_node))
  1695. continue;
  1696. err = phy_init_hw(eth->netdev[i]->phydev);
  1697. if (err)
  1698. dev_err(eth->dev, "%s: PHY init failed.\n",
  1699. eth->netdev[i]->name);
  1700. }
  1701. /* restart DMA and enable IRQs */
  1702. for (i = 0; i < MTK_MAC_COUNT; i++) {
  1703. if (!test_bit(i, &restart))
  1704. continue;
  1705. err = mtk_open(eth->netdev[i]);
  1706. if (err) {
  1707. netif_alert(eth, ifup, eth->netdev[i],
  1708. "Driver up/down cycle failed, closing device.\n");
  1709. dev_close(eth->netdev[i]);
  1710. }
  1711. }
  1712. dev_dbg(eth->dev, "[%s][%d] reset done\n", __func__, __LINE__);
  1713. clear_bit_unlock(MTK_RESETTING, &eth->state);
  1714. rtnl_unlock();
  1715. }
  1716. static int mtk_free_dev(struct mtk_eth *eth)
  1717. {
  1718. int i;
  1719. for (i = 0; i < MTK_MAC_COUNT; i++) {
  1720. if (!eth->netdev[i])
  1721. continue;
  1722. free_netdev(eth->netdev[i]);
  1723. }
  1724. return 0;
  1725. }
  1726. static int mtk_unreg_dev(struct mtk_eth *eth)
  1727. {
  1728. int i;
  1729. for (i = 0; i < MTK_MAC_COUNT; i++) {
  1730. if (!eth->netdev[i])
  1731. continue;
  1732. unregister_netdev(eth->netdev[i]);
  1733. }
  1734. return 0;
  1735. }
  1736. static int mtk_cleanup(struct mtk_eth *eth)
  1737. {
  1738. mtk_unreg_dev(eth);
  1739. mtk_free_dev(eth);
  1740. cancel_work_sync(&eth->pending_work);
  1741. return 0;
  1742. }
  1743. static int mtk_get_link_ksettings(struct net_device *ndev,
  1744. struct ethtool_link_ksettings *cmd)
  1745. {
  1746. struct mtk_mac *mac = netdev_priv(ndev);
  1747. if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
  1748. return -EBUSY;
  1749. phy_ethtool_ksettings_get(ndev->phydev, cmd);
  1750. return 0;
  1751. }
  1752. static int mtk_set_link_ksettings(struct net_device *ndev,
  1753. const struct ethtool_link_ksettings *cmd)
  1754. {
  1755. struct mtk_mac *mac = netdev_priv(ndev);
  1756. if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
  1757. return -EBUSY;
  1758. return phy_ethtool_ksettings_set(ndev->phydev, cmd);
  1759. }
  1760. static void mtk_get_drvinfo(struct net_device *dev,
  1761. struct ethtool_drvinfo *info)
  1762. {
  1763. struct mtk_mac *mac = netdev_priv(dev);
  1764. strlcpy(info->driver, mac->hw->dev->driver->name, sizeof(info->driver));
  1765. strlcpy(info->bus_info, dev_name(mac->hw->dev), sizeof(info->bus_info));
  1766. info->n_stats = ARRAY_SIZE(mtk_ethtool_stats);
  1767. }
  1768. static u32 mtk_get_msglevel(struct net_device *dev)
  1769. {
  1770. struct mtk_mac *mac = netdev_priv(dev);
  1771. return mac->hw->msg_enable;
  1772. }
  1773. static void mtk_set_msglevel(struct net_device *dev, u32 value)
  1774. {
  1775. struct mtk_mac *mac = netdev_priv(dev);
  1776. mac->hw->msg_enable = value;
  1777. }
  1778. static int mtk_nway_reset(struct net_device *dev)
  1779. {
  1780. struct mtk_mac *mac = netdev_priv(dev);
  1781. if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
  1782. return -EBUSY;
  1783. return genphy_restart_aneg(dev->phydev);
  1784. }
  1785. static u32 mtk_get_link(struct net_device *dev)
  1786. {
  1787. struct mtk_mac *mac = netdev_priv(dev);
  1788. int err;
  1789. if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
  1790. return -EBUSY;
  1791. err = genphy_update_link(dev->phydev);
  1792. if (err)
  1793. return ethtool_op_get_link(dev);
  1794. return dev->phydev->link;
  1795. }
  1796. static void mtk_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  1797. {
  1798. int i;
  1799. switch (stringset) {
  1800. case ETH_SS_STATS:
  1801. for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++) {
  1802. memcpy(data, mtk_ethtool_stats[i].str, ETH_GSTRING_LEN);
  1803. data += ETH_GSTRING_LEN;
  1804. }
  1805. break;
  1806. }
  1807. }
  1808. static int mtk_get_sset_count(struct net_device *dev, int sset)
  1809. {
  1810. switch (sset) {
  1811. case ETH_SS_STATS:
  1812. return ARRAY_SIZE(mtk_ethtool_stats);
  1813. default:
  1814. return -EOPNOTSUPP;
  1815. }
  1816. }
  1817. static void mtk_get_ethtool_stats(struct net_device *dev,
  1818. struct ethtool_stats *stats, u64 *data)
  1819. {
  1820. struct mtk_mac *mac = netdev_priv(dev);
  1821. struct mtk_hw_stats *hwstats = mac->hw_stats;
  1822. u64 *data_src, *data_dst;
  1823. unsigned int start;
  1824. int i;
  1825. if (unlikely(test_bit(MTK_RESETTING, &mac->hw->state)))
  1826. return;
  1827. if (netif_running(dev) && netif_device_present(dev)) {
  1828. if (spin_trylock_bh(&hwstats->stats_lock)) {
  1829. mtk_stats_update_mac(mac);
  1830. spin_unlock_bh(&hwstats->stats_lock);
  1831. }
  1832. }
  1833. data_src = (u64 *)hwstats;
  1834. do {
  1835. data_dst = data;
  1836. start = u64_stats_fetch_begin_irq(&hwstats->syncp);
  1837. for (i = 0; i < ARRAY_SIZE(mtk_ethtool_stats); i++)
  1838. *data_dst++ = *(data_src + mtk_ethtool_stats[i].offset);
  1839. } while (u64_stats_fetch_retry_irq(&hwstats->syncp, start));
  1840. }
  1841. static int mtk_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd,
  1842. u32 *rule_locs)
  1843. {
  1844. int ret = -EOPNOTSUPP;
  1845. switch (cmd->cmd) {
  1846. case ETHTOOL_GRXRINGS:
  1847. if (dev->features & NETIF_F_LRO) {
  1848. cmd->data = MTK_MAX_RX_RING_NUM;
  1849. ret = 0;
  1850. }
  1851. break;
  1852. case ETHTOOL_GRXCLSRLCNT:
  1853. if (dev->features & NETIF_F_LRO) {
  1854. struct mtk_mac *mac = netdev_priv(dev);
  1855. cmd->rule_cnt = mac->hwlro_ip_cnt;
  1856. ret = 0;
  1857. }
  1858. break;
  1859. case ETHTOOL_GRXCLSRULE:
  1860. if (dev->features & NETIF_F_LRO)
  1861. ret = mtk_hwlro_get_fdir_entry(dev, cmd);
  1862. break;
  1863. case ETHTOOL_GRXCLSRLALL:
  1864. if (dev->features & NETIF_F_LRO)
  1865. ret = mtk_hwlro_get_fdir_all(dev, cmd,
  1866. rule_locs);
  1867. break;
  1868. default:
  1869. break;
  1870. }
  1871. return ret;
  1872. }
  1873. static int mtk_set_rxnfc(struct net_device *dev, struct ethtool_rxnfc *cmd)
  1874. {
  1875. int ret = -EOPNOTSUPP;
  1876. switch (cmd->cmd) {
  1877. case ETHTOOL_SRXCLSRLINS:
  1878. if (dev->features & NETIF_F_LRO)
  1879. ret = mtk_hwlro_add_ipaddr(dev, cmd);
  1880. break;
  1881. case ETHTOOL_SRXCLSRLDEL:
  1882. if (dev->features & NETIF_F_LRO)
  1883. ret = mtk_hwlro_del_ipaddr(dev, cmd);
  1884. break;
  1885. default:
  1886. break;
  1887. }
  1888. return ret;
  1889. }
  1890. static const struct ethtool_ops mtk_ethtool_ops = {
  1891. .get_link_ksettings = mtk_get_link_ksettings,
  1892. .set_link_ksettings = mtk_set_link_ksettings,
  1893. .get_drvinfo = mtk_get_drvinfo,
  1894. .get_msglevel = mtk_get_msglevel,
  1895. .set_msglevel = mtk_set_msglevel,
  1896. .nway_reset = mtk_nway_reset,
  1897. .get_link = mtk_get_link,
  1898. .get_strings = mtk_get_strings,
  1899. .get_sset_count = mtk_get_sset_count,
  1900. .get_ethtool_stats = mtk_get_ethtool_stats,
  1901. .get_rxnfc = mtk_get_rxnfc,
  1902. .set_rxnfc = mtk_set_rxnfc,
  1903. };
  1904. static const struct net_device_ops mtk_netdev_ops = {
  1905. .ndo_init = mtk_init,
  1906. .ndo_uninit = mtk_uninit,
  1907. .ndo_open = mtk_open,
  1908. .ndo_stop = mtk_stop,
  1909. .ndo_start_xmit = mtk_start_xmit,
  1910. .ndo_set_mac_address = mtk_set_mac_address,
  1911. .ndo_validate_addr = eth_validate_addr,
  1912. .ndo_do_ioctl = mtk_do_ioctl,
  1913. .ndo_tx_timeout = mtk_tx_timeout,
  1914. .ndo_get_stats64 = mtk_get_stats64,
  1915. .ndo_fix_features = mtk_fix_features,
  1916. .ndo_set_features = mtk_set_features,
  1917. #ifdef CONFIG_NET_POLL_CONTROLLER
  1918. .ndo_poll_controller = mtk_poll_controller,
  1919. #endif
  1920. };
  1921. static int mtk_add_mac(struct mtk_eth *eth, struct device_node *np)
  1922. {
  1923. struct mtk_mac *mac;
  1924. const __be32 *_id = of_get_property(np, "reg", NULL);
  1925. int id, err;
  1926. if (!_id) {
  1927. dev_err(eth->dev, "missing mac id\n");
  1928. return -EINVAL;
  1929. }
  1930. id = be32_to_cpup(_id);
  1931. if (id >= MTK_MAC_COUNT) {
  1932. dev_err(eth->dev, "%d is not a valid mac id\n", id);
  1933. return -EINVAL;
  1934. }
  1935. if (eth->netdev[id]) {
  1936. dev_err(eth->dev, "duplicate mac id found: %d\n", id);
  1937. return -EINVAL;
  1938. }
  1939. eth->netdev[id] = alloc_etherdev(sizeof(*mac));
  1940. if (!eth->netdev[id]) {
  1941. dev_err(eth->dev, "alloc_etherdev failed\n");
  1942. return -ENOMEM;
  1943. }
  1944. mac = netdev_priv(eth->netdev[id]);
  1945. eth->mac[id] = mac;
  1946. mac->id = id;
  1947. mac->hw = eth;
  1948. mac->of_node = np;
  1949. memset(mac->hwlro_ip, 0, sizeof(mac->hwlro_ip));
  1950. mac->hwlro_ip_cnt = 0;
  1951. mac->hw_stats = devm_kzalloc(eth->dev,
  1952. sizeof(*mac->hw_stats),
  1953. GFP_KERNEL);
  1954. if (!mac->hw_stats) {
  1955. dev_err(eth->dev, "failed to allocate counter memory\n");
  1956. err = -ENOMEM;
  1957. goto free_netdev;
  1958. }
  1959. spin_lock_init(&mac->hw_stats->stats_lock);
  1960. u64_stats_init(&mac->hw_stats->syncp);
  1961. mac->hw_stats->reg_offset = id * MTK_STAT_OFFSET;
  1962. SET_NETDEV_DEV(eth->netdev[id], eth->dev);
  1963. eth->netdev[id]->watchdog_timeo = 5 * HZ;
  1964. eth->netdev[id]->netdev_ops = &mtk_netdev_ops;
  1965. eth->netdev[id]->base_addr = (unsigned long)eth->base;
  1966. eth->netdev[id]->hw_features = MTK_HW_FEATURES;
  1967. if (eth->hwlro)
  1968. eth->netdev[id]->hw_features |= NETIF_F_LRO;
  1969. eth->netdev[id]->vlan_features = MTK_HW_FEATURES &
  1970. ~(NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX);
  1971. eth->netdev[id]->features |= MTK_HW_FEATURES;
  1972. eth->netdev[id]->ethtool_ops = &mtk_ethtool_ops;
  1973. eth->netdev[id]->irq = eth->irq[0];
  1974. eth->netdev[id]->dev.of_node = np;
  1975. return 0;
  1976. free_netdev:
  1977. free_netdev(eth->netdev[id]);
  1978. return err;
  1979. }
  1980. static int mtk_get_chip_id(struct mtk_eth *eth, u32 *chip_id)
  1981. {
  1982. u32 val[2], id[4];
  1983. regmap_read(eth->ethsys, ETHSYS_CHIPID0_3, &val[0]);
  1984. regmap_read(eth->ethsys, ETHSYS_CHIPID4_7, &val[1]);
  1985. id[3] = ((val[0] >> 16) & 0xff) - '0';
  1986. id[2] = ((val[0] >> 24) & 0xff) - '0';
  1987. id[1] = (val[1] & 0xff) - '0';
  1988. id[0] = ((val[1] >> 8) & 0xff) - '0';
  1989. *chip_id = (id[3] * 1000) + (id[2] * 100) +
  1990. (id[1] * 10) + id[0];
  1991. if (!(*chip_id)) {
  1992. dev_err(eth->dev, "failed to get chip id\n");
  1993. return -ENODEV;
  1994. }
  1995. dev_info(eth->dev, "chip id = %d\n", *chip_id);
  1996. return 0;
  1997. }
  1998. static bool mtk_is_hwlro_supported(struct mtk_eth *eth)
  1999. {
  2000. switch (eth->chip_id) {
  2001. case MT7622_ETH:
  2002. case MT7623_ETH:
  2003. return true;
  2004. }
  2005. return false;
  2006. }
  2007. static int mtk_probe(struct platform_device *pdev)
  2008. {
  2009. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2010. struct device_node *mac_np;
  2011. const struct of_device_id *match;
  2012. struct mtk_eth *eth;
  2013. int err;
  2014. int i;
  2015. eth = devm_kzalloc(&pdev->dev, sizeof(*eth), GFP_KERNEL);
  2016. if (!eth)
  2017. return -ENOMEM;
  2018. match = of_match_device(of_mtk_match, &pdev->dev);
  2019. eth->soc = (struct mtk_soc_data *)match->data;
  2020. eth->dev = &pdev->dev;
  2021. eth->base = devm_ioremap_resource(&pdev->dev, res);
  2022. if (IS_ERR(eth->base))
  2023. return PTR_ERR(eth->base);
  2024. spin_lock_init(&eth->page_lock);
  2025. spin_lock_init(&eth->tx_irq_lock);
  2026. spin_lock_init(&eth->rx_irq_lock);
  2027. eth->ethsys = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
  2028. "mediatek,ethsys");
  2029. if (IS_ERR(eth->ethsys)) {
  2030. dev_err(&pdev->dev, "no ethsys regmap found\n");
  2031. return PTR_ERR(eth->ethsys);
  2032. }
  2033. if (MTK_HAS_CAPS(eth->soc->caps, MTK_SGMII)) {
  2034. eth->sgmiisys =
  2035. syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
  2036. "mediatek,sgmiisys");
  2037. if (IS_ERR(eth->sgmiisys)) {
  2038. dev_err(&pdev->dev, "no sgmiisys regmap found\n");
  2039. return PTR_ERR(eth->sgmiisys);
  2040. }
  2041. }
  2042. eth->pctl = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
  2043. "mediatek,pctl");
  2044. if (IS_ERR(eth->pctl)) {
  2045. dev_err(&pdev->dev, "no pctl regmap found\n");
  2046. return PTR_ERR(eth->pctl);
  2047. }
  2048. for (i = 0; i < 3; i++) {
  2049. eth->irq[i] = platform_get_irq(pdev, i);
  2050. if (eth->irq[i] < 0) {
  2051. dev_err(&pdev->dev, "no IRQ%d resource found\n", i);
  2052. return -ENXIO;
  2053. }
  2054. }
  2055. for (i = 0; i < ARRAY_SIZE(eth->clks); i++) {
  2056. eth->clks[i] = devm_clk_get(eth->dev,
  2057. mtk_clks_source_name[i]);
  2058. if (IS_ERR(eth->clks[i])) {
  2059. if (PTR_ERR(eth->clks[i]) == -EPROBE_DEFER)
  2060. return -EPROBE_DEFER;
  2061. if (eth->soc->required_clks & BIT(i)) {
  2062. dev_err(&pdev->dev, "clock %s not found\n",
  2063. mtk_clks_source_name[i]);
  2064. return -EINVAL;
  2065. }
  2066. eth->clks[i] = NULL;
  2067. }
  2068. }
  2069. eth->msg_enable = netif_msg_init(mtk_msg_level, MTK_DEFAULT_MSG_ENABLE);
  2070. INIT_WORK(&eth->pending_work, mtk_pending_work);
  2071. err = mtk_hw_init(eth);
  2072. if (err)
  2073. return err;
  2074. err = mtk_get_chip_id(eth, &eth->chip_id);
  2075. if (err)
  2076. return err;
  2077. eth->hwlro = mtk_is_hwlro_supported(eth);
  2078. for_each_child_of_node(pdev->dev.of_node, mac_np) {
  2079. if (!of_device_is_compatible(mac_np,
  2080. "mediatek,eth-mac"))
  2081. continue;
  2082. if (!of_device_is_available(mac_np))
  2083. continue;
  2084. err = mtk_add_mac(eth, mac_np);
  2085. if (err)
  2086. goto err_deinit_hw;
  2087. }
  2088. err = devm_request_irq(eth->dev, eth->irq[1], mtk_handle_irq_tx, 0,
  2089. dev_name(eth->dev), eth);
  2090. if (err)
  2091. goto err_free_dev;
  2092. err = devm_request_irq(eth->dev, eth->irq[2], mtk_handle_irq_rx, 0,
  2093. dev_name(eth->dev), eth);
  2094. if (err)
  2095. goto err_free_dev;
  2096. err = mtk_mdio_init(eth);
  2097. if (err)
  2098. goto err_free_dev;
  2099. for (i = 0; i < MTK_MAX_DEVS; i++) {
  2100. if (!eth->netdev[i])
  2101. continue;
  2102. err = register_netdev(eth->netdev[i]);
  2103. if (err) {
  2104. dev_err(eth->dev, "error bringing up device\n");
  2105. goto err_deinit_mdio;
  2106. } else
  2107. netif_info(eth, probe, eth->netdev[i],
  2108. "mediatek frame engine at 0x%08lx, irq %d\n",
  2109. eth->netdev[i]->base_addr, eth->irq[0]);
  2110. }
  2111. /* we run 2 devices on the same DMA ring so we need a dummy device
  2112. * for NAPI to work
  2113. */
  2114. init_dummy_netdev(&eth->dummy_dev);
  2115. netif_napi_add(&eth->dummy_dev, &eth->tx_napi, mtk_napi_tx,
  2116. MTK_NAPI_WEIGHT);
  2117. netif_napi_add(&eth->dummy_dev, &eth->rx_napi, mtk_napi_rx,
  2118. MTK_NAPI_WEIGHT);
  2119. platform_set_drvdata(pdev, eth);
  2120. return 0;
  2121. err_deinit_mdio:
  2122. mtk_mdio_cleanup(eth);
  2123. err_free_dev:
  2124. mtk_free_dev(eth);
  2125. err_deinit_hw:
  2126. mtk_hw_deinit(eth);
  2127. return err;
  2128. }
  2129. static int mtk_remove(struct platform_device *pdev)
  2130. {
  2131. struct mtk_eth *eth = platform_get_drvdata(pdev);
  2132. int i;
  2133. /* stop all devices to make sure that dma is properly shut down */
  2134. for (i = 0; i < MTK_MAC_COUNT; i++) {
  2135. if (!eth->netdev[i])
  2136. continue;
  2137. mtk_stop(eth->netdev[i]);
  2138. }
  2139. mtk_hw_deinit(eth);
  2140. netif_napi_del(&eth->tx_napi);
  2141. netif_napi_del(&eth->rx_napi);
  2142. mtk_cleanup(eth);
  2143. mtk_mdio_cleanup(eth);
  2144. return 0;
  2145. }
  2146. static const struct mtk_soc_data mt2701_data = {
  2147. .caps = MTK_GMAC1_TRGMII,
  2148. .required_clks = MT7623_CLKS_BITMAP
  2149. };
  2150. static const struct mtk_soc_data mt7622_data = {
  2151. .caps = MTK_DUAL_GMAC_SHARED_SGMII | MTK_GMAC1_ESW,
  2152. .required_clks = MT7622_CLKS_BITMAP
  2153. };
  2154. static const struct mtk_soc_data mt7623_data = {
  2155. .caps = MTK_GMAC1_TRGMII,
  2156. .required_clks = MT7623_CLKS_BITMAP
  2157. };
  2158. const struct of_device_id of_mtk_match[] = {
  2159. { .compatible = "mediatek,mt2701-eth", .data = &mt2701_data},
  2160. { .compatible = "mediatek,mt7622-eth", .data = &mt7622_data},
  2161. { .compatible = "mediatek,mt7623-eth", .data = &mt7623_data},
  2162. {},
  2163. };
  2164. MODULE_DEVICE_TABLE(of, of_mtk_match);
  2165. static struct platform_driver mtk_driver = {
  2166. .probe = mtk_probe,
  2167. .remove = mtk_remove,
  2168. .driver = {
  2169. .name = "mtk_soc_eth",
  2170. .of_match_table = of_mtk_match,
  2171. },
  2172. };
  2173. module_platform_driver(mtk_driver);
  2174. MODULE_LICENSE("GPL");
  2175. MODULE_AUTHOR("John Crispin <blogic@openwrt.org>");
  2176. MODULE_DESCRIPTION("Ethernet driver for MediaTek SoC");