jme.c 74 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325
  1. /*
  2. * JMicron JMC2x0 series PCIe Ethernet Linux Device Driver
  3. *
  4. * Copyright 2008 JMicron Technology Corporation
  5. * http://www.jmicron.com/
  6. * Copyright (c) 2009 - 2010 Guo-Fu Tseng <cooldavid@cooldavid.org>
  7. *
  8. * Author: Guo-Fu Tseng <cooldavid@cooldavid.org>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  22. *
  23. */
  24. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  25. #include <linux/module.h>
  26. #include <linux/kernel.h>
  27. #include <linux/pci.h>
  28. #include <linux/pci-aspm.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/crc32.h>
  34. #include <linux/delay.h>
  35. #include <linux/spinlock.h>
  36. #include <linux/in.h>
  37. #include <linux/ip.h>
  38. #include <linux/ipv6.h>
  39. #include <linux/tcp.h>
  40. #include <linux/udp.h>
  41. #include <linux/if_vlan.h>
  42. #include <linux/slab.h>
  43. #include <net/ip6_checksum.h>
  44. #include "jme.h"
  45. static int force_pseudohp = -1;
  46. static int no_pseudohp = -1;
  47. static int no_extplug = -1;
  48. module_param(force_pseudohp, int, 0);
  49. MODULE_PARM_DESC(force_pseudohp,
  50. "Enable pseudo hot-plug feature manually by driver instead of BIOS.");
  51. module_param(no_pseudohp, int, 0);
  52. MODULE_PARM_DESC(no_pseudohp, "Disable pseudo hot-plug feature.");
  53. module_param(no_extplug, int, 0);
  54. MODULE_PARM_DESC(no_extplug,
  55. "Do not use external plug signal for pseudo hot-plug.");
  56. static int
  57. jme_mdio_read(struct net_device *netdev, int phy, int reg)
  58. {
  59. struct jme_adapter *jme = netdev_priv(netdev);
  60. int i, val, again = (reg == MII_BMSR) ? 1 : 0;
  61. read_again:
  62. jwrite32(jme, JME_SMI, SMI_OP_REQ |
  63. smi_phy_addr(phy) |
  64. smi_reg_addr(reg));
  65. wmb();
  66. for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
  67. udelay(20);
  68. val = jread32(jme, JME_SMI);
  69. if ((val & SMI_OP_REQ) == 0)
  70. break;
  71. }
  72. if (i == 0) {
  73. pr_err("phy(%d) read timeout : %d\n", phy, reg);
  74. return 0;
  75. }
  76. if (again--)
  77. goto read_again;
  78. return (val & SMI_DATA_MASK) >> SMI_DATA_SHIFT;
  79. }
  80. static void
  81. jme_mdio_write(struct net_device *netdev,
  82. int phy, int reg, int val)
  83. {
  84. struct jme_adapter *jme = netdev_priv(netdev);
  85. int i;
  86. jwrite32(jme, JME_SMI, SMI_OP_WRITE | SMI_OP_REQ |
  87. ((val << SMI_DATA_SHIFT) & SMI_DATA_MASK) |
  88. smi_phy_addr(phy) | smi_reg_addr(reg));
  89. wmb();
  90. for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
  91. udelay(20);
  92. if ((jread32(jme, JME_SMI) & SMI_OP_REQ) == 0)
  93. break;
  94. }
  95. if (i == 0)
  96. pr_err("phy(%d) write timeout : %d\n", phy, reg);
  97. }
  98. static inline void
  99. jme_reset_phy_processor(struct jme_adapter *jme)
  100. {
  101. u32 val;
  102. jme_mdio_write(jme->dev,
  103. jme->mii_if.phy_id,
  104. MII_ADVERTISE, ADVERTISE_ALL |
  105. ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  106. if (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
  107. jme_mdio_write(jme->dev,
  108. jme->mii_if.phy_id,
  109. MII_CTRL1000,
  110. ADVERTISE_1000FULL | ADVERTISE_1000HALF);
  111. val = jme_mdio_read(jme->dev,
  112. jme->mii_if.phy_id,
  113. MII_BMCR);
  114. jme_mdio_write(jme->dev,
  115. jme->mii_if.phy_id,
  116. MII_BMCR, val | BMCR_RESET);
  117. }
  118. static void
  119. jme_setup_wakeup_frame(struct jme_adapter *jme,
  120. const u32 *mask, u32 crc, int fnr)
  121. {
  122. int i;
  123. /*
  124. * Setup CRC pattern
  125. */
  126. jwrite32(jme, JME_WFOI, WFOI_CRC_SEL | (fnr & WFOI_FRAME_SEL));
  127. wmb();
  128. jwrite32(jme, JME_WFODP, crc);
  129. wmb();
  130. /*
  131. * Setup Mask
  132. */
  133. for (i = 0 ; i < WAKEUP_FRAME_MASK_DWNR ; ++i) {
  134. jwrite32(jme, JME_WFOI,
  135. ((i << WFOI_MASK_SHIFT) & WFOI_MASK_SEL) |
  136. (fnr & WFOI_FRAME_SEL));
  137. wmb();
  138. jwrite32(jme, JME_WFODP, mask[i]);
  139. wmb();
  140. }
  141. }
  142. static inline void
  143. jme_mac_rxclk_off(struct jme_adapter *jme)
  144. {
  145. jme->reg_gpreg1 |= GPREG1_RXCLKOFF;
  146. jwrite32f(jme, JME_GPREG1, jme->reg_gpreg1);
  147. }
  148. static inline void
  149. jme_mac_rxclk_on(struct jme_adapter *jme)
  150. {
  151. jme->reg_gpreg1 &= ~GPREG1_RXCLKOFF;
  152. jwrite32f(jme, JME_GPREG1, jme->reg_gpreg1);
  153. }
  154. static inline void
  155. jme_mac_txclk_off(struct jme_adapter *jme)
  156. {
  157. jme->reg_ghc &= ~(GHC_TO_CLK_SRC | GHC_TXMAC_CLK_SRC);
  158. jwrite32f(jme, JME_GHC, jme->reg_ghc);
  159. }
  160. static inline void
  161. jme_mac_txclk_on(struct jme_adapter *jme)
  162. {
  163. u32 speed = jme->reg_ghc & GHC_SPEED;
  164. if (speed == GHC_SPEED_1000M)
  165. jme->reg_ghc |= GHC_TO_CLK_GPHY | GHC_TXMAC_CLK_GPHY;
  166. else
  167. jme->reg_ghc |= GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE;
  168. jwrite32f(jme, JME_GHC, jme->reg_ghc);
  169. }
  170. static inline void
  171. jme_reset_ghc_speed(struct jme_adapter *jme)
  172. {
  173. jme->reg_ghc &= ~(GHC_SPEED | GHC_DPX);
  174. jwrite32f(jme, JME_GHC, jme->reg_ghc);
  175. }
  176. static inline void
  177. jme_reset_250A2_workaround(struct jme_adapter *jme)
  178. {
  179. jme->reg_gpreg1 &= ~(GPREG1_HALFMODEPATCH |
  180. GPREG1_RSSPATCH);
  181. jwrite32(jme, JME_GPREG1, jme->reg_gpreg1);
  182. }
  183. static inline void
  184. jme_assert_ghc_reset(struct jme_adapter *jme)
  185. {
  186. jme->reg_ghc |= GHC_SWRST;
  187. jwrite32f(jme, JME_GHC, jme->reg_ghc);
  188. }
  189. static inline void
  190. jme_clear_ghc_reset(struct jme_adapter *jme)
  191. {
  192. jme->reg_ghc &= ~GHC_SWRST;
  193. jwrite32f(jme, JME_GHC, jme->reg_ghc);
  194. }
  195. static void
  196. jme_reset_mac_processor(struct jme_adapter *jme)
  197. {
  198. static const u32 mask[WAKEUP_FRAME_MASK_DWNR] = {0, 0, 0, 0};
  199. u32 crc = 0xCDCDCDCD;
  200. u32 gpreg0;
  201. int i;
  202. jme_reset_ghc_speed(jme);
  203. jme_reset_250A2_workaround(jme);
  204. jme_mac_rxclk_on(jme);
  205. jme_mac_txclk_on(jme);
  206. udelay(1);
  207. jme_assert_ghc_reset(jme);
  208. udelay(1);
  209. jme_mac_rxclk_off(jme);
  210. jme_mac_txclk_off(jme);
  211. udelay(1);
  212. jme_clear_ghc_reset(jme);
  213. udelay(1);
  214. jme_mac_rxclk_on(jme);
  215. jme_mac_txclk_on(jme);
  216. udelay(1);
  217. jme_mac_rxclk_off(jme);
  218. jme_mac_txclk_off(jme);
  219. jwrite32(jme, JME_RXDBA_LO, 0x00000000);
  220. jwrite32(jme, JME_RXDBA_HI, 0x00000000);
  221. jwrite32(jme, JME_RXQDC, 0x00000000);
  222. jwrite32(jme, JME_RXNDA, 0x00000000);
  223. jwrite32(jme, JME_TXDBA_LO, 0x00000000);
  224. jwrite32(jme, JME_TXDBA_HI, 0x00000000);
  225. jwrite32(jme, JME_TXQDC, 0x00000000);
  226. jwrite32(jme, JME_TXNDA, 0x00000000);
  227. jwrite32(jme, JME_RXMCHT_LO, 0x00000000);
  228. jwrite32(jme, JME_RXMCHT_HI, 0x00000000);
  229. for (i = 0 ; i < WAKEUP_FRAME_NR ; ++i)
  230. jme_setup_wakeup_frame(jme, mask, crc, i);
  231. if (jme->fpgaver)
  232. gpreg0 = GPREG0_DEFAULT | GPREG0_LNKINTPOLL;
  233. else
  234. gpreg0 = GPREG0_DEFAULT;
  235. jwrite32(jme, JME_GPREG0, gpreg0);
  236. }
  237. static inline void
  238. jme_clear_pm_enable_wol(struct jme_adapter *jme)
  239. {
  240. jwrite32(jme, JME_PMCS, PMCS_STMASK | jme->reg_pmcs);
  241. }
  242. static inline void
  243. jme_clear_pm_disable_wol(struct jme_adapter *jme)
  244. {
  245. jwrite32(jme, JME_PMCS, PMCS_STMASK);
  246. }
  247. static int
  248. jme_reload_eeprom(struct jme_adapter *jme)
  249. {
  250. u32 val;
  251. int i;
  252. val = jread32(jme, JME_SMBCSR);
  253. if (val & SMBCSR_EEPROMD) {
  254. val |= SMBCSR_CNACK;
  255. jwrite32(jme, JME_SMBCSR, val);
  256. val |= SMBCSR_RELOAD;
  257. jwrite32(jme, JME_SMBCSR, val);
  258. mdelay(12);
  259. for (i = JME_EEPROM_RELOAD_TIMEOUT; i > 0; --i) {
  260. mdelay(1);
  261. if ((jread32(jme, JME_SMBCSR) & SMBCSR_RELOAD) == 0)
  262. break;
  263. }
  264. if (i == 0) {
  265. pr_err("eeprom reload timeout\n");
  266. return -EIO;
  267. }
  268. }
  269. return 0;
  270. }
  271. static void
  272. jme_load_macaddr(struct net_device *netdev)
  273. {
  274. struct jme_adapter *jme = netdev_priv(netdev);
  275. unsigned char macaddr[ETH_ALEN];
  276. u32 val;
  277. spin_lock_bh(&jme->macaddr_lock);
  278. val = jread32(jme, JME_RXUMA_LO);
  279. macaddr[0] = (val >> 0) & 0xFF;
  280. macaddr[1] = (val >> 8) & 0xFF;
  281. macaddr[2] = (val >> 16) & 0xFF;
  282. macaddr[3] = (val >> 24) & 0xFF;
  283. val = jread32(jme, JME_RXUMA_HI);
  284. macaddr[4] = (val >> 0) & 0xFF;
  285. macaddr[5] = (val >> 8) & 0xFF;
  286. memcpy(netdev->dev_addr, macaddr, ETH_ALEN);
  287. spin_unlock_bh(&jme->macaddr_lock);
  288. }
  289. static inline void
  290. jme_set_rx_pcc(struct jme_adapter *jme, int p)
  291. {
  292. switch (p) {
  293. case PCC_OFF:
  294. jwrite32(jme, JME_PCCRX0,
  295. ((PCC_OFF_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  296. ((PCC_OFF_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  297. break;
  298. case PCC_P1:
  299. jwrite32(jme, JME_PCCRX0,
  300. ((PCC_P1_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  301. ((PCC_P1_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  302. break;
  303. case PCC_P2:
  304. jwrite32(jme, JME_PCCRX0,
  305. ((PCC_P2_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  306. ((PCC_P2_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  307. break;
  308. case PCC_P3:
  309. jwrite32(jme, JME_PCCRX0,
  310. ((PCC_P3_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
  311. ((PCC_P3_CNT << PCCRX_SHIFT) & PCCRX_MASK));
  312. break;
  313. default:
  314. break;
  315. }
  316. wmb();
  317. if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
  318. netif_info(jme, rx_status, jme->dev, "Switched to PCC_P%d\n", p);
  319. }
  320. static void
  321. jme_start_irq(struct jme_adapter *jme)
  322. {
  323. register struct dynpcc_info *dpi = &(jme->dpi);
  324. jme_set_rx_pcc(jme, PCC_P1);
  325. dpi->cur = PCC_P1;
  326. dpi->attempt = PCC_P1;
  327. dpi->cnt = 0;
  328. jwrite32(jme, JME_PCCTX,
  329. ((PCC_TX_TO << PCCTXTO_SHIFT) & PCCTXTO_MASK) |
  330. ((PCC_TX_CNT << PCCTX_SHIFT) & PCCTX_MASK) |
  331. PCCTXQ0_EN
  332. );
  333. /*
  334. * Enable Interrupts
  335. */
  336. jwrite32(jme, JME_IENS, INTR_ENABLE);
  337. }
  338. static inline void
  339. jme_stop_irq(struct jme_adapter *jme)
  340. {
  341. /*
  342. * Disable Interrupts
  343. */
  344. jwrite32f(jme, JME_IENC, INTR_ENABLE);
  345. }
  346. static u32
  347. jme_linkstat_from_phy(struct jme_adapter *jme)
  348. {
  349. u32 phylink, bmsr;
  350. phylink = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 17);
  351. bmsr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMSR);
  352. if (bmsr & BMSR_ANCOMP)
  353. phylink |= PHY_LINK_AUTONEG_COMPLETE;
  354. return phylink;
  355. }
  356. static inline void
  357. jme_set_phyfifo_5level(struct jme_adapter *jme)
  358. {
  359. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0004);
  360. }
  361. static inline void
  362. jme_set_phyfifo_8level(struct jme_adapter *jme)
  363. {
  364. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0000);
  365. }
  366. static int
  367. jme_check_link(struct net_device *netdev, int testonly)
  368. {
  369. struct jme_adapter *jme = netdev_priv(netdev);
  370. u32 phylink, cnt = JME_SPDRSV_TIMEOUT, bmcr;
  371. char linkmsg[64];
  372. int rc = 0;
  373. linkmsg[0] = '\0';
  374. if (jme->fpgaver)
  375. phylink = jme_linkstat_from_phy(jme);
  376. else
  377. phylink = jread32(jme, JME_PHY_LINK);
  378. if (phylink & PHY_LINK_UP) {
  379. if (!(phylink & PHY_LINK_AUTONEG_COMPLETE)) {
  380. /*
  381. * If we did not enable AN
  382. * Speed/Duplex Info should be obtained from SMI
  383. */
  384. phylink = PHY_LINK_UP;
  385. bmcr = jme_mdio_read(jme->dev,
  386. jme->mii_if.phy_id,
  387. MII_BMCR);
  388. phylink |= ((bmcr & BMCR_SPEED1000) &&
  389. (bmcr & BMCR_SPEED100) == 0) ?
  390. PHY_LINK_SPEED_1000M :
  391. (bmcr & BMCR_SPEED100) ?
  392. PHY_LINK_SPEED_100M :
  393. PHY_LINK_SPEED_10M;
  394. phylink |= (bmcr & BMCR_FULLDPLX) ?
  395. PHY_LINK_DUPLEX : 0;
  396. strcat(linkmsg, "Forced: ");
  397. } else {
  398. /*
  399. * Keep polling for speed/duplex resolve complete
  400. */
  401. while (!(phylink & PHY_LINK_SPEEDDPU_RESOLVED) &&
  402. --cnt) {
  403. udelay(1);
  404. if (jme->fpgaver)
  405. phylink = jme_linkstat_from_phy(jme);
  406. else
  407. phylink = jread32(jme, JME_PHY_LINK);
  408. }
  409. if (!cnt)
  410. pr_err("Waiting speed resolve timeout\n");
  411. strcat(linkmsg, "ANed: ");
  412. }
  413. if (jme->phylink == phylink) {
  414. rc = 1;
  415. goto out;
  416. }
  417. if (testonly)
  418. goto out;
  419. jme->phylink = phylink;
  420. /*
  421. * The speed/duplex setting of jme->reg_ghc already cleared
  422. * by jme_reset_mac_processor()
  423. */
  424. switch (phylink & PHY_LINK_SPEED_MASK) {
  425. case PHY_LINK_SPEED_10M:
  426. jme->reg_ghc |= GHC_SPEED_10M;
  427. strcat(linkmsg, "10 Mbps, ");
  428. break;
  429. case PHY_LINK_SPEED_100M:
  430. jme->reg_ghc |= GHC_SPEED_100M;
  431. strcat(linkmsg, "100 Mbps, ");
  432. break;
  433. case PHY_LINK_SPEED_1000M:
  434. jme->reg_ghc |= GHC_SPEED_1000M;
  435. strcat(linkmsg, "1000 Mbps, ");
  436. break;
  437. default:
  438. break;
  439. }
  440. if (phylink & PHY_LINK_DUPLEX) {
  441. jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT);
  442. jwrite32(jme, JME_TXTRHD, TXTRHD_FULLDUPLEX);
  443. jme->reg_ghc |= GHC_DPX;
  444. } else {
  445. jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT |
  446. TXMCS_BACKOFF |
  447. TXMCS_CARRIERSENSE |
  448. TXMCS_COLLISION);
  449. jwrite32(jme, JME_TXTRHD, TXTRHD_HALFDUPLEX);
  450. }
  451. jwrite32(jme, JME_GHC, jme->reg_ghc);
  452. if (is_buggy250(jme->pdev->device, jme->chiprev)) {
  453. jme->reg_gpreg1 &= ~(GPREG1_HALFMODEPATCH |
  454. GPREG1_RSSPATCH);
  455. if (!(phylink & PHY_LINK_DUPLEX))
  456. jme->reg_gpreg1 |= GPREG1_HALFMODEPATCH;
  457. switch (phylink & PHY_LINK_SPEED_MASK) {
  458. case PHY_LINK_SPEED_10M:
  459. jme_set_phyfifo_8level(jme);
  460. jme->reg_gpreg1 |= GPREG1_RSSPATCH;
  461. break;
  462. case PHY_LINK_SPEED_100M:
  463. jme_set_phyfifo_5level(jme);
  464. jme->reg_gpreg1 |= GPREG1_RSSPATCH;
  465. break;
  466. case PHY_LINK_SPEED_1000M:
  467. jme_set_phyfifo_8level(jme);
  468. break;
  469. default:
  470. break;
  471. }
  472. }
  473. jwrite32(jme, JME_GPREG1, jme->reg_gpreg1);
  474. strcat(linkmsg, (phylink & PHY_LINK_DUPLEX) ?
  475. "Full-Duplex, " :
  476. "Half-Duplex, ");
  477. strcat(linkmsg, (phylink & PHY_LINK_MDI_STAT) ?
  478. "MDI-X" :
  479. "MDI");
  480. netif_info(jme, link, jme->dev, "Link is up at %s\n", linkmsg);
  481. netif_carrier_on(netdev);
  482. } else {
  483. if (testonly)
  484. goto out;
  485. netif_info(jme, link, jme->dev, "Link is down\n");
  486. jme->phylink = 0;
  487. netif_carrier_off(netdev);
  488. }
  489. out:
  490. return rc;
  491. }
  492. static int
  493. jme_setup_tx_resources(struct jme_adapter *jme)
  494. {
  495. struct jme_ring *txring = &(jme->txring[0]);
  496. txring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
  497. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  498. &(txring->dmaalloc),
  499. GFP_ATOMIC);
  500. if (!txring->alloc)
  501. goto err_set_null;
  502. /*
  503. * 16 Bytes align
  504. */
  505. txring->desc = (void *)ALIGN((unsigned long)(txring->alloc),
  506. RING_DESC_ALIGN);
  507. txring->dma = ALIGN(txring->dmaalloc, RING_DESC_ALIGN);
  508. txring->next_to_use = 0;
  509. atomic_set(&txring->next_to_clean, 0);
  510. atomic_set(&txring->nr_free, jme->tx_ring_size);
  511. txring->bufinf = kzalloc(sizeof(struct jme_buffer_info) *
  512. jme->tx_ring_size, GFP_ATOMIC);
  513. if (unlikely(!(txring->bufinf)))
  514. goto err_free_txring;
  515. /*
  516. * Initialize Transmit Descriptors
  517. */
  518. memset(txring->alloc, 0, TX_RING_ALLOC_SIZE(jme->tx_ring_size));
  519. return 0;
  520. err_free_txring:
  521. dma_free_coherent(&(jme->pdev->dev),
  522. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  523. txring->alloc,
  524. txring->dmaalloc);
  525. err_set_null:
  526. txring->desc = NULL;
  527. txring->dmaalloc = 0;
  528. txring->dma = 0;
  529. txring->bufinf = NULL;
  530. return -ENOMEM;
  531. }
  532. static void
  533. jme_free_tx_resources(struct jme_adapter *jme)
  534. {
  535. int i;
  536. struct jme_ring *txring = &(jme->txring[0]);
  537. struct jme_buffer_info *txbi;
  538. if (txring->alloc) {
  539. if (txring->bufinf) {
  540. for (i = 0 ; i < jme->tx_ring_size ; ++i) {
  541. txbi = txring->bufinf + i;
  542. if (txbi->skb) {
  543. dev_kfree_skb(txbi->skb);
  544. txbi->skb = NULL;
  545. }
  546. txbi->mapping = 0;
  547. txbi->len = 0;
  548. txbi->nr_desc = 0;
  549. txbi->start_xmit = 0;
  550. }
  551. kfree(txring->bufinf);
  552. }
  553. dma_free_coherent(&(jme->pdev->dev),
  554. TX_RING_ALLOC_SIZE(jme->tx_ring_size),
  555. txring->alloc,
  556. txring->dmaalloc);
  557. txring->alloc = NULL;
  558. txring->desc = NULL;
  559. txring->dmaalloc = 0;
  560. txring->dma = 0;
  561. txring->bufinf = NULL;
  562. }
  563. txring->next_to_use = 0;
  564. atomic_set(&txring->next_to_clean, 0);
  565. atomic_set(&txring->nr_free, 0);
  566. }
  567. static inline void
  568. jme_enable_tx_engine(struct jme_adapter *jme)
  569. {
  570. /*
  571. * Select Queue 0
  572. */
  573. jwrite32(jme, JME_TXCS, TXCS_DEFAULT | TXCS_SELECT_QUEUE0);
  574. wmb();
  575. /*
  576. * Setup TX Queue 0 DMA Bass Address
  577. */
  578. jwrite32(jme, JME_TXDBA_LO, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
  579. jwrite32(jme, JME_TXDBA_HI, (__u64)(jme->txring[0].dma) >> 32);
  580. jwrite32(jme, JME_TXNDA, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
  581. /*
  582. * Setup TX Descptor Count
  583. */
  584. jwrite32(jme, JME_TXQDC, jme->tx_ring_size);
  585. /*
  586. * Enable TX Engine
  587. */
  588. wmb();
  589. jwrite32f(jme, JME_TXCS, jme->reg_txcs |
  590. TXCS_SELECT_QUEUE0 |
  591. TXCS_ENABLE);
  592. /*
  593. * Start clock for TX MAC Processor
  594. */
  595. jme_mac_txclk_on(jme);
  596. }
  597. static inline void
  598. jme_disable_tx_engine(struct jme_adapter *jme)
  599. {
  600. int i;
  601. u32 val;
  602. /*
  603. * Disable TX Engine
  604. */
  605. jwrite32(jme, JME_TXCS, jme->reg_txcs | TXCS_SELECT_QUEUE0);
  606. wmb();
  607. val = jread32(jme, JME_TXCS);
  608. for (i = JME_TX_DISABLE_TIMEOUT ; (val & TXCS_ENABLE) && i > 0 ; --i) {
  609. mdelay(1);
  610. val = jread32(jme, JME_TXCS);
  611. rmb();
  612. }
  613. if (!i)
  614. pr_err("Disable TX engine timeout\n");
  615. /*
  616. * Stop clock for TX MAC Processor
  617. */
  618. jme_mac_txclk_off(jme);
  619. }
  620. static void
  621. jme_set_clean_rxdesc(struct jme_adapter *jme, int i)
  622. {
  623. struct jme_ring *rxring = &(jme->rxring[0]);
  624. register struct rxdesc *rxdesc = rxring->desc;
  625. struct jme_buffer_info *rxbi = rxring->bufinf;
  626. rxdesc += i;
  627. rxbi += i;
  628. rxdesc->dw[0] = 0;
  629. rxdesc->dw[1] = 0;
  630. rxdesc->desc1.bufaddrh = cpu_to_le32((__u64)rxbi->mapping >> 32);
  631. rxdesc->desc1.bufaddrl = cpu_to_le32(
  632. (__u64)rxbi->mapping & 0xFFFFFFFFUL);
  633. rxdesc->desc1.datalen = cpu_to_le16(rxbi->len);
  634. if (jme->dev->features & NETIF_F_HIGHDMA)
  635. rxdesc->desc1.flags = RXFLAG_64BIT;
  636. wmb();
  637. rxdesc->desc1.flags |= RXFLAG_OWN | RXFLAG_INT;
  638. }
  639. static int
  640. jme_make_new_rx_buf(struct jme_adapter *jme, int i)
  641. {
  642. struct jme_ring *rxring = &(jme->rxring[0]);
  643. struct jme_buffer_info *rxbi = rxring->bufinf + i;
  644. struct sk_buff *skb;
  645. dma_addr_t mapping;
  646. skb = netdev_alloc_skb(jme->dev,
  647. jme->dev->mtu + RX_EXTRA_LEN);
  648. if (unlikely(!skb))
  649. return -ENOMEM;
  650. mapping = pci_map_page(jme->pdev, virt_to_page(skb->data),
  651. offset_in_page(skb->data), skb_tailroom(skb),
  652. PCI_DMA_FROMDEVICE);
  653. if (unlikely(pci_dma_mapping_error(jme->pdev, mapping))) {
  654. dev_kfree_skb(skb);
  655. return -ENOMEM;
  656. }
  657. if (likely(rxbi->mapping))
  658. pci_unmap_page(jme->pdev, rxbi->mapping,
  659. rxbi->len, PCI_DMA_FROMDEVICE);
  660. rxbi->skb = skb;
  661. rxbi->len = skb_tailroom(skb);
  662. rxbi->mapping = mapping;
  663. return 0;
  664. }
  665. static void
  666. jme_free_rx_buf(struct jme_adapter *jme, int i)
  667. {
  668. struct jme_ring *rxring = &(jme->rxring[0]);
  669. struct jme_buffer_info *rxbi = rxring->bufinf;
  670. rxbi += i;
  671. if (rxbi->skb) {
  672. pci_unmap_page(jme->pdev,
  673. rxbi->mapping,
  674. rxbi->len,
  675. PCI_DMA_FROMDEVICE);
  676. dev_kfree_skb(rxbi->skb);
  677. rxbi->skb = NULL;
  678. rxbi->mapping = 0;
  679. rxbi->len = 0;
  680. }
  681. }
  682. static void
  683. jme_free_rx_resources(struct jme_adapter *jme)
  684. {
  685. int i;
  686. struct jme_ring *rxring = &(jme->rxring[0]);
  687. if (rxring->alloc) {
  688. if (rxring->bufinf) {
  689. for (i = 0 ; i < jme->rx_ring_size ; ++i)
  690. jme_free_rx_buf(jme, i);
  691. kfree(rxring->bufinf);
  692. }
  693. dma_free_coherent(&(jme->pdev->dev),
  694. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  695. rxring->alloc,
  696. rxring->dmaalloc);
  697. rxring->alloc = NULL;
  698. rxring->desc = NULL;
  699. rxring->dmaalloc = 0;
  700. rxring->dma = 0;
  701. rxring->bufinf = NULL;
  702. }
  703. rxring->next_to_use = 0;
  704. atomic_set(&rxring->next_to_clean, 0);
  705. }
  706. static int
  707. jme_setup_rx_resources(struct jme_adapter *jme)
  708. {
  709. int i;
  710. struct jme_ring *rxring = &(jme->rxring[0]);
  711. rxring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
  712. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  713. &(rxring->dmaalloc),
  714. GFP_ATOMIC);
  715. if (!rxring->alloc)
  716. goto err_set_null;
  717. /*
  718. * 16 Bytes align
  719. */
  720. rxring->desc = (void *)ALIGN((unsigned long)(rxring->alloc),
  721. RING_DESC_ALIGN);
  722. rxring->dma = ALIGN(rxring->dmaalloc, RING_DESC_ALIGN);
  723. rxring->next_to_use = 0;
  724. atomic_set(&rxring->next_to_clean, 0);
  725. rxring->bufinf = kzalloc(sizeof(struct jme_buffer_info) *
  726. jme->rx_ring_size, GFP_ATOMIC);
  727. if (unlikely(!(rxring->bufinf)))
  728. goto err_free_rxring;
  729. /*
  730. * Initiallize Receive Descriptors
  731. */
  732. for (i = 0 ; i < jme->rx_ring_size ; ++i) {
  733. if (unlikely(jme_make_new_rx_buf(jme, i))) {
  734. jme_free_rx_resources(jme);
  735. return -ENOMEM;
  736. }
  737. jme_set_clean_rxdesc(jme, i);
  738. }
  739. return 0;
  740. err_free_rxring:
  741. dma_free_coherent(&(jme->pdev->dev),
  742. RX_RING_ALLOC_SIZE(jme->rx_ring_size),
  743. rxring->alloc,
  744. rxring->dmaalloc);
  745. err_set_null:
  746. rxring->desc = NULL;
  747. rxring->dmaalloc = 0;
  748. rxring->dma = 0;
  749. rxring->bufinf = NULL;
  750. return -ENOMEM;
  751. }
  752. static inline void
  753. jme_enable_rx_engine(struct jme_adapter *jme)
  754. {
  755. /*
  756. * Select Queue 0
  757. */
  758. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  759. RXCS_QUEUESEL_Q0);
  760. wmb();
  761. /*
  762. * Setup RX DMA Bass Address
  763. */
  764. jwrite32(jme, JME_RXDBA_LO, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
  765. jwrite32(jme, JME_RXDBA_HI, (__u64)(jme->rxring[0].dma) >> 32);
  766. jwrite32(jme, JME_RXNDA, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
  767. /*
  768. * Setup RX Descriptor Count
  769. */
  770. jwrite32(jme, JME_RXQDC, jme->rx_ring_size);
  771. /*
  772. * Setup Unicast Filter
  773. */
  774. jme_set_unicastaddr(jme->dev);
  775. jme_set_multi(jme->dev);
  776. /*
  777. * Enable RX Engine
  778. */
  779. wmb();
  780. jwrite32f(jme, JME_RXCS, jme->reg_rxcs |
  781. RXCS_QUEUESEL_Q0 |
  782. RXCS_ENABLE |
  783. RXCS_QST);
  784. /*
  785. * Start clock for RX MAC Processor
  786. */
  787. jme_mac_rxclk_on(jme);
  788. }
  789. static inline void
  790. jme_restart_rx_engine(struct jme_adapter *jme)
  791. {
  792. /*
  793. * Start RX Engine
  794. */
  795. jwrite32(jme, JME_RXCS, jme->reg_rxcs |
  796. RXCS_QUEUESEL_Q0 |
  797. RXCS_ENABLE |
  798. RXCS_QST);
  799. }
  800. static inline void
  801. jme_disable_rx_engine(struct jme_adapter *jme)
  802. {
  803. int i;
  804. u32 val;
  805. /*
  806. * Disable RX Engine
  807. */
  808. jwrite32(jme, JME_RXCS, jme->reg_rxcs);
  809. wmb();
  810. val = jread32(jme, JME_RXCS);
  811. for (i = JME_RX_DISABLE_TIMEOUT ; (val & RXCS_ENABLE) && i > 0 ; --i) {
  812. mdelay(1);
  813. val = jread32(jme, JME_RXCS);
  814. rmb();
  815. }
  816. if (!i)
  817. pr_err("Disable RX engine timeout\n");
  818. /*
  819. * Stop clock for RX MAC Processor
  820. */
  821. jme_mac_rxclk_off(jme);
  822. }
  823. static u16
  824. jme_udpsum(struct sk_buff *skb)
  825. {
  826. u16 csum = 0xFFFFu;
  827. if (skb->len < (ETH_HLEN + sizeof(struct iphdr)))
  828. return csum;
  829. if (skb->protocol != htons(ETH_P_IP))
  830. return csum;
  831. skb_set_network_header(skb, ETH_HLEN);
  832. if ((ip_hdr(skb)->protocol != IPPROTO_UDP) ||
  833. (skb->len < (ETH_HLEN +
  834. (ip_hdr(skb)->ihl << 2) +
  835. sizeof(struct udphdr)))) {
  836. skb_reset_network_header(skb);
  837. return csum;
  838. }
  839. skb_set_transport_header(skb,
  840. ETH_HLEN + (ip_hdr(skb)->ihl << 2));
  841. csum = udp_hdr(skb)->check;
  842. skb_reset_transport_header(skb);
  843. skb_reset_network_header(skb);
  844. return csum;
  845. }
  846. static int
  847. jme_rxsum_ok(struct jme_adapter *jme, u16 flags, struct sk_buff *skb)
  848. {
  849. if (!(flags & (RXWBFLAG_TCPON | RXWBFLAG_UDPON | RXWBFLAG_IPV4)))
  850. return false;
  851. if (unlikely((flags & (RXWBFLAG_MF | RXWBFLAG_TCPON | RXWBFLAG_TCPCS))
  852. == RXWBFLAG_TCPON)) {
  853. if (flags & RXWBFLAG_IPV4)
  854. netif_err(jme, rx_err, jme->dev, "TCP Checksum error\n");
  855. return false;
  856. }
  857. if (unlikely((flags & (RXWBFLAG_MF | RXWBFLAG_UDPON | RXWBFLAG_UDPCS))
  858. == RXWBFLAG_UDPON) && jme_udpsum(skb)) {
  859. if (flags & RXWBFLAG_IPV4)
  860. netif_err(jme, rx_err, jme->dev, "UDP Checksum error\n");
  861. return false;
  862. }
  863. if (unlikely((flags & (RXWBFLAG_IPV4 | RXWBFLAG_IPCS))
  864. == RXWBFLAG_IPV4)) {
  865. netif_err(jme, rx_err, jme->dev, "IPv4 Checksum error\n");
  866. return false;
  867. }
  868. return true;
  869. }
  870. static void
  871. jme_alloc_and_feed_skb(struct jme_adapter *jme, int idx)
  872. {
  873. struct jme_ring *rxring = &(jme->rxring[0]);
  874. struct rxdesc *rxdesc = rxring->desc;
  875. struct jme_buffer_info *rxbi = rxring->bufinf;
  876. struct sk_buff *skb;
  877. int framesize;
  878. rxdesc += idx;
  879. rxbi += idx;
  880. skb = rxbi->skb;
  881. pci_dma_sync_single_for_cpu(jme->pdev,
  882. rxbi->mapping,
  883. rxbi->len,
  884. PCI_DMA_FROMDEVICE);
  885. if (unlikely(jme_make_new_rx_buf(jme, idx))) {
  886. pci_dma_sync_single_for_device(jme->pdev,
  887. rxbi->mapping,
  888. rxbi->len,
  889. PCI_DMA_FROMDEVICE);
  890. ++(NET_STAT(jme).rx_dropped);
  891. } else {
  892. framesize = le16_to_cpu(rxdesc->descwb.framesize)
  893. - RX_PREPAD_SIZE;
  894. skb_reserve(skb, RX_PREPAD_SIZE);
  895. skb_put(skb, framesize);
  896. skb->protocol = eth_type_trans(skb, jme->dev);
  897. if (jme_rxsum_ok(jme, le16_to_cpu(rxdesc->descwb.flags), skb))
  898. skb->ip_summed = CHECKSUM_UNNECESSARY;
  899. else
  900. skb_checksum_none_assert(skb);
  901. if (rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_TAGON)) {
  902. u16 vid = le16_to_cpu(rxdesc->descwb.vlan);
  903. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
  904. NET_STAT(jme).rx_bytes += 4;
  905. }
  906. jme->jme_rx(skb);
  907. if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_DEST)) ==
  908. cpu_to_le16(RXWBFLAG_DEST_MUL))
  909. ++(NET_STAT(jme).multicast);
  910. NET_STAT(jme).rx_bytes += framesize;
  911. ++(NET_STAT(jme).rx_packets);
  912. }
  913. jme_set_clean_rxdesc(jme, idx);
  914. }
  915. static int
  916. jme_process_receive(struct jme_adapter *jme, int limit)
  917. {
  918. struct jme_ring *rxring = &(jme->rxring[0]);
  919. struct rxdesc *rxdesc = rxring->desc;
  920. int i, j, ccnt, desccnt, mask = jme->rx_ring_mask;
  921. if (unlikely(!atomic_dec_and_test(&jme->rx_cleaning)))
  922. goto out_inc;
  923. if (unlikely(atomic_read(&jme->link_changing) != 1))
  924. goto out_inc;
  925. if (unlikely(!netif_carrier_ok(jme->dev)))
  926. goto out_inc;
  927. i = atomic_read(&rxring->next_to_clean);
  928. while (limit > 0) {
  929. rxdesc = rxring->desc;
  930. rxdesc += i;
  931. if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_OWN)) ||
  932. !(rxdesc->descwb.desccnt & RXWBDCNT_WBCPL))
  933. goto out;
  934. --limit;
  935. rmb();
  936. desccnt = rxdesc->descwb.desccnt & RXWBDCNT_DCNT;
  937. if (unlikely(desccnt > 1 ||
  938. rxdesc->descwb.errstat & RXWBERR_ALLERR)) {
  939. if (rxdesc->descwb.errstat & RXWBERR_CRCERR)
  940. ++(NET_STAT(jme).rx_crc_errors);
  941. else if (rxdesc->descwb.errstat & RXWBERR_OVERUN)
  942. ++(NET_STAT(jme).rx_fifo_errors);
  943. else
  944. ++(NET_STAT(jme).rx_errors);
  945. if (desccnt > 1)
  946. limit -= desccnt - 1;
  947. for (j = i, ccnt = desccnt ; ccnt-- ; ) {
  948. jme_set_clean_rxdesc(jme, j);
  949. j = (j + 1) & (mask);
  950. }
  951. } else {
  952. jme_alloc_and_feed_skb(jme, i);
  953. }
  954. i = (i + desccnt) & (mask);
  955. }
  956. out:
  957. atomic_set(&rxring->next_to_clean, i);
  958. out_inc:
  959. atomic_inc(&jme->rx_cleaning);
  960. return limit > 0 ? limit : 0;
  961. }
  962. static void
  963. jme_attempt_pcc(struct dynpcc_info *dpi, int atmp)
  964. {
  965. if (likely(atmp == dpi->cur)) {
  966. dpi->cnt = 0;
  967. return;
  968. }
  969. if (dpi->attempt == atmp) {
  970. ++(dpi->cnt);
  971. } else {
  972. dpi->attempt = atmp;
  973. dpi->cnt = 0;
  974. }
  975. }
  976. static void
  977. jme_dynamic_pcc(struct jme_adapter *jme)
  978. {
  979. register struct dynpcc_info *dpi = &(jme->dpi);
  980. if ((NET_STAT(jme).rx_bytes - dpi->last_bytes) > PCC_P3_THRESHOLD)
  981. jme_attempt_pcc(dpi, PCC_P3);
  982. else if ((NET_STAT(jme).rx_packets - dpi->last_pkts) > PCC_P2_THRESHOLD ||
  983. dpi->intr_cnt > PCC_INTR_THRESHOLD)
  984. jme_attempt_pcc(dpi, PCC_P2);
  985. else
  986. jme_attempt_pcc(dpi, PCC_P1);
  987. if (unlikely(dpi->attempt != dpi->cur && dpi->cnt > 5)) {
  988. if (dpi->attempt < dpi->cur)
  989. tasklet_schedule(&jme->rxclean_task);
  990. jme_set_rx_pcc(jme, dpi->attempt);
  991. dpi->cur = dpi->attempt;
  992. dpi->cnt = 0;
  993. }
  994. }
  995. static void
  996. jme_start_pcc_timer(struct jme_adapter *jme)
  997. {
  998. struct dynpcc_info *dpi = &(jme->dpi);
  999. dpi->last_bytes = NET_STAT(jme).rx_bytes;
  1000. dpi->last_pkts = NET_STAT(jme).rx_packets;
  1001. dpi->intr_cnt = 0;
  1002. jwrite32(jme, JME_TMCSR,
  1003. TMCSR_EN | ((0xFFFFFF - PCC_INTERVAL_US) & TMCSR_CNT));
  1004. }
  1005. static inline void
  1006. jme_stop_pcc_timer(struct jme_adapter *jme)
  1007. {
  1008. jwrite32(jme, JME_TMCSR, 0);
  1009. }
  1010. static void
  1011. jme_shutdown_nic(struct jme_adapter *jme)
  1012. {
  1013. u32 phylink;
  1014. phylink = jme_linkstat_from_phy(jme);
  1015. if (!(phylink & PHY_LINK_UP)) {
  1016. /*
  1017. * Disable all interrupt before issue timer
  1018. */
  1019. jme_stop_irq(jme);
  1020. jwrite32(jme, JME_TIMER2, TMCSR_EN | 0xFFFFFE);
  1021. }
  1022. }
  1023. static void
  1024. jme_pcc_tasklet(unsigned long arg)
  1025. {
  1026. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1027. struct net_device *netdev = jme->dev;
  1028. if (unlikely(test_bit(JME_FLAG_SHUTDOWN, &jme->flags))) {
  1029. jme_shutdown_nic(jme);
  1030. return;
  1031. }
  1032. if (unlikely(!netif_carrier_ok(netdev) ||
  1033. (atomic_read(&jme->link_changing) != 1)
  1034. )) {
  1035. jme_stop_pcc_timer(jme);
  1036. return;
  1037. }
  1038. if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
  1039. jme_dynamic_pcc(jme);
  1040. jme_start_pcc_timer(jme);
  1041. }
  1042. static inline void
  1043. jme_polling_mode(struct jme_adapter *jme)
  1044. {
  1045. jme_set_rx_pcc(jme, PCC_OFF);
  1046. }
  1047. static inline void
  1048. jme_interrupt_mode(struct jme_adapter *jme)
  1049. {
  1050. jme_set_rx_pcc(jme, PCC_P1);
  1051. }
  1052. static inline int
  1053. jme_pseudo_hotplug_enabled(struct jme_adapter *jme)
  1054. {
  1055. u32 apmc;
  1056. apmc = jread32(jme, JME_APMC);
  1057. return apmc & JME_APMC_PSEUDO_HP_EN;
  1058. }
  1059. static void
  1060. jme_start_shutdown_timer(struct jme_adapter *jme)
  1061. {
  1062. u32 apmc;
  1063. apmc = jread32(jme, JME_APMC) | JME_APMC_PCIE_SD_EN;
  1064. apmc &= ~JME_APMC_EPIEN_CTRL;
  1065. if (!no_extplug) {
  1066. jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_EN);
  1067. wmb();
  1068. }
  1069. jwrite32f(jme, JME_APMC, apmc);
  1070. jwrite32f(jme, JME_TIMER2, 0);
  1071. set_bit(JME_FLAG_SHUTDOWN, &jme->flags);
  1072. jwrite32(jme, JME_TMCSR,
  1073. TMCSR_EN | ((0xFFFFFF - APMC_PHP_SHUTDOWN_DELAY) & TMCSR_CNT));
  1074. }
  1075. static void
  1076. jme_stop_shutdown_timer(struct jme_adapter *jme)
  1077. {
  1078. u32 apmc;
  1079. jwrite32f(jme, JME_TMCSR, 0);
  1080. jwrite32f(jme, JME_TIMER2, 0);
  1081. clear_bit(JME_FLAG_SHUTDOWN, &jme->flags);
  1082. apmc = jread32(jme, JME_APMC);
  1083. apmc &= ~(JME_APMC_PCIE_SD_EN | JME_APMC_EPIEN_CTRL);
  1084. jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_DIS);
  1085. wmb();
  1086. jwrite32f(jme, JME_APMC, apmc);
  1087. }
  1088. static void
  1089. jme_link_change_tasklet(unsigned long arg)
  1090. {
  1091. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1092. struct net_device *netdev = jme->dev;
  1093. int rc;
  1094. while (!atomic_dec_and_test(&jme->link_changing)) {
  1095. atomic_inc(&jme->link_changing);
  1096. netif_info(jme, intr, jme->dev, "Get link change lock failed\n");
  1097. while (atomic_read(&jme->link_changing) != 1)
  1098. netif_info(jme, intr, jme->dev, "Waiting link change lock\n");
  1099. }
  1100. if (jme_check_link(netdev, 1) && jme->old_mtu == netdev->mtu)
  1101. goto out;
  1102. jme->old_mtu = netdev->mtu;
  1103. netif_stop_queue(netdev);
  1104. if (jme_pseudo_hotplug_enabled(jme))
  1105. jme_stop_shutdown_timer(jme);
  1106. jme_stop_pcc_timer(jme);
  1107. tasklet_disable(&jme->txclean_task);
  1108. tasklet_disable(&jme->rxclean_task);
  1109. tasklet_disable(&jme->rxempty_task);
  1110. if (netif_carrier_ok(netdev)) {
  1111. jme_disable_rx_engine(jme);
  1112. jme_disable_tx_engine(jme);
  1113. jme_reset_mac_processor(jme);
  1114. jme_free_rx_resources(jme);
  1115. jme_free_tx_resources(jme);
  1116. if (test_bit(JME_FLAG_POLL, &jme->flags))
  1117. jme_polling_mode(jme);
  1118. netif_carrier_off(netdev);
  1119. }
  1120. jme_check_link(netdev, 0);
  1121. if (netif_carrier_ok(netdev)) {
  1122. rc = jme_setup_rx_resources(jme);
  1123. if (rc) {
  1124. pr_err("Allocating resources for RX error, Device STOPPED!\n");
  1125. goto out_enable_tasklet;
  1126. }
  1127. rc = jme_setup_tx_resources(jme);
  1128. if (rc) {
  1129. pr_err("Allocating resources for TX error, Device STOPPED!\n");
  1130. goto err_out_free_rx_resources;
  1131. }
  1132. jme_enable_rx_engine(jme);
  1133. jme_enable_tx_engine(jme);
  1134. netif_start_queue(netdev);
  1135. if (test_bit(JME_FLAG_POLL, &jme->flags))
  1136. jme_interrupt_mode(jme);
  1137. jme_start_pcc_timer(jme);
  1138. } else if (jme_pseudo_hotplug_enabled(jme)) {
  1139. jme_start_shutdown_timer(jme);
  1140. }
  1141. goto out_enable_tasklet;
  1142. err_out_free_rx_resources:
  1143. jme_free_rx_resources(jme);
  1144. out_enable_tasklet:
  1145. tasklet_enable(&jme->txclean_task);
  1146. tasklet_enable(&jme->rxclean_task);
  1147. tasklet_enable(&jme->rxempty_task);
  1148. out:
  1149. atomic_inc(&jme->link_changing);
  1150. }
  1151. static void
  1152. jme_rx_clean_tasklet(unsigned long arg)
  1153. {
  1154. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1155. struct dynpcc_info *dpi = &(jme->dpi);
  1156. jme_process_receive(jme, jme->rx_ring_size);
  1157. ++(dpi->intr_cnt);
  1158. }
  1159. static int
  1160. jme_poll(JME_NAPI_HOLDER(holder), JME_NAPI_WEIGHT(budget))
  1161. {
  1162. struct jme_adapter *jme = jme_napi_priv(holder);
  1163. int rest;
  1164. rest = jme_process_receive(jme, JME_NAPI_WEIGHT_VAL(budget));
  1165. while (atomic_read(&jme->rx_empty) > 0) {
  1166. atomic_dec(&jme->rx_empty);
  1167. ++(NET_STAT(jme).rx_dropped);
  1168. jme_restart_rx_engine(jme);
  1169. }
  1170. atomic_inc(&jme->rx_empty);
  1171. if (rest) {
  1172. JME_RX_COMPLETE(netdev, holder);
  1173. jme_interrupt_mode(jme);
  1174. }
  1175. JME_NAPI_WEIGHT_SET(budget, rest);
  1176. return JME_NAPI_WEIGHT_VAL(budget) - rest;
  1177. }
  1178. static void
  1179. jme_rx_empty_tasklet(unsigned long arg)
  1180. {
  1181. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1182. if (unlikely(atomic_read(&jme->link_changing) != 1))
  1183. return;
  1184. if (unlikely(!netif_carrier_ok(jme->dev)))
  1185. return;
  1186. netif_info(jme, rx_status, jme->dev, "RX Queue Full!\n");
  1187. jme_rx_clean_tasklet(arg);
  1188. while (atomic_read(&jme->rx_empty) > 0) {
  1189. atomic_dec(&jme->rx_empty);
  1190. ++(NET_STAT(jme).rx_dropped);
  1191. jme_restart_rx_engine(jme);
  1192. }
  1193. atomic_inc(&jme->rx_empty);
  1194. }
  1195. static void
  1196. jme_wake_queue_if_stopped(struct jme_adapter *jme)
  1197. {
  1198. struct jme_ring *txring = &(jme->txring[0]);
  1199. smp_wmb();
  1200. if (unlikely(netif_queue_stopped(jme->dev) &&
  1201. atomic_read(&txring->nr_free) >= (jme->tx_wake_threshold))) {
  1202. netif_info(jme, tx_done, jme->dev, "TX Queue Waked\n");
  1203. netif_wake_queue(jme->dev);
  1204. }
  1205. }
  1206. static void
  1207. jme_tx_clean_tasklet(unsigned long arg)
  1208. {
  1209. struct jme_adapter *jme = (struct jme_adapter *)arg;
  1210. struct jme_ring *txring = &(jme->txring[0]);
  1211. struct txdesc *txdesc = txring->desc;
  1212. struct jme_buffer_info *txbi = txring->bufinf, *ctxbi, *ttxbi;
  1213. int i, j, cnt = 0, max, err, mask;
  1214. tx_dbg(jme, "Into txclean\n");
  1215. if (unlikely(!atomic_dec_and_test(&jme->tx_cleaning)))
  1216. goto out;
  1217. if (unlikely(atomic_read(&jme->link_changing) != 1))
  1218. goto out;
  1219. if (unlikely(!netif_carrier_ok(jme->dev)))
  1220. goto out;
  1221. max = jme->tx_ring_size - atomic_read(&txring->nr_free);
  1222. mask = jme->tx_ring_mask;
  1223. for (i = atomic_read(&txring->next_to_clean) ; cnt < max ; ) {
  1224. ctxbi = txbi + i;
  1225. if (likely(ctxbi->skb &&
  1226. !(txdesc[i].descwb.flags & TXWBFLAG_OWN))) {
  1227. tx_dbg(jme, "txclean: %d+%d@%lu\n",
  1228. i, ctxbi->nr_desc, jiffies);
  1229. err = txdesc[i].descwb.flags & TXWBFLAG_ALLERR;
  1230. for (j = 1 ; j < ctxbi->nr_desc ; ++j) {
  1231. ttxbi = txbi + ((i + j) & (mask));
  1232. txdesc[(i + j) & (mask)].dw[0] = 0;
  1233. pci_unmap_page(jme->pdev,
  1234. ttxbi->mapping,
  1235. ttxbi->len,
  1236. PCI_DMA_TODEVICE);
  1237. ttxbi->mapping = 0;
  1238. ttxbi->len = 0;
  1239. }
  1240. dev_kfree_skb(ctxbi->skb);
  1241. cnt += ctxbi->nr_desc;
  1242. if (unlikely(err)) {
  1243. ++(NET_STAT(jme).tx_carrier_errors);
  1244. } else {
  1245. ++(NET_STAT(jme).tx_packets);
  1246. NET_STAT(jme).tx_bytes += ctxbi->len;
  1247. }
  1248. ctxbi->skb = NULL;
  1249. ctxbi->len = 0;
  1250. ctxbi->start_xmit = 0;
  1251. } else {
  1252. break;
  1253. }
  1254. i = (i + ctxbi->nr_desc) & mask;
  1255. ctxbi->nr_desc = 0;
  1256. }
  1257. tx_dbg(jme, "txclean: done %d@%lu\n", i, jiffies);
  1258. atomic_set(&txring->next_to_clean, i);
  1259. atomic_add(cnt, &txring->nr_free);
  1260. jme_wake_queue_if_stopped(jme);
  1261. out:
  1262. atomic_inc(&jme->tx_cleaning);
  1263. }
  1264. static void
  1265. jme_intr_msi(struct jme_adapter *jme, u32 intrstat)
  1266. {
  1267. /*
  1268. * Disable interrupt
  1269. */
  1270. jwrite32f(jme, JME_IENC, INTR_ENABLE);
  1271. if (intrstat & (INTR_LINKCH | INTR_SWINTR)) {
  1272. /*
  1273. * Link change event is critical
  1274. * all other events are ignored
  1275. */
  1276. jwrite32(jme, JME_IEVE, intrstat);
  1277. tasklet_schedule(&jme->linkch_task);
  1278. goto out_reenable;
  1279. }
  1280. if (intrstat & INTR_TMINTR) {
  1281. jwrite32(jme, JME_IEVE, INTR_TMINTR);
  1282. tasklet_schedule(&jme->pcc_task);
  1283. }
  1284. if (intrstat & (INTR_PCCTXTO | INTR_PCCTX)) {
  1285. jwrite32(jme, JME_IEVE, INTR_PCCTXTO | INTR_PCCTX | INTR_TX0);
  1286. tasklet_schedule(&jme->txclean_task);
  1287. }
  1288. if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
  1289. jwrite32(jme, JME_IEVE, (intrstat & (INTR_PCCRX0TO |
  1290. INTR_PCCRX0 |
  1291. INTR_RX0EMP)) |
  1292. INTR_RX0);
  1293. }
  1294. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  1295. if (intrstat & INTR_RX0EMP)
  1296. atomic_inc(&jme->rx_empty);
  1297. if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
  1298. if (likely(JME_RX_SCHEDULE_PREP(jme))) {
  1299. jme_polling_mode(jme);
  1300. JME_RX_SCHEDULE(jme);
  1301. }
  1302. }
  1303. } else {
  1304. if (intrstat & INTR_RX0EMP) {
  1305. atomic_inc(&jme->rx_empty);
  1306. tasklet_hi_schedule(&jme->rxempty_task);
  1307. } else if (intrstat & (INTR_PCCRX0TO | INTR_PCCRX0)) {
  1308. tasklet_hi_schedule(&jme->rxclean_task);
  1309. }
  1310. }
  1311. out_reenable:
  1312. /*
  1313. * Re-enable interrupt
  1314. */
  1315. jwrite32f(jme, JME_IENS, INTR_ENABLE);
  1316. }
  1317. static irqreturn_t
  1318. jme_intr(int irq, void *dev_id)
  1319. {
  1320. struct net_device *netdev = dev_id;
  1321. struct jme_adapter *jme = netdev_priv(netdev);
  1322. u32 intrstat;
  1323. intrstat = jread32(jme, JME_IEVE);
  1324. /*
  1325. * Check if it's really an interrupt for us
  1326. */
  1327. if (unlikely((intrstat & INTR_ENABLE) == 0))
  1328. return IRQ_NONE;
  1329. /*
  1330. * Check if the device still exist
  1331. */
  1332. if (unlikely(intrstat == ~((typeof(intrstat))0)))
  1333. return IRQ_NONE;
  1334. jme_intr_msi(jme, intrstat);
  1335. return IRQ_HANDLED;
  1336. }
  1337. static irqreturn_t
  1338. jme_msi(int irq, void *dev_id)
  1339. {
  1340. struct net_device *netdev = dev_id;
  1341. struct jme_adapter *jme = netdev_priv(netdev);
  1342. u32 intrstat;
  1343. intrstat = jread32(jme, JME_IEVE);
  1344. jme_intr_msi(jme, intrstat);
  1345. return IRQ_HANDLED;
  1346. }
  1347. static void
  1348. jme_reset_link(struct jme_adapter *jme)
  1349. {
  1350. jwrite32(jme, JME_TMCSR, TMCSR_SWIT);
  1351. }
  1352. static void
  1353. jme_restart_an(struct jme_adapter *jme)
  1354. {
  1355. u32 bmcr;
  1356. spin_lock_bh(&jme->phy_lock);
  1357. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1358. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1359. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
  1360. spin_unlock_bh(&jme->phy_lock);
  1361. }
  1362. static int
  1363. jme_request_irq(struct jme_adapter *jme)
  1364. {
  1365. int rc;
  1366. struct net_device *netdev = jme->dev;
  1367. irq_handler_t handler = jme_intr;
  1368. int irq_flags = IRQF_SHARED;
  1369. if (!pci_enable_msi(jme->pdev)) {
  1370. set_bit(JME_FLAG_MSI, &jme->flags);
  1371. handler = jme_msi;
  1372. irq_flags = 0;
  1373. }
  1374. rc = request_irq(jme->pdev->irq, handler, irq_flags, netdev->name,
  1375. netdev);
  1376. if (rc) {
  1377. netdev_err(netdev,
  1378. "Unable to request %s interrupt (return: %d)\n",
  1379. test_bit(JME_FLAG_MSI, &jme->flags) ? "MSI" : "INTx",
  1380. rc);
  1381. if (test_bit(JME_FLAG_MSI, &jme->flags)) {
  1382. pci_disable_msi(jme->pdev);
  1383. clear_bit(JME_FLAG_MSI, &jme->flags);
  1384. }
  1385. } else {
  1386. netdev->irq = jme->pdev->irq;
  1387. }
  1388. return rc;
  1389. }
  1390. static void
  1391. jme_free_irq(struct jme_adapter *jme)
  1392. {
  1393. free_irq(jme->pdev->irq, jme->dev);
  1394. if (test_bit(JME_FLAG_MSI, &jme->flags)) {
  1395. pci_disable_msi(jme->pdev);
  1396. clear_bit(JME_FLAG_MSI, &jme->flags);
  1397. jme->dev->irq = jme->pdev->irq;
  1398. }
  1399. }
  1400. static inline void
  1401. jme_new_phy_on(struct jme_adapter *jme)
  1402. {
  1403. u32 reg;
  1404. reg = jread32(jme, JME_PHY_PWR);
  1405. reg &= ~(PHY_PWR_DWN1SEL | PHY_PWR_DWN1SW |
  1406. PHY_PWR_DWN2 | PHY_PWR_CLKSEL);
  1407. jwrite32(jme, JME_PHY_PWR, reg);
  1408. pci_read_config_dword(jme->pdev, PCI_PRIV_PE1, &reg);
  1409. reg &= ~PE1_GPREG0_PBG;
  1410. reg |= PE1_GPREG0_ENBG;
  1411. pci_write_config_dword(jme->pdev, PCI_PRIV_PE1, reg);
  1412. }
  1413. static inline void
  1414. jme_new_phy_off(struct jme_adapter *jme)
  1415. {
  1416. u32 reg;
  1417. reg = jread32(jme, JME_PHY_PWR);
  1418. reg |= PHY_PWR_DWN1SEL | PHY_PWR_DWN1SW |
  1419. PHY_PWR_DWN2 | PHY_PWR_CLKSEL;
  1420. jwrite32(jme, JME_PHY_PWR, reg);
  1421. pci_read_config_dword(jme->pdev, PCI_PRIV_PE1, &reg);
  1422. reg &= ~PE1_GPREG0_PBG;
  1423. reg |= PE1_GPREG0_PDD3COLD;
  1424. pci_write_config_dword(jme->pdev, PCI_PRIV_PE1, reg);
  1425. }
  1426. static inline void
  1427. jme_phy_on(struct jme_adapter *jme)
  1428. {
  1429. u32 bmcr;
  1430. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1431. bmcr &= ~BMCR_PDOWN;
  1432. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
  1433. if (new_phy_power_ctrl(jme->chip_main_rev))
  1434. jme_new_phy_on(jme);
  1435. }
  1436. static inline void
  1437. jme_phy_off(struct jme_adapter *jme)
  1438. {
  1439. u32 bmcr;
  1440. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1441. bmcr |= BMCR_PDOWN;
  1442. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
  1443. if (new_phy_power_ctrl(jme->chip_main_rev))
  1444. jme_new_phy_off(jme);
  1445. }
  1446. static int
  1447. jme_phy_specreg_read(struct jme_adapter *jme, u32 specreg)
  1448. {
  1449. u32 phy_addr;
  1450. phy_addr = JM_PHY_SPEC_REG_READ | specreg;
  1451. jme_mdio_write(jme->dev, jme->mii_if.phy_id, JM_PHY_SPEC_ADDR_REG,
  1452. phy_addr);
  1453. return jme_mdio_read(jme->dev, jme->mii_if.phy_id,
  1454. JM_PHY_SPEC_DATA_REG);
  1455. }
  1456. static void
  1457. jme_phy_specreg_write(struct jme_adapter *jme, u32 ext_reg, u32 phy_data)
  1458. {
  1459. u32 phy_addr;
  1460. phy_addr = JM_PHY_SPEC_REG_WRITE | ext_reg;
  1461. jme_mdio_write(jme->dev, jme->mii_if.phy_id, JM_PHY_SPEC_DATA_REG,
  1462. phy_data);
  1463. jme_mdio_write(jme->dev, jme->mii_if.phy_id, JM_PHY_SPEC_ADDR_REG,
  1464. phy_addr);
  1465. }
  1466. static int
  1467. jme_phy_calibration(struct jme_adapter *jme)
  1468. {
  1469. u32 ctrl1000, phy_data;
  1470. jme_phy_off(jme);
  1471. jme_phy_on(jme);
  1472. /* Enabel PHY test mode 1 */
  1473. ctrl1000 = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_CTRL1000);
  1474. ctrl1000 &= ~PHY_GAD_TEST_MODE_MSK;
  1475. ctrl1000 |= PHY_GAD_TEST_MODE_1;
  1476. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_CTRL1000, ctrl1000);
  1477. phy_data = jme_phy_specreg_read(jme, JM_PHY_EXT_COMM_2_REG);
  1478. phy_data &= ~JM_PHY_EXT_COMM_2_CALI_MODE_0;
  1479. phy_data |= JM_PHY_EXT_COMM_2_CALI_LATCH |
  1480. JM_PHY_EXT_COMM_2_CALI_ENABLE;
  1481. jme_phy_specreg_write(jme, JM_PHY_EXT_COMM_2_REG, phy_data);
  1482. msleep(20);
  1483. phy_data = jme_phy_specreg_read(jme, JM_PHY_EXT_COMM_2_REG);
  1484. phy_data &= ~(JM_PHY_EXT_COMM_2_CALI_ENABLE |
  1485. JM_PHY_EXT_COMM_2_CALI_MODE_0 |
  1486. JM_PHY_EXT_COMM_2_CALI_LATCH);
  1487. jme_phy_specreg_write(jme, JM_PHY_EXT_COMM_2_REG, phy_data);
  1488. /* Disable PHY test mode */
  1489. ctrl1000 = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_CTRL1000);
  1490. ctrl1000 &= ~PHY_GAD_TEST_MODE_MSK;
  1491. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_CTRL1000, ctrl1000);
  1492. return 0;
  1493. }
  1494. static int
  1495. jme_phy_setEA(struct jme_adapter *jme)
  1496. {
  1497. u32 phy_comm0 = 0, phy_comm1 = 0;
  1498. u8 nic_ctrl;
  1499. pci_read_config_byte(jme->pdev, PCI_PRIV_SHARE_NICCTRL, &nic_ctrl);
  1500. if ((nic_ctrl & 0x3) == JME_FLAG_PHYEA_ENABLE)
  1501. return 0;
  1502. switch (jme->pdev->device) {
  1503. case PCI_DEVICE_ID_JMICRON_JMC250:
  1504. if (((jme->chip_main_rev == 5) &&
  1505. ((jme->chip_sub_rev == 0) || (jme->chip_sub_rev == 1) ||
  1506. (jme->chip_sub_rev == 3))) ||
  1507. (jme->chip_main_rev >= 6)) {
  1508. phy_comm0 = 0x008A;
  1509. phy_comm1 = 0x4109;
  1510. }
  1511. if ((jme->chip_main_rev == 3) &&
  1512. ((jme->chip_sub_rev == 1) || (jme->chip_sub_rev == 2)))
  1513. phy_comm0 = 0xE088;
  1514. break;
  1515. case PCI_DEVICE_ID_JMICRON_JMC260:
  1516. if (((jme->chip_main_rev == 5) &&
  1517. ((jme->chip_sub_rev == 0) || (jme->chip_sub_rev == 1) ||
  1518. (jme->chip_sub_rev == 3))) ||
  1519. (jme->chip_main_rev >= 6)) {
  1520. phy_comm0 = 0x008A;
  1521. phy_comm1 = 0x4109;
  1522. }
  1523. if ((jme->chip_main_rev == 3) &&
  1524. ((jme->chip_sub_rev == 1) || (jme->chip_sub_rev == 2)))
  1525. phy_comm0 = 0xE088;
  1526. if ((jme->chip_main_rev == 2) && (jme->chip_sub_rev == 0))
  1527. phy_comm0 = 0x608A;
  1528. if ((jme->chip_main_rev == 2) && (jme->chip_sub_rev == 2))
  1529. phy_comm0 = 0x408A;
  1530. break;
  1531. default:
  1532. return -ENODEV;
  1533. }
  1534. if (phy_comm0)
  1535. jme_phy_specreg_write(jme, JM_PHY_EXT_COMM_0_REG, phy_comm0);
  1536. if (phy_comm1)
  1537. jme_phy_specreg_write(jme, JM_PHY_EXT_COMM_1_REG, phy_comm1);
  1538. return 0;
  1539. }
  1540. static int
  1541. jme_open(struct net_device *netdev)
  1542. {
  1543. struct jme_adapter *jme = netdev_priv(netdev);
  1544. int rc;
  1545. jme_clear_pm_disable_wol(jme);
  1546. JME_NAPI_ENABLE(jme);
  1547. tasklet_init(&jme->linkch_task, jme_link_change_tasklet,
  1548. (unsigned long) jme);
  1549. tasklet_init(&jme->txclean_task, jme_tx_clean_tasklet,
  1550. (unsigned long) jme);
  1551. tasklet_init(&jme->rxclean_task, jme_rx_clean_tasklet,
  1552. (unsigned long) jme);
  1553. tasklet_init(&jme->rxempty_task, jme_rx_empty_tasklet,
  1554. (unsigned long) jme);
  1555. rc = jme_request_irq(jme);
  1556. if (rc)
  1557. goto err_out;
  1558. jme_start_irq(jme);
  1559. jme_phy_on(jme);
  1560. if (test_bit(JME_FLAG_SSET, &jme->flags))
  1561. jme_set_link_ksettings(netdev, &jme->old_cmd);
  1562. else
  1563. jme_reset_phy_processor(jme);
  1564. jme_phy_calibration(jme);
  1565. jme_phy_setEA(jme);
  1566. jme_reset_link(jme);
  1567. return 0;
  1568. err_out:
  1569. netif_stop_queue(netdev);
  1570. netif_carrier_off(netdev);
  1571. return rc;
  1572. }
  1573. static void
  1574. jme_set_100m_half(struct jme_adapter *jme)
  1575. {
  1576. u32 bmcr, tmp;
  1577. jme_phy_on(jme);
  1578. bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
  1579. tmp = bmcr & ~(BMCR_ANENABLE | BMCR_SPEED100 |
  1580. BMCR_SPEED1000 | BMCR_FULLDPLX);
  1581. tmp |= BMCR_SPEED100;
  1582. if (bmcr != tmp)
  1583. jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, tmp);
  1584. if (jme->fpgaver)
  1585. jwrite32(jme, JME_GHC, GHC_SPEED_100M | GHC_LINK_POLL);
  1586. else
  1587. jwrite32(jme, JME_GHC, GHC_SPEED_100M);
  1588. }
  1589. #define JME_WAIT_LINK_TIME 2000 /* 2000ms */
  1590. static void
  1591. jme_wait_link(struct jme_adapter *jme)
  1592. {
  1593. u32 phylink, to = JME_WAIT_LINK_TIME;
  1594. mdelay(1000);
  1595. phylink = jme_linkstat_from_phy(jme);
  1596. while (!(phylink & PHY_LINK_UP) && (to -= 10) > 0) {
  1597. mdelay(10);
  1598. phylink = jme_linkstat_from_phy(jme);
  1599. }
  1600. }
  1601. static void
  1602. jme_powersave_phy(struct jme_adapter *jme)
  1603. {
  1604. if (jme->reg_pmcs && device_may_wakeup(&jme->pdev->dev)) {
  1605. jme_set_100m_half(jme);
  1606. if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
  1607. jme_wait_link(jme);
  1608. jme_clear_pm_enable_wol(jme);
  1609. } else {
  1610. jme_phy_off(jme);
  1611. }
  1612. }
  1613. static int
  1614. jme_close(struct net_device *netdev)
  1615. {
  1616. struct jme_adapter *jme = netdev_priv(netdev);
  1617. netif_stop_queue(netdev);
  1618. netif_carrier_off(netdev);
  1619. jme_stop_irq(jme);
  1620. jme_free_irq(jme);
  1621. JME_NAPI_DISABLE(jme);
  1622. tasklet_kill(&jme->linkch_task);
  1623. tasklet_kill(&jme->txclean_task);
  1624. tasklet_kill(&jme->rxclean_task);
  1625. tasklet_kill(&jme->rxempty_task);
  1626. jme_disable_rx_engine(jme);
  1627. jme_disable_tx_engine(jme);
  1628. jme_reset_mac_processor(jme);
  1629. jme_free_rx_resources(jme);
  1630. jme_free_tx_resources(jme);
  1631. jme->phylink = 0;
  1632. jme_phy_off(jme);
  1633. return 0;
  1634. }
  1635. static int
  1636. jme_alloc_txdesc(struct jme_adapter *jme,
  1637. struct sk_buff *skb)
  1638. {
  1639. struct jme_ring *txring = &(jme->txring[0]);
  1640. int idx, nr_alloc, mask = jme->tx_ring_mask;
  1641. idx = txring->next_to_use;
  1642. nr_alloc = skb_shinfo(skb)->nr_frags + 2;
  1643. if (unlikely(atomic_read(&txring->nr_free) < nr_alloc))
  1644. return -1;
  1645. atomic_sub(nr_alloc, &txring->nr_free);
  1646. txring->next_to_use = (txring->next_to_use + nr_alloc) & mask;
  1647. return idx;
  1648. }
  1649. static int
  1650. jme_fill_tx_map(struct pci_dev *pdev,
  1651. struct txdesc *txdesc,
  1652. struct jme_buffer_info *txbi,
  1653. struct page *page,
  1654. u32 page_offset,
  1655. u32 len,
  1656. bool hidma)
  1657. {
  1658. dma_addr_t dmaaddr;
  1659. dmaaddr = pci_map_page(pdev,
  1660. page,
  1661. page_offset,
  1662. len,
  1663. PCI_DMA_TODEVICE);
  1664. if (unlikely(pci_dma_mapping_error(pdev, dmaaddr)))
  1665. return -EINVAL;
  1666. pci_dma_sync_single_for_device(pdev,
  1667. dmaaddr,
  1668. len,
  1669. PCI_DMA_TODEVICE);
  1670. txdesc->dw[0] = 0;
  1671. txdesc->dw[1] = 0;
  1672. txdesc->desc2.flags = TXFLAG_OWN;
  1673. txdesc->desc2.flags |= (hidma) ? TXFLAG_64BIT : 0;
  1674. txdesc->desc2.datalen = cpu_to_le16(len);
  1675. txdesc->desc2.bufaddrh = cpu_to_le32((__u64)dmaaddr >> 32);
  1676. txdesc->desc2.bufaddrl = cpu_to_le32(
  1677. (__u64)dmaaddr & 0xFFFFFFFFUL);
  1678. txbi->mapping = dmaaddr;
  1679. txbi->len = len;
  1680. return 0;
  1681. }
  1682. static void jme_drop_tx_map(struct jme_adapter *jme, int startidx, int count)
  1683. {
  1684. struct jme_ring *txring = &(jme->txring[0]);
  1685. struct jme_buffer_info *txbi = txring->bufinf, *ctxbi;
  1686. int mask = jme->tx_ring_mask;
  1687. int j;
  1688. for (j = 0 ; j < count ; j++) {
  1689. ctxbi = txbi + ((startidx + j + 2) & (mask));
  1690. pci_unmap_page(jme->pdev,
  1691. ctxbi->mapping,
  1692. ctxbi->len,
  1693. PCI_DMA_TODEVICE);
  1694. ctxbi->mapping = 0;
  1695. ctxbi->len = 0;
  1696. }
  1697. }
  1698. static int
  1699. jme_map_tx_skb(struct jme_adapter *jme, struct sk_buff *skb, int idx)
  1700. {
  1701. struct jme_ring *txring = &(jme->txring[0]);
  1702. struct txdesc *txdesc = txring->desc, *ctxdesc;
  1703. struct jme_buffer_info *txbi = txring->bufinf, *ctxbi;
  1704. bool hidma = jme->dev->features & NETIF_F_HIGHDMA;
  1705. int i, nr_frags = skb_shinfo(skb)->nr_frags;
  1706. int mask = jme->tx_ring_mask;
  1707. const struct skb_frag_struct *frag;
  1708. u32 len;
  1709. int ret = 0;
  1710. for (i = 0 ; i < nr_frags ; ++i) {
  1711. frag = &skb_shinfo(skb)->frags[i];
  1712. ctxdesc = txdesc + ((idx + i + 2) & (mask));
  1713. ctxbi = txbi + ((idx + i + 2) & (mask));
  1714. ret = jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi,
  1715. skb_frag_page(frag),
  1716. frag->page_offset, skb_frag_size(frag), hidma);
  1717. if (ret) {
  1718. jme_drop_tx_map(jme, idx, i);
  1719. goto out;
  1720. }
  1721. }
  1722. len = skb_is_nonlinear(skb) ? skb_headlen(skb) : skb->len;
  1723. ctxdesc = txdesc + ((idx + 1) & (mask));
  1724. ctxbi = txbi + ((idx + 1) & (mask));
  1725. ret = jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi, virt_to_page(skb->data),
  1726. offset_in_page(skb->data), len, hidma);
  1727. if (ret)
  1728. jme_drop_tx_map(jme, idx, i);
  1729. out:
  1730. return ret;
  1731. }
  1732. static int
  1733. jme_tx_tso(struct sk_buff *skb, __le16 *mss, u8 *flags)
  1734. {
  1735. *mss = cpu_to_le16(skb_shinfo(skb)->gso_size << TXDESC_MSS_SHIFT);
  1736. if (*mss) {
  1737. *flags |= TXFLAG_LSEN;
  1738. if (skb->protocol == htons(ETH_P_IP)) {
  1739. struct iphdr *iph = ip_hdr(skb);
  1740. iph->check = 0;
  1741. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  1742. iph->daddr, 0,
  1743. IPPROTO_TCP,
  1744. 0);
  1745. } else {
  1746. struct ipv6hdr *ip6h = ipv6_hdr(skb);
  1747. tcp_hdr(skb)->check = ~csum_ipv6_magic(&ip6h->saddr,
  1748. &ip6h->daddr, 0,
  1749. IPPROTO_TCP,
  1750. 0);
  1751. }
  1752. return 0;
  1753. }
  1754. return 1;
  1755. }
  1756. static void
  1757. jme_tx_csum(struct jme_adapter *jme, struct sk_buff *skb, u8 *flags)
  1758. {
  1759. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1760. u8 ip_proto;
  1761. switch (skb->protocol) {
  1762. case htons(ETH_P_IP):
  1763. ip_proto = ip_hdr(skb)->protocol;
  1764. break;
  1765. case htons(ETH_P_IPV6):
  1766. ip_proto = ipv6_hdr(skb)->nexthdr;
  1767. break;
  1768. default:
  1769. ip_proto = 0;
  1770. break;
  1771. }
  1772. switch (ip_proto) {
  1773. case IPPROTO_TCP:
  1774. *flags |= TXFLAG_TCPCS;
  1775. break;
  1776. case IPPROTO_UDP:
  1777. *flags |= TXFLAG_UDPCS;
  1778. break;
  1779. default:
  1780. netif_err(jme, tx_err, jme->dev, "Error upper layer protocol\n");
  1781. break;
  1782. }
  1783. }
  1784. }
  1785. static inline void
  1786. jme_tx_vlan(struct sk_buff *skb, __le16 *vlan, u8 *flags)
  1787. {
  1788. if (skb_vlan_tag_present(skb)) {
  1789. *flags |= TXFLAG_TAGON;
  1790. *vlan = cpu_to_le16(skb_vlan_tag_get(skb));
  1791. }
  1792. }
  1793. static int
  1794. jme_fill_tx_desc(struct jme_adapter *jme, struct sk_buff *skb, int idx)
  1795. {
  1796. struct jme_ring *txring = &(jme->txring[0]);
  1797. struct txdesc *txdesc;
  1798. struct jme_buffer_info *txbi;
  1799. u8 flags;
  1800. int ret = 0;
  1801. txdesc = (struct txdesc *)txring->desc + idx;
  1802. txbi = txring->bufinf + idx;
  1803. txdesc->dw[0] = 0;
  1804. txdesc->dw[1] = 0;
  1805. txdesc->dw[2] = 0;
  1806. txdesc->dw[3] = 0;
  1807. txdesc->desc1.pktsize = cpu_to_le16(skb->len);
  1808. /*
  1809. * Set OWN bit at final.
  1810. * When kernel transmit faster than NIC.
  1811. * And NIC trying to send this descriptor before we tell
  1812. * it to start sending this TX queue.
  1813. * Other fields are already filled correctly.
  1814. */
  1815. wmb();
  1816. flags = TXFLAG_OWN | TXFLAG_INT;
  1817. /*
  1818. * Set checksum flags while not tso
  1819. */
  1820. if (jme_tx_tso(skb, &txdesc->desc1.mss, &flags))
  1821. jme_tx_csum(jme, skb, &flags);
  1822. jme_tx_vlan(skb, &txdesc->desc1.vlan, &flags);
  1823. ret = jme_map_tx_skb(jme, skb, idx);
  1824. if (ret)
  1825. return ret;
  1826. txdesc->desc1.flags = flags;
  1827. /*
  1828. * Set tx buffer info after telling NIC to send
  1829. * For better tx_clean timing
  1830. */
  1831. wmb();
  1832. txbi->nr_desc = skb_shinfo(skb)->nr_frags + 2;
  1833. txbi->skb = skb;
  1834. txbi->len = skb->len;
  1835. txbi->start_xmit = jiffies;
  1836. if (!txbi->start_xmit)
  1837. txbi->start_xmit = (0UL-1);
  1838. return 0;
  1839. }
  1840. static void
  1841. jme_stop_queue_if_full(struct jme_adapter *jme)
  1842. {
  1843. struct jme_ring *txring = &(jme->txring[0]);
  1844. struct jme_buffer_info *txbi = txring->bufinf;
  1845. int idx = atomic_read(&txring->next_to_clean);
  1846. txbi += idx;
  1847. smp_wmb();
  1848. if (unlikely(atomic_read(&txring->nr_free) < (MAX_SKB_FRAGS+2))) {
  1849. netif_stop_queue(jme->dev);
  1850. netif_info(jme, tx_queued, jme->dev, "TX Queue Paused\n");
  1851. smp_wmb();
  1852. if (atomic_read(&txring->nr_free)
  1853. >= (jme->tx_wake_threshold)) {
  1854. netif_wake_queue(jme->dev);
  1855. netif_info(jme, tx_queued, jme->dev, "TX Queue Fast Waked\n");
  1856. }
  1857. }
  1858. if (unlikely(txbi->start_xmit &&
  1859. (jiffies - txbi->start_xmit) >= TX_TIMEOUT &&
  1860. txbi->skb)) {
  1861. netif_stop_queue(jme->dev);
  1862. netif_info(jme, tx_queued, jme->dev,
  1863. "TX Queue Stopped %d@%lu\n", idx, jiffies);
  1864. }
  1865. }
  1866. /*
  1867. * This function is already protected by netif_tx_lock()
  1868. */
  1869. static netdev_tx_t
  1870. jme_start_xmit(struct sk_buff *skb, struct net_device *netdev)
  1871. {
  1872. struct jme_adapter *jme = netdev_priv(netdev);
  1873. int idx;
  1874. if (unlikely(skb_is_gso(skb) && skb_cow_head(skb, 0))) {
  1875. dev_kfree_skb_any(skb);
  1876. ++(NET_STAT(jme).tx_dropped);
  1877. return NETDEV_TX_OK;
  1878. }
  1879. idx = jme_alloc_txdesc(jme, skb);
  1880. if (unlikely(idx < 0)) {
  1881. netif_stop_queue(netdev);
  1882. netif_err(jme, tx_err, jme->dev,
  1883. "BUG! Tx ring full when queue awake!\n");
  1884. return NETDEV_TX_BUSY;
  1885. }
  1886. if (jme_fill_tx_desc(jme, skb, idx))
  1887. return NETDEV_TX_OK;
  1888. jwrite32(jme, JME_TXCS, jme->reg_txcs |
  1889. TXCS_SELECT_QUEUE0 |
  1890. TXCS_QUEUE0S |
  1891. TXCS_ENABLE);
  1892. tx_dbg(jme, "xmit: %d+%d@%lu\n",
  1893. idx, skb_shinfo(skb)->nr_frags + 2, jiffies);
  1894. jme_stop_queue_if_full(jme);
  1895. return NETDEV_TX_OK;
  1896. }
  1897. static void
  1898. jme_set_unicastaddr(struct net_device *netdev)
  1899. {
  1900. struct jme_adapter *jme = netdev_priv(netdev);
  1901. u32 val;
  1902. val = (netdev->dev_addr[3] & 0xff) << 24 |
  1903. (netdev->dev_addr[2] & 0xff) << 16 |
  1904. (netdev->dev_addr[1] & 0xff) << 8 |
  1905. (netdev->dev_addr[0] & 0xff);
  1906. jwrite32(jme, JME_RXUMA_LO, val);
  1907. val = (netdev->dev_addr[5] & 0xff) << 8 |
  1908. (netdev->dev_addr[4] & 0xff);
  1909. jwrite32(jme, JME_RXUMA_HI, val);
  1910. }
  1911. static int
  1912. jme_set_macaddr(struct net_device *netdev, void *p)
  1913. {
  1914. struct jme_adapter *jme = netdev_priv(netdev);
  1915. struct sockaddr *addr = p;
  1916. if (netif_running(netdev))
  1917. return -EBUSY;
  1918. spin_lock_bh(&jme->macaddr_lock);
  1919. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1920. jme_set_unicastaddr(netdev);
  1921. spin_unlock_bh(&jme->macaddr_lock);
  1922. return 0;
  1923. }
  1924. static void
  1925. jme_set_multi(struct net_device *netdev)
  1926. {
  1927. struct jme_adapter *jme = netdev_priv(netdev);
  1928. u32 mc_hash[2] = {};
  1929. spin_lock_bh(&jme->rxmcs_lock);
  1930. jme->reg_rxmcs |= RXMCS_BRDFRAME | RXMCS_UNIFRAME;
  1931. if (netdev->flags & IFF_PROMISC) {
  1932. jme->reg_rxmcs |= RXMCS_ALLFRAME;
  1933. } else if (netdev->flags & IFF_ALLMULTI) {
  1934. jme->reg_rxmcs |= RXMCS_ALLMULFRAME;
  1935. } else if (netdev->flags & IFF_MULTICAST) {
  1936. struct netdev_hw_addr *ha;
  1937. int bit_nr;
  1938. jme->reg_rxmcs |= RXMCS_MULFRAME | RXMCS_MULFILTERED;
  1939. netdev_for_each_mc_addr(ha, netdev) {
  1940. bit_nr = ether_crc(ETH_ALEN, ha->addr) & 0x3F;
  1941. mc_hash[bit_nr >> 5] |= 1 << (bit_nr & 0x1F);
  1942. }
  1943. jwrite32(jme, JME_RXMCHT_LO, mc_hash[0]);
  1944. jwrite32(jme, JME_RXMCHT_HI, mc_hash[1]);
  1945. }
  1946. wmb();
  1947. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  1948. spin_unlock_bh(&jme->rxmcs_lock);
  1949. }
  1950. static int
  1951. jme_change_mtu(struct net_device *netdev, int new_mtu)
  1952. {
  1953. struct jme_adapter *jme = netdev_priv(netdev);
  1954. netdev->mtu = new_mtu;
  1955. netdev_update_features(netdev);
  1956. jme_restart_rx_engine(jme);
  1957. jme_reset_link(jme);
  1958. return 0;
  1959. }
  1960. static void
  1961. jme_tx_timeout(struct net_device *netdev)
  1962. {
  1963. struct jme_adapter *jme = netdev_priv(netdev);
  1964. jme->phylink = 0;
  1965. jme_reset_phy_processor(jme);
  1966. if (test_bit(JME_FLAG_SSET, &jme->flags))
  1967. jme_set_link_ksettings(netdev, &jme->old_cmd);
  1968. /*
  1969. * Force to Reset the link again
  1970. */
  1971. jme_reset_link(jme);
  1972. }
  1973. static void
  1974. jme_get_drvinfo(struct net_device *netdev,
  1975. struct ethtool_drvinfo *info)
  1976. {
  1977. struct jme_adapter *jme = netdev_priv(netdev);
  1978. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  1979. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  1980. strlcpy(info->bus_info, pci_name(jme->pdev), sizeof(info->bus_info));
  1981. }
  1982. static int
  1983. jme_get_regs_len(struct net_device *netdev)
  1984. {
  1985. return JME_REG_LEN;
  1986. }
  1987. static void
  1988. mmapio_memcpy(struct jme_adapter *jme, u32 *p, u32 reg, int len)
  1989. {
  1990. int i;
  1991. for (i = 0 ; i < len ; i += 4)
  1992. p[i >> 2] = jread32(jme, reg + i);
  1993. }
  1994. static void
  1995. mdio_memcpy(struct jme_adapter *jme, u32 *p, int reg_nr)
  1996. {
  1997. int i;
  1998. u16 *p16 = (u16 *)p;
  1999. for (i = 0 ; i < reg_nr ; ++i)
  2000. p16[i] = jme_mdio_read(jme->dev, jme->mii_if.phy_id, i);
  2001. }
  2002. static void
  2003. jme_get_regs(struct net_device *netdev, struct ethtool_regs *regs, void *p)
  2004. {
  2005. struct jme_adapter *jme = netdev_priv(netdev);
  2006. u32 *p32 = (u32 *)p;
  2007. memset(p, 0xFF, JME_REG_LEN);
  2008. regs->version = 1;
  2009. mmapio_memcpy(jme, p32, JME_MAC, JME_MAC_LEN);
  2010. p32 += 0x100 >> 2;
  2011. mmapio_memcpy(jme, p32, JME_PHY, JME_PHY_LEN);
  2012. p32 += 0x100 >> 2;
  2013. mmapio_memcpy(jme, p32, JME_MISC, JME_MISC_LEN);
  2014. p32 += 0x100 >> 2;
  2015. mmapio_memcpy(jme, p32, JME_RSS, JME_RSS_LEN);
  2016. p32 += 0x100 >> 2;
  2017. mdio_memcpy(jme, p32, JME_PHY_REG_NR);
  2018. }
  2019. static int
  2020. jme_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
  2021. {
  2022. struct jme_adapter *jme = netdev_priv(netdev);
  2023. ecmd->tx_coalesce_usecs = PCC_TX_TO;
  2024. ecmd->tx_max_coalesced_frames = PCC_TX_CNT;
  2025. if (test_bit(JME_FLAG_POLL, &jme->flags)) {
  2026. ecmd->use_adaptive_rx_coalesce = false;
  2027. ecmd->rx_coalesce_usecs = 0;
  2028. ecmd->rx_max_coalesced_frames = 0;
  2029. return 0;
  2030. }
  2031. ecmd->use_adaptive_rx_coalesce = true;
  2032. switch (jme->dpi.cur) {
  2033. case PCC_P1:
  2034. ecmd->rx_coalesce_usecs = PCC_P1_TO;
  2035. ecmd->rx_max_coalesced_frames = PCC_P1_CNT;
  2036. break;
  2037. case PCC_P2:
  2038. ecmd->rx_coalesce_usecs = PCC_P2_TO;
  2039. ecmd->rx_max_coalesced_frames = PCC_P2_CNT;
  2040. break;
  2041. case PCC_P3:
  2042. ecmd->rx_coalesce_usecs = PCC_P3_TO;
  2043. ecmd->rx_max_coalesced_frames = PCC_P3_CNT;
  2044. break;
  2045. default:
  2046. break;
  2047. }
  2048. return 0;
  2049. }
  2050. static int
  2051. jme_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *ecmd)
  2052. {
  2053. struct jme_adapter *jme = netdev_priv(netdev);
  2054. struct dynpcc_info *dpi = &(jme->dpi);
  2055. if (netif_running(netdev))
  2056. return -EBUSY;
  2057. if (ecmd->use_adaptive_rx_coalesce &&
  2058. test_bit(JME_FLAG_POLL, &jme->flags)) {
  2059. clear_bit(JME_FLAG_POLL, &jme->flags);
  2060. jme->jme_rx = netif_rx;
  2061. dpi->cur = PCC_P1;
  2062. dpi->attempt = PCC_P1;
  2063. dpi->cnt = 0;
  2064. jme_set_rx_pcc(jme, PCC_P1);
  2065. jme_interrupt_mode(jme);
  2066. } else if (!(ecmd->use_adaptive_rx_coalesce) &&
  2067. !(test_bit(JME_FLAG_POLL, &jme->flags))) {
  2068. set_bit(JME_FLAG_POLL, &jme->flags);
  2069. jme->jme_rx = netif_receive_skb;
  2070. jme_interrupt_mode(jme);
  2071. }
  2072. return 0;
  2073. }
  2074. static void
  2075. jme_get_pauseparam(struct net_device *netdev,
  2076. struct ethtool_pauseparam *ecmd)
  2077. {
  2078. struct jme_adapter *jme = netdev_priv(netdev);
  2079. u32 val;
  2080. ecmd->tx_pause = (jme->reg_txpfc & TXPFC_PF_EN) != 0;
  2081. ecmd->rx_pause = (jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0;
  2082. spin_lock_bh(&jme->phy_lock);
  2083. val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
  2084. spin_unlock_bh(&jme->phy_lock);
  2085. ecmd->autoneg =
  2086. (val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0;
  2087. }
  2088. static int
  2089. jme_set_pauseparam(struct net_device *netdev,
  2090. struct ethtool_pauseparam *ecmd)
  2091. {
  2092. struct jme_adapter *jme = netdev_priv(netdev);
  2093. u32 val;
  2094. if (((jme->reg_txpfc & TXPFC_PF_EN) != 0) ^
  2095. (ecmd->tx_pause != 0)) {
  2096. if (ecmd->tx_pause)
  2097. jme->reg_txpfc |= TXPFC_PF_EN;
  2098. else
  2099. jme->reg_txpfc &= ~TXPFC_PF_EN;
  2100. jwrite32(jme, JME_TXPFC, jme->reg_txpfc);
  2101. }
  2102. spin_lock_bh(&jme->rxmcs_lock);
  2103. if (((jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0) ^
  2104. (ecmd->rx_pause != 0)) {
  2105. if (ecmd->rx_pause)
  2106. jme->reg_rxmcs |= RXMCS_FLOWCTRL;
  2107. else
  2108. jme->reg_rxmcs &= ~RXMCS_FLOWCTRL;
  2109. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  2110. }
  2111. spin_unlock_bh(&jme->rxmcs_lock);
  2112. spin_lock_bh(&jme->phy_lock);
  2113. val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
  2114. if (((val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0) ^
  2115. (ecmd->autoneg != 0)) {
  2116. if (ecmd->autoneg)
  2117. val |= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2118. else
  2119. val &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2120. jme_mdio_write(jme->dev, jme->mii_if.phy_id,
  2121. MII_ADVERTISE, val);
  2122. }
  2123. spin_unlock_bh(&jme->phy_lock);
  2124. return 0;
  2125. }
  2126. static void
  2127. jme_get_wol(struct net_device *netdev,
  2128. struct ethtool_wolinfo *wol)
  2129. {
  2130. struct jme_adapter *jme = netdev_priv(netdev);
  2131. wol->supported = WAKE_MAGIC | WAKE_PHY;
  2132. wol->wolopts = 0;
  2133. if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
  2134. wol->wolopts |= WAKE_PHY;
  2135. if (jme->reg_pmcs & PMCS_MFEN)
  2136. wol->wolopts |= WAKE_MAGIC;
  2137. }
  2138. static int
  2139. jme_set_wol(struct net_device *netdev,
  2140. struct ethtool_wolinfo *wol)
  2141. {
  2142. struct jme_adapter *jme = netdev_priv(netdev);
  2143. if (wol->wolopts & (WAKE_MAGICSECURE |
  2144. WAKE_UCAST |
  2145. WAKE_MCAST |
  2146. WAKE_BCAST |
  2147. WAKE_ARP))
  2148. return -EOPNOTSUPP;
  2149. jme->reg_pmcs = 0;
  2150. if (wol->wolopts & WAKE_PHY)
  2151. jme->reg_pmcs |= PMCS_LFEN | PMCS_LREN;
  2152. if (wol->wolopts & WAKE_MAGIC)
  2153. jme->reg_pmcs |= PMCS_MFEN;
  2154. return 0;
  2155. }
  2156. static int
  2157. jme_get_link_ksettings(struct net_device *netdev,
  2158. struct ethtool_link_ksettings *cmd)
  2159. {
  2160. struct jme_adapter *jme = netdev_priv(netdev);
  2161. spin_lock_bh(&jme->phy_lock);
  2162. mii_ethtool_get_link_ksettings(&jme->mii_if, cmd);
  2163. spin_unlock_bh(&jme->phy_lock);
  2164. return 0;
  2165. }
  2166. static int
  2167. jme_set_link_ksettings(struct net_device *netdev,
  2168. const struct ethtool_link_ksettings *cmd)
  2169. {
  2170. struct jme_adapter *jme = netdev_priv(netdev);
  2171. int rc, fdc = 0;
  2172. if (cmd->base.speed == SPEED_1000 &&
  2173. cmd->base.autoneg != AUTONEG_ENABLE)
  2174. return -EINVAL;
  2175. /*
  2176. * Check If user changed duplex only while force_media.
  2177. * Hardware would not generate link change interrupt.
  2178. */
  2179. if (jme->mii_if.force_media &&
  2180. cmd->base.autoneg != AUTONEG_ENABLE &&
  2181. (jme->mii_if.full_duplex != cmd->base.duplex))
  2182. fdc = 1;
  2183. spin_lock_bh(&jme->phy_lock);
  2184. rc = mii_ethtool_set_link_ksettings(&jme->mii_if, cmd);
  2185. spin_unlock_bh(&jme->phy_lock);
  2186. if (!rc) {
  2187. if (fdc)
  2188. jme_reset_link(jme);
  2189. jme->old_cmd = *cmd;
  2190. set_bit(JME_FLAG_SSET, &jme->flags);
  2191. }
  2192. return rc;
  2193. }
  2194. static int
  2195. jme_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
  2196. {
  2197. int rc;
  2198. struct jme_adapter *jme = netdev_priv(netdev);
  2199. struct mii_ioctl_data *mii_data = if_mii(rq);
  2200. unsigned int duplex_chg;
  2201. if (cmd == SIOCSMIIREG) {
  2202. u16 val = mii_data->val_in;
  2203. if (!(val & (BMCR_RESET|BMCR_ANENABLE)) &&
  2204. (val & BMCR_SPEED1000))
  2205. return -EINVAL;
  2206. }
  2207. spin_lock_bh(&jme->phy_lock);
  2208. rc = generic_mii_ioctl(&jme->mii_if, mii_data, cmd, &duplex_chg);
  2209. spin_unlock_bh(&jme->phy_lock);
  2210. if (!rc && (cmd == SIOCSMIIREG)) {
  2211. if (duplex_chg)
  2212. jme_reset_link(jme);
  2213. jme_get_link_ksettings(netdev, &jme->old_cmd);
  2214. set_bit(JME_FLAG_SSET, &jme->flags);
  2215. }
  2216. return rc;
  2217. }
  2218. static u32
  2219. jme_get_link(struct net_device *netdev)
  2220. {
  2221. struct jme_adapter *jme = netdev_priv(netdev);
  2222. return jread32(jme, JME_PHY_LINK) & PHY_LINK_UP;
  2223. }
  2224. static u32
  2225. jme_get_msglevel(struct net_device *netdev)
  2226. {
  2227. struct jme_adapter *jme = netdev_priv(netdev);
  2228. return jme->msg_enable;
  2229. }
  2230. static void
  2231. jme_set_msglevel(struct net_device *netdev, u32 value)
  2232. {
  2233. struct jme_adapter *jme = netdev_priv(netdev);
  2234. jme->msg_enable = value;
  2235. }
  2236. static netdev_features_t
  2237. jme_fix_features(struct net_device *netdev, netdev_features_t features)
  2238. {
  2239. if (netdev->mtu > 1900)
  2240. features &= ~(NETIF_F_ALL_TSO | NETIF_F_CSUM_MASK);
  2241. return features;
  2242. }
  2243. static int
  2244. jme_set_features(struct net_device *netdev, netdev_features_t features)
  2245. {
  2246. struct jme_adapter *jme = netdev_priv(netdev);
  2247. spin_lock_bh(&jme->rxmcs_lock);
  2248. if (features & NETIF_F_RXCSUM)
  2249. jme->reg_rxmcs |= RXMCS_CHECKSUM;
  2250. else
  2251. jme->reg_rxmcs &= ~RXMCS_CHECKSUM;
  2252. jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
  2253. spin_unlock_bh(&jme->rxmcs_lock);
  2254. return 0;
  2255. }
  2256. #ifdef CONFIG_NET_POLL_CONTROLLER
  2257. static void jme_netpoll(struct net_device *dev)
  2258. {
  2259. unsigned long flags;
  2260. local_irq_save(flags);
  2261. jme_intr(dev->irq, dev);
  2262. local_irq_restore(flags);
  2263. }
  2264. #endif
  2265. static int
  2266. jme_nway_reset(struct net_device *netdev)
  2267. {
  2268. struct jme_adapter *jme = netdev_priv(netdev);
  2269. jme_restart_an(jme);
  2270. return 0;
  2271. }
  2272. static u8
  2273. jme_smb_read(struct jme_adapter *jme, unsigned int addr)
  2274. {
  2275. u32 val;
  2276. int to;
  2277. val = jread32(jme, JME_SMBCSR);
  2278. to = JME_SMB_BUSY_TIMEOUT;
  2279. while ((val & SMBCSR_BUSY) && --to) {
  2280. msleep(1);
  2281. val = jread32(jme, JME_SMBCSR);
  2282. }
  2283. if (!to) {
  2284. netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
  2285. return 0xFF;
  2286. }
  2287. jwrite32(jme, JME_SMBINTF,
  2288. ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
  2289. SMBINTF_HWRWN_READ |
  2290. SMBINTF_HWCMD);
  2291. val = jread32(jme, JME_SMBINTF);
  2292. to = JME_SMB_BUSY_TIMEOUT;
  2293. while ((val & SMBINTF_HWCMD) && --to) {
  2294. msleep(1);
  2295. val = jread32(jme, JME_SMBINTF);
  2296. }
  2297. if (!to) {
  2298. netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
  2299. return 0xFF;
  2300. }
  2301. return (val & SMBINTF_HWDATR) >> SMBINTF_HWDATR_SHIFT;
  2302. }
  2303. static void
  2304. jme_smb_write(struct jme_adapter *jme, unsigned int addr, u8 data)
  2305. {
  2306. u32 val;
  2307. int to;
  2308. val = jread32(jme, JME_SMBCSR);
  2309. to = JME_SMB_BUSY_TIMEOUT;
  2310. while ((val & SMBCSR_BUSY) && --to) {
  2311. msleep(1);
  2312. val = jread32(jme, JME_SMBCSR);
  2313. }
  2314. if (!to) {
  2315. netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
  2316. return;
  2317. }
  2318. jwrite32(jme, JME_SMBINTF,
  2319. ((data << SMBINTF_HWDATW_SHIFT) & SMBINTF_HWDATW) |
  2320. ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
  2321. SMBINTF_HWRWN_WRITE |
  2322. SMBINTF_HWCMD);
  2323. val = jread32(jme, JME_SMBINTF);
  2324. to = JME_SMB_BUSY_TIMEOUT;
  2325. while ((val & SMBINTF_HWCMD) && --to) {
  2326. msleep(1);
  2327. val = jread32(jme, JME_SMBINTF);
  2328. }
  2329. if (!to) {
  2330. netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
  2331. return;
  2332. }
  2333. mdelay(2);
  2334. }
  2335. static int
  2336. jme_get_eeprom_len(struct net_device *netdev)
  2337. {
  2338. struct jme_adapter *jme = netdev_priv(netdev);
  2339. u32 val;
  2340. val = jread32(jme, JME_SMBCSR);
  2341. return (val & SMBCSR_EEPROMD) ? JME_SMB_LEN : 0;
  2342. }
  2343. static int
  2344. jme_get_eeprom(struct net_device *netdev,
  2345. struct ethtool_eeprom *eeprom, u8 *data)
  2346. {
  2347. struct jme_adapter *jme = netdev_priv(netdev);
  2348. int i, offset = eeprom->offset, len = eeprom->len;
  2349. /*
  2350. * ethtool will check the boundary for us
  2351. */
  2352. eeprom->magic = JME_EEPROM_MAGIC;
  2353. for (i = 0 ; i < len ; ++i)
  2354. data[i] = jme_smb_read(jme, i + offset);
  2355. return 0;
  2356. }
  2357. static int
  2358. jme_set_eeprom(struct net_device *netdev,
  2359. struct ethtool_eeprom *eeprom, u8 *data)
  2360. {
  2361. struct jme_adapter *jme = netdev_priv(netdev);
  2362. int i, offset = eeprom->offset, len = eeprom->len;
  2363. if (eeprom->magic != JME_EEPROM_MAGIC)
  2364. return -EINVAL;
  2365. /*
  2366. * ethtool will check the boundary for us
  2367. */
  2368. for (i = 0 ; i < len ; ++i)
  2369. jme_smb_write(jme, i + offset, data[i]);
  2370. return 0;
  2371. }
  2372. static const struct ethtool_ops jme_ethtool_ops = {
  2373. .get_drvinfo = jme_get_drvinfo,
  2374. .get_regs_len = jme_get_regs_len,
  2375. .get_regs = jme_get_regs,
  2376. .get_coalesce = jme_get_coalesce,
  2377. .set_coalesce = jme_set_coalesce,
  2378. .get_pauseparam = jme_get_pauseparam,
  2379. .set_pauseparam = jme_set_pauseparam,
  2380. .get_wol = jme_get_wol,
  2381. .set_wol = jme_set_wol,
  2382. .get_link = jme_get_link,
  2383. .get_msglevel = jme_get_msglevel,
  2384. .set_msglevel = jme_set_msglevel,
  2385. .nway_reset = jme_nway_reset,
  2386. .get_eeprom_len = jme_get_eeprom_len,
  2387. .get_eeprom = jme_get_eeprom,
  2388. .set_eeprom = jme_set_eeprom,
  2389. .get_link_ksettings = jme_get_link_ksettings,
  2390. .set_link_ksettings = jme_set_link_ksettings,
  2391. };
  2392. static int
  2393. jme_pci_dma64(struct pci_dev *pdev)
  2394. {
  2395. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
  2396. !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))
  2397. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)))
  2398. return 1;
  2399. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
  2400. !pci_set_dma_mask(pdev, DMA_BIT_MASK(40)))
  2401. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(40)))
  2402. return 1;
  2403. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))
  2404. if (!pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)))
  2405. return 0;
  2406. return -1;
  2407. }
  2408. static inline void
  2409. jme_phy_init(struct jme_adapter *jme)
  2410. {
  2411. u16 reg26;
  2412. reg26 = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 26);
  2413. jme_mdio_write(jme->dev, jme->mii_if.phy_id, 26, reg26 | 0x1000);
  2414. }
  2415. static inline void
  2416. jme_check_hw_ver(struct jme_adapter *jme)
  2417. {
  2418. u32 chipmode;
  2419. chipmode = jread32(jme, JME_CHIPMODE);
  2420. jme->fpgaver = (chipmode & CM_FPGAVER_MASK) >> CM_FPGAVER_SHIFT;
  2421. jme->chiprev = (chipmode & CM_CHIPREV_MASK) >> CM_CHIPREV_SHIFT;
  2422. jme->chip_main_rev = jme->chiprev & 0xF;
  2423. jme->chip_sub_rev = (jme->chiprev >> 4) & 0xF;
  2424. }
  2425. static const struct net_device_ops jme_netdev_ops = {
  2426. .ndo_open = jme_open,
  2427. .ndo_stop = jme_close,
  2428. .ndo_validate_addr = eth_validate_addr,
  2429. .ndo_do_ioctl = jme_ioctl,
  2430. .ndo_start_xmit = jme_start_xmit,
  2431. .ndo_set_mac_address = jme_set_macaddr,
  2432. .ndo_set_rx_mode = jme_set_multi,
  2433. .ndo_change_mtu = jme_change_mtu,
  2434. .ndo_tx_timeout = jme_tx_timeout,
  2435. .ndo_fix_features = jme_fix_features,
  2436. .ndo_set_features = jme_set_features,
  2437. #ifdef CONFIG_NET_POLL_CONTROLLER
  2438. .ndo_poll_controller = jme_netpoll,
  2439. #endif
  2440. };
  2441. static int
  2442. jme_init_one(struct pci_dev *pdev,
  2443. const struct pci_device_id *ent)
  2444. {
  2445. int rc = 0, using_dac, i;
  2446. struct net_device *netdev;
  2447. struct jme_adapter *jme;
  2448. u16 bmcr, bmsr;
  2449. u32 apmc;
  2450. /*
  2451. * set up PCI device basics
  2452. */
  2453. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
  2454. PCIE_LINK_STATE_CLKPM);
  2455. rc = pci_enable_device(pdev);
  2456. if (rc) {
  2457. pr_err("Cannot enable PCI device\n");
  2458. goto err_out;
  2459. }
  2460. using_dac = jme_pci_dma64(pdev);
  2461. if (using_dac < 0) {
  2462. pr_err("Cannot set PCI DMA Mask\n");
  2463. rc = -EIO;
  2464. goto err_out_disable_pdev;
  2465. }
  2466. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  2467. pr_err("No PCI resource region found\n");
  2468. rc = -ENOMEM;
  2469. goto err_out_disable_pdev;
  2470. }
  2471. rc = pci_request_regions(pdev, DRV_NAME);
  2472. if (rc) {
  2473. pr_err("Cannot obtain PCI resource region\n");
  2474. goto err_out_disable_pdev;
  2475. }
  2476. pci_set_master(pdev);
  2477. /*
  2478. * alloc and init net device
  2479. */
  2480. netdev = alloc_etherdev(sizeof(*jme));
  2481. if (!netdev) {
  2482. rc = -ENOMEM;
  2483. goto err_out_release_regions;
  2484. }
  2485. netdev->netdev_ops = &jme_netdev_ops;
  2486. netdev->ethtool_ops = &jme_ethtool_ops;
  2487. netdev->watchdog_timeo = TX_TIMEOUT;
  2488. netdev->hw_features = NETIF_F_IP_CSUM |
  2489. NETIF_F_IPV6_CSUM |
  2490. NETIF_F_SG |
  2491. NETIF_F_TSO |
  2492. NETIF_F_TSO6 |
  2493. NETIF_F_RXCSUM;
  2494. netdev->features = NETIF_F_IP_CSUM |
  2495. NETIF_F_IPV6_CSUM |
  2496. NETIF_F_SG |
  2497. NETIF_F_TSO |
  2498. NETIF_F_TSO6 |
  2499. NETIF_F_HW_VLAN_CTAG_TX |
  2500. NETIF_F_HW_VLAN_CTAG_RX;
  2501. if (using_dac)
  2502. netdev->features |= NETIF_F_HIGHDMA;
  2503. /* MTU range: 1280 - 9202*/
  2504. netdev->min_mtu = IPV6_MIN_MTU;
  2505. netdev->max_mtu = MAX_ETHERNET_JUMBO_PACKET_SIZE - ETH_HLEN;
  2506. SET_NETDEV_DEV(netdev, &pdev->dev);
  2507. pci_set_drvdata(pdev, netdev);
  2508. /*
  2509. * init adapter info
  2510. */
  2511. jme = netdev_priv(netdev);
  2512. jme->pdev = pdev;
  2513. jme->dev = netdev;
  2514. jme->jme_rx = netif_rx;
  2515. jme->old_mtu = netdev->mtu = 1500;
  2516. jme->phylink = 0;
  2517. jme->tx_ring_size = 1 << 10;
  2518. jme->tx_ring_mask = jme->tx_ring_size - 1;
  2519. jme->tx_wake_threshold = 1 << 9;
  2520. jme->rx_ring_size = 1 << 9;
  2521. jme->rx_ring_mask = jme->rx_ring_size - 1;
  2522. jme->msg_enable = JME_DEF_MSG_ENABLE;
  2523. jme->regs = ioremap(pci_resource_start(pdev, 0),
  2524. pci_resource_len(pdev, 0));
  2525. if (!(jme->regs)) {
  2526. pr_err("Mapping PCI resource region error\n");
  2527. rc = -ENOMEM;
  2528. goto err_out_free_netdev;
  2529. }
  2530. if (no_pseudohp) {
  2531. apmc = jread32(jme, JME_APMC) & ~JME_APMC_PSEUDO_HP_EN;
  2532. jwrite32(jme, JME_APMC, apmc);
  2533. } else if (force_pseudohp) {
  2534. apmc = jread32(jme, JME_APMC) | JME_APMC_PSEUDO_HP_EN;
  2535. jwrite32(jme, JME_APMC, apmc);
  2536. }
  2537. NETIF_NAPI_SET(netdev, &jme->napi, jme_poll, NAPI_POLL_WEIGHT)
  2538. spin_lock_init(&jme->phy_lock);
  2539. spin_lock_init(&jme->macaddr_lock);
  2540. spin_lock_init(&jme->rxmcs_lock);
  2541. atomic_set(&jme->link_changing, 1);
  2542. atomic_set(&jme->rx_cleaning, 1);
  2543. atomic_set(&jme->tx_cleaning, 1);
  2544. atomic_set(&jme->rx_empty, 1);
  2545. tasklet_init(&jme->pcc_task,
  2546. jme_pcc_tasklet,
  2547. (unsigned long) jme);
  2548. jme->dpi.cur = PCC_P1;
  2549. jme->reg_ghc = 0;
  2550. jme->reg_rxcs = RXCS_DEFAULT;
  2551. jme->reg_rxmcs = RXMCS_DEFAULT;
  2552. jme->reg_txpfc = 0;
  2553. jme->reg_pmcs = PMCS_MFEN;
  2554. jme->reg_gpreg1 = GPREG1_DEFAULT;
  2555. if (jme->reg_rxmcs & RXMCS_CHECKSUM)
  2556. netdev->features |= NETIF_F_RXCSUM;
  2557. /*
  2558. * Get Max Read Req Size from PCI Config Space
  2559. */
  2560. pci_read_config_byte(pdev, PCI_DCSR_MRRS, &jme->mrrs);
  2561. jme->mrrs &= PCI_DCSR_MRRS_MASK;
  2562. switch (jme->mrrs) {
  2563. case MRRS_128B:
  2564. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_128B;
  2565. break;
  2566. case MRRS_256B:
  2567. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_256B;
  2568. break;
  2569. default:
  2570. jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_512B;
  2571. break;
  2572. }
  2573. /*
  2574. * Must check before reset_mac_processor
  2575. */
  2576. jme_check_hw_ver(jme);
  2577. jme->mii_if.dev = netdev;
  2578. if (jme->fpgaver) {
  2579. jme->mii_if.phy_id = 0;
  2580. for (i = 1 ; i < 32 ; ++i) {
  2581. bmcr = jme_mdio_read(netdev, i, MII_BMCR);
  2582. bmsr = jme_mdio_read(netdev, i, MII_BMSR);
  2583. if (bmcr != 0xFFFFU && (bmcr != 0 || bmsr != 0)) {
  2584. jme->mii_if.phy_id = i;
  2585. break;
  2586. }
  2587. }
  2588. if (!jme->mii_if.phy_id) {
  2589. rc = -EIO;
  2590. pr_err("Can not find phy_id\n");
  2591. goto err_out_unmap;
  2592. }
  2593. jme->reg_ghc |= GHC_LINK_POLL;
  2594. } else {
  2595. jme->mii_if.phy_id = 1;
  2596. }
  2597. if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
  2598. jme->mii_if.supports_gmii = true;
  2599. else
  2600. jme->mii_if.supports_gmii = false;
  2601. jme->mii_if.phy_id_mask = 0x1F;
  2602. jme->mii_if.reg_num_mask = 0x1F;
  2603. jme->mii_if.mdio_read = jme_mdio_read;
  2604. jme->mii_if.mdio_write = jme_mdio_write;
  2605. jme_clear_pm_disable_wol(jme);
  2606. device_init_wakeup(&pdev->dev, true);
  2607. jme_set_phyfifo_5level(jme);
  2608. jme->pcirev = pdev->revision;
  2609. if (!jme->fpgaver)
  2610. jme_phy_init(jme);
  2611. jme_phy_off(jme);
  2612. /*
  2613. * Reset MAC processor and reload EEPROM for MAC Address
  2614. */
  2615. jme_reset_mac_processor(jme);
  2616. rc = jme_reload_eeprom(jme);
  2617. if (rc) {
  2618. pr_err("Reload eeprom for reading MAC Address error\n");
  2619. goto err_out_unmap;
  2620. }
  2621. jme_load_macaddr(netdev);
  2622. /*
  2623. * Tell stack that we are not ready to work until open()
  2624. */
  2625. netif_carrier_off(netdev);
  2626. rc = register_netdev(netdev);
  2627. if (rc) {
  2628. pr_err("Cannot register net device\n");
  2629. goto err_out_unmap;
  2630. }
  2631. netif_info(jme, probe, jme->dev, "%s%s chiprev:%x pcirev:%x macaddr:%pM\n",
  2632. (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250) ?
  2633. "JMC250 Gigabit Ethernet" :
  2634. (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC260) ?
  2635. "JMC260 Fast Ethernet" : "Unknown",
  2636. (jme->fpgaver != 0) ? " (FPGA)" : "",
  2637. (jme->fpgaver != 0) ? jme->fpgaver : jme->chiprev,
  2638. jme->pcirev, netdev->dev_addr);
  2639. return 0;
  2640. err_out_unmap:
  2641. iounmap(jme->regs);
  2642. err_out_free_netdev:
  2643. free_netdev(netdev);
  2644. err_out_release_regions:
  2645. pci_release_regions(pdev);
  2646. err_out_disable_pdev:
  2647. pci_disable_device(pdev);
  2648. err_out:
  2649. return rc;
  2650. }
  2651. static void
  2652. jme_remove_one(struct pci_dev *pdev)
  2653. {
  2654. struct net_device *netdev = pci_get_drvdata(pdev);
  2655. struct jme_adapter *jme = netdev_priv(netdev);
  2656. unregister_netdev(netdev);
  2657. iounmap(jme->regs);
  2658. free_netdev(netdev);
  2659. pci_release_regions(pdev);
  2660. pci_disable_device(pdev);
  2661. }
  2662. static void
  2663. jme_shutdown(struct pci_dev *pdev)
  2664. {
  2665. struct net_device *netdev = pci_get_drvdata(pdev);
  2666. struct jme_adapter *jme = netdev_priv(netdev);
  2667. jme_powersave_phy(jme);
  2668. pci_pme_active(pdev, true);
  2669. }
  2670. #ifdef CONFIG_PM_SLEEP
  2671. static int
  2672. jme_suspend(struct device *dev)
  2673. {
  2674. struct pci_dev *pdev = to_pci_dev(dev);
  2675. struct net_device *netdev = pci_get_drvdata(pdev);
  2676. struct jme_adapter *jme = netdev_priv(netdev);
  2677. if (!netif_running(netdev))
  2678. return 0;
  2679. atomic_dec(&jme->link_changing);
  2680. netif_device_detach(netdev);
  2681. netif_stop_queue(netdev);
  2682. jme_stop_irq(jme);
  2683. tasklet_disable(&jme->txclean_task);
  2684. tasklet_disable(&jme->rxclean_task);
  2685. tasklet_disable(&jme->rxempty_task);
  2686. if (netif_carrier_ok(netdev)) {
  2687. if (test_bit(JME_FLAG_POLL, &jme->flags))
  2688. jme_polling_mode(jme);
  2689. jme_stop_pcc_timer(jme);
  2690. jme_disable_rx_engine(jme);
  2691. jme_disable_tx_engine(jme);
  2692. jme_reset_mac_processor(jme);
  2693. jme_free_rx_resources(jme);
  2694. jme_free_tx_resources(jme);
  2695. netif_carrier_off(netdev);
  2696. jme->phylink = 0;
  2697. }
  2698. tasklet_enable(&jme->txclean_task);
  2699. tasklet_enable(&jme->rxclean_task);
  2700. tasklet_enable(&jme->rxempty_task);
  2701. jme_powersave_phy(jme);
  2702. return 0;
  2703. }
  2704. static int
  2705. jme_resume(struct device *dev)
  2706. {
  2707. struct pci_dev *pdev = to_pci_dev(dev);
  2708. struct net_device *netdev = pci_get_drvdata(pdev);
  2709. struct jme_adapter *jme = netdev_priv(netdev);
  2710. if (!netif_running(netdev))
  2711. return 0;
  2712. jme_clear_pm_disable_wol(jme);
  2713. jme_phy_on(jme);
  2714. if (test_bit(JME_FLAG_SSET, &jme->flags))
  2715. jme_set_link_ksettings(netdev, &jme->old_cmd);
  2716. else
  2717. jme_reset_phy_processor(jme);
  2718. jme_phy_calibration(jme);
  2719. jme_phy_setEA(jme);
  2720. netif_device_attach(netdev);
  2721. atomic_inc(&jme->link_changing);
  2722. jme_reset_link(jme);
  2723. jme_start_irq(jme);
  2724. return 0;
  2725. }
  2726. static SIMPLE_DEV_PM_OPS(jme_pm_ops, jme_suspend, jme_resume);
  2727. #define JME_PM_OPS (&jme_pm_ops)
  2728. #else
  2729. #define JME_PM_OPS NULL
  2730. #endif
  2731. static const struct pci_device_id jme_pci_tbl[] = {
  2732. { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC250) },
  2733. { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC260) },
  2734. { }
  2735. };
  2736. static struct pci_driver jme_driver = {
  2737. .name = DRV_NAME,
  2738. .id_table = jme_pci_tbl,
  2739. .probe = jme_init_one,
  2740. .remove = jme_remove_one,
  2741. .shutdown = jme_shutdown,
  2742. .driver.pm = JME_PM_OPS,
  2743. };
  2744. static int __init
  2745. jme_init_module(void)
  2746. {
  2747. pr_info("JMicron JMC2XX ethernet driver version %s\n", DRV_VERSION);
  2748. return pci_register_driver(&jme_driver);
  2749. }
  2750. static void __exit
  2751. jme_cleanup_module(void)
  2752. {
  2753. pci_unregister_driver(&jme_driver);
  2754. }
  2755. module_init(jme_init_module);
  2756. module_exit(jme_cleanup_module);
  2757. MODULE_AUTHOR("Guo-Fu Tseng <cooldavid@cooldavid.org>");
  2758. MODULE_DESCRIPTION("JMicron JMC2x0 PCI Express Ethernet driver");
  2759. MODULE_LICENSE("GPL");
  2760. MODULE_VERSION(DRV_VERSION);
  2761. MODULE_DEVICE_TABLE(pci, jme_pci_tbl);