i40e_ptp.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818
  1. /*******************************************************************************
  2. *
  3. * Intel Ethernet Controller XL710 Family Linux Driver
  4. * Copyright(c) 2013 - 2014 Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program. If not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. *
  21. * Contact Information:
  22. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. ******************************************************************************/
  26. #include "i40e.h"
  27. #include <linux/ptp_classify.h>
  28. /* The XL710 timesync is very much like Intel's 82599 design when it comes to
  29. * the fundamental clock design. However, the clock operations are much simpler
  30. * in the XL710 because the device supports a full 64 bits of nanoseconds.
  31. * Because the field is so wide, we can forgo the cycle counter and just
  32. * operate with the nanosecond field directly without fear of overflow.
  33. *
  34. * Much like the 82599, the update period is dependent upon the link speed:
  35. * At 40Gb link or no link, the period is 1.6ns.
  36. * At 10Gb link, the period is multiplied by 2. (3.2ns)
  37. * At 1Gb link, the period is multiplied by 20. (32ns)
  38. * 1588 functionality is not supported at 100Mbps.
  39. */
  40. #define I40E_PTP_40GB_INCVAL 0x0199999999ULL
  41. #define I40E_PTP_10GB_INCVAL 0x0333333333ULL
  42. #define I40E_PTP_1GB_INCVAL 0x2000000000ULL
  43. #define I40E_PRTTSYN_CTL1_TSYNTYPE_V1 BIT(I40E_PRTTSYN_CTL1_TSYNTYPE_SHIFT)
  44. #define I40E_PRTTSYN_CTL1_TSYNTYPE_V2 (2 << \
  45. I40E_PRTTSYN_CTL1_TSYNTYPE_SHIFT)
  46. /**
  47. * i40e_ptp_read - Read the PHC time from the device
  48. * @pf: Board private structure
  49. * @ts: timespec structure to hold the current time value
  50. *
  51. * This function reads the PRTTSYN_TIME registers and stores them in a
  52. * timespec. However, since the registers are 64 bits of nanoseconds, we must
  53. * convert the result to a timespec before we can return.
  54. **/
  55. static void i40e_ptp_read(struct i40e_pf *pf, struct timespec64 *ts)
  56. {
  57. struct i40e_hw *hw = &pf->hw;
  58. u32 hi, lo;
  59. u64 ns;
  60. /* The timer latches on the lowest register read. */
  61. lo = rd32(hw, I40E_PRTTSYN_TIME_L);
  62. hi = rd32(hw, I40E_PRTTSYN_TIME_H);
  63. ns = (((u64)hi) << 32) | lo;
  64. *ts = ns_to_timespec64(ns);
  65. }
  66. /**
  67. * i40e_ptp_write - Write the PHC time to the device
  68. * @pf: Board private structure
  69. * @ts: timespec structure that holds the new time value
  70. *
  71. * This function writes the PRTTSYN_TIME registers with the user value. Since
  72. * we receive a timespec from the stack, we must convert that timespec into
  73. * nanoseconds before programming the registers.
  74. **/
  75. static void i40e_ptp_write(struct i40e_pf *pf, const struct timespec64 *ts)
  76. {
  77. struct i40e_hw *hw = &pf->hw;
  78. u64 ns = timespec64_to_ns(ts);
  79. /* The timer will not update until the high register is written, so
  80. * write the low register first.
  81. */
  82. wr32(hw, I40E_PRTTSYN_TIME_L, ns & 0xFFFFFFFF);
  83. wr32(hw, I40E_PRTTSYN_TIME_H, ns >> 32);
  84. }
  85. /**
  86. * i40e_ptp_convert_to_hwtstamp - Convert device clock to system time
  87. * @hwtstamps: Timestamp structure to update
  88. * @timestamp: Timestamp from the hardware
  89. *
  90. * We need to convert the NIC clock value into a hwtstamp which can be used by
  91. * the upper level timestamping functions. Since the timestamp is simply a 64-
  92. * bit nanosecond value, we can call ns_to_ktime directly to handle this.
  93. **/
  94. static void i40e_ptp_convert_to_hwtstamp(struct skb_shared_hwtstamps *hwtstamps,
  95. u64 timestamp)
  96. {
  97. memset(hwtstamps, 0, sizeof(*hwtstamps));
  98. hwtstamps->hwtstamp = ns_to_ktime(timestamp);
  99. }
  100. /**
  101. * i40e_ptp_adjfreq - Adjust the PHC frequency
  102. * @ptp: The PTP clock structure
  103. * @ppb: Parts per billion adjustment from the base
  104. *
  105. * Adjust the frequency of the PHC by the indicated parts per billion from the
  106. * base frequency.
  107. **/
  108. static int i40e_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  109. {
  110. struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
  111. struct i40e_hw *hw = &pf->hw;
  112. u64 adj, freq, diff;
  113. int neg_adj = 0;
  114. if (ppb < 0) {
  115. neg_adj = 1;
  116. ppb = -ppb;
  117. }
  118. smp_mb(); /* Force any pending update before accessing. */
  119. adj = ACCESS_ONCE(pf->ptp_base_adj);
  120. freq = adj;
  121. freq *= ppb;
  122. diff = div_u64(freq, 1000000000ULL);
  123. if (neg_adj)
  124. adj -= diff;
  125. else
  126. adj += diff;
  127. wr32(hw, I40E_PRTTSYN_INC_L, adj & 0xFFFFFFFF);
  128. wr32(hw, I40E_PRTTSYN_INC_H, adj >> 32);
  129. return 0;
  130. }
  131. /**
  132. * i40e_ptp_adjtime - Adjust the PHC time
  133. * @ptp: The PTP clock structure
  134. * @delta: Offset in nanoseconds to adjust the PHC time by
  135. *
  136. * Adjust the frequency of the PHC by the indicated parts per billion from the
  137. * base frequency.
  138. **/
  139. static int i40e_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
  140. {
  141. struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
  142. struct timespec64 now;
  143. mutex_lock(&pf->tmreg_lock);
  144. i40e_ptp_read(pf, &now);
  145. timespec64_add_ns(&now, delta);
  146. i40e_ptp_write(pf, (const struct timespec64 *)&now);
  147. mutex_unlock(&pf->tmreg_lock);
  148. return 0;
  149. }
  150. /**
  151. * i40e_ptp_gettime - Get the time of the PHC
  152. * @ptp: The PTP clock structure
  153. * @ts: timespec structure to hold the current time value
  154. *
  155. * Read the device clock and return the correct value on ns, after converting it
  156. * into a timespec struct.
  157. **/
  158. static int i40e_ptp_gettime(struct ptp_clock_info *ptp, struct timespec64 *ts)
  159. {
  160. struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
  161. mutex_lock(&pf->tmreg_lock);
  162. i40e_ptp_read(pf, ts);
  163. mutex_unlock(&pf->tmreg_lock);
  164. return 0;
  165. }
  166. /**
  167. * i40e_ptp_settime - Set the time of the PHC
  168. * @ptp: The PTP clock structure
  169. * @ts: timespec structure that holds the new time value
  170. *
  171. * Set the device clock to the user input value. The conversion from timespec
  172. * to ns happens in the write function.
  173. **/
  174. static int i40e_ptp_settime(struct ptp_clock_info *ptp,
  175. const struct timespec64 *ts)
  176. {
  177. struct i40e_pf *pf = container_of(ptp, struct i40e_pf, ptp_caps);
  178. mutex_lock(&pf->tmreg_lock);
  179. i40e_ptp_write(pf, ts);
  180. mutex_unlock(&pf->tmreg_lock);
  181. return 0;
  182. }
  183. /**
  184. * i40e_ptp_feature_enable - Enable/disable ancillary features of the PHC subsystem
  185. * @ptp: The PTP clock structure
  186. * @rq: The requested feature to change
  187. * @on: Enable/disable flag
  188. *
  189. * The XL710 does not support any of the ancillary features of the PHC
  190. * subsystem, so this function may just return.
  191. **/
  192. static int i40e_ptp_feature_enable(struct ptp_clock_info *ptp,
  193. struct ptp_clock_request *rq, int on)
  194. {
  195. return -EOPNOTSUPP;
  196. }
  197. /**
  198. * i40e_ptp_update_latch_events - Read I40E_PRTTSYN_STAT_1 and latch events
  199. * @pf: the PF data structure
  200. *
  201. * This function reads I40E_PRTTSYN_STAT_1 and updates the corresponding timers
  202. * for noticed latch events. This allows the driver to keep track of the first
  203. * time a latch event was noticed which will be used to help clear out Rx
  204. * timestamps for packets that got dropped or lost.
  205. *
  206. * This function will return the current value of I40E_PRTTSYN_STAT_1 and is
  207. * expected to be called only while under the ptp_rx_lock.
  208. **/
  209. static u32 i40e_ptp_get_rx_events(struct i40e_pf *pf)
  210. {
  211. struct i40e_hw *hw = &pf->hw;
  212. u32 prttsyn_stat, new_latch_events;
  213. int i;
  214. prttsyn_stat = rd32(hw, I40E_PRTTSYN_STAT_1);
  215. new_latch_events = prttsyn_stat & ~pf->latch_event_flags;
  216. /* Update the jiffies time for any newly latched timestamp. This
  217. * ensures that we store the time that we first discovered a timestamp
  218. * was latched by the hardware. The service task will later determine
  219. * if we should free the latch and drop that timestamp should too much
  220. * time pass. This flow ensures that we only update jiffies for new
  221. * events latched since the last time we checked, and not all events
  222. * currently latched, so that the service task accounting remains
  223. * accurate.
  224. */
  225. for (i = 0; i < 4; i++) {
  226. if (new_latch_events & BIT(i))
  227. pf->latch_events[i] = jiffies;
  228. }
  229. /* Finally, we store the current status of the Rx timestamp latches */
  230. pf->latch_event_flags = prttsyn_stat;
  231. return prttsyn_stat;
  232. }
  233. /**
  234. * i40e_ptp_rx_hang - Detect error case when Rx timestamp registers are hung
  235. * @pf: The PF private data structure
  236. * @vsi: The VSI with the rings relevant to 1588
  237. *
  238. * This watchdog task is scheduled to detect error case where hardware has
  239. * dropped an Rx packet that was timestamped when the ring is full. The
  240. * particular error is rare but leaves the device in a state unable to timestamp
  241. * any future packets.
  242. **/
  243. void i40e_ptp_rx_hang(struct i40e_pf *pf)
  244. {
  245. struct i40e_hw *hw = &pf->hw;
  246. unsigned int i, cleared = 0;
  247. /* Since we cannot turn off the Rx timestamp logic if the device is
  248. * configured for Tx timestamping, we check if Rx timestamping is
  249. * configured. We don't want to spuriously warn about Rx timestamp
  250. * hangs if we don't care about the timestamps.
  251. */
  252. if (!(pf->flags & I40E_FLAG_PTP) || !pf->ptp_rx)
  253. return;
  254. spin_lock_bh(&pf->ptp_rx_lock);
  255. /* Update current latch times for Rx events */
  256. i40e_ptp_get_rx_events(pf);
  257. /* Check all the currently latched Rx events and see whether they have
  258. * been latched for over a second. It is assumed that any timestamp
  259. * should have been cleared within this time, or else it was captured
  260. * for a dropped frame that the driver never received. Thus, we will
  261. * clear any timestamp that has been latched for over 1 second.
  262. */
  263. for (i = 0; i < 4; i++) {
  264. if ((pf->latch_event_flags & BIT(i)) &&
  265. time_is_before_jiffies(pf->latch_events[i] + HZ)) {
  266. rd32(hw, I40E_PRTTSYN_RXTIME_H(i));
  267. pf->latch_event_flags &= ~BIT(i);
  268. cleared++;
  269. }
  270. }
  271. spin_unlock_bh(&pf->ptp_rx_lock);
  272. /* Log a warning if more than 2 timestamps got dropped in the same
  273. * check. We don't want to warn about all drops because it can occur
  274. * in normal scenarios such as PTP frames on multicast addresses we
  275. * aren't listening to. However, administrator should know if this is
  276. * the reason packets aren't receiving timestamps.
  277. */
  278. if (cleared > 2)
  279. dev_dbg(&pf->pdev->dev,
  280. "Dropped %d missed RXTIME timestamp events\n",
  281. cleared);
  282. /* Finally, update the rx_hwtstamp_cleared counter */
  283. pf->rx_hwtstamp_cleared += cleared;
  284. }
  285. /**
  286. * i40e_ptp_tx_hang - Detect error case when Tx timestamp register is hung
  287. * @pf: The PF private data structure
  288. *
  289. * This watchdog task is run periodically to make sure that we clear the Tx
  290. * timestamp logic if we don't obtain a timestamp in a reasonable amount of
  291. * time. It is unexpected in the normal case but if it occurs it results in
  292. * permanently prevent timestamps of future packets
  293. **/
  294. void i40e_ptp_tx_hang(struct i40e_pf *pf)
  295. {
  296. if (!(pf->flags & I40E_FLAG_PTP) || !pf->ptp_tx)
  297. return;
  298. /* Nothing to do if we're not already waiting for a timestamp */
  299. if (!test_bit(__I40E_PTP_TX_IN_PROGRESS, pf->state))
  300. return;
  301. /* We already have a handler routine which is run when we are notified
  302. * of a Tx timestamp in the hardware. If we don't get an interrupt
  303. * within a second it is reasonable to assume that we never will.
  304. */
  305. if (time_is_before_jiffies(pf->ptp_tx_start + HZ)) {
  306. dev_kfree_skb_any(pf->ptp_tx_skb);
  307. pf->ptp_tx_skb = NULL;
  308. clear_bit_unlock(__I40E_PTP_TX_IN_PROGRESS, pf->state);
  309. pf->tx_hwtstamp_timeouts++;
  310. }
  311. }
  312. /**
  313. * i40e_ptp_tx_hwtstamp - Utility function which returns the Tx timestamp
  314. * @pf: Board private structure
  315. *
  316. * Read the value of the Tx timestamp from the registers, convert it into a
  317. * value consumable by the stack, and store that result into the shhwtstamps
  318. * struct before returning it up the stack.
  319. **/
  320. void i40e_ptp_tx_hwtstamp(struct i40e_pf *pf)
  321. {
  322. struct skb_shared_hwtstamps shhwtstamps;
  323. struct sk_buff *skb = pf->ptp_tx_skb;
  324. struct i40e_hw *hw = &pf->hw;
  325. u32 hi, lo;
  326. u64 ns;
  327. if (!(pf->flags & I40E_FLAG_PTP) || !pf->ptp_tx)
  328. return;
  329. /* don't attempt to timestamp if we don't have an skb */
  330. if (!pf->ptp_tx_skb)
  331. return;
  332. lo = rd32(hw, I40E_PRTTSYN_TXTIME_L);
  333. hi = rd32(hw, I40E_PRTTSYN_TXTIME_H);
  334. ns = (((u64)hi) << 32) | lo;
  335. i40e_ptp_convert_to_hwtstamp(&shhwtstamps, ns);
  336. /* Clear the bit lock as soon as possible after reading the register,
  337. * and prior to notifying the stack via skb_tstamp_tx(). Otherwise
  338. * applications might wake up and attempt to request another transmit
  339. * timestamp prior to the bit lock being cleared.
  340. */
  341. pf->ptp_tx_skb = NULL;
  342. clear_bit_unlock(__I40E_PTP_TX_IN_PROGRESS, pf->state);
  343. /* Notify the stack and free the skb after we've unlocked */
  344. skb_tstamp_tx(skb, &shhwtstamps);
  345. dev_kfree_skb_any(skb);
  346. }
  347. /**
  348. * i40e_ptp_rx_hwtstamp - Utility function which checks for an Rx timestamp
  349. * @pf: Board private structure
  350. * @skb: Particular skb to send timestamp with
  351. * @index: Index into the receive timestamp registers for the timestamp
  352. *
  353. * The XL710 receives a notification in the receive descriptor with an offset
  354. * into the set of RXTIME registers where the timestamp is for that skb. This
  355. * function goes and fetches the receive timestamp from that offset, if a valid
  356. * one exists. The RXTIME registers are in ns, so we must convert the result
  357. * first.
  358. **/
  359. void i40e_ptp_rx_hwtstamp(struct i40e_pf *pf, struct sk_buff *skb, u8 index)
  360. {
  361. u32 prttsyn_stat, hi, lo;
  362. struct i40e_hw *hw;
  363. u64 ns;
  364. /* Since we cannot turn off the Rx timestamp logic if the device is
  365. * doing Tx timestamping, check if Rx timestamping is configured.
  366. */
  367. if (!(pf->flags & I40E_FLAG_PTP) || !pf->ptp_rx)
  368. return;
  369. hw = &pf->hw;
  370. spin_lock_bh(&pf->ptp_rx_lock);
  371. /* Get current Rx events and update latch times */
  372. prttsyn_stat = i40e_ptp_get_rx_events(pf);
  373. /* TODO: Should we warn about missing Rx timestamp event? */
  374. if (!(prttsyn_stat & BIT(index))) {
  375. spin_unlock_bh(&pf->ptp_rx_lock);
  376. return;
  377. }
  378. /* Clear the latched event since we're about to read its register */
  379. pf->latch_event_flags &= ~BIT(index);
  380. lo = rd32(hw, I40E_PRTTSYN_RXTIME_L(index));
  381. hi = rd32(hw, I40E_PRTTSYN_RXTIME_H(index));
  382. spin_unlock_bh(&pf->ptp_rx_lock);
  383. ns = (((u64)hi) << 32) | lo;
  384. i40e_ptp_convert_to_hwtstamp(skb_hwtstamps(skb), ns);
  385. }
  386. /**
  387. * i40e_ptp_set_increment - Utility function to update clock increment rate
  388. * @pf: Board private structure
  389. *
  390. * During a link change, the DMA frequency that drives the 1588 logic will
  391. * change. In order to keep the PRTTSYN_TIME registers in units of nanoseconds,
  392. * we must update the increment value per clock tick.
  393. **/
  394. void i40e_ptp_set_increment(struct i40e_pf *pf)
  395. {
  396. struct i40e_link_status *hw_link_info;
  397. struct i40e_hw *hw = &pf->hw;
  398. u64 incval;
  399. hw_link_info = &hw->phy.link_info;
  400. i40e_aq_get_link_info(&pf->hw, true, NULL, NULL);
  401. switch (hw_link_info->link_speed) {
  402. case I40E_LINK_SPEED_10GB:
  403. incval = I40E_PTP_10GB_INCVAL;
  404. break;
  405. case I40E_LINK_SPEED_1GB:
  406. incval = I40E_PTP_1GB_INCVAL;
  407. break;
  408. case I40E_LINK_SPEED_100MB:
  409. {
  410. static int warn_once;
  411. if (!warn_once) {
  412. dev_warn(&pf->pdev->dev,
  413. "1588 functionality is not supported at 100 Mbps. Stopping the PHC.\n");
  414. warn_once++;
  415. }
  416. incval = 0;
  417. break;
  418. }
  419. case I40E_LINK_SPEED_40GB:
  420. default:
  421. incval = I40E_PTP_40GB_INCVAL;
  422. break;
  423. }
  424. /* Write the new increment value into the increment register. The
  425. * hardware will not update the clock until both registers have been
  426. * written.
  427. */
  428. wr32(hw, I40E_PRTTSYN_INC_L, incval & 0xFFFFFFFF);
  429. wr32(hw, I40E_PRTTSYN_INC_H, incval >> 32);
  430. /* Update the base adjustement value. */
  431. ACCESS_ONCE(pf->ptp_base_adj) = incval;
  432. smp_mb(); /* Force the above update. */
  433. }
  434. /**
  435. * i40e_ptp_get_ts_config - ioctl interface to read the HW timestamping
  436. * @pf: Board private structure
  437. * @ifreq: ioctl data
  438. *
  439. * Obtain the current hardware timestamping settigs as requested. To do this,
  440. * keep a shadow copy of the timestamp settings rather than attempting to
  441. * deconstruct it from the registers.
  442. **/
  443. int i40e_ptp_get_ts_config(struct i40e_pf *pf, struct ifreq *ifr)
  444. {
  445. struct hwtstamp_config *config = &pf->tstamp_config;
  446. if (!(pf->flags & I40E_FLAG_PTP))
  447. return -EOPNOTSUPP;
  448. return copy_to_user(ifr->ifr_data, config, sizeof(*config)) ?
  449. -EFAULT : 0;
  450. }
  451. /**
  452. * i40e_ptp_set_timestamp_mode - setup hardware for requested timestamp mode
  453. * @pf: Board private structure
  454. * @config: hwtstamp settings requested or saved
  455. *
  456. * Control hardware registers to enter the specific mode requested by the
  457. * user. Also used during reset path to ensure that timestamp settings are
  458. * maintained.
  459. *
  460. * Note: modifies config in place, and may update the requested mode to be
  461. * more broad if the specific filter is not directly supported.
  462. **/
  463. static int i40e_ptp_set_timestamp_mode(struct i40e_pf *pf,
  464. struct hwtstamp_config *config)
  465. {
  466. struct i40e_hw *hw = &pf->hw;
  467. u32 tsyntype, regval;
  468. /* Reserved for future extensions. */
  469. if (config->flags)
  470. return -EINVAL;
  471. switch (config->tx_type) {
  472. case HWTSTAMP_TX_OFF:
  473. pf->ptp_tx = false;
  474. break;
  475. case HWTSTAMP_TX_ON:
  476. pf->ptp_tx = true;
  477. break;
  478. default:
  479. return -ERANGE;
  480. }
  481. switch (config->rx_filter) {
  482. case HWTSTAMP_FILTER_NONE:
  483. pf->ptp_rx = false;
  484. /* We set the type to V1, but do not enable UDP packet
  485. * recognition. In this way, we should be as close to
  486. * disabling PTP Rx timestamps as possible since V1 packets
  487. * are always UDP, since L2 packets are a V2 feature.
  488. */
  489. tsyntype = I40E_PRTTSYN_CTL1_TSYNTYPE_V1;
  490. break;
  491. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  492. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  493. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  494. if (!(pf->hw_features & I40E_HW_PTP_L4_CAPABLE))
  495. return -ERANGE;
  496. pf->ptp_rx = true;
  497. tsyntype = I40E_PRTTSYN_CTL1_V1MESSTYPE0_MASK |
  498. I40E_PRTTSYN_CTL1_TSYNTYPE_V1 |
  499. I40E_PRTTSYN_CTL1_UDP_ENA_MASK;
  500. config->rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
  501. break;
  502. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  503. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  504. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  505. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  506. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  507. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  508. if (!(pf->hw_features & I40E_HW_PTP_L4_CAPABLE))
  509. return -ERANGE;
  510. /* fall through */
  511. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  512. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  513. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  514. pf->ptp_rx = true;
  515. tsyntype = I40E_PRTTSYN_CTL1_V2MESSTYPE0_MASK |
  516. I40E_PRTTSYN_CTL1_TSYNTYPE_V2;
  517. if (pf->hw_features & I40E_HW_PTP_L4_CAPABLE) {
  518. tsyntype |= I40E_PRTTSYN_CTL1_UDP_ENA_MASK;
  519. config->rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
  520. } else {
  521. config->rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
  522. }
  523. break;
  524. case HWTSTAMP_FILTER_NTP_ALL:
  525. case HWTSTAMP_FILTER_ALL:
  526. default:
  527. return -ERANGE;
  528. }
  529. /* Clear out all 1588-related registers to clear and unlatch them. */
  530. spin_lock_bh(&pf->ptp_rx_lock);
  531. rd32(hw, I40E_PRTTSYN_STAT_0);
  532. rd32(hw, I40E_PRTTSYN_TXTIME_H);
  533. rd32(hw, I40E_PRTTSYN_RXTIME_H(0));
  534. rd32(hw, I40E_PRTTSYN_RXTIME_H(1));
  535. rd32(hw, I40E_PRTTSYN_RXTIME_H(2));
  536. rd32(hw, I40E_PRTTSYN_RXTIME_H(3));
  537. pf->latch_event_flags = 0;
  538. spin_unlock_bh(&pf->ptp_rx_lock);
  539. /* Enable/disable the Tx timestamp interrupt based on user input. */
  540. regval = rd32(hw, I40E_PRTTSYN_CTL0);
  541. if (pf->ptp_tx)
  542. regval |= I40E_PRTTSYN_CTL0_TXTIME_INT_ENA_MASK;
  543. else
  544. regval &= ~I40E_PRTTSYN_CTL0_TXTIME_INT_ENA_MASK;
  545. wr32(hw, I40E_PRTTSYN_CTL0, regval);
  546. regval = rd32(hw, I40E_PFINT_ICR0_ENA);
  547. if (pf->ptp_tx)
  548. regval |= I40E_PFINT_ICR0_ENA_TIMESYNC_MASK;
  549. else
  550. regval &= ~I40E_PFINT_ICR0_ENA_TIMESYNC_MASK;
  551. wr32(hw, I40E_PFINT_ICR0_ENA, regval);
  552. /* Although there is no simple on/off switch for Rx, we "disable" Rx
  553. * timestamps by setting to V1 only mode and clear the UDP
  554. * recognition. This ought to disable all PTP Rx timestamps as V1
  555. * packets are always over UDP. Note that software is configured to
  556. * ignore Rx timestamps via the pf->ptp_rx flag.
  557. */
  558. regval = rd32(hw, I40E_PRTTSYN_CTL1);
  559. /* clear everything but the enable bit */
  560. regval &= I40E_PRTTSYN_CTL1_TSYNENA_MASK;
  561. /* now enable bits for desired Rx timestamps */
  562. regval |= tsyntype;
  563. wr32(hw, I40E_PRTTSYN_CTL1, regval);
  564. return 0;
  565. }
  566. /**
  567. * i40e_ptp_set_ts_config - ioctl interface to control the HW timestamping
  568. * @pf: Board private structure
  569. * @ifreq: ioctl data
  570. *
  571. * Respond to the user filter requests and make the appropriate hardware
  572. * changes here. The XL710 cannot support splitting of the Tx/Rx timestamping
  573. * logic, so keep track in software of whether to indicate these timestamps
  574. * or not.
  575. *
  576. * It is permissible to "upgrade" the user request to a broader filter, as long
  577. * as the user receives the timestamps they care about and the user is notified
  578. * the filter has been broadened.
  579. **/
  580. int i40e_ptp_set_ts_config(struct i40e_pf *pf, struct ifreq *ifr)
  581. {
  582. struct hwtstamp_config config;
  583. int err;
  584. if (!(pf->flags & I40E_FLAG_PTP))
  585. return -EOPNOTSUPP;
  586. if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
  587. return -EFAULT;
  588. err = i40e_ptp_set_timestamp_mode(pf, &config);
  589. if (err)
  590. return err;
  591. /* save these settings for future reference */
  592. pf->tstamp_config = config;
  593. return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
  594. -EFAULT : 0;
  595. }
  596. /**
  597. * i40e_ptp_create_clock - Create PTP clock device for userspace
  598. * @pf: Board private structure
  599. *
  600. * This function creates a new PTP clock device. It only creates one if we
  601. * don't already have one, so it is safe to call. Will return error if it
  602. * can't create one, but success if we already have a device. Should be used
  603. * by i40e_ptp_init to create clock initially, and prevent global resets from
  604. * creating new clock devices.
  605. **/
  606. static long i40e_ptp_create_clock(struct i40e_pf *pf)
  607. {
  608. /* no need to create a clock device if we already have one */
  609. if (!IS_ERR_OR_NULL(pf->ptp_clock))
  610. return 0;
  611. strncpy(pf->ptp_caps.name, i40e_driver_name, sizeof(pf->ptp_caps.name));
  612. pf->ptp_caps.owner = THIS_MODULE;
  613. pf->ptp_caps.max_adj = 999999999;
  614. pf->ptp_caps.n_ext_ts = 0;
  615. pf->ptp_caps.pps = 0;
  616. pf->ptp_caps.adjfreq = i40e_ptp_adjfreq;
  617. pf->ptp_caps.adjtime = i40e_ptp_adjtime;
  618. pf->ptp_caps.gettime64 = i40e_ptp_gettime;
  619. pf->ptp_caps.settime64 = i40e_ptp_settime;
  620. pf->ptp_caps.enable = i40e_ptp_feature_enable;
  621. /* Attempt to register the clock before enabling the hardware. */
  622. pf->ptp_clock = ptp_clock_register(&pf->ptp_caps, &pf->pdev->dev);
  623. if (IS_ERR(pf->ptp_clock))
  624. return PTR_ERR(pf->ptp_clock);
  625. /* clear the hwtstamp settings here during clock create, instead of
  626. * during regular init, so that we can maintain settings across a
  627. * reset or suspend.
  628. */
  629. pf->tstamp_config.rx_filter = HWTSTAMP_FILTER_NONE;
  630. pf->tstamp_config.tx_type = HWTSTAMP_TX_OFF;
  631. return 0;
  632. }
  633. /**
  634. * i40e_ptp_init - Initialize the 1588 support after device probe or reset
  635. * @pf: Board private structure
  636. *
  637. * This function sets device up for 1588 support. The first time it is run, it
  638. * will create a PHC clock device. It does not create a clock device if one
  639. * already exists. It also reconfigures the device after a reset.
  640. **/
  641. void i40e_ptp_init(struct i40e_pf *pf)
  642. {
  643. struct net_device *netdev = pf->vsi[pf->lan_vsi]->netdev;
  644. struct i40e_hw *hw = &pf->hw;
  645. u32 pf_id;
  646. long err;
  647. /* Only one PF is assigned to control 1588 logic per port. Do not
  648. * enable any support for PFs not assigned via PRTTSYN_CTL0.PF_ID
  649. */
  650. pf_id = (rd32(hw, I40E_PRTTSYN_CTL0) & I40E_PRTTSYN_CTL0_PF_ID_MASK) >>
  651. I40E_PRTTSYN_CTL0_PF_ID_SHIFT;
  652. if (hw->pf_id != pf_id) {
  653. pf->flags &= ~I40E_FLAG_PTP;
  654. dev_info(&pf->pdev->dev, "%s: PTP not supported on %s\n",
  655. __func__,
  656. netdev->name);
  657. return;
  658. }
  659. mutex_init(&pf->tmreg_lock);
  660. spin_lock_init(&pf->ptp_rx_lock);
  661. /* ensure we have a clock device */
  662. err = i40e_ptp_create_clock(pf);
  663. if (err) {
  664. pf->ptp_clock = NULL;
  665. dev_err(&pf->pdev->dev, "%s: ptp_clock_register failed\n",
  666. __func__);
  667. } else if (pf->ptp_clock) {
  668. struct timespec64 ts;
  669. u32 regval;
  670. if (pf->hw.debug_mask & I40E_DEBUG_LAN)
  671. dev_info(&pf->pdev->dev, "PHC enabled\n");
  672. pf->flags |= I40E_FLAG_PTP;
  673. /* Ensure the clocks are running. */
  674. regval = rd32(hw, I40E_PRTTSYN_CTL0);
  675. regval |= I40E_PRTTSYN_CTL0_TSYNENA_MASK;
  676. wr32(hw, I40E_PRTTSYN_CTL0, regval);
  677. regval = rd32(hw, I40E_PRTTSYN_CTL1);
  678. regval |= I40E_PRTTSYN_CTL1_TSYNENA_MASK;
  679. wr32(hw, I40E_PRTTSYN_CTL1, regval);
  680. /* Set the increment value per clock tick. */
  681. i40e_ptp_set_increment(pf);
  682. /* reset timestamping mode */
  683. i40e_ptp_set_timestamp_mode(pf, &pf->tstamp_config);
  684. /* Set the clock value. */
  685. ts = ktime_to_timespec64(ktime_get_real());
  686. i40e_ptp_settime(&pf->ptp_caps, &ts);
  687. }
  688. }
  689. /**
  690. * i40e_ptp_stop - Disable the driver/hardware support and unregister the PHC
  691. * @pf: Board private structure
  692. *
  693. * This function handles the cleanup work required from the initialization by
  694. * clearing out the important information and unregistering the PHC.
  695. **/
  696. void i40e_ptp_stop(struct i40e_pf *pf)
  697. {
  698. pf->flags &= ~I40E_FLAG_PTP;
  699. pf->ptp_tx = false;
  700. pf->ptp_rx = false;
  701. if (pf->ptp_tx_skb) {
  702. dev_kfree_skb_any(pf->ptp_tx_skb);
  703. pf->ptp_tx_skb = NULL;
  704. clear_bit_unlock(__I40E_PTP_TX_IN_PROGRESS, pf->state);
  705. }
  706. if (pf->ptp_clock) {
  707. ptp_clock_unregister(pf->ptp_clock);
  708. pf->ptp_clock = NULL;
  709. dev_info(&pf->pdev->dev, "%s: removed PHC on %s\n", __func__,
  710. pf->vsi[pf->lan_vsi]->netdev->name);
  711. }
  712. }