fm10k_pci.c 66 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411
  1. /* Intel(R) Ethernet Switch Host Interface Driver
  2. * Copyright(c) 2013 - 2017 Intel Corporation.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * The full GNU General Public License is included in this distribution in
  14. * the file called "COPYING".
  15. *
  16. * Contact Information:
  17. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  18. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  19. */
  20. #include <linux/module.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/aer.h>
  23. #include "fm10k.h"
  24. static const struct fm10k_info *fm10k_info_tbl[] = {
  25. [fm10k_device_pf] = &fm10k_pf_info,
  26. [fm10k_device_vf] = &fm10k_vf_info,
  27. };
  28. /**
  29. * fm10k_pci_tbl - PCI Device ID Table
  30. *
  31. * Wildcard entries (PCI_ANY_ID) should come last
  32. * Last entry must be all 0s
  33. *
  34. * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
  35. * Class, Class Mask, private data (not used) }
  36. */
  37. static const struct pci_device_id fm10k_pci_tbl[] = {
  38. { PCI_VDEVICE(INTEL, FM10K_DEV_ID_PF), fm10k_device_pf },
  39. { PCI_VDEVICE(INTEL, FM10K_DEV_ID_VF), fm10k_device_vf },
  40. /* required last entry */
  41. { 0, }
  42. };
  43. MODULE_DEVICE_TABLE(pci, fm10k_pci_tbl);
  44. u16 fm10k_read_pci_cfg_word(struct fm10k_hw *hw, u32 reg)
  45. {
  46. struct fm10k_intfc *interface = hw->back;
  47. u16 value = 0;
  48. if (FM10K_REMOVED(hw->hw_addr))
  49. return ~value;
  50. pci_read_config_word(interface->pdev, reg, &value);
  51. if (value == 0xFFFF)
  52. fm10k_write_flush(hw);
  53. return value;
  54. }
  55. u32 fm10k_read_reg(struct fm10k_hw *hw, int reg)
  56. {
  57. u32 __iomem *hw_addr = READ_ONCE(hw->hw_addr);
  58. u32 value = 0;
  59. if (FM10K_REMOVED(hw_addr))
  60. return ~value;
  61. value = readl(&hw_addr[reg]);
  62. if (!(~value) && (!reg || !(~readl(hw_addr)))) {
  63. struct fm10k_intfc *interface = hw->back;
  64. struct net_device *netdev = interface->netdev;
  65. hw->hw_addr = NULL;
  66. netif_device_detach(netdev);
  67. netdev_err(netdev, "PCIe link lost, device now detached\n");
  68. }
  69. return value;
  70. }
  71. static int fm10k_hw_ready(struct fm10k_intfc *interface)
  72. {
  73. struct fm10k_hw *hw = &interface->hw;
  74. fm10k_write_flush(hw);
  75. return FM10K_REMOVED(hw->hw_addr) ? -ENODEV : 0;
  76. }
  77. void fm10k_service_event_schedule(struct fm10k_intfc *interface)
  78. {
  79. if (!test_bit(__FM10K_SERVICE_DISABLE, interface->state) &&
  80. !test_and_set_bit(__FM10K_SERVICE_SCHED, interface->state)) {
  81. clear_bit(__FM10K_SERVICE_REQUEST, interface->state);
  82. queue_work(fm10k_workqueue, &interface->service_task);
  83. } else {
  84. set_bit(__FM10K_SERVICE_REQUEST, interface->state);
  85. }
  86. }
  87. static void fm10k_service_event_complete(struct fm10k_intfc *interface)
  88. {
  89. WARN_ON(!test_bit(__FM10K_SERVICE_SCHED, interface->state));
  90. /* flush memory to make sure state is correct before next watchog */
  91. smp_mb__before_atomic();
  92. clear_bit(__FM10K_SERVICE_SCHED, interface->state);
  93. /* If a service event was requested since we started, immediately
  94. * re-schedule now. This ensures we don't drop a request until the
  95. * next timer event.
  96. */
  97. if (test_bit(__FM10K_SERVICE_REQUEST, interface->state))
  98. fm10k_service_event_schedule(interface);
  99. }
  100. /**
  101. * fm10k_service_timer - Timer Call-back
  102. * @data: pointer to interface cast into an unsigned long
  103. **/
  104. static void fm10k_service_timer(unsigned long data)
  105. {
  106. struct fm10k_intfc *interface = (struct fm10k_intfc *)data;
  107. /* Reset the timer */
  108. mod_timer(&interface->service_timer, (HZ * 2) + jiffies);
  109. fm10k_service_event_schedule(interface);
  110. }
  111. static void fm10k_detach_subtask(struct fm10k_intfc *interface)
  112. {
  113. struct net_device *netdev = interface->netdev;
  114. u32 __iomem *hw_addr;
  115. u32 value;
  116. /* do nothing if device is still present or hw_addr is set */
  117. if (netif_device_present(netdev) || interface->hw.hw_addr)
  118. return;
  119. /* check the real address space to see if we've recovered */
  120. hw_addr = READ_ONCE(interface->uc_addr);
  121. value = readl(hw_addr);
  122. if (~value) {
  123. interface->hw.hw_addr = interface->uc_addr;
  124. netif_device_attach(netdev);
  125. set_bit(FM10K_FLAG_RESET_REQUESTED, interface->flags);
  126. netdev_warn(netdev, "PCIe link restored, device now attached\n");
  127. return;
  128. }
  129. rtnl_lock();
  130. if (netif_running(netdev))
  131. dev_close(netdev);
  132. rtnl_unlock();
  133. }
  134. static void fm10k_prepare_for_reset(struct fm10k_intfc *interface)
  135. {
  136. struct net_device *netdev = interface->netdev;
  137. WARN_ON(in_interrupt());
  138. /* put off any impending NetWatchDogTimeout */
  139. netif_trans_update(netdev);
  140. while (test_and_set_bit(__FM10K_RESETTING, interface->state))
  141. usleep_range(1000, 2000);
  142. rtnl_lock();
  143. fm10k_iov_suspend(interface->pdev);
  144. if (netif_running(netdev))
  145. fm10k_close(netdev);
  146. fm10k_mbx_free_irq(interface);
  147. /* free interrupts */
  148. fm10k_clear_queueing_scheme(interface);
  149. /* delay any future reset requests */
  150. interface->last_reset = jiffies + (10 * HZ);
  151. rtnl_unlock();
  152. }
  153. static int fm10k_handle_reset(struct fm10k_intfc *interface)
  154. {
  155. struct net_device *netdev = interface->netdev;
  156. struct fm10k_hw *hw = &interface->hw;
  157. int err;
  158. rtnl_lock();
  159. pci_set_master(interface->pdev);
  160. /* reset and initialize the hardware so it is in a known state */
  161. err = hw->mac.ops.reset_hw(hw);
  162. if (err) {
  163. dev_err(&interface->pdev->dev, "reset_hw failed: %d\n", err);
  164. goto reinit_err;
  165. }
  166. err = hw->mac.ops.init_hw(hw);
  167. if (err) {
  168. dev_err(&interface->pdev->dev, "init_hw failed: %d\n", err);
  169. goto reinit_err;
  170. }
  171. err = fm10k_init_queueing_scheme(interface);
  172. if (err) {
  173. dev_err(&interface->pdev->dev,
  174. "init_queueing_scheme failed: %d\n", err);
  175. goto reinit_err;
  176. }
  177. /* re-associate interrupts */
  178. err = fm10k_mbx_request_irq(interface);
  179. if (err)
  180. goto err_mbx_irq;
  181. err = fm10k_hw_ready(interface);
  182. if (err)
  183. goto err_open;
  184. /* update hardware address for VFs if perm_addr has changed */
  185. if (hw->mac.type == fm10k_mac_vf) {
  186. if (is_valid_ether_addr(hw->mac.perm_addr)) {
  187. ether_addr_copy(hw->mac.addr, hw->mac.perm_addr);
  188. ether_addr_copy(netdev->perm_addr, hw->mac.perm_addr);
  189. ether_addr_copy(netdev->dev_addr, hw->mac.perm_addr);
  190. netdev->addr_assign_type &= ~NET_ADDR_RANDOM;
  191. }
  192. if (hw->mac.vlan_override)
  193. netdev->features &= ~NETIF_F_HW_VLAN_CTAG_RX;
  194. else
  195. netdev->features |= NETIF_F_HW_VLAN_CTAG_RX;
  196. }
  197. err = netif_running(netdev) ? fm10k_open(netdev) : 0;
  198. if (err)
  199. goto err_open;
  200. fm10k_iov_resume(interface->pdev);
  201. rtnl_unlock();
  202. clear_bit(__FM10K_RESETTING, interface->state);
  203. return err;
  204. err_open:
  205. fm10k_mbx_free_irq(interface);
  206. err_mbx_irq:
  207. fm10k_clear_queueing_scheme(interface);
  208. reinit_err:
  209. netif_device_detach(netdev);
  210. rtnl_unlock();
  211. clear_bit(__FM10K_RESETTING, interface->state);
  212. return err;
  213. }
  214. static void fm10k_reinit(struct fm10k_intfc *interface)
  215. {
  216. int err;
  217. fm10k_prepare_for_reset(interface);
  218. err = fm10k_handle_reset(interface);
  219. if (err)
  220. dev_err(&interface->pdev->dev,
  221. "fm10k_handle_reset failed: %d\n", err);
  222. }
  223. static void fm10k_reset_subtask(struct fm10k_intfc *interface)
  224. {
  225. if (!test_and_clear_bit(FM10K_FLAG_RESET_REQUESTED,
  226. interface->flags))
  227. return;
  228. netdev_err(interface->netdev, "Reset interface\n");
  229. fm10k_reinit(interface);
  230. }
  231. /**
  232. * fm10k_configure_swpri_map - Configure Receive SWPRI to PC mapping
  233. * @interface: board private structure
  234. *
  235. * Configure the SWPRI to PC mapping for the port.
  236. **/
  237. static void fm10k_configure_swpri_map(struct fm10k_intfc *interface)
  238. {
  239. struct net_device *netdev = interface->netdev;
  240. struct fm10k_hw *hw = &interface->hw;
  241. int i;
  242. /* clear flag indicating update is needed */
  243. clear_bit(FM10K_FLAG_SWPRI_CONFIG, interface->flags);
  244. /* these registers are only available on the PF */
  245. if (hw->mac.type != fm10k_mac_pf)
  246. return;
  247. /* configure SWPRI to PC map */
  248. for (i = 0; i < FM10K_SWPRI_MAX; i++)
  249. fm10k_write_reg(hw, FM10K_SWPRI_MAP(i),
  250. netdev_get_prio_tc_map(netdev, i));
  251. }
  252. /**
  253. * fm10k_watchdog_update_host_state - Update the link status based on host.
  254. * @interface: board private structure
  255. **/
  256. static void fm10k_watchdog_update_host_state(struct fm10k_intfc *interface)
  257. {
  258. struct fm10k_hw *hw = &interface->hw;
  259. s32 err;
  260. if (test_bit(__FM10K_LINK_DOWN, interface->state)) {
  261. interface->host_ready = false;
  262. if (time_is_after_jiffies(interface->link_down_event))
  263. return;
  264. clear_bit(__FM10K_LINK_DOWN, interface->state);
  265. }
  266. if (test_bit(FM10K_FLAG_SWPRI_CONFIG, interface->flags)) {
  267. if (rtnl_trylock()) {
  268. fm10k_configure_swpri_map(interface);
  269. rtnl_unlock();
  270. }
  271. }
  272. /* lock the mailbox for transmit and receive */
  273. fm10k_mbx_lock(interface);
  274. err = hw->mac.ops.get_host_state(hw, &interface->host_ready);
  275. if (err && time_is_before_jiffies(interface->last_reset))
  276. set_bit(FM10K_FLAG_RESET_REQUESTED, interface->flags);
  277. /* free the lock */
  278. fm10k_mbx_unlock(interface);
  279. }
  280. /**
  281. * fm10k_mbx_subtask - Process upstream and downstream mailboxes
  282. * @interface: board private structure
  283. *
  284. * This function will process both the upstream and downstream mailboxes.
  285. **/
  286. static void fm10k_mbx_subtask(struct fm10k_intfc *interface)
  287. {
  288. /* process upstream mailbox and update device state */
  289. fm10k_watchdog_update_host_state(interface);
  290. /* process downstream mailboxes */
  291. fm10k_iov_mbx(interface);
  292. }
  293. /**
  294. * fm10k_watchdog_host_is_ready - Update netdev status based on host ready
  295. * @interface: board private structure
  296. **/
  297. static void fm10k_watchdog_host_is_ready(struct fm10k_intfc *interface)
  298. {
  299. struct net_device *netdev = interface->netdev;
  300. /* only continue if link state is currently down */
  301. if (netif_carrier_ok(netdev))
  302. return;
  303. netif_info(interface, drv, netdev, "NIC Link is up\n");
  304. netif_carrier_on(netdev);
  305. netif_tx_wake_all_queues(netdev);
  306. }
  307. /**
  308. * fm10k_watchdog_host_not_ready - Update netdev status based on host not ready
  309. * @interface: board private structure
  310. **/
  311. static void fm10k_watchdog_host_not_ready(struct fm10k_intfc *interface)
  312. {
  313. struct net_device *netdev = interface->netdev;
  314. /* only continue if link state is currently up */
  315. if (!netif_carrier_ok(netdev))
  316. return;
  317. netif_info(interface, drv, netdev, "NIC Link is down\n");
  318. netif_carrier_off(netdev);
  319. netif_tx_stop_all_queues(netdev);
  320. }
  321. /**
  322. * fm10k_update_stats - Update the board statistics counters.
  323. * @interface: board private structure
  324. **/
  325. void fm10k_update_stats(struct fm10k_intfc *interface)
  326. {
  327. struct net_device_stats *net_stats = &interface->netdev->stats;
  328. struct fm10k_hw *hw = &interface->hw;
  329. u64 hw_csum_tx_good = 0, hw_csum_rx_good = 0, rx_length_errors = 0;
  330. u64 rx_switch_errors = 0, rx_drops = 0, rx_pp_errors = 0;
  331. u64 rx_link_errors = 0;
  332. u64 rx_errors = 0, rx_csum_errors = 0, tx_csum_errors = 0;
  333. u64 restart_queue = 0, tx_busy = 0, alloc_failed = 0;
  334. u64 rx_bytes_nic = 0, rx_pkts_nic = 0, rx_drops_nic = 0;
  335. u64 tx_bytes_nic = 0, tx_pkts_nic = 0;
  336. u64 bytes, pkts;
  337. int i;
  338. /* ensure only one thread updates stats at a time */
  339. if (test_and_set_bit(__FM10K_UPDATING_STATS, interface->state))
  340. return;
  341. /* do not allow stats update via service task for next second */
  342. interface->next_stats_update = jiffies + HZ;
  343. /* gather some stats to the interface struct that are per queue */
  344. for (bytes = 0, pkts = 0, i = 0; i < interface->num_tx_queues; i++) {
  345. struct fm10k_ring *tx_ring = READ_ONCE(interface->tx_ring[i]);
  346. if (!tx_ring)
  347. continue;
  348. restart_queue += tx_ring->tx_stats.restart_queue;
  349. tx_busy += tx_ring->tx_stats.tx_busy;
  350. tx_csum_errors += tx_ring->tx_stats.csum_err;
  351. bytes += tx_ring->stats.bytes;
  352. pkts += tx_ring->stats.packets;
  353. hw_csum_tx_good += tx_ring->tx_stats.csum_good;
  354. }
  355. interface->restart_queue = restart_queue;
  356. interface->tx_busy = tx_busy;
  357. net_stats->tx_bytes = bytes;
  358. net_stats->tx_packets = pkts;
  359. interface->tx_csum_errors = tx_csum_errors;
  360. interface->hw_csum_tx_good = hw_csum_tx_good;
  361. /* gather some stats to the interface struct that are per queue */
  362. for (bytes = 0, pkts = 0, i = 0; i < interface->num_rx_queues; i++) {
  363. struct fm10k_ring *rx_ring = READ_ONCE(interface->rx_ring[i]);
  364. if (!rx_ring)
  365. continue;
  366. bytes += rx_ring->stats.bytes;
  367. pkts += rx_ring->stats.packets;
  368. alloc_failed += rx_ring->rx_stats.alloc_failed;
  369. rx_csum_errors += rx_ring->rx_stats.csum_err;
  370. rx_errors += rx_ring->rx_stats.errors;
  371. hw_csum_rx_good += rx_ring->rx_stats.csum_good;
  372. rx_switch_errors += rx_ring->rx_stats.switch_errors;
  373. rx_drops += rx_ring->rx_stats.drops;
  374. rx_pp_errors += rx_ring->rx_stats.pp_errors;
  375. rx_link_errors += rx_ring->rx_stats.link_errors;
  376. rx_length_errors += rx_ring->rx_stats.length_errors;
  377. }
  378. net_stats->rx_bytes = bytes;
  379. net_stats->rx_packets = pkts;
  380. interface->alloc_failed = alloc_failed;
  381. interface->rx_csum_errors = rx_csum_errors;
  382. interface->hw_csum_rx_good = hw_csum_rx_good;
  383. interface->rx_switch_errors = rx_switch_errors;
  384. interface->rx_drops = rx_drops;
  385. interface->rx_pp_errors = rx_pp_errors;
  386. interface->rx_link_errors = rx_link_errors;
  387. interface->rx_length_errors = rx_length_errors;
  388. hw->mac.ops.update_hw_stats(hw, &interface->stats);
  389. for (i = 0; i < hw->mac.max_queues; i++) {
  390. struct fm10k_hw_stats_q *q = &interface->stats.q[i];
  391. tx_bytes_nic += q->tx_bytes.count;
  392. tx_pkts_nic += q->tx_packets.count;
  393. rx_bytes_nic += q->rx_bytes.count;
  394. rx_pkts_nic += q->rx_packets.count;
  395. rx_drops_nic += q->rx_drops.count;
  396. }
  397. interface->tx_bytes_nic = tx_bytes_nic;
  398. interface->tx_packets_nic = tx_pkts_nic;
  399. interface->rx_bytes_nic = rx_bytes_nic;
  400. interface->rx_packets_nic = rx_pkts_nic;
  401. interface->rx_drops_nic = rx_drops_nic;
  402. /* Fill out the OS statistics structure */
  403. net_stats->rx_errors = rx_errors;
  404. net_stats->rx_dropped = interface->stats.nodesc_drop.count;
  405. clear_bit(__FM10K_UPDATING_STATS, interface->state);
  406. }
  407. /**
  408. * fm10k_watchdog_flush_tx - flush queues on host not ready
  409. * @interface - pointer to the device interface structure
  410. **/
  411. static void fm10k_watchdog_flush_tx(struct fm10k_intfc *interface)
  412. {
  413. int some_tx_pending = 0;
  414. int i;
  415. /* nothing to do if carrier is up */
  416. if (netif_carrier_ok(interface->netdev))
  417. return;
  418. for (i = 0; i < interface->num_tx_queues; i++) {
  419. struct fm10k_ring *tx_ring = interface->tx_ring[i];
  420. if (tx_ring->next_to_use != tx_ring->next_to_clean) {
  421. some_tx_pending = 1;
  422. break;
  423. }
  424. }
  425. /* We've lost link, so the controller stops DMA, but we've got
  426. * queued Tx work that's never going to get done, so reset
  427. * controller to flush Tx.
  428. */
  429. if (some_tx_pending)
  430. set_bit(FM10K_FLAG_RESET_REQUESTED, interface->flags);
  431. }
  432. /**
  433. * fm10k_watchdog_subtask - check and bring link up
  434. * @interface - pointer to the device interface structure
  435. **/
  436. static void fm10k_watchdog_subtask(struct fm10k_intfc *interface)
  437. {
  438. /* if interface is down do nothing */
  439. if (test_bit(__FM10K_DOWN, interface->state) ||
  440. test_bit(__FM10K_RESETTING, interface->state))
  441. return;
  442. if (interface->host_ready)
  443. fm10k_watchdog_host_is_ready(interface);
  444. else
  445. fm10k_watchdog_host_not_ready(interface);
  446. /* update stats only once every second */
  447. if (time_is_before_jiffies(interface->next_stats_update))
  448. fm10k_update_stats(interface);
  449. /* flush any uncompleted work */
  450. fm10k_watchdog_flush_tx(interface);
  451. }
  452. /**
  453. * fm10k_check_hang_subtask - check for hung queues and dropped interrupts
  454. * @interface - pointer to the device interface structure
  455. *
  456. * This function serves two purposes. First it strobes the interrupt lines
  457. * in order to make certain interrupts are occurring. Secondly it sets the
  458. * bits needed to check for TX hangs. As a result we should immediately
  459. * determine if a hang has occurred.
  460. */
  461. static void fm10k_check_hang_subtask(struct fm10k_intfc *interface)
  462. {
  463. int i;
  464. /* If we're down or resetting, just bail */
  465. if (test_bit(__FM10K_DOWN, interface->state) ||
  466. test_bit(__FM10K_RESETTING, interface->state))
  467. return;
  468. /* rate limit tx hang checks to only once every 2 seconds */
  469. if (time_is_after_eq_jiffies(interface->next_tx_hang_check))
  470. return;
  471. interface->next_tx_hang_check = jiffies + (2 * HZ);
  472. if (netif_carrier_ok(interface->netdev)) {
  473. /* Force detection of hung controller */
  474. for (i = 0; i < interface->num_tx_queues; i++)
  475. set_check_for_tx_hang(interface->tx_ring[i]);
  476. /* Rearm all in-use q_vectors for immediate firing */
  477. for (i = 0; i < interface->num_q_vectors; i++) {
  478. struct fm10k_q_vector *qv = interface->q_vector[i];
  479. if (!qv->tx.count && !qv->rx.count)
  480. continue;
  481. writel(FM10K_ITR_ENABLE | FM10K_ITR_PENDING2, qv->itr);
  482. }
  483. }
  484. }
  485. /**
  486. * fm10k_service_task - manages and runs subtasks
  487. * @work: pointer to work_struct containing our data
  488. **/
  489. static void fm10k_service_task(struct work_struct *work)
  490. {
  491. struct fm10k_intfc *interface;
  492. interface = container_of(work, struct fm10k_intfc, service_task);
  493. /* tasks run even when interface is down */
  494. fm10k_mbx_subtask(interface);
  495. fm10k_detach_subtask(interface);
  496. fm10k_reset_subtask(interface);
  497. /* tasks only run when interface is up */
  498. fm10k_watchdog_subtask(interface);
  499. fm10k_check_hang_subtask(interface);
  500. /* release lock on service events to allow scheduling next event */
  501. fm10k_service_event_complete(interface);
  502. }
  503. /**
  504. * fm10k_configure_tx_ring - Configure Tx ring after Reset
  505. * @interface: board private structure
  506. * @ring: structure containing ring specific data
  507. *
  508. * Configure the Tx descriptor ring after a reset.
  509. **/
  510. static void fm10k_configure_tx_ring(struct fm10k_intfc *interface,
  511. struct fm10k_ring *ring)
  512. {
  513. struct fm10k_hw *hw = &interface->hw;
  514. u64 tdba = ring->dma;
  515. u32 size = ring->count * sizeof(struct fm10k_tx_desc);
  516. u32 txint = FM10K_INT_MAP_DISABLE;
  517. u32 txdctl = BIT(FM10K_TXDCTL_MAX_TIME_SHIFT) | FM10K_TXDCTL_ENABLE;
  518. u8 reg_idx = ring->reg_idx;
  519. /* disable queue to avoid issues while updating state */
  520. fm10k_write_reg(hw, FM10K_TXDCTL(reg_idx), 0);
  521. fm10k_write_flush(hw);
  522. /* possible poll here to verify ring resources have been cleaned */
  523. /* set location and size for descriptor ring */
  524. fm10k_write_reg(hw, FM10K_TDBAL(reg_idx), tdba & DMA_BIT_MASK(32));
  525. fm10k_write_reg(hw, FM10K_TDBAH(reg_idx), tdba >> 32);
  526. fm10k_write_reg(hw, FM10K_TDLEN(reg_idx), size);
  527. /* reset head and tail pointers */
  528. fm10k_write_reg(hw, FM10K_TDH(reg_idx), 0);
  529. fm10k_write_reg(hw, FM10K_TDT(reg_idx), 0);
  530. /* store tail pointer */
  531. ring->tail = &interface->uc_addr[FM10K_TDT(reg_idx)];
  532. /* reset ntu and ntc to place SW in sync with hardware */
  533. ring->next_to_clean = 0;
  534. ring->next_to_use = 0;
  535. /* Map interrupt */
  536. if (ring->q_vector) {
  537. txint = ring->q_vector->v_idx + NON_Q_VECTORS(hw);
  538. txint |= FM10K_INT_MAP_TIMER0;
  539. }
  540. fm10k_write_reg(hw, FM10K_TXINT(reg_idx), txint);
  541. /* enable use of FTAG bit in Tx descriptor, register is RO for VF */
  542. fm10k_write_reg(hw, FM10K_PFVTCTL(reg_idx),
  543. FM10K_PFVTCTL_FTAG_DESC_ENABLE);
  544. /* Initialize XPS */
  545. if (!test_and_set_bit(__FM10K_TX_XPS_INIT_DONE, ring->state) &&
  546. ring->q_vector)
  547. netif_set_xps_queue(ring->netdev,
  548. &ring->q_vector->affinity_mask,
  549. ring->queue_index);
  550. /* enable queue */
  551. fm10k_write_reg(hw, FM10K_TXDCTL(reg_idx), txdctl);
  552. }
  553. /**
  554. * fm10k_enable_tx_ring - Verify Tx ring is enabled after configuration
  555. * @interface: board private structure
  556. * @ring: structure containing ring specific data
  557. *
  558. * Verify the Tx descriptor ring is ready for transmit.
  559. **/
  560. static void fm10k_enable_tx_ring(struct fm10k_intfc *interface,
  561. struct fm10k_ring *ring)
  562. {
  563. struct fm10k_hw *hw = &interface->hw;
  564. int wait_loop = 10;
  565. u32 txdctl;
  566. u8 reg_idx = ring->reg_idx;
  567. /* if we are already enabled just exit */
  568. if (fm10k_read_reg(hw, FM10K_TXDCTL(reg_idx)) & FM10K_TXDCTL_ENABLE)
  569. return;
  570. /* poll to verify queue is enabled */
  571. do {
  572. usleep_range(1000, 2000);
  573. txdctl = fm10k_read_reg(hw, FM10K_TXDCTL(reg_idx));
  574. } while (!(txdctl & FM10K_TXDCTL_ENABLE) && --wait_loop);
  575. if (!wait_loop)
  576. netif_err(interface, drv, interface->netdev,
  577. "Could not enable Tx Queue %d\n", reg_idx);
  578. }
  579. /**
  580. * fm10k_configure_tx - Configure Transmit Unit after Reset
  581. * @interface: board private structure
  582. *
  583. * Configure the Tx unit of the MAC after a reset.
  584. **/
  585. static void fm10k_configure_tx(struct fm10k_intfc *interface)
  586. {
  587. int i;
  588. /* Setup the HW Tx Head and Tail descriptor pointers */
  589. for (i = 0; i < interface->num_tx_queues; i++)
  590. fm10k_configure_tx_ring(interface, interface->tx_ring[i]);
  591. /* poll here to verify that Tx rings are now enabled */
  592. for (i = 0; i < interface->num_tx_queues; i++)
  593. fm10k_enable_tx_ring(interface, interface->tx_ring[i]);
  594. }
  595. /**
  596. * fm10k_configure_rx_ring - Configure Rx ring after Reset
  597. * @interface: board private structure
  598. * @ring: structure containing ring specific data
  599. *
  600. * Configure the Rx descriptor ring after a reset.
  601. **/
  602. static void fm10k_configure_rx_ring(struct fm10k_intfc *interface,
  603. struct fm10k_ring *ring)
  604. {
  605. u64 rdba = ring->dma;
  606. struct fm10k_hw *hw = &interface->hw;
  607. u32 size = ring->count * sizeof(union fm10k_rx_desc);
  608. u32 rxqctl, rxdctl = FM10K_RXDCTL_WRITE_BACK_MIN_DELAY;
  609. u32 srrctl = FM10K_SRRCTL_BUFFER_CHAINING_EN;
  610. u32 rxint = FM10K_INT_MAP_DISABLE;
  611. u8 rx_pause = interface->rx_pause;
  612. u8 reg_idx = ring->reg_idx;
  613. /* disable queue to avoid issues while updating state */
  614. rxqctl = fm10k_read_reg(hw, FM10K_RXQCTL(reg_idx));
  615. rxqctl &= ~FM10K_RXQCTL_ENABLE;
  616. fm10k_write_reg(hw, FM10K_RXQCTL(reg_idx), rxqctl);
  617. fm10k_write_flush(hw);
  618. /* possible poll here to verify ring resources have been cleaned */
  619. /* set location and size for descriptor ring */
  620. fm10k_write_reg(hw, FM10K_RDBAL(reg_idx), rdba & DMA_BIT_MASK(32));
  621. fm10k_write_reg(hw, FM10K_RDBAH(reg_idx), rdba >> 32);
  622. fm10k_write_reg(hw, FM10K_RDLEN(reg_idx), size);
  623. /* reset head and tail pointers */
  624. fm10k_write_reg(hw, FM10K_RDH(reg_idx), 0);
  625. fm10k_write_reg(hw, FM10K_RDT(reg_idx), 0);
  626. /* store tail pointer */
  627. ring->tail = &interface->uc_addr[FM10K_RDT(reg_idx)];
  628. /* reset ntu and ntc to place SW in sync with hardware */
  629. ring->next_to_clean = 0;
  630. ring->next_to_use = 0;
  631. ring->next_to_alloc = 0;
  632. /* Configure the Rx buffer size for one buff without split */
  633. srrctl |= FM10K_RX_BUFSZ >> FM10K_SRRCTL_BSIZEPKT_SHIFT;
  634. /* Configure the Rx ring to suppress loopback packets */
  635. srrctl |= FM10K_SRRCTL_LOOPBACK_SUPPRESS;
  636. fm10k_write_reg(hw, FM10K_SRRCTL(reg_idx), srrctl);
  637. /* Enable drop on empty */
  638. #ifdef CONFIG_DCB
  639. if (interface->pfc_en)
  640. rx_pause = interface->pfc_en;
  641. #endif
  642. if (!(rx_pause & BIT(ring->qos_pc)))
  643. rxdctl |= FM10K_RXDCTL_DROP_ON_EMPTY;
  644. fm10k_write_reg(hw, FM10K_RXDCTL(reg_idx), rxdctl);
  645. /* assign default VLAN to queue */
  646. ring->vid = hw->mac.default_vid;
  647. /* if we have an active VLAN, disable default VLAN ID */
  648. if (test_bit(hw->mac.default_vid, interface->active_vlans))
  649. ring->vid |= FM10K_VLAN_CLEAR;
  650. /* Map interrupt */
  651. if (ring->q_vector) {
  652. rxint = ring->q_vector->v_idx + NON_Q_VECTORS(hw);
  653. rxint |= FM10K_INT_MAP_TIMER1;
  654. }
  655. fm10k_write_reg(hw, FM10K_RXINT(reg_idx), rxint);
  656. /* enable queue */
  657. rxqctl = fm10k_read_reg(hw, FM10K_RXQCTL(reg_idx));
  658. rxqctl |= FM10K_RXQCTL_ENABLE;
  659. fm10k_write_reg(hw, FM10K_RXQCTL(reg_idx), rxqctl);
  660. /* place buffers on ring for receive data */
  661. fm10k_alloc_rx_buffers(ring, fm10k_desc_unused(ring));
  662. }
  663. /**
  664. * fm10k_update_rx_drop_en - Configures the drop enable bits for Rx rings
  665. * @interface: board private structure
  666. *
  667. * Configure the drop enable bits for the Rx rings.
  668. **/
  669. void fm10k_update_rx_drop_en(struct fm10k_intfc *interface)
  670. {
  671. struct fm10k_hw *hw = &interface->hw;
  672. u8 rx_pause = interface->rx_pause;
  673. int i;
  674. #ifdef CONFIG_DCB
  675. if (interface->pfc_en)
  676. rx_pause = interface->pfc_en;
  677. #endif
  678. for (i = 0; i < interface->num_rx_queues; i++) {
  679. struct fm10k_ring *ring = interface->rx_ring[i];
  680. u32 rxdctl = FM10K_RXDCTL_WRITE_BACK_MIN_DELAY;
  681. u8 reg_idx = ring->reg_idx;
  682. if (!(rx_pause & BIT(ring->qos_pc)))
  683. rxdctl |= FM10K_RXDCTL_DROP_ON_EMPTY;
  684. fm10k_write_reg(hw, FM10K_RXDCTL(reg_idx), rxdctl);
  685. }
  686. }
  687. /**
  688. * fm10k_configure_dglort - Configure Receive DGLORT after reset
  689. * @interface: board private structure
  690. *
  691. * Configure the DGLORT description and RSS tables.
  692. **/
  693. static void fm10k_configure_dglort(struct fm10k_intfc *interface)
  694. {
  695. struct fm10k_dglort_cfg dglort = { 0 };
  696. struct fm10k_hw *hw = &interface->hw;
  697. int i;
  698. u32 mrqc;
  699. /* Fill out hash function seeds */
  700. for (i = 0; i < FM10K_RSSRK_SIZE; i++)
  701. fm10k_write_reg(hw, FM10K_RSSRK(0, i), interface->rssrk[i]);
  702. /* Write RETA table to hardware */
  703. for (i = 0; i < FM10K_RETA_SIZE; i++)
  704. fm10k_write_reg(hw, FM10K_RETA(0, i), interface->reta[i]);
  705. /* Generate RSS hash based on packet types, TCP/UDP
  706. * port numbers and/or IPv4/v6 src and dst addresses
  707. */
  708. mrqc = FM10K_MRQC_IPV4 |
  709. FM10K_MRQC_TCP_IPV4 |
  710. FM10K_MRQC_IPV6 |
  711. FM10K_MRQC_TCP_IPV6;
  712. if (test_bit(FM10K_FLAG_RSS_FIELD_IPV4_UDP, interface->flags))
  713. mrqc |= FM10K_MRQC_UDP_IPV4;
  714. if (test_bit(FM10K_FLAG_RSS_FIELD_IPV6_UDP, interface->flags))
  715. mrqc |= FM10K_MRQC_UDP_IPV6;
  716. fm10k_write_reg(hw, FM10K_MRQC(0), mrqc);
  717. /* configure default DGLORT mapping for RSS/DCB */
  718. dglort.inner_rss = 1;
  719. dglort.rss_l = fls(interface->ring_feature[RING_F_RSS].mask);
  720. dglort.pc_l = fls(interface->ring_feature[RING_F_QOS].mask);
  721. hw->mac.ops.configure_dglort_map(hw, &dglort);
  722. /* assign GLORT per queue for queue mapped testing */
  723. if (interface->glort_count > 64) {
  724. memset(&dglort, 0, sizeof(dglort));
  725. dglort.inner_rss = 1;
  726. dglort.glort = interface->glort + 64;
  727. dglort.idx = fm10k_dglort_pf_queue;
  728. dglort.queue_l = fls(interface->num_rx_queues - 1);
  729. hw->mac.ops.configure_dglort_map(hw, &dglort);
  730. }
  731. /* assign glort value for RSS/DCB specific to this interface */
  732. memset(&dglort, 0, sizeof(dglort));
  733. dglort.inner_rss = 1;
  734. dglort.glort = interface->glort;
  735. dglort.rss_l = fls(interface->ring_feature[RING_F_RSS].mask);
  736. dglort.pc_l = fls(interface->ring_feature[RING_F_QOS].mask);
  737. /* configure DGLORT mapping for RSS/DCB */
  738. dglort.idx = fm10k_dglort_pf_rss;
  739. if (interface->l2_accel)
  740. dglort.shared_l = fls(interface->l2_accel->size);
  741. hw->mac.ops.configure_dglort_map(hw, &dglort);
  742. }
  743. /**
  744. * fm10k_configure_rx - Configure Receive Unit after Reset
  745. * @interface: board private structure
  746. *
  747. * Configure the Rx unit of the MAC after a reset.
  748. **/
  749. static void fm10k_configure_rx(struct fm10k_intfc *interface)
  750. {
  751. int i;
  752. /* Configure SWPRI to PC map */
  753. fm10k_configure_swpri_map(interface);
  754. /* Configure RSS and DGLORT map */
  755. fm10k_configure_dglort(interface);
  756. /* Setup the HW Rx Head and Tail descriptor pointers */
  757. for (i = 0; i < interface->num_rx_queues; i++)
  758. fm10k_configure_rx_ring(interface, interface->rx_ring[i]);
  759. /* possible poll here to verify that Rx rings are now enabled */
  760. }
  761. static void fm10k_napi_enable_all(struct fm10k_intfc *interface)
  762. {
  763. struct fm10k_q_vector *q_vector;
  764. int q_idx;
  765. for (q_idx = 0; q_idx < interface->num_q_vectors; q_idx++) {
  766. q_vector = interface->q_vector[q_idx];
  767. napi_enable(&q_vector->napi);
  768. }
  769. }
  770. static irqreturn_t fm10k_msix_clean_rings(int __always_unused irq, void *data)
  771. {
  772. struct fm10k_q_vector *q_vector = data;
  773. if (q_vector->rx.count || q_vector->tx.count)
  774. napi_schedule_irqoff(&q_vector->napi);
  775. return IRQ_HANDLED;
  776. }
  777. static irqreturn_t fm10k_msix_mbx_vf(int __always_unused irq, void *data)
  778. {
  779. struct fm10k_intfc *interface = data;
  780. struct fm10k_hw *hw = &interface->hw;
  781. struct fm10k_mbx_info *mbx = &hw->mbx;
  782. /* re-enable mailbox interrupt and indicate 20us delay */
  783. fm10k_write_reg(hw, FM10K_VFITR(FM10K_MBX_VECTOR),
  784. (FM10K_MBX_INT_DELAY >> hw->mac.itr_scale) |
  785. FM10K_ITR_ENABLE);
  786. /* service upstream mailbox */
  787. if (fm10k_mbx_trylock(interface)) {
  788. mbx->ops.process(hw, mbx);
  789. fm10k_mbx_unlock(interface);
  790. }
  791. hw->mac.get_host_state = true;
  792. fm10k_service_event_schedule(interface);
  793. return IRQ_HANDLED;
  794. }
  795. #ifdef CONFIG_NET_POLL_CONTROLLER
  796. /**
  797. * fm10k_netpoll - A Polling 'interrupt' handler
  798. * @netdev: network interface device structure
  799. *
  800. * This is used by netconsole to send skbs without having to re-enable
  801. * interrupts. It's not called while the normal interrupt routine is executing.
  802. **/
  803. void fm10k_netpoll(struct net_device *netdev)
  804. {
  805. struct fm10k_intfc *interface = netdev_priv(netdev);
  806. int i;
  807. /* if interface is down do nothing */
  808. if (test_bit(__FM10K_DOWN, interface->state))
  809. return;
  810. for (i = 0; i < interface->num_q_vectors; i++)
  811. fm10k_msix_clean_rings(0, interface->q_vector[i]);
  812. }
  813. #endif
  814. #define FM10K_ERR_MSG(type) case (type): error = #type; break
  815. static void fm10k_handle_fault(struct fm10k_intfc *interface, int type,
  816. struct fm10k_fault *fault)
  817. {
  818. struct pci_dev *pdev = interface->pdev;
  819. struct fm10k_hw *hw = &interface->hw;
  820. struct fm10k_iov_data *iov_data = interface->iov_data;
  821. char *error;
  822. switch (type) {
  823. case FM10K_PCA_FAULT:
  824. switch (fault->type) {
  825. default:
  826. error = "Unknown PCA error";
  827. break;
  828. FM10K_ERR_MSG(PCA_NO_FAULT);
  829. FM10K_ERR_MSG(PCA_UNMAPPED_ADDR);
  830. FM10K_ERR_MSG(PCA_BAD_QACCESS_PF);
  831. FM10K_ERR_MSG(PCA_BAD_QACCESS_VF);
  832. FM10K_ERR_MSG(PCA_MALICIOUS_REQ);
  833. FM10K_ERR_MSG(PCA_POISONED_TLP);
  834. FM10K_ERR_MSG(PCA_TLP_ABORT);
  835. }
  836. break;
  837. case FM10K_THI_FAULT:
  838. switch (fault->type) {
  839. default:
  840. error = "Unknown THI error";
  841. break;
  842. FM10K_ERR_MSG(THI_NO_FAULT);
  843. FM10K_ERR_MSG(THI_MAL_DIS_Q_FAULT);
  844. }
  845. break;
  846. case FM10K_FUM_FAULT:
  847. switch (fault->type) {
  848. default:
  849. error = "Unknown FUM error";
  850. break;
  851. FM10K_ERR_MSG(FUM_NO_FAULT);
  852. FM10K_ERR_MSG(FUM_UNMAPPED_ADDR);
  853. FM10K_ERR_MSG(FUM_BAD_VF_QACCESS);
  854. FM10K_ERR_MSG(FUM_ADD_DECODE_ERR);
  855. FM10K_ERR_MSG(FUM_RO_ERROR);
  856. FM10K_ERR_MSG(FUM_QPRC_CRC_ERROR);
  857. FM10K_ERR_MSG(FUM_CSR_TIMEOUT);
  858. FM10K_ERR_MSG(FUM_INVALID_TYPE);
  859. FM10K_ERR_MSG(FUM_INVALID_LENGTH);
  860. FM10K_ERR_MSG(FUM_INVALID_BE);
  861. FM10K_ERR_MSG(FUM_INVALID_ALIGN);
  862. }
  863. break;
  864. default:
  865. error = "Undocumented fault";
  866. break;
  867. }
  868. dev_warn(&pdev->dev,
  869. "%s Address: 0x%llx SpecInfo: 0x%x Func: %02x.%0x\n",
  870. error, fault->address, fault->specinfo,
  871. PCI_SLOT(fault->func), PCI_FUNC(fault->func));
  872. /* For VF faults, clear out the respective LPORT, reset the queue
  873. * resources, and then reconnect to the mailbox. This allows the
  874. * VF in question to resume behavior. For transient faults that are
  875. * the result of non-malicious behavior this will log the fault and
  876. * allow the VF to resume functionality. Obviously for malicious VFs
  877. * they will be able to attempt malicious behavior again. In this
  878. * case, the system administrator will need to step in and manually
  879. * remove or disable the VF in question.
  880. */
  881. if (fault->func && iov_data) {
  882. int vf = fault->func - 1;
  883. struct fm10k_vf_info *vf_info = &iov_data->vf_info[vf];
  884. hw->iov.ops.reset_lport(hw, vf_info);
  885. hw->iov.ops.reset_resources(hw, vf_info);
  886. /* reset_lport disables the VF, so re-enable it */
  887. hw->iov.ops.set_lport(hw, vf_info, vf,
  888. FM10K_VF_FLAG_MULTI_CAPABLE);
  889. /* reset_resources will disconnect from the mbx */
  890. vf_info->mbx.ops.connect(hw, &vf_info->mbx);
  891. }
  892. }
  893. static void fm10k_report_fault(struct fm10k_intfc *interface, u32 eicr)
  894. {
  895. struct fm10k_hw *hw = &interface->hw;
  896. struct fm10k_fault fault = { 0 };
  897. int type, err;
  898. for (eicr &= FM10K_EICR_FAULT_MASK, type = FM10K_PCA_FAULT;
  899. eicr;
  900. eicr >>= 1, type += FM10K_FAULT_SIZE) {
  901. /* only check if there is an error reported */
  902. if (!(eicr & 0x1))
  903. continue;
  904. /* retrieve fault info */
  905. err = hw->mac.ops.get_fault(hw, type, &fault);
  906. if (err) {
  907. dev_err(&interface->pdev->dev,
  908. "error reading fault\n");
  909. continue;
  910. }
  911. fm10k_handle_fault(interface, type, &fault);
  912. }
  913. }
  914. static void fm10k_reset_drop_on_empty(struct fm10k_intfc *interface, u32 eicr)
  915. {
  916. struct fm10k_hw *hw = &interface->hw;
  917. const u32 rxdctl = FM10K_RXDCTL_WRITE_BACK_MIN_DELAY;
  918. u32 maxholdq;
  919. int q;
  920. if (!(eicr & FM10K_EICR_MAXHOLDTIME))
  921. return;
  922. maxholdq = fm10k_read_reg(hw, FM10K_MAXHOLDQ(7));
  923. if (maxholdq)
  924. fm10k_write_reg(hw, FM10K_MAXHOLDQ(7), maxholdq);
  925. for (q = 255;;) {
  926. if (maxholdq & BIT(31)) {
  927. if (q < FM10K_MAX_QUEUES_PF) {
  928. interface->rx_overrun_pf++;
  929. fm10k_write_reg(hw, FM10K_RXDCTL(q), rxdctl);
  930. } else {
  931. interface->rx_overrun_vf++;
  932. }
  933. }
  934. maxholdq *= 2;
  935. if (!maxholdq)
  936. q &= ~(32 - 1);
  937. if (!q)
  938. break;
  939. if (q-- % 32)
  940. continue;
  941. maxholdq = fm10k_read_reg(hw, FM10K_MAXHOLDQ(q / 32));
  942. if (maxholdq)
  943. fm10k_write_reg(hw, FM10K_MAXHOLDQ(q / 32), maxholdq);
  944. }
  945. }
  946. static irqreturn_t fm10k_msix_mbx_pf(int __always_unused irq, void *data)
  947. {
  948. struct fm10k_intfc *interface = data;
  949. struct fm10k_hw *hw = &interface->hw;
  950. struct fm10k_mbx_info *mbx = &hw->mbx;
  951. u32 eicr;
  952. s32 err = 0;
  953. /* unmask any set bits related to this interrupt */
  954. eicr = fm10k_read_reg(hw, FM10K_EICR);
  955. fm10k_write_reg(hw, FM10K_EICR, eicr & (FM10K_EICR_MAILBOX |
  956. FM10K_EICR_SWITCHREADY |
  957. FM10K_EICR_SWITCHNOTREADY));
  958. /* report any faults found to the message log */
  959. fm10k_report_fault(interface, eicr);
  960. /* reset any queues disabled due to receiver overrun */
  961. fm10k_reset_drop_on_empty(interface, eicr);
  962. /* service mailboxes */
  963. if (fm10k_mbx_trylock(interface)) {
  964. err = mbx->ops.process(hw, mbx);
  965. /* handle VFLRE events */
  966. fm10k_iov_event(interface);
  967. fm10k_mbx_unlock(interface);
  968. }
  969. if (err == FM10K_ERR_RESET_REQUESTED)
  970. set_bit(FM10K_FLAG_RESET_REQUESTED, interface->flags);
  971. /* if switch toggled state we should reset GLORTs */
  972. if (eicr & FM10K_EICR_SWITCHNOTREADY) {
  973. /* force link down for at least 4 seconds */
  974. interface->link_down_event = jiffies + (4 * HZ);
  975. set_bit(__FM10K_LINK_DOWN, interface->state);
  976. /* reset dglort_map back to no config */
  977. hw->mac.dglort_map = FM10K_DGLORTMAP_NONE;
  978. }
  979. /* we should validate host state after interrupt event */
  980. hw->mac.get_host_state = true;
  981. /* validate host state, and handle VF mailboxes in the service task */
  982. fm10k_service_event_schedule(interface);
  983. /* re-enable mailbox interrupt and indicate 20us delay */
  984. fm10k_write_reg(hw, FM10K_ITR(FM10K_MBX_VECTOR),
  985. (FM10K_MBX_INT_DELAY >> hw->mac.itr_scale) |
  986. FM10K_ITR_ENABLE);
  987. return IRQ_HANDLED;
  988. }
  989. void fm10k_mbx_free_irq(struct fm10k_intfc *interface)
  990. {
  991. struct fm10k_hw *hw = &interface->hw;
  992. struct msix_entry *entry;
  993. int itr_reg;
  994. /* no mailbox IRQ to free if MSI-X is not enabled */
  995. if (!interface->msix_entries)
  996. return;
  997. entry = &interface->msix_entries[FM10K_MBX_VECTOR];
  998. /* disconnect the mailbox */
  999. hw->mbx.ops.disconnect(hw, &hw->mbx);
  1000. /* disable Mailbox cause */
  1001. if (hw->mac.type == fm10k_mac_pf) {
  1002. fm10k_write_reg(hw, FM10K_EIMR,
  1003. FM10K_EIMR_DISABLE(PCA_FAULT) |
  1004. FM10K_EIMR_DISABLE(FUM_FAULT) |
  1005. FM10K_EIMR_DISABLE(MAILBOX) |
  1006. FM10K_EIMR_DISABLE(SWITCHREADY) |
  1007. FM10K_EIMR_DISABLE(SWITCHNOTREADY) |
  1008. FM10K_EIMR_DISABLE(SRAMERROR) |
  1009. FM10K_EIMR_DISABLE(VFLR) |
  1010. FM10K_EIMR_DISABLE(MAXHOLDTIME));
  1011. itr_reg = FM10K_ITR(FM10K_MBX_VECTOR);
  1012. } else {
  1013. itr_reg = FM10K_VFITR(FM10K_MBX_VECTOR);
  1014. }
  1015. fm10k_write_reg(hw, itr_reg, FM10K_ITR_MASK_SET);
  1016. free_irq(entry->vector, interface);
  1017. }
  1018. static s32 fm10k_mbx_mac_addr(struct fm10k_hw *hw, u32 **results,
  1019. struct fm10k_mbx_info *mbx)
  1020. {
  1021. bool vlan_override = hw->mac.vlan_override;
  1022. u16 default_vid = hw->mac.default_vid;
  1023. struct fm10k_intfc *interface;
  1024. s32 err;
  1025. err = fm10k_msg_mac_vlan_vf(hw, results, mbx);
  1026. if (err)
  1027. return err;
  1028. interface = container_of(hw, struct fm10k_intfc, hw);
  1029. /* MAC was changed so we need reset */
  1030. if (is_valid_ether_addr(hw->mac.perm_addr) &&
  1031. !ether_addr_equal(hw->mac.perm_addr, hw->mac.addr))
  1032. set_bit(FM10K_FLAG_RESET_REQUESTED, interface->flags);
  1033. /* VLAN override was changed, or default VLAN changed */
  1034. if ((vlan_override != hw->mac.vlan_override) ||
  1035. (default_vid != hw->mac.default_vid))
  1036. set_bit(FM10K_FLAG_RESET_REQUESTED, interface->flags);
  1037. return 0;
  1038. }
  1039. /* generic error handler for mailbox issues */
  1040. static s32 fm10k_mbx_error(struct fm10k_hw *hw, u32 **results,
  1041. struct fm10k_mbx_info __always_unused *mbx)
  1042. {
  1043. struct fm10k_intfc *interface;
  1044. struct pci_dev *pdev;
  1045. interface = container_of(hw, struct fm10k_intfc, hw);
  1046. pdev = interface->pdev;
  1047. dev_err(&pdev->dev, "Unknown message ID %u\n",
  1048. **results & FM10K_TLV_ID_MASK);
  1049. return 0;
  1050. }
  1051. static const struct fm10k_msg_data vf_mbx_data[] = {
  1052. FM10K_TLV_MSG_TEST_HANDLER(fm10k_tlv_msg_test),
  1053. FM10K_VF_MSG_MAC_VLAN_HANDLER(fm10k_mbx_mac_addr),
  1054. FM10K_VF_MSG_LPORT_STATE_HANDLER(fm10k_msg_lport_state_vf),
  1055. FM10K_TLV_MSG_ERROR_HANDLER(fm10k_mbx_error),
  1056. };
  1057. static int fm10k_mbx_request_irq_vf(struct fm10k_intfc *interface)
  1058. {
  1059. struct msix_entry *entry = &interface->msix_entries[FM10K_MBX_VECTOR];
  1060. struct net_device *dev = interface->netdev;
  1061. struct fm10k_hw *hw = &interface->hw;
  1062. int err;
  1063. /* Use timer0 for interrupt moderation on the mailbox */
  1064. u32 itr = entry->entry | FM10K_INT_MAP_TIMER0;
  1065. /* register mailbox handlers */
  1066. err = hw->mbx.ops.register_handlers(&hw->mbx, vf_mbx_data);
  1067. if (err)
  1068. return err;
  1069. /* request the IRQ */
  1070. err = request_irq(entry->vector, fm10k_msix_mbx_vf, 0,
  1071. dev->name, interface);
  1072. if (err) {
  1073. netif_err(interface, probe, dev,
  1074. "request_irq for msix_mbx failed: %d\n", err);
  1075. return err;
  1076. }
  1077. /* map all of the interrupt sources */
  1078. fm10k_write_reg(hw, FM10K_VFINT_MAP, itr);
  1079. /* enable interrupt */
  1080. fm10k_write_reg(hw, FM10K_VFITR(entry->entry), FM10K_ITR_ENABLE);
  1081. return 0;
  1082. }
  1083. static s32 fm10k_lport_map(struct fm10k_hw *hw, u32 **results,
  1084. struct fm10k_mbx_info *mbx)
  1085. {
  1086. struct fm10k_intfc *interface;
  1087. u32 dglort_map = hw->mac.dglort_map;
  1088. s32 err;
  1089. interface = container_of(hw, struct fm10k_intfc, hw);
  1090. err = fm10k_msg_err_pf(hw, results, mbx);
  1091. if (!err && hw->swapi.status) {
  1092. /* force link down for a reasonable delay */
  1093. interface->link_down_event = jiffies + (2 * HZ);
  1094. set_bit(__FM10K_LINK_DOWN, interface->state);
  1095. /* reset dglort_map back to no config */
  1096. hw->mac.dglort_map = FM10K_DGLORTMAP_NONE;
  1097. fm10k_service_event_schedule(interface);
  1098. /* prevent overloading kernel message buffer */
  1099. if (interface->lport_map_failed)
  1100. return 0;
  1101. interface->lport_map_failed = true;
  1102. if (hw->swapi.status == FM10K_MSG_ERR_PEP_NOT_SCHEDULED)
  1103. dev_warn(&interface->pdev->dev,
  1104. "cannot obtain link because the host interface is configured for a PCIe host interface bandwidth of zero\n");
  1105. dev_warn(&interface->pdev->dev,
  1106. "request logical port map failed: %d\n",
  1107. hw->swapi.status);
  1108. return 0;
  1109. }
  1110. err = fm10k_msg_lport_map_pf(hw, results, mbx);
  1111. if (err)
  1112. return err;
  1113. interface->lport_map_failed = false;
  1114. /* we need to reset if port count was just updated */
  1115. if (dglort_map != hw->mac.dglort_map)
  1116. set_bit(FM10K_FLAG_RESET_REQUESTED, interface->flags);
  1117. return 0;
  1118. }
  1119. static s32 fm10k_update_pvid(struct fm10k_hw *hw, u32 **results,
  1120. struct fm10k_mbx_info __always_unused *mbx)
  1121. {
  1122. struct fm10k_intfc *interface;
  1123. u16 glort, pvid;
  1124. u32 pvid_update;
  1125. s32 err;
  1126. err = fm10k_tlv_attr_get_u32(results[FM10K_PF_ATTR_ID_UPDATE_PVID],
  1127. &pvid_update);
  1128. if (err)
  1129. return err;
  1130. /* extract values from the pvid update */
  1131. glort = FM10K_MSG_HDR_FIELD_GET(pvid_update, UPDATE_PVID_GLORT);
  1132. pvid = FM10K_MSG_HDR_FIELD_GET(pvid_update, UPDATE_PVID_PVID);
  1133. /* if glort is not valid return error */
  1134. if (!fm10k_glort_valid_pf(hw, glort))
  1135. return FM10K_ERR_PARAM;
  1136. /* verify VLAN ID is valid */
  1137. if (pvid >= FM10K_VLAN_TABLE_VID_MAX)
  1138. return FM10K_ERR_PARAM;
  1139. interface = container_of(hw, struct fm10k_intfc, hw);
  1140. /* check to see if this belongs to one of the VFs */
  1141. err = fm10k_iov_update_pvid(interface, glort, pvid);
  1142. if (!err)
  1143. return 0;
  1144. /* we need to reset if default VLAN was just updated */
  1145. if (pvid != hw->mac.default_vid)
  1146. set_bit(FM10K_FLAG_RESET_REQUESTED, interface->flags);
  1147. hw->mac.default_vid = pvid;
  1148. return 0;
  1149. }
  1150. static const struct fm10k_msg_data pf_mbx_data[] = {
  1151. FM10K_PF_MSG_ERR_HANDLER(XCAST_MODES, fm10k_msg_err_pf),
  1152. FM10K_PF_MSG_ERR_HANDLER(UPDATE_MAC_FWD_RULE, fm10k_msg_err_pf),
  1153. FM10K_PF_MSG_LPORT_MAP_HANDLER(fm10k_lport_map),
  1154. FM10K_PF_MSG_ERR_HANDLER(LPORT_CREATE, fm10k_msg_err_pf),
  1155. FM10K_PF_MSG_ERR_HANDLER(LPORT_DELETE, fm10k_msg_err_pf),
  1156. FM10K_PF_MSG_UPDATE_PVID_HANDLER(fm10k_update_pvid),
  1157. FM10K_TLV_MSG_ERROR_HANDLER(fm10k_mbx_error),
  1158. };
  1159. static int fm10k_mbx_request_irq_pf(struct fm10k_intfc *interface)
  1160. {
  1161. struct msix_entry *entry = &interface->msix_entries[FM10K_MBX_VECTOR];
  1162. struct net_device *dev = interface->netdev;
  1163. struct fm10k_hw *hw = &interface->hw;
  1164. int err;
  1165. /* Use timer0 for interrupt moderation on the mailbox */
  1166. u32 mbx_itr = entry->entry | FM10K_INT_MAP_TIMER0;
  1167. u32 other_itr = entry->entry | FM10K_INT_MAP_IMMEDIATE;
  1168. /* register mailbox handlers */
  1169. err = hw->mbx.ops.register_handlers(&hw->mbx, pf_mbx_data);
  1170. if (err)
  1171. return err;
  1172. /* request the IRQ */
  1173. err = request_irq(entry->vector, fm10k_msix_mbx_pf, 0,
  1174. dev->name, interface);
  1175. if (err) {
  1176. netif_err(interface, probe, dev,
  1177. "request_irq for msix_mbx failed: %d\n", err);
  1178. return err;
  1179. }
  1180. /* Enable interrupts w/ no moderation for "other" interrupts */
  1181. fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_pcie_fault), other_itr);
  1182. fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_switch_up_down), other_itr);
  1183. fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_sram), other_itr);
  1184. fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_max_hold_time), other_itr);
  1185. fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_vflr), other_itr);
  1186. /* Enable interrupts w/ moderation for mailbox */
  1187. fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_mailbox), mbx_itr);
  1188. /* Enable individual interrupt causes */
  1189. fm10k_write_reg(hw, FM10K_EIMR, FM10K_EIMR_ENABLE(PCA_FAULT) |
  1190. FM10K_EIMR_ENABLE(FUM_FAULT) |
  1191. FM10K_EIMR_ENABLE(MAILBOX) |
  1192. FM10K_EIMR_ENABLE(SWITCHREADY) |
  1193. FM10K_EIMR_ENABLE(SWITCHNOTREADY) |
  1194. FM10K_EIMR_ENABLE(SRAMERROR) |
  1195. FM10K_EIMR_ENABLE(VFLR) |
  1196. FM10K_EIMR_ENABLE(MAXHOLDTIME));
  1197. /* enable interrupt */
  1198. fm10k_write_reg(hw, FM10K_ITR(entry->entry), FM10K_ITR_ENABLE);
  1199. return 0;
  1200. }
  1201. int fm10k_mbx_request_irq(struct fm10k_intfc *interface)
  1202. {
  1203. struct fm10k_hw *hw = &interface->hw;
  1204. int err;
  1205. /* enable Mailbox cause */
  1206. if (hw->mac.type == fm10k_mac_pf)
  1207. err = fm10k_mbx_request_irq_pf(interface);
  1208. else
  1209. err = fm10k_mbx_request_irq_vf(interface);
  1210. if (err)
  1211. return err;
  1212. /* connect mailbox */
  1213. err = hw->mbx.ops.connect(hw, &hw->mbx);
  1214. /* if the mailbox failed to connect, then free IRQ */
  1215. if (err)
  1216. fm10k_mbx_free_irq(interface);
  1217. return err;
  1218. }
  1219. /**
  1220. * fm10k_qv_free_irq - release interrupts associated with queue vectors
  1221. * @interface: board private structure
  1222. *
  1223. * Release all interrupts associated with this interface
  1224. **/
  1225. void fm10k_qv_free_irq(struct fm10k_intfc *interface)
  1226. {
  1227. int vector = interface->num_q_vectors;
  1228. struct fm10k_hw *hw = &interface->hw;
  1229. struct msix_entry *entry;
  1230. entry = &interface->msix_entries[NON_Q_VECTORS(hw) + vector];
  1231. while (vector) {
  1232. struct fm10k_q_vector *q_vector;
  1233. vector--;
  1234. entry--;
  1235. q_vector = interface->q_vector[vector];
  1236. if (!q_vector->tx.count && !q_vector->rx.count)
  1237. continue;
  1238. /* clear the affinity_mask in the IRQ descriptor */
  1239. irq_set_affinity_hint(entry->vector, NULL);
  1240. /* disable interrupts */
  1241. writel(FM10K_ITR_MASK_SET, q_vector->itr);
  1242. free_irq(entry->vector, q_vector);
  1243. }
  1244. }
  1245. /**
  1246. * fm10k_qv_request_irq - initialize interrupts for queue vectors
  1247. * @interface: board private structure
  1248. *
  1249. * Attempts to configure interrupts using the best available
  1250. * capabilities of the hardware and kernel.
  1251. **/
  1252. int fm10k_qv_request_irq(struct fm10k_intfc *interface)
  1253. {
  1254. struct net_device *dev = interface->netdev;
  1255. struct fm10k_hw *hw = &interface->hw;
  1256. struct msix_entry *entry;
  1257. int ri = 0, ti = 0;
  1258. int vector, err;
  1259. entry = &interface->msix_entries[NON_Q_VECTORS(hw)];
  1260. for (vector = 0; vector < interface->num_q_vectors; vector++) {
  1261. struct fm10k_q_vector *q_vector = interface->q_vector[vector];
  1262. /* name the vector */
  1263. if (q_vector->tx.count && q_vector->rx.count) {
  1264. snprintf(q_vector->name, sizeof(q_vector->name) - 1,
  1265. "%s-TxRx-%d", dev->name, ri++);
  1266. ti++;
  1267. } else if (q_vector->rx.count) {
  1268. snprintf(q_vector->name, sizeof(q_vector->name) - 1,
  1269. "%s-rx-%d", dev->name, ri++);
  1270. } else if (q_vector->tx.count) {
  1271. snprintf(q_vector->name, sizeof(q_vector->name) - 1,
  1272. "%s-tx-%d", dev->name, ti++);
  1273. } else {
  1274. /* skip this unused q_vector */
  1275. continue;
  1276. }
  1277. /* Assign ITR register to q_vector */
  1278. q_vector->itr = (hw->mac.type == fm10k_mac_pf) ?
  1279. &interface->uc_addr[FM10K_ITR(entry->entry)] :
  1280. &interface->uc_addr[FM10K_VFITR(entry->entry)];
  1281. /* request the IRQ */
  1282. err = request_irq(entry->vector, &fm10k_msix_clean_rings, 0,
  1283. q_vector->name, q_vector);
  1284. if (err) {
  1285. netif_err(interface, probe, dev,
  1286. "request_irq failed for MSIX interrupt Error: %d\n",
  1287. err);
  1288. goto err_out;
  1289. }
  1290. /* assign the mask for this irq */
  1291. irq_set_affinity_hint(entry->vector, &q_vector->affinity_mask);
  1292. /* Enable q_vector */
  1293. writel(FM10K_ITR_ENABLE, q_vector->itr);
  1294. entry++;
  1295. }
  1296. return 0;
  1297. err_out:
  1298. /* wind through the ring freeing all entries and vectors */
  1299. while (vector) {
  1300. struct fm10k_q_vector *q_vector;
  1301. entry--;
  1302. vector--;
  1303. q_vector = interface->q_vector[vector];
  1304. if (!q_vector->tx.count && !q_vector->rx.count)
  1305. continue;
  1306. /* clear the affinity_mask in the IRQ descriptor */
  1307. irq_set_affinity_hint(entry->vector, NULL);
  1308. /* disable interrupts */
  1309. writel(FM10K_ITR_MASK_SET, q_vector->itr);
  1310. free_irq(entry->vector, q_vector);
  1311. }
  1312. return err;
  1313. }
  1314. void fm10k_up(struct fm10k_intfc *interface)
  1315. {
  1316. struct fm10k_hw *hw = &interface->hw;
  1317. /* Enable Tx/Rx DMA */
  1318. hw->mac.ops.start_hw(hw);
  1319. /* configure Tx descriptor rings */
  1320. fm10k_configure_tx(interface);
  1321. /* configure Rx descriptor rings */
  1322. fm10k_configure_rx(interface);
  1323. /* configure interrupts */
  1324. hw->mac.ops.update_int_moderator(hw);
  1325. /* enable statistics capture again */
  1326. clear_bit(__FM10K_UPDATING_STATS, interface->state);
  1327. /* clear down bit to indicate we are ready to go */
  1328. clear_bit(__FM10K_DOWN, interface->state);
  1329. /* enable polling cleanups */
  1330. fm10k_napi_enable_all(interface);
  1331. /* re-establish Rx filters */
  1332. fm10k_restore_rx_state(interface);
  1333. /* enable transmits */
  1334. netif_tx_start_all_queues(interface->netdev);
  1335. /* kick off the service timer now */
  1336. hw->mac.get_host_state = true;
  1337. mod_timer(&interface->service_timer, jiffies);
  1338. }
  1339. static void fm10k_napi_disable_all(struct fm10k_intfc *interface)
  1340. {
  1341. struct fm10k_q_vector *q_vector;
  1342. int q_idx;
  1343. for (q_idx = 0; q_idx < interface->num_q_vectors; q_idx++) {
  1344. q_vector = interface->q_vector[q_idx];
  1345. napi_disable(&q_vector->napi);
  1346. }
  1347. }
  1348. void fm10k_down(struct fm10k_intfc *interface)
  1349. {
  1350. struct net_device *netdev = interface->netdev;
  1351. struct fm10k_hw *hw = &interface->hw;
  1352. int err, i = 0, count = 0;
  1353. /* signal that we are down to the interrupt handler and service task */
  1354. if (test_and_set_bit(__FM10K_DOWN, interface->state))
  1355. return;
  1356. /* call carrier off first to avoid false dev_watchdog timeouts */
  1357. netif_carrier_off(netdev);
  1358. /* disable transmits */
  1359. netif_tx_stop_all_queues(netdev);
  1360. netif_tx_disable(netdev);
  1361. /* reset Rx filters */
  1362. fm10k_reset_rx_state(interface);
  1363. /* disable polling routines */
  1364. fm10k_napi_disable_all(interface);
  1365. /* capture stats one last time before stopping interface */
  1366. fm10k_update_stats(interface);
  1367. /* prevent updating statistics while we're down */
  1368. while (test_and_set_bit(__FM10K_UPDATING_STATS, interface->state))
  1369. usleep_range(1000, 2000);
  1370. /* skip waiting for TX DMA if we lost PCIe link */
  1371. if (FM10K_REMOVED(hw->hw_addr))
  1372. goto skip_tx_dma_drain;
  1373. /* In some rare circumstances it can take a while for Tx queues to
  1374. * quiesce and be fully disabled. Attempt to .stop_hw() first, and
  1375. * then if we get ERR_REQUESTS_PENDING, go ahead and wait in a loop
  1376. * until the Tx queues have emptied, or until a number of retries. If
  1377. * we fail to clear within the retry loop, we will issue a warning
  1378. * indicating that Tx DMA is probably hung. Note this means we call
  1379. * .stop_hw() twice but this shouldn't cause any problems.
  1380. */
  1381. err = hw->mac.ops.stop_hw(hw);
  1382. if (err != FM10K_ERR_REQUESTS_PENDING)
  1383. goto skip_tx_dma_drain;
  1384. #define TX_DMA_DRAIN_RETRIES 25
  1385. for (count = 0; count < TX_DMA_DRAIN_RETRIES; count++) {
  1386. usleep_range(10000, 20000);
  1387. /* start checking at the last ring to have pending Tx */
  1388. for (; i < interface->num_tx_queues; i++)
  1389. if (fm10k_get_tx_pending(interface->tx_ring[i], false))
  1390. break;
  1391. /* if all the queues are drained, we can break now */
  1392. if (i == interface->num_tx_queues)
  1393. break;
  1394. }
  1395. if (count >= TX_DMA_DRAIN_RETRIES)
  1396. dev_err(&interface->pdev->dev,
  1397. "Tx queues failed to drain after %d tries. Tx DMA is probably hung.\n",
  1398. count);
  1399. skip_tx_dma_drain:
  1400. /* Disable DMA engine for Tx/Rx */
  1401. err = hw->mac.ops.stop_hw(hw);
  1402. if (err == FM10K_ERR_REQUESTS_PENDING)
  1403. dev_err(&interface->pdev->dev,
  1404. "due to pending requests hw was not shut down gracefully\n");
  1405. else if (err)
  1406. dev_err(&interface->pdev->dev, "stop_hw failed: %d\n", err);
  1407. /* free any buffers still on the rings */
  1408. fm10k_clean_all_tx_rings(interface);
  1409. fm10k_clean_all_rx_rings(interface);
  1410. }
  1411. /**
  1412. * fm10k_sw_init - Initialize general software structures
  1413. * @interface: host interface private structure to initialize
  1414. *
  1415. * fm10k_sw_init initializes the interface private data structure.
  1416. * Fields are initialized based on PCI device information and
  1417. * OS network device settings (MTU size).
  1418. **/
  1419. static int fm10k_sw_init(struct fm10k_intfc *interface,
  1420. const struct pci_device_id *ent)
  1421. {
  1422. const struct fm10k_info *fi = fm10k_info_tbl[ent->driver_data];
  1423. struct fm10k_hw *hw = &interface->hw;
  1424. struct pci_dev *pdev = interface->pdev;
  1425. struct net_device *netdev = interface->netdev;
  1426. u32 rss_key[FM10K_RSSRK_SIZE];
  1427. unsigned int rss;
  1428. int err;
  1429. /* initialize back pointer */
  1430. hw->back = interface;
  1431. hw->hw_addr = interface->uc_addr;
  1432. /* PCI config space info */
  1433. hw->vendor_id = pdev->vendor;
  1434. hw->device_id = pdev->device;
  1435. hw->revision_id = pdev->revision;
  1436. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  1437. hw->subsystem_device_id = pdev->subsystem_device;
  1438. /* Setup hw api */
  1439. memcpy(&hw->mac.ops, fi->mac_ops, sizeof(hw->mac.ops));
  1440. hw->mac.type = fi->mac;
  1441. /* Setup IOV handlers */
  1442. if (fi->iov_ops)
  1443. memcpy(&hw->iov.ops, fi->iov_ops, sizeof(hw->iov.ops));
  1444. /* Set common capability flags and settings */
  1445. rss = min_t(int, FM10K_MAX_RSS_INDICES, num_online_cpus());
  1446. interface->ring_feature[RING_F_RSS].limit = rss;
  1447. fi->get_invariants(hw);
  1448. /* pick up the PCIe bus settings for reporting later */
  1449. if (hw->mac.ops.get_bus_info)
  1450. hw->mac.ops.get_bus_info(hw);
  1451. /* limit the usable DMA range */
  1452. if (hw->mac.ops.set_dma_mask)
  1453. hw->mac.ops.set_dma_mask(hw, dma_get_mask(&pdev->dev));
  1454. /* update netdev with DMA restrictions */
  1455. if (dma_get_mask(&pdev->dev) > DMA_BIT_MASK(32)) {
  1456. netdev->features |= NETIF_F_HIGHDMA;
  1457. netdev->vlan_features |= NETIF_F_HIGHDMA;
  1458. }
  1459. /* delay any future reset requests */
  1460. interface->last_reset = jiffies + (10 * HZ);
  1461. /* reset and initialize the hardware so it is in a known state */
  1462. err = hw->mac.ops.reset_hw(hw);
  1463. if (err) {
  1464. dev_err(&pdev->dev, "reset_hw failed: %d\n", err);
  1465. return err;
  1466. }
  1467. err = hw->mac.ops.init_hw(hw);
  1468. if (err) {
  1469. dev_err(&pdev->dev, "init_hw failed: %d\n", err);
  1470. return err;
  1471. }
  1472. /* initialize hardware statistics */
  1473. hw->mac.ops.update_hw_stats(hw, &interface->stats);
  1474. /* Set upper limit on IOV VFs that can be allocated */
  1475. pci_sriov_set_totalvfs(pdev, hw->iov.total_vfs);
  1476. /* Start with random Ethernet address */
  1477. eth_random_addr(hw->mac.addr);
  1478. /* Initialize MAC address from hardware */
  1479. err = hw->mac.ops.read_mac_addr(hw);
  1480. if (err) {
  1481. dev_warn(&pdev->dev,
  1482. "Failed to obtain MAC address defaulting to random\n");
  1483. /* tag address assignment as random */
  1484. netdev->addr_assign_type |= NET_ADDR_RANDOM;
  1485. }
  1486. ether_addr_copy(netdev->dev_addr, hw->mac.addr);
  1487. ether_addr_copy(netdev->perm_addr, hw->mac.addr);
  1488. if (!is_valid_ether_addr(netdev->perm_addr)) {
  1489. dev_err(&pdev->dev, "Invalid MAC Address\n");
  1490. return -EIO;
  1491. }
  1492. /* initialize DCBNL interface */
  1493. fm10k_dcbnl_set_ops(netdev);
  1494. /* set default ring sizes */
  1495. interface->tx_ring_count = FM10K_DEFAULT_TXD;
  1496. interface->rx_ring_count = FM10K_DEFAULT_RXD;
  1497. /* set default interrupt moderation */
  1498. interface->tx_itr = FM10K_TX_ITR_DEFAULT;
  1499. interface->rx_itr = FM10K_ITR_ADAPTIVE | FM10K_RX_ITR_DEFAULT;
  1500. /* initialize udp port lists */
  1501. INIT_LIST_HEAD(&interface->vxlan_port);
  1502. INIT_LIST_HEAD(&interface->geneve_port);
  1503. netdev_rss_key_fill(rss_key, sizeof(rss_key));
  1504. memcpy(interface->rssrk, rss_key, sizeof(rss_key));
  1505. /* Start off interface as being down */
  1506. set_bit(__FM10K_DOWN, interface->state);
  1507. set_bit(__FM10K_UPDATING_STATS, interface->state);
  1508. return 0;
  1509. }
  1510. static void fm10k_slot_warn(struct fm10k_intfc *interface)
  1511. {
  1512. enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
  1513. enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
  1514. struct fm10k_hw *hw = &interface->hw;
  1515. int max_gts = 0, expected_gts = 0;
  1516. if (pcie_get_minimum_link(interface->pdev, &speed, &width) ||
  1517. speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN) {
  1518. dev_warn(&interface->pdev->dev,
  1519. "Unable to determine PCI Express bandwidth.\n");
  1520. return;
  1521. }
  1522. switch (speed) {
  1523. case PCIE_SPEED_2_5GT:
  1524. /* 8b/10b encoding reduces max throughput by 20% */
  1525. max_gts = 2 * width;
  1526. break;
  1527. case PCIE_SPEED_5_0GT:
  1528. /* 8b/10b encoding reduces max throughput by 20% */
  1529. max_gts = 4 * width;
  1530. break;
  1531. case PCIE_SPEED_8_0GT:
  1532. /* 128b/130b encoding has less than 2% impact on throughput */
  1533. max_gts = 8 * width;
  1534. break;
  1535. default:
  1536. dev_warn(&interface->pdev->dev,
  1537. "Unable to determine PCI Express bandwidth.\n");
  1538. return;
  1539. }
  1540. dev_info(&interface->pdev->dev,
  1541. "PCI Express bandwidth of %dGT/s available\n",
  1542. max_gts);
  1543. dev_info(&interface->pdev->dev,
  1544. "(Speed:%s, Width: x%d, Encoding Loss:%s, Payload:%s)\n",
  1545. (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
  1546. speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
  1547. speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
  1548. "Unknown"),
  1549. hw->bus.width,
  1550. (speed == PCIE_SPEED_2_5GT ? "20%" :
  1551. speed == PCIE_SPEED_5_0GT ? "20%" :
  1552. speed == PCIE_SPEED_8_0GT ? "<2%" :
  1553. "Unknown"),
  1554. (hw->bus.payload == fm10k_bus_payload_128 ? "128B" :
  1555. hw->bus.payload == fm10k_bus_payload_256 ? "256B" :
  1556. hw->bus.payload == fm10k_bus_payload_512 ? "512B" :
  1557. "Unknown"));
  1558. switch (hw->bus_caps.speed) {
  1559. case fm10k_bus_speed_2500:
  1560. /* 8b/10b encoding reduces max throughput by 20% */
  1561. expected_gts = 2 * hw->bus_caps.width;
  1562. break;
  1563. case fm10k_bus_speed_5000:
  1564. /* 8b/10b encoding reduces max throughput by 20% */
  1565. expected_gts = 4 * hw->bus_caps.width;
  1566. break;
  1567. case fm10k_bus_speed_8000:
  1568. /* 128b/130b encoding has less than 2% impact on throughput */
  1569. expected_gts = 8 * hw->bus_caps.width;
  1570. break;
  1571. default:
  1572. dev_warn(&interface->pdev->dev,
  1573. "Unable to determine expected PCI Express bandwidth.\n");
  1574. return;
  1575. }
  1576. if (max_gts >= expected_gts)
  1577. return;
  1578. dev_warn(&interface->pdev->dev,
  1579. "This device requires %dGT/s of bandwidth for optimal performance.\n",
  1580. expected_gts);
  1581. dev_warn(&interface->pdev->dev,
  1582. "A %sslot with x%d lanes is suggested.\n",
  1583. (hw->bus_caps.speed == fm10k_bus_speed_2500 ? "2.5GT/s " :
  1584. hw->bus_caps.speed == fm10k_bus_speed_5000 ? "5.0GT/s " :
  1585. hw->bus_caps.speed == fm10k_bus_speed_8000 ? "8.0GT/s " : ""),
  1586. hw->bus_caps.width);
  1587. }
  1588. /**
  1589. * fm10k_probe - Device Initialization Routine
  1590. * @pdev: PCI device information struct
  1591. * @ent: entry in fm10k_pci_tbl
  1592. *
  1593. * Returns 0 on success, negative on failure
  1594. *
  1595. * fm10k_probe initializes an interface identified by a pci_dev structure.
  1596. * The OS initialization, configuring of the interface private structure,
  1597. * and a hardware reset occur.
  1598. **/
  1599. static int fm10k_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1600. {
  1601. struct net_device *netdev;
  1602. struct fm10k_intfc *interface;
  1603. int err;
  1604. if (pdev->error_state != pci_channel_io_normal) {
  1605. dev_err(&pdev->dev,
  1606. "PCI device still in an error state. Unable to load...\n");
  1607. return -EIO;
  1608. }
  1609. err = pci_enable_device_mem(pdev);
  1610. if (err) {
  1611. dev_err(&pdev->dev,
  1612. "PCI enable device failed: %d\n", err);
  1613. return err;
  1614. }
  1615. err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(48));
  1616. if (err)
  1617. err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
  1618. if (err) {
  1619. dev_err(&pdev->dev,
  1620. "DMA configuration failed: %d\n", err);
  1621. goto err_dma;
  1622. }
  1623. err = pci_request_mem_regions(pdev, fm10k_driver_name);
  1624. if (err) {
  1625. dev_err(&pdev->dev,
  1626. "pci_request_selected_regions failed: %d\n", err);
  1627. goto err_pci_reg;
  1628. }
  1629. pci_enable_pcie_error_reporting(pdev);
  1630. pci_set_master(pdev);
  1631. pci_save_state(pdev);
  1632. netdev = fm10k_alloc_netdev(fm10k_info_tbl[ent->driver_data]);
  1633. if (!netdev) {
  1634. err = -ENOMEM;
  1635. goto err_alloc_netdev;
  1636. }
  1637. SET_NETDEV_DEV(netdev, &pdev->dev);
  1638. interface = netdev_priv(netdev);
  1639. pci_set_drvdata(pdev, interface);
  1640. interface->netdev = netdev;
  1641. interface->pdev = pdev;
  1642. interface->uc_addr = ioremap(pci_resource_start(pdev, 0),
  1643. FM10K_UC_ADDR_SIZE);
  1644. if (!interface->uc_addr) {
  1645. err = -EIO;
  1646. goto err_ioremap;
  1647. }
  1648. err = fm10k_sw_init(interface, ent);
  1649. if (err)
  1650. goto err_sw_init;
  1651. /* enable debugfs support */
  1652. fm10k_dbg_intfc_init(interface);
  1653. err = fm10k_init_queueing_scheme(interface);
  1654. if (err)
  1655. goto err_sw_init;
  1656. /* the mbx interrupt might attempt to schedule the service task, so we
  1657. * must ensure it is disabled since we haven't yet requested the timer
  1658. * or work item.
  1659. */
  1660. set_bit(__FM10K_SERVICE_DISABLE, interface->state);
  1661. err = fm10k_mbx_request_irq(interface);
  1662. if (err)
  1663. goto err_mbx_interrupt;
  1664. /* final check of hardware state before registering the interface */
  1665. err = fm10k_hw_ready(interface);
  1666. if (err)
  1667. goto err_register;
  1668. err = register_netdev(netdev);
  1669. if (err)
  1670. goto err_register;
  1671. /* carrier off reporting is important to ethtool even BEFORE open */
  1672. netif_carrier_off(netdev);
  1673. /* stop all the transmit queues from transmitting until link is up */
  1674. netif_tx_stop_all_queues(netdev);
  1675. /* Initialize service timer and service task late in order to avoid
  1676. * cleanup issues.
  1677. */
  1678. setup_timer(&interface->service_timer, &fm10k_service_timer,
  1679. (unsigned long)interface);
  1680. INIT_WORK(&interface->service_task, fm10k_service_task);
  1681. /* kick off service timer now, even when interface is down */
  1682. mod_timer(&interface->service_timer, (HZ * 2) + jiffies);
  1683. /* print warning for non-optimal configurations */
  1684. fm10k_slot_warn(interface);
  1685. /* report MAC address for logging */
  1686. dev_info(&pdev->dev, "%pM\n", netdev->dev_addr);
  1687. /* enable SR-IOV after registering netdev to enforce PF/VF ordering */
  1688. fm10k_iov_configure(pdev, 0);
  1689. /* clear the service task disable bit to allow service task to start */
  1690. clear_bit(__FM10K_SERVICE_DISABLE, interface->state);
  1691. return 0;
  1692. err_register:
  1693. fm10k_mbx_free_irq(interface);
  1694. err_mbx_interrupt:
  1695. fm10k_clear_queueing_scheme(interface);
  1696. err_sw_init:
  1697. if (interface->sw_addr)
  1698. iounmap(interface->sw_addr);
  1699. iounmap(interface->uc_addr);
  1700. err_ioremap:
  1701. free_netdev(netdev);
  1702. err_alloc_netdev:
  1703. pci_release_mem_regions(pdev);
  1704. err_pci_reg:
  1705. err_dma:
  1706. pci_disable_device(pdev);
  1707. return err;
  1708. }
  1709. /**
  1710. * fm10k_remove - Device Removal Routine
  1711. * @pdev: PCI device information struct
  1712. *
  1713. * fm10k_remove is called by the PCI subsystem to alert the driver
  1714. * that it should release a PCI device. The could be caused by a
  1715. * Hot-Plug event, or because the driver is going to be removed from
  1716. * memory.
  1717. **/
  1718. static void fm10k_remove(struct pci_dev *pdev)
  1719. {
  1720. struct fm10k_intfc *interface = pci_get_drvdata(pdev);
  1721. struct net_device *netdev = interface->netdev;
  1722. del_timer_sync(&interface->service_timer);
  1723. set_bit(__FM10K_SERVICE_DISABLE, interface->state);
  1724. cancel_work_sync(&interface->service_task);
  1725. /* free netdev, this may bounce the interrupts due to setup_tc */
  1726. if (netdev->reg_state == NETREG_REGISTERED)
  1727. unregister_netdev(netdev);
  1728. /* release VFs */
  1729. fm10k_iov_disable(pdev);
  1730. /* disable mailbox interrupt */
  1731. fm10k_mbx_free_irq(interface);
  1732. /* free interrupts */
  1733. fm10k_clear_queueing_scheme(interface);
  1734. /* remove any debugfs interfaces */
  1735. fm10k_dbg_intfc_exit(interface);
  1736. if (interface->sw_addr)
  1737. iounmap(interface->sw_addr);
  1738. iounmap(interface->uc_addr);
  1739. free_netdev(netdev);
  1740. pci_release_mem_regions(pdev);
  1741. pci_disable_pcie_error_reporting(pdev);
  1742. pci_disable_device(pdev);
  1743. }
  1744. static void fm10k_prepare_suspend(struct fm10k_intfc *interface)
  1745. {
  1746. /* the watchdog task reads from registers, which might appear like
  1747. * a surprise remove if the PCIe device is disabled while we're
  1748. * stopped. We stop the watchdog task until after we resume software
  1749. * activity.
  1750. */
  1751. set_bit(__FM10K_SERVICE_DISABLE, interface->state);
  1752. cancel_work_sync(&interface->service_task);
  1753. fm10k_prepare_for_reset(interface);
  1754. }
  1755. static int fm10k_handle_resume(struct fm10k_intfc *interface)
  1756. {
  1757. struct fm10k_hw *hw = &interface->hw;
  1758. int err;
  1759. /* reset statistics starting values */
  1760. hw->mac.ops.rebind_hw_stats(hw, &interface->stats);
  1761. err = fm10k_handle_reset(interface);
  1762. if (err)
  1763. return err;
  1764. /* assume host is not ready, to prevent race with watchdog in case we
  1765. * actually don't have connection to the switch
  1766. */
  1767. interface->host_ready = false;
  1768. fm10k_watchdog_host_not_ready(interface);
  1769. /* force link to stay down for a second to prevent link flutter */
  1770. interface->link_down_event = jiffies + (HZ);
  1771. set_bit(__FM10K_LINK_DOWN, interface->state);
  1772. /* clear the service task disable bit to allow service task to start */
  1773. clear_bit(__FM10K_SERVICE_DISABLE, interface->state);
  1774. fm10k_service_event_schedule(interface);
  1775. return err;
  1776. }
  1777. #ifdef CONFIG_PM
  1778. /**
  1779. * fm10k_resume - Restore device to pre-sleep state
  1780. * @pdev: PCI device information struct
  1781. *
  1782. * fm10k_resume is called after the system has powered back up from a sleep
  1783. * state and is ready to resume operation. This function is meant to restore
  1784. * the device back to its pre-sleep state.
  1785. **/
  1786. static int fm10k_resume(struct pci_dev *pdev)
  1787. {
  1788. struct fm10k_intfc *interface = pci_get_drvdata(pdev);
  1789. struct net_device *netdev = interface->netdev;
  1790. struct fm10k_hw *hw = &interface->hw;
  1791. u32 err;
  1792. pci_set_power_state(pdev, PCI_D0);
  1793. pci_restore_state(pdev);
  1794. /* pci_restore_state clears dev->state_saved so call
  1795. * pci_save_state to restore it.
  1796. */
  1797. pci_save_state(pdev);
  1798. err = pci_enable_device_mem(pdev);
  1799. if (err) {
  1800. dev_err(&pdev->dev, "Cannot enable PCI device from suspend\n");
  1801. return err;
  1802. }
  1803. pci_set_master(pdev);
  1804. pci_wake_from_d3(pdev, false);
  1805. /* refresh hw_addr in case it was dropped */
  1806. hw->hw_addr = interface->uc_addr;
  1807. err = fm10k_handle_resume(interface);
  1808. if (err)
  1809. return err;
  1810. netif_device_attach(netdev);
  1811. return 0;
  1812. }
  1813. /**
  1814. * fm10k_suspend - Prepare the device for a system sleep state
  1815. * @pdev: PCI device information struct
  1816. *
  1817. * fm10k_suspend is meant to shutdown the device prior to the system entering
  1818. * a sleep state. The fm10k hardware does not support wake on lan so the
  1819. * driver simply needs to shut down the device so it is in a low power state.
  1820. **/
  1821. static int fm10k_suspend(struct pci_dev *pdev,
  1822. pm_message_t __always_unused state)
  1823. {
  1824. struct fm10k_intfc *interface = pci_get_drvdata(pdev);
  1825. struct net_device *netdev = interface->netdev;
  1826. int err = 0;
  1827. netif_device_detach(netdev);
  1828. fm10k_prepare_suspend(interface);
  1829. err = pci_save_state(pdev);
  1830. if (err)
  1831. return err;
  1832. pci_disable_device(pdev);
  1833. pci_wake_from_d3(pdev, false);
  1834. pci_set_power_state(pdev, PCI_D3hot);
  1835. return 0;
  1836. }
  1837. #endif /* CONFIG_PM */
  1838. /**
  1839. * fm10k_io_error_detected - called when PCI error is detected
  1840. * @pdev: Pointer to PCI device
  1841. * @state: The current pci connection state
  1842. *
  1843. * This function is called after a PCI bus error affecting
  1844. * this device has been detected.
  1845. */
  1846. static pci_ers_result_t fm10k_io_error_detected(struct pci_dev *pdev,
  1847. pci_channel_state_t state)
  1848. {
  1849. struct fm10k_intfc *interface = pci_get_drvdata(pdev);
  1850. struct net_device *netdev = interface->netdev;
  1851. netif_device_detach(netdev);
  1852. if (state == pci_channel_io_perm_failure)
  1853. return PCI_ERS_RESULT_DISCONNECT;
  1854. fm10k_prepare_suspend(interface);
  1855. /* Request a slot reset. */
  1856. return PCI_ERS_RESULT_NEED_RESET;
  1857. }
  1858. /**
  1859. * fm10k_io_slot_reset - called after the pci bus has been reset.
  1860. * @pdev: Pointer to PCI device
  1861. *
  1862. * Restart the card from scratch, as if from a cold-boot.
  1863. */
  1864. static pci_ers_result_t fm10k_io_slot_reset(struct pci_dev *pdev)
  1865. {
  1866. pci_ers_result_t result;
  1867. if (pci_reenable_device(pdev)) {
  1868. dev_err(&pdev->dev,
  1869. "Cannot re-enable PCI device after reset.\n");
  1870. result = PCI_ERS_RESULT_DISCONNECT;
  1871. } else {
  1872. pci_set_master(pdev);
  1873. pci_restore_state(pdev);
  1874. /* After second error pci->state_saved is false, this
  1875. * resets it so EEH doesn't break.
  1876. */
  1877. pci_save_state(pdev);
  1878. pci_wake_from_d3(pdev, false);
  1879. result = PCI_ERS_RESULT_RECOVERED;
  1880. }
  1881. pci_cleanup_aer_uncorrect_error_status(pdev);
  1882. return result;
  1883. }
  1884. /**
  1885. * fm10k_io_resume - called when traffic can start flowing again.
  1886. * @pdev: Pointer to PCI device
  1887. *
  1888. * This callback is called when the error recovery driver tells us that
  1889. * its OK to resume normal operation.
  1890. */
  1891. static void fm10k_io_resume(struct pci_dev *pdev)
  1892. {
  1893. struct fm10k_intfc *interface = pci_get_drvdata(pdev);
  1894. struct net_device *netdev = interface->netdev;
  1895. int err;
  1896. err = fm10k_handle_resume(interface);
  1897. if (err)
  1898. dev_warn(&pdev->dev,
  1899. "fm10k_io_resume failed: %d\n", err);
  1900. else
  1901. netif_device_attach(netdev);
  1902. }
  1903. static void fm10k_io_reset_prepare(struct pci_dev *pdev)
  1904. {
  1905. /* warn incase we have any active VF devices */
  1906. if (pci_num_vf(pdev))
  1907. dev_warn(&pdev->dev,
  1908. "PCIe FLR may cause issues for any active VF devices\n");
  1909. fm10k_prepare_suspend(pci_get_drvdata(pdev));
  1910. }
  1911. static void fm10k_io_reset_done(struct pci_dev *pdev)
  1912. {
  1913. struct fm10k_intfc *interface = pci_get_drvdata(pdev);
  1914. int err = fm10k_handle_resume(interface);
  1915. if (err) {
  1916. dev_warn(&pdev->dev,
  1917. "fm10k_io_reset_notify failed: %d\n", err);
  1918. netif_device_detach(interface->netdev);
  1919. }
  1920. }
  1921. static const struct pci_error_handlers fm10k_err_handler = {
  1922. .error_detected = fm10k_io_error_detected,
  1923. .slot_reset = fm10k_io_slot_reset,
  1924. .resume = fm10k_io_resume,
  1925. .reset_prepare = fm10k_io_reset_prepare,
  1926. .reset_done = fm10k_io_reset_done,
  1927. };
  1928. static struct pci_driver fm10k_driver = {
  1929. .name = fm10k_driver_name,
  1930. .id_table = fm10k_pci_tbl,
  1931. .probe = fm10k_probe,
  1932. .remove = fm10k_remove,
  1933. #ifdef CONFIG_PM
  1934. .suspend = fm10k_suspend,
  1935. .resume = fm10k_resume,
  1936. #endif
  1937. .sriov_configure = fm10k_iov_configure,
  1938. .err_handler = &fm10k_err_handler
  1939. };
  1940. /**
  1941. * fm10k_register_pci_driver - register driver interface
  1942. *
  1943. * This function is called on module load in order to register the driver.
  1944. **/
  1945. int fm10k_register_pci_driver(void)
  1946. {
  1947. return pci_register_driver(&fm10k_driver);
  1948. }
  1949. /**
  1950. * fm10k_unregister_pci_driver - unregister driver interface
  1951. *
  1952. * This function is called on module unload in order to remove the driver.
  1953. **/
  1954. void fm10k_unregister_pci_driver(void)
  1955. {
  1956. pci_unregister_driver(&fm10k_driver);
  1957. }