fman.c 83 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943
  1. /*
  2. * Copyright 2008-2015 Freescale Semiconductor Inc.
  3. *
  4. * Redistribution and use in source and binary forms, with or without
  5. * modification, are permitted provided that the following conditions are met:
  6. * * Redistributions of source code must retain the above copyright
  7. * notice, this list of conditions and the following disclaimer.
  8. * * Redistributions in binary form must reproduce the above copyright
  9. * notice, this list of conditions and the following disclaimer in the
  10. * documentation and/or other materials provided with the distribution.
  11. * * Neither the name of Freescale Semiconductor nor the
  12. * names of its contributors may be used to endorse or promote products
  13. * derived from this software without specific prior written permission.
  14. *
  15. *
  16. * ALTERNATIVELY, this software may be distributed under the terms of the
  17. * GNU General Public License ("GPL") as published by the Free Software
  18. * Foundation, either version 2 of that License or (at your option) any
  19. * later version.
  20. *
  21. * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
  22. * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  23. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  24. * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
  25. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  26. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  27. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  28. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  29. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  30. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  31. */
  32. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  33. #include <linux/fsl/guts.h>
  34. #include <linux/slab.h>
  35. #include <linux/delay.h>
  36. #include <linux/module.h>
  37. #include <linux/of_platform.h>
  38. #include <linux/clk.h>
  39. #include <linux/of_address.h>
  40. #include <linux/of_irq.h>
  41. #include <linux/interrupt.h>
  42. #include <linux/libfdt_env.h>
  43. #include "fman.h"
  44. #include "fman_muram.h"
  45. #include "fman_keygen.h"
  46. /* General defines */
  47. #define FMAN_LIODN_TBL 64 /* size of LIODN table */
  48. #define MAX_NUM_OF_MACS 10
  49. #define FM_NUM_OF_FMAN_CTRL_EVENT_REGS 4
  50. #define BASE_RX_PORTID 0x08
  51. #define BASE_TX_PORTID 0x28
  52. /* Modules registers offsets */
  53. #define BMI_OFFSET 0x00080000
  54. #define QMI_OFFSET 0x00080400
  55. #define KG_OFFSET 0x000C1000
  56. #define DMA_OFFSET 0x000C2000
  57. #define FPM_OFFSET 0x000C3000
  58. #define IMEM_OFFSET 0x000C4000
  59. #define HWP_OFFSET 0x000C7000
  60. #define CGP_OFFSET 0x000DB000
  61. /* Exceptions bit map */
  62. #define EX_DMA_BUS_ERROR 0x80000000
  63. #define EX_DMA_READ_ECC 0x40000000
  64. #define EX_DMA_SYSTEM_WRITE_ECC 0x20000000
  65. #define EX_DMA_FM_WRITE_ECC 0x10000000
  66. #define EX_FPM_STALL_ON_TASKS 0x08000000
  67. #define EX_FPM_SINGLE_ECC 0x04000000
  68. #define EX_FPM_DOUBLE_ECC 0x02000000
  69. #define EX_QMI_SINGLE_ECC 0x01000000
  70. #define EX_QMI_DEQ_FROM_UNKNOWN_PORTID 0x00800000
  71. #define EX_QMI_DOUBLE_ECC 0x00400000
  72. #define EX_BMI_LIST_RAM_ECC 0x00200000
  73. #define EX_BMI_STORAGE_PROFILE_ECC 0x00100000
  74. #define EX_BMI_STATISTICS_RAM_ECC 0x00080000
  75. #define EX_IRAM_ECC 0x00040000
  76. #define EX_MURAM_ECC 0x00020000
  77. #define EX_BMI_DISPATCH_RAM_ECC 0x00010000
  78. #define EX_DMA_SINGLE_PORT_ECC 0x00008000
  79. /* DMA defines */
  80. /* masks */
  81. #define DMA_MODE_BER 0x00200000
  82. #define DMA_MODE_ECC 0x00000020
  83. #define DMA_MODE_SECURE_PROT 0x00000800
  84. #define DMA_MODE_AXI_DBG_MASK 0x0F000000
  85. #define DMA_TRANSFER_PORTID_MASK 0xFF000000
  86. #define DMA_TRANSFER_TNUM_MASK 0x00FF0000
  87. #define DMA_TRANSFER_LIODN_MASK 0x00000FFF
  88. #define DMA_STATUS_BUS_ERR 0x08000000
  89. #define DMA_STATUS_READ_ECC 0x04000000
  90. #define DMA_STATUS_SYSTEM_WRITE_ECC 0x02000000
  91. #define DMA_STATUS_FM_WRITE_ECC 0x01000000
  92. #define DMA_STATUS_FM_SPDAT_ECC 0x00080000
  93. #define DMA_MODE_CACHE_OR_SHIFT 30
  94. #define DMA_MODE_AXI_DBG_SHIFT 24
  95. #define DMA_MODE_CEN_SHIFT 13
  96. #define DMA_MODE_CEN_MASK 0x00000007
  97. #define DMA_MODE_DBG_SHIFT 7
  98. #define DMA_MODE_AID_MODE_SHIFT 4
  99. #define DMA_THRESH_COMMQ_SHIFT 24
  100. #define DMA_THRESH_READ_INT_BUF_SHIFT 16
  101. #define DMA_THRESH_READ_INT_BUF_MASK 0x0000003f
  102. #define DMA_THRESH_WRITE_INT_BUF_MASK 0x0000003f
  103. #define DMA_TRANSFER_PORTID_SHIFT 24
  104. #define DMA_TRANSFER_TNUM_SHIFT 16
  105. #define DMA_CAM_SIZEOF_ENTRY 0x40
  106. #define DMA_CAM_UNITS 8
  107. #define DMA_LIODN_SHIFT 16
  108. #define DMA_LIODN_BASE_MASK 0x00000FFF
  109. /* FPM defines */
  110. #define FPM_EV_MASK_DOUBLE_ECC 0x80000000
  111. #define FPM_EV_MASK_STALL 0x40000000
  112. #define FPM_EV_MASK_SINGLE_ECC 0x20000000
  113. #define FPM_EV_MASK_RELEASE_FM 0x00010000
  114. #define FPM_EV_MASK_DOUBLE_ECC_EN 0x00008000
  115. #define FPM_EV_MASK_STALL_EN 0x00004000
  116. #define FPM_EV_MASK_SINGLE_ECC_EN 0x00002000
  117. #define FPM_EV_MASK_EXTERNAL_HALT 0x00000008
  118. #define FPM_EV_MASK_ECC_ERR_HALT 0x00000004
  119. #define FPM_RAM_MURAM_ECC 0x00008000
  120. #define FPM_RAM_IRAM_ECC 0x00004000
  121. #define FPM_IRAM_ECC_ERR_EX_EN 0x00020000
  122. #define FPM_MURAM_ECC_ERR_EX_EN 0x00040000
  123. #define FPM_RAM_IRAM_ECC_EN 0x40000000
  124. #define FPM_RAM_RAMS_ECC_EN 0x80000000
  125. #define FPM_RAM_RAMS_ECC_EN_SRC_SEL 0x08000000
  126. #define FPM_REV1_MAJOR_MASK 0x0000FF00
  127. #define FPM_REV1_MINOR_MASK 0x000000FF
  128. #define FPM_DISP_LIMIT_SHIFT 24
  129. #define FPM_PRT_FM_CTL1 0x00000001
  130. #define FPM_PRT_FM_CTL2 0x00000002
  131. #define FPM_PORT_FM_CTL_PORTID_SHIFT 24
  132. #define FPM_PRC_ORA_FM_CTL_SEL_SHIFT 16
  133. #define FPM_THR1_PRS_SHIFT 24
  134. #define FPM_THR1_KG_SHIFT 16
  135. #define FPM_THR1_PLCR_SHIFT 8
  136. #define FPM_THR1_BMI_SHIFT 0
  137. #define FPM_THR2_QMI_ENQ_SHIFT 24
  138. #define FPM_THR2_QMI_DEQ_SHIFT 0
  139. #define FPM_THR2_FM_CTL1_SHIFT 16
  140. #define FPM_THR2_FM_CTL2_SHIFT 8
  141. #define FPM_EV_MASK_CAT_ERR_SHIFT 1
  142. #define FPM_EV_MASK_DMA_ERR_SHIFT 0
  143. #define FPM_REV1_MAJOR_SHIFT 8
  144. #define FPM_RSTC_FM_RESET 0x80000000
  145. #define FPM_RSTC_MAC0_RESET 0x40000000
  146. #define FPM_RSTC_MAC1_RESET 0x20000000
  147. #define FPM_RSTC_MAC2_RESET 0x10000000
  148. #define FPM_RSTC_MAC3_RESET 0x08000000
  149. #define FPM_RSTC_MAC8_RESET 0x04000000
  150. #define FPM_RSTC_MAC4_RESET 0x02000000
  151. #define FPM_RSTC_MAC5_RESET 0x01000000
  152. #define FPM_RSTC_MAC6_RESET 0x00800000
  153. #define FPM_RSTC_MAC7_RESET 0x00400000
  154. #define FPM_RSTC_MAC9_RESET 0x00200000
  155. #define FPM_TS_INT_SHIFT 16
  156. #define FPM_TS_CTL_EN 0x80000000
  157. /* BMI defines */
  158. #define BMI_INIT_START 0x80000000
  159. #define BMI_ERR_INTR_EN_STORAGE_PROFILE_ECC 0x80000000
  160. #define BMI_ERR_INTR_EN_LIST_RAM_ECC 0x40000000
  161. #define BMI_ERR_INTR_EN_STATISTICS_RAM_ECC 0x20000000
  162. #define BMI_ERR_INTR_EN_DISPATCH_RAM_ECC 0x10000000
  163. #define BMI_NUM_OF_TASKS_MASK 0x3F000000
  164. #define BMI_NUM_OF_EXTRA_TASKS_MASK 0x000F0000
  165. #define BMI_NUM_OF_DMAS_MASK 0x00000F00
  166. #define BMI_NUM_OF_EXTRA_DMAS_MASK 0x0000000F
  167. #define BMI_FIFO_SIZE_MASK 0x000003FF
  168. #define BMI_EXTRA_FIFO_SIZE_MASK 0x03FF0000
  169. #define BMI_CFG2_DMAS_MASK 0x0000003F
  170. #define BMI_CFG2_TASKS_MASK 0x0000003F
  171. #define BMI_CFG2_TASKS_SHIFT 16
  172. #define BMI_CFG2_DMAS_SHIFT 0
  173. #define BMI_CFG1_FIFO_SIZE_SHIFT 16
  174. #define BMI_NUM_OF_TASKS_SHIFT 24
  175. #define BMI_EXTRA_NUM_OF_TASKS_SHIFT 16
  176. #define BMI_NUM_OF_DMAS_SHIFT 8
  177. #define BMI_EXTRA_NUM_OF_DMAS_SHIFT 0
  178. #define BMI_FIFO_ALIGN 0x100
  179. #define BMI_EXTRA_FIFO_SIZE_SHIFT 16
  180. /* QMI defines */
  181. #define QMI_CFG_ENQ_EN 0x80000000
  182. #define QMI_CFG_DEQ_EN 0x40000000
  183. #define QMI_CFG_EN_COUNTERS 0x10000000
  184. #define QMI_CFG_DEQ_MASK 0x0000003F
  185. #define QMI_CFG_ENQ_MASK 0x00003F00
  186. #define QMI_CFG_ENQ_SHIFT 8
  187. #define QMI_ERR_INTR_EN_DOUBLE_ECC 0x80000000
  188. #define QMI_ERR_INTR_EN_DEQ_FROM_DEF 0x40000000
  189. #define QMI_INTR_EN_SINGLE_ECC 0x80000000
  190. #define QMI_GS_HALT_NOT_BUSY 0x00000002
  191. /* HWP defines */
  192. #define HWP_RPIMAC_PEN 0x00000001
  193. /* IRAM defines */
  194. #define IRAM_IADD_AIE 0x80000000
  195. #define IRAM_READY 0x80000000
  196. /* Default values */
  197. #define DEFAULT_CATASTROPHIC_ERR 0
  198. #define DEFAULT_DMA_ERR 0
  199. #define DEFAULT_AID_MODE FMAN_DMA_AID_OUT_TNUM
  200. #define DEFAULT_DMA_COMM_Q_LOW 0x2A
  201. #define DEFAULT_DMA_COMM_Q_HIGH 0x3F
  202. #define DEFAULT_CACHE_OVERRIDE 0
  203. #define DEFAULT_DMA_CAM_NUM_OF_ENTRIES 64
  204. #define DEFAULT_DMA_DBG_CNT_MODE 0
  205. #define DEFAULT_DMA_SOS_EMERGENCY 0
  206. #define DEFAULT_DMA_WATCHDOG 0
  207. #define DEFAULT_DISP_LIMIT 0
  208. #define DEFAULT_PRS_DISP_TH 16
  209. #define DEFAULT_PLCR_DISP_TH 16
  210. #define DEFAULT_KG_DISP_TH 16
  211. #define DEFAULT_BMI_DISP_TH 16
  212. #define DEFAULT_QMI_ENQ_DISP_TH 16
  213. #define DEFAULT_QMI_DEQ_DISP_TH 16
  214. #define DEFAULT_FM_CTL1_DISP_TH 16
  215. #define DEFAULT_FM_CTL2_DISP_TH 16
  216. #define DFLT_AXI_DBG_NUM_OF_BEATS 1
  217. #define DFLT_DMA_READ_INT_BUF_LOW(dma_thresh_max_buf) \
  218. ((dma_thresh_max_buf + 1) / 2)
  219. #define DFLT_DMA_READ_INT_BUF_HIGH(dma_thresh_max_buf) \
  220. ((dma_thresh_max_buf + 1) * 3 / 4)
  221. #define DFLT_DMA_WRITE_INT_BUF_LOW(dma_thresh_max_buf) \
  222. ((dma_thresh_max_buf + 1) / 2)
  223. #define DFLT_DMA_WRITE_INT_BUF_HIGH(dma_thresh_max_buf)\
  224. ((dma_thresh_max_buf + 1) * 3 / 4)
  225. #define DMA_COMM_Q_LOW_FMAN_V3 0x2A
  226. #define DMA_COMM_Q_LOW_FMAN_V2(dma_thresh_max_commq) \
  227. ((dma_thresh_max_commq + 1) / 2)
  228. #define DFLT_DMA_COMM_Q_LOW(major, dma_thresh_max_commq) \
  229. ((major == 6) ? DMA_COMM_Q_LOW_FMAN_V3 : \
  230. DMA_COMM_Q_LOW_FMAN_V2(dma_thresh_max_commq))
  231. #define DMA_COMM_Q_HIGH_FMAN_V3 0x3f
  232. #define DMA_COMM_Q_HIGH_FMAN_V2(dma_thresh_max_commq) \
  233. ((dma_thresh_max_commq + 1) * 3 / 4)
  234. #define DFLT_DMA_COMM_Q_HIGH(major, dma_thresh_max_commq) \
  235. ((major == 6) ? DMA_COMM_Q_HIGH_FMAN_V3 : \
  236. DMA_COMM_Q_HIGH_FMAN_V2(dma_thresh_max_commq))
  237. #define TOTAL_NUM_OF_TASKS_FMAN_V3L 59
  238. #define TOTAL_NUM_OF_TASKS_FMAN_V3H 124
  239. #define DFLT_TOTAL_NUM_OF_TASKS(major, minor, bmi_max_num_of_tasks) \
  240. ((major == 6) ? ((minor == 1 || minor == 4) ? \
  241. TOTAL_NUM_OF_TASKS_FMAN_V3L : TOTAL_NUM_OF_TASKS_FMAN_V3H) : \
  242. bmi_max_num_of_tasks)
  243. #define DMA_CAM_NUM_OF_ENTRIES_FMAN_V3 64
  244. #define DMA_CAM_NUM_OF_ENTRIES_FMAN_V2 32
  245. #define DFLT_DMA_CAM_NUM_OF_ENTRIES(major) \
  246. (major == 6 ? DMA_CAM_NUM_OF_ENTRIES_FMAN_V3 : \
  247. DMA_CAM_NUM_OF_ENTRIES_FMAN_V2)
  248. #define FM_TIMESTAMP_1_USEC_BIT 8
  249. /* Defines used for enabling/disabling FMan interrupts */
  250. #define ERR_INTR_EN_DMA 0x00010000
  251. #define ERR_INTR_EN_FPM 0x80000000
  252. #define ERR_INTR_EN_BMI 0x00800000
  253. #define ERR_INTR_EN_QMI 0x00400000
  254. #define ERR_INTR_EN_MURAM 0x00040000
  255. #define ERR_INTR_EN_MAC0 0x00004000
  256. #define ERR_INTR_EN_MAC1 0x00002000
  257. #define ERR_INTR_EN_MAC2 0x00001000
  258. #define ERR_INTR_EN_MAC3 0x00000800
  259. #define ERR_INTR_EN_MAC4 0x00000400
  260. #define ERR_INTR_EN_MAC5 0x00000200
  261. #define ERR_INTR_EN_MAC6 0x00000100
  262. #define ERR_INTR_EN_MAC7 0x00000080
  263. #define ERR_INTR_EN_MAC8 0x00008000
  264. #define ERR_INTR_EN_MAC9 0x00000040
  265. #define INTR_EN_QMI 0x40000000
  266. #define INTR_EN_MAC0 0x00080000
  267. #define INTR_EN_MAC1 0x00040000
  268. #define INTR_EN_MAC2 0x00020000
  269. #define INTR_EN_MAC3 0x00010000
  270. #define INTR_EN_MAC4 0x00000040
  271. #define INTR_EN_MAC5 0x00000020
  272. #define INTR_EN_MAC6 0x00000008
  273. #define INTR_EN_MAC7 0x00000002
  274. #define INTR_EN_MAC8 0x00200000
  275. #define INTR_EN_MAC9 0x00100000
  276. #define INTR_EN_REV0 0x00008000
  277. #define INTR_EN_REV1 0x00004000
  278. #define INTR_EN_REV2 0x00002000
  279. #define INTR_EN_REV3 0x00001000
  280. #define INTR_EN_TMR 0x01000000
  281. enum fman_dma_aid_mode {
  282. FMAN_DMA_AID_OUT_PORT_ID = 0, /* 4 LSB of PORT_ID */
  283. FMAN_DMA_AID_OUT_TNUM /* 4 LSB of TNUM */
  284. };
  285. struct fman_iram_regs {
  286. u32 iadd; /* FM IRAM instruction address register */
  287. u32 idata; /* FM IRAM instruction data register */
  288. u32 itcfg; /* FM IRAM timing config register */
  289. u32 iready; /* FM IRAM ready register */
  290. };
  291. struct fman_fpm_regs {
  292. u32 fmfp_tnc; /* FPM TNUM Control 0x00 */
  293. u32 fmfp_prc; /* FPM Port_ID FmCtl Association 0x04 */
  294. u32 fmfp_brkc; /* FPM Breakpoint Control 0x08 */
  295. u32 fmfp_mxd; /* FPM Flush Control 0x0c */
  296. u32 fmfp_dist1; /* FPM Dispatch Thresholds1 0x10 */
  297. u32 fmfp_dist2; /* FPM Dispatch Thresholds2 0x14 */
  298. u32 fm_epi; /* FM Error Pending Interrupts 0x18 */
  299. u32 fm_rie; /* FM Error Interrupt Enable 0x1c */
  300. u32 fmfp_fcev[4]; /* FPM FMan-Controller Event 1-4 0x20-0x2f */
  301. u32 res0030[4]; /* res 0x30 - 0x3f */
  302. u32 fmfp_cee[4]; /* PM FMan-Controller Event 1-4 0x40-0x4f */
  303. u32 res0050[4]; /* res 0x50-0x5f */
  304. u32 fmfp_tsc1; /* FPM TimeStamp Control1 0x60 */
  305. u32 fmfp_tsc2; /* FPM TimeStamp Control2 0x64 */
  306. u32 fmfp_tsp; /* FPM Time Stamp 0x68 */
  307. u32 fmfp_tsf; /* FPM Time Stamp Fraction 0x6c */
  308. u32 fm_rcr; /* FM Rams Control 0x70 */
  309. u32 fmfp_extc; /* FPM External Requests Control 0x74 */
  310. u32 fmfp_ext1; /* FPM External Requests Config1 0x78 */
  311. u32 fmfp_ext2; /* FPM External Requests Config2 0x7c */
  312. u32 fmfp_drd[16]; /* FPM Data_Ram Data 0-15 0x80 - 0xbf */
  313. u32 fmfp_dra; /* FPM Data Ram Access 0xc0 */
  314. u32 fm_ip_rev_1; /* FM IP Block Revision 1 0xc4 */
  315. u32 fm_ip_rev_2; /* FM IP Block Revision 2 0xc8 */
  316. u32 fm_rstc; /* FM Reset Command 0xcc */
  317. u32 fm_cld; /* FM Classifier Debug 0xd0 */
  318. u32 fm_npi; /* FM Normal Pending Interrupts 0xd4 */
  319. u32 fmfp_exte; /* FPM External Requests Enable 0xd8 */
  320. u32 fmfp_ee; /* FPM Event&Mask 0xdc */
  321. u32 fmfp_cev[4]; /* FPM CPU Event 1-4 0xe0-0xef */
  322. u32 res00f0[4]; /* res 0xf0-0xff */
  323. u32 fmfp_ps[50]; /* FPM Port Status 0x100-0x1c7 */
  324. u32 res01c8[14]; /* res 0x1c8-0x1ff */
  325. u32 fmfp_clfabc; /* FPM CLFABC 0x200 */
  326. u32 fmfp_clfcc; /* FPM CLFCC 0x204 */
  327. u32 fmfp_clfaval; /* FPM CLFAVAL 0x208 */
  328. u32 fmfp_clfbval; /* FPM CLFBVAL 0x20c */
  329. u32 fmfp_clfcval; /* FPM CLFCVAL 0x210 */
  330. u32 fmfp_clfamsk; /* FPM CLFAMSK 0x214 */
  331. u32 fmfp_clfbmsk; /* FPM CLFBMSK 0x218 */
  332. u32 fmfp_clfcmsk; /* FPM CLFCMSK 0x21c */
  333. u32 fmfp_clfamc; /* FPM CLFAMC 0x220 */
  334. u32 fmfp_clfbmc; /* FPM CLFBMC 0x224 */
  335. u32 fmfp_clfcmc; /* FPM CLFCMC 0x228 */
  336. u32 fmfp_decceh; /* FPM DECCEH 0x22c */
  337. u32 res0230[116]; /* res 0x230 - 0x3ff */
  338. u32 fmfp_ts[128]; /* 0x400: FPM Task Status 0x400 - 0x5ff */
  339. u32 res0600[0x400 - 384];
  340. };
  341. struct fman_bmi_regs {
  342. u32 fmbm_init; /* BMI Initialization 0x00 */
  343. u32 fmbm_cfg1; /* BMI Configuration 1 0x04 */
  344. u32 fmbm_cfg2; /* BMI Configuration 2 0x08 */
  345. u32 res000c[5]; /* 0x0c - 0x1f */
  346. u32 fmbm_ievr; /* Interrupt Event Register 0x20 */
  347. u32 fmbm_ier; /* Interrupt Enable Register 0x24 */
  348. u32 fmbm_ifr; /* Interrupt Force Register 0x28 */
  349. u32 res002c[5]; /* 0x2c - 0x3f */
  350. u32 fmbm_arb[8]; /* BMI Arbitration 0x40 - 0x5f */
  351. u32 res0060[12]; /* 0x60 - 0x8f */
  352. u32 fmbm_dtc[3]; /* Debug Trap Counter 0x90 - 0x9b */
  353. u32 res009c; /* 0x9c */
  354. u32 fmbm_dcv[3][4]; /* Debug Compare val 0xa0-0xcf */
  355. u32 fmbm_dcm[3][4]; /* Debug Compare Mask 0xd0-0xff */
  356. u32 fmbm_gde; /* BMI Global Debug Enable 0x100 */
  357. u32 fmbm_pp[63]; /* BMI Port Parameters 0x104 - 0x1ff */
  358. u32 res0200; /* 0x200 */
  359. u32 fmbm_pfs[63]; /* BMI Port FIFO Size 0x204 - 0x2ff */
  360. u32 res0300; /* 0x300 */
  361. u32 fmbm_spliodn[63]; /* Port Partition ID 0x304 - 0x3ff */
  362. };
  363. struct fman_qmi_regs {
  364. u32 fmqm_gc; /* General Configuration Register 0x00 */
  365. u32 res0004; /* 0x04 */
  366. u32 fmqm_eie; /* Error Interrupt Event Register 0x08 */
  367. u32 fmqm_eien; /* Error Interrupt Enable Register 0x0c */
  368. u32 fmqm_eif; /* Error Interrupt Force Register 0x10 */
  369. u32 fmqm_ie; /* Interrupt Event Register 0x14 */
  370. u32 fmqm_ien; /* Interrupt Enable Register 0x18 */
  371. u32 fmqm_if; /* Interrupt Force Register 0x1c */
  372. u32 fmqm_gs; /* Global Status Register 0x20 */
  373. u32 fmqm_ts; /* Task Status Register 0x24 */
  374. u32 fmqm_etfc; /* Enqueue Total Frame Counter 0x28 */
  375. u32 fmqm_dtfc; /* Dequeue Total Frame Counter 0x2c */
  376. u32 fmqm_dc0; /* Dequeue Counter 0 0x30 */
  377. u32 fmqm_dc1; /* Dequeue Counter 1 0x34 */
  378. u32 fmqm_dc2; /* Dequeue Counter 2 0x38 */
  379. u32 fmqm_dc3; /* Dequeue Counter 3 0x3c */
  380. u32 fmqm_dfdc; /* Dequeue FQID from Default Counter 0x40 */
  381. u32 fmqm_dfcc; /* Dequeue FQID from Context Counter 0x44 */
  382. u32 fmqm_dffc; /* Dequeue FQID from FD Counter 0x48 */
  383. u32 fmqm_dcc; /* Dequeue Confirm Counter 0x4c */
  384. u32 res0050[7]; /* 0x50 - 0x6b */
  385. u32 fmqm_tapc; /* Tnum Aging Period Control 0x6c */
  386. u32 fmqm_dmcvc; /* Dequeue MAC Command Valid Counter 0x70 */
  387. u32 fmqm_difdcc; /* Dequeue Invalid FD Command Counter 0x74 */
  388. u32 fmqm_da1v; /* Dequeue A1 Valid Counter 0x78 */
  389. u32 res007c; /* 0x7c */
  390. u32 fmqm_dtc; /* 0x80 Debug Trap Counter 0x80 */
  391. u32 fmqm_efddd; /* 0x84 Enqueue Frame desc Dynamic dbg 0x84 */
  392. u32 res0088[2]; /* 0x88 - 0x8f */
  393. struct {
  394. u32 fmqm_dtcfg1; /* 0x90 dbg trap cfg 1 Register 0x00 */
  395. u32 fmqm_dtval1; /* Debug Trap Value 1 Register 0x04 */
  396. u32 fmqm_dtm1; /* Debug Trap Mask 1 Register 0x08 */
  397. u32 fmqm_dtc1; /* Debug Trap Counter 1 Register 0x0c */
  398. u32 fmqm_dtcfg2; /* dbg Trap cfg 2 Register 0x10 */
  399. u32 fmqm_dtval2; /* Debug Trap Value 2 Register 0x14 */
  400. u32 fmqm_dtm2; /* Debug Trap Mask 2 Register 0x18 */
  401. u32 res001c; /* 0x1c */
  402. } dbg_traps[3]; /* 0x90 - 0xef */
  403. u8 res00f0[0x400 - 0xf0]; /* 0xf0 - 0x3ff */
  404. };
  405. struct fman_dma_regs {
  406. u32 fmdmsr; /* FM DMA status register 0x00 */
  407. u32 fmdmmr; /* FM DMA mode register 0x04 */
  408. u32 fmdmtr; /* FM DMA bus threshold register 0x08 */
  409. u32 fmdmhy; /* FM DMA bus hysteresis register 0x0c */
  410. u32 fmdmsetr; /* FM DMA SOS emergency Threshold Register 0x10 */
  411. u32 fmdmtah; /* FM DMA transfer bus address high reg 0x14 */
  412. u32 fmdmtal; /* FM DMA transfer bus address low reg 0x18 */
  413. u32 fmdmtcid; /* FM DMA transfer bus communication ID reg 0x1c */
  414. u32 fmdmra; /* FM DMA bus internal ram address register 0x20 */
  415. u32 fmdmrd; /* FM DMA bus internal ram data register 0x24 */
  416. u32 fmdmwcr; /* FM DMA CAM watchdog counter value 0x28 */
  417. u32 fmdmebcr; /* FM DMA CAM base in MURAM register 0x2c */
  418. u32 fmdmccqdr; /* FM DMA CAM and CMD Queue Debug reg 0x30 */
  419. u32 fmdmccqvr1; /* FM DMA CAM and CMD Queue Value reg #1 0x34 */
  420. u32 fmdmccqvr2; /* FM DMA CAM and CMD Queue Value reg #2 0x38 */
  421. u32 fmdmcqvr3; /* FM DMA CMD Queue Value register #3 0x3c */
  422. u32 fmdmcqvr4; /* FM DMA CMD Queue Value register #4 0x40 */
  423. u32 fmdmcqvr5; /* FM DMA CMD Queue Value register #5 0x44 */
  424. u32 fmdmsefrc; /* FM DMA Semaphore Entry Full Reject Cntr 0x48 */
  425. u32 fmdmsqfrc; /* FM DMA Semaphore Queue Full Reject Cntr 0x4c */
  426. u32 fmdmssrc; /* FM DMA Semaphore SYNC Reject Counter 0x50 */
  427. u32 fmdmdcr; /* FM DMA Debug Counter 0x54 */
  428. u32 fmdmemsr; /* FM DMA Emergency Smoother Register 0x58 */
  429. u32 res005c; /* 0x5c */
  430. u32 fmdmplr[FMAN_LIODN_TBL / 2]; /* DMA LIODN regs 0x60-0xdf */
  431. u32 res00e0[0x400 - 56];
  432. };
  433. struct fman_hwp_regs {
  434. u32 res0000[0x844 / 4]; /* 0x000..0x843 */
  435. u32 fmprrpimac; /* FM Parser Internal memory access control */
  436. u32 res[(0x1000 - 0x848) / 4]; /* 0x848..0xFFF */
  437. };
  438. /* Structure that holds current FMan state.
  439. * Used for saving run time information.
  440. */
  441. struct fman_state_struct {
  442. u8 fm_id;
  443. u16 fm_clk_freq;
  444. struct fman_rev_info rev_info;
  445. bool enabled_time_stamp;
  446. u8 count1_micro_bit;
  447. u8 total_num_of_tasks;
  448. u8 accumulated_num_of_tasks;
  449. u32 accumulated_fifo_size;
  450. u8 accumulated_num_of_open_dmas;
  451. u8 accumulated_num_of_deq_tnums;
  452. u32 exceptions;
  453. u32 extra_fifo_pool_size;
  454. u8 extra_tasks_pool_size;
  455. u8 extra_open_dmas_pool_size;
  456. u16 port_mfl[MAX_NUM_OF_MACS];
  457. u16 mac_mfl[MAX_NUM_OF_MACS];
  458. /* SOC specific */
  459. u32 fm_iram_size;
  460. /* DMA */
  461. u32 dma_thresh_max_commq;
  462. u32 dma_thresh_max_buf;
  463. u32 max_num_of_open_dmas;
  464. /* QMI */
  465. u32 qmi_max_num_of_tnums;
  466. u32 qmi_def_tnums_thresh;
  467. /* BMI */
  468. u32 bmi_max_num_of_tasks;
  469. u32 bmi_max_fifo_size;
  470. /* General */
  471. u32 fm_port_num_of_cg;
  472. u32 num_of_rx_ports;
  473. u32 total_fifo_size;
  474. u32 qman_channel_base;
  475. u32 num_of_qman_channels;
  476. struct resource *res;
  477. };
  478. /* Structure that holds FMan initial configuration */
  479. struct fman_cfg {
  480. u8 disp_limit_tsh;
  481. u8 prs_disp_tsh;
  482. u8 plcr_disp_tsh;
  483. u8 kg_disp_tsh;
  484. u8 bmi_disp_tsh;
  485. u8 qmi_enq_disp_tsh;
  486. u8 qmi_deq_disp_tsh;
  487. u8 fm_ctl1_disp_tsh;
  488. u8 fm_ctl2_disp_tsh;
  489. int dma_cache_override;
  490. enum fman_dma_aid_mode dma_aid_mode;
  491. u32 dma_axi_dbg_num_of_beats;
  492. u32 dma_cam_num_of_entries;
  493. u32 dma_watchdog;
  494. u8 dma_comm_qtsh_asrt_emer;
  495. u32 dma_write_buf_tsh_asrt_emer;
  496. u32 dma_read_buf_tsh_asrt_emer;
  497. u8 dma_comm_qtsh_clr_emer;
  498. u32 dma_write_buf_tsh_clr_emer;
  499. u32 dma_read_buf_tsh_clr_emer;
  500. u32 dma_sos_emergency;
  501. int dma_dbg_cnt_mode;
  502. int catastrophic_err;
  503. int dma_err;
  504. u32 exceptions;
  505. u16 clk_freq;
  506. u32 cam_base_addr;
  507. u32 fifo_base_addr;
  508. u32 total_fifo_size;
  509. u32 total_num_of_tasks;
  510. u32 qmi_def_tnums_thresh;
  511. };
  512. static irqreturn_t fman_exceptions(struct fman *fman,
  513. enum fman_exceptions exception)
  514. {
  515. dev_dbg(fman->dev, "%s: FMan[%d] exception %d\n",
  516. __func__, fman->state->fm_id, exception);
  517. return IRQ_HANDLED;
  518. }
  519. static irqreturn_t fman_bus_error(struct fman *fman, u8 __maybe_unused port_id,
  520. u64 __maybe_unused addr,
  521. u8 __maybe_unused tnum,
  522. u16 __maybe_unused liodn)
  523. {
  524. dev_dbg(fman->dev, "%s: FMan[%d] bus error: port_id[%d]\n",
  525. __func__, fman->state->fm_id, port_id);
  526. return IRQ_HANDLED;
  527. }
  528. static inline irqreturn_t call_mac_isr(struct fman *fman, u8 id)
  529. {
  530. if (fman->intr_mng[id].isr_cb) {
  531. fman->intr_mng[id].isr_cb(fman->intr_mng[id].src_handle);
  532. return IRQ_HANDLED;
  533. }
  534. return IRQ_NONE;
  535. }
  536. static inline u8 hw_port_id_to_sw_port_id(u8 major, u8 hw_port_id)
  537. {
  538. u8 sw_port_id = 0;
  539. if (hw_port_id >= BASE_TX_PORTID)
  540. sw_port_id = hw_port_id - BASE_TX_PORTID;
  541. else if (hw_port_id >= BASE_RX_PORTID)
  542. sw_port_id = hw_port_id - BASE_RX_PORTID;
  543. else
  544. sw_port_id = 0;
  545. return sw_port_id;
  546. }
  547. static void set_port_order_restoration(struct fman_fpm_regs __iomem *fpm_rg,
  548. u8 port_id)
  549. {
  550. u32 tmp = 0;
  551. tmp = port_id << FPM_PORT_FM_CTL_PORTID_SHIFT;
  552. tmp |= FPM_PRT_FM_CTL2 | FPM_PRT_FM_CTL1;
  553. /* order restoration */
  554. if (port_id % 2)
  555. tmp |= FPM_PRT_FM_CTL1 << FPM_PRC_ORA_FM_CTL_SEL_SHIFT;
  556. else
  557. tmp |= FPM_PRT_FM_CTL2 << FPM_PRC_ORA_FM_CTL_SEL_SHIFT;
  558. iowrite32be(tmp, &fpm_rg->fmfp_prc);
  559. }
  560. static void set_port_liodn(struct fman *fman, u8 port_id,
  561. u32 liodn_base, u32 liodn_ofst)
  562. {
  563. u32 tmp;
  564. /* set LIODN base for this port */
  565. tmp = ioread32be(&fman->dma_regs->fmdmplr[port_id / 2]);
  566. if (port_id % 2) {
  567. tmp &= ~DMA_LIODN_BASE_MASK;
  568. tmp |= liodn_base;
  569. } else {
  570. tmp &= ~(DMA_LIODN_BASE_MASK << DMA_LIODN_SHIFT);
  571. tmp |= liodn_base << DMA_LIODN_SHIFT;
  572. }
  573. iowrite32be(tmp, &fman->dma_regs->fmdmplr[port_id / 2]);
  574. iowrite32be(liodn_ofst, &fman->bmi_regs->fmbm_spliodn[port_id - 1]);
  575. }
  576. static void enable_rams_ecc(struct fman_fpm_regs __iomem *fpm_rg)
  577. {
  578. u32 tmp;
  579. tmp = ioread32be(&fpm_rg->fm_rcr);
  580. if (tmp & FPM_RAM_RAMS_ECC_EN_SRC_SEL)
  581. iowrite32be(tmp | FPM_RAM_IRAM_ECC_EN, &fpm_rg->fm_rcr);
  582. else
  583. iowrite32be(tmp | FPM_RAM_RAMS_ECC_EN |
  584. FPM_RAM_IRAM_ECC_EN, &fpm_rg->fm_rcr);
  585. }
  586. static void disable_rams_ecc(struct fman_fpm_regs __iomem *fpm_rg)
  587. {
  588. u32 tmp;
  589. tmp = ioread32be(&fpm_rg->fm_rcr);
  590. if (tmp & FPM_RAM_RAMS_ECC_EN_SRC_SEL)
  591. iowrite32be(tmp & ~FPM_RAM_IRAM_ECC_EN, &fpm_rg->fm_rcr);
  592. else
  593. iowrite32be(tmp & ~(FPM_RAM_RAMS_ECC_EN | FPM_RAM_IRAM_ECC_EN),
  594. &fpm_rg->fm_rcr);
  595. }
  596. static void fman_defconfig(struct fman_cfg *cfg)
  597. {
  598. memset(cfg, 0, sizeof(struct fman_cfg));
  599. cfg->catastrophic_err = DEFAULT_CATASTROPHIC_ERR;
  600. cfg->dma_err = DEFAULT_DMA_ERR;
  601. cfg->dma_aid_mode = DEFAULT_AID_MODE;
  602. cfg->dma_comm_qtsh_clr_emer = DEFAULT_DMA_COMM_Q_LOW;
  603. cfg->dma_comm_qtsh_asrt_emer = DEFAULT_DMA_COMM_Q_HIGH;
  604. cfg->dma_cache_override = DEFAULT_CACHE_OVERRIDE;
  605. cfg->dma_cam_num_of_entries = DEFAULT_DMA_CAM_NUM_OF_ENTRIES;
  606. cfg->dma_dbg_cnt_mode = DEFAULT_DMA_DBG_CNT_MODE;
  607. cfg->dma_sos_emergency = DEFAULT_DMA_SOS_EMERGENCY;
  608. cfg->dma_watchdog = DEFAULT_DMA_WATCHDOG;
  609. cfg->disp_limit_tsh = DEFAULT_DISP_LIMIT;
  610. cfg->prs_disp_tsh = DEFAULT_PRS_DISP_TH;
  611. cfg->plcr_disp_tsh = DEFAULT_PLCR_DISP_TH;
  612. cfg->kg_disp_tsh = DEFAULT_KG_DISP_TH;
  613. cfg->bmi_disp_tsh = DEFAULT_BMI_DISP_TH;
  614. cfg->qmi_enq_disp_tsh = DEFAULT_QMI_ENQ_DISP_TH;
  615. cfg->qmi_deq_disp_tsh = DEFAULT_QMI_DEQ_DISP_TH;
  616. cfg->fm_ctl1_disp_tsh = DEFAULT_FM_CTL1_DISP_TH;
  617. cfg->fm_ctl2_disp_tsh = DEFAULT_FM_CTL2_DISP_TH;
  618. }
  619. static int dma_init(struct fman *fman)
  620. {
  621. struct fman_dma_regs __iomem *dma_rg = fman->dma_regs;
  622. struct fman_cfg *cfg = fman->cfg;
  623. u32 tmp_reg;
  624. /* Init DMA Registers */
  625. /* clear status reg events */
  626. tmp_reg = (DMA_STATUS_BUS_ERR | DMA_STATUS_READ_ECC |
  627. DMA_STATUS_SYSTEM_WRITE_ECC | DMA_STATUS_FM_WRITE_ECC);
  628. iowrite32be(ioread32be(&dma_rg->fmdmsr) | tmp_reg, &dma_rg->fmdmsr);
  629. /* configure mode register */
  630. tmp_reg = 0;
  631. tmp_reg |= cfg->dma_cache_override << DMA_MODE_CACHE_OR_SHIFT;
  632. if (cfg->exceptions & EX_DMA_BUS_ERROR)
  633. tmp_reg |= DMA_MODE_BER;
  634. if ((cfg->exceptions & EX_DMA_SYSTEM_WRITE_ECC) |
  635. (cfg->exceptions & EX_DMA_READ_ECC) |
  636. (cfg->exceptions & EX_DMA_FM_WRITE_ECC))
  637. tmp_reg |= DMA_MODE_ECC;
  638. if (cfg->dma_axi_dbg_num_of_beats)
  639. tmp_reg |= (DMA_MODE_AXI_DBG_MASK &
  640. ((cfg->dma_axi_dbg_num_of_beats - 1)
  641. << DMA_MODE_AXI_DBG_SHIFT));
  642. tmp_reg |= (((cfg->dma_cam_num_of_entries / DMA_CAM_UNITS) - 1) &
  643. DMA_MODE_CEN_MASK) << DMA_MODE_CEN_SHIFT;
  644. tmp_reg |= DMA_MODE_SECURE_PROT;
  645. tmp_reg |= cfg->dma_dbg_cnt_mode << DMA_MODE_DBG_SHIFT;
  646. tmp_reg |= cfg->dma_aid_mode << DMA_MODE_AID_MODE_SHIFT;
  647. iowrite32be(tmp_reg, &dma_rg->fmdmmr);
  648. /* configure thresholds register */
  649. tmp_reg = ((u32)cfg->dma_comm_qtsh_asrt_emer <<
  650. DMA_THRESH_COMMQ_SHIFT);
  651. tmp_reg |= (cfg->dma_read_buf_tsh_asrt_emer &
  652. DMA_THRESH_READ_INT_BUF_MASK) << DMA_THRESH_READ_INT_BUF_SHIFT;
  653. tmp_reg |= cfg->dma_write_buf_tsh_asrt_emer &
  654. DMA_THRESH_WRITE_INT_BUF_MASK;
  655. iowrite32be(tmp_reg, &dma_rg->fmdmtr);
  656. /* configure hysteresis register */
  657. tmp_reg = ((u32)cfg->dma_comm_qtsh_clr_emer <<
  658. DMA_THRESH_COMMQ_SHIFT);
  659. tmp_reg |= (cfg->dma_read_buf_tsh_clr_emer &
  660. DMA_THRESH_READ_INT_BUF_MASK) << DMA_THRESH_READ_INT_BUF_SHIFT;
  661. tmp_reg |= cfg->dma_write_buf_tsh_clr_emer &
  662. DMA_THRESH_WRITE_INT_BUF_MASK;
  663. iowrite32be(tmp_reg, &dma_rg->fmdmhy);
  664. /* configure emergency threshold */
  665. iowrite32be(cfg->dma_sos_emergency, &dma_rg->fmdmsetr);
  666. /* configure Watchdog */
  667. iowrite32be((cfg->dma_watchdog * cfg->clk_freq), &dma_rg->fmdmwcr);
  668. iowrite32be(cfg->cam_base_addr, &dma_rg->fmdmebcr);
  669. /* Allocate MURAM for CAM */
  670. fman->cam_size =
  671. (u32)(fman->cfg->dma_cam_num_of_entries * DMA_CAM_SIZEOF_ENTRY);
  672. fman->cam_offset = fman_muram_alloc(fman->muram, fman->cam_size);
  673. if (IS_ERR_VALUE(fman->cam_offset)) {
  674. dev_err(fman->dev, "%s: MURAM alloc for DMA CAM failed\n",
  675. __func__);
  676. return -ENOMEM;
  677. }
  678. if (fman->state->rev_info.major == 2) {
  679. u32 __iomem *cam_base_addr;
  680. fman_muram_free_mem(fman->muram, fman->cam_offset,
  681. fman->cam_size);
  682. fman->cam_size = fman->cfg->dma_cam_num_of_entries * 72 + 128;
  683. fman->cam_offset = fman_muram_alloc(fman->muram,
  684. fman->cam_size);
  685. if (IS_ERR_VALUE(fman->cam_offset)) {
  686. dev_err(fman->dev, "%s: MURAM alloc for DMA CAM failed\n",
  687. __func__);
  688. return -ENOMEM;
  689. }
  690. if (fman->cfg->dma_cam_num_of_entries % 8 ||
  691. fman->cfg->dma_cam_num_of_entries > 32) {
  692. dev_err(fman->dev, "%s: wrong dma_cam_num_of_entries\n",
  693. __func__);
  694. return -EINVAL;
  695. }
  696. cam_base_addr = (u32 __iomem *)
  697. fman_muram_offset_to_vbase(fman->muram,
  698. fman->cam_offset);
  699. iowrite32be(~((1 <<
  700. (32 - fman->cfg->dma_cam_num_of_entries)) - 1),
  701. cam_base_addr);
  702. }
  703. fman->cfg->cam_base_addr = fman->cam_offset;
  704. return 0;
  705. }
  706. static void fpm_init(struct fman_fpm_regs __iomem *fpm_rg, struct fman_cfg *cfg)
  707. {
  708. u32 tmp_reg;
  709. int i;
  710. /* Init FPM Registers */
  711. tmp_reg = (u32)(cfg->disp_limit_tsh << FPM_DISP_LIMIT_SHIFT);
  712. iowrite32be(tmp_reg, &fpm_rg->fmfp_mxd);
  713. tmp_reg = (((u32)cfg->prs_disp_tsh << FPM_THR1_PRS_SHIFT) |
  714. ((u32)cfg->kg_disp_tsh << FPM_THR1_KG_SHIFT) |
  715. ((u32)cfg->plcr_disp_tsh << FPM_THR1_PLCR_SHIFT) |
  716. ((u32)cfg->bmi_disp_tsh << FPM_THR1_BMI_SHIFT));
  717. iowrite32be(tmp_reg, &fpm_rg->fmfp_dist1);
  718. tmp_reg =
  719. (((u32)cfg->qmi_enq_disp_tsh << FPM_THR2_QMI_ENQ_SHIFT) |
  720. ((u32)cfg->qmi_deq_disp_tsh << FPM_THR2_QMI_DEQ_SHIFT) |
  721. ((u32)cfg->fm_ctl1_disp_tsh << FPM_THR2_FM_CTL1_SHIFT) |
  722. ((u32)cfg->fm_ctl2_disp_tsh << FPM_THR2_FM_CTL2_SHIFT));
  723. iowrite32be(tmp_reg, &fpm_rg->fmfp_dist2);
  724. /* define exceptions and error behavior */
  725. tmp_reg = 0;
  726. /* Clear events */
  727. tmp_reg |= (FPM_EV_MASK_STALL | FPM_EV_MASK_DOUBLE_ECC |
  728. FPM_EV_MASK_SINGLE_ECC);
  729. /* enable interrupts */
  730. if (cfg->exceptions & EX_FPM_STALL_ON_TASKS)
  731. tmp_reg |= FPM_EV_MASK_STALL_EN;
  732. if (cfg->exceptions & EX_FPM_SINGLE_ECC)
  733. tmp_reg |= FPM_EV_MASK_SINGLE_ECC_EN;
  734. if (cfg->exceptions & EX_FPM_DOUBLE_ECC)
  735. tmp_reg |= FPM_EV_MASK_DOUBLE_ECC_EN;
  736. tmp_reg |= (cfg->catastrophic_err << FPM_EV_MASK_CAT_ERR_SHIFT);
  737. tmp_reg |= (cfg->dma_err << FPM_EV_MASK_DMA_ERR_SHIFT);
  738. /* FMan is not halted upon external halt activation */
  739. tmp_reg |= FPM_EV_MASK_EXTERNAL_HALT;
  740. /* Man is not halted upon Unrecoverable ECC error behavior */
  741. tmp_reg |= FPM_EV_MASK_ECC_ERR_HALT;
  742. iowrite32be(tmp_reg, &fpm_rg->fmfp_ee);
  743. /* clear all fmCtls event registers */
  744. for (i = 0; i < FM_NUM_OF_FMAN_CTRL_EVENT_REGS; i++)
  745. iowrite32be(0xFFFFFFFF, &fpm_rg->fmfp_cev[i]);
  746. /* RAM ECC - enable and clear events */
  747. /* first we need to clear all parser memory,
  748. * as it is uninitialized and may cause ECC errors
  749. */
  750. /* event bits */
  751. tmp_reg = (FPM_RAM_MURAM_ECC | FPM_RAM_IRAM_ECC);
  752. iowrite32be(tmp_reg, &fpm_rg->fm_rcr);
  753. tmp_reg = 0;
  754. if (cfg->exceptions & EX_IRAM_ECC) {
  755. tmp_reg |= FPM_IRAM_ECC_ERR_EX_EN;
  756. enable_rams_ecc(fpm_rg);
  757. }
  758. if (cfg->exceptions & EX_MURAM_ECC) {
  759. tmp_reg |= FPM_MURAM_ECC_ERR_EX_EN;
  760. enable_rams_ecc(fpm_rg);
  761. }
  762. iowrite32be(tmp_reg, &fpm_rg->fm_rie);
  763. }
  764. static void bmi_init(struct fman_bmi_regs __iomem *bmi_rg,
  765. struct fman_cfg *cfg)
  766. {
  767. u32 tmp_reg;
  768. /* Init BMI Registers */
  769. /* define common resources */
  770. tmp_reg = cfg->fifo_base_addr;
  771. tmp_reg = tmp_reg / BMI_FIFO_ALIGN;
  772. tmp_reg |= ((cfg->total_fifo_size / FMAN_BMI_FIFO_UNITS - 1) <<
  773. BMI_CFG1_FIFO_SIZE_SHIFT);
  774. iowrite32be(tmp_reg, &bmi_rg->fmbm_cfg1);
  775. tmp_reg = ((cfg->total_num_of_tasks - 1) & BMI_CFG2_TASKS_MASK) <<
  776. BMI_CFG2_TASKS_SHIFT;
  777. /* num of DMA's will be dynamically updated when each port is set */
  778. iowrite32be(tmp_reg, &bmi_rg->fmbm_cfg2);
  779. /* define unmaskable exceptions, enable and clear events */
  780. tmp_reg = 0;
  781. iowrite32be(BMI_ERR_INTR_EN_LIST_RAM_ECC |
  782. BMI_ERR_INTR_EN_STORAGE_PROFILE_ECC |
  783. BMI_ERR_INTR_EN_STATISTICS_RAM_ECC |
  784. BMI_ERR_INTR_EN_DISPATCH_RAM_ECC, &bmi_rg->fmbm_ievr);
  785. if (cfg->exceptions & EX_BMI_LIST_RAM_ECC)
  786. tmp_reg |= BMI_ERR_INTR_EN_LIST_RAM_ECC;
  787. if (cfg->exceptions & EX_BMI_STORAGE_PROFILE_ECC)
  788. tmp_reg |= BMI_ERR_INTR_EN_STORAGE_PROFILE_ECC;
  789. if (cfg->exceptions & EX_BMI_STATISTICS_RAM_ECC)
  790. tmp_reg |= BMI_ERR_INTR_EN_STATISTICS_RAM_ECC;
  791. if (cfg->exceptions & EX_BMI_DISPATCH_RAM_ECC)
  792. tmp_reg |= BMI_ERR_INTR_EN_DISPATCH_RAM_ECC;
  793. iowrite32be(tmp_reg, &bmi_rg->fmbm_ier);
  794. }
  795. static void qmi_init(struct fman_qmi_regs __iomem *qmi_rg,
  796. struct fman_cfg *cfg)
  797. {
  798. u32 tmp_reg;
  799. /* Init QMI Registers */
  800. /* Clear error interrupt events */
  801. iowrite32be(QMI_ERR_INTR_EN_DOUBLE_ECC | QMI_ERR_INTR_EN_DEQ_FROM_DEF,
  802. &qmi_rg->fmqm_eie);
  803. tmp_reg = 0;
  804. if (cfg->exceptions & EX_QMI_DEQ_FROM_UNKNOWN_PORTID)
  805. tmp_reg |= QMI_ERR_INTR_EN_DEQ_FROM_DEF;
  806. if (cfg->exceptions & EX_QMI_DOUBLE_ECC)
  807. tmp_reg |= QMI_ERR_INTR_EN_DOUBLE_ECC;
  808. /* enable events */
  809. iowrite32be(tmp_reg, &qmi_rg->fmqm_eien);
  810. tmp_reg = 0;
  811. /* Clear interrupt events */
  812. iowrite32be(QMI_INTR_EN_SINGLE_ECC, &qmi_rg->fmqm_ie);
  813. if (cfg->exceptions & EX_QMI_SINGLE_ECC)
  814. tmp_reg |= QMI_INTR_EN_SINGLE_ECC;
  815. /* enable events */
  816. iowrite32be(tmp_reg, &qmi_rg->fmqm_ien);
  817. }
  818. static void hwp_init(struct fman_hwp_regs __iomem *hwp_rg)
  819. {
  820. /* enable HW Parser */
  821. iowrite32be(HWP_RPIMAC_PEN, &hwp_rg->fmprrpimac);
  822. }
  823. static int enable(struct fman *fman, struct fman_cfg *cfg)
  824. {
  825. u32 cfg_reg = 0;
  826. /* Enable all modules */
  827. /* clear&enable global counters - calculate reg and save for later,
  828. * because it's the same reg for QMI enable
  829. */
  830. cfg_reg = QMI_CFG_EN_COUNTERS;
  831. /* Set enqueue and dequeue thresholds */
  832. cfg_reg |= (cfg->qmi_def_tnums_thresh << 8) | cfg->qmi_def_tnums_thresh;
  833. iowrite32be(BMI_INIT_START, &fman->bmi_regs->fmbm_init);
  834. iowrite32be(cfg_reg | QMI_CFG_ENQ_EN | QMI_CFG_DEQ_EN,
  835. &fman->qmi_regs->fmqm_gc);
  836. return 0;
  837. }
  838. static int set_exception(struct fman *fman,
  839. enum fman_exceptions exception, bool enable)
  840. {
  841. u32 tmp;
  842. switch (exception) {
  843. case FMAN_EX_DMA_BUS_ERROR:
  844. tmp = ioread32be(&fman->dma_regs->fmdmmr);
  845. if (enable)
  846. tmp |= DMA_MODE_BER;
  847. else
  848. tmp &= ~DMA_MODE_BER;
  849. /* disable bus error */
  850. iowrite32be(tmp, &fman->dma_regs->fmdmmr);
  851. break;
  852. case FMAN_EX_DMA_READ_ECC:
  853. case FMAN_EX_DMA_SYSTEM_WRITE_ECC:
  854. case FMAN_EX_DMA_FM_WRITE_ECC:
  855. tmp = ioread32be(&fman->dma_regs->fmdmmr);
  856. if (enable)
  857. tmp |= DMA_MODE_ECC;
  858. else
  859. tmp &= ~DMA_MODE_ECC;
  860. iowrite32be(tmp, &fman->dma_regs->fmdmmr);
  861. break;
  862. case FMAN_EX_FPM_STALL_ON_TASKS:
  863. tmp = ioread32be(&fman->fpm_regs->fmfp_ee);
  864. if (enable)
  865. tmp |= FPM_EV_MASK_STALL_EN;
  866. else
  867. tmp &= ~FPM_EV_MASK_STALL_EN;
  868. iowrite32be(tmp, &fman->fpm_regs->fmfp_ee);
  869. break;
  870. case FMAN_EX_FPM_SINGLE_ECC:
  871. tmp = ioread32be(&fman->fpm_regs->fmfp_ee);
  872. if (enable)
  873. tmp |= FPM_EV_MASK_SINGLE_ECC_EN;
  874. else
  875. tmp &= ~FPM_EV_MASK_SINGLE_ECC_EN;
  876. iowrite32be(tmp, &fman->fpm_regs->fmfp_ee);
  877. break;
  878. case FMAN_EX_FPM_DOUBLE_ECC:
  879. tmp = ioread32be(&fman->fpm_regs->fmfp_ee);
  880. if (enable)
  881. tmp |= FPM_EV_MASK_DOUBLE_ECC_EN;
  882. else
  883. tmp &= ~FPM_EV_MASK_DOUBLE_ECC_EN;
  884. iowrite32be(tmp, &fman->fpm_regs->fmfp_ee);
  885. break;
  886. case FMAN_EX_QMI_SINGLE_ECC:
  887. tmp = ioread32be(&fman->qmi_regs->fmqm_ien);
  888. if (enable)
  889. tmp |= QMI_INTR_EN_SINGLE_ECC;
  890. else
  891. tmp &= ~QMI_INTR_EN_SINGLE_ECC;
  892. iowrite32be(tmp, &fman->qmi_regs->fmqm_ien);
  893. break;
  894. case FMAN_EX_QMI_DOUBLE_ECC:
  895. tmp = ioread32be(&fman->qmi_regs->fmqm_eien);
  896. if (enable)
  897. tmp |= QMI_ERR_INTR_EN_DOUBLE_ECC;
  898. else
  899. tmp &= ~QMI_ERR_INTR_EN_DOUBLE_ECC;
  900. iowrite32be(tmp, &fman->qmi_regs->fmqm_eien);
  901. break;
  902. case FMAN_EX_QMI_DEQ_FROM_UNKNOWN_PORTID:
  903. tmp = ioread32be(&fman->qmi_regs->fmqm_eien);
  904. if (enable)
  905. tmp |= QMI_ERR_INTR_EN_DEQ_FROM_DEF;
  906. else
  907. tmp &= ~QMI_ERR_INTR_EN_DEQ_FROM_DEF;
  908. iowrite32be(tmp, &fman->qmi_regs->fmqm_eien);
  909. break;
  910. case FMAN_EX_BMI_LIST_RAM_ECC:
  911. tmp = ioread32be(&fman->bmi_regs->fmbm_ier);
  912. if (enable)
  913. tmp |= BMI_ERR_INTR_EN_LIST_RAM_ECC;
  914. else
  915. tmp &= ~BMI_ERR_INTR_EN_LIST_RAM_ECC;
  916. iowrite32be(tmp, &fman->bmi_regs->fmbm_ier);
  917. break;
  918. case FMAN_EX_BMI_STORAGE_PROFILE_ECC:
  919. tmp = ioread32be(&fman->bmi_regs->fmbm_ier);
  920. if (enable)
  921. tmp |= BMI_ERR_INTR_EN_STORAGE_PROFILE_ECC;
  922. else
  923. tmp &= ~BMI_ERR_INTR_EN_STORAGE_PROFILE_ECC;
  924. iowrite32be(tmp, &fman->bmi_regs->fmbm_ier);
  925. break;
  926. case FMAN_EX_BMI_STATISTICS_RAM_ECC:
  927. tmp = ioread32be(&fman->bmi_regs->fmbm_ier);
  928. if (enable)
  929. tmp |= BMI_ERR_INTR_EN_STATISTICS_RAM_ECC;
  930. else
  931. tmp &= ~BMI_ERR_INTR_EN_STATISTICS_RAM_ECC;
  932. iowrite32be(tmp, &fman->bmi_regs->fmbm_ier);
  933. break;
  934. case FMAN_EX_BMI_DISPATCH_RAM_ECC:
  935. tmp = ioread32be(&fman->bmi_regs->fmbm_ier);
  936. if (enable)
  937. tmp |= BMI_ERR_INTR_EN_DISPATCH_RAM_ECC;
  938. else
  939. tmp &= ~BMI_ERR_INTR_EN_DISPATCH_RAM_ECC;
  940. iowrite32be(tmp, &fman->bmi_regs->fmbm_ier);
  941. break;
  942. case FMAN_EX_IRAM_ECC:
  943. tmp = ioread32be(&fman->fpm_regs->fm_rie);
  944. if (enable) {
  945. /* enable ECC if not enabled */
  946. enable_rams_ecc(fman->fpm_regs);
  947. /* enable ECC interrupts */
  948. tmp |= FPM_IRAM_ECC_ERR_EX_EN;
  949. } else {
  950. /* ECC mechanism may be disabled,
  951. * depending on driver status
  952. */
  953. disable_rams_ecc(fman->fpm_regs);
  954. tmp &= ~FPM_IRAM_ECC_ERR_EX_EN;
  955. }
  956. iowrite32be(tmp, &fman->fpm_regs->fm_rie);
  957. break;
  958. case FMAN_EX_MURAM_ECC:
  959. tmp = ioread32be(&fman->fpm_regs->fm_rie);
  960. if (enable) {
  961. /* enable ECC if not enabled */
  962. enable_rams_ecc(fman->fpm_regs);
  963. /* enable ECC interrupts */
  964. tmp |= FPM_MURAM_ECC_ERR_EX_EN;
  965. } else {
  966. /* ECC mechanism may be disabled,
  967. * depending on driver status
  968. */
  969. disable_rams_ecc(fman->fpm_regs);
  970. tmp &= ~FPM_MURAM_ECC_ERR_EX_EN;
  971. }
  972. iowrite32be(tmp, &fman->fpm_regs->fm_rie);
  973. break;
  974. default:
  975. return -EINVAL;
  976. }
  977. return 0;
  978. }
  979. static void resume(struct fman_fpm_regs __iomem *fpm_rg)
  980. {
  981. u32 tmp;
  982. tmp = ioread32be(&fpm_rg->fmfp_ee);
  983. /* clear tmp_reg event bits in order not to clear standing events */
  984. tmp &= ~(FPM_EV_MASK_DOUBLE_ECC |
  985. FPM_EV_MASK_STALL | FPM_EV_MASK_SINGLE_ECC);
  986. tmp |= FPM_EV_MASK_RELEASE_FM;
  987. iowrite32be(tmp, &fpm_rg->fmfp_ee);
  988. }
  989. static int fill_soc_specific_params(struct fman_state_struct *state)
  990. {
  991. u8 minor = state->rev_info.minor;
  992. /* P4080 - Major 2
  993. * P2041/P3041/P5020/P5040 - Major 3
  994. * Tx/Bx - Major 6
  995. */
  996. switch (state->rev_info.major) {
  997. case 3:
  998. state->bmi_max_fifo_size = 160 * 1024;
  999. state->fm_iram_size = 64 * 1024;
  1000. state->dma_thresh_max_commq = 31;
  1001. state->dma_thresh_max_buf = 127;
  1002. state->qmi_max_num_of_tnums = 64;
  1003. state->qmi_def_tnums_thresh = 48;
  1004. state->bmi_max_num_of_tasks = 128;
  1005. state->max_num_of_open_dmas = 32;
  1006. state->fm_port_num_of_cg = 256;
  1007. state->num_of_rx_ports = 6;
  1008. state->total_fifo_size = 136 * 1024;
  1009. break;
  1010. case 2:
  1011. state->bmi_max_fifo_size = 160 * 1024;
  1012. state->fm_iram_size = 64 * 1024;
  1013. state->dma_thresh_max_commq = 31;
  1014. state->dma_thresh_max_buf = 127;
  1015. state->qmi_max_num_of_tnums = 64;
  1016. state->qmi_def_tnums_thresh = 48;
  1017. state->bmi_max_num_of_tasks = 128;
  1018. state->max_num_of_open_dmas = 32;
  1019. state->fm_port_num_of_cg = 256;
  1020. state->num_of_rx_ports = 5;
  1021. state->total_fifo_size = 100 * 1024;
  1022. break;
  1023. case 6:
  1024. state->dma_thresh_max_commq = 83;
  1025. state->dma_thresh_max_buf = 127;
  1026. state->qmi_max_num_of_tnums = 64;
  1027. state->qmi_def_tnums_thresh = 32;
  1028. state->fm_port_num_of_cg = 256;
  1029. /* FManV3L */
  1030. if (minor == 1 || minor == 4) {
  1031. state->bmi_max_fifo_size = 192 * 1024;
  1032. state->bmi_max_num_of_tasks = 64;
  1033. state->max_num_of_open_dmas = 32;
  1034. state->num_of_rx_ports = 5;
  1035. if (minor == 1)
  1036. state->fm_iram_size = 32 * 1024;
  1037. else
  1038. state->fm_iram_size = 64 * 1024;
  1039. state->total_fifo_size = 156 * 1024;
  1040. }
  1041. /* FManV3H */
  1042. else if (minor == 0 || minor == 2 || minor == 3) {
  1043. state->bmi_max_fifo_size = 384 * 1024;
  1044. state->fm_iram_size = 64 * 1024;
  1045. state->bmi_max_num_of_tasks = 128;
  1046. state->max_num_of_open_dmas = 84;
  1047. state->num_of_rx_ports = 8;
  1048. state->total_fifo_size = 295 * 1024;
  1049. } else {
  1050. pr_err("Unsupported FManv3 version\n");
  1051. return -EINVAL;
  1052. }
  1053. break;
  1054. default:
  1055. pr_err("Unsupported FMan version\n");
  1056. return -EINVAL;
  1057. }
  1058. return 0;
  1059. }
  1060. static bool is_init_done(struct fman_cfg *cfg)
  1061. {
  1062. /* Checks if FMan driver parameters were initialized */
  1063. if (!cfg)
  1064. return true;
  1065. return false;
  1066. }
  1067. static void free_init_resources(struct fman *fman)
  1068. {
  1069. if (fman->cam_offset)
  1070. fman_muram_free_mem(fman->muram, fman->cam_offset,
  1071. fman->cam_size);
  1072. if (fman->fifo_offset)
  1073. fman_muram_free_mem(fman->muram, fman->fifo_offset,
  1074. fman->fifo_size);
  1075. }
  1076. static irqreturn_t bmi_err_event(struct fman *fman)
  1077. {
  1078. u32 event, mask, force;
  1079. struct fman_bmi_regs __iomem *bmi_rg = fman->bmi_regs;
  1080. irqreturn_t ret = IRQ_NONE;
  1081. event = ioread32be(&bmi_rg->fmbm_ievr);
  1082. mask = ioread32be(&bmi_rg->fmbm_ier);
  1083. event &= mask;
  1084. /* clear the forced events */
  1085. force = ioread32be(&bmi_rg->fmbm_ifr);
  1086. if (force & event)
  1087. iowrite32be(force & ~event, &bmi_rg->fmbm_ifr);
  1088. /* clear the acknowledged events */
  1089. iowrite32be(event, &bmi_rg->fmbm_ievr);
  1090. if (event & BMI_ERR_INTR_EN_STORAGE_PROFILE_ECC)
  1091. ret = fman->exception_cb(fman, FMAN_EX_BMI_STORAGE_PROFILE_ECC);
  1092. if (event & BMI_ERR_INTR_EN_LIST_RAM_ECC)
  1093. ret = fman->exception_cb(fman, FMAN_EX_BMI_LIST_RAM_ECC);
  1094. if (event & BMI_ERR_INTR_EN_STATISTICS_RAM_ECC)
  1095. ret = fman->exception_cb(fman, FMAN_EX_BMI_STATISTICS_RAM_ECC);
  1096. if (event & BMI_ERR_INTR_EN_DISPATCH_RAM_ECC)
  1097. ret = fman->exception_cb(fman, FMAN_EX_BMI_DISPATCH_RAM_ECC);
  1098. return ret;
  1099. }
  1100. static irqreturn_t qmi_err_event(struct fman *fman)
  1101. {
  1102. u32 event, mask, force;
  1103. struct fman_qmi_regs __iomem *qmi_rg = fman->qmi_regs;
  1104. irqreturn_t ret = IRQ_NONE;
  1105. event = ioread32be(&qmi_rg->fmqm_eie);
  1106. mask = ioread32be(&qmi_rg->fmqm_eien);
  1107. event &= mask;
  1108. /* clear the forced events */
  1109. force = ioread32be(&qmi_rg->fmqm_eif);
  1110. if (force & event)
  1111. iowrite32be(force & ~event, &qmi_rg->fmqm_eif);
  1112. /* clear the acknowledged events */
  1113. iowrite32be(event, &qmi_rg->fmqm_eie);
  1114. if (event & QMI_ERR_INTR_EN_DOUBLE_ECC)
  1115. ret = fman->exception_cb(fman, FMAN_EX_QMI_DOUBLE_ECC);
  1116. if (event & QMI_ERR_INTR_EN_DEQ_FROM_DEF)
  1117. ret = fman->exception_cb(fman,
  1118. FMAN_EX_QMI_DEQ_FROM_UNKNOWN_PORTID);
  1119. return ret;
  1120. }
  1121. static irqreturn_t dma_err_event(struct fman *fman)
  1122. {
  1123. u32 status, mask, com_id;
  1124. u8 tnum, port_id, relative_port_id;
  1125. u16 liodn;
  1126. struct fman_dma_regs __iomem *dma_rg = fman->dma_regs;
  1127. irqreturn_t ret = IRQ_NONE;
  1128. status = ioread32be(&dma_rg->fmdmsr);
  1129. mask = ioread32be(&dma_rg->fmdmmr);
  1130. /* clear DMA_STATUS_BUS_ERR if mask has no DMA_MODE_BER */
  1131. if ((mask & DMA_MODE_BER) != DMA_MODE_BER)
  1132. status &= ~DMA_STATUS_BUS_ERR;
  1133. /* clear relevant bits if mask has no DMA_MODE_ECC */
  1134. if ((mask & DMA_MODE_ECC) != DMA_MODE_ECC)
  1135. status &= ~(DMA_STATUS_FM_SPDAT_ECC |
  1136. DMA_STATUS_READ_ECC |
  1137. DMA_STATUS_SYSTEM_WRITE_ECC |
  1138. DMA_STATUS_FM_WRITE_ECC);
  1139. /* clear set events */
  1140. iowrite32be(status, &dma_rg->fmdmsr);
  1141. if (status & DMA_STATUS_BUS_ERR) {
  1142. u64 addr;
  1143. addr = (u64)ioread32be(&dma_rg->fmdmtal);
  1144. addr |= ((u64)(ioread32be(&dma_rg->fmdmtah)) << 32);
  1145. com_id = ioread32be(&dma_rg->fmdmtcid);
  1146. port_id = (u8)(((com_id & DMA_TRANSFER_PORTID_MASK) >>
  1147. DMA_TRANSFER_PORTID_SHIFT));
  1148. relative_port_id =
  1149. hw_port_id_to_sw_port_id(fman->state->rev_info.major, port_id);
  1150. tnum = (u8)((com_id & DMA_TRANSFER_TNUM_MASK) >>
  1151. DMA_TRANSFER_TNUM_SHIFT);
  1152. liodn = (u16)(com_id & DMA_TRANSFER_LIODN_MASK);
  1153. ret = fman->bus_error_cb(fman, relative_port_id, addr, tnum,
  1154. liodn);
  1155. }
  1156. if (status & DMA_STATUS_FM_SPDAT_ECC)
  1157. ret = fman->exception_cb(fman, FMAN_EX_DMA_SINGLE_PORT_ECC);
  1158. if (status & DMA_STATUS_READ_ECC)
  1159. ret = fman->exception_cb(fman, FMAN_EX_DMA_READ_ECC);
  1160. if (status & DMA_STATUS_SYSTEM_WRITE_ECC)
  1161. ret = fman->exception_cb(fman, FMAN_EX_DMA_SYSTEM_WRITE_ECC);
  1162. if (status & DMA_STATUS_FM_WRITE_ECC)
  1163. ret = fman->exception_cb(fman, FMAN_EX_DMA_FM_WRITE_ECC);
  1164. return ret;
  1165. }
  1166. static irqreturn_t fpm_err_event(struct fman *fman)
  1167. {
  1168. u32 event;
  1169. struct fman_fpm_regs __iomem *fpm_rg = fman->fpm_regs;
  1170. irqreturn_t ret = IRQ_NONE;
  1171. event = ioread32be(&fpm_rg->fmfp_ee);
  1172. /* clear the all occurred events */
  1173. iowrite32be(event, &fpm_rg->fmfp_ee);
  1174. if ((event & FPM_EV_MASK_DOUBLE_ECC) &&
  1175. (event & FPM_EV_MASK_DOUBLE_ECC_EN))
  1176. ret = fman->exception_cb(fman, FMAN_EX_FPM_DOUBLE_ECC);
  1177. if ((event & FPM_EV_MASK_STALL) && (event & FPM_EV_MASK_STALL_EN))
  1178. ret = fman->exception_cb(fman, FMAN_EX_FPM_STALL_ON_TASKS);
  1179. if ((event & FPM_EV_MASK_SINGLE_ECC) &&
  1180. (event & FPM_EV_MASK_SINGLE_ECC_EN))
  1181. ret = fman->exception_cb(fman, FMAN_EX_FPM_SINGLE_ECC);
  1182. return ret;
  1183. }
  1184. static irqreturn_t muram_err_intr(struct fman *fman)
  1185. {
  1186. u32 event, mask;
  1187. struct fman_fpm_regs __iomem *fpm_rg = fman->fpm_regs;
  1188. irqreturn_t ret = IRQ_NONE;
  1189. event = ioread32be(&fpm_rg->fm_rcr);
  1190. mask = ioread32be(&fpm_rg->fm_rie);
  1191. /* clear MURAM event bit (do not clear IRAM event) */
  1192. iowrite32be(event & ~FPM_RAM_IRAM_ECC, &fpm_rg->fm_rcr);
  1193. if ((mask & FPM_MURAM_ECC_ERR_EX_EN) && (event & FPM_RAM_MURAM_ECC))
  1194. ret = fman->exception_cb(fman, FMAN_EX_MURAM_ECC);
  1195. return ret;
  1196. }
  1197. static irqreturn_t qmi_event(struct fman *fman)
  1198. {
  1199. u32 event, mask, force;
  1200. struct fman_qmi_regs __iomem *qmi_rg = fman->qmi_regs;
  1201. irqreturn_t ret = IRQ_NONE;
  1202. event = ioread32be(&qmi_rg->fmqm_ie);
  1203. mask = ioread32be(&qmi_rg->fmqm_ien);
  1204. event &= mask;
  1205. /* clear the forced events */
  1206. force = ioread32be(&qmi_rg->fmqm_if);
  1207. if (force & event)
  1208. iowrite32be(force & ~event, &qmi_rg->fmqm_if);
  1209. /* clear the acknowledged events */
  1210. iowrite32be(event, &qmi_rg->fmqm_ie);
  1211. if (event & QMI_INTR_EN_SINGLE_ECC)
  1212. ret = fman->exception_cb(fman, FMAN_EX_QMI_SINGLE_ECC);
  1213. return ret;
  1214. }
  1215. static void enable_time_stamp(struct fman *fman)
  1216. {
  1217. struct fman_fpm_regs __iomem *fpm_rg = fman->fpm_regs;
  1218. u16 fm_clk_freq = fman->state->fm_clk_freq;
  1219. u32 tmp, intgr, ts_freq;
  1220. u64 frac;
  1221. ts_freq = (u32)(1 << fman->state->count1_micro_bit);
  1222. /* configure timestamp so that bit 8 will count 1 microsecond
  1223. * Find effective count rate at TIMESTAMP least significant bits:
  1224. * Effective_Count_Rate = 1MHz x 2^8 = 256MHz
  1225. * Find frequency ratio between effective count rate and the clock:
  1226. * Effective_Count_Rate / CLK e.g. for 600 MHz clock:
  1227. * 256/600 = 0.4266666...
  1228. */
  1229. intgr = ts_freq / fm_clk_freq;
  1230. /* we multiply by 2^16 to keep the fraction of the division
  1231. * we do not div back, since we write this value as a fraction
  1232. * see spec
  1233. */
  1234. frac = ((ts_freq << 16) - (intgr << 16) * fm_clk_freq) / fm_clk_freq;
  1235. /* we check remainder of the division in order to round up if not int */
  1236. if (((ts_freq << 16) - (intgr << 16) * fm_clk_freq) % fm_clk_freq)
  1237. frac++;
  1238. tmp = (intgr << FPM_TS_INT_SHIFT) | (u16)frac;
  1239. iowrite32be(tmp, &fpm_rg->fmfp_tsc2);
  1240. /* enable timestamp with original clock */
  1241. iowrite32be(FPM_TS_CTL_EN, &fpm_rg->fmfp_tsc1);
  1242. fman->state->enabled_time_stamp = true;
  1243. }
  1244. static int clear_iram(struct fman *fman)
  1245. {
  1246. struct fman_iram_regs __iomem *iram;
  1247. int i, count;
  1248. iram = fman->base_addr + IMEM_OFFSET;
  1249. /* Enable the auto-increment */
  1250. iowrite32be(IRAM_IADD_AIE, &iram->iadd);
  1251. count = 100;
  1252. do {
  1253. udelay(1);
  1254. } while ((ioread32be(&iram->iadd) != IRAM_IADD_AIE) && --count);
  1255. if (count == 0)
  1256. return -EBUSY;
  1257. for (i = 0; i < (fman->state->fm_iram_size / 4); i++)
  1258. iowrite32be(0xffffffff, &iram->idata);
  1259. iowrite32be(fman->state->fm_iram_size - 4, &iram->iadd);
  1260. count = 100;
  1261. do {
  1262. udelay(1);
  1263. } while ((ioread32be(&iram->idata) != 0xffffffff) && --count);
  1264. if (count == 0)
  1265. return -EBUSY;
  1266. return 0;
  1267. }
  1268. static u32 get_exception_flag(enum fman_exceptions exception)
  1269. {
  1270. u32 bit_mask;
  1271. switch (exception) {
  1272. case FMAN_EX_DMA_BUS_ERROR:
  1273. bit_mask = EX_DMA_BUS_ERROR;
  1274. break;
  1275. case FMAN_EX_DMA_SINGLE_PORT_ECC:
  1276. bit_mask = EX_DMA_SINGLE_PORT_ECC;
  1277. break;
  1278. case FMAN_EX_DMA_READ_ECC:
  1279. bit_mask = EX_DMA_READ_ECC;
  1280. break;
  1281. case FMAN_EX_DMA_SYSTEM_WRITE_ECC:
  1282. bit_mask = EX_DMA_SYSTEM_WRITE_ECC;
  1283. break;
  1284. case FMAN_EX_DMA_FM_WRITE_ECC:
  1285. bit_mask = EX_DMA_FM_WRITE_ECC;
  1286. break;
  1287. case FMAN_EX_FPM_STALL_ON_TASKS:
  1288. bit_mask = EX_FPM_STALL_ON_TASKS;
  1289. break;
  1290. case FMAN_EX_FPM_SINGLE_ECC:
  1291. bit_mask = EX_FPM_SINGLE_ECC;
  1292. break;
  1293. case FMAN_EX_FPM_DOUBLE_ECC:
  1294. bit_mask = EX_FPM_DOUBLE_ECC;
  1295. break;
  1296. case FMAN_EX_QMI_SINGLE_ECC:
  1297. bit_mask = EX_QMI_SINGLE_ECC;
  1298. break;
  1299. case FMAN_EX_QMI_DOUBLE_ECC:
  1300. bit_mask = EX_QMI_DOUBLE_ECC;
  1301. break;
  1302. case FMAN_EX_QMI_DEQ_FROM_UNKNOWN_PORTID:
  1303. bit_mask = EX_QMI_DEQ_FROM_UNKNOWN_PORTID;
  1304. break;
  1305. case FMAN_EX_BMI_LIST_RAM_ECC:
  1306. bit_mask = EX_BMI_LIST_RAM_ECC;
  1307. break;
  1308. case FMAN_EX_BMI_STORAGE_PROFILE_ECC:
  1309. bit_mask = EX_BMI_STORAGE_PROFILE_ECC;
  1310. break;
  1311. case FMAN_EX_BMI_STATISTICS_RAM_ECC:
  1312. bit_mask = EX_BMI_STATISTICS_RAM_ECC;
  1313. break;
  1314. case FMAN_EX_BMI_DISPATCH_RAM_ECC:
  1315. bit_mask = EX_BMI_DISPATCH_RAM_ECC;
  1316. break;
  1317. case FMAN_EX_MURAM_ECC:
  1318. bit_mask = EX_MURAM_ECC;
  1319. break;
  1320. default:
  1321. bit_mask = 0;
  1322. break;
  1323. }
  1324. return bit_mask;
  1325. }
  1326. static int get_module_event(enum fman_event_modules module, u8 mod_id,
  1327. enum fman_intr_type intr_type)
  1328. {
  1329. int event;
  1330. switch (module) {
  1331. case FMAN_MOD_MAC:
  1332. if (intr_type == FMAN_INTR_TYPE_ERR)
  1333. event = FMAN_EV_ERR_MAC0 + mod_id;
  1334. else
  1335. event = FMAN_EV_MAC0 + mod_id;
  1336. break;
  1337. case FMAN_MOD_FMAN_CTRL:
  1338. if (intr_type == FMAN_INTR_TYPE_ERR)
  1339. event = FMAN_EV_CNT;
  1340. else
  1341. event = (FMAN_EV_FMAN_CTRL_0 + mod_id);
  1342. break;
  1343. case FMAN_MOD_DUMMY_LAST:
  1344. event = FMAN_EV_CNT;
  1345. break;
  1346. default:
  1347. event = FMAN_EV_CNT;
  1348. break;
  1349. }
  1350. return event;
  1351. }
  1352. static int set_size_of_fifo(struct fman *fman, u8 port_id, u32 *size_of_fifo,
  1353. u32 *extra_size_of_fifo)
  1354. {
  1355. struct fman_bmi_regs __iomem *bmi_rg = fman->bmi_regs;
  1356. u32 fifo = *size_of_fifo;
  1357. u32 extra_fifo = *extra_size_of_fifo;
  1358. u32 tmp;
  1359. /* if this is the first time a port requires extra_fifo_pool_size,
  1360. * the total extra_fifo_pool_size must be initialized to 1 buffer per
  1361. * port
  1362. */
  1363. if (extra_fifo && !fman->state->extra_fifo_pool_size)
  1364. fman->state->extra_fifo_pool_size =
  1365. fman->state->num_of_rx_ports * FMAN_BMI_FIFO_UNITS;
  1366. fman->state->extra_fifo_pool_size =
  1367. max(fman->state->extra_fifo_pool_size, extra_fifo);
  1368. /* check that there are enough uncommitted fifo size */
  1369. if ((fman->state->accumulated_fifo_size + fifo) >
  1370. (fman->state->total_fifo_size -
  1371. fman->state->extra_fifo_pool_size)) {
  1372. dev_err(fman->dev, "%s: Requested fifo size and extra size exceed total FIFO size.\n",
  1373. __func__);
  1374. return -EAGAIN;
  1375. }
  1376. /* Read, modify and write to HW */
  1377. tmp = (fifo / FMAN_BMI_FIFO_UNITS - 1) |
  1378. ((extra_fifo / FMAN_BMI_FIFO_UNITS) <<
  1379. BMI_EXTRA_FIFO_SIZE_SHIFT);
  1380. iowrite32be(tmp, &bmi_rg->fmbm_pfs[port_id - 1]);
  1381. /* update accumulated */
  1382. fman->state->accumulated_fifo_size += fifo;
  1383. return 0;
  1384. }
  1385. static int set_num_of_tasks(struct fman *fman, u8 port_id, u8 *num_of_tasks,
  1386. u8 *num_of_extra_tasks)
  1387. {
  1388. struct fman_bmi_regs __iomem *bmi_rg = fman->bmi_regs;
  1389. u8 tasks = *num_of_tasks;
  1390. u8 extra_tasks = *num_of_extra_tasks;
  1391. u32 tmp;
  1392. if (extra_tasks)
  1393. fman->state->extra_tasks_pool_size =
  1394. max(fman->state->extra_tasks_pool_size, extra_tasks);
  1395. /* check that there are enough uncommitted tasks */
  1396. if ((fman->state->accumulated_num_of_tasks + tasks) >
  1397. (fman->state->total_num_of_tasks -
  1398. fman->state->extra_tasks_pool_size)) {
  1399. dev_err(fman->dev, "%s: Requested num_of_tasks and extra tasks pool for fm%d exceed total num_of_tasks.\n",
  1400. __func__, fman->state->fm_id);
  1401. return -EAGAIN;
  1402. }
  1403. /* update accumulated */
  1404. fman->state->accumulated_num_of_tasks += tasks;
  1405. /* Write to HW */
  1406. tmp = ioread32be(&bmi_rg->fmbm_pp[port_id - 1]) &
  1407. ~(BMI_NUM_OF_TASKS_MASK | BMI_NUM_OF_EXTRA_TASKS_MASK);
  1408. tmp |= ((u32)((tasks - 1) << BMI_NUM_OF_TASKS_SHIFT) |
  1409. (u32)(extra_tasks << BMI_EXTRA_NUM_OF_TASKS_SHIFT));
  1410. iowrite32be(tmp, &bmi_rg->fmbm_pp[port_id - 1]);
  1411. return 0;
  1412. }
  1413. static int set_num_of_open_dmas(struct fman *fman, u8 port_id,
  1414. u8 *num_of_open_dmas,
  1415. u8 *num_of_extra_open_dmas)
  1416. {
  1417. struct fman_bmi_regs __iomem *bmi_rg = fman->bmi_regs;
  1418. u8 open_dmas = *num_of_open_dmas;
  1419. u8 extra_open_dmas = *num_of_extra_open_dmas;
  1420. u8 total_num_dmas = 0, current_val = 0, current_extra_val = 0;
  1421. u32 tmp;
  1422. if (!open_dmas) {
  1423. /* Configuration according to values in the HW.
  1424. * read the current number of open Dma's
  1425. */
  1426. tmp = ioread32be(&bmi_rg->fmbm_pp[port_id - 1]);
  1427. current_extra_val = (u8)((tmp & BMI_NUM_OF_EXTRA_DMAS_MASK) >>
  1428. BMI_EXTRA_NUM_OF_DMAS_SHIFT);
  1429. tmp = ioread32be(&bmi_rg->fmbm_pp[port_id - 1]);
  1430. current_val = (u8)(((tmp & BMI_NUM_OF_DMAS_MASK) >>
  1431. BMI_NUM_OF_DMAS_SHIFT) + 1);
  1432. /* This is the first configuration and user did not
  1433. * specify value (!open_dmas), reset values will be used
  1434. * and we just save these values for resource management
  1435. */
  1436. fman->state->extra_open_dmas_pool_size =
  1437. (u8)max(fman->state->extra_open_dmas_pool_size,
  1438. current_extra_val);
  1439. fman->state->accumulated_num_of_open_dmas += current_val;
  1440. *num_of_open_dmas = current_val;
  1441. *num_of_extra_open_dmas = current_extra_val;
  1442. return 0;
  1443. }
  1444. if (extra_open_dmas > current_extra_val)
  1445. fman->state->extra_open_dmas_pool_size =
  1446. (u8)max(fman->state->extra_open_dmas_pool_size,
  1447. extra_open_dmas);
  1448. if ((fman->state->rev_info.major < 6) &&
  1449. (fman->state->accumulated_num_of_open_dmas - current_val +
  1450. open_dmas > fman->state->max_num_of_open_dmas)) {
  1451. dev_err(fman->dev, "%s: Requested num_of_open_dmas for fm%d exceeds total num_of_open_dmas.\n",
  1452. __func__, fman->state->fm_id);
  1453. return -EAGAIN;
  1454. } else if ((fman->state->rev_info.major >= 6) &&
  1455. !((fman->state->rev_info.major == 6) &&
  1456. (fman->state->rev_info.minor == 0)) &&
  1457. (fman->state->accumulated_num_of_open_dmas -
  1458. current_val + open_dmas >
  1459. fman->state->dma_thresh_max_commq + 1)) {
  1460. dev_err(fman->dev, "%s: Requested num_of_open_dmas for fm%d exceeds DMA Command queue (%d)\n",
  1461. __func__, fman->state->fm_id,
  1462. fman->state->dma_thresh_max_commq + 1);
  1463. return -EAGAIN;
  1464. }
  1465. WARN_ON(fman->state->accumulated_num_of_open_dmas < current_val);
  1466. /* update acummulated */
  1467. fman->state->accumulated_num_of_open_dmas -= current_val;
  1468. fman->state->accumulated_num_of_open_dmas += open_dmas;
  1469. if (fman->state->rev_info.major < 6)
  1470. total_num_dmas =
  1471. (u8)(fman->state->accumulated_num_of_open_dmas +
  1472. fman->state->extra_open_dmas_pool_size);
  1473. /* calculate reg */
  1474. tmp = ioread32be(&bmi_rg->fmbm_pp[port_id - 1]) &
  1475. ~(BMI_NUM_OF_DMAS_MASK | BMI_NUM_OF_EXTRA_DMAS_MASK);
  1476. tmp |= (u32)(((open_dmas - 1) << BMI_NUM_OF_DMAS_SHIFT) |
  1477. (extra_open_dmas << BMI_EXTRA_NUM_OF_DMAS_SHIFT));
  1478. iowrite32be(tmp, &bmi_rg->fmbm_pp[port_id - 1]);
  1479. /* update total num of DMA's with committed number of open DMAS,
  1480. * and max uncommitted pool.
  1481. */
  1482. if (total_num_dmas) {
  1483. tmp = ioread32be(&bmi_rg->fmbm_cfg2) & ~BMI_CFG2_DMAS_MASK;
  1484. tmp |= (u32)(total_num_dmas - 1) << BMI_CFG2_DMAS_SHIFT;
  1485. iowrite32be(tmp, &bmi_rg->fmbm_cfg2);
  1486. }
  1487. return 0;
  1488. }
  1489. static int fman_config(struct fman *fman)
  1490. {
  1491. void __iomem *base_addr;
  1492. int err;
  1493. base_addr = fman->dts_params.base_addr;
  1494. fman->state = kzalloc(sizeof(*fman->state), GFP_KERNEL);
  1495. if (!fman->state)
  1496. goto err_fm_state;
  1497. /* Allocate the FM driver's parameters structure */
  1498. fman->cfg = kzalloc(sizeof(*fman->cfg), GFP_KERNEL);
  1499. if (!fman->cfg)
  1500. goto err_fm_drv;
  1501. /* Initialize MURAM block */
  1502. fman->muram =
  1503. fman_muram_init(fman->dts_params.muram_res.start,
  1504. resource_size(&fman->dts_params.muram_res));
  1505. if (!fman->muram)
  1506. goto err_fm_soc_specific;
  1507. /* Initialize FM parameters which will be kept by the driver */
  1508. fman->state->fm_id = fman->dts_params.id;
  1509. fman->state->fm_clk_freq = fman->dts_params.clk_freq;
  1510. fman->state->qman_channel_base = fman->dts_params.qman_channel_base;
  1511. fman->state->num_of_qman_channels =
  1512. fman->dts_params.num_of_qman_channels;
  1513. fman->state->res = fman->dts_params.res;
  1514. fman->exception_cb = fman_exceptions;
  1515. fman->bus_error_cb = fman_bus_error;
  1516. fman->fpm_regs = base_addr + FPM_OFFSET;
  1517. fman->bmi_regs = base_addr + BMI_OFFSET;
  1518. fman->qmi_regs = base_addr + QMI_OFFSET;
  1519. fman->dma_regs = base_addr + DMA_OFFSET;
  1520. fman->hwp_regs = base_addr + HWP_OFFSET;
  1521. fman->kg_regs = base_addr + KG_OFFSET;
  1522. fman->base_addr = base_addr;
  1523. spin_lock_init(&fman->spinlock);
  1524. fman_defconfig(fman->cfg);
  1525. fman->state->extra_fifo_pool_size = 0;
  1526. fman->state->exceptions = (EX_DMA_BUS_ERROR |
  1527. EX_DMA_READ_ECC |
  1528. EX_DMA_SYSTEM_WRITE_ECC |
  1529. EX_DMA_FM_WRITE_ECC |
  1530. EX_FPM_STALL_ON_TASKS |
  1531. EX_FPM_SINGLE_ECC |
  1532. EX_FPM_DOUBLE_ECC |
  1533. EX_QMI_DEQ_FROM_UNKNOWN_PORTID |
  1534. EX_BMI_LIST_RAM_ECC |
  1535. EX_BMI_STORAGE_PROFILE_ECC |
  1536. EX_BMI_STATISTICS_RAM_ECC |
  1537. EX_MURAM_ECC |
  1538. EX_BMI_DISPATCH_RAM_ECC |
  1539. EX_QMI_DOUBLE_ECC |
  1540. EX_QMI_SINGLE_ECC);
  1541. /* Read FMan revision for future use*/
  1542. fman_get_revision(fman, &fman->state->rev_info);
  1543. err = fill_soc_specific_params(fman->state);
  1544. if (err)
  1545. goto err_fm_soc_specific;
  1546. /* FM_AID_MODE_NO_TNUM_SW005 Errata workaround */
  1547. if (fman->state->rev_info.major >= 6)
  1548. fman->cfg->dma_aid_mode = FMAN_DMA_AID_OUT_PORT_ID;
  1549. fman->cfg->qmi_def_tnums_thresh = fman->state->qmi_def_tnums_thresh;
  1550. fman->state->total_num_of_tasks =
  1551. (u8)DFLT_TOTAL_NUM_OF_TASKS(fman->state->rev_info.major,
  1552. fman->state->rev_info.minor,
  1553. fman->state->bmi_max_num_of_tasks);
  1554. if (fman->state->rev_info.major < 6) {
  1555. fman->cfg->dma_comm_qtsh_clr_emer =
  1556. (u8)DFLT_DMA_COMM_Q_LOW(fman->state->rev_info.major,
  1557. fman->state->dma_thresh_max_commq);
  1558. fman->cfg->dma_comm_qtsh_asrt_emer =
  1559. (u8)DFLT_DMA_COMM_Q_HIGH(fman->state->rev_info.major,
  1560. fman->state->dma_thresh_max_commq);
  1561. fman->cfg->dma_cam_num_of_entries =
  1562. DFLT_DMA_CAM_NUM_OF_ENTRIES(fman->state->rev_info.major);
  1563. fman->cfg->dma_read_buf_tsh_clr_emer =
  1564. DFLT_DMA_READ_INT_BUF_LOW(fman->state->dma_thresh_max_buf);
  1565. fman->cfg->dma_read_buf_tsh_asrt_emer =
  1566. DFLT_DMA_READ_INT_BUF_HIGH(fman->state->dma_thresh_max_buf);
  1567. fman->cfg->dma_write_buf_tsh_clr_emer =
  1568. DFLT_DMA_WRITE_INT_BUF_LOW(fman->state->dma_thresh_max_buf);
  1569. fman->cfg->dma_write_buf_tsh_asrt_emer =
  1570. DFLT_DMA_WRITE_INT_BUF_HIGH(fman->state->dma_thresh_max_buf);
  1571. fman->cfg->dma_axi_dbg_num_of_beats =
  1572. DFLT_AXI_DBG_NUM_OF_BEATS;
  1573. }
  1574. return 0;
  1575. err_fm_soc_specific:
  1576. kfree(fman->cfg);
  1577. err_fm_drv:
  1578. kfree(fman->state);
  1579. err_fm_state:
  1580. kfree(fman);
  1581. return -EINVAL;
  1582. }
  1583. static int fman_reset(struct fman *fman)
  1584. {
  1585. u32 count;
  1586. int err = 0;
  1587. if (fman->state->rev_info.major < 6) {
  1588. iowrite32be(FPM_RSTC_FM_RESET, &fman->fpm_regs->fm_rstc);
  1589. /* Wait for reset completion */
  1590. count = 100;
  1591. do {
  1592. udelay(1);
  1593. } while (((ioread32be(&fman->fpm_regs->fm_rstc)) &
  1594. FPM_RSTC_FM_RESET) && --count);
  1595. if (count == 0)
  1596. err = -EBUSY;
  1597. goto _return;
  1598. } else {
  1599. #ifdef CONFIG_PPC
  1600. struct device_node *guts_node;
  1601. struct ccsr_guts __iomem *guts_regs;
  1602. u32 devdisr2, reg;
  1603. /* Errata A007273 */
  1604. guts_node =
  1605. of_find_compatible_node(NULL, NULL,
  1606. "fsl,qoriq-device-config-2.0");
  1607. if (!guts_node) {
  1608. dev_err(fman->dev, "%s: Couldn't find guts node\n",
  1609. __func__);
  1610. goto guts_node;
  1611. }
  1612. guts_regs = of_iomap(guts_node, 0);
  1613. if (!guts_regs) {
  1614. dev_err(fman->dev, "%s: Couldn't map %pOF regs\n",
  1615. __func__, guts_node);
  1616. goto guts_regs;
  1617. }
  1618. #define FMAN1_ALL_MACS_MASK 0xFCC00000
  1619. #define FMAN2_ALL_MACS_MASK 0x000FCC00
  1620. /* Read current state */
  1621. devdisr2 = ioread32be(&guts_regs->devdisr2);
  1622. if (fman->dts_params.id == 0)
  1623. reg = devdisr2 & ~FMAN1_ALL_MACS_MASK;
  1624. else
  1625. reg = devdisr2 & ~FMAN2_ALL_MACS_MASK;
  1626. /* Enable all MACs */
  1627. iowrite32be(reg, &guts_regs->devdisr2);
  1628. #endif
  1629. /* Perform FMan reset */
  1630. iowrite32be(FPM_RSTC_FM_RESET, &fman->fpm_regs->fm_rstc);
  1631. /* Wait for reset completion */
  1632. count = 100;
  1633. do {
  1634. udelay(1);
  1635. } while (((ioread32be(&fman->fpm_regs->fm_rstc)) &
  1636. FPM_RSTC_FM_RESET) && --count);
  1637. if (count == 0) {
  1638. #ifdef CONFIG_PPC
  1639. iounmap(guts_regs);
  1640. of_node_put(guts_node);
  1641. #endif
  1642. err = -EBUSY;
  1643. goto _return;
  1644. }
  1645. #ifdef CONFIG_PPC
  1646. /* Restore devdisr2 value */
  1647. iowrite32be(devdisr2, &guts_regs->devdisr2);
  1648. iounmap(guts_regs);
  1649. of_node_put(guts_node);
  1650. #endif
  1651. goto _return;
  1652. #ifdef CONFIG_PPC
  1653. guts_regs:
  1654. of_node_put(guts_node);
  1655. guts_node:
  1656. dev_dbg(fman->dev, "%s: Didn't perform FManV3 reset due to Errata A007273!\n",
  1657. __func__);
  1658. #endif
  1659. }
  1660. _return:
  1661. return err;
  1662. }
  1663. static int fman_init(struct fman *fman)
  1664. {
  1665. struct fman_cfg *cfg = NULL;
  1666. int err = 0, i, count;
  1667. if (is_init_done(fman->cfg))
  1668. return -EINVAL;
  1669. fman->state->count1_micro_bit = FM_TIMESTAMP_1_USEC_BIT;
  1670. cfg = fman->cfg;
  1671. /* clear revision-dependent non existing exception */
  1672. if (fman->state->rev_info.major < 6)
  1673. fman->state->exceptions &= ~FMAN_EX_BMI_DISPATCH_RAM_ECC;
  1674. if (fman->state->rev_info.major >= 6)
  1675. fman->state->exceptions &= ~FMAN_EX_QMI_SINGLE_ECC;
  1676. /* clear CPG */
  1677. memset_io((void __iomem *)(fman->base_addr + CGP_OFFSET), 0,
  1678. fman->state->fm_port_num_of_cg);
  1679. /* Save LIODN info before FMan reset
  1680. * Skipping non-existent port 0 (i = 1)
  1681. */
  1682. for (i = 1; i < FMAN_LIODN_TBL; i++) {
  1683. u32 liodn_base;
  1684. fman->liodn_offset[i] =
  1685. ioread32be(&fman->bmi_regs->fmbm_spliodn[i - 1]);
  1686. liodn_base = ioread32be(&fman->dma_regs->fmdmplr[i / 2]);
  1687. if (i % 2) {
  1688. /* FMDM_PLR LSB holds LIODN base for odd ports */
  1689. liodn_base &= DMA_LIODN_BASE_MASK;
  1690. } else {
  1691. /* FMDM_PLR MSB holds LIODN base for even ports */
  1692. liodn_base >>= DMA_LIODN_SHIFT;
  1693. liodn_base &= DMA_LIODN_BASE_MASK;
  1694. }
  1695. fman->liodn_base[i] = liodn_base;
  1696. }
  1697. err = fman_reset(fman);
  1698. if (err)
  1699. return err;
  1700. if (ioread32be(&fman->qmi_regs->fmqm_gs) & QMI_GS_HALT_NOT_BUSY) {
  1701. resume(fman->fpm_regs);
  1702. /* Wait until QMI is not in halt not busy state */
  1703. count = 100;
  1704. do {
  1705. udelay(1);
  1706. } while (((ioread32be(&fman->qmi_regs->fmqm_gs)) &
  1707. QMI_GS_HALT_NOT_BUSY) && --count);
  1708. if (count == 0)
  1709. dev_warn(fman->dev, "%s: QMI is in halt not busy state\n",
  1710. __func__);
  1711. }
  1712. if (clear_iram(fman) != 0)
  1713. return -EINVAL;
  1714. cfg->exceptions = fman->state->exceptions;
  1715. /* Init DMA Registers */
  1716. err = dma_init(fman);
  1717. if (err != 0) {
  1718. free_init_resources(fman);
  1719. return err;
  1720. }
  1721. /* Init FPM Registers */
  1722. fpm_init(fman->fpm_regs, fman->cfg);
  1723. /* define common resources */
  1724. /* allocate MURAM for FIFO according to total size */
  1725. fman->fifo_offset = fman_muram_alloc(fman->muram,
  1726. fman->state->total_fifo_size);
  1727. if (IS_ERR_VALUE(fman->fifo_offset)) {
  1728. free_init_resources(fman);
  1729. dev_err(fman->dev, "%s: MURAM alloc for BMI FIFO failed\n",
  1730. __func__);
  1731. return -ENOMEM;
  1732. }
  1733. cfg->fifo_base_addr = fman->fifo_offset;
  1734. cfg->total_fifo_size = fman->state->total_fifo_size;
  1735. cfg->total_num_of_tasks = fman->state->total_num_of_tasks;
  1736. cfg->clk_freq = fman->state->fm_clk_freq;
  1737. /* Init BMI Registers */
  1738. bmi_init(fman->bmi_regs, fman->cfg);
  1739. /* Init QMI Registers */
  1740. qmi_init(fman->qmi_regs, fman->cfg);
  1741. /* Init HW Parser */
  1742. hwp_init(fman->hwp_regs);
  1743. /* Init KeyGen */
  1744. fman->keygen = keygen_init(fman->kg_regs);
  1745. if (!fman->keygen)
  1746. return -EINVAL;
  1747. err = enable(fman, cfg);
  1748. if (err != 0)
  1749. return err;
  1750. enable_time_stamp(fman);
  1751. kfree(fman->cfg);
  1752. fman->cfg = NULL;
  1753. return 0;
  1754. }
  1755. static int fman_set_exception(struct fman *fman,
  1756. enum fman_exceptions exception, bool enable)
  1757. {
  1758. u32 bit_mask = 0;
  1759. if (!is_init_done(fman->cfg))
  1760. return -EINVAL;
  1761. bit_mask = get_exception_flag(exception);
  1762. if (bit_mask) {
  1763. if (enable)
  1764. fman->state->exceptions |= bit_mask;
  1765. else
  1766. fman->state->exceptions &= ~bit_mask;
  1767. } else {
  1768. dev_err(fman->dev, "%s: Undefined exception (%d)\n",
  1769. __func__, exception);
  1770. return -EINVAL;
  1771. }
  1772. return set_exception(fman, exception, enable);
  1773. }
  1774. /**
  1775. * fman_register_intr
  1776. * @fman: A Pointer to FMan device
  1777. * @mod: Calling module
  1778. * @mod_id: Module id (if more than 1 exists, '0' if not)
  1779. * @intr_type: Interrupt type (error/normal) selection.
  1780. * @f_isr: The interrupt service routine.
  1781. * @h_src_arg: Argument to be passed to f_isr.
  1782. *
  1783. * Used to register an event handler to be processed by FMan
  1784. *
  1785. * Return: 0 on success; Error code otherwise.
  1786. */
  1787. void fman_register_intr(struct fman *fman, enum fman_event_modules module,
  1788. u8 mod_id, enum fman_intr_type intr_type,
  1789. void (*isr_cb)(void *src_arg), void *src_arg)
  1790. {
  1791. int event = 0;
  1792. event = get_module_event(module, mod_id, intr_type);
  1793. WARN_ON(event >= FMAN_EV_CNT);
  1794. /* register in local FM structure */
  1795. fman->intr_mng[event].isr_cb = isr_cb;
  1796. fman->intr_mng[event].src_handle = src_arg;
  1797. }
  1798. EXPORT_SYMBOL(fman_register_intr);
  1799. /**
  1800. * fman_unregister_intr
  1801. * @fman: A Pointer to FMan device
  1802. * @mod: Calling module
  1803. * @mod_id: Module id (if more than 1 exists, '0' if not)
  1804. * @intr_type: Interrupt type (error/normal) selection.
  1805. *
  1806. * Used to unregister an event handler to be processed by FMan
  1807. *
  1808. * Return: 0 on success; Error code otherwise.
  1809. */
  1810. void fman_unregister_intr(struct fman *fman, enum fman_event_modules module,
  1811. u8 mod_id, enum fman_intr_type intr_type)
  1812. {
  1813. int event = 0;
  1814. event = get_module_event(module, mod_id, intr_type);
  1815. WARN_ON(event >= FMAN_EV_CNT);
  1816. fman->intr_mng[event].isr_cb = NULL;
  1817. fman->intr_mng[event].src_handle = NULL;
  1818. }
  1819. EXPORT_SYMBOL(fman_unregister_intr);
  1820. /**
  1821. * fman_set_port_params
  1822. * @fman: A Pointer to FMan device
  1823. * @port_params: Port parameters
  1824. *
  1825. * Used by FMan Port to pass parameters to the FMan
  1826. *
  1827. * Return: 0 on success; Error code otherwise.
  1828. */
  1829. int fman_set_port_params(struct fman *fman,
  1830. struct fman_port_init_params *port_params)
  1831. {
  1832. int err;
  1833. unsigned long flags;
  1834. u8 port_id = port_params->port_id, mac_id;
  1835. spin_lock_irqsave(&fman->spinlock, flags);
  1836. err = set_num_of_tasks(fman, port_params->port_id,
  1837. &port_params->num_of_tasks,
  1838. &port_params->num_of_extra_tasks);
  1839. if (err)
  1840. goto return_err;
  1841. /* TX Ports */
  1842. if (port_params->port_type != FMAN_PORT_TYPE_RX) {
  1843. u32 enq_th, deq_th, reg;
  1844. /* update qmi ENQ/DEQ threshold */
  1845. fman->state->accumulated_num_of_deq_tnums +=
  1846. port_params->deq_pipeline_depth;
  1847. enq_th = (ioread32be(&fman->qmi_regs->fmqm_gc) &
  1848. QMI_CFG_ENQ_MASK) >> QMI_CFG_ENQ_SHIFT;
  1849. /* if enq_th is too big, we reduce it to the max value
  1850. * that is still 0
  1851. */
  1852. if (enq_th >= (fman->state->qmi_max_num_of_tnums -
  1853. fman->state->accumulated_num_of_deq_tnums)) {
  1854. enq_th =
  1855. fman->state->qmi_max_num_of_tnums -
  1856. fman->state->accumulated_num_of_deq_tnums - 1;
  1857. reg = ioread32be(&fman->qmi_regs->fmqm_gc);
  1858. reg &= ~QMI_CFG_ENQ_MASK;
  1859. reg |= (enq_th << QMI_CFG_ENQ_SHIFT);
  1860. iowrite32be(reg, &fman->qmi_regs->fmqm_gc);
  1861. }
  1862. deq_th = ioread32be(&fman->qmi_regs->fmqm_gc) &
  1863. QMI_CFG_DEQ_MASK;
  1864. /* if deq_th is too small, we enlarge it to the min
  1865. * value that is still 0.
  1866. * depTh may not be larger than 63
  1867. * (fman->state->qmi_max_num_of_tnums-1).
  1868. */
  1869. if ((deq_th <= fman->state->accumulated_num_of_deq_tnums) &&
  1870. (deq_th < fman->state->qmi_max_num_of_tnums - 1)) {
  1871. deq_th = fman->state->accumulated_num_of_deq_tnums + 1;
  1872. reg = ioread32be(&fman->qmi_regs->fmqm_gc);
  1873. reg &= ~QMI_CFG_DEQ_MASK;
  1874. reg |= deq_th;
  1875. iowrite32be(reg, &fman->qmi_regs->fmqm_gc);
  1876. }
  1877. }
  1878. err = set_size_of_fifo(fman, port_params->port_id,
  1879. &port_params->size_of_fifo,
  1880. &port_params->extra_size_of_fifo);
  1881. if (err)
  1882. goto return_err;
  1883. err = set_num_of_open_dmas(fman, port_params->port_id,
  1884. &port_params->num_of_open_dmas,
  1885. &port_params->num_of_extra_open_dmas);
  1886. if (err)
  1887. goto return_err;
  1888. set_port_liodn(fman, port_id, fman->liodn_base[port_id],
  1889. fman->liodn_offset[port_id]);
  1890. if (fman->state->rev_info.major < 6)
  1891. set_port_order_restoration(fman->fpm_regs, port_id);
  1892. mac_id = hw_port_id_to_sw_port_id(fman->state->rev_info.major, port_id);
  1893. if (port_params->max_frame_length >= fman->state->mac_mfl[mac_id]) {
  1894. fman->state->port_mfl[mac_id] = port_params->max_frame_length;
  1895. } else {
  1896. dev_warn(fman->dev, "%s: Port (%d) max_frame_length is smaller than MAC (%d) current MTU\n",
  1897. __func__, port_id, mac_id);
  1898. err = -EINVAL;
  1899. goto return_err;
  1900. }
  1901. spin_unlock_irqrestore(&fman->spinlock, flags);
  1902. return 0;
  1903. return_err:
  1904. spin_unlock_irqrestore(&fman->spinlock, flags);
  1905. return err;
  1906. }
  1907. EXPORT_SYMBOL(fman_set_port_params);
  1908. /**
  1909. * fman_reset_mac
  1910. * @fman: A Pointer to FMan device
  1911. * @mac_id: MAC id to be reset
  1912. *
  1913. * Reset a specific MAC
  1914. *
  1915. * Return: 0 on success; Error code otherwise.
  1916. */
  1917. int fman_reset_mac(struct fman *fman, u8 mac_id)
  1918. {
  1919. struct fman_fpm_regs __iomem *fpm_rg = fman->fpm_regs;
  1920. u32 msk, timeout = 100;
  1921. if (fman->state->rev_info.major >= 6) {
  1922. dev_err(fman->dev, "%s: FMan MAC reset no available for FMan V3!\n",
  1923. __func__);
  1924. return -EINVAL;
  1925. }
  1926. /* Get the relevant bit mask */
  1927. switch (mac_id) {
  1928. case 0:
  1929. msk = FPM_RSTC_MAC0_RESET;
  1930. break;
  1931. case 1:
  1932. msk = FPM_RSTC_MAC1_RESET;
  1933. break;
  1934. case 2:
  1935. msk = FPM_RSTC_MAC2_RESET;
  1936. break;
  1937. case 3:
  1938. msk = FPM_RSTC_MAC3_RESET;
  1939. break;
  1940. case 4:
  1941. msk = FPM_RSTC_MAC4_RESET;
  1942. break;
  1943. case 5:
  1944. msk = FPM_RSTC_MAC5_RESET;
  1945. break;
  1946. case 6:
  1947. msk = FPM_RSTC_MAC6_RESET;
  1948. break;
  1949. case 7:
  1950. msk = FPM_RSTC_MAC7_RESET;
  1951. break;
  1952. case 8:
  1953. msk = FPM_RSTC_MAC8_RESET;
  1954. break;
  1955. case 9:
  1956. msk = FPM_RSTC_MAC9_RESET;
  1957. break;
  1958. default:
  1959. dev_warn(fman->dev, "%s: Illegal MAC Id [%d]\n",
  1960. __func__, mac_id);
  1961. return -EINVAL;
  1962. }
  1963. /* reset */
  1964. iowrite32be(msk, &fpm_rg->fm_rstc);
  1965. while ((ioread32be(&fpm_rg->fm_rstc) & msk) && --timeout)
  1966. udelay(10);
  1967. if (!timeout)
  1968. return -EIO;
  1969. return 0;
  1970. }
  1971. EXPORT_SYMBOL(fman_reset_mac);
  1972. /**
  1973. * fman_set_mac_max_frame
  1974. * @fman: A Pointer to FMan device
  1975. * @mac_id: MAC id
  1976. * @mfl: Maximum frame length
  1977. *
  1978. * Set maximum frame length of specific MAC in FMan driver
  1979. *
  1980. * Return: 0 on success; Error code otherwise.
  1981. */
  1982. int fman_set_mac_max_frame(struct fman *fman, u8 mac_id, u16 mfl)
  1983. {
  1984. /* if port is already initialized, check that MaxFrameLength is smaller
  1985. * or equal to the port's max
  1986. */
  1987. if ((!fman->state->port_mfl[mac_id]) ||
  1988. (mfl <= fman->state->port_mfl[mac_id])) {
  1989. fman->state->mac_mfl[mac_id] = mfl;
  1990. } else {
  1991. dev_warn(fman->dev, "%s: MAC max_frame_length is larger than Port max_frame_length\n",
  1992. __func__);
  1993. return -EINVAL;
  1994. }
  1995. return 0;
  1996. }
  1997. EXPORT_SYMBOL(fman_set_mac_max_frame);
  1998. /**
  1999. * fman_get_clock_freq
  2000. * @fman: A Pointer to FMan device
  2001. *
  2002. * Get FMan clock frequency
  2003. *
  2004. * Return: FMan clock frequency
  2005. */
  2006. u16 fman_get_clock_freq(struct fman *fman)
  2007. {
  2008. return fman->state->fm_clk_freq;
  2009. }
  2010. /**
  2011. * fman_get_bmi_max_fifo_size
  2012. * @fman: A Pointer to FMan device
  2013. *
  2014. * Get FMan maximum FIFO size
  2015. *
  2016. * Return: FMan Maximum FIFO size
  2017. */
  2018. u32 fman_get_bmi_max_fifo_size(struct fman *fman)
  2019. {
  2020. return fman->state->bmi_max_fifo_size;
  2021. }
  2022. EXPORT_SYMBOL(fman_get_bmi_max_fifo_size);
  2023. /**
  2024. * fman_get_revision
  2025. * @fman - Pointer to the FMan module
  2026. * @rev_info - A structure of revision information parameters.
  2027. *
  2028. * Returns the FM revision
  2029. *
  2030. * Allowed only following fman_init().
  2031. *
  2032. * Return: 0 on success; Error code otherwise.
  2033. */
  2034. void fman_get_revision(struct fman *fman, struct fman_rev_info *rev_info)
  2035. {
  2036. u32 tmp;
  2037. tmp = ioread32be(&fman->fpm_regs->fm_ip_rev_1);
  2038. rev_info->major = (u8)((tmp & FPM_REV1_MAJOR_MASK) >>
  2039. FPM_REV1_MAJOR_SHIFT);
  2040. rev_info->minor = tmp & FPM_REV1_MINOR_MASK;
  2041. }
  2042. EXPORT_SYMBOL(fman_get_revision);
  2043. /**
  2044. * fman_get_qman_channel_id
  2045. * @fman: A Pointer to FMan device
  2046. * @port_id: Port id
  2047. *
  2048. * Get QMan channel ID associated to the Port id
  2049. *
  2050. * Return: QMan channel ID
  2051. */
  2052. u32 fman_get_qman_channel_id(struct fman *fman, u32 port_id)
  2053. {
  2054. int i;
  2055. if (fman->state->rev_info.major >= 6) {
  2056. static const u32 port_ids[] = {
  2057. 0x30, 0x31, 0x28, 0x29, 0x2a, 0x2b,
  2058. 0x2c, 0x2d, 0x2, 0x3, 0x4, 0x5, 0x7, 0x7
  2059. };
  2060. for (i = 0; i < fman->state->num_of_qman_channels; i++) {
  2061. if (port_ids[i] == port_id)
  2062. break;
  2063. }
  2064. } else {
  2065. static const u32 port_ids[] = {
  2066. 0x30, 0x28, 0x29, 0x2a, 0x2b, 0x2c, 0x1,
  2067. 0x2, 0x3, 0x4, 0x5, 0x7, 0x7
  2068. };
  2069. for (i = 0; i < fman->state->num_of_qman_channels; i++) {
  2070. if (port_ids[i] == port_id)
  2071. break;
  2072. }
  2073. }
  2074. if (i == fman->state->num_of_qman_channels)
  2075. return 0;
  2076. return fman->state->qman_channel_base + i;
  2077. }
  2078. EXPORT_SYMBOL(fman_get_qman_channel_id);
  2079. /**
  2080. * fman_get_mem_region
  2081. * @fman: A Pointer to FMan device
  2082. *
  2083. * Get FMan memory region
  2084. *
  2085. * Return: A structure with FMan memory region information
  2086. */
  2087. struct resource *fman_get_mem_region(struct fman *fman)
  2088. {
  2089. return fman->state->res;
  2090. }
  2091. EXPORT_SYMBOL(fman_get_mem_region);
  2092. /* Bootargs defines */
  2093. /* Extra headroom for RX buffers - Default, min and max */
  2094. #define FSL_FM_RX_EXTRA_HEADROOM 64
  2095. #define FSL_FM_RX_EXTRA_HEADROOM_MIN 16
  2096. #define FSL_FM_RX_EXTRA_HEADROOM_MAX 384
  2097. /* Maximum frame length */
  2098. #define FSL_FM_MAX_FRAME_SIZE 1522
  2099. #define FSL_FM_MAX_POSSIBLE_FRAME_SIZE 9600
  2100. #define FSL_FM_MIN_POSSIBLE_FRAME_SIZE 64
  2101. /* Extra headroom for Rx buffers.
  2102. * FMan is instructed to allocate, on the Rx path, this amount of
  2103. * space at the beginning of a data buffer, beside the DPA private
  2104. * data area and the IC fields.
  2105. * Does not impact Tx buffer layout.
  2106. * Configurable from bootargs. 64 by default, it's needed on
  2107. * particular forwarding scenarios that add extra headers to the
  2108. * forwarded frame.
  2109. */
  2110. static int fsl_fm_rx_extra_headroom = FSL_FM_RX_EXTRA_HEADROOM;
  2111. module_param(fsl_fm_rx_extra_headroom, int, 0);
  2112. MODULE_PARM_DESC(fsl_fm_rx_extra_headroom, "Extra headroom for Rx buffers");
  2113. /* Max frame size, across all interfaces.
  2114. * Configurable from bootargs, to avoid allocating oversized (socket)
  2115. * buffers when not using jumbo frames.
  2116. * Must be large enough to accommodate the network MTU, but small enough
  2117. * to avoid wasting skb memory.
  2118. *
  2119. * Could be overridden once, at boot-time, via the
  2120. * fm_set_max_frm() callback.
  2121. */
  2122. static int fsl_fm_max_frm = FSL_FM_MAX_FRAME_SIZE;
  2123. module_param(fsl_fm_max_frm, int, 0);
  2124. MODULE_PARM_DESC(fsl_fm_max_frm, "Maximum frame size, across all interfaces");
  2125. /**
  2126. * fman_get_max_frm
  2127. *
  2128. * Return: Max frame length configured in the FM driver
  2129. */
  2130. u16 fman_get_max_frm(void)
  2131. {
  2132. static bool fm_check_mfl;
  2133. if (!fm_check_mfl) {
  2134. if (fsl_fm_max_frm > FSL_FM_MAX_POSSIBLE_FRAME_SIZE ||
  2135. fsl_fm_max_frm < FSL_FM_MIN_POSSIBLE_FRAME_SIZE) {
  2136. pr_warn("Invalid fsl_fm_max_frm value (%d) in bootargs, valid range is %d-%d. Falling back to the default (%d)\n",
  2137. fsl_fm_max_frm,
  2138. FSL_FM_MIN_POSSIBLE_FRAME_SIZE,
  2139. FSL_FM_MAX_POSSIBLE_FRAME_SIZE,
  2140. FSL_FM_MAX_FRAME_SIZE);
  2141. fsl_fm_max_frm = FSL_FM_MAX_FRAME_SIZE;
  2142. }
  2143. fm_check_mfl = true;
  2144. }
  2145. return fsl_fm_max_frm;
  2146. }
  2147. EXPORT_SYMBOL(fman_get_max_frm);
  2148. /**
  2149. * fman_get_rx_extra_headroom
  2150. *
  2151. * Return: Extra headroom size configured in the FM driver
  2152. */
  2153. int fman_get_rx_extra_headroom(void)
  2154. {
  2155. static bool fm_check_rx_extra_headroom;
  2156. if (!fm_check_rx_extra_headroom) {
  2157. if (fsl_fm_rx_extra_headroom > FSL_FM_RX_EXTRA_HEADROOM_MAX ||
  2158. fsl_fm_rx_extra_headroom < FSL_FM_RX_EXTRA_HEADROOM_MIN) {
  2159. pr_warn("Invalid fsl_fm_rx_extra_headroom value (%d) in bootargs, valid range is %d-%d. Falling back to the default (%d)\n",
  2160. fsl_fm_rx_extra_headroom,
  2161. FSL_FM_RX_EXTRA_HEADROOM_MIN,
  2162. FSL_FM_RX_EXTRA_HEADROOM_MAX,
  2163. FSL_FM_RX_EXTRA_HEADROOM);
  2164. fsl_fm_rx_extra_headroom = FSL_FM_RX_EXTRA_HEADROOM;
  2165. }
  2166. fm_check_rx_extra_headroom = true;
  2167. fsl_fm_rx_extra_headroom = ALIGN(fsl_fm_rx_extra_headroom, 16);
  2168. }
  2169. return fsl_fm_rx_extra_headroom;
  2170. }
  2171. EXPORT_SYMBOL(fman_get_rx_extra_headroom);
  2172. /**
  2173. * fman_bind
  2174. * @dev: FMan OF device pointer
  2175. *
  2176. * Bind to a specific FMan device.
  2177. *
  2178. * Allowed only after the port was created.
  2179. *
  2180. * Return: A pointer to the FMan device
  2181. */
  2182. struct fman *fman_bind(struct device *fm_dev)
  2183. {
  2184. return (struct fman *)(dev_get_drvdata(get_device(fm_dev)));
  2185. }
  2186. EXPORT_SYMBOL(fman_bind);
  2187. static irqreturn_t fman_err_irq(int irq, void *handle)
  2188. {
  2189. struct fman *fman = (struct fman *)handle;
  2190. u32 pending;
  2191. struct fman_fpm_regs __iomem *fpm_rg;
  2192. irqreturn_t single_ret, ret = IRQ_NONE;
  2193. if (!is_init_done(fman->cfg))
  2194. return IRQ_NONE;
  2195. fpm_rg = fman->fpm_regs;
  2196. /* error interrupts */
  2197. pending = ioread32be(&fpm_rg->fm_epi);
  2198. if (!pending)
  2199. return IRQ_NONE;
  2200. if (pending & ERR_INTR_EN_BMI) {
  2201. single_ret = bmi_err_event(fman);
  2202. if (single_ret == IRQ_HANDLED)
  2203. ret = IRQ_HANDLED;
  2204. }
  2205. if (pending & ERR_INTR_EN_QMI) {
  2206. single_ret = qmi_err_event(fman);
  2207. if (single_ret == IRQ_HANDLED)
  2208. ret = IRQ_HANDLED;
  2209. }
  2210. if (pending & ERR_INTR_EN_FPM) {
  2211. single_ret = fpm_err_event(fman);
  2212. if (single_ret == IRQ_HANDLED)
  2213. ret = IRQ_HANDLED;
  2214. }
  2215. if (pending & ERR_INTR_EN_DMA) {
  2216. single_ret = dma_err_event(fman);
  2217. if (single_ret == IRQ_HANDLED)
  2218. ret = IRQ_HANDLED;
  2219. }
  2220. if (pending & ERR_INTR_EN_MURAM) {
  2221. single_ret = muram_err_intr(fman);
  2222. if (single_ret == IRQ_HANDLED)
  2223. ret = IRQ_HANDLED;
  2224. }
  2225. /* MAC error interrupts */
  2226. if (pending & ERR_INTR_EN_MAC0) {
  2227. single_ret = call_mac_isr(fman, FMAN_EV_ERR_MAC0 + 0);
  2228. if (single_ret == IRQ_HANDLED)
  2229. ret = IRQ_HANDLED;
  2230. }
  2231. if (pending & ERR_INTR_EN_MAC1) {
  2232. single_ret = call_mac_isr(fman, FMAN_EV_ERR_MAC0 + 1);
  2233. if (single_ret == IRQ_HANDLED)
  2234. ret = IRQ_HANDLED;
  2235. }
  2236. if (pending & ERR_INTR_EN_MAC2) {
  2237. single_ret = call_mac_isr(fman, FMAN_EV_ERR_MAC0 + 2);
  2238. if (single_ret == IRQ_HANDLED)
  2239. ret = IRQ_HANDLED;
  2240. }
  2241. if (pending & ERR_INTR_EN_MAC3) {
  2242. single_ret = call_mac_isr(fman, FMAN_EV_ERR_MAC0 + 3);
  2243. if (single_ret == IRQ_HANDLED)
  2244. ret = IRQ_HANDLED;
  2245. }
  2246. if (pending & ERR_INTR_EN_MAC4) {
  2247. single_ret = call_mac_isr(fman, FMAN_EV_ERR_MAC0 + 4);
  2248. if (single_ret == IRQ_HANDLED)
  2249. ret = IRQ_HANDLED;
  2250. }
  2251. if (pending & ERR_INTR_EN_MAC5) {
  2252. single_ret = call_mac_isr(fman, FMAN_EV_ERR_MAC0 + 5);
  2253. if (single_ret == IRQ_HANDLED)
  2254. ret = IRQ_HANDLED;
  2255. }
  2256. if (pending & ERR_INTR_EN_MAC6) {
  2257. single_ret = call_mac_isr(fman, FMAN_EV_ERR_MAC0 + 6);
  2258. if (single_ret == IRQ_HANDLED)
  2259. ret = IRQ_HANDLED;
  2260. }
  2261. if (pending & ERR_INTR_EN_MAC7) {
  2262. single_ret = call_mac_isr(fman, FMAN_EV_ERR_MAC0 + 7);
  2263. if (single_ret == IRQ_HANDLED)
  2264. ret = IRQ_HANDLED;
  2265. }
  2266. if (pending & ERR_INTR_EN_MAC8) {
  2267. single_ret = call_mac_isr(fman, FMAN_EV_ERR_MAC0 + 8);
  2268. if (single_ret == IRQ_HANDLED)
  2269. ret = IRQ_HANDLED;
  2270. }
  2271. if (pending & ERR_INTR_EN_MAC9) {
  2272. single_ret = call_mac_isr(fman, FMAN_EV_ERR_MAC0 + 9);
  2273. if (single_ret == IRQ_HANDLED)
  2274. ret = IRQ_HANDLED;
  2275. }
  2276. return ret;
  2277. }
  2278. static irqreturn_t fman_irq(int irq, void *handle)
  2279. {
  2280. struct fman *fman = (struct fman *)handle;
  2281. u32 pending;
  2282. struct fman_fpm_regs __iomem *fpm_rg;
  2283. irqreturn_t single_ret, ret = IRQ_NONE;
  2284. if (!is_init_done(fman->cfg))
  2285. return IRQ_NONE;
  2286. fpm_rg = fman->fpm_regs;
  2287. /* normal interrupts */
  2288. pending = ioread32be(&fpm_rg->fm_npi);
  2289. if (!pending)
  2290. return IRQ_NONE;
  2291. if (pending & INTR_EN_QMI) {
  2292. single_ret = qmi_event(fman);
  2293. if (single_ret == IRQ_HANDLED)
  2294. ret = IRQ_HANDLED;
  2295. }
  2296. /* MAC interrupts */
  2297. if (pending & INTR_EN_MAC0) {
  2298. single_ret = call_mac_isr(fman, FMAN_EV_MAC0 + 0);
  2299. if (single_ret == IRQ_HANDLED)
  2300. ret = IRQ_HANDLED;
  2301. }
  2302. if (pending & INTR_EN_MAC1) {
  2303. single_ret = call_mac_isr(fman, FMAN_EV_MAC0 + 1);
  2304. if (single_ret == IRQ_HANDLED)
  2305. ret = IRQ_HANDLED;
  2306. }
  2307. if (pending & INTR_EN_MAC2) {
  2308. single_ret = call_mac_isr(fman, FMAN_EV_MAC0 + 2);
  2309. if (single_ret == IRQ_HANDLED)
  2310. ret = IRQ_HANDLED;
  2311. }
  2312. if (pending & INTR_EN_MAC3) {
  2313. single_ret = call_mac_isr(fman, FMAN_EV_MAC0 + 3);
  2314. if (single_ret == IRQ_HANDLED)
  2315. ret = IRQ_HANDLED;
  2316. }
  2317. if (pending & INTR_EN_MAC4) {
  2318. single_ret = call_mac_isr(fman, FMAN_EV_MAC0 + 4);
  2319. if (single_ret == IRQ_HANDLED)
  2320. ret = IRQ_HANDLED;
  2321. }
  2322. if (pending & INTR_EN_MAC5) {
  2323. single_ret = call_mac_isr(fman, FMAN_EV_MAC0 + 5);
  2324. if (single_ret == IRQ_HANDLED)
  2325. ret = IRQ_HANDLED;
  2326. }
  2327. if (pending & INTR_EN_MAC6) {
  2328. single_ret = call_mac_isr(fman, FMAN_EV_MAC0 + 6);
  2329. if (single_ret == IRQ_HANDLED)
  2330. ret = IRQ_HANDLED;
  2331. }
  2332. if (pending & INTR_EN_MAC7) {
  2333. single_ret = call_mac_isr(fman, FMAN_EV_MAC0 + 7);
  2334. if (single_ret == IRQ_HANDLED)
  2335. ret = IRQ_HANDLED;
  2336. }
  2337. if (pending & INTR_EN_MAC8) {
  2338. single_ret = call_mac_isr(fman, FMAN_EV_MAC0 + 8);
  2339. if (single_ret == IRQ_HANDLED)
  2340. ret = IRQ_HANDLED;
  2341. }
  2342. if (pending & INTR_EN_MAC9) {
  2343. single_ret = call_mac_isr(fman, FMAN_EV_MAC0 + 9);
  2344. if (single_ret == IRQ_HANDLED)
  2345. ret = IRQ_HANDLED;
  2346. }
  2347. return ret;
  2348. }
  2349. static const struct of_device_id fman_muram_match[] = {
  2350. {
  2351. .compatible = "fsl,fman-muram"},
  2352. {}
  2353. };
  2354. MODULE_DEVICE_TABLE(of, fman_muram_match);
  2355. static struct fman *read_dts_node(struct platform_device *of_dev)
  2356. {
  2357. struct fman *fman;
  2358. struct device_node *fm_node, *muram_node;
  2359. struct resource *res;
  2360. u32 val, range[2];
  2361. int err, irq;
  2362. struct clk *clk;
  2363. u32 clk_rate;
  2364. phys_addr_t phys_base_addr;
  2365. resource_size_t mem_size;
  2366. fman = kzalloc(sizeof(*fman), GFP_KERNEL);
  2367. if (!fman)
  2368. return NULL;
  2369. fm_node = of_node_get(of_dev->dev.of_node);
  2370. err = of_property_read_u32(fm_node, "cell-index", &val);
  2371. if (err) {
  2372. dev_err(&of_dev->dev, "%s: failed to read cell-index for %pOF\n",
  2373. __func__, fm_node);
  2374. goto fman_node_put;
  2375. }
  2376. fman->dts_params.id = (u8)val;
  2377. /* Get the FM interrupt */
  2378. res = platform_get_resource(of_dev, IORESOURCE_IRQ, 0);
  2379. if (!res) {
  2380. dev_err(&of_dev->dev, "%s: Can't get FMan IRQ resource\n",
  2381. __func__);
  2382. goto fman_node_put;
  2383. }
  2384. irq = res->start;
  2385. /* Get the FM error interrupt */
  2386. res = platform_get_resource(of_dev, IORESOURCE_IRQ, 1);
  2387. if (!res) {
  2388. dev_err(&of_dev->dev, "%s: Can't get FMan Error IRQ resource\n",
  2389. __func__);
  2390. goto fman_node_put;
  2391. }
  2392. fman->dts_params.err_irq = res->start;
  2393. /* Get the FM address */
  2394. res = platform_get_resource(of_dev, IORESOURCE_MEM, 0);
  2395. if (!res) {
  2396. dev_err(&of_dev->dev, "%s: Can't get FMan memory resource\n",
  2397. __func__);
  2398. goto fman_node_put;
  2399. }
  2400. phys_base_addr = res->start;
  2401. mem_size = resource_size(res);
  2402. clk = of_clk_get(fm_node, 0);
  2403. if (IS_ERR(clk)) {
  2404. dev_err(&of_dev->dev, "%s: Failed to get FM%d clock structure\n",
  2405. __func__, fman->dts_params.id);
  2406. goto fman_node_put;
  2407. }
  2408. clk_rate = clk_get_rate(clk);
  2409. if (!clk_rate) {
  2410. dev_err(&of_dev->dev, "%s: Failed to determine FM%d clock rate\n",
  2411. __func__, fman->dts_params.id);
  2412. goto fman_node_put;
  2413. }
  2414. /* Rounding to MHz */
  2415. fman->dts_params.clk_freq = DIV_ROUND_UP(clk_rate, 1000000);
  2416. err = of_property_read_u32_array(fm_node, "fsl,qman-channel-range",
  2417. &range[0], 2);
  2418. if (err) {
  2419. dev_err(&of_dev->dev, "%s: failed to read fsl,qman-channel-range for %pOF\n",
  2420. __func__, fm_node);
  2421. goto fman_node_put;
  2422. }
  2423. fman->dts_params.qman_channel_base = range[0];
  2424. fman->dts_params.num_of_qman_channels = range[1];
  2425. /* Get the MURAM base address and size */
  2426. muram_node = of_find_matching_node(fm_node, fman_muram_match);
  2427. if (!muram_node) {
  2428. dev_err(&of_dev->dev, "%s: could not find MURAM node\n",
  2429. __func__);
  2430. goto fman_node_put;
  2431. }
  2432. err = of_address_to_resource(muram_node, 0,
  2433. &fman->dts_params.muram_res);
  2434. if (err) {
  2435. of_node_put(muram_node);
  2436. dev_err(&of_dev->dev, "%s: of_address_to_resource() = %d\n",
  2437. __func__, err);
  2438. goto fman_node_put;
  2439. }
  2440. of_node_put(muram_node);
  2441. of_node_put(fm_node);
  2442. err = devm_request_irq(&of_dev->dev, irq, fman_irq, 0, "fman", fman);
  2443. if (err < 0) {
  2444. dev_err(&of_dev->dev, "%s: irq %d allocation failed (error = %d)\n",
  2445. __func__, irq, err);
  2446. goto fman_free;
  2447. }
  2448. if (fman->dts_params.err_irq != 0) {
  2449. err = devm_request_irq(&of_dev->dev, fman->dts_params.err_irq,
  2450. fman_err_irq, IRQF_SHARED,
  2451. "fman-err", fman);
  2452. if (err < 0) {
  2453. dev_err(&of_dev->dev, "%s: irq %d allocation failed (error = %d)\n",
  2454. __func__, fman->dts_params.err_irq, err);
  2455. goto fman_free;
  2456. }
  2457. }
  2458. fman->dts_params.res =
  2459. devm_request_mem_region(&of_dev->dev, phys_base_addr,
  2460. mem_size, "fman");
  2461. if (!fman->dts_params.res) {
  2462. dev_err(&of_dev->dev, "%s: request_mem_region() failed\n",
  2463. __func__);
  2464. goto fman_free;
  2465. }
  2466. fman->dts_params.base_addr =
  2467. devm_ioremap(&of_dev->dev, phys_base_addr, mem_size);
  2468. if (!fman->dts_params.base_addr) {
  2469. dev_err(&of_dev->dev, "%s: devm_ioremap() failed\n", __func__);
  2470. goto fman_free;
  2471. }
  2472. fman->dev = &of_dev->dev;
  2473. err = of_platform_populate(fm_node, NULL, NULL, &of_dev->dev);
  2474. if (err) {
  2475. dev_err(&of_dev->dev, "%s: of_platform_populate() failed\n",
  2476. __func__);
  2477. goto fman_free;
  2478. }
  2479. return fman;
  2480. fman_node_put:
  2481. of_node_put(fm_node);
  2482. fman_free:
  2483. kfree(fman);
  2484. return NULL;
  2485. }
  2486. static int fman_probe(struct platform_device *of_dev)
  2487. {
  2488. struct fman *fman;
  2489. struct device *dev;
  2490. int err;
  2491. dev = &of_dev->dev;
  2492. fman = read_dts_node(of_dev);
  2493. if (!fman)
  2494. return -EIO;
  2495. err = fman_config(fman);
  2496. if (err) {
  2497. dev_err(dev, "%s: FMan config failed\n", __func__);
  2498. return -EINVAL;
  2499. }
  2500. if (fman_init(fman) != 0) {
  2501. dev_err(dev, "%s: FMan init failed\n", __func__);
  2502. return -EINVAL;
  2503. }
  2504. if (fman->dts_params.err_irq == 0) {
  2505. fman_set_exception(fman, FMAN_EX_DMA_BUS_ERROR, false);
  2506. fman_set_exception(fman, FMAN_EX_DMA_READ_ECC, false);
  2507. fman_set_exception(fman, FMAN_EX_DMA_SYSTEM_WRITE_ECC, false);
  2508. fman_set_exception(fman, FMAN_EX_DMA_FM_WRITE_ECC, false);
  2509. fman_set_exception(fman, FMAN_EX_DMA_SINGLE_PORT_ECC, false);
  2510. fman_set_exception(fman, FMAN_EX_FPM_STALL_ON_TASKS, false);
  2511. fman_set_exception(fman, FMAN_EX_FPM_SINGLE_ECC, false);
  2512. fman_set_exception(fman, FMAN_EX_FPM_DOUBLE_ECC, false);
  2513. fman_set_exception(fman, FMAN_EX_QMI_SINGLE_ECC, false);
  2514. fman_set_exception(fman, FMAN_EX_QMI_DOUBLE_ECC, false);
  2515. fman_set_exception(fman,
  2516. FMAN_EX_QMI_DEQ_FROM_UNKNOWN_PORTID, false);
  2517. fman_set_exception(fman, FMAN_EX_BMI_LIST_RAM_ECC, false);
  2518. fman_set_exception(fman, FMAN_EX_BMI_STORAGE_PROFILE_ECC,
  2519. false);
  2520. fman_set_exception(fman, FMAN_EX_BMI_STATISTICS_RAM_ECC, false);
  2521. fman_set_exception(fman, FMAN_EX_BMI_DISPATCH_RAM_ECC, false);
  2522. }
  2523. dev_set_drvdata(dev, fman);
  2524. dev_dbg(dev, "FMan%d probed\n", fman->dts_params.id);
  2525. return 0;
  2526. }
  2527. static const struct of_device_id fman_match[] = {
  2528. {
  2529. .compatible = "fsl,fman"},
  2530. {}
  2531. };
  2532. MODULE_DEVICE_TABLE(of, fman_match);
  2533. static struct platform_driver fman_driver = {
  2534. .driver = {
  2535. .name = "fsl-fman",
  2536. .of_match_table = fman_match,
  2537. },
  2538. .probe = fman_probe,
  2539. };
  2540. static int __init fman_load(void)
  2541. {
  2542. int err;
  2543. pr_debug("FSL DPAA FMan driver\n");
  2544. err = platform_driver_register(&fman_driver);
  2545. if (err < 0)
  2546. pr_err("Error, platform_driver_register() = %d\n", err);
  2547. return err;
  2548. }
  2549. module_init(fman_load);
  2550. static void __exit fman_unload(void)
  2551. {
  2552. platform_driver_unregister(&fman_driver);
  2553. }
  2554. module_exit(fman_unload);
  2555. MODULE_LICENSE("Dual BSD/GPL");
  2556. MODULE_DESCRIPTION("Freescale DPAA Frame Manager driver");