liquidio_common.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904
  1. /**********************************************************************
  2. * Author: Cavium, Inc.
  3. *
  4. * Contact: support@cavium.com
  5. * Please include "LiquidIO" in the subject.
  6. *
  7. * Copyright (c) 2003-2016 Cavium, Inc.
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more details.
  17. ***********************************************************************/
  18. /*! \file liquidio_common.h
  19. * \brief Common: Structures and macros used in PCI-NIC package by core and
  20. * host driver.
  21. */
  22. #ifndef __LIQUIDIO_COMMON_H__
  23. #define __LIQUIDIO_COMMON_H__
  24. #include "octeon_config.h"
  25. #define LIQUIDIO_PACKAGE ""
  26. #define LIQUIDIO_BASE_MAJOR_VERSION 1
  27. #define LIQUIDIO_BASE_MINOR_VERSION 6
  28. #define LIQUIDIO_BASE_MICRO_VERSION 1
  29. #define LIQUIDIO_BASE_VERSION __stringify(LIQUIDIO_BASE_MAJOR_VERSION) "." \
  30. __stringify(LIQUIDIO_BASE_MINOR_VERSION)
  31. #define LIQUIDIO_MICRO_VERSION "." __stringify(LIQUIDIO_BASE_MICRO_VERSION)
  32. #define LIQUIDIO_VERSION LIQUIDIO_PACKAGE \
  33. __stringify(LIQUIDIO_BASE_MAJOR_VERSION) "." \
  34. __stringify(LIQUIDIO_BASE_MINOR_VERSION) \
  35. "." __stringify(LIQUIDIO_BASE_MICRO_VERSION)
  36. struct lio_version {
  37. u16 major;
  38. u16 minor;
  39. u16 micro;
  40. u16 reserved;
  41. };
  42. #define CONTROL_IQ 0
  43. /** Tag types used by Octeon cores in its work. */
  44. enum octeon_tag_type {
  45. ORDERED_TAG = 0,
  46. ATOMIC_TAG = 1,
  47. NULL_TAG = 2,
  48. NULL_NULL_TAG = 3
  49. };
  50. /* pre-defined host->NIC tag values */
  51. #define LIO_CONTROL (0x11111110)
  52. #define LIO_DATA(i) (0x11111111 + (i))
  53. /* Opcodes used by host driver/apps to perform operations on the core.
  54. * These are used to identify the major subsystem that the operation
  55. * is for.
  56. */
  57. #define OPCODE_CORE 0 /* used for generic core operations */
  58. #define OPCODE_NIC 1 /* used for NIC operations */
  59. /* Subcodes are used by host driver/apps to identify the sub-operation
  60. * for the core. They only need to by unique for a given subsystem.
  61. */
  62. #define OPCODE_SUBCODE(op, sub) ((((op) & 0x0f) << 8) | ((sub) & 0x7f))
  63. /** OPCODE_CORE subcodes. For future use. */
  64. /** OPCODE_NIC subcodes */
  65. /* This subcode is sent by core PCI driver to indicate cores are ready. */
  66. #define OPCODE_NIC_CORE_DRV_ACTIVE 0x01
  67. #define OPCODE_NIC_NW_DATA 0x02 /* network packet data */
  68. #define OPCODE_NIC_CMD 0x03
  69. #define OPCODE_NIC_INFO 0x04
  70. #define OPCODE_NIC_PORT_STATS 0x05
  71. #define OPCODE_NIC_MDIO45 0x06
  72. #define OPCODE_NIC_TIMESTAMP 0x07
  73. #define OPCODE_NIC_INTRMOD_CFG 0x08
  74. #define OPCODE_NIC_IF_CFG 0x09
  75. #define OPCODE_NIC_VF_DRV_NOTICE 0x0A
  76. #define OPCODE_NIC_INTRMOD_PARAMS 0x0B
  77. #define VF_DRV_LOADED 1
  78. #define VF_DRV_REMOVED -1
  79. #define VF_DRV_MACADDR_CHANGED 2
  80. #define CORE_DRV_TEST_SCATTER_OP 0xFFF5
  81. /* Application codes advertised by the core driver initialization packet. */
  82. #define CVM_DRV_APP_START 0x0
  83. #define CVM_DRV_NO_APP 0
  84. #define CVM_DRV_APP_COUNT 0x2
  85. #define CVM_DRV_BASE_APP (CVM_DRV_APP_START + 0x0)
  86. #define CVM_DRV_NIC_APP (CVM_DRV_APP_START + 0x1)
  87. #define CVM_DRV_INVALID_APP (CVM_DRV_APP_START + 0x2)
  88. #define CVM_DRV_APP_END (CVM_DRV_INVALID_APP - 1)
  89. #define BYTES_PER_DHLEN_UNIT 8
  90. #define MAX_REG_CNT 2000000U
  91. #define INTRNAMSIZ 32
  92. #define IRQ_NAME_OFF(i) ((i) * INTRNAMSIZ)
  93. #define MAX_IOQ_INTERRUPTS_PER_PF (64 * 2)
  94. #define MAX_IOQ_INTERRUPTS_PER_VF (8 * 2)
  95. #define SCR2_BIT_FW_LOADED 63
  96. static inline u32 incr_index(u32 index, u32 count, u32 max)
  97. {
  98. if ((index + count) >= max)
  99. index = index + count - max;
  100. else
  101. index += count;
  102. return index;
  103. }
  104. #define OCT_BOARD_NAME 32
  105. #define OCT_SERIAL_LEN 64
  106. /* Structure used by core driver to send indication that the Octeon
  107. * application is ready.
  108. */
  109. struct octeon_core_setup {
  110. u64 corefreq;
  111. char boardname[OCT_BOARD_NAME];
  112. char board_serial_number[OCT_SERIAL_LEN];
  113. u64 board_rev_major;
  114. u64 board_rev_minor;
  115. };
  116. /*--------------------------- SCATTER GATHER ENTRY -----------------------*/
  117. /* The Scatter-Gather List Entry. The scatter or gather component used with
  118. * a Octeon input instruction has this format.
  119. */
  120. struct octeon_sg_entry {
  121. /** The first 64 bit gives the size of data in each dptr.*/
  122. union {
  123. u16 size[4];
  124. u64 size64;
  125. } u;
  126. /** The 4 dptr pointers for this entry. */
  127. u64 ptr[4];
  128. };
  129. #define OCT_SG_ENTRY_SIZE (sizeof(struct octeon_sg_entry))
  130. /* \brief Add size to gather list
  131. * @param sg_entry scatter/gather entry
  132. * @param size size to add
  133. * @param pos position to add it.
  134. */
  135. static inline void add_sg_size(struct octeon_sg_entry *sg_entry,
  136. u16 size,
  137. u32 pos)
  138. {
  139. #ifdef __BIG_ENDIAN_BITFIELD
  140. sg_entry->u.size[pos] = size;
  141. #else
  142. sg_entry->u.size[3 - pos] = size;
  143. #endif
  144. }
  145. /*------------------------- End Scatter/Gather ---------------------------*/
  146. #define OCTNET_FRM_LENGTH_SIZE 8
  147. #define OCTNET_FRM_PTP_HEADER_SIZE 8
  148. #define OCTNET_FRM_HEADER_SIZE 22 /* VLAN + Ethernet */
  149. #define OCTNET_MIN_FRM_SIZE 64
  150. #define OCTNET_MAX_FRM_SIZE (16000 + OCTNET_FRM_HEADER_SIZE)
  151. #define OCTNET_DEFAULT_FRM_SIZE (1500 + OCTNET_FRM_HEADER_SIZE)
  152. /** NIC Commands are sent using this Octeon Input Queue */
  153. #define OCTNET_CMD_Q 0
  154. /* NIC Command types */
  155. #define OCTNET_CMD_CHANGE_MTU 0x1
  156. #define OCTNET_CMD_CHANGE_MACADDR 0x2
  157. #define OCTNET_CMD_CHANGE_DEVFLAGS 0x3
  158. #define OCTNET_CMD_RX_CTL 0x4
  159. #define OCTNET_CMD_SET_MULTI_LIST 0x5
  160. #define OCTNET_CMD_CLEAR_STATS 0x6
  161. /* command for setting the speed, duplex & autoneg */
  162. #define OCTNET_CMD_SET_SETTINGS 0x7
  163. #define OCTNET_CMD_SET_FLOW_CTL 0x8
  164. #define OCTNET_CMD_MDIO_READ_WRITE 0x9
  165. #define OCTNET_CMD_GPIO_ACCESS 0xA
  166. #define OCTNET_CMD_LRO_ENABLE 0xB
  167. #define OCTNET_CMD_LRO_DISABLE 0xC
  168. #define OCTNET_CMD_SET_RSS 0xD
  169. #define OCTNET_CMD_WRITE_SA 0xE
  170. #define OCTNET_CMD_DELETE_SA 0xF
  171. #define OCTNET_CMD_UPDATE_SA 0x12
  172. #define OCTNET_CMD_TNL_RX_CSUM_CTL 0x10
  173. #define OCTNET_CMD_TNL_TX_CSUM_CTL 0x11
  174. #define OCTNET_CMD_IPSECV2_AH_ESP_CTL 0x13
  175. #define OCTNET_CMD_VERBOSE_ENABLE 0x14
  176. #define OCTNET_CMD_VERBOSE_DISABLE 0x15
  177. #define OCTNET_CMD_VLAN_FILTER_CTL 0x16
  178. #define OCTNET_CMD_ADD_VLAN_FILTER 0x17
  179. #define OCTNET_CMD_DEL_VLAN_FILTER 0x18
  180. #define OCTNET_CMD_VXLAN_PORT_CONFIG 0x19
  181. #define OCTNET_CMD_ID_ACTIVE 0x1a
  182. #define OCTNET_CMD_SET_UC_LIST 0x1b
  183. #define OCTNET_CMD_SET_VF_LINKSTATE 0x1c
  184. #define OCTNET_CMD_QUEUE_COUNT_CTL 0x1f
  185. #define OCTNET_CMD_VXLAN_PORT_ADD 0x0
  186. #define OCTNET_CMD_VXLAN_PORT_DEL 0x1
  187. #define OCTNET_CMD_RXCSUM_ENABLE 0x0
  188. #define OCTNET_CMD_RXCSUM_DISABLE 0x1
  189. #define OCTNET_CMD_TXCSUM_ENABLE 0x0
  190. #define OCTNET_CMD_TXCSUM_DISABLE 0x1
  191. #define OCTNET_CMD_VLAN_FILTER_ENABLE 0x1
  192. #define OCTNET_CMD_VLAN_FILTER_DISABLE 0x0
  193. #define LIO_CMD_WAIT_TM 100
  194. /* RX(packets coming from wire) Checksum verification flags */
  195. /* TCP/UDP csum */
  196. #define CNNIC_L4SUM_VERIFIED 0x1
  197. #define CNNIC_IPSUM_VERIFIED 0x2
  198. #define CNNIC_TUN_CSUM_VERIFIED 0x4
  199. #define CNNIC_CSUM_VERIFIED (CNNIC_IPSUM_VERIFIED | CNNIC_L4SUM_VERIFIED)
  200. /*LROIPV4 and LROIPV6 Flags*/
  201. #define OCTNIC_LROIPV4 0x1
  202. #define OCTNIC_LROIPV6 0x2
  203. /* Interface flags communicated between host driver and core app. */
  204. enum octnet_ifflags {
  205. OCTNET_IFFLAG_PROMISC = 0x01,
  206. OCTNET_IFFLAG_ALLMULTI = 0x02,
  207. OCTNET_IFFLAG_MULTICAST = 0x04,
  208. OCTNET_IFFLAG_BROADCAST = 0x08,
  209. OCTNET_IFFLAG_UNICAST = 0x10
  210. };
  211. /* wqe
  212. * --------------- 0
  213. * | wqe word0-3 |
  214. * --------------- 32
  215. * | PCI IH |
  216. * --------------- 40
  217. * | RPTR |
  218. * --------------- 48
  219. * | PCI IRH |
  220. * --------------- 56
  221. * | OCT_NET_CMD |
  222. * --------------- 64
  223. * | Addtl 8-BData |
  224. * | |
  225. * ---------------
  226. */
  227. union octnet_cmd {
  228. u64 u64;
  229. struct {
  230. #ifdef __BIG_ENDIAN_BITFIELD
  231. u64 cmd:5;
  232. u64 more:6; /* How many udd words follow the command */
  233. u64 reserved:29;
  234. u64 param1:16;
  235. u64 param2:8;
  236. #else
  237. u64 param2:8;
  238. u64 param1:16;
  239. u64 reserved:29;
  240. u64 more:6;
  241. u64 cmd:5;
  242. #endif
  243. } s;
  244. };
  245. #define OCTNET_CMD_SIZE (sizeof(union octnet_cmd))
  246. /*pkiih3 + irh + ossp[0] + ossp[1] + rdp + rptr = 40 bytes */
  247. #define LIO_SOFTCMDRESP_IH2 40
  248. #define LIO_SOFTCMDRESP_IH3 (40 + 8)
  249. #define LIO_PCICMD_O2 24
  250. #define LIO_PCICMD_O3 (24 + 8)
  251. /* Instruction Header(DPI) - for OCTEON-III models */
  252. struct octeon_instr_ih3 {
  253. #ifdef __BIG_ENDIAN_BITFIELD
  254. /** Reserved3 */
  255. u64 reserved3:1;
  256. /** Gather indicator 1=gather*/
  257. u64 gather:1;
  258. /** Data length OR no. of entries in gather list */
  259. u64 dlengsz:14;
  260. /** Front Data size */
  261. u64 fsz:6;
  262. /** Reserved2 */
  263. u64 reserved2:4;
  264. /** PKI port kind - PKIND */
  265. u64 pkind:6;
  266. /** Reserved1 */
  267. u64 reserved1:32;
  268. #else
  269. /** Reserved1 */
  270. u64 reserved1:32;
  271. /** PKI port kind - PKIND */
  272. u64 pkind:6;
  273. /** Reserved2 */
  274. u64 reserved2:4;
  275. /** Front Data size */
  276. u64 fsz:6;
  277. /** Data length OR no. of entries in gather list */
  278. u64 dlengsz:14;
  279. /** Gather indicator 1=gather*/
  280. u64 gather:1;
  281. /** Reserved3 */
  282. u64 reserved3:1;
  283. #endif
  284. };
  285. /* Optional PKI Instruction Header(PKI IH) - for OCTEON-III models */
  286. /** BIG ENDIAN format. */
  287. struct octeon_instr_pki_ih3 {
  288. #ifdef __BIG_ENDIAN_BITFIELD
  289. /** Wider bit */
  290. u64 w:1;
  291. /** Raw mode indicator 1 = RAW */
  292. u64 raw:1;
  293. /** Use Tag */
  294. u64 utag:1;
  295. /** Use QPG */
  296. u64 uqpg:1;
  297. /** Reserved2 */
  298. u64 reserved2:1;
  299. /** Parse Mode */
  300. u64 pm:3;
  301. /** Skip Length */
  302. u64 sl:8;
  303. /** Use Tag Type */
  304. u64 utt:1;
  305. /** Tag type */
  306. u64 tagtype:2;
  307. /** Reserved1 */
  308. u64 reserved1:2;
  309. /** QPG Value */
  310. u64 qpg:11;
  311. /** Tag Value */
  312. u64 tag:32;
  313. #else
  314. /** Tag Value */
  315. u64 tag:32;
  316. /** QPG Value */
  317. u64 qpg:11;
  318. /** Reserved1 */
  319. u64 reserved1:2;
  320. /** Tag type */
  321. u64 tagtype:2;
  322. /** Use Tag Type */
  323. u64 utt:1;
  324. /** Skip Length */
  325. u64 sl:8;
  326. /** Parse Mode */
  327. u64 pm:3;
  328. /** Reserved2 */
  329. u64 reserved2:1;
  330. /** Use QPG */
  331. u64 uqpg:1;
  332. /** Use Tag */
  333. u64 utag:1;
  334. /** Raw mode indicator 1 = RAW */
  335. u64 raw:1;
  336. /** Wider bit */
  337. u64 w:1;
  338. #endif
  339. };
  340. /** Instruction Header */
  341. struct octeon_instr_ih2 {
  342. #ifdef __BIG_ENDIAN_BITFIELD
  343. /** Raw mode indicator 1 = RAW */
  344. u64 raw:1;
  345. /** Gather indicator 1=gather*/
  346. u64 gather:1;
  347. /** Data length OR no. of entries in gather list */
  348. u64 dlengsz:14;
  349. /** Front Data size */
  350. u64 fsz:6;
  351. /** Packet Order / Work Unit selection (1 of 8)*/
  352. u64 qos:3;
  353. /** Core group selection (1 of 16) */
  354. u64 grp:4;
  355. /** Short Raw Packet Indicator 1=short raw pkt */
  356. u64 rs:1;
  357. /** Tag type */
  358. u64 tagtype:2;
  359. /** Tag Value */
  360. u64 tag:32;
  361. #else
  362. /** Tag Value */
  363. u64 tag:32;
  364. /** Tag type */
  365. u64 tagtype:2;
  366. /** Short Raw Packet Indicator 1=short raw pkt */
  367. u64 rs:1;
  368. /** Core group selection (1 of 16) */
  369. u64 grp:4;
  370. /** Packet Order / Work Unit selection (1 of 8)*/
  371. u64 qos:3;
  372. /** Front Data size */
  373. u64 fsz:6;
  374. /** Data length OR no. of entries in gather list */
  375. u64 dlengsz:14;
  376. /** Gather indicator 1=gather*/
  377. u64 gather:1;
  378. /** Raw mode indicator 1 = RAW */
  379. u64 raw:1;
  380. #endif
  381. };
  382. /** Input Request Header */
  383. struct octeon_instr_irh {
  384. #ifdef __BIG_ENDIAN_BITFIELD
  385. u64 opcode:4;
  386. u64 rflag:1;
  387. u64 subcode:7;
  388. u64 vlan:12;
  389. u64 priority:3;
  390. u64 reserved:5;
  391. u64 ossp:32; /* opcode/subcode specific parameters */
  392. #else
  393. u64 ossp:32; /* opcode/subcode specific parameters */
  394. u64 reserved:5;
  395. u64 priority:3;
  396. u64 vlan:12;
  397. u64 subcode:7;
  398. u64 rflag:1;
  399. u64 opcode:4;
  400. #endif
  401. };
  402. /** Return Data Parameters */
  403. struct octeon_instr_rdp {
  404. #ifdef __BIG_ENDIAN_BITFIELD
  405. u64 reserved:49;
  406. u64 pcie_port:3;
  407. u64 rlen:12;
  408. #else
  409. u64 rlen:12;
  410. u64 pcie_port:3;
  411. u64 reserved:49;
  412. #endif
  413. };
  414. /** Receive Header */
  415. union octeon_rh {
  416. #ifdef __BIG_ENDIAN_BITFIELD
  417. u64 u64;
  418. struct {
  419. u64 opcode:4;
  420. u64 subcode:8;
  421. u64 len:3; /** additional 64-bit words */
  422. u64 reserved:17;
  423. u64 ossp:32; /** opcode/subcode specific parameters */
  424. } r;
  425. struct {
  426. u64 opcode:4;
  427. u64 subcode:8;
  428. u64 len:3; /** additional 64-bit words */
  429. u64 extra:28;
  430. u64 vlan:12;
  431. u64 priority:3;
  432. u64 csum_verified:3; /** checksum verified. */
  433. u64 has_hwtstamp:1; /** Has hardware timestamp. 1 = yes. */
  434. u64 encap_on:1;
  435. u64 has_hash:1; /** Has hash (rth or rss). 1 = yes. */
  436. } r_dh;
  437. struct {
  438. u64 opcode:4;
  439. u64 subcode:8;
  440. u64 len:3; /** additional 64-bit words */
  441. u64 reserved:11;
  442. u64 num_gmx_ports:8;
  443. u64 max_nic_ports:10;
  444. u64 app_cap_flags:4;
  445. u64 app_mode:8;
  446. u64 pkind:8;
  447. } r_core_drv_init;
  448. struct {
  449. u64 opcode:4;
  450. u64 subcode:8;
  451. u64 len:3; /** additional 64-bit words */
  452. u64 reserved:8;
  453. u64 extra:25;
  454. u64 gmxport:16;
  455. } r_nic_info;
  456. #else
  457. u64 u64;
  458. struct {
  459. u64 ossp:32; /** opcode/subcode specific parameters */
  460. u64 reserved:17;
  461. u64 len:3; /** additional 64-bit words */
  462. u64 subcode:8;
  463. u64 opcode:4;
  464. } r;
  465. struct {
  466. u64 has_hash:1; /** Has hash (rth or rss). 1 = yes. */
  467. u64 encap_on:1;
  468. u64 has_hwtstamp:1; /** 1 = has hwtstamp */
  469. u64 csum_verified:3; /** checksum verified. */
  470. u64 priority:3;
  471. u64 vlan:12;
  472. u64 extra:28;
  473. u64 len:3; /** additional 64-bit words */
  474. u64 subcode:8;
  475. u64 opcode:4;
  476. } r_dh;
  477. struct {
  478. u64 pkind:8;
  479. u64 app_mode:8;
  480. u64 app_cap_flags:4;
  481. u64 max_nic_ports:10;
  482. u64 num_gmx_ports:8;
  483. u64 reserved:11;
  484. u64 len:3; /** additional 64-bit words */
  485. u64 subcode:8;
  486. u64 opcode:4;
  487. } r_core_drv_init;
  488. struct {
  489. u64 gmxport:16;
  490. u64 extra:25;
  491. u64 reserved:8;
  492. u64 len:3; /** additional 64-bit words */
  493. u64 subcode:8;
  494. u64 opcode:4;
  495. } r_nic_info;
  496. #endif
  497. };
  498. #define OCT_RH_SIZE (sizeof(union octeon_rh))
  499. union octnic_packet_params {
  500. u32 u32;
  501. struct {
  502. #ifdef __BIG_ENDIAN_BITFIELD
  503. u32 reserved:24;
  504. u32 ip_csum:1; /* Perform IP header checksum(s) */
  505. /* Perform Outer transport header checksum */
  506. u32 transport_csum:1;
  507. /* Find tunnel, and perform transport csum. */
  508. u32 tnl_csum:1;
  509. u32 tsflag:1; /* Timestamp this packet */
  510. u32 ipsec_ops:4; /* IPsec operation */
  511. #else
  512. u32 ipsec_ops:4;
  513. u32 tsflag:1;
  514. u32 tnl_csum:1;
  515. u32 transport_csum:1;
  516. u32 ip_csum:1;
  517. u32 reserved:24;
  518. #endif
  519. } s;
  520. };
  521. /** Status of a RGMII Link on Octeon as seen by core driver. */
  522. union oct_link_status {
  523. u64 u64;
  524. struct {
  525. #ifdef __BIG_ENDIAN_BITFIELD
  526. u64 duplex:8;
  527. u64 mtu:16;
  528. u64 speed:16;
  529. u64 link_up:1;
  530. u64 autoneg:1;
  531. u64 if_mode:5;
  532. u64 pause:1;
  533. u64 flashing:1;
  534. u64 reserved:15;
  535. #else
  536. u64 reserved:15;
  537. u64 flashing:1;
  538. u64 pause:1;
  539. u64 if_mode:5;
  540. u64 autoneg:1;
  541. u64 link_up:1;
  542. u64 speed:16;
  543. u64 mtu:16;
  544. u64 duplex:8;
  545. #endif
  546. } s;
  547. };
  548. /** The txpciq info passed to host from the firmware */
  549. union oct_txpciq {
  550. u64 u64;
  551. struct {
  552. #ifdef __BIG_ENDIAN_BITFIELD
  553. u64 q_no:8;
  554. u64 port:8;
  555. u64 pkind:6;
  556. u64 use_qpg:1;
  557. u64 qpg:11;
  558. u64 reserved:30;
  559. #else
  560. u64 reserved:30;
  561. u64 qpg:11;
  562. u64 use_qpg:1;
  563. u64 pkind:6;
  564. u64 port:8;
  565. u64 q_no:8;
  566. #endif
  567. } s;
  568. };
  569. /** The rxpciq info passed to host from the firmware */
  570. union oct_rxpciq {
  571. u64 u64;
  572. struct {
  573. #ifdef __BIG_ENDIAN_BITFIELD
  574. u64 q_no:8;
  575. u64 reserved:56;
  576. #else
  577. u64 reserved:56;
  578. u64 q_no:8;
  579. #endif
  580. } s;
  581. };
  582. /** Information for a OCTEON ethernet interface shared between core & host. */
  583. struct oct_link_info {
  584. union oct_link_status link;
  585. u64 hw_addr;
  586. #ifdef __BIG_ENDIAN_BITFIELD
  587. u64 gmxport:16;
  588. u64 macaddr_is_admin_asgnd:1;
  589. u64 rsvd:31;
  590. u64 num_txpciq:8;
  591. u64 num_rxpciq:8;
  592. #else
  593. u64 num_rxpciq:8;
  594. u64 num_txpciq:8;
  595. u64 rsvd:31;
  596. u64 macaddr_is_admin_asgnd:1;
  597. u64 gmxport:16;
  598. #endif
  599. union oct_txpciq txpciq[MAX_IOQS_PER_NICIF];
  600. union oct_rxpciq rxpciq[MAX_IOQS_PER_NICIF];
  601. };
  602. #define OCT_LINK_INFO_SIZE (sizeof(struct oct_link_info))
  603. struct liquidio_if_cfg_info {
  604. u64 iqmask; /** mask for IQs enabled for the port */
  605. u64 oqmask; /** mask for OQs enabled for the port */
  606. struct oct_link_info linfo; /** initial link information */
  607. char liquidio_firmware_version[32];
  608. };
  609. /** Stats for each NIC port in RX direction. */
  610. struct nic_rx_stats {
  611. /* link-level stats */
  612. u64 total_rcvd;
  613. u64 bytes_rcvd;
  614. u64 total_bcst;
  615. u64 total_mcst;
  616. u64 runts;
  617. u64 ctl_rcvd;
  618. u64 fifo_err; /* Accounts for over/under-run of buffers */
  619. u64 dmac_drop;
  620. u64 fcs_err;
  621. u64 jabber_err;
  622. u64 l2_err;
  623. u64 frame_err;
  624. /* firmware stats */
  625. u64 fw_total_rcvd;
  626. u64 fw_total_fwd;
  627. u64 fw_total_fwd_bytes;
  628. u64 fw_err_pko;
  629. u64 fw_err_link;
  630. u64 fw_err_drop;
  631. u64 fw_rx_vxlan;
  632. u64 fw_rx_vxlan_err;
  633. /* LRO */
  634. u64 fw_lro_pkts; /* Number of packets that are LROed */
  635. u64 fw_lro_octs; /* Number of octets that are LROed */
  636. u64 fw_total_lro; /* Number of LRO packets formed */
  637. u64 fw_lro_aborts; /* Number of times lRO of packet aborted */
  638. u64 fw_lro_aborts_port;
  639. u64 fw_lro_aborts_seq;
  640. u64 fw_lro_aborts_tsval;
  641. u64 fw_lro_aborts_timer;
  642. /* intrmod: packet forward rate */
  643. u64 fwd_rate;
  644. };
  645. /** Stats for each NIC port in RX direction. */
  646. struct nic_tx_stats {
  647. /* link-level stats */
  648. u64 total_pkts_sent;
  649. u64 total_bytes_sent;
  650. u64 mcast_pkts_sent;
  651. u64 bcast_pkts_sent;
  652. u64 ctl_sent;
  653. u64 one_collision_sent; /* Packets sent after one collision*/
  654. u64 multi_collision_sent; /* Packets sent after multiple collision*/
  655. u64 max_collision_fail; /* Packets not sent due to max collisions */
  656. u64 max_deferral_fail; /* Packets not sent due to max deferrals */
  657. u64 fifo_err; /* Accounts for over/under-run of buffers */
  658. u64 runts;
  659. u64 total_collisions; /* Total number of collisions detected */
  660. /* firmware stats */
  661. u64 fw_total_sent;
  662. u64 fw_total_fwd;
  663. u64 fw_total_fwd_bytes;
  664. u64 fw_err_pko;
  665. u64 fw_err_link;
  666. u64 fw_err_drop;
  667. u64 fw_err_tso;
  668. u64 fw_tso; /* number of tso requests */
  669. u64 fw_tso_fwd; /* number of packets segmented in tso */
  670. u64 fw_tx_vxlan;
  671. u64 fw_err_pki;
  672. };
  673. struct oct_link_stats {
  674. struct nic_rx_stats fromwire;
  675. struct nic_tx_stats fromhost;
  676. };
  677. static inline int opcode_slow_path(union octeon_rh *rh)
  678. {
  679. u16 subcode1, subcode2;
  680. subcode1 = OPCODE_SUBCODE((rh)->r.opcode, (rh)->r.subcode);
  681. subcode2 = OPCODE_SUBCODE(OPCODE_NIC, OPCODE_NIC_NW_DATA);
  682. return (subcode2 != subcode1);
  683. }
  684. #define LIO68XX_LED_CTRL_ADDR 0x3501
  685. #define LIO68XX_LED_CTRL_CFGON 0x1f
  686. #define LIO68XX_LED_CTRL_CFGOFF 0x100
  687. #define LIO68XX_LED_BEACON_ADDR 0x3508
  688. #define LIO68XX_LED_BEACON_CFGON 0x47fd
  689. #define LIO68XX_LED_BEACON_CFGOFF 0x11fc
  690. #define VITESSE_PHY_GPIO_DRIVEON 0x1
  691. #define VITESSE_PHY_GPIO_CFG 0x8
  692. #define VITESSE_PHY_GPIO_DRIVEOFF 0x4
  693. #define VITESSE_PHY_GPIO_HIGH 0x2
  694. #define VITESSE_PHY_GPIO_LOW 0x3
  695. #define LED_IDENTIFICATION_ON 0x1
  696. #define LED_IDENTIFICATION_OFF 0x0
  697. struct oct_mdio_cmd {
  698. u64 op;
  699. u64 mdio_addr;
  700. u64 value1;
  701. u64 value2;
  702. u64 value3;
  703. };
  704. #define OCT_LINK_STATS_SIZE (sizeof(struct oct_link_stats))
  705. struct oct_intrmod_cfg {
  706. u64 rx_enable;
  707. u64 tx_enable;
  708. u64 check_intrvl;
  709. u64 maxpkt_ratethr;
  710. u64 minpkt_ratethr;
  711. u64 rx_maxcnt_trigger;
  712. u64 rx_mincnt_trigger;
  713. u64 rx_maxtmr_trigger;
  714. u64 rx_mintmr_trigger;
  715. u64 tx_mincnt_trigger;
  716. u64 tx_maxcnt_trigger;
  717. u64 rx_frames;
  718. u64 tx_frames;
  719. u64 rx_usecs;
  720. };
  721. #define BASE_QUEUE_NOT_REQUESTED 65535
  722. union oct_nic_if_cfg {
  723. u64 u64;
  724. struct {
  725. #ifdef __BIG_ENDIAN_BITFIELD
  726. u64 base_queue:16;
  727. u64 num_iqueues:16;
  728. u64 num_oqueues:16;
  729. u64 gmx_port_id:8;
  730. u64 vf_id:8;
  731. #else
  732. u64 vf_id:8;
  733. u64 gmx_port_id:8;
  734. u64 num_oqueues:16;
  735. u64 num_iqueues:16;
  736. u64 base_queue:16;
  737. #endif
  738. } s;
  739. };
  740. #endif