lio_ethtool.c 83 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911
  1. /**********************************************************************
  2. * Author: Cavium, Inc.
  3. *
  4. * Contact: support@cavium.com
  5. * Please include "LiquidIO" in the subject.
  6. *
  7. * Copyright (c) 2003-2016 Cavium, Inc.
  8. *
  9. * This file is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License, Version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This file is distributed in the hope that it will be useful, but
  14. * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
  15. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
  16. * NONINFRINGEMENT. See the GNU General Public License for more details.
  17. ***********************************************************************/
  18. #include <linux/netdevice.h>
  19. #include <linux/net_tstamp.h>
  20. #include <linux/pci.h>
  21. #include "liquidio_common.h"
  22. #include "octeon_droq.h"
  23. #include "octeon_iq.h"
  24. #include "response_manager.h"
  25. #include "octeon_device.h"
  26. #include "octeon_nic.h"
  27. #include "octeon_main.h"
  28. #include "octeon_network.h"
  29. #include "cn66xx_regs.h"
  30. #include "cn66xx_device.h"
  31. #include "cn23xx_pf_device.h"
  32. #include "cn23xx_vf_device.h"
  33. static int lio_reset_queues(struct net_device *netdev, uint32_t num_qs);
  34. static int octnet_get_link_stats(struct net_device *netdev);
  35. struct oct_intrmod_context {
  36. int octeon_id;
  37. wait_queue_head_t wc;
  38. int cond;
  39. int status;
  40. };
  41. struct oct_intrmod_resp {
  42. u64 rh;
  43. struct oct_intrmod_cfg intrmod;
  44. u64 status;
  45. };
  46. struct oct_mdio_cmd_context {
  47. int octeon_id;
  48. wait_queue_head_t wc;
  49. int cond;
  50. };
  51. struct oct_mdio_cmd_resp {
  52. u64 rh;
  53. struct oct_mdio_cmd resp;
  54. u64 status;
  55. };
  56. #define OCT_MDIO45_RESP_SIZE (sizeof(struct oct_mdio_cmd_resp))
  57. /* Octeon's interface mode of operation */
  58. enum {
  59. INTERFACE_MODE_DISABLED,
  60. INTERFACE_MODE_RGMII,
  61. INTERFACE_MODE_GMII,
  62. INTERFACE_MODE_SPI,
  63. INTERFACE_MODE_PCIE,
  64. INTERFACE_MODE_XAUI,
  65. INTERFACE_MODE_SGMII,
  66. INTERFACE_MODE_PICMG,
  67. INTERFACE_MODE_NPI,
  68. INTERFACE_MODE_LOOP,
  69. INTERFACE_MODE_SRIO,
  70. INTERFACE_MODE_ILK,
  71. INTERFACE_MODE_RXAUI,
  72. INTERFACE_MODE_QSGMII,
  73. INTERFACE_MODE_AGL,
  74. INTERFACE_MODE_XLAUI,
  75. INTERFACE_MODE_XFI,
  76. INTERFACE_MODE_10G_KR,
  77. INTERFACE_MODE_40G_KR4,
  78. INTERFACE_MODE_MIXED,
  79. };
  80. #define OCT_ETHTOOL_REGDUMP_LEN 4096
  81. #define OCT_ETHTOOL_REGDUMP_LEN_23XX (4096 * 11)
  82. #define OCT_ETHTOOL_REGDUMP_LEN_23XX_VF (4096 * 2)
  83. #define OCT_ETHTOOL_REGSVER 1
  84. /* statistics of PF */
  85. static const char oct_stats_strings[][ETH_GSTRING_LEN] = {
  86. "rx_packets",
  87. "tx_packets",
  88. "rx_bytes",
  89. "tx_bytes",
  90. "rx_errors", /*jabber_err+l2_err+frame_err */
  91. "tx_errors", /*fw_err_pko+fw_err_link+fw_err_drop */
  92. "rx_dropped", /*st->fromwire.total_rcvd - st->fromwire.fw_total_rcvd +
  93. *st->fromwire.dmac_drop + st->fromwire.fw_err_drop
  94. */
  95. "tx_dropped",
  96. "tx_total_sent",
  97. "tx_total_fwd",
  98. "tx_err_pko",
  99. "tx_err_pki",
  100. "tx_err_link",
  101. "tx_err_drop",
  102. "tx_tso",
  103. "tx_tso_packets",
  104. "tx_tso_err",
  105. "tx_vxlan",
  106. "mac_tx_total_pkts",
  107. "mac_tx_total_bytes",
  108. "mac_tx_mcast_pkts",
  109. "mac_tx_bcast_pkts",
  110. "mac_tx_ctl_packets", /*oct->link_stats.fromhost.ctl_sent */
  111. "mac_tx_total_collisions",
  112. "mac_tx_one_collision",
  113. "mac_tx_multi_collison",
  114. "mac_tx_max_collision_fail",
  115. "mac_tx_max_deferal_fail",
  116. "mac_tx_fifo_err",
  117. "mac_tx_runts",
  118. "rx_total_rcvd",
  119. "rx_total_fwd",
  120. "rx_jabber_err",
  121. "rx_l2_err",
  122. "rx_frame_err",
  123. "rx_err_pko",
  124. "rx_err_link",
  125. "rx_err_drop",
  126. "rx_vxlan",
  127. "rx_vxlan_err",
  128. "rx_lro_pkts",
  129. "rx_lro_bytes",
  130. "rx_total_lro",
  131. "rx_lro_aborts",
  132. "rx_lro_aborts_port",
  133. "rx_lro_aborts_seq",
  134. "rx_lro_aborts_tsval",
  135. "rx_lro_aborts_timer",
  136. "rx_fwd_rate",
  137. "mac_rx_total_rcvd",
  138. "mac_rx_bytes",
  139. "mac_rx_total_bcst",
  140. "mac_rx_total_mcst",
  141. "mac_rx_runts",
  142. "mac_rx_ctl_packets",
  143. "mac_rx_fifo_err",
  144. "mac_rx_dma_drop",
  145. "mac_rx_fcs_err",
  146. "link_state_changes",
  147. };
  148. /* statistics of VF */
  149. static const char oct_vf_stats_strings[][ETH_GSTRING_LEN] = {
  150. "rx_packets",
  151. "tx_packets",
  152. "rx_bytes",
  153. "tx_bytes",
  154. "rx_errors", /* jabber_err + l2_err+frame_err */
  155. "tx_errors", /* fw_err_pko + fw_err_link+fw_err_drop */
  156. "rx_dropped", /* total_rcvd - fw_total_rcvd + dmac_drop + fw_err_drop */
  157. "tx_dropped",
  158. "link_state_changes",
  159. };
  160. /* statistics of host tx queue */
  161. static const char oct_iq_stats_strings[][ETH_GSTRING_LEN] = {
  162. "packets", /*oct->instr_queue[iq_no]->stats.tx_done*/
  163. "bytes", /*oct->instr_queue[iq_no]->stats.tx_tot_bytes*/
  164. "dropped",
  165. "iq_busy",
  166. "sgentry_sent",
  167. "fw_instr_posted",
  168. "fw_instr_processed",
  169. "fw_instr_dropped",
  170. "fw_bytes_sent",
  171. "tso",
  172. "vxlan",
  173. "txq_restart",
  174. };
  175. /* statistics of host rx queue */
  176. static const char oct_droq_stats_strings[][ETH_GSTRING_LEN] = {
  177. "packets", /*oct->droq[oq_no]->stats.rx_pkts_received */
  178. "bytes", /*oct->droq[oq_no]->stats.rx_bytes_received */
  179. "dropped", /*oct->droq[oq_no]->stats.rx_dropped+
  180. *oct->droq[oq_no]->stats.dropped_nodispatch+
  181. *oct->droq[oq_no]->stats.dropped_toomany+
  182. *oct->droq[oq_no]->stats.dropped_nomem
  183. */
  184. "dropped_nomem",
  185. "dropped_toomany",
  186. "fw_dropped",
  187. "fw_pkts_received",
  188. "fw_bytes_received",
  189. "fw_dropped_nodispatch",
  190. "vxlan",
  191. "buffer_alloc_failure",
  192. };
  193. /* LiquidIO driver private flags */
  194. static const char oct_priv_flags_strings[][ETH_GSTRING_LEN] = {
  195. };
  196. #define OCTNIC_NCMD_AUTONEG_ON 0x1
  197. #define OCTNIC_NCMD_PHY_ON 0x2
  198. static int lio_get_link_ksettings(struct net_device *netdev,
  199. struct ethtool_link_ksettings *ecmd)
  200. {
  201. struct lio *lio = GET_LIO(netdev);
  202. struct octeon_device *oct = lio->oct_dev;
  203. struct oct_link_info *linfo;
  204. u32 supported = 0, advertising = 0;
  205. linfo = &lio->linfo;
  206. if (linfo->link.s.if_mode == INTERFACE_MODE_XAUI ||
  207. linfo->link.s.if_mode == INTERFACE_MODE_RXAUI ||
  208. linfo->link.s.if_mode == INTERFACE_MODE_XLAUI ||
  209. linfo->link.s.if_mode == INTERFACE_MODE_XFI) {
  210. ecmd->base.port = PORT_FIBRE;
  211. if (linfo->link.s.speed == SPEED_10000) {
  212. supported = SUPPORTED_10000baseT_Full;
  213. advertising = ADVERTISED_10000baseT_Full;
  214. }
  215. supported |= SUPPORTED_FIBRE | SUPPORTED_Pause;
  216. advertising |= ADVERTISED_Pause;
  217. ethtool_convert_legacy_u32_to_link_mode(
  218. ecmd->link_modes.supported, supported);
  219. ethtool_convert_legacy_u32_to_link_mode(
  220. ecmd->link_modes.advertising, advertising);
  221. ecmd->base.autoneg = AUTONEG_DISABLE;
  222. } else {
  223. dev_err(&oct->pci_dev->dev, "Unknown link interface reported %d\n",
  224. linfo->link.s.if_mode);
  225. }
  226. if (linfo->link.s.link_up) {
  227. ecmd->base.speed = linfo->link.s.speed;
  228. ecmd->base.duplex = linfo->link.s.duplex;
  229. } else {
  230. ecmd->base.speed = SPEED_UNKNOWN;
  231. ecmd->base.duplex = DUPLEX_UNKNOWN;
  232. }
  233. return 0;
  234. }
  235. static void
  236. lio_get_drvinfo(struct net_device *netdev, struct ethtool_drvinfo *drvinfo)
  237. {
  238. struct lio *lio;
  239. struct octeon_device *oct;
  240. lio = GET_LIO(netdev);
  241. oct = lio->oct_dev;
  242. memset(drvinfo, 0, sizeof(struct ethtool_drvinfo));
  243. strcpy(drvinfo->driver, "liquidio");
  244. strcpy(drvinfo->version, LIQUIDIO_VERSION);
  245. strncpy(drvinfo->fw_version, oct->fw_info.liquidio_firmware_version,
  246. ETHTOOL_FWVERS_LEN);
  247. strncpy(drvinfo->bus_info, pci_name(oct->pci_dev), 32);
  248. }
  249. static void
  250. lio_get_vf_drvinfo(struct net_device *netdev, struct ethtool_drvinfo *drvinfo)
  251. {
  252. struct octeon_device *oct;
  253. struct lio *lio;
  254. lio = GET_LIO(netdev);
  255. oct = lio->oct_dev;
  256. memset(drvinfo, 0, sizeof(struct ethtool_drvinfo));
  257. strcpy(drvinfo->driver, "liquidio_vf");
  258. strcpy(drvinfo->version, LIQUIDIO_VERSION);
  259. strncpy(drvinfo->fw_version, oct->fw_info.liquidio_firmware_version,
  260. ETHTOOL_FWVERS_LEN);
  261. strncpy(drvinfo->bus_info, pci_name(oct->pci_dev), 32);
  262. }
  263. static int
  264. lio_send_queue_count_update(struct net_device *netdev, uint32_t num_queues)
  265. {
  266. struct lio *lio = GET_LIO(netdev);
  267. struct octeon_device *oct = lio->oct_dev;
  268. struct octnic_ctrl_pkt nctrl;
  269. int ret = 0;
  270. memset(&nctrl, 0, sizeof(struct octnic_ctrl_pkt));
  271. nctrl.ncmd.u64 = 0;
  272. nctrl.ncmd.s.cmd = OCTNET_CMD_QUEUE_COUNT_CTL;
  273. nctrl.ncmd.s.param1 = num_queues;
  274. nctrl.ncmd.s.param2 = num_queues;
  275. nctrl.iq_no = lio->linfo.txpciq[0].s.q_no;
  276. nctrl.wait_time = 100;
  277. nctrl.netpndev = (u64)netdev;
  278. nctrl.cb_fn = liquidio_link_ctrl_cmd_completion;
  279. ret = octnet_send_nic_ctrl_pkt(lio->oct_dev, &nctrl);
  280. if (ret < 0) {
  281. dev_err(&oct->pci_dev->dev, "Failed to send Queue reset command (ret: 0x%x)\n",
  282. ret);
  283. return -1;
  284. }
  285. return 0;
  286. }
  287. static void
  288. lio_ethtool_get_channels(struct net_device *dev,
  289. struct ethtool_channels *channel)
  290. {
  291. struct lio *lio = GET_LIO(dev);
  292. struct octeon_device *oct = lio->oct_dev;
  293. u32 max_rx = 0, max_tx = 0, tx_count = 0, rx_count = 0;
  294. u32 combined_count = 0, max_combined = 0;
  295. if (OCTEON_CN6XXX(oct)) {
  296. struct octeon_config *conf6x = CHIP_CONF(oct, cn6xxx);
  297. max_rx = CFG_GET_OQ_MAX_Q(conf6x);
  298. max_tx = CFG_GET_IQ_MAX_Q(conf6x);
  299. rx_count = CFG_GET_NUM_RXQS_NIC_IF(conf6x, lio->ifidx);
  300. tx_count = CFG_GET_NUM_TXQS_NIC_IF(conf6x, lio->ifidx);
  301. } else if (OCTEON_CN23XX_PF(oct)) {
  302. max_combined = lio->linfo.num_txpciq;
  303. combined_count = oct->num_iqs;
  304. } else if (OCTEON_CN23XX_VF(oct)) {
  305. u64 reg_val = 0ULL;
  306. u64 ctrl = CN23XX_VF_SLI_IQ_PKT_CONTROL64(0);
  307. reg_val = octeon_read_csr64(oct, ctrl);
  308. reg_val = reg_val >> CN23XX_PKT_INPUT_CTL_RPVF_POS;
  309. max_combined = reg_val & CN23XX_PKT_INPUT_CTL_RPVF_MASK;
  310. combined_count = oct->num_iqs;
  311. }
  312. channel->max_rx = max_rx;
  313. channel->max_tx = max_tx;
  314. channel->max_combined = max_combined;
  315. channel->rx_count = rx_count;
  316. channel->tx_count = tx_count;
  317. channel->combined_count = combined_count;
  318. }
  319. static int
  320. lio_irq_reallocate_irqs(struct octeon_device *oct, uint32_t num_ioqs)
  321. {
  322. struct msix_entry *msix_entries;
  323. int num_msix_irqs = 0;
  324. int i;
  325. if (!oct->msix_on)
  326. return 0;
  327. /* Disable the input and output queues now. No more packets will
  328. * arrive from Octeon.
  329. */
  330. oct->fn_list.disable_interrupt(oct, OCTEON_ALL_INTR);
  331. if (oct->msix_on) {
  332. if (OCTEON_CN23XX_PF(oct))
  333. num_msix_irqs = oct->num_msix_irqs - 1;
  334. else if (OCTEON_CN23XX_VF(oct))
  335. num_msix_irqs = oct->num_msix_irqs;
  336. msix_entries = (struct msix_entry *)oct->msix_entries;
  337. for (i = 0; i < num_msix_irqs; i++) {
  338. if (oct->ioq_vector[i].vector) {
  339. /* clear the affinity_cpumask */
  340. irq_set_affinity_hint(msix_entries[i].vector,
  341. NULL);
  342. free_irq(msix_entries[i].vector,
  343. &oct->ioq_vector[i]);
  344. oct->ioq_vector[i].vector = 0;
  345. }
  346. }
  347. /* non-iov vector's argument is oct struct */
  348. if (OCTEON_CN23XX_PF(oct))
  349. free_irq(msix_entries[i].vector, oct);
  350. pci_disable_msix(oct->pci_dev);
  351. kfree(oct->msix_entries);
  352. oct->msix_entries = NULL;
  353. }
  354. kfree(oct->irq_name_storage);
  355. oct->irq_name_storage = NULL;
  356. if (octeon_setup_interrupt(oct, num_ioqs)) {
  357. dev_info(&oct->pci_dev->dev, "Setup interrupt failed\n");
  358. return 1;
  359. }
  360. /* Enable Octeon device interrupts */
  361. oct->fn_list.enable_interrupt(oct, OCTEON_ALL_INTR);
  362. return 0;
  363. }
  364. static int
  365. lio_ethtool_set_channels(struct net_device *dev,
  366. struct ethtool_channels *channel)
  367. {
  368. u32 combined_count, max_combined;
  369. struct lio *lio = GET_LIO(dev);
  370. struct octeon_device *oct = lio->oct_dev;
  371. int stopped = 0;
  372. if (strcmp(oct->fw_info.liquidio_firmware_version, "1.6.1") < 0) {
  373. dev_err(&oct->pci_dev->dev, "Minimum firmware version required is 1.6.1\n");
  374. return -EINVAL;
  375. }
  376. if (!channel->combined_count || channel->other_count ||
  377. channel->rx_count || channel->tx_count)
  378. return -EINVAL;
  379. combined_count = channel->combined_count;
  380. if (OCTEON_CN23XX_PF(oct)) {
  381. max_combined = channel->max_combined;
  382. } else if (OCTEON_CN23XX_VF(oct)) {
  383. u64 reg_val = 0ULL;
  384. u64 ctrl = CN23XX_VF_SLI_IQ_PKT_CONTROL64(0);
  385. reg_val = octeon_read_csr64(oct, ctrl);
  386. reg_val = reg_val >> CN23XX_PKT_INPUT_CTL_RPVF_POS;
  387. max_combined = reg_val & CN23XX_PKT_INPUT_CTL_RPVF_MASK;
  388. } else {
  389. return -EINVAL;
  390. }
  391. if (combined_count > max_combined || combined_count < 1)
  392. return -EINVAL;
  393. if (combined_count == oct->num_iqs)
  394. return 0;
  395. ifstate_set(lio, LIO_IFSTATE_RESETTING);
  396. if (netif_running(dev)) {
  397. dev->netdev_ops->ndo_stop(dev);
  398. stopped = 1;
  399. }
  400. if (lio_reset_queues(dev, combined_count))
  401. return -EINVAL;
  402. lio_irq_reallocate_irqs(oct, combined_count);
  403. if (stopped)
  404. dev->netdev_ops->ndo_open(dev);
  405. ifstate_reset(lio, LIO_IFSTATE_RESETTING);
  406. return 0;
  407. }
  408. static int lio_get_eeprom_len(struct net_device *netdev)
  409. {
  410. u8 buf[192];
  411. struct lio *lio = GET_LIO(netdev);
  412. struct octeon_device *oct_dev = lio->oct_dev;
  413. struct octeon_board_info *board_info;
  414. int len;
  415. board_info = (struct octeon_board_info *)(&oct_dev->boardinfo);
  416. len = sprintf(buf, "boardname:%s serialnum:%s maj:%lld min:%lld\n",
  417. board_info->name, board_info->serial_number,
  418. board_info->major, board_info->minor);
  419. return len;
  420. }
  421. static int
  422. lio_get_eeprom(struct net_device *netdev, struct ethtool_eeprom *eeprom,
  423. u8 *bytes)
  424. {
  425. struct lio *lio = GET_LIO(netdev);
  426. struct octeon_device *oct_dev = lio->oct_dev;
  427. struct octeon_board_info *board_info;
  428. if (eeprom->offset)
  429. return -EINVAL;
  430. eeprom->magic = oct_dev->pci_dev->vendor;
  431. board_info = (struct octeon_board_info *)(&oct_dev->boardinfo);
  432. sprintf((char *)bytes,
  433. "boardname:%s serialnum:%s maj:%lld min:%lld\n",
  434. board_info->name, board_info->serial_number,
  435. board_info->major, board_info->minor);
  436. return 0;
  437. }
  438. static int octnet_gpio_access(struct net_device *netdev, int addr, int val)
  439. {
  440. struct lio *lio = GET_LIO(netdev);
  441. struct octeon_device *oct = lio->oct_dev;
  442. struct octnic_ctrl_pkt nctrl;
  443. int ret = 0;
  444. memset(&nctrl, 0, sizeof(struct octnic_ctrl_pkt));
  445. nctrl.ncmd.u64 = 0;
  446. nctrl.ncmd.s.cmd = OCTNET_CMD_GPIO_ACCESS;
  447. nctrl.ncmd.s.param1 = addr;
  448. nctrl.ncmd.s.param2 = val;
  449. nctrl.iq_no = lio->linfo.txpciq[0].s.q_no;
  450. nctrl.wait_time = 100;
  451. nctrl.netpndev = (u64)netdev;
  452. nctrl.cb_fn = liquidio_link_ctrl_cmd_completion;
  453. ret = octnet_send_nic_ctrl_pkt(lio->oct_dev, &nctrl);
  454. if (ret < 0) {
  455. dev_err(&oct->pci_dev->dev, "Failed to configure gpio value\n");
  456. return -EINVAL;
  457. }
  458. return 0;
  459. }
  460. static int octnet_id_active(struct net_device *netdev, int val)
  461. {
  462. struct lio *lio = GET_LIO(netdev);
  463. struct octeon_device *oct = lio->oct_dev;
  464. struct octnic_ctrl_pkt nctrl;
  465. int ret = 0;
  466. memset(&nctrl, 0, sizeof(struct octnic_ctrl_pkt));
  467. nctrl.ncmd.u64 = 0;
  468. nctrl.ncmd.s.cmd = OCTNET_CMD_ID_ACTIVE;
  469. nctrl.ncmd.s.param1 = val;
  470. nctrl.iq_no = lio->linfo.txpciq[0].s.q_no;
  471. nctrl.wait_time = 100;
  472. nctrl.netpndev = (u64)netdev;
  473. nctrl.cb_fn = liquidio_link_ctrl_cmd_completion;
  474. ret = octnet_send_nic_ctrl_pkt(lio->oct_dev, &nctrl);
  475. if (ret < 0) {
  476. dev_err(&oct->pci_dev->dev, "Failed to configure gpio value\n");
  477. return -EINVAL;
  478. }
  479. return 0;
  480. }
  481. /* Callback for when mdio command response arrives
  482. */
  483. static void octnet_mdio_resp_callback(struct octeon_device *oct,
  484. u32 status,
  485. void *buf)
  486. {
  487. struct oct_mdio_cmd_context *mdio_cmd_ctx;
  488. struct octeon_soft_command *sc = (struct octeon_soft_command *)buf;
  489. mdio_cmd_ctx = (struct oct_mdio_cmd_context *)sc->ctxptr;
  490. oct = lio_get_device(mdio_cmd_ctx->octeon_id);
  491. if (status) {
  492. dev_err(&oct->pci_dev->dev, "MIDO instruction failed. Status: %llx\n",
  493. CVM_CAST64(status));
  494. WRITE_ONCE(mdio_cmd_ctx->cond, -1);
  495. } else {
  496. WRITE_ONCE(mdio_cmd_ctx->cond, 1);
  497. }
  498. wake_up_interruptible(&mdio_cmd_ctx->wc);
  499. }
  500. /* This routine provides PHY access routines for
  501. * mdio clause45 .
  502. */
  503. static int
  504. octnet_mdio45_access(struct lio *lio, int op, int loc, int *value)
  505. {
  506. struct octeon_device *oct_dev = lio->oct_dev;
  507. struct octeon_soft_command *sc;
  508. struct oct_mdio_cmd_resp *mdio_cmd_rsp;
  509. struct oct_mdio_cmd_context *mdio_cmd_ctx;
  510. struct oct_mdio_cmd *mdio_cmd;
  511. int retval = 0;
  512. sc = (struct octeon_soft_command *)
  513. octeon_alloc_soft_command(oct_dev,
  514. sizeof(struct oct_mdio_cmd),
  515. sizeof(struct oct_mdio_cmd_resp),
  516. sizeof(struct oct_mdio_cmd_context));
  517. if (!sc)
  518. return -ENOMEM;
  519. mdio_cmd_ctx = (struct oct_mdio_cmd_context *)sc->ctxptr;
  520. mdio_cmd_rsp = (struct oct_mdio_cmd_resp *)sc->virtrptr;
  521. mdio_cmd = (struct oct_mdio_cmd *)sc->virtdptr;
  522. WRITE_ONCE(mdio_cmd_ctx->cond, 0);
  523. mdio_cmd_ctx->octeon_id = lio_get_device_id(oct_dev);
  524. mdio_cmd->op = op;
  525. mdio_cmd->mdio_addr = loc;
  526. if (op)
  527. mdio_cmd->value1 = *value;
  528. octeon_swap_8B_data((u64 *)mdio_cmd, sizeof(struct oct_mdio_cmd) / 8);
  529. sc->iq_no = lio->linfo.txpciq[0].s.q_no;
  530. octeon_prepare_soft_command(oct_dev, sc, OPCODE_NIC, OPCODE_NIC_MDIO45,
  531. 0, 0, 0);
  532. sc->wait_time = 1000;
  533. sc->callback = octnet_mdio_resp_callback;
  534. sc->callback_arg = sc;
  535. init_waitqueue_head(&mdio_cmd_ctx->wc);
  536. retval = octeon_send_soft_command(oct_dev, sc);
  537. if (retval == IQ_SEND_FAILED) {
  538. dev_err(&oct_dev->pci_dev->dev,
  539. "octnet_mdio45_access instruction failed status: %x\n",
  540. retval);
  541. retval = -EBUSY;
  542. } else {
  543. /* Sleep on a wait queue till the cond flag indicates that the
  544. * response arrived
  545. */
  546. sleep_cond(&mdio_cmd_ctx->wc, &mdio_cmd_ctx->cond);
  547. retval = mdio_cmd_rsp->status;
  548. if (retval) {
  549. dev_err(&oct_dev->pci_dev->dev, "octnet mdio45 access failed\n");
  550. retval = -EBUSY;
  551. } else {
  552. octeon_swap_8B_data((u64 *)(&mdio_cmd_rsp->resp),
  553. sizeof(struct oct_mdio_cmd) / 8);
  554. if (READ_ONCE(mdio_cmd_ctx->cond) == 1) {
  555. if (!op)
  556. *value = mdio_cmd_rsp->resp.value1;
  557. } else {
  558. retval = -EINVAL;
  559. }
  560. }
  561. }
  562. octeon_free_soft_command(oct_dev, sc);
  563. return retval;
  564. }
  565. static int lio_set_phys_id(struct net_device *netdev,
  566. enum ethtool_phys_id_state state)
  567. {
  568. struct lio *lio = GET_LIO(netdev);
  569. struct octeon_device *oct = lio->oct_dev;
  570. int value, ret;
  571. switch (state) {
  572. case ETHTOOL_ID_ACTIVE:
  573. if (oct->chip_id == OCTEON_CN66XX) {
  574. octnet_gpio_access(netdev, VITESSE_PHY_GPIO_CFG,
  575. VITESSE_PHY_GPIO_DRIVEON);
  576. return 2;
  577. } else if (oct->chip_id == OCTEON_CN68XX) {
  578. /* Save the current LED settings */
  579. ret = octnet_mdio45_access(lio, 0,
  580. LIO68XX_LED_BEACON_ADDR,
  581. &lio->phy_beacon_val);
  582. if (ret)
  583. return ret;
  584. ret = octnet_mdio45_access(lio, 0,
  585. LIO68XX_LED_CTRL_ADDR,
  586. &lio->led_ctrl_val);
  587. if (ret)
  588. return ret;
  589. /* Configure Beacon values */
  590. value = LIO68XX_LED_BEACON_CFGON;
  591. ret = octnet_mdio45_access(lio, 1,
  592. LIO68XX_LED_BEACON_ADDR,
  593. &value);
  594. if (ret)
  595. return ret;
  596. value = LIO68XX_LED_CTRL_CFGON;
  597. ret = octnet_mdio45_access(lio, 1,
  598. LIO68XX_LED_CTRL_ADDR,
  599. &value);
  600. if (ret)
  601. return ret;
  602. } else if (oct->chip_id == OCTEON_CN23XX_PF_VID) {
  603. octnet_id_active(netdev, LED_IDENTIFICATION_ON);
  604. /* returns 0 since updates are asynchronous */
  605. return 0;
  606. } else {
  607. return -EINVAL;
  608. }
  609. break;
  610. case ETHTOOL_ID_ON:
  611. if (oct->chip_id == OCTEON_CN66XX)
  612. octnet_gpio_access(netdev, VITESSE_PHY_GPIO_CFG,
  613. VITESSE_PHY_GPIO_HIGH);
  614. else
  615. return -EINVAL;
  616. break;
  617. case ETHTOOL_ID_OFF:
  618. if (oct->chip_id == OCTEON_CN66XX)
  619. octnet_gpio_access(netdev, VITESSE_PHY_GPIO_CFG,
  620. VITESSE_PHY_GPIO_LOW);
  621. else
  622. return -EINVAL;
  623. break;
  624. case ETHTOOL_ID_INACTIVE:
  625. if (oct->chip_id == OCTEON_CN66XX) {
  626. octnet_gpio_access(netdev, VITESSE_PHY_GPIO_CFG,
  627. VITESSE_PHY_GPIO_DRIVEOFF);
  628. } else if (oct->chip_id == OCTEON_CN68XX) {
  629. /* Restore LED settings */
  630. ret = octnet_mdio45_access(lio, 1,
  631. LIO68XX_LED_CTRL_ADDR,
  632. &lio->led_ctrl_val);
  633. if (ret)
  634. return ret;
  635. ret = octnet_mdio45_access(lio, 1,
  636. LIO68XX_LED_BEACON_ADDR,
  637. &lio->phy_beacon_val);
  638. if (ret)
  639. return ret;
  640. } else if (oct->chip_id == OCTEON_CN23XX_PF_VID) {
  641. octnet_id_active(netdev, LED_IDENTIFICATION_OFF);
  642. return 0;
  643. } else {
  644. return -EINVAL;
  645. }
  646. break;
  647. default:
  648. return -EINVAL;
  649. }
  650. return 0;
  651. }
  652. static void
  653. lio_ethtool_get_ringparam(struct net_device *netdev,
  654. struct ethtool_ringparam *ering)
  655. {
  656. struct lio *lio = GET_LIO(netdev);
  657. struct octeon_device *oct = lio->oct_dev;
  658. u32 tx_max_pending = 0, rx_max_pending = 0, tx_pending = 0,
  659. rx_pending = 0;
  660. if (ifstate_check(lio, LIO_IFSTATE_RESETTING))
  661. return;
  662. if (OCTEON_CN6XXX(oct)) {
  663. struct octeon_config *conf6x = CHIP_CONF(oct, cn6xxx);
  664. tx_max_pending = CN6XXX_MAX_IQ_DESCRIPTORS;
  665. rx_max_pending = CN6XXX_MAX_OQ_DESCRIPTORS;
  666. rx_pending = CFG_GET_NUM_RX_DESCS_NIC_IF(conf6x, lio->ifidx);
  667. tx_pending = CFG_GET_NUM_TX_DESCS_NIC_IF(conf6x, lio->ifidx);
  668. } else if (OCTEON_CN23XX_PF(oct) || OCTEON_CN23XX_VF(oct)) {
  669. tx_max_pending = CN23XX_MAX_IQ_DESCRIPTORS;
  670. rx_max_pending = CN23XX_MAX_OQ_DESCRIPTORS;
  671. rx_pending = oct->droq[0]->max_count;
  672. tx_pending = oct->instr_queue[0]->max_count;
  673. }
  674. ering->tx_pending = tx_pending;
  675. ering->tx_max_pending = tx_max_pending;
  676. ering->rx_pending = rx_pending;
  677. ering->rx_max_pending = rx_max_pending;
  678. ering->rx_mini_pending = 0;
  679. ering->rx_jumbo_pending = 0;
  680. ering->rx_mini_max_pending = 0;
  681. ering->rx_jumbo_max_pending = 0;
  682. }
  683. static int lio_reset_queues(struct net_device *netdev, uint32_t num_qs)
  684. {
  685. struct lio *lio = GET_LIO(netdev);
  686. struct octeon_device *oct = lio->oct_dev;
  687. struct napi_struct *napi, *n;
  688. int i, update = 0;
  689. if (wait_for_pending_requests(oct))
  690. dev_err(&oct->pci_dev->dev, "There were pending requests\n");
  691. if (lio_wait_for_instr_fetch(oct))
  692. dev_err(&oct->pci_dev->dev, "IQ had pending instructions\n");
  693. if (octeon_set_io_queues_off(oct)) {
  694. dev_err(&oct->pci_dev->dev, "setting io queues off failed\n");
  695. return -1;
  696. }
  697. /* Disable the input and output queues now. No more packets will
  698. * arrive from Octeon.
  699. */
  700. oct->fn_list.disable_io_queues(oct);
  701. /* Delete NAPI */
  702. list_for_each_entry_safe(napi, n, &netdev->napi_list, dev_list)
  703. netif_napi_del(napi);
  704. if (num_qs != oct->num_iqs) {
  705. netif_set_real_num_rx_queues(netdev, num_qs);
  706. netif_set_real_num_tx_queues(netdev, num_qs);
  707. update = 1;
  708. }
  709. for (i = 0; i < MAX_OCTEON_OUTPUT_QUEUES(oct); i++) {
  710. if (!(oct->io_qmask.oq & BIT_ULL(i)))
  711. continue;
  712. octeon_delete_droq(oct, i);
  713. }
  714. for (i = 0; i < MAX_OCTEON_INSTR_QUEUES(oct); i++) {
  715. if (!(oct->io_qmask.iq & BIT_ULL(i)))
  716. continue;
  717. octeon_delete_instr_queue(oct, i);
  718. }
  719. if (oct->fn_list.setup_device_regs(oct)) {
  720. dev_err(&oct->pci_dev->dev, "Failed to configure device registers\n");
  721. return -1;
  722. }
  723. if (liquidio_setup_io_queues(oct, 0, num_qs, num_qs)) {
  724. dev_err(&oct->pci_dev->dev, "IO queues initialization failed\n");
  725. return -1;
  726. }
  727. /* Enable the input and output queues for this Octeon device */
  728. if (oct->fn_list.enable_io_queues(oct)) {
  729. dev_err(&oct->pci_dev->dev, "Failed to enable input/output queues");
  730. return -1;
  731. }
  732. if (update && lio_send_queue_count_update(netdev, num_qs))
  733. return -1;
  734. return 0;
  735. }
  736. static int lio_ethtool_set_ringparam(struct net_device *netdev,
  737. struct ethtool_ringparam *ering)
  738. {
  739. u32 rx_count, tx_count, rx_count_old, tx_count_old;
  740. struct lio *lio = GET_LIO(netdev);
  741. struct octeon_device *oct = lio->oct_dev;
  742. int stopped = 0;
  743. if (!OCTEON_CN23XX_PF(oct) && !OCTEON_CN23XX_VF(oct))
  744. return -EINVAL;
  745. if (ering->rx_mini_pending || ering->rx_jumbo_pending)
  746. return -EINVAL;
  747. rx_count = clamp_t(u32, ering->rx_pending, CN23XX_MIN_OQ_DESCRIPTORS,
  748. CN23XX_MAX_OQ_DESCRIPTORS);
  749. tx_count = clamp_t(u32, ering->tx_pending, CN23XX_MIN_IQ_DESCRIPTORS,
  750. CN23XX_MAX_IQ_DESCRIPTORS);
  751. rx_count_old = oct->droq[0]->max_count;
  752. tx_count_old = oct->instr_queue[0]->max_count;
  753. if (rx_count == rx_count_old && tx_count == tx_count_old)
  754. return 0;
  755. ifstate_set(lio, LIO_IFSTATE_RESETTING);
  756. if (netif_running(netdev)) {
  757. netdev->netdev_ops->ndo_stop(netdev);
  758. stopped = 1;
  759. }
  760. /* Change RX/TX DESCS count */
  761. if (tx_count != tx_count_old)
  762. CFG_SET_NUM_TX_DESCS_NIC_IF(octeon_get_conf(oct), lio->ifidx,
  763. tx_count);
  764. if (rx_count != rx_count_old)
  765. CFG_SET_NUM_RX_DESCS_NIC_IF(octeon_get_conf(oct), lio->ifidx,
  766. rx_count);
  767. if (lio_reset_queues(netdev, lio->linfo.num_txpciq))
  768. goto err_lio_reset_queues;
  769. if (stopped)
  770. netdev->netdev_ops->ndo_open(netdev);
  771. ifstate_reset(lio, LIO_IFSTATE_RESETTING);
  772. return 0;
  773. err_lio_reset_queues:
  774. if (tx_count != tx_count_old)
  775. CFG_SET_NUM_TX_DESCS_NIC_IF(octeon_get_conf(oct), lio->ifidx,
  776. tx_count_old);
  777. if (rx_count != rx_count_old)
  778. CFG_SET_NUM_RX_DESCS_NIC_IF(octeon_get_conf(oct), lio->ifidx,
  779. rx_count_old);
  780. return -EINVAL;
  781. }
  782. static u32 lio_get_msglevel(struct net_device *netdev)
  783. {
  784. struct lio *lio = GET_LIO(netdev);
  785. return lio->msg_enable;
  786. }
  787. static void lio_set_msglevel(struct net_device *netdev, u32 msglvl)
  788. {
  789. struct lio *lio = GET_LIO(netdev);
  790. if ((msglvl ^ lio->msg_enable) & NETIF_MSG_HW) {
  791. if (msglvl & NETIF_MSG_HW)
  792. liquidio_set_feature(netdev,
  793. OCTNET_CMD_VERBOSE_ENABLE, 0);
  794. else
  795. liquidio_set_feature(netdev,
  796. OCTNET_CMD_VERBOSE_DISABLE, 0);
  797. }
  798. lio->msg_enable = msglvl;
  799. }
  800. static void lio_vf_set_msglevel(struct net_device *netdev, u32 msglvl)
  801. {
  802. struct lio *lio = GET_LIO(netdev);
  803. lio->msg_enable = msglvl;
  804. }
  805. static void
  806. lio_get_pauseparam(struct net_device *netdev, struct ethtool_pauseparam *pause)
  807. {
  808. /* Notes: Not supporting any auto negotiation in these
  809. * drivers. Just report pause frame support.
  810. */
  811. struct lio *lio = GET_LIO(netdev);
  812. struct octeon_device *oct = lio->oct_dev;
  813. pause->autoneg = 0;
  814. pause->tx_pause = oct->tx_pause;
  815. pause->rx_pause = oct->rx_pause;
  816. }
  817. static int
  818. lio_set_pauseparam(struct net_device *netdev, struct ethtool_pauseparam *pause)
  819. {
  820. /* Notes: Not supporting any auto negotiation in these
  821. * drivers.
  822. */
  823. struct lio *lio = GET_LIO(netdev);
  824. struct octeon_device *oct = lio->oct_dev;
  825. struct octnic_ctrl_pkt nctrl;
  826. struct oct_link_info *linfo = &lio->linfo;
  827. int ret = 0;
  828. if (oct->chip_id != OCTEON_CN23XX_PF_VID)
  829. return -EINVAL;
  830. if (linfo->link.s.duplex == 0) {
  831. /*no flow control for half duplex*/
  832. if (pause->rx_pause || pause->tx_pause)
  833. return -EINVAL;
  834. }
  835. /*do not support autoneg of link flow control*/
  836. if (pause->autoneg == AUTONEG_ENABLE)
  837. return -EINVAL;
  838. memset(&nctrl, 0, sizeof(struct octnic_ctrl_pkt));
  839. nctrl.ncmd.u64 = 0;
  840. nctrl.ncmd.s.cmd = OCTNET_CMD_SET_FLOW_CTL;
  841. nctrl.iq_no = lio->linfo.txpciq[0].s.q_no;
  842. nctrl.wait_time = 100;
  843. nctrl.netpndev = (u64)netdev;
  844. nctrl.cb_fn = liquidio_link_ctrl_cmd_completion;
  845. if (pause->rx_pause) {
  846. /*enable rx pause*/
  847. nctrl.ncmd.s.param1 = 1;
  848. } else {
  849. /*disable rx pause*/
  850. nctrl.ncmd.s.param1 = 0;
  851. }
  852. if (pause->tx_pause) {
  853. /*enable tx pause*/
  854. nctrl.ncmd.s.param2 = 1;
  855. } else {
  856. /*disable tx pause*/
  857. nctrl.ncmd.s.param2 = 0;
  858. }
  859. ret = octnet_send_nic_ctrl_pkt(lio->oct_dev, &nctrl);
  860. if (ret < 0) {
  861. dev_err(&oct->pci_dev->dev, "Failed to set pause parameter\n");
  862. return -EINVAL;
  863. }
  864. oct->rx_pause = pause->rx_pause;
  865. oct->tx_pause = pause->tx_pause;
  866. return 0;
  867. }
  868. static void
  869. lio_get_ethtool_stats(struct net_device *netdev,
  870. struct ethtool_stats *stats __attribute__((unused)),
  871. u64 *data)
  872. {
  873. struct lio *lio = GET_LIO(netdev);
  874. struct octeon_device *oct_dev = lio->oct_dev;
  875. struct net_device_stats *netstats = &netdev->stats;
  876. int i = 0, j;
  877. if (ifstate_check(lio, LIO_IFSTATE_RESETTING))
  878. return;
  879. netdev->netdev_ops->ndo_get_stats(netdev);
  880. octnet_get_link_stats(netdev);
  881. /*sum of oct->droq[oq_no]->stats->rx_pkts_received */
  882. data[i++] = CVM_CAST64(netstats->rx_packets);
  883. /*sum of oct->instr_queue[iq_no]->stats.tx_done */
  884. data[i++] = CVM_CAST64(netstats->tx_packets);
  885. /*sum of oct->droq[oq_no]->stats->rx_bytes_received */
  886. data[i++] = CVM_CAST64(netstats->rx_bytes);
  887. /*sum of oct->instr_queue[iq_no]->stats.tx_tot_bytes */
  888. data[i++] = CVM_CAST64(netstats->tx_bytes);
  889. data[i++] = CVM_CAST64(netstats->rx_errors);
  890. data[i++] = CVM_CAST64(netstats->tx_errors);
  891. /*sum of oct->droq[oq_no]->stats->rx_dropped +
  892. *oct->droq[oq_no]->stats->dropped_nodispatch +
  893. *oct->droq[oq_no]->stats->dropped_toomany +
  894. *oct->droq[oq_no]->stats->dropped_nomem
  895. */
  896. data[i++] = CVM_CAST64(netstats->rx_dropped);
  897. /*sum of oct->instr_queue[iq_no]->stats.tx_dropped */
  898. data[i++] = CVM_CAST64(netstats->tx_dropped);
  899. /* firmware tx stats */
  900. /*per_core_stats[cvmx_get_core_num()].link_stats[mdata->from_ifidx].
  901. *fromhost.fw_total_sent
  902. */
  903. data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.fw_total_sent);
  904. /*per_core_stats[i].link_stats[port].fromwire.fw_total_fwd */
  905. data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.fw_total_fwd);
  906. /*per_core_stats[j].link_stats[i].fromhost.fw_err_pko */
  907. data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.fw_err_pko);
  908. /*per_core_stats[j].link_stats[i].fromhost.fw_err_pki */
  909. data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.fw_err_pki);
  910. /*per_core_stats[j].link_stats[i].fromhost.fw_err_link */
  911. data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.fw_err_link);
  912. /*per_core_stats[cvmx_get_core_num()].link_stats[idx].fromhost.
  913. *fw_err_drop
  914. */
  915. data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.fw_err_drop);
  916. /*per_core_stats[cvmx_get_core_num()].link_stats[idx].fromhost.fw_tso */
  917. data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.fw_tso);
  918. /*per_core_stats[cvmx_get_core_num()].link_stats[idx].fromhost.
  919. *fw_tso_fwd
  920. */
  921. data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.fw_tso_fwd);
  922. /*per_core_stats[cvmx_get_core_num()].link_stats[idx].fromhost.
  923. *fw_err_tso
  924. */
  925. data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.fw_err_tso);
  926. /*per_core_stats[cvmx_get_core_num()].link_stats[idx].fromhost.
  927. *fw_tx_vxlan
  928. */
  929. data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.fw_tx_vxlan);
  930. /* mac tx statistics */
  931. /*CVMX_BGXX_CMRX_TX_STAT5 */
  932. data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.total_pkts_sent);
  933. /*CVMX_BGXX_CMRX_TX_STAT4 */
  934. data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.total_bytes_sent);
  935. /*CVMX_BGXX_CMRX_TX_STAT15 */
  936. data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.mcast_pkts_sent);
  937. /*CVMX_BGXX_CMRX_TX_STAT14 */
  938. data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.bcast_pkts_sent);
  939. /*CVMX_BGXX_CMRX_TX_STAT17 */
  940. data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.ctl_sent);
  941. /*CVMX_BGXX_CMRX_TX_STAT0 */
  942. data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.total_collisions);
  943. /*CVMX_BGXX_CMRX_TX_STAT3 */
  944. data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.one_collision_sent);
  945. /*CVMX_BGXX_CMRX_TX_STAT2 */
  946. data[i++] =
  947. CVM_CAST64(oct_dev->link_stats.fromhost.multi_collision_sent);
  948. /*CVMX_BGXX_CMRX_TX_STAT0 */
  949. data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.max_collision_fail);
  950. /*CVMX_BGXX_CMRX_TX_STAT1 */
  951. data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.max_deferral_fail);
  952. /*CVMX_BGXX_CMRX_TX_STAT16 */
  953. data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.fifo_err);
  954. /*CVMX_BGXX_CMRX_TX_STAT6 */
  955. data[i++] = CVM_CAST64(oct_dev->link_stats.fromhost.runts);
  956. /* RX firmware stats */
  957. /*per_core_stats[cvmx_get_core_num()].link_stats[ifidx].fromwire.
  958. *fw_total_rcvd
  959. */
  960. data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fw_total_rcvd);
  961. /*per_core_stats[cvmx_get_core_num()].link_stats[ifidx].fromwire.
  962. *fw_total_fwd
  963. */
  964. data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fw_total_fwd);
  965. /*per_core_stats[core_id].link_stats[ifidx].fromwire.jabber_err */
  966. data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.jabber_err);
  967. /*per_core_stats[core_id].link_stats[ifidx].fromwire.l2_err */
  968. data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.l2_err);
  969. /*per_core_stats[core_id].link_stats[ifidx].fromwire.frame_err */
  970. data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.frame_err);
  971. /*per_core_stats[cvmx_get_core_num()].link_stats[ifidx].fromwire.
  972. *fw_err_pko
  973. */
  974. data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fw_err_pko);
  975. /*per_core_stats[j].link_stats[i].fromwire.fw_err_link */
  976. data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fw_err_link);
  977. /*per_core_stats[cvmx_get_core_num()].link_stats[lro_ctx->ifidx].
  978. *fromwire.fw_err_drop
  979. */
  980. data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fw_err_drop);
  981. /*per_core_stats[cvmx_get_core_num()].link_stats[lro_ctx->ifidx].
  982. *fromwire.fw_rx_vxlan
  983. */
  984. data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fw_rx_vxlan);
  985. /*per_core_stats[cvmx_get_core_num()].link_stats[lro_ctx->ifidx].
  986. *fromwire.fw_rx_vxlan_err
  987. */
  988. data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fw_rx_vxlan_err);
  989. /* LRO */
  990. /*per_core_stats[cvmx_get_core_num()].link_stats[ifidx].fromwire.
  991. *fw_lro_pkts
  992. */
  993. data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fw_lro_pkts);
  994. /*per_core_stats[cvmx_get_core_num()].link_stats[ifidx].fromwire.
  995. *fw_lro_octs
  996. */
  997. data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fw_lro_octs);
  998. /*per_core_stats[j].link_stats[i].fromwire.fw_total_lro */
  999. data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fw_total_lro);
  1000. /*per_core_stats[j].link_stats[i].fromwire.fw_lro_aborts */
  1001. data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fw_lro_aborts);
  1002. /*per_core_stats[cvmx_get_core_num()].link_stats[ifidx].fromwire.
  1003. *fw_lro_aborts_port
  1004. */
  1005. data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fw_lro_aborts_port);
  1006. /*per_core_stats[cvmx_get_core_num()].link_stats[ifidx].fromwire.
  1007. *fw_lro_aborts_seq
  1008. */
  1009. data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fw_lro_aborts_seq);
  1010. /*per_core_stats[cvmx_get_core_num()].link_stats[ifidx].fromwire.
  1011. *fw_lro_aborts_tsval
  1012. */
  1013. data[i++] =
  1014. CVM_CAST64(oct_dev->link_stats.fromwire.fw_lro_aborts_tsval);
  1015. /*per_core_stats[cvmx_get_core_num()].link_stats[ifidx].fromwire.
  1016. *fw_lro_aborts_timer
  1017. */
  1018. /* intrmod: packet forward rate */
  1019. data[i++] =
  1020. CVM_CAST64(oct_dev->link_stats.fromwire.fw_lro_aborts_timer);
  1021. /*per_core_stats[j].link_stats[i].fromwire.fw_lro_aborts */
  1022. data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fwd_rate);
  1023. /* mac: link-level stats */
  1024. /*CVMX_BGXX_CMRX_RX_STAT0 */
  1025. data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.total_rcvd);
  1026. /*CVMX_BGXX_CMRX_RX_STAT1 */
  1027. data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.bytes_rcvd);
  1028. /*CVMX_PKI_STATX_STAT5 */
  1029. data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.total_bcst);
  1030. /*CVMX_PKI_STATX_STAT5 */
  1031. data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.total_mcst);
  1032. /*wqe->word2.err_code or wqe->word2.err_level */
  1033. data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.runts);
  1034. /*CVMX_BGXX_CMRX_RX_STAT2 */
  1035. data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.ctl_rcvd);
  1036. /*CVMX_BGXX_CMRX_RX_STAT6 */
  1037. data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fifo_err);
  1038. /*CVMX_BGXX_CMRX_RX_STAT4 */
  1039. data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.dmac_drop);
  1040. /*wqe->word2.err_code or wqe->word2.err_level */
  1041. data[i++] = CVM_CAST64(oct_dev->link_stats.fromwire.fcs_err);
  1042. /*lio->link_changes*/
  1043. data[i++] = CVM_CAST64(lio->link_changes);
  1044. for (j = 0; j < MAX_OCTEON_INSTR_QUEUES(oct_dev); j++) {
  1045. if (!(oct_dev->io_qmask.iq & BIT_ULL(j)))
  1046. continue;
  1047. /*packets to network port*/
  1048. /*# of packets tx to network */
  1049. data[i++] = CVM_CAST64(oct_dev->instr_queue[j]->stats.tx_done);
  1050. /*# of bytes tx to network */
  1051. data[i++] =
  1052. CVM_CAST64(oct_dev->instr_queue[j]->stats.tx_tot_bytes);
  1053. /*# of packets dropped */
  1054. data[i++] =
  1055. CVM_CAST64(oct_dev->instr_queue[j]->stats.tx_dropped);
  1056. /*# of tx fails due to queue full */
  1057. data[i++] =
  1058. CVM_CAST64(oct_dev->instr_queue[j]->stats.tx_iq_busy);
  1059. /*XXX gather entries sent */
  1060. data[i++] =
  1061. CVM_CAST64(oct_dev->instr_queue[j]->stats.sgentry_sent);
  1062. /*instruction to firmware: data and control */
  1063. /*# of instructions to the queue */
  1064. data[i++] =
  1065. CVM_CAST64(oct_dev->instr_queue[j]->stats.instr_posted);
  1066. /*# of instructions processed */
  1067. data[i++] = CVM_CAST64(
  1068. oct_dev->instr_queue[j]->stats.instr_processed);
  1069. /*# of instructions could not be processed */
  1070. data[i++] = CVM_CAST64(
  1071. oct_dev->instr_queue[j]->stats.instr_dropped);
  1072. /*bytes sent through the queue */
  1073. data[i++] =
  1074. CVM_CAST64(oct_dev->instr_queue[j]->stats.bytes_sent);
  1075. /*tso request*/
  1076. data[i++] = CVM_CAST64(oct_dev->instr_queue[j]->stats.tx_gso);
  1077. /*vxlan request*/
  1078. data[i++] = CVM_CAST64(oct_dev->instr_queue[j]->stats.tx_vxlan);
  1079. /*txq restart*/
  1080. data[i++] =
  1081. CVM_CAST64(oct_dev->instr_queue[j]->stats.tx_restart);
  1082. }
  1083. /* RX */
  1084. for (j = 0; j < MAX_OCTEON_OUTPUT_QUEUES(oct_dev); j++) {
  1085. if (!(oct_dev->io_qmask.oq & BIT_ULL(j)))
  1086. continue;
  1087. /*packets send to TCP/IP network stack */
  1088. /*# of packets to network stack */
  1089. data[i++] =
  1090. CVM_CAST64(oct_dev->droq[j]->stats.rx_pkts_received);
  1091. /*# of bytes to network stack */
  1092. data[i++] =
  1093. CVM_CAST64(oct_dev->droq[j]->stats.rx_bytes_received);
  1094. /*# of packets dropped */
  1095. data[i++] = CVM_CAST64(oct_dev->droq[j]->stats.dropped_nomem +
  1096. oct_dev->droq[j]->stats.dropped_toomany +
  1097. oct_dev->droq[j]->stats.rx_dropped);
  1098. data[i++] =
  1099. CVM_CAST64(oct_dev->droq[j]->stats.dropped_nomem);
  1100. data[i++] =
  1101. CVM_CAST64(oct_dev->droq[j]->stats.dropped_toomany);
  1102. data[i++] =
  1103. CVM_CAST64(oct_dev->droq[j]->stats.rx_dropped);
  1104. /*control and data path*/
  1105. data[i++] =
  1106. CVM_CAST64(oct_dev->droq[j]->stats.pkts_received);
  1107. data[i++] =
  1108. CVM_CAST64(oct_dev->droq[j]->stats.bytes_received);
  1109. data[i++] =
  1110. CVM_CAST64(oct_dev->droq[j]->stats.dropped_nodispatch);
  1111. data[i++] =
  1112. CVM_CAST64(oct_dev->droq[j]->stats.rx_vxlan);
  1113. data[i++] =
  1114. CVM_CAST64(oct_dev->droq[j]->stats.rx_alloc_failure);
  1115. }
  1116. }
  1117. static void lio_vf_get_ethtool_stats(struct net_device *netdev,
  1118. struct ethtool_stats *stats
  1119. __attribute__((unused)),
  1120. u64 *data)
  1121. {
  1122. struct net_device_stats *netstats = &netdev->stats;
  1123. struct lio *lio = GET_LIO(netdev);
  1124. struct octeon_device *oct_dev = lio->oct_dev;
  1125. int i = 0, j, vj;
  1126. if (ifstate_check(lio, LIO_IFSTATE_RESETTING))
  1127. return;
  1128. netdev->netdev_ops->ndo_get_stats(netdev);
  1129. /* sum of oct->droq[oq_no]->stats->rx_pkts_received */
  1130. data[i++] = CVM_CAST64(netstats->rx_packets);
  1131. /* sum of oct->instr_queue[iq_no]->stats.tx_done */
  1132. data[i++] = CVM_CAST64(netstats->tx_packets);
  1133. /* sum of oct->droq[oq_no]->stats->rx_bytes_received */
  1134. data[i++] = CVM_CAST64(netstats->rx_bytes);
  1135. /* sum of oct->instr_queue[iq_no]->stats.tx_tot_bytes */
  1136. data[i++] = CVM_CAST64(netstats->tx_bytes);
  1137. data[i++] = CVM_CAST64(netstats->rx_errors);
  1138. data[i++] = CVM_CAST64(netstats->tx_errors);
  1139. /* sum of oct->droq[oq_no]->stats->rx_dropped +
  1140. * oct->droq[oq_no]->stats->dropped_nodispatch +
  1141. * oct->droq[oq_no]->stats->dropped_toomany +
  1142. * oct->droq[oq_no]->stats->dropped_nomem
  1143. */
  1144. data[i++] = CVM_CAST64(netstats->rx_dropped);
  1145. /* sum of oct->instr_queue[iq_no]->stats.tx_dropped */
  1146. data[i++] = CVM_CAST64(netstats->tx_dropped);
  1147. /* lio->link_changes */
  1148. data[i++] = CVM_CAST64(lio->link_changes);
  1149. for (vj = 0; vj < oct_dev->num_iqs; vj++) {
  1150. j = lio->linfo.txpciq[vj].s.q_no;
  1151. /* packets to network port */
  1152. /* # of packets tx to network */
  1153. data[i++] = CVM_CAST64(oct_dev->instr_queue[j]->stats.tx_done);
  1154. /* # of bytes tx to network */
  1155. data[i++] = CVM_CAST64(
  1156. oct_dev->instr_queue[j]->stats.tx_tot_bytes);
  1157. /* # of packets dropped */
  1158. data[i++] = CVM_CAST64(
  1159. oct_dev->instr_queue[j]->stats.tx_dropped);
  1160. /* # of tx fails due to queue full */
  1161. data[i++] = CVM_CAST64(
  1162. oct_dev->instr_queue[j]->stats.tx_iq_busy);
  1163. /* XXX gather entries sent */
  1164. data[i++] = CVM_CAST64(
  1165. oct_dev->instr_queue[j]->stats.sgentry_sent);
  1166. /* instruction to firmware: data and control */
  1167. /* # of instructions to the queue */
  1168. data[i++] = CVM_CAST64(
  1169. oct_dev->instr_queue[j]->stats.instr_posted);
  1170. /* # of instructions processed */
  1171. data[i++] =
  1172. CVM_CAST64(oct_dev->instr_queue[j]->stats.instr_processed);
  1173. /* # of instructions could not be processed */
  1174. data[i++] =
  1175. CVM_CAST64(oct_dev->instr_queue[j]->stats.instr_dropped);
  1176. /* bytes sent through the queue */
  1177. data[i++] = CVM_CAST64(
  1178. oct_dev->instr_queue[j]->stats.bytes_sent);
  1179. /* tso request */
  1180. data[i++] = CVM_CAST64(oct_dev->instr_queue[j]->stats.tx_gso);
  1181. /* vxlan request */
  1182. data[i++] = CVM_CAST64(oct_dev->instr_queue[j]->stats.tx_vxlan);
  1183. /* txq restart */
  1184. data[i++] = CVM_CAST64(
  1185. oct_dev->instr_queue[j]->stats.tx_restart);
  1186. }
  1187. /* RX */
  1188. for (vj = 0; vj < oct_dev->num_oqs; vj++) {
  1189. j = lio->linfo.rxpciq[vj].s.q_no;
  1190. /* packets send to TCP/IP network stack */
  1191. /* # of packets to network stack */
  1192. data[i++] = CVM_CAST64(
  1193. oct_dev->droq[j]->stats.rx_pkts_received);
  1194. /* # of bytes to network stack */
  1195. data[i++] = CVM_CAST64(
  1196. oct_dev->droq[j]->stats.rx_bytes_received);
  1197. data[i++] = CVM_CAST64(oct_dev->droq[j]->stats.dropped_nomem +
  1198. oct_dev->droq[j]->stats.dropped_toomany +
  1199. oct_dev->droq[j]->stats.rx_dropped);
  1200. data[i++] = CVM_CAST64(oct_dev->droq[j]->stats.dropped_nomem);
  1201. data[i++] = CVM_CAST64(oct_dev->droq[j]->stats.dropped_toomany);
  1202. data[i++] = CVM_CAST64(oct_dev->droq[j]->stats.rx_dropped);
  1203. /* control and data path */
  1204. data[i++] = CVM_CAST64(oct_dev->droq[j]->stats.pkts_received);
  1205. data[i++] = CVM_CAST64(oct_dev->droq[j]->stats.bytes_received);
  1206. data[i++] =
  1207. CVM_CAST64(oct_dev->droq[j]->stats.dropped_nodispatch);
  1208. data[i++] = CVM_CAST64(oct_dev->droq[j]->stats.rx_vxlan);
  1209. data[i++] =
  1210. CVM_CAST64(oct_dev->droq[j]->stats.rx_alloc_failure);
  1211. }
  1212. }
  1213. static void lio_get_priv_flags_strings(struct lio *lio, u8 *data)
  1214. {
  1215. struct octeon_device *oct_dev = lio->oct_dev;
  1216. int i;
  1217. switch (oct_dev->chip_id) {
  1218. case OCTEON_CN23XX_PF_VID:
  1219. case OCTEON_CN23XX_VF_VID:
  1220. for (i = 0; i < ARRAY_SIZE(oct_priv_flags_strings); i++) {
  1221. sprintf(data, "%s", oct_priv_flags_strings[i]);
  1222. data += ETH_GSTRING_LEN;
  1223. }
  1224. break;
  1225. case OCTEON_CN68XX:
  1226. case OCTEON_CN66XX:
  1227. break;
  1228. default:
  1229. netif_info(lio, drv, lio->netdev, "Unknown Chip !!\n");
  1230. break;
  1231. }
  1232. }
  1233. static void lio_get_strings(struct net_device *netdev, u32 stringset, u8 *data)
  1234. {
  1235. struct lio *lio = GET_LIO(netdev);
  1236. struct octeon_device *oct_dev = lio->oct_dev;
  1237. int num_iq_stats, num_oq_stats, i, j;
  1238. int num_stats;
  1239. switch (stringset) {
  1240. case ETH_SS_STATS:
  1241. num_stats = ARRAY_SIZE(oct_stats_strings);
  1242. for (j = 0; j < num_stats; j++) {
  1243. sprintf(data, "%s", oct_stats_strings[j]);
  1244. data += ETH_GSTRING_LEN;
  1245. }
  1246. num_iq_stats = ARRAY_SIZE(oct_iq_stats_strings);
  1247. for (i = 0; i < MAX_OCTEON_INSTR_QUEUES(oct_dev); i++) {
  1248. if (!(oct_dev->io_qmask.iq & BIT_ULL(i)))
  1249. continue;
  1250. for (j = 0; j < num_iq_stats; j++) {
  1251. sprintf(data, "tx-%d-%s", i,
  1252. oct_iq_stats_strings[j]);
  1253. data += ETH_GSTRING_LEN;
  1254. }
  1255. }
  1256. num_oq_stats = ARRAY_SIZE(oct_droq_stats_strings);
  1257. for (i = 0; i < MAX_OCTEON_OUTPUT_QUEUES(oct_dev); i++) {
  1258. if (!(oct_dev->io_qmask.oq & BIT_ULL(i)))
  1259. continue;
  1260. for (j = 0; j < num_oq_stats; j++) {
  1261. sprintf(data, "rx-%d-%s", i,
  1262. oct_droq_stats_strings[j]);
  1263. data += ETH_GSTRING_LEN;
  1264. }
  1265. }
  1266. break;
  1267. case ETH_SS_PRIV_FLAGS:
  1268. lio_get_priv_flags_strings(lio, data);
  1269. break;
  1270. default:
  1271. netif_info(lio, drv, lio->netdev, "Unknown Stringset !!\n");
  1272. break;
  1273. }
  1274. }
  1275. static void lio_vf_get_strings(struct net_device *netdev, u32 stringset,
  1276. u8 *data)
  1277. {
  1278. int num_iq_stats, num_oq_stats, i, j;
  1279. struct lio *lio = GET_LIO(netdev);
  1280. struct octeon_device *oct_dev = lio->oct_dev;
  1281. int num_stats;
  1282. switch (stringset) {
  1283. case ETH_SS_STATS:
  1284. num_stats = ARRAY_SIZE(oct_vf_stats_strings);
  1285. for (j = 0; j < num_stats; j++) {
  1286. sprintf(data, "%s", oct_vf_stats_strings[j]);
  1287. data += ETH_GSTRING_LEN;
  1288. }
  1289. num_iq_stats = ARRAY_SIZE(oct_iq_stats_strings);
  1290. for (i = 0; i < MAX_OCTEON_INSTR_QUEUES(oct_dev); i++) {
  1291. if (!(oct_dev->io_qmask.iq & BIT_ULL(i)))
  1292. continue;
  1293. for (j = 0; j < num_iq_stats; j++) {
  1294. sprintf(data, "tx-%d-%s", i,
  1295. oct_iq_stats_strings[j]);
  1296. data += ETH_GSTRING_LEN;
  1297. }
  1298. }
  1299. num_oq_stats = ARRAY_SIZE(oct_droq_stats_strings);
  1300. for (i = 0; i < MAX_OCTEON_OUTPUT_QUEUES(oct_dev); i++) {
  1301. if (!(oct_dev->io_qmask.oq & BIT_ULL(i)))
  1302. continue;
  1303. for (j = 0; j < num_oq_stats; j++) {
  1304. sprintf(data, "rx-%d-%s", i,
  1305. oct_droq_stats_strings[j]);
  1306. data += ETH_GSTRING_LEN;
  1307. }
  1308. }
  1309. break;
  1310. case ETH_SS_PRIV_FLAGS:
  1311. lio_get_priv_flags_strings(lio, data);
  1312. break;
  1313. default:
  1314. netif_info(lio, drv, lio->netdev, "Unknown Stringset !!\n");
  1315. break;
  1316. }
  1317. }
  1318. static int lio_get_priv_flags_ss_count(struct lio *lio)
  1319. {
  1320. struct octeon_device *oct_dev = lio->oct_dev;
  1321. switch (oct_dev->chip_id) {
  1322. case OCTEON_CN23XX_PF_VID:
  1323. case OCTEON_CN23XX_VF_VID:
  1324. return ARRAY_SIZE(oct_priv_flags_strings);
  1325. case OCTEON_CN68XX:
  1326. case OCTEON_CN66XX:
  1327. return -EOPNOTSUPP;
  1328. default:
  1329. netif_info(lio, drv, lio->netdev, "Unknown Chip !!\n");
  1330. return -EOPNOTSUPP;
  1331. }
  1332. }
  1333. static int lio_get_sset_count(struct net_device *netdev, int sset)
  1334. {
  1335. struct lio *lio = GET_LIO(netdev);
  1336. struct octeon_device *oct_dev = lio->oct_dev;
  1337. switch (sset) {
  1338. case ETH_SS_STATS:
  1339. return (ARRAY_SIZE(oct_stats_strings) +
  1340. ARRAY_SIZE(oct_iq_stats_strings) * oct_dev->num_iqs +
  1341. ARRAY_SIZE(oct_droq_stats_strings) * oct_dev->num_oqs);
  1342. case ETH_SS_PRIV_FLAGS:
  1343. return lio_get_priv_flags_ss_count(lio);
  1344. default:
  1345. return -EOPNOTSUPP;
  1346. }
  1347. }
  1348. static int lio_vf_get_sset_count(struct net_device *netdev, int sset)
  1349. {
  1350. struct lio *lio = GET_LIO(netdev);
  1351. struct octeon_device *oct_dev = lio->oct_dev;
  1352. switch (sset) {
  1353. case ETH_SS_STATS:
  1354. return (ARRAY_SIZE(oct_vf_stats_strings) +
  1355. ARRAY_SIZE(oct_iq_stats_strings) * oct_dev->num_iqs +
  1356. ARRAY_SIZE(oct_droq_stats_strings) * oct_dev->num_oqs);
  1357. case ETH_SS_PRIV_FLAGS:
  1358. return lio_get_priv_flags_ss_count(lio);
  1359. default:
  1360. return -EOPNOTSUPP;
  1361. }
  1362. }
  1363. /* Callback function for intrmod */
  1364. static void octnet_intrmod_callback(struct octeon_device *oct_dev,
  1365. u32 status,
  1366. void *ptr)
  1367. {
  1368. struct octeon_soft_command *sc = (struct octeon_soft_command *)ptr;
  1369. struct oct_intrmod_context *ctx;
  1370. ctx = (struct oct_intrmod_context *)sc->ctxptr;
  1371. ctx->status = status;
  1372. WRITE_ONCE(ctx->cond, 1);
  1373. /* This barrier is required to be sure that the response has been
  1374. * written fully before waking up the handler
  1375. */
  1376. wmb();
  1377. wake_up_interruptible(&ctx->wc);
  1378. }
  1379. /* get interrupt moderation parameters */
  1380. static int octnet_get_intrmod_cfg(struct lio *lio,
  1381. struct oct_intrmod_cfg *intr_cfg)
  1382. {
  1383. struct octeon_soft_command *sc;
  1384. struct oct_intrmod_context *ctx;
  1385. struct oct_intrmod_resp *resp;
  1386. int retval;
  1387. struct octeon_device *oct_dev = lio->oct_dev;
  1388. /* Alloc soft command */
  1389. sc = (struct octeon_soft_command *)
  1390. octeon_alloc_soft_command(oct_dev,
  1391. 0,
  1392. sizeof(struct oct_intrmod_resp),
  1393. sizeof(struct oct_intrmod_context));
  1394. if (!sc)
  1395. return -ENOMEM;
  1396. resp = (struct oct_intrmod_resp *)sc->virtrptr;
  1397. memset(resp, 0, sizeof(struct oct_intrmod_resp));
  1398. ctx = (struct oct_intrmod_context *)sc->ctxptr;
  1399. memset(ctx, 0, sizeof(struct oct_intrmod_context));
  1400. WRITE_ONCE(ctx->cond, 0);
  1401. ctx->octeon_id = lio_get_device_id(oct_dev);
  1402. init_waitqueue_head(&ctx->wc);
  1403. sc->iq_no = lio->linfo.txpciq[0].s.q_no;
  1404. octeon_prepare_soft_command(oct_dev, sc, OPCODE_NIC,
  1405. OPCODE_NIC_INTRMOD_PARAMS, 0, 0, 0);
  1406. sc->callback = octnet_intrmod_callback;
  1407. sc->callback_arg = sc;
  1408. sc->wait_time = 1000;
  1409. retval = octeon_send_soft_command(oct_dev, sc);
  1410. if (retval == IQ_SEND_FAILED) {
  1411. octeon_free_soft_command(oct_dev, sc);
  1412. return -EINVAL;
  1413. }
  1414. /* Sleep on a wait queue till the cond flag indicates that the
  1415. * response arrived or timed-out.
  1416. */
  1417. if (sleep_cond(&ctx->wc, &ctx->cond) == -EINTR) {
  1418. dev_err(&oct_dev->pci_dev->dev, "Wait interrupted\n");
  1419. goto intrmod_info_wait_intr;
  1420. }
  1421. retval = ctx->status || resp->status;
  1422. if (retval) {
  1423. dev_err(&oct_dev->pci_dev->dev,
  1424. "Get interrupt moderation parameters failed\n");
  1425. goto intrmod_info_wait_fail;
  1426. }
  1427. octeon_swap_8B_data((u64 *)&resp->intrmod,
  1428. (sizeof(struct oct_intrmod_cfg)) / 8);
  1429. memcpy(intr_cfg, &resp->intrmod, sizeof(struct oct_intrmod_cfg));
  1430. octeon_free_soft_command(oct_dev, sc);
  1431. return 0;
  1432. intrmod_info_wait_fail:
  1433. octeon_free_soft_command(oct_dev, sc);
  1434. intrmod_info_wait_intr:
  1435. return -ENODEV;
  1436. }
  1437. /* Configure interrupt moderation parameters */
  1438. static int octnet_set_intrmod_cfg(struct lio *lio,
  1439. struct oct_intrmod_cfg *intr_cfg)
  1440. {
  1441. struct octeon_soft_command *sc;
  1442. struct oct_intrmod_context *ctx;
  1443. struct oct_intrmod_cfg *cfg;
  1444. int retval;
  1445. struct octeon_device *oct_dev = lio->oct_dev;
  1446. /* Alloc soft command */
  1447. sc = (struct octeon_soft_command *)
  1448. octeon_alloc_soft_command(oct_dev,
  1449. sizeof(struct oct_intrmod_cfg),
  1450. 0,
  1451. sizeof(struct oct_intrmod_context));
  1452. if (!sc)
  1453. return -ENOMEM;
  1454. ctx = (struct oct_intrmod_context *)sc->ctxptr;
  1455. WRITE_ONCE(ctx->cond, 0);
  1456. ctx->octeon_id = lio_get_device_id(oct_dev);
  1457. init_waitqueue_head(&ctx->wc);
  1458. cfg = (struct oct_intrmod_cfg *)sc->virtdptr;
  1459. memcpy(cfg, intr_cfg, sizeof(struct oct_intrmod_cfg));
  1460. octeon_swap_8B_data((u64 *)cfg, (sizeof(struct oct_intrmod_cfg)) / 8);
  1461. sc->iq_no = lio->linfo.txpciq[0].s.q_no;
  1462. octeon_prepare_soft_command(oct_dev, sc, OPCODE_NIC,
  1463. OPCODE_NIC_INTRMOD_CFG, 0, 0, 0);
  1464. sc->callback = octnet_intrmod_callback;
  1465. sc->callback_arg = sc;
  1466. sc->wait_time = 1000;
  1467. retval = octeon_send_soft_command(oct_dev, sc);
  1468. if (retval == IQ_SEND_FAILED) {
  1469. octeon_free_soft_command(oct_dev, sc);
  1470. return -EINVAL;
  1471. }
  1472. /* Sleep on a wait queue till the cond flag indicates that the
  1473. * response arrived or timed-out.
  1474. */
  1475. if (sleep_cond(&ctx->wc, &ctx->cond) != -EINTR) {
  1476. retval = ctx->status;
  1477. if (retval)
  1478. dev_err(&oct_dev->pci_dev->dev,
  1479. "intrmod config failed. Status: %llx\n",
  1480. CVM_CAST64(retval));
  1481. else
  1482. dev_info(&oct_dev->pci_dev->dev,
  1483. "Rx-Adaptive Interrupt moderation %s\n",
  1484. (intr_cfg->rx_enable) ?
  1485. "enabled" : "disabled");
  1486. octeon_free_soft_command(oct_dev, sc);
  1487. return ((retval) ? -ENODEV : 0);
  1488. }
  1489. dev_err(&oct_dev->pci_dev->dev, "iq/oq config failed\n");
  1490. return -EINTR;
  1491. }
  1492. static void
  1493. octnet_nic_stats_callback(struct octeon_device *oct_dev,
  1494. u32 status, void *ptr)
  1495. {
  1496. struct octeon_soft_command *sc = (struct octeon_soft_command *)ptr;
  1497. struct oct_nic_stats_resp *resp =
  1498. (struct oct_nic_stats_resp *)sc->virtrptr;
  1499. struct oct_nic_stats_ctrl *ctrl =
  1500. (struct oct_nic_stats_ctrl *)sc->ctxptr;
  1501. struct nic_rx_stats *rsp_rstats = &resp->stats.fromwire;
  1502. struct nic_tx_stats *rsp_tstats = &resp->stats.fromhost;
  1503. struct nic_rx_stats *rstats = &oct_dev->link_stats.fromwire;
  1504. struct nic_tx_stats *tstats = &oct_dev->link_stats.fromhost;
  1505. if ((status != OCTEON_REQUEST_TIMEOUT) && !resp->status) {
  1506. octeon_swap_8B_data((u64 *)&resp->stats,
  1507. (sizeof(struct oct_link_stats)) >> 3);
  1508. /* RX link-level stats */
  1509. rstats->total_rcvd = rsp_rstats->total_rcvd;
  1510. rstats->bytes_rcvd = rsp_rstats->bytes_rcvd;
  1511. rstats->total_bcst = rsp_rstats->total_bcst;
  1512. rstats->total_mcst = rsp_rstats->total_mcst;
  1513. rstats->runts = rsp_rstats->runts;
  1514. rstats->ctl_rcvd = rsp_rstats->ctl_rcvd;
  1515. /* Accounts for over/under-run of buffers */
  1516. rstats->fifo_err = rsp_rstats->fifo_err;
  1517. rstats->dmac_drop = rsp_rstats->dmac_drop;
  1518. rstats->fcs_err = rsp_rstats->fcs_err;
  1519. rstats->jabber_err = rsp_rstats->jabber_err;
  1520. rstats->l2_err = rsp_rstats->l2_err;
  1521. rstats->frame_err = rsp_rstats->frame_err;
  1522. /* RX firmware stats */
  1523. rstats->fw_total_rcvd = rsp_rstats->fw_total_rcvd;
  1524. rstats->fw_total_fwd = rsp_rstats->fw_total_fwd;
  1525. rstats->fw_err_pko = rsp_rstats->fw_err_pko;
  1526. rstats->fw_err_link = rsp_rstats->fw_err_link;
  1527. rstats->fw_err_drop = rsp_rstats->fw_err_drop;
  1528. rstats->fw_rx_vxlan = rsp_rstats->fw_rx_vxlan;
  1529. rstats->fw_rx_vxlan_err = rsp_rstats->fw_rx_vxlan_err;
  1530. /* Number of packets that are LROed */
  1531. rstats->fw_lro_pkts = rsp_rstats->fw_lro_pkts;
  1532. /* Number of octets that are LROed */
  1533. rstats->fw_lro_octs = rsp_rstats->fw_lro_octs;
  1534. /* Number of LRO packets formed */
  1535. rstats->fw_total_lro = rsp_rstats->fw_total_lro;
  1536. /* Number of times lRO of packet aborted */
  1537. rstats->fw_lro_aborts = rsp_rstats->fw_lro_aborts;
  1538. rstats->fw_lro_aborts_port = rsp_rstats->fw_lro_aborts_port;
  1539. rstats->fw_lro_aborts_seq = rsp_rstats->fw_lro_aborts_seq;
  1540. rstats->fw_lro_aborts_tsval = rsp_rstats->fw_lro_aborts_tsval;
  1541. rstats->fw_lro_aborts_timer = rsp_rstats->fw_lro_aborts_timer;
  1542. /* intrmod: packet forward rate */
  1543. rstats->fwd_rate = rsp_rstats->fwd_rate;
  1544. /* TX link-level stats */
  1545. tstats->total_pkts_sent = rsp_tstats->total_pkts_sent;
  1546. tstats->total_bytes_sent = rsp_tstats->total_bytes_sent;
  1547. tstats->mcast_pkts_sent = rsp_tstats->mcast_pkts_sent;
  1548. tstats->bcast_pkts_sent = rsp_tstats->bcast_pkts_sent;
  1549. tstats->ctl_sent = rsp_tstats->ctl_sent;
  1550. /* Packets sent after one collision*/
  1551. tstats->one_collision_sent = rsp_tstats->one_collision_sent;
  1552. /* Packets sent after multiple collision*/
  1553. tstats->multi_collision_sent = rsp_tstats->multi_collision_sent;
  1554. /* Packets not sent due to max collisions */
  1555. tstats->max_collision_fail = rsp_tstats->max_collision_fail;
  1556. /* Packets not sent due to max deferrals */
  1557. tstats->max_deferral_fail = rsp_tstats->max_deferral_fail;
  1558. /* Accounts for over/under-run of buffers */
  1559. tstats->fifo_err = rsp_tstats->fifo_err;
  1560. tstats->runts = rsp_tstats->runts;
  1561. /* Total number of collisions detected */
  1562. tstats->total_collisions = rsp_tstats->total_collisions;
  1563. /* firmware stats */
  1564. tstats->fw_total_sent = rsp_tstats->fw_total_sent;
  1565. tstats->fw_total_fwd = rsp_tstats->fw_total_fwd;
  1566. tstats->fw_err_pko = rsp_tstats->fw_err_pko;
  1567. tstats->fw_err_pki = rsp_tstats->fw_err_pki;
  1568. tstats->fw_err_link = rsp_tstats->fw_err_link;
  1569. tstats->fw_err_drop = rsp_tstats->fw_err_drop;
  1570. tstats->fw_tso = rsp_tstats->fw_tso;
  1571. tstats->fw_tso_fwd = rsp_tstats->fw_tso_fwd;
  1572. tstats->fw_err_tso = rsp_tstats->fw_err_tso;
  1573. tstats->fw_tx_vxlan = rsp_tstats->fw_tx_vxlan;
  1574. resp->status = 1;
  1575. } else {
  1576. resp->status = -1;
  1577. }
  1578. complete(&ctrl->complete);
  1579. }
  1580. /* Configure interrupt moderation parameters */
  1581. static int octnet_get_link_stats(struct net_device *netdev)
  1582. {
  1583. struct lio *lio = GET_LIO(netdev);
  1584. struct octeon_device *oct_dev = lio->oct_dev;
  1585. struct octeon_soft_command *sc;
  1586. struct oct_nic_stats_ctrl *ctrl;
  1587. struct oct_nic_stats_resp *resp;
  1588. int retval;
  1589. /* Alloc soft command */
  1590. sc = (struct octeon_soft_command *)
  1591. octeon_alloc_soft_command(oct_dev,
  1592. 0,
  1593. sizeof(struct oct_nic_stats_resp),
  1594. sizeof(struct octnic_ctrl_pkt));
  1595. if (!sc)
  1596. return -ENOMEM;
  1597. resp = (struct oct_nic_stats_resp *)sc->virtrptr;
  1598. memset(resp, 0, sizeof(struct oct_nic_stats_resp));
  1599. ctrl = (struct oct_nic_stats_ctrl *)sc->ctxptr;
  1600. memset(ctrl, 0, sizeof(struct oct_nic_stats_ctrl));
  1601. ctrl->netdev = netdev;
  1602. init_completion(&ctrl->complete);
  1603. sc->iq_no = lio->linfo.txpciq[0].s.q_no;
  1604. octeon_prepare_soft_command(oct_dev, sc, OPCODE_NIC,
  1605. OPCODE_NIC_PORT_STATS, 0, 0, 0);
  1606. sc->callback = octnet_nic_stats_callback;
  1607. sc->callback_arg = sc;
  1608. sc->wait_time = 500; /*in milli seconds*/
  1609. retval = octeon_send_soft_command(oct_dev, sc);
  1610. if (retval == IQ_SEND_FAILED) {
  1611. octeon_free_soft_command(oct_dev, sc);
  1612. return -EINVAL;
  1613. }
  1614. wait_for_completion_timeout(&ctrl->complete, msecs_to_jiffies(1000));
  1615. if (resp->status != 1) {
  1616. octeon_free_soft_command(oct_dev, sc);
  1617. return -EINVAL;
  1618. }
  1619. octeon_free_soft_command(oct_dev, sc);
  1620. return 0;
  1621. }
  1622. static int lio_get_intr_coalesce(struct net_device *netdev,
  1623. struct ethtool_coalesce *intr_coal)
  1624. {
  1625. struct lio *lio = GET_LIO(netdev);
  1626. struct octeon_device *oct = lio->oct_dev;
  1627. struct octeon_instr_queue *iq;
  1628. struct oct_intrmod_cfg intrmod_cfg;
  1629. if (octnet_get_intrmod_cfg(lio, &intrmod_cfg))
  1630. return -ENODEV;
  1631. switch (oct->chip_id) {
  1632. case OCTEON_CN23XX_PF_VID:
  1633. case OCTEON_CN23XX_VF_VID: {
  1634. if (!intrmod_cfg.rx_enable) {
  1635. intr_coal->rx_coalesce_usecs = oct->rx_coalesce_usecs;
  1636. intr_coal->rx_max_coalesced_frames =
  1637. oct->rx_max_coalesced_frames;
  1638. }
  1639. if (!intrmod_cfg.tx_enable)
  1640. intr_coal->tx_max_coalesced_frames =
  1641. oct->tx_max_coalesced_frames;
  1642. break;
  1643. }
  1644. case OCTEON_CN68XX:
  1645. case OCTEON_CN66XX: {
  1646. struct octeon_cn6xxx *cn6xxx =
  1647. (struct octeon_cn6xxx *)oct->chip;
  1648. if (!intrmod_cfg.rx_enable) {
  1649. intr_coal->rx_coalesce_usecs =
  1650. CFG_GET_OQ_INTR_TIME(cn6xxx->conf);
  1651. intr_coal->rx_max_coalesced_frames =
  1652. CFG_GET_OQ_INTR_PKT(cn6xxx->conf);
  1653. }
  1654. iq = oct->instr_queue[lio->linfo.txpciq[0].s.q_no];
  1655. intr_coal->tx_max_coalesced_frames = iq->fill_threshold;
  1656. break;
  1657. }
  1658. default:
  1659. netif_info(lio, drv, lio->netdev, "Unknown Chip !!\n");
  1660. return -EINVAL;
  1661. }
  1662. if (intrmod_cfg.rx_enable) {
  1663. intr_coal->use_adaptive_rx_coalesce =
  1664. intrmod_cfg.rx_enable;
  1665. intr_coal->rate_sample_interval =
  1666. intrmod_cfg.check_intrvl;
  1667. intr_coal->pkt_rate_high =
  1668. intrmod_cfg.maxpkt_ratethr;
  1669. intr_coal->pkt_rate_low =
  1670. intrmod_cfg.minpkt_ratethr;
  1671. intr_coal->rx_max_coalesced_frames_high =
  1672. intrmod_cfg.rx_maxcnt_trigger;
  1673. intr_coal->rx_coalesce_usecs_high =
  1674. intrmod_cfg.rx_maxtmr_trigger;
  1675. intr_coal->rx_coalesce_usecs_low =
  1676. intrmod_cfg.rx_mintmr_trigger;
  1677. intr_coal->rx_max_coalesced_frames_low =
  1678. intrmod_cfg.rx_mincnt_trigger;
  1679. }
  1680. if ((OCTEON_CN23XX_PF(oct) || OCTEON_CN23XX_VF(oct)) &&
  1681. (intrmod_cfg.tx_enable)) {
  1682. intr_coal->use_adaptive_tx_coalesce =
  1683. intrmod_cfg.tx_enable;
  1684. intr_coal->tx_max_coalesced_frames_high =
  1685. intrmod_cfg.tx_maxcnt_trigger;
  1686. intr_coal->tx_max_coalesced_frames_low =
  1687. intrmod_cfg.tx_mincnt_trigger;
  1688. }
  1689. return 0;
  1690. }
  1691. /* Enable/Disable auto interrupt Moderation */
  1692. static int oct_cfg_adaptive_intr(struct lio *lio,
  1693. struct oct_intrmod_cfg *intrmod_cfg,
  1694. struct ethtool_coalesce *intr_coal)
  1695. {
  1696. int ret = 0;
  1697. if (intrmod_cfg->rx_enable || intrmod_cfg->tx_enable) {
  1698. intrmod_cfg->check_intrvl = intr_coal->rate_sample_interval;
  1699. intrmod_cfg->maxpkt_ratethr = intr_coal->pkt_rate_high;
  1700. intrmod_cfg->minpkt_ratethr = intr_coal->pkt_rate_low;
  1701. }
  1702. if (intrmod_cfg->rx_enable) {
  1703. intrmod_cfg->rx_maxcnt_trigger =
  1704. intr_coal->rx_max_coalesced_frames_high;
  1705. intrmod_cfg->rx_maxtmr_trigger =
  1706. intr_coal->rx_coalesce_usecs_high;
  1707. intrmod_cfg->rx_mintmr_trigger =
  1708. intr_coal->rx_coalesce_usecs_low;
  1709. intrmod_cfg->rx_mincnt_trigger =
  1710. intr_coal->rx_max_coalesced_frames_low;
  1711. }
  1712. if (intrmod_cfg->tx_enable) {
  1713. intrmod_cfg->tx_maxcnt_trigger =
  1714. intr_coal->tx_max_coalesced_frames_high;
  1715. intrmod_cfg->tx_mincnt_trigger =
  1716. intr_coal->tx_max_coalesced_frames_low;
  1717. }
  1718. ret = octnet_set_intrmod_cfg(lio, intrmod_cfg);
  1719. return ret;
  1720. }
  1721. static int
  1722. oct_cfg_rx_intrcnt(struct lio *lio,
  1723. struct oct_intrmod_cfg *intrmod,
  1724. struct ethtool_coalesce *intr_coal)
  1725. {
  1726. struct octeon_device *oct = lio->oct_dev;
  1727. u32 rx_max_coalesced_frames;
  1728. /* Config Cnt based interrupt values */
  1729. switch (oct->chip_id) {
  1730. case OCTEON_CN68XX:
  1731. case OCTEON_CN66XX: {
  1732. struct octeon_cn6xxx *cn6xxx =
  1733. (struct octeon_cn6xxx *)oct->chip;
  1734. if (!intr_coal->rx_max_coalesced_frames)
  1735. rx_max_coalesced_frames = CN6XXX_OQ_INTR_PKT;
  1736. else
  1737. rx_max_coalesced_frames =
  1738. intr_coal->rx_max_coalesced_frames;
  1739. octeon_write_csr(oct, CN6XXX_SLI_OQ_INT_LEVEL_PKTS,
  1740. rx_max_coalesced_frames);
  1741. CFG_SET_OQ_INTR_PKT(cn6xxx->conf, rx_max_coalesced_frames);
  1742. break;
  1743. }
  1744. case OCTEON_CN23XX_PF_VID: {
  1745. int q_no;
  1746. if (!intr_coal->rx_max_coalesced_frames)
  1747. rx_max_coalesced_frames = intrmod->rx_frames;
  1748. else
  1749. rx_max_coalesced_frames =
  1750. intr_coal->rx_max_coalesced_frames;
  1751. for (q_no = 0; q_no < oct->num_oqs; q_no++) {
  1752. q_no += oct->sriov_info.pf_srn;
  1753. octeon_write_csr64(
  1754. oct, CN23XX_SLI_OQ_PKT_INT_LEVELS(q_no),
  1755. (octeon_read_csr64(
  1756. oct, CN23XX_SLI_OQ_PKT_INT_LEVELS(q_no)) &
  1757. (0x3fffff00000000UL)) |
  1758. (rx_max_coalesced_frames - 1));
  1759. /*consider setting resend bit*/
  1760. }
  1761. intrmod->rx_frames = rx_max_coalesced_frames;
  1762. oct->rx_max_coalesced_frames = rx_max_coalesced_frames;
  1763. break;
  1764. }
  1765. case OCTEON_CN23XX_VF_VID: {
  1766. int q_no;
  1767. if (!intr_coal->rx_max_coalesced_frames)
  1768. rx_max_coalesced_frames = intrmod->rx_frames;
  1769. else
  1770. rx_max_coalesced_frames =
  1771. intr_coal->rx_max_coalesced_frames;
  1772. for (q_no = 0; q_no < oct->num_oqs; q_no++) {
  1773. octeon_write_csr64(
  1774. oct, CN23XX_VF_SLI_OQ_PKT_INT_LEVELS(q_no),
  1775. (octeon_read_csr64(
  1776. oct, CN23XX_VF_SLI_OQ_PKT_INT_LEVELS(q_no)) &
  1777. (0x3fffff00000000UL)) |
  1778. (rx_max_coalesced_frames - 1));
  1779. /*consider writing to resend bit here*/
  1780. }
  1781. intrmod->rx_frames = rx_max_coalesced_frames;
  1782. oct->rx_max_coalesced_frames = rx_max_coalesced_frames;
  1783. break;
  1784. }
  1785. default:
  1786. return -EINVAL;
  1787. }
  1788. return 0;
  1789. }
  1790. static int oct_cfg_rx_intrtime(struct lio *lio,
  1791. struct oct_intrmod_cfg *intrmod,
  1792. struct ethtool_coalesce *intr_coal)
  1793. {
  1794. struct octeon_device *oct = lio->oct_dev;
  1795. u32 time_threshold, rx_coalesce_usecs;
  1796. /* Config Time based interrupt values */
  1797. switch (oct->chip_id) {
  1798. case OCTEON_CN68XX:
  1799. case OCTEON_CN66XX: {
  1800. struct octeon_cn6xxx *cn6xxx =
  1801. (struct octeon_cn6xxx *)oct->chip;
  1802. if (!intr_coal->rx_coalesce_usecs)
  1803. rx_coalesce_usecs = CN6XXX_OQ_INTR_TIME;
  1804. else
  1805. rx_coalesce_usecs = intr_coal->rx_coalesce_usecs;
  1806. time_threshold = lio_cn6xxx_get_oq_ticks(oct,
  1807. rx_coalesce_usecs);
  1808. octeon_write_csr(oct,
  1809. CN6XXX_SLI_OQ_INT_LEVEL_TIME,
  1810. time_threshold);
  1811. CFG_SET_OQ_INTR_TIME(cn6xxx->conf, rx_coalesce_usecs);
  1812. break;
  1813. }
  1814. case OCTEON_CN23XX_PF_VID: {
  1815. u64 time_threshold;
  1816. int q_no;
  1817. if (!intr_coal->rx_coalesce_usecs)
  1818. rx_coalesce_usecs = intrmod->rx_usecs;
  1819. else
  1820. rx_coalesce_usecs = intr_coal->rx_coalesce_usecs;
  1821. time_threshold =
  1822. cn23xx_pf_get_oq_ticks(oct, (u32)rx_coalesce_usecs);
  1823. for (q_no = 0; q_no < oct->num_oqs; q_no++) {
  1824. q_no += oct->sriov_info.pf_srn;
  1825. octeon_write_csr64(oct,
  1826. CN23XX_SLI_OQ_PKT_INT_LEVELS(q_no),
  1827. (intrmod->rx_frames |
  1828. ((u64)time_threshold << 32)));
  1829. /*consider writing to resend bit here*/
  1830. }
  1831. intrmod->rx_usecs = rx_coalesce_usecs;
  1832. oct->rx_coalesce_usecs = rx_coalesce_usecs;
  1833. break;
  1834. }
  1835. case OCTEON_CN23XX_VF_VID: {
  1836. u64 time_threshold;
  1837. int q_no;
  1838. if (!intr_coal->rx_coalesce_usecs)
  1839. rx_coalesce_usecs = intrmod->rx_usecs;
  1840. else
  1841. rx_coalesce_usecs = intr_coal->rx_coalesce_usecs;
  1842. time_threshold =
  1843. cn23xx_vf_get_oq_ticks(oct, (u32)rx_coalesce_usecs);
  1844. for (q_no = 0; q_no < oct->num_oqs; q_no++) {
  1845. octeon_write_csr64(
  1846. oct, CN23XX_VF_SLI_OQ_PKT_INT_LEVELS(q_no),
  1847. (intrmod->rx_frames |
  1848. ((u64)time_threshold << 32)));
  1849. /*consider setting resend bit*/
  1850. }
  1851. intrmod->rx_usecs = rx_coalesce_usecs;
  1852. oct->rx_coalesce_usecs = rx_coalesce_usecs;
  1853. break;
  1854. }
  1855. default:
  1856. return -EINVAL;
  1857. }
  1858. return 0;
  1859. }
  1860. static int
  1861. oct_cfg_tx_intrcnt(struct lio *lio,
  1862. struct oct_intrmod_cfg *intrmod,
  1863. struct ethtool_coalesce *intr_coal)
  1864. {
  1865. struct octeon_device *oct = lio->oct_dev;
  1866. u32 iq_intr_pkt;
  1867. void __iomem *inst_cnt_reg;
  1868. u64 val;
  1869. /* Config Cnt based interrupt values */
  1870. switch (oct->chip_id) {
  1871. case OCTEON_CN68XX:
  1872. case OCTEON_CN66XX:
  1873. break;
  1874. case OCTEON_CN23XX_VF_VID:
  1875. case OCTEON_CN23XX_PF_VID: {
  1876. int q_no;
  1877. if (!intr_coal->tx_max_coalesced_frames)
  1878. iq_intr_pkt = CN23XX_DEF_IQ_INTR_THRESHOLD &
  1879. CN23XX_PKT_IN_DONE_WMARK_MASK;
  1880. else
  1881. iq_intr_pkt = intr_coal->tx_max_coalesced_frames &
  1882. CN23XX_PKT_IN_DONE_WMARK_MASK;
  1883. for (q_no = 0; q_no < oct->num_iqs; q_no++) {
  1884. inst_cnt_reg = (oct->instr_queue[q_no])->inst_cnt_reg;
  1885. val = readq(inst_cnt_reg);
  1886. /*clear wmark and count.dont want to write count back*/
  1887. val = (val & 0xFFFF000000000000ULL) |
  1888. ((u64)(iq_intr_pkt - 1)
  1889. << CN23XX_PKT_IN_DONE_WMARK_BIT_POS);
  1890. writeq(val, inst_cnt_reg);
  1891. /*consider setting resend bit*/
  1892. }
  1893. intrmod->tx_frames = iq_intr_pkt;
  1894. oct->tx_max_coalesced_frames = iq_intr_pkt;
  1895. break;
  1896. }
  1897. default:
  1898. return -EINVAL;
  1899. }
  1900. return 0;
  1901. }
  1902. static int lio_set_intr_coalesce(struct net_device *netdev,
  1903. struct ethtool_coalesce *intr_coal)
  1904. {
  1905. struct lio *lio = GET_LIO(netdev);
  1906. int ret;
  1907. struct octeon_device *oct = lio->oct_dev;
  1908. struct oct_intrmod_cfg intrmod = {0};
  1909. u32 j, q_no;
  1910. int db_max, db_min;
  1911. switch (oct->chip_id) {
  1912. case OCTEON_CN68XX:
  1913. case OCTEON_CN66XX:
  1914. db_min = CN6XXX_DB_MIN;
  1915. db_max = CN6XXX_DB_MAX;
  1916. if ((intr_coal->tx_max_coalesced_frames >= db_min) &&
  1917. (intr_coal->tx_max_coalesced_frames <= db_max)) {
  1918. for (j = 0; j < lio->linfo.num_txpciq; j++) {
  1919. q_no = lio->linfo.txpciq[j].s.q_no;
  1920. oct->instr_queue[q_no]->fill_threshold =
  1921. intr_coal->tx_max_coalesced_frames;
  1922. }
  1923. } else {
  1924. dev_err(&oct->pci_dev->dev,
  1925. "LIQUIDIO: Invalid tx-frames:%d. Range is min:%d max:%d\n",
  1926. intr_coal->tx_max_coalesced_frames,
  1927. db_min, db_max);
  1928. return -EINVAL;
  1929. }
  1930. break;
  1931. case OCTEON_CN23XX_PF_VID:
  1932. case OCTEON_CN23XX_VF_VID:
  1933. break;
  1934. default:
  1935. return -EINVAL;
  1936. }
  1937. intrmod.rx_enable = intr_coal->use_adaptive_rx_coalesce ? 1 : 0;
  1938. intrmod.tx_enable = intr_coal->use_adaptive_tx_coalesce ? 1 : 0;
  1939. intrmod.rx_frames = CFG_GET_OQ_INTR_PKT(octeon_get_conf(oct));
  1940. intrmod.rx_usecs = CFG_GET_OQ_INTR_TIME(octeon_get_conf(oct));
  1941. intrmod.tx_frames = CFG_GET_IQ_INTR_PKT(octeon_get_conf(oct));
  1942. ret = oct_cfg_adaptive_intr(lio, &intrmod, intr_coal);
  1943. if (!intr_coal->use_adaptive_rx_coalesce) {
  1944. ret = oct_cfg_rx_intrtime(lio, &intrmod, intr_coal);
  1945. if (ret)
  1946. goto ret_intrmod;
  1947. ret = oct_cfg_rx_intrcnt(lio, &intrmod, intr_coal);
  1948. if (ret)
  1949. goto ret_intrmod;
  1950. } else {
  1951. oct->rx_coalesce_usecs =
  1952. CFG_GET_OQ_INTR_TIME(octeon_get_conf(oct));
  1953. oct->rx_max_coalesced_frames =
  1954. CFG_GET_OQ_INTR_PKT(octeon_get_conf(oct));
  1955. }
  1956. if (!intr_coal->use_adaptive_tx_coalesce) {
  1957. ret = oct_cfg_tx_intrcnt(lio, &intrmod, intr_coal);
  1958. if (ret)
  1959. goto ret_intrmod;
  1960. } else {
  1961. oct->tx_max_coalesced_frames =
  1962. CFG_GET_IQ_INTR_PKT(octeon_get_conf(oct));
  1963. }
  1964. return 0;
  1965. ret_intrmod:
  1966. return ret;
  1967. }
  1968. static int lio_get_ts_info(struct net_device *netdev,
  1969. struct ethtool_ts_info *info)
  1970. {
  1971. struct lio *lio = GET_LIO(netdev);
  1972. info->so_timestamping =
  1973. #ifdef PTP_HARDWARE_TIMESTAMPING
  1974. SOF_TIMESTAMPING_TX_HARDWARE |
  1975. SOF_TIMESTAMPING_RX_HARDWARE |
  1976. SOF_TIMESTAMPING_RAW_HARDWARE |
  1977. SOF_TIMESTAMPING_TX_SOFTWARE |
  1978. #endif
  1979. SOF_TIMESTAMPING_RX_SOFTWARE |
  1980. SOF_TIMESTAMPING_SOFTWARE;
  1981. if (lio->ptp_clock)
  1982. info->phc_index = ptp_clock_index(lio->ptp_clock);
  1983. else
  1984. info->phc_index = -1;
  1985. #ifdef PTP_HARDWARE_TIMESTAMPING
  1986. info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
  1987. info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
  1988. (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
  1989. (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
  1990. (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
  1991. #endif
  1992. return 0;
  1993. }
  1994. /* Return register dump len. */
  1995. static int lio_get_regs_len(struct net_device *dev)
  1996. {
  1997. struct lio *lio = GET_LIO(dev);
  1998. struct octeon_device *oct = lio->oct_dev;
  1999. switch (oct->chip_id) {
  2000. case OCTEON_CN23XX_PF_VID:
  2001. return OCT_ETHTOOL_REGDUMP_LEN_23XX;
  2002. case OCTEON_CN23XX_VF_VID:
  2003. return OCT_ETHTOOL_REGDUMP_LEN_23XX_VF;
  2004. default:
  2005. return OCT_ETHTOOL_REGDUMP_LEN;
  2006. }
  2007. }
  2008. static int cn23xx_read_csr_reg(char *s, struct octeon_device *oct)
  2009. {
  2010. u32 reg;
  2011. u8 pf_num = oct->pf_num;
  2012. int len = 0;
  2013. int i;
  2014. /* PCI Window Registers */
  2015. len += sprintf(s + len, "\n\t Octeon CSR Registers\n\n");
  2016. /*0x29030 or 0x29040*/
  2017. reg = CN23XX_SLI_PKT_MAC_RINFO64(oct->pcie_port, oct->pf_num);
  2018. len += sprintf(s + len,
  2019. "\n[%08x] (SLI_PKT_MAC%d_PF%d_RINFO): %016llx\n",
  2020. reg, oct->pcie_port, oct->pf_num,
  2021. (u64)octeon_read_csr64(oct, reg));
  2022. /*0x27080 or 0x27090*/
  2023. reg = CN23XX_SLI_MAC_PF_INT_ENB64(oct->pcie_port, oct->pf_num);
  2024. len +=
  2025. sprintf(s + len, "\n[%08x] (SLI_MAC%d_PF%d_INT_ENB): %016llx\n",
  2026. reg, oct->pcie_port, oct->pf_num,
  2027. (u64)octeon_read_csr64(oct, reg));
  2028. /*0x27000 or 0x27010*/
  2029. reg = CN23XX_SLI_MAC_PF_INT_SUM64(oct->pcie_port, oct->pf_num);
  2030. len +=
  2031. sprintf(s + len, "\n[%08x] (SLI_MAC%d_PF%d_INT_SUM): %016llx\n",
  2032. reg, oct->pcie_port, oct->pf_num,
  2033. (u64)octeon_read_csr64(oct, reg));
  2034. /*0x29120*/
  2035. reg = 0x29120;
  2036. len += sprintf(s + len, "\n[%08x] (SLI_PKT_MEM_CTL): %016llx\n", reg,
  2037. (u64)octeon_read_csr64(oct, reg));
  2038. /*0x27300*/
  2039. reg = 0x27300 + oct->pcie_port * CN23XX_MAC_INT_OFFSET +
  2040. (oct->pf_num) * CN23XX_PF_INT_OFFSET;
  2041. len += sprintf(
  2042. s + len, "\n[%08x] (SLI_MAC%d_PF%d_PKT_VF_INT): %016llx\n", reg,
  2043. oct->pcie_port, oct->pf_num, (u64)octeon_read_csr64(oct, reg));
  2044. /*0x27200*/
  2045. reg = 0x27200 + oct->pcie_port * CN23XX_MAC_INT_OFFSET +
  2046. (oct->pf_num) * CN23XX_PF_INT_OFFSET;
  2047. len += sprintf(s + len,
  2048. "\n[%08x] (SLI_MAC%d_PF%d_PP_VF_INT): %016llx\n",
  2049. reg, oct->pcie_port, oct->pf_num,
  2050. (u64)octeon_read_csr64(oct, reg));
  2051. /*29130*/
  2052. reg = CN23XX_SLI_PKT_CNT_INT;
  2053. len += sprintf(s + len, "\n[%08x] (SLI_PKT_CNT_INT): %016llx\n", reg,
  2054. (u64)octeon_read_csr64(oct, reg));
  2055. /*0x29140*/
  2056. reg = CN23XX_SLI_PKT_TIME_INT;
  2057. len += sprintf(s + len, "\n[%08x] (SLI_PKT_TIME_INT): %016llx\n", reg,
  2058. (u64)octeon_read_csr64(oct, reg));
  2059. /*0x29160*/
  2060. reg = 0x29160;
  2061. len += sprintf(s + len, "\n[%08x] (SLI_PKT_INT): %016llx\n", reg,
  2062. (u64)octeon_read_csr64(oct, reg));
  2063. /*0x29180*/
  2064. reg = CN23XX_SLI_OQ_WMARK;
  2065. len += sprintf(s + len, "\n[%08x] (SLI_PKT_OUTPUT_WMARK): %016llx\n",
  2066. reg, (u64)octeon_read_csr64(oct, reg));
  2067. /*0x291E0*/
  2068. reg = CN23XX_SLI_PKT_IOQ_RING_RST;
  2069. len += sprintf(s + len, "\n[%08x] (SLI_PKT_RING_RST): %016llx\n", reg,
  2070. (u64)octeon_read_csr64(oct, reg));
  2071. /*0x29210*/
  2072. reg = CN23XX_SLI_GBL_CONTROL;
  2073. len += sprintf(s + len,
  2074. "\n[%08x] (SLI_PKT_GBL_CONTROL): %016llx\n", reg,
  2075. (u64)octeon_read_csr64(oct, reg));
  2076. /*0x29220*/
  2077. reg = 0x29220;
  2078. len += sprintf(s + len, "\n[%08x] (SLI_PKT_BIST_STATUS): %016llx\n",
  2079. reg, (u64)octeon_read_csr64(oct, reg));
  2080. /*PF only*/
  2081. if (pf_num == 0) {
  2082. /*0x29260*/
  2083. reg = CN23XX_SLI_OUT_BP_EN_W1S;
  2084. len += sprintf(s + len,
  2085. "\n[%08x] (SLI_PKT_OUT_BP_EN_W1S): %016llx\n",
  2086. reg, (u64)octeon_read_csr64(oct, reg));
  2087. } else if (pf_num == 1) {
  2088. /*0x29270*/
  2089. reg = CN23XX_SLI_OUT_BP_EN2_W1S;
  2090. len += sprintf(s + len,
  2091. "\n[%08x] (SLI_PKT_OUT_BP_EN2_W1S): %016llx\n",
  2092. reg, (u64)octeon_read_csr64(oct, reg));
  2093. }
  2094. for (i = 0; i < CN23XX_MAX_OUTPUT_QUEUES; i++) {
  2095. reg = CN23XX_SLI_OQ_BUFF_INFO_SIZE(i);
  2096. len +=
  2097. sprintf(s + len, "\n[%08x] (SLI_PKT%d_OUT_SIZE): %016llx\n",
  2098. reg, i, (u64)octeon_read_csr64(oct, reg));
  2099. }
  2100. /*0x10040*/
  2101. for (i = 0; i < CN23XX_MAX_INPUT_QUEUES; i++) {
  2102. reg = CN23XX_SLI_IQ_INSTR_COUNT64(i);
  2103. len += sprintf(s + len,
  2104. "\n[%08x] (SLI_PKT_IN_DONE%d_CNTS): %016llx\n",
  2105. reg, i, (u64)octeon_read_csr64(oct, reg));
  2106. }
  2107. /*0x10080*/
  2108. for (i = 0; i < CN23XX_MAX_OUTPUT_QUEUES; i++) {
  2109. reg = CN23XX_SLI_OQ_PKTS_CREDIT(i);
  2110. len += sprintf(s + len,
  2111. "\n[%08x] (SLI_PKT%d_SLIST_BAOFF_DBELL): %016llx\n",
  2112. reg, i, (u64)octeon_read_csr64(oct, reg));
  2113. }
  2114. /*0x10090*/
  2115. for (i = 0; i < CN23XX_MAX_OUTPUT_QUEUES; i++) {
  2116. reg = CN23XX_SLI_OQ_SIZE(i);
  2117. len += sprintf(
  2118. s + len, "\n[%08x] (SLI_PKT%d_SLIST_FIFO_RSIZE): %016llx\n",
  2119. reg, i, (u64)octeon_read_csr64(oct, reg));
  2120. }
  2121. /*0x10050*/
  2122. for (i = 0; i < CN23XX_MAX_OUTPUT_QUEUES; i++) {
  2123. reg = CN23XX_SLI_OQ_PKT_CONTROL(i);
  2124. len += sprintf(
  2125. s + len,
  2126. "\n[%08x] (SLI_PKT%d__OUTPUT_CONTROL): %016llx\n",
  2127. reg, i, (u64)octeon_read_csr64(oct, reg));
  2128. }
  2129. /*0x10070*/
  2130. for (i = 0; i < CN23XX_MAX_OUTPUT_QUEUES; i++) {
  2131. reg = CN23XX_SLI_OQ_BASE_ADDR64(i);
  2132. len += sprintf(s + len,
  2133. "\n[%08x] (SLI_PKT%d_SLIST_BADDR): %016llx\n",
  2134. reg, i, (u64)octeon_read_csr64(oct, reg));
  2135. }
  2136. /*0x100a0*/
  2137. for (i = 0; i < CN23XX_MAX_OUTPUT_QUEUES; i++) {
  2138. reg = CN23XX_SLI_OQ_PKT_INT_LEVELS(i);
  2139. len += sprintf(s + len,
  2140. "\n[%08x] (SLI_PKT%d_INT_LEVELS): %016llx\n",
  2141. reg, i, (u64)octeon_read_csr64(oct, reg));
  2142. }
  2143. /*0x100b0*/
  2144. for (i = 0; i < CN23XX_MAX_OUTPUT_QUEUES; i++) {
  2145. reg = CN23XX_SLI_OQ_PKTS_SENT(i);
  2146. len += sprintf(s + len, "\n[%08x] (SLI_PKT%d_CNTS): %016llx\n",
  2147. reg, i, (u64)octeon_read_csr64(oct, reg));
  2148. }
  2149. /*0x100c0*/
  2150. for (i = 0; i < CN23XX_MAX_OUTPUT_QUEUES; i++) {
  2151. reg = 0x100c0 + i * CN23XX_OQ_OFFSET;
  2152. len += sprintf(s + len,
  2153. "\n[%08x] (SLI_PKT%d_ERROR_INFO): %016llx\n",
  2154. reg, i, (u64)octeon_read_csr64(oct, reg));
  2155. /*0x10000*/
  2156. for (i = 0; i < CN23XX_MAX_INPUT_QUEUES; i++) {
  2157. reg = CN23XX_SLI_IQ_PKT_CONTROL64(i);
  2158. len += sprintf(
  2159. s + len,
  2160. "\n[%08x] (SLI_PKT%d_INPUT_CONTROL): %016llx\n",
  2161. reg, i, (u64)octeon_read_csr64(oct, reg));
  2162. }
  2163. /*0x10010*/
  2164. for (i = 0; i < CN23XX_MAX_INPUT_QUEUES; i++) {
  2165. reg = CN23XX_SLI_IQ_BASE_ADDR64(i);
  2166. len += sprintf(
  2167. s + len,
  2168. "\n[%08x] (SLI_PKT%d_INSTR_BADDR): %016llx\n", reg,
  2169. i, (u64)octeon_read_csr64(oct, reg));
  2170. }
  2171. /*0x10020*/
  2172. for (i = 0; i < CN23XX_MAX_INPUT_QUEUES; i++) {
  2173. reg = CN23XX_SLI_IQ_DOORBELL(i);
  2174. len += sprintf(
  2175. s + len,
  2176. "\n[%08x] (SLI_PKT%d_INSTR_BAOFF_DBELL): %016llx\n",
  2177. reg, i, (u64)octeon_read_csr64(oct, reg));
  2178. }
  2179. /*0x10030*/
  2180. for (i = 0; i < CN23XX_MAX_INPUT_QUEUES; i++) {
  2181. reg = CN23XX_SLI_IQ_SIZE(i);
  2182. len += sprintf(
  2183. s + len,
  2184. "\n[%08x] (SLI_PKT%d_INSTR_FIFO_RSIZE): %016llx\n",
  2185. reg, i, (u64)octeon_read_csr64(oct, reg));
  2186. }
  2187. /*0x10040*/
  2188. for (i = 0; i < CN23XX_MAX_INPUT_QUEUES; i++)
  2189. reg = CN23XX_SLI_IQ_INSTR_COUNT64(i);
  2190. len += sprintf(s + len,
  2191. "\n[%08x] (SLI_PKT_IN_DONE%d_CNTS): %016llx\n",
  2192. reg, i, (u64)octeon_read_csr64(oct, reg));
  2193. }
  2194. return len;
  2195. }
  2196. static int cn23xx_vf_read_csr_reg(char *s, struct octeon_device *oct)
  2197. {
  2198. int len = 0;
  2199. u32 reg;
  2200. int i;
  2201. /* PCI Window Registers */
  2202. len += sprintf(s + len, "\n\t Octeon CSR Registers\n\n");
  2203. for (i = 0; i < (oct->sriov_info.rings_per_vf); i++) {
  2204. reg = CN23XX_VF_SLI_OQ_BUFF_INFO_SIZE(i);
  2205. len += sprintf(s + len,
  2206. "\n[%08x] (SLI_PKT%d_OUT_SIZE): %016llx\n",
  2207. reg, i, (u64)octeon_read_csr64(oct, reg));
  2208. }
  2209. for (i = 0; i < (oct->sriov_info.rings_per_vf); i++) {
  2210. reg = CN23XX_VF_SLI_IQ_INSTR_COUNT64(i);
  2211. len += sprintf(s + len,
  2212. "\n[%08x] (SLI_PKT_IN_DONE%d_CNTS): %016llx\n",
  2213. reg, i, (u64)octeon_read_csr64(oct, reg));
  2214. }
  2215. for (i = 0; i < (oct->sriov_info.rings_per_vf); i++) {
  2216. reg = CN23XX_VF_SLI_OQ_PKTS_CREDIT(i);
  2217. len += sprintf(s + len,
  2218. "\n[%08x] (SLI_PKT%d_SLIST_BAOFF_DBELL): %016llx\n",
  2219. reg, i, (u64)octeon_read_csr64(oct, reg));
  2220. }
  2221. for (i = 0; i < (oct->sriov_info.rings_per_vf); i++) {
  2222. reg = CN23XX_VF_SLI_OQ_SIZE(i);
  2223. len += sprintf(s + len,
  2224. "\n[%08x] (SLI_PKT%d_SLIST_FIFO_RSIZE): %016llx\n",
  2225. reg, i, (u64)octeon_read_csr64(oct, reg));
  2226. }
  2227. for (i = 0; i < (oct->sriov_info.rings_per_vf); i++) {
  2228. reg = CN23XX_VF_SLI_OQ_PKT_CONTROL(i);
  2229. len += sprintf(s + len,
  2230. "\n[%08x] (SLI_PKT%d__OUTPUT_CONTROL): %016llx\n",
  2231. reg, i, (u64)octeon_read_csr64(oct, reg));
  2232. }
  2233. for (i = 0; i < (oct->sriov_info.rings_per_vf); i++) {
  2234. reg = CN23XX_VF_SLI_OQ_BASE_ADDR64(i);
  2235. len += sprintf(s + len,
  2236. "\n[%08x] (SLI_PKT%d_SLIST_BADDR): %016llx\n",
  2237. reg, i, (u64)octeon_read_csr64(oct, reg));
  2238. }
  2239. for (i = 0; i < (oct->sriov_info.rings_per_vf); i++) {
  2240. reg = CN23XX_VF_SLI_OQ_PKT_INT_LEVELS(i);
  2241. len += sprintf(s + len,
  2242. "\n[%08x] (SLI_PKT%d_INT_LEVELS): %016llx\n",
  2243. reg, i, (u64)octeon_read_csr64(oct, reg));
  2244. }
  2245. for (i = 0; i < (oct->sriov_info.rings_per_vf); i++) {
  2246. reg = CN23XX_VF_SLI_OQ_PKTS_SENT(i);
  2247. len += sprintf(s + len, "\n[%08x] (SLI_PKT%d_CNTS): %016llx\n",
  2248. reg, i, (u64)octeon_read_csr64(oct, reg));
  2249. }
  2250. for (i = 0; i < (oct->sriov_info.rings_per_vf); i++) {
  2251. reg = 0x100c0 + i * CN23XX_VF_OQ_OFFSET;
  2252. len += sprintf(s + len,
  2253. "\n[%08x] (SLI_PKT%d_ERROR_INFO): %016llx\n",
  2254. reg, i, (u64)octeon_read_csr64(oct, reg));
  2255. }
  2256. for (i = 0; i < (oct->sriov_info.rings_per_vf); i++) {
  2257. reg = 0x100d0 + i * CN23XX_VF_IQ_OFFSET;
  2258. len += sprintf(s + len,
  2259. "\n[%08x] (SLI_PKT%d_VF_INT_SUM): %016llx\n",
  2260. reg, i, (u64)octeon_read_csr64(oct, reg));
  2261. }
  2262. for (i = 0; i < (oct->sriov_info.rings_per_vf); i++) {
  2263. reg = CN23XX_VF_SLI_IQ_PKT_CONTROL64(i);
  2264. len += sprintf(s + len,
  2265. "\n[%08x] (SLI_PKT%d_INPUT_CONTROL): %016llx\n",
  2266. reg, i, (u64)octeon_read_csr64(oct, reg));
  2267. }
  2268. for (i = 0; i < (oct->sriov_info.rings_per_vf); i++) {
  2269. reg = CN23XX_VF_SLI_IQ_BASE_ADDR64(i);
  2270. len += sprintf(s + len,
  2271. "\n[%08x] (SLI_PKT%d_INSTR_BADDR): %016llx\n",
  2272. reg, i, (u64)octeon_read_csr64(oct, reg));
  2273. }
  2274. for (i = 0; i < (oct->sriov_info.rings_per_vf); i++) {
  2275. reg = CN23XX_VF_SLI_IQ_DOORBELL(i);
  2276. len += sprintf(s + len,
  2277. "\n[%08x] (SLI_PKT%d_INSTR_BAOFF_DBELL): %016llx\n",
  2278. reg, i, (u64)octeon_read_csr64(oct, reg));
  2279. }
  2280. for (i = 0; i < (oct->sriov_info.rings_per_vf); i++) {
  2281. reg = CN23XX_VF_SLI_IQ_SIZE(i);
  2282. len += sprintf(s + len,
  2283. "\n[%08x] (SLI_PKT%d_INSTR_FIFO_RSIZE): %016llx\n",
  2284. reg, i, (u64)octeon_read_csr64(oct, reg));
  2285. }
  2286. for (i = 0; i < (oct->sriov_info.rings_per_vf); i++) {
  2287. reg = CN23XX_VF_SLI_IQ_INSTR_COUNT64(i);
  2288. len += sprintf(s + len,
  2289. "\n[%08x] (SLI_PKT_IN_DONE%d_CNTS): %016llx\n",
  2290. reg, i, (u64)octeon_read_csr64(oct, reg));
  2291. }
  2292. return len;
  2293. }
  2294. static int cn6xxx_read_csr_reg(char *s, struct octeon_device *oct)
  2295. {
  2296. u32 reg;
  2297. int i, len = 0;
  2298. /* PCI Window Registers */
  2299. len += sprintf(s + len, "\n\t Octeon CSR Registers\n\n");
  2300. reg = CN6XXX_WIN_WR_ADDR_LO;
  2301. len += sprintf(s + len, "\n[%02x] (WIN_WR_ADDR_LO): %08x\n",
  2302. CN6XXX_WIN_WR_ADDR_LO, octeon_read_csr(oct, reg));
  2303. reg = CN6XXX_WIN_WR_ADDR_HI;
  2304. len += sprintf(s + len, "[%02x] (WIN_WR_ADDR_HI): %08x\n",
  2305. CN6XXX_WIN_WR_ADDR_HI, octeon_read_csr(oct, reg));
  2306. reg = CN6XXX_WIN_RD_ADDR_LO;
  2307. len += sprintf(s + len, "[%02x] (WIN_RD_ADDR_LO): %08x\n",
  2308. CN6XXX_WIN_RD_ADDR_LO, octeon_read_csr(oct, reg));
  2309. reg = CN6XXX_WIN_RD_ADDR_HI;
  2310. len += sprintf(s + len, "[%02x] (WIN_RD_ADDR_HI): %08x\n",
  2311. CN6XXX_WIN_RD_ADDR_HI, octeon_read_csr(oct, reg));
  2312. reg = CN6XXX_WIN_WR_DATA_LO;
  2313. len += sprintf(s + len, "[%02x] (WIN_WR_DATA_LO): %08x\n",
  2314. CN6XXX_WIN_WR_DATA_LO, octeon_read_csr(oct, reg));
  2315. reg = CN6XXX_WIN_WR_DATA_HI;
  2316. len += sprintf(s + len, "[%02x] (WIN_WR_DATA_HI): %08x\n",
  2317. CN6XXX_WIN_WR_DATA_HI, octeon_read_csr(oct, reg));
  2318. len += sprintf(s + len, "[%02x] (WIN_WR_MASK_REG): %08x\n",
  2319. CN6XXX_WIN_WR_MASK_REG,
  2320. octeon_read_csr(oct, CN6XXX_WIN_WR_MASK_REG));
  2321. /* PCI Interrupt Register */
  2322. len += sprintf(s + len, "\n[%x] (INT_ENABLE PORT 0): %08x\n",
  2323. CN6XXX_SLI_INT_ENB64_PORT0, octeon_read_csr(oct,
  2324. CN6XXX_SLI_INT_ENB64_PORT0));
  2325. len += sprintf(s + len, "\n[%x] (INT_ENABLE PORT 1): %08x\n",
  2326. CN6XXX_SLI_INT_ENB64_PORT1,
  2327. octeon_read_csr(oct, CN6XXX_SLI_INT_ENB64_PORT1));
  2328. len += sprintf(s + len, "[%x] (INT_SUM): %08x\n", CN6XXX_SLI_INT_SUM64,
  2329. octeon_read_csr(oct, CN6XXX_SLI_INT_SUM64));
  2330. /* PCI Output queue registers */
  2331. for (i = 0; i < oct->num_oqs; i++) {
  2332. reg = CN6XXX_SLI_OQ_PKTS_SENT(i);
  2333. len += sprintf(s + len, "\n[%x] (PKTS_SENT_%d): %08x\n",
  2334. reg, i, octeon_read_csr(oct, reg));
  2335. reg = CN6XXX_SLI_OQ_PKTS_CREDIT(i);
  2336. len += sprintf(s + len, "[%x] (PKT_CREDITS_%d): %08x\n",
  2337. reg, i, octeon_read_csr(oct, reg));
  2338. }
  2339. reg = CN6XXX_SLI_OQ_INT_LEVEL_PKTS;
  2340. len += sprintf(s + len, "\n[%x] (PKTS_SENT_INT_LEVEL): %08x\n",
  2341. reg, octeon_read_csr(oct, reg));
  2342. reg = CN6XXX_SLI_OQ_INT_LEVEL_TIME;
  2343. len += sprintf(s + len, "[%x] (PKTS_SENT_TIME): %08x\n",
  2344. reg, octeon_read_csr(oct, reg));
  2345. /* PCI Input queue registers */
  2346. for (i = 0; i <= 3; i++) {
  2347. u32 reg;
  2348. reg = CN6XXX_SLI_IQ_DOORBELL(i);
  2349. len += sprintf(s + len, "\n[%x] (INSTR_DOORBELL_%d): %08x\n",
  2350. reg, i, octeon_read_csr(oct, reg));
  2351. reg = CN6XXX_SLI_IQ_INSTR_COUNT(i);
  2352. len += sprintf(s + len, "[%x] (INSTR_COUNT_%d): %08x\n",
  2353. reg, i, octeon_read_csr(oct, reg));
  2354. }
  2355. /* PCI DMA registers */
  2356. len += sprintf(s + len, "\n[%x] (DMA_CNT_0): %08x\n",
  2357. CN6XXX_DMA_CNT(0),
  2358. octeon_read_csr(oct, CN6XXX_DMA_CNT(0)));
  2359. reg = CN6XXX_DMA_PKT_INT_LEVEL(0);
  2360. len += sprintf(s + len, "[%x] (DMA_INT_LEV_0): %08x\n",
  2361. CN6XXX_DMA_PKT_INT_LEVEL(0), octeon_read_csr(oct, reg));
  2362. reg = CN6XXX_DMA_TIME_INT_LEVEL(0);
  2363. len += sprintf(s + len, "[%x] (DMA_TIME_0): %08x\n",
  2364. CN6XXX_DMA_TIME_INT_LEVEL(0),
  2365. octeon_read_csr(oct, reg));
  2366. len += sprintf(s + len, "\n[%x] (DMA_CNT_1): %08x\n",
  2367. CN6XXX_DMA_CNT(1),
  2368. octeon_read_csr(oct, CN6XXX_DMA_CNT(1)));
  2369. reg = CN6XXX_DMA_PKT_INT_LEVEL(1);
  2370. len += sprintf(s + len, "[%x] (DMA_INT_LEV_1): %08x\n",
  2371. CN6XXX_DMA_PKT_INT_LEVEL(1),
  2372. octeon_read_csr(oct, reg));
  2373. reg = CN6XXX_DMA_PKT_INT_LEVEL(1);
  2374. len += sprintf(s + len, "[%x] (DMA_TIME_1): %08x\n",
  2375. CN6XXX_DMA_TIME_INT_LEVEL(1),
  2376. octeon_read_csr(oct, reg));
  2377. /* PCI Index registers */
  2378. len += sprintf(s + len, "\n");
  2379. for (i = 0; i < 16; i++) {
  2380. reg = lio_pci_readq(oct, CN6XXX_BAR1_REG(i, oct->pcie_port));
  2381. len += sprintf(s + len, "[%llx] (BAR1_INDEX_%02d): %08x\n",
  2382. CN6XXX_BAR1_REG(i, oct->pcie_port), i, reg);
  2383. }
  2384. return len;
  2385. }
  2386. static int cn6xxx_read_config_reg(char *s, struct octeon_device *oct)
  2387. {
  2388. u32 val;
  2389. int i, len = 0;
  2390. /* PCI CONFIG Registers */
  2391. len += sprintf(s + len,
  2392. "\n\t Octeon Config space Registers\n\n");
  2393. for (i = 0; i <= 13; i++) {
  2394. pci_read_config_dword(oct->pci_dev, (i * 4), &val);
  2395. len += sprintf(s + len, "[0x%x] (Config[%d]): 0x%08x\n",
  2396. (i * 4), i, val);
  2397. }
  2398. for (i = 30; i <= 34; i++) {
  2399. pci_read_config_dword(oct->pci_dev, (i * 4), &val);
  2400. len += sprintf(s + len, "[0x%x] (Config[%d]): 0x%08x\n",
  2401. (i * 4), i, val);
  2402. }
  2403. return len;
  2404. }
  2405. /* Return register dump user app. */
  2406. static void lio_get_regs(struct net_device *dev,
  2407. struct ethtool_regs *regs, void *regbuf)
  2408. {
  2409. struct lio *lio = GET_LIO(dev);
  2410. int len = 0;
  2411. struct octeon_device *oct = lio->oct_dev;
  2412. regs->version = OCT_ETHTOOL_REGSVER;
  2413. switch (oct->chip_id) {
  2414. case OCTEON_CN23XX_PF_VID:
  2415. memset(regbuf, 0, OCT_ETHTOOL_REGDUMP_LEN_23XX);
  2416. len += cn23xx_read_csr_reg(regbuf + len, oct);
  2417. break;
  2418. case OCTEON_CN23XX_VF_VID:
  2419. memset(regbuf, 0, OCT_ETHTOOL_REGDUMP_LEN_23XX_VF);
  2420. len += cn23xx_vf_read_csr_reg(regbuf + len, oct);
  2421. break;
  2422. case OCTEON_CN68XX:
  2423. case OCTEON_CN66XX:
  2424. memset(regbuf, 0, OCT_ETHTOOL_REGDUMP_LEN);
  2425. len += cn6xxx_read_csr_reg(regbuf + len, oct);
  2426. len += cn6xxx_read_config_reg(regbuf + len, oct);
  2427. break;
  2428. default:
  2429. dev_err(&oct->pci_dev->dev, "%s Unknown chipid: %d\n",
  2430. __func__, oct->chip_id);
  2431. }
  2432. }
  2433. static u32 lio_get_priv_flags(struct net_device *netdev)
  2434. {
  2435. struct lio *lio = GET_LIO(netdev);
  2436. return lio->oct_dev->priv_flags;
  2437. }
  2438. static int lio_set_priv_flags(struct net_device *netdev, u32 flags)
  2439. {
  2440. struct lio *lio = GET_LIO(netdev);
  2441. bool intr_by_tx_bytes = !!(flags & (0x1 << OCT_PRIV_FLAG_TX_BYTES));
  2442. lio_set_priv_flag(lio->oct_dev, OCT_PRIV_FLAG_TX_BYTES,
  2443. intr_by_tx_bytes);
  2444. return 0;
  2445. }
  2446. static const struct ethtool_ops lio_ethtool_ops = {
  2447. .get_link_ksettings = lio_get_link_ksettings,
  2448. .get_link = ethtool_op_get_link,
  2449. .get_drvinfo = lio_get_drvinfo,
  2450. .get_ringparam = lio_ethtool_get_ringparam,
  2451. .set_ringparam = lio_ethtool_set_ringparam,
  2452. .get_channels = lio_ethtool_get_channels,
  2453. .set_channels = lio_ethtool_set_channels,
  2454. .set_phys_id = lio_set_phys_id,
  2455. .get_eeprom_len = lio_get_eeprom_len,
  2456. .get_eeprom = lio_get_eeprom,
  2457. .get_strings = lio_get_strings,
  2458. .get_ethtool_stats = lio_get_ethtool_stats,
  2459. .get_pauseparam = lio_get_pauseparam,
  2460. .set_pauseparam = lio_set_pauseparam,
  2461. .get_regs_len = lio_get_regs_len,
  2462. .get_regs = lio_get_regs,
  2463. .get_msglevel = lio_get_msglevel,
  2464. .set_msglevel = lio_set_msglevel,
  2465. .get_sset_count = lio_get_sset_count,
  2466. .get_coalesce = lio_get_intr_coalesce,
  2467. .set_coalesce = lio_set_intr_coalesce,
  2468. .get_priv_flags = lio_get_priv_flags,
  2469. .set_priv_flags = lio_set_priv_flags,
  2470. .get_ts_info = lio_get_ts_info,
  2471. };
  2472. static const struct ethtool_ops lio_vf_ethtool_ops = {
  2473. .get_link_ksettings = lio_get_link_ksettings,
  2474. .get_link = ethtool_op_get_link,
  2475. .get_drvinfo = lio_get_vf_drvinfo,
  2476. .get_ringparam = lio_ethtool_get_ringparam,
  2477. .set_ringparam = lio_ethtool_set_ringparam,
  2478. .get_channels = lio_ethtool_get_channels,
  2479. .set_channels = lio_ethtool_set_channels,
  2480. .get_strings = lio_vf_get_strings,
  2481. .get_ethtool_stats = lio_vf_get_ethtool_stats,
  2482. .get_regs_len = lio_get_regs_len,
  2483. .get_regs = lio_get_regs,
  2484. .get_msglevel = lio_get_msglevel,
  2485. .set_msglevel = lio_vf_set_msglevel,
  2486. .get_sset_count = lio_vf_get_sset_count,
  2487. .get_coalesce = lio_get_intr_coalesce,
  2488. .set_coalesce = lio_set_intr_coalesce,
  2489. .get_priv_flags = lio_get_priv_flags,
  2490. .set_priv_flags = lio_set_priv_flags,
  2491. .get_ts_info = lio_get_ts_info,
  2492. };
  2493. void liquidio_set_ethtool_ops(struct net_device *netdev)
  2494. {
  2495. struct lio *lio = GET_LIO(netdev);
  2496. struct octeon_device *oct = lio->oct_dev;
  2497. if (OCTEON_CN23XX_VF(oct))
  2498. netdev->ethtool_ops = &lio_vf_ethtool_ops;
  2499. else
  2500. netdev->ethtool_ops = &lio_ethtool_ops;
  2501. }