macb.h 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117
  1. /*
  2. * Atmel MACB Ethernet Controller driver
  3. *
  4. * Copyright (C) 2004-2006 Atmel Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #ifndef _MACB_H
  11. #define _MACB_H
  12. #include <linux/phy.h>
  13. #include <linux/ptp_clock_kernel.h>
  14. #include <linux/net_tstamp.h>
  15. #if defined(CONFIG_ARCH_DMA_ADDR_T_64BIT) || defined(CONFIG_MACB_USE_HWSTAMP)
  16. #define MACB_EXT_DESC
  17. #endif
  18. #define MACB_GREGS_NBR 16
  19. #define MACB_GREGS_VERSION 2
  20. #define MACB_MAX_QUEUES 8
  21. /* MACB register offsets */
  22. #define MACB_NCR 0x0000 /* Network Control */
  23. #define MACB_NCFGR 0x0004 /* Network Config */
  24. #define MACB_NSR 0x0008 /* Network Status */
  25. #define MACB_TAR 0x000c /* AT91RM9200 only */
  26. #define MACB_TCR 0x0010 /* AT91RM9200 only */
  27. #define MACB_TSR 0x0014 /* Transmit Status */
  28. #define MACB_RBQP 0x0018 /* RX Q Base Address */
  29. #define MACB_TBQP 0x001c /* TX Q Base Address */
  30. #define MACB_RSR 0x0020 /* Receive Status */
  31. #define MACB_ISR 0x0024 /* Interrupt Status */
  32. #define MACB_IER 0x0028 /* Interrupt Enable */
  33. #define MACB_IDR 0x002c /* Interrupt Disable */
  34. #define MACB_IMR 0x0030 /* Interrupt Mask */
  35. #define MACB_MAN 0x0034 /* PHY Maintenance */
  36. #define MACB_PTR 0x0038
  37. #define MACB_PFR 0x003c
  38. #define MACB_FTO 0x0040
  39. #define MACB_SCF 0x0044
  40. #define MACB_MCF 0x0048
  41. #define MACB_FRO 0x004c
  42. #define MACB_FCSE 0x0050
  43. #define MACB_ALE 0x0054
  44. #define MACB_DTF 0x0058
  45. #define MACB_LCOL 0x005c
  46. #define MACB_EXCOL 0x0060
  47. #define MACB_TUND 0x0064
  48. #define MACB_CSE 0x0068
  49. #define MACB_RRE 0x006c
  50. #define MACB_ROVR 0x0070
  51. #define MACB_RSE 0x0074
  52. #define MACB_ELE 0x0078
  53. #define MACB_RJA 0x007c
  54. #define MACB_USF 0x0080
  55. #define MACB_STE 0x0084
  56. #define MACB_RLE 0x0088
  57. #define MACB_TPF 0x008c
  58. #define MACB_HRB 0x0090
  59. #define MACB_HRT 0x0094
  60. #define MACB_SA1B 0x0098
  61. #define MACB_SA1T 0x009c
  62. #define MACB_SA2B 0x00a0
  63. #define MACB_SA2T 0x00a4
  64. #define MACB_SA3B 0x00a8
  65. #define MACB_SA3T 0x00ac
  66. #define MACB_SA4B 0x00b0
  67. #define MACB_SA4T 0x00b4
  68. #define MACB_TID 0x00b8
  69. #define MACB_TPQ 0x00bc
  70. #define MACB_USRIO 0x00c0
  71. #define MACB_WOL 0x00c4
  72. #define MACB_MID 0x00fc
  73. #define MACB_TBQPH 0x04C8
  74. #define MACB_RBQPH 0x04D4
  75. /* GEM register offsets. */
  76. #define GEM_NCFGR 0x0004 /* Network Config */
  77. #define GEM_USRIO 0x000c /* User IO */
  78. #define GEM_DMACFG 0x0010 /* DMA Configuration */
  79. #define GEM_JML 0x0048 /* Jumbo Max Length */
  80. #define GEM_HRB 0x0080 /* Hash Bottom */
  81. #define GEM_HRT 0x0084 /* Hash Top */
  82. #define GEM_SA1B 0x0088 /* Specific1 Bottom */
  83. #define GEM_SA1T 0x008C /* Specific1 Top */
  84. #define GEM_SA2B 0x0090 /* Specific2 Bottom */
  85. #define GEM_SA2T 0x0094 /* Specific2 Top */
  86. #define GEM_SA3B 0x0098 /* Specific3 Bottom */
  87. #define GEM_SA3T 0x009C /* Specific3 Top */
  88. #define GEM_SA4B 0x00A0 /* Specific4 Bottom */
  89. #define GEM_SA4T 0x00A4 /* Specific4 Top */
  90. #define GEM_EFTSH 0x00e8 /* PTP Event Frame Transmitted Seconds Register 47:32 */
  91. #define GEM_EFRSH 0x00ec /* PTP Event Frame Received Seconds Register 47:32 */
  92. #define GEM_PEFTSH 0x00f0 /* PTP Peer Event Frame Transmitted Seconds Register 47:32 */
  93. #define GEM_PEFRSH 0x00f4 /* PTP Peer Event Frame Received Seconds Register 47:32 */
  94. #define GEM_OTX 0x0100 /* Octets transmitted */
  95. #define GEM_OCTTXL 0x0100 /* Octets transmitted [31:0] */
  96. #define GEM_OCTTXH 0x0104 /* Octets transmitted [47:32] */
  97. #define GEM_TXCNT 0x0108 /* Frames Transmitted counter */
  98. #define GEM_TXBCCNT 0x010c /* Broadcast Frames counter */
  99. #define GEM_TXMCCNT 0x0110 /* Multicast Frames counter */
  100. #define GEM_TXPAUSECNT 0x0114 /* Pause Frames Transmitted Counter */
  101. #define GEM_TX64CNT 0x0118 /* 64 byte Frames TX counter */
  102. #define GEM_TX65CNT 0x011c /* 65-127 byte Frames TX counter */
  103. #define GEM_TX128CNT 0x0120 /* 128-255 byte Frames TX counter */
  104. #define GEM_TX256CNT 0x0124 /* 256-511 byte Frames TX counter */
  105. #define GEM_TX512CNT 0x0128 /* 512-1023 byte Frames TX counter */
  106. #define GEM_TX1024CNT 0x012c /* 1024-1518 byte Frames TX counter */
  107. #define GEM_TX1519CNT 0x0130 /* 1519+ byte Frames TX counter */
  108. #define GEM_TXURUNCNT 0x0134 /* TX under run error counter */
  109. #define GEM_SNGLCOLLCNT 0x0138 /* Single Collision Frame Counter */
  110. #define GEM_MULTICOLLCNT 0x013c /* Multiple Collision Frame Counter */
  111. #define GEM_EXCESSCOLLCNT 0x0140 /* Excessive Collision Frame Counter */
  112. #define GEM_LATECOLLCNT 0x0144 /* Late Collision Frame Counter */
  113. #define GEM_TXDEFERCNT 0x0148 /* Deferred Transmission Frame Counter */
  114. #define GEM_TXCSENSECNT 0x014c /* Carrier Sense Error Counter */
  115. #define GEM_ORX 0x0150 /* Octets received */
  116. #define GEM_OCTRXL 0x0150 /* Octets received [31:0] */
  117. #define GEM_OCTRXH 0x0154 /* Octets received [47:32] */
  118. #define GEM_RXCNT 0x0158 /* Frames Received Counter */
  119. #define GEM_RXBROADCNT 0x015c /* Broadcast Frames Received Counter */
  120. #define GEM_RXMULTICNT 0x0160 /* Multicast Frames Received Counter */
  121. #define GEM_RXPAUSECNT 0x0164 /* Pause Frames Received Counter */
  122. #define GEM_RX64CNT 0x0168 /* 64 byte Frames RX Counter */
  123. #define GEM_RX65CNT 0x016c /* 65-127 byte Frames RX Counter */
  124. #define GEM_RX128CNT 0x0170 /* 128-255 byte Frames RX Counter */
  125. #define GEM_RX256CNT 0x0174 /* 256-511 byte Frames RX Counter */
  126. #define GEM_RX512CNT 0x0178 /* 512-1023 byte Frames RX Counter */
  127. #define GEM_RX1024CNT 0x017c /* 1024-1518 byte Frames RX Counter */
  128. #define GEM_RX1519CNT 0x0180 /* 1519+ byte Frames RX Counter */
  129. #define GEM_RXUNDRCNT 0x0184 /* Undersize Frames Received Counter */
  130. #define GEM_RXOVRCNT 0x0188 /* Oversize Frames Received Counter */
  131. #define GEM_RXJABCNT 0x018c /* Jabbers Received Counter */
  132. #define GEM_RXFCSCNT 0x0190 /* Frame Check Sequence Error Counter */
  133. #define GEM_RXLENGTHCNT 0x0194 /* Length Field Error Counter */
  134. #define GEM_RXSYMBCNT 0x0198 /* Symbol Error Counter */
  135. #define GEM_RXALIGNCNT 0x019c /* Alignment Error Counter */
  136. #define GEM_RXRESERRCNT 0x01a0 /* Receive Resource Error Counter */
  137. #define GEM_RXORCNT 0x01a4 /* Receive Overrun Counter */
  138. #define GEM_RXIPCCNT 0x01a8 /* IP header Checksum Error Counter */
  139. #define GEM_RXTCPCCNT 0x01ac /* TCP Checksum Error Counter */
  140. #define GEM_RXUDPCCNT 0x01b0 /* UDP Checksum Error Counter */
  141. #define GEM_TISUBN 0x01bc /* 1588 Timer Increment Sub-ns */
  142. #define GEM_TSH 0x01c0 /* 1588 Timer Seconds High */
  143. #define GEM_TSL 0x01d0 /* 1588 Timer Seconds Low */
  144. #define GEM_TN 0x01d4 /* 1588 Timer Nanoseconds */
  145. #define GEM_TA 0x01d8 /* 1588 Timer Adjust */
  146. #define GEM_TI 0x01dc /* 1588 Timer Increment */
  147. #define GEM_EFTSL 0x01e0 /* PTP Event Frame Tx Seconds Low */
  148. #define GEM_EFTN 0x01e4 /* PTP Event Frame Tx Nanoseconds */
  149. #define GEM_EFRSL 0x01e8 /* PTP Event Frame Rx Seconds Low */
  150. #define GEM_EFRN 0x01ec /* PTP Event Frame Rx Nanoseconds */
  151. #define GEM_PEFTSL 0x01f0 /* PTP Peer Event Frame Tx Secs Low */
  152. #define GEM_PEFTN 0x01f4 /* PTP Peer Event Frame Tx Ns */
  153. #define GEM_PEFRSL 0x01f8 /* PTP Peer Event Frame Rx Sec Low */
  154. #define GEM_PEFRN 0x01fc /* PTP Peer Event Frame Rx Ns */
  155. #define GEM_DCFG1 0x0280 /* Design Config 1 */
  156. #define GEM_DCFG2 0x0284 /* Design Config 2 */
  157. #define GEM_DCFG3 0x0288 /* Design Config 3 */
  158. #define GEM_DCFG4 0x028c /* Design Config 4 */
  159. #define GEM_DCFG5 0x0290 /* Design Config 5 */
  160. #define GEM_DCFG6 0x0294 /* Design Config 6 */
  161. #define GEM_DCFG7 0x0298 /* Design Config 7 */
  162. #define GEM_TXBDCTRL 0x04cc /* TX Buffer Descriptor control register */
  163. #define GEM_RXBDCTRL 0x04d0 /* RX Buffer Descriptor control register */
  164. #define GEM_ISR(hw_q) (0x0400 + ((hw_q) << 2))
  165. #define GEM_TBQP(hw_q) (0x0440 + ((hw_q) << 2))
  166. #define GEM_TBQPH(hw_q) (0x04C8)
  167. #define GEM_RBQP(hw_q) (0x0480 + ((hw_q) << 2))
  168. #define GEM_IER(hw_q) (0x0600 + ((hw_q) << 2))
  169. #define GEM_IDR(hw_q) (0x0620 + ((hw_q) << 2))
  170. #define GEM_IMR(hw_q) (0x0640 + ((hw_q) << 2))
  171. /* Bitfields in NCR */
  172. #define MACB_LB_OFFSET 0 /* reserved */
  173. #define MACB_LB_SIZE 1
  174. #define MACB_LLB_OFFSET 1 /* Loop back local */
  175. #define MACB_LLB_SIZE 1
  176. #define MACB_RE_OFFSET 2 /* Receive enable */
  177. #define MACB_RE_SIZE 1
  178. #define MACB_TE_OFFSET 3 /* Transmit enable */
  179. #define MACB_TE_SIZE 1
  180. #define MACB_MPE_OFFSET 4 /* Management port enable */
  181. #define MACB_MPE_SIZE 1
  182. #define MACB_CLRSTAT_OFFSET 5 /* Clear stats regs */
  183. #define MACB_CLRSTAT_SIZE 1
  184. #define MACB_INCSTAT_OFFSET 6 /* Incremental stats regs */
  185. #define MACB_INCSTAT_SIZE 1
  186. #define MACB_WESTAT_OFFSET 7 /* Write enable stats regs */
  187. #define MACB_WESTAT_SIZE 1
  188. #define MACB_BP_OFFSET 8 /* Back pressure */
  189. #define MACB_BP_SIZE 1
  190. #define MACB_TSTART_OFFSET 9 /* Start transmission */
  191. #define MACB_TSTART_SIZE 1
  192. #define MACB_THALT_OFFSET 10 /* Transmit halt */
  193. #define MACB_THALT_SIZE 1
  194. #define MACB_NCR_TPF_OFFSET 11 /* Transmit pause frame */
  195. #define MACB_NCR_TPF_SIZE 1
  196. #define MACB_TZQ_OFFSET 12 /* Transmit zero quantum pause frame */
  197. #define MACB_TZQ_SIZE 1
  198. #define MACB_SRTSM_OFFSET 15
  199. #define MACB_OSSMODE_OFFSET 24 /* Enable One Step Synchro Mode */
  200. #define MACB_OSSMODE_SIZE 1
  201. /* Bitfields in NCFGR */
  202. #define MACB_SPD_OFFSET 0 /* Speed */
  203. #define MACB_SPD_SIZE 1
  204. #define MACB_FD_OFFSET 1 /* Full duplex */
  205. #define MACB_FD_SIZE 1
  206. #define MACB_BIT_RATE_OFFSET 2 /* Discard non-VLAN frames */
  207. #define MACB_BIT_RATE_SIZE 1
  208. #define MACB_JFRAME_OFFSET 3 /* reserved */
  209. #define MACB_JFRAME_SIZE 1
  210. #define MACB_CAF_OFFSET 4 /* Copy all frames */
  211. #define MACB_CAF_SIZE 1
  212. #define MACB_NBC_OFFSET 5 /* No broadcast */
  213. #define MACB_NBC_SIZE 1
  214. #define MACB_NCFGR_MTI_OFFSET 6 /* Multicast hash enable */
  215. #define MACB_NCFGR_MTI_SIZE 1
  216. #define MACB_UNI_OFFSET 7 /* Unicast hash enable */
  217. #define MACB_UNI_SIZE 1
  218. #define MACB_BIG_OFFSET 8 /* Receive 1536 byte frames */
  219. #define MACB_BIG_SIZE 1
  220. #define MACB_EAE_OFFSET 9 /* External address match enable */
  221. #define MACB_EAE_SIZE 1
  222. #define MACB_CLK_OFFSET 10
  223. #define MACB_CLK_SIZE 2
  224. #define MACB_RTY_OFFSET 12 /* Retry test */
  225. #define MACB_RTY_SIZE 1
  226. #define MACB_PAE_OFFSET 13 /* Pause enable */
  227. #define MACB_PAE_SIZE 1
  228. #define MACB_RM9200_RMII_OFFSET 13 /* AT91RM9200 only */
  229. #define MACB_RM9200_RMII_SIZE 1 /* AT91RM9200 only */
  230. #define MACB_RBOF_OFFSET 14 /* Receive buffer offset */
  231. #define MACB_RBOF_SIZE 2
  232. #define MACB_RLCE_OFFSET 16 /* Length field error frame discard */
  233. #define MACB_RLCE_SIZE 1
  234. #define MACB_DRFCS_OFFSET 17 /* FCS remove */
  235. #define MACB_DRFCS_SIZE 1
  236. #define MACB_EFRHD_OFFSET 18
  237. #define MACB_EFRHD_SIZE 1
  238. #define MACB_IRXFCS_OFFSET 19
  239. #define MACB_IRXFCS_SIZE 1
  240. /* GEM specific NCFGR bitfields. */
  241. #define GEM_GBE_OFFSET 10 /* Gigabit mode enable */
  242. #define GEM_GBE_SIZE 1
  243. #define GEM_PCSSEL_OFFSET 11
  244. #define GEM_PCSSEL_SIZE 1
  245. #define GEM_CLK_OFFSET 18 /* MDC clock division */
  246. #define GEM_CLK_SIZE 3
  247. #define GEM_DBW_OFFSET 21 /* Data bus width */
  248. #define GEM_DBW_SIZE 2
  249. #define GEM_RXCOEN_OFFSET 24
  250. #define GEM_RXCOEN_SIZE 1
  251. #define GEM_SGMIIEN_OFFSET 27
  252. #define GEM_SGMIIEN_SIZE 1
  253. /* Constants for data bus width. */
  254. #define GEM_DBW32 0 /* 32 bit AMBA AHB data bus width */
  255. #define GEM_DBW64 1 /* 64 bit AMBA AHB data bus width */
  256. #define GEM_DBW128 2 /* 128 bit AMBA AHB data bus width */
  257. /* Bitfields in DMACFG. */
  258. #define GEM_FBLDO_OFFSET 0 /* fixed burst length for DMA */
  259. #define GEM_FBLDO_SIZE 5
  260. #define GEM_ENDIA_DESC_OFFSET 6 /* endian swap mode for management descriptor access */
  261. #define GEM_ENDIA_DESC_SIZE 1
  262. #define GEM_ENDIA_PKT_OFFSET 7 /* endian swap mode for packet data access */
  263. #define GEM_ENDIA_PKT_SIZE 1
  264. #define GEM_RXBMS_OFFSET 8 /* RX packet buffer memory size select */
  265. #define GEM_RXBMS_SIZE 2
  266. #define GEM_TXPBMS_OFFSET 10 /* TX packet buffer memory size select */
  267. #define GEM_TXPBMS_SIZE 1
  268. #define GEM_TXCOEN_OFFSET 11 /* TX IP/TCP/UDP checksum gen offload */
  269. #define GEM_TXCOEN_SIZE 1
  270. #define GEM_RXBS_OFFSET 16 /* DMA receive buffer size */
  271. #define GEM_RXBS_SIZE 8
  272. #define GEM_DDRP_OFFSET 24 /* disc_when_no_ahb */
  273. #define GEM_DDRP_SIZE 1
  274. #define GEM_RXEXT_OFFSET 28 /* RX extended Buffer Descriptor mode */
  275. #define GEM_RXEXT_SIZE 1
  276. #define GEM_TXEXT_OFFSET 29 /* TX extended Buffer Descriptor mode */
  277. #define GEM_TXEXT_SIZE 1
  278. #define GEM_ADDR64_OFFSET 30 /* Address bus width - 64b or 32b */
  279. #define GEM_ADDR64_SIZE 1
  280. /* Bitfields in NSR */
  281. #define MACB_NSR_LINK_OFFSET 0 /* pcs_link_state */
  282. #define MACB_NSR_LINK_SIZE 1
  283. #define MACB_MDIO_OFFSET 1 /* status of the mdio_in pin */
  284. #define MACB_MDIO_SIZE 1
  285. #define MACB_IDLE_OFFSET 2 /* The PHY management logic is idle */
  286. #define MACB_IDLE_SIZE 1
  287. /* Bitfields in TSR */
  288. #define MACB_UBR_OFFSET 0 /* Used bit read */
  289. #define MACB_UBR_SIZE 1
  290. #define MACB_COL_OFFSET 1 /* Collision occurred */
  291. #define MACB_COL_SIZE 1
  292. #define MACB_TSR_RLE_OFFSET 2 /* Retry limit exceeded */
  293. #define MACB_TSR_RLE_SIZE 1
  294. #define MACB_TGO_OFFSET 3 /* Transmit go */
  295. #define MACB_TGO_SIZE 1
  296. #define MACB_BEX_OFFSET 4 /* TX frame corruption due to AHB error */
  297. #define MACB_BEX_SIZE 1
  298. #define MACB_RM9200_BNQ_OFFSET 4 /* AT91RM9200 only */
  299. #define MACB_RM9200_BNQ_SIZE 1 /* AT91RM9200 only */
  300. #define MACB_COMP_OFFSET 5 /* Trnasmit complete */
  301. #define MACB_COMP_SIZE 1
  302. #define MACB_UND_OFFSET 6 /* Trnasmit under run */
  303. #define MACB_UND_SIZE 1
  304. /* Bitfields in RSR */
  305. #define MACB_BNA_OFFSET 0 /* Buffer not available */
  306. #define MACB_BNA_SIZE 1
  307. #define MACB_REC_OFFSET 1 /* Frame received */
  308. #define MACB_REC_SIZE 1
  309. #define MACB_OVR_OFFSET 2 /* Receive overrun */
  310. #define MACB_OVR_SIZE 1
  311. /* Bitfields in ISR/IER/IDR/IMR */
  312. #define MACB_MFD_OFFSET 0 /* Management frame sent */
  313. #define MACB_MFD_SIZE 1
  314. #define MACB_RCOMP_OFFSET 1 /* Receive complete */
  315. #define MACB_RCOMP_SIZE 1
  316. #define MACB_RXUBR_OFFSET 2 /* RX used bit read */
  317. #define MACB_RXUBR_SIZE 1
  318. #define MACB_TXUBR_OFFSET 3 /* TX used bit read */
  319. #define MACB_TXUBR_SIZE 1
  320. #define MACB_ISR_TUND_OFFSET 4 /* Enable TX buffer under run interrupt */
  321. #define MACB_ISR_TUND_SIZE 1
  322. #define MACB_ISR_RLE_OFFSET 5 /* EN retry exceeded/late coll interrupt */
  323. #define MACB_ISR_RLE_SIZE 1
  324. #define MACB_TXERR_OFFSET 6 /* EN TX frame corrupt from error interrupt */
  325. #define MACB_TXERR_SIZE 1
  326. #define MACB_TCOMP_OFFSET 7 /* Enable transmit complete interrupt */
  327. #define MACB_TCOMP_SIZE 1
  328. #define MACB_ISR_LINK_OFFSET 9 /* Enable link change interrupt */
  329. #define MACB_ISR_LINK_SIZE 1
  330. #define MACB_ISR_ROVR_OFFSET 10 /* Enable receive overrun interrupt */
  331. #define MACB_ISR_ROVR_SIZE 1
  332. #define MACB_HRESP_OFFSET 11 /* Enable hrsep not OK interrupt */
  333. #define MACB_HRESP_SIZE 1
  334. #define MACB_PFR_OFFSET 12 /* Enable pause frame w/ quantum interrupt */
  335. #define MACB_PFR_SIZE 1
  336. #define MACB_PTZ_OFFSET 13 /* Enable pause time zero interrupt */
  337. #define MACB_PTZ_SIZE 1
  338. #define MACB_WOL_OFFSET 14 /* Enable wake-on-lan interrupt */
  339. #define MACB_WOL_SIZE 1
  340. #define MACB_DRQFR_OFFSET 18 /* PTP Delay Request Frame Received */
  341. #define MACB_DRQFR_SIZE 1
  342. #define MACB_SFR_OFFSET 19 /* PTP Sync Frame Received */
  343. #define MACB_SFR_SIZE 1
  344. #define MACB_DRQFT_OFFSET 20 /* PTP Delay Request Frame Transmitted */
  345. #define MACB_DRQFT_SIZE 1
  346. #define MACB_SFT_OFFSET 21 /* PTP Sync Frame Transmitted */
  347. #define MACB_SFT_SIZE 1
  348. #define MACB_PDRQFR_OFFSET 22 /* PDelay Request Frame Received */
  349. #define MACB_PDRQFR_SIZE 1
  350. #define MACB_PDRSFR_OFFSET 23 /* PDelay Response Frame Received */
  351. #define MACB_PDRSFR_SIZE 1
  352. #define MACB_PDRQFT_OFFSET 24 /* PDelay Request Frame Transmitted */
  353. #define MACB_PDRQFT_SIZE 1
  354. #define MACB_PDRSFT_OFFSET 25 /* PDelay Response Frame Transmitted */
  355. #define MACB_PDRSFT_SIZE 1
  356. #define MACB_SRI_OFFSET 26 /* TSU Seconds Register Increment */
  357. #define MACB_SRI_SIZE 1
  358. /* Timer increment fields */
  359. #define MACB_TI_CNS_OFFSET 0
  360. #define MACB_TI_CNS_SIZE 8
  361. #define MACB_TI_ACNS_OFFSET 8
  362. #define MACB_TI_ACNS_SIZE 8
  363. #define MACB_TI_NIT_OFFSET 16
  364. #define MACB_TI_NIT_SIZE 8
  365. /* Bitfields in MAN */
  366. #define MACB_DATA_OFFSET 0 /* data */
  367. #define MACB_DATA_SIZE 16
  368. #define MACB_CODE_OFFSET 16 /* Must be written to 10 */
  369. #define MACB_CODE_SIZE 2
  370. #define MACB_REGA_OFFSET 18 /* Register address */
  371. #define MACB_REGA_SIZE 5
  372. #define MACB_PHYA_OFFSET 23 /* PHY address */
  373. #define MACB_PHYA_SIZE 5
  374. #define MACB_RW_OFFSET 28 /* Operation. 10 is read. 01 is write. */
  375. #define MACB_RW_SIZE 2
  376. #define MACB_SOF_OFFSET 30 /* Must be written to 1 for Clause 22 */
  377. #define MACB_SOF_SIZE 2
  378. /* Bitfields in USRIO (AVR32) */
  379. #define MACB_MII_OFFSET 0
  380. #define MACB_MII_SIZE 1
  381. #define MACB_EAM_OFFSET 1
  382. #define MACB_EAM_SIZE 1
  383. #define MACB_TX_PAUSE_OFFSET 2
  384. #define MACB_TX_PAUSE_SIZE 1
  385. #define MACB_TX_PAUSE_ZERO_OFFSET 3
  386. #define MACB_TX_PAUSE_ZERO_SIZE 1
  387. /* Bitfields in USRIO (AT91) */
  388. #define MACB_RMII_OFFSET 0
  389. #define MACB_RMII_SIZE 1
  390. #define GEM_RGMII_OFFSET 0 /* GEM gigabit mode */
  391. #define GEM_RGMII_SIZE 1
  392. #define MACB_CLKEN_OFFSET 1
  393. #define MACB_CLKEN_SIZE 1
  394. /* Bitfields in WOL */
  395. #define MACB_IP_OFFSET 0
  396. #define MACB_IP_SIZE 16
  397. #define MACB_MAG_OFFSET 16
  398. #define MACB_MAG_SIZE 1
  399. #define MACB_ARP_OFFSET 17
  400. #define MACB_ARP_SIZE 1
  401. #define MACB_SA1_OFFSET 18
  402. #define MACB_SA1_SIZE 1
  403. #define MACB_WOL_MTI_OFFSET 19
  404. #define MACB_WOL_MTI_SIZE 1
  405. /* Bitfields in MID */
  406. #define MACB_IDNUM_OFFSET 16
  407. #define MACB_IDNUM_SIZE 12
  408. #define MACB_REV_OFFSET 0
  409. #define MACB_REV_SIZE 16
  410. /* Bitfields in DCFG1. */
  411. #define GEM_IRQCOR_OFFSET 23
  412. #define GEM_IRQCOR_SIZE 1
  413. #define GEM_DBWDEF_OFFSET 25
  414. #define GEM_DBWDEF_SIZE 3
  415. /* Bitfields in DCFG2. */
  416. #define GEM_RX_PKT_BUFF_OFFSET 20
  417. #define GEM_RX_PKT_BUFF_SIZE 1
  418. #define GEM_TX_PKT_BUFF_OFFSET 21
  419. #define GEM_TX_PKT_BUFF_SIZE 1
  420. /* Bitfields in DCFG5. */
  421. #define GEM_TSU_OFFSET 8
  422. #define GEM_TSU_SIZE 1
  423. /* Bitfields in DCFG6. */
  424. #define GEM_PBUF_LSO_OFFSET 27
  425. #define GEM_PBUF_LSO_SIZE 1
  426. #define GEM_DAW64_OFFSET 23
  427. #define GEM_DAW64_SIZE 1
  428. /* Bitfields in TISUBN */
  429. #define GEM_SUBNSINCR_OFFSET 0
  430. #define GEM_SUBNSINCR_SIZE 16
  431. /* Bitfields in TI */
  432. #define GEM_NSINCR_OFFSET 0
  433. #define GEM_NSINCR_SIZE 8
  434. /* Bitfields in TSH */
  435. #define GEM_TSH_OFFSET 0 /* TSU timer value (s). MSB [47:32] of seconds timer count */
  436. #define GEM_TSH_SIZE 16
  437. /* Bitfields in TSL */
  438. #define GEM_TSL_OFFSET 0 /* TSU timer value (s). LSB [31:0] of seconds timer count */
  439. #define GEM_TSL_SIZE 32
  440. /* Bitfields in TN */
  441. #define GEM_TN_OFFSET 0 /* TSU timer value (ns) */
  442. #define GEM_TN_SIZE 30
  443. /* Bitfields in TXBDCTRL */
  444. #define GEM_TXTSMODE_OFFSET 4 /* TX Descriptor Timestamp Insertion mode */
  445. #define GEM_TXTSMODE_SIZE 2
  446. /* Bitfields in RXBDCTRL */
  447. #define GEM_RXTSMODE_OFFSET 4 /* RX Descriptor Timestamp Insertion mode */
  448. #define GEM_RXTSMODE_SIZE 2
  449. /* Transmit DMA buffer descriptor Word 1 */
  450. #define GEM_DMA_TXVALID_OFFSET 23 /* timestamp has been captured in the Buffer Descriptor */
  451. #define GEM_DMA_TXVALID_SIZE 1
  452. /* Receive DMA buffer descriptor Word 0 */
  453. #define GEM_DMA_RXVALID_OFFSET 2 /* indicates a valid timestamp in the Buffer Descriptor */
  454. #define GEM_DMA_RXVALID_SIZE 1
  455. /* DMA buffer descriptor Word 2 (32 bit addressing) or Word 4 (64 bit addressing) */
  456. #define GEM_DMA_SECL_OFFSET 30 /* Timestamp seconds[1:0] */
  457. #define GEM_DMA_SECL_SIZE 2
  458. #define GEM_DMA_NSEC_OFFSET 0 /* Timestamp nanosecs [29:0] */
  459. #define GEM_DMA_NSEC_SIZE 30
  460. /* DMA buffer descriptor Word 3 (32 bit addressing) or Word 5 (64 bit addressing) */
  461. /* New hardware supports 12 bit precision of timestamp in DMA buffer descriptor.
  462. * Old hardware supports only 6 bit precision but it is enough for PTP.
  463. * Less accuracy is used always instead of checking hardware version.
  464. */
  465. #define GEM_DMA_SECH_OFFSET 0 /* Timestamp seconds[5:2] */
  466. #define GEM_DMA_SECH_SIZE 4
  467. #define GEM_DMA_SEC_WIDTH (GEM_DMA_SECH_SIZE + GEM_DMA_SECL_SIZE)
  468. #define GEM_DMA_SEC_TOP (1 << GEM_DMA_SEC_WIDTH)
  469. #define GEM_DMA_SEC_MASK (GEM_DMA_SEC_TOP - 1)
  470. /* Bitfields in ADJ */
  471. #define GEM_ADDSUB_OFFSET 31
  472. #define GEM_ADDSUB_SIZE 1
  473. /* Constants for CLK */
  474. #define MACB_CLK_DIV8 0
  475. #define MACB_CLK_DIV16 1
  476. #define MACB_CLK_DIV32 2
  477. #define MACB_CLK_DIV64 3
  478. /* GEM specific constants for CLK. */
  479. #define GEM_CLK_DIV8 0
  480. #define GEM_CLK_DIV16 1
  481. #define GEM_CLK_DIV32 2
  482. #define GEM_CLK_DIV48 3
  483. #define GEM_CLK_DIV64 4
  484. #define GEM_CLK_DIV96 5
  485. /* Constants for MAN register */
  486. #define MACB_MAN_SOF 1
  487. #define MACB_MAN_WRITE 1
  488. #define MACB_MAN_READ 2
  489. #define MACB_MAN_CODE 2
  490. /* Capability mask bits */
  491. #define MACB_CAPS_ISR_CLEAR_ON_WRITE 0x00000001
  492. #define MACB_CAPS_USRIO_HAS_CLKEN 0x00000002
  493. #define MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII 0x00000004
  494. #define MACB_CAPS_NO_GIGABIT_HALF 0x00000008
  495. #define MACB_CAPS_USRIO_DISABLED 0x00000010
  496. #define MACB_CAPS_JUMBO 0x00000020
  497. #define MACB_CAPS_GEM_HAS_PTP 0x00000040
  498. #define MACB_CAPS_FIFO_MODE 0x10000000
  499. #define MACB_CAPS_GIGABIT_MODE_AVAILABLE 0x20000000
  500. #define MACB_CAPS_SG_DISABLED 0x40000000
  501. #define MACB_CAPS_MACB_IS_GEM 0x80000000
  502. /* LSO settings */
  503. #define MACB_LSO_UFO_ENABLE 0x01
  504. #define MACB_LSO_TSO_ENABLE 0x02
  505. /* Bit manipulation macros */
  506. #define MACB_BIT(name) \
  507. (1 << MACB_##name##_OFFSET)
  508. #define MACB_BF(name,value) \
  509. (((value) & ((1 << MACB_##name##_SIZE) - 1)) \
  510. << MACB_##name##_OFFSET)
  511. #define MACB_BFEXT(name,value)\
  512. (((value) >> MACB_##name##_OFFSET) \
  513. & ((1 << MACB_##name##_SIZE) - 1))
  514. #define MACB_BFINS(name,value,old) \
  515. (((old) & ~(((1 << MACB_##name##_SIZE) - 1) \
  516. << MACB_##name##_OFFSET)) \
  517. | MACB_BF(name,value))
  518. #define GEM_BIT(name) \
  519. (1 << GEM_##name##_OFFSET)
  520. #define GEM_BF(name, value) \
  521. (((value) & ((1 << GEM_##name##_SIZE) - 1)) \
  522. << GEM_##name##_OFFSET)
  523. #define GEM_BFEXT(name, value)\
  524. (((value) >> GEM_##name##_OFFSET) \
  525. & ((1 << GEM_##name##_SIZE) - 1))
  526. #define GEM_BFINS(name, value, old) \
  527. (((old) & ~(((1 << GEM_##name##_SIZE) - 1) \
  528. << GEM_##name##_OFFSET)) \
  529. | GEM_BF(name, value))
  530. /* Register access macros */
  531. #define macb_readl(port, reg) (port)->macb_reg_readl((port), MACB_##reg)
  532. #define macb_writel(port, reg, value) (port)->macb_reg_writel((port), MACB_##reg, (value))
  533. #define gem_readl(port, reg) (port)->macb_reg_readl((port), GEM_##reg)
  534. #define gem_writel(port, reg, value) (port)->macb_reg_writel((port), GEM_##reg, (value))
  535. #define queue_readl(queue, reg) (queue)->bp->macb_reg_readl((queue)->bp, (queue)->reg)
  536. #define queue_writel(queue, reg, value) (queue)->bp->macb_reg_writel((queue)->bp, (queue)->reg, (value))
  537. #define PTP_TS_BUFFER_SIZE 128 /* must be power of 2 */
  538. /* Conditional GEM/MACB macros. These perform the operation to the correct
  539. * register dependent on whether the device is a GEM or a MACB. For registers
  540. * and bitfields that are common across both devices, use macb_{read,write}l
  541. * to avoid the cost of the conditional.
  542. */
  543. #define macb_or_gem_writel(__bp, __reg, __value) \
  544. ({ \
  545. if (macb_is_gem((__bp))) \
  546. gem_writel((__bp), __reg, __value); \
  547. else \
  548. macb_writel((__bp), __reg, __value); \
  549. })
  550. #define macb_or_gem_readl(__bp, __reg) \
  551. ({ \
  552. u32 __v; \
  553. if (macb_is_gem((__bp))) \
  554. __v = gem_readl((__bp), __reg); \
  555. else \
  556. __v = macb_readl((__bp), __reg); \
  557. __v; \
  558. })
  559. /* struct macb_dma_desc - Hardware DMA descriptor
  560. * @addr: DMA address of data buffer
  561. * @ctrl: Control and status bits
  562. */
  563. struct macb_dma_desc {
  564. u32 addr;
  565. u32 ctrl;
  566. };
  567. #ifdef MACB_EXT_DESC
  568. #define HW_DMA_CAP_32B 0
  569. #define HW_DMA_CAP_64B (1 << 0)
  570. #define HW_DMA_CAP_PTP (1 << 1)
  571. #define HW_DMA_CAP_64B_PTP (HW_DMA_CAP_64B | HW_DMA_CAP_PTP)
  572. struct macb_dma_desc_64 {
  573. u32 addrh;
  574. u32 resvd;
  575. };
  576. struct macb_dma_desc_ptp {
  577. u32 ts_1;
  578. u32 ts_2;
  579. };
  580. struct gem_tx_ts {
  581. struct sk_buff *skb;
  582. struct macb_dma_desc_ptp desc_ptp;
  583. };
  584. #endif
  585. /* DMA descriptor bitfields */
  586. #define MACB_RX_USED_OFFSET 0
  587. #define MACB_RX_USED_SIZE 1
  588. #define MACB_RX_WRAP_OFFSET 1
  589. #define MACB_RX_WRAP_SIZE 1
  590. #define MACB_RX_WADDR_OFFSET 2
  591. #define MACB_RX_WADDR_SIZE 30
  592. #define MACB_RX_FRMLEN_OFFSET 0
  593. #define MACB_RX_FRMLEN_SIZE 12
  594. #define MACB_RX_OFFSET_OFFSET 12
  595. #define MACB_RX_OFFSET_SIZE 2
  596. #define MACB_RX_SOF_OFFSET 14
  597. #define MACB_RX_SOF_SIZE 1
  598. #define MACB_RX_EOF_OFFSET 15
  599. #define MACB_RX_EOF_SIZE 1
  600. #define MACB_RX_CFI_OFFSET 16
  601. #define MACB_RX_CFI_SIZE 1
  602. #define MACB_RX_VLAN_PRI_OFFSET 17
  603. #define MACB_RX_VLAN_PRI_SIZE 3
  604. #define MACB_RX_PRI_TAG_OFFSET 20
  605. #define MACB_RX_PRI_TAG_SIZE 1
  606. #define MACB_RX_VLAN_TAG_OFFSET 21
  607. #define MACB_RX_VLAN_TAG_SIZE 1
  608. #define MACB_RX_TYPEID_MATCH_OFFSET 22
  609. #define MACB_RX_TYPEID_MATCH_SIZE 1
  610. #define MACB_RX_SA4_MATCH_OFFSET 23
  611. #define MACB_RX_SA4_MATCH_SIZE 1
  612. #define MACB_RX_SA3_MATCH_OFFSET 24
  613. #define MACB_RX_SA3_MATCH_SIZE 1
  614. #define MACB_RX_SA2_MATCH_OFFSET 25
  615. #define MACB_RX_SA2_MATCH_SIZE 1
  616. #define MACB_RX_SA1_MATCH_OFFSET 26
  617. #define MACB_RX_SA1_MATCH_SIZE 1
  618. #define MACB_RX_EXT_MATCH_OFFSET 28
  619. #define MACB_RX_EXT_MATCH_SIZE 1
  620. #define MACB_RX_UHASH_MATCH_OFFSET 29
  621. #define MACB_RX_UHASH_MATCH_SIZE 1
  622. #define MACB_RX_MHASH_MATCH_OFFSET 30
  623. #define MACB_RX_MHASH_MATCH_SIZE 1
  624. #define MACB_RX_BROADCAST_OFFSET 31
  625. #define MACB_RX_BROADCAST_SIZE 1
  626. #define MACB_RX_FRMLEN_MASK 0xFFF
  627. #define MACB_RX_JFRMLEN_MASK 0x3FFF
  628. /* RX checksum offload disabled: bit 24 clear in NCFGR */
  629. #define GEM_RX_TYPEID_MATCH_OFFSET 22
  630. #define GEM_RX_TYPEID_MATCH_SIZE 2
  631. /* RX checksum offload enabled: bit 24 set in NCFGR */
  632. #define GEM_RX_CSUM_OFFSET 22
  633. #define GEM_RX_CSUM_SIZE 2
  634. #define MACB_TX_FRMLEN_OFFSET 0
  635. #define MACB_TX_FRMLEN_SIZE 11
  636. #define MACB_TX_LAST_OFFSET 15
  637. #define MACB_TX_LAST_SIZE 1
  638. #define MACB_TX_NOCRC_OFFSET 16
  639. #define MACB_TX_NOCRC_SIZE 1
  640. #define MACB_MSS_MFS_OFFSET 16
  641. #define MACB_MSS_MFS_SIZE 14
  642. #define MACB_TX_LSO_OFFSET 17
  643. #define MACB_TX_LSO_SIZE 2
  644. #define MACB_TX_TCP_SEQ_SRC_OFFSET 19
  645. #define MACB_TX_TCP_SEQ_SRC_SIZE 1
  646. #define MACB_TX_BUF_EXHAUSTED_OFFSET 27
  647. #define MACB_TX_BUF_EXHAUSTED_SIZE 1
  648. #define MACB_TX_UNDERRUN_OFFSET 28
  649. #define MACB_TX_UNDERRUN_SIZE 1
  650. #define MACB_TX_ERROR_OFFSET 29
  651. #define MACB_TX_ERROR_SIZE 1
  652. #define MACB_TX_WRAP_OFFSET 30
  653. #define MACB_TX_WRAP_SIZE 1
  654. #define MACB_TX_USED_OFFSET 31
  655. #define MACB_TX_USED_SIZE 1
  656. #define GEM_TX_FRMLEN_OFFSET 0
  657. #define GEM_TX_FRMLEN_SIZE 14
  658. /* Buffer descriptor constants */
  659. #define GEM_RX_CSUM_NONE 0
  660. #define GEM_RX_CSUM_IP_ONLY 1
  661. #define GEM_RX_CSUM_IP_TCP 2
  662. #define GEM_RX_CSUM_IP_UDP 3
  663. /* limit RX checksum offload to TCP and UDP packets */
  664. #define GEM_RX_CSUM_CHECKED_MASK 2
  665. /* struct macb_tx_skb - data about an skb which is being transmitted
  666. * @skb: skb currently being transmitted, only set for the last buffer
  667. * of the frame
  668. * @mapping: DMA address of the skb's fragment buffer
  669. * @size: size of the DMA mapped buffer
  670. * @mapped_as_page: true when buffer was mapped with skb_frag_dma_map(),
  671. * false when buffer was mapped with dma_map_single()
  672. */
  673. struct macb_tx_skb {
  674. struct sk_buff *skb;
  675. dma_addr_t mapping;
  676. size_t size;
  677. bool mapped_as_page;
  678. };
  679. /* Hardware-collected statistics. Used when updating the network
  680. * device stats by a periodic timer.
  681. */
  682. struct macb_stats {
  683. u32 rx_pause_frames;
  684. u32 tx_ok;
  685. u32 tx_single_cols;
  686. u32 tx_multiple_cols;
  687. u32 rx_ok;
  688. u32 rx_fcs_errors;
  689. u32 rx_align_errors;
  690. u32 tx_deferred;
  691. u32 tx_late_cols;
  692. u32 tx_excessive_cols;
  693. u32 tx_underruns;
  694. u32 tx_carrier_errors;
  695. u32 rx_resource_errors;
  696. u32 rx_overruns;
  697. u32 rx_symbol_errors;
  698. u32 rx_oversize_pkts;
  699. u32 rx_jabbers;
  700. u32 rx_undersize_pkts;
  701. u32 sqe_test_errors;
  702. u32 rx_length_mismatch;
  703. u32 tx_pause_frames;
  704. };
  705. struct gem_stats {
  706. u32 tx_octets_31_0;
  707. u32 tx_octets_47_32;
  708. u32 tx_frames;
  709. u32 tx_broadcast_frames;
  710. u32 tx_multicast_frames;
  711. u32 tx_pause_frames;
  712. u32 tx_64_byte_frames;
  713. u32 tx_65_127_byte_frames;
  714. u32 tx_128_255_byte_frames;
  715. u32 tx_256_511_byte_frames;
  716. u32 tx_512_1023_byte_frames;
  717. u32 tx_1024_1518_byte_frames;
  718. u32 tx_greater_than_1518_byte_frames;
  719. u32 tx_underrun;
  720. u32 tx_single_collision_frames;
  721. u32 tx_multiple_collision_frames;
  722. u32 tx_excessive_collisions;
  723. u32 tx_late_collisions;
  724. u32 tx_deferred_frames;
  725. u32 tx_carrier_sense_errors;
  726. u32 rx_octets_31_0;
  727. u32 rx_octets_47_32;
  728. u32 rx_frames;
  729. u32 rx_broadcast_frames;
  730. u32 rx_multicast_frames;
  731. u32 rx_pause_frames;
  732. u32 rx_64_byte_frames;
  733. u32 rx_65_127_byte_frames;
  734. u32 rx_128_255_byte_frames;
  735. u32 rx_256_511_byte_frames;
  736. u32 rx_512_1023_byte_frames;
  737. u32 rx_1024_1518_byte_frames;
  738. u32 rx_greater_than_1518_byte_frames;
  739. u32 rx_undersized_frames;
  740. u32 rx_oversize_frames;
  741. u32 rx_jabbers;
  742. u32 rx_frame_check_sequence_errors;
  743. u32 rx_length_field_frame_errors;
  744. u32 rx_symbol_errors;
  745. u32 rx_alignment_errors;
  746. u32 rx_resource_errors;
  747. u32 rx_overruns;
  748. u32 rx_ip_header_checksum_errors;
  749. u32 rx_tcp_checksum_errors;
  750. u32 rx_udp_checksum_errors;
  751. };
  752. /* Describes the name and offset of an individual statistic register, as
  753. * returned by `ethtool -S`. Also describes which net_device_stats statistics
  754. * this register should contribute to.
  755. */
  756. struct gem_statistic {
  757. char stat_string[ETH_GSTRING_LEN];
  758. int offset;
  759. u32 stat_bits;
  760. };
  761. /* Bitfield defs for net_device_stat statistics */
  762. #define GEM_NDS_RXERR_OFFSET 0
  763. #define GEM_NDS_RXLENERR_OFFSET 1
  764. #define GEM_NDS_RXOVERERR_OFFSET 2
  765. #define GEM_NDS_RXCRCERR_OFFSET 3
  766. #define GEM_NDS_RXFRAMEERR_OFFSET 4
  767. #define GEM_NDS_RXFIFOERR_OFFSET 5
  768. #define GEM_NDS_TXERR_OFFSET 6
  769. #define GEM_NDS_TXABORTEDERR_OFFSET 7
  770. #define GEM_NDS_TXCARRIERERR_OFFSET 8
  771. #define GEM_NDS_TXFIFOERR_OFFSET 9
  772. #define GEM_NDS_COLLISIONS_OFFSET 10
  773. #define GEM_STAT_TITLE(name, title) GEM_STAT_TITLE_BITS(name, title, 0)
  774. #define GEM_STAT_TITLE_BITS(name, title, bits) { \
  775. .stat_string = title, \
  776. .offset = GEM_##name, \
  777. .stat_bits = bits \
  778. }
  779. /* list of gem statistic registers. The names MUST match the
  780. * corresponding GEM_* definitions.
  781. */
  782. static const struct gem_statistic gem_statistics[] = {
  783. GEM_STAT_TITLE(OCTTXL, "tx_octets"), /* OCTTXH combined with OCTTXL */
  784. GEM_STAT_TITLE(TXCNT, "tx_frames"),
  785. GEM_STAT_TITLE(TXBCCNT, "tx_broadcast_frames"),
  786. GEM_STAT_TITLE(TXMCCNT, "tx_multicast_frames"),
  787. GEM_STAT_TITLE(TXPAUSECNT, "tx_pause_frames"),
  788. GEM_STAT_TITLE(TX64CNT, "tx_64_byte_frames"),
  789. GEM_STAT_TITLE(TX65CNT, "tx_65_127_byte_frames"),
  790. GEM_STAT_TITLE(TX128CNT, "tx_128_255_byte_frames"),
  791. GEM_STAT_TITLE(TX256CNT, "tx_256_511_byte_frames"),
  792. GEM_STAT_TITLE(TX512CNT, "tx_512_1023_byte_frames"),
  793. GEM_STAT_TITLE(TX1024CNT, "tx_1024_1518_byte_frames"),
  794. GEM_STAT_TITLE(TX1519CNT, "tx_greater_than_1518_byte_frames"),
  795. GEM_STAT_TITLE_BITS(TXURUNCNT, "tx_underrun",
  796. GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_TXFIFOERR)),
  797. GEM_STAT_TITLE_BITS(SNGLCOLLCNT, "tx_single_collision_frames",
  798. GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)),
  799. GEM_STAT_TITLE_BITS(MULTICOLLCNT, "tx_multiple_collision_frames",
  800. GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)),
  801. GEM_STAT_TITLE_BITS(EXCESSCOLLCNT, "tx_excessive_collisions",
  802. GEM_BIT(NDS_TXERR)|
  803. GEM_BIT(NDS_TXABORTEDERR)|
  804. GEM_BIT(NDS_COLLISIONS)),
  805. GEM_STAT_TITLE_BITS(LATECOLLCNT, "tx_late_collisions",
  806. GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)),
  807. GEM_STAT_TITLE(TXDEFERCNT, "tx_deferred_frames"),
  808. GEM_STAT_TITLE_BITS(TXCSENSECNT, "tx_carrier_sense_errors",
  809. GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)),
  810. GEM_STAT_TITLE(OCTRXL, "rx_octets"), /* OCTRXH combined with OCTRXL */
  811. GEM_STAT_TITLE(RXCNT, "rx_frames"),
  812. GEM_STAT_TITLE(RXBROADCNT, "rx_broadcast_frames"),
  813. GEM_STAT_TITLE(RXMULTICNT, "rx_multicast_frames"),
  814. GEM_STAT_TITLE(RXPAUSECNT, "rx_pause_frames"),
  815. GEM_STAT_TITLE(RX64CNT, "rx_64_byte_frames"),
  816. GEM_STAT_TITLE(RX65CNT, "rx_65_127_byte_frames"),
  817. GEM_STAT_TITLE(RX128CNT, "rx_128_255_byte_frames"),
  818. GEM_STAT_TITLE(RX256CNT, "rx_256_511_byte_frames"),
  819. GEM_STAT_TITLE(RX512CNT, "rx_512_1023_byte_frames"),
  820. GEM_STAT_TITLE(RX1024CNT, "rx_1024_1518_byte_frames"),
  821. GEM_STAT_TITLE(RX1519CNT, "rx_greater_than_1518_byte_frames"),
  822. GEM_STAT_TITLE_BITS(RXUNDRCNT, "rx_undersized_frames",
  823. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXLENERR)),
  824. GEM_STAT_TITLE_BITS(RXOVRCNT, "rx_oversize_frames",
  825. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXLENERR)),
  826. GEM_STAT_TITLE_BITS(RXJABCNT, "rx_jabbers",
  827. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXLENERR)),
  828. GEM_STAT_TITLE_BITS(RXFCSCNT, "rx_frame_check_sequence_errors",
  829. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXCRCERR)),
  830. GEM_STAT_TITLE_BITS(RXLENGTHCNT, "rx_length_field_frame_errors",
  831. GEM_BIT(NDS_RXERR)),
  832. GEM_STAT_TITLE_BITS(RXSYMBCNT, "rx_symbol_errors",
  833. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXFRAMEERR)),
  834. GEM_STAT_TITLE_BITS(RXALIGNCNT, "rx_alignment_errors",
  835. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXOVERERR)),
  836. GEM_STAT_TITLE_BITS(RXRESERRCNT, "rx_resource_errors",
  837. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXOVERERR)),
  838. GEM_STAT_TITLE_BITS(RXORCNT, "rx_overruns",
  839. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXFIFOERR)),
  840. GEM_STAT_TITLE_BITS(RXIPCCNT, "rx_ip_header_checksum_errors",
  841. GEM_BIT(NDS_RXERR)),
  842. GEM_STAT_TITLE_BITS(RXTCPCCNT, "rx_tcp_checksum_errors",
  843. GEM_BIT(NDS_RXERR)),
  844. GEM_STAT_TITLE_BITS(RXUDPCCNT, "rx_udp_checksum_errors",
  845. GEM_BIT(NDS_RXERR)),
  846. };
  847. #define GEM_STATS_LEN ARRAY_SIZE(gem_statistics)
  848. struct macb;
  849. struct macb_or_gem_ops {
  850. int (*mog_alloc_rx_buffers)(struct macb *bp);
  851. void (*mog_free_rx_buffers)(struct macb *bp);
  852. void (*mog_init_rings)(struct macb *bp);
  853. int (*mog_rx)(struct macb *bp, int budget);
  854. };
  855. /* MACB-PTP interface: adapt to platform needs. */
  856. struct macb_ptp_info {
  857. void (*ptp_init)(struct net_device *ndev);
  858. void (*ptp_remove)(struct net_device *ndev);
  859. s32 (*get_ptp_max_adj)(void);
  860. unsigned int (*get_tsu_rate)(struct macb *bp);
  861. int (*get_ts_info)(struct net_device *dev,
  862. struct ethtool_ts_info *info);
  863. int (*get_hwtst)(struct net_device *netdev,
  864. struct ifreq *ifr);
  865. int (*set_hwtst)(struct net_device *netdev,
  866. struct ifreq *ifr, int cmd);
  867. };
  868. struct macb_config {
  869. u32 caps;
  870. unsigned int dma_burst_length;
  871. int (*clk_init)(struct platform_device *pdev, struct clk **pclk,
  872. struct clk **hclk, struct clk **tx_clk,
  873. struct clk **rx_clk);
  874. int (*init)(struct platform_device *pdev);
  875. int jumbo_max_len;
  876. };
  877. struct tsu_incr {
  878. u32 sub_ns;
  879. u32 ns;
  880. };
  881. struct macb_queue {
  882. struct macb *bp;
  883. int irq;
  884. unsigned int ISR;
  885. unsigned int IER;
  886. unsigned int IDR;
  887. unsigned int IMR;
  888. unsigned int TBQP;
  889. unsigned int TBQPH;
  890. unsigned int tx_head, tx_tail;
  891. struct macb_dma_desc *tx_ring;
  892. struct macb_tx_skb *tx_skb;
  893. dma_addr_t tx_ring_dma;
  894. struct work_struct tx_error_task;
  895. #ifdef CONFIG_MACB_USE_HWSTAMP
  896. struct work_struct tx_ts_task;
  897. unsigned int tx_ts_head, tx_ts_tail;
  898. struct gem_tx_ts tx_timestamps[PTP_TS_BUFFER_SIZE];
  899. #endif
  900. };
  901. struct macb {
  902. void __iomem *regs;
  903. bool native_io;
  904. /* hardware IO accessors */
  905. u32 (*macb_reg_readl)(struct macb *bp, int offset);
  906. void (*macb_reg_writel)(struct macb *bp, int offset, u32 value);
  907. unsigned int rx_tail;
  908. unsigned int rx_prepared_head;
  909. struct macb_dma_desc *rx_ring;
  910. struct sk_buff **rx_skbuff;
  911. void *rx_buffers;
  912. size_t rx_buffer_size;
  913. unsigned int rx_ring_size;
  914. unsigned int tx_ring_size;
  915. unsigned int num_queues;
  916. unsigned int queue_mask;
  917. struct macb_queue queues[MACB_MAX_QUEUES];
  918. spinlock_t lock;
  919. struct platform_device *pdev;
  920. struct clk *pclk;
  921. struct clk *hclk;
  922. struct clk *tx_clk;
  923. struct clk *rx_clk;
  924. struct net_device *dev;
  925. struct napi_struct napi;
  926. union {
  927. struct macb_stats macb;
  928. struct gem_stats gem;
  929. } hw_stats;
  930. dma_addr_t rx_ring_dma;
  931. dma_addr_t rx_buffers_dma;
  932. struct macb_or_gem_ops macbgem_ops;
  933. struct mii_bus *mii_bus;
  934. struct device_node *phy_node;
  935. int link;
  936. int speed;
  937. int duplex;
  938. u32 caps;
  939. unsigned int dma_burst_length;
  940. phy_interface_t phy_interface;
  941. struct gpio_desc *reset_gpio;
  942. /* AT91RM9200 transmit */
  943. struct sk_buff *skb; /* holds skb until xmit interrupt completes */
  944. dma_addr_t skb_physaddr; /* phys addr from pci_map_single */
  945. int skb_length; /* saved skb length for pci_unmap_single */
  946. unsigned int max_tx_length;
  947. u64 ethtool_stats[GEM_STATS_LEN];
  948. unsigned int rx_frm_len_mask;
  949. unsigned int jumbo_max_len;
  950. u32 wol;
  951. struct macb_ptp_info *ptp_info; /* macb-ptp interface */
  952. #ifdef MACB_EXT_DESC
  953. uint8_t hw_dma_cap;
  954. #endif
  955. spinlock_t tsu_clk_lock; /* gem tsu clock locking */
  956. unsigned int tsu_rate;
  957. struct ptp_clock *ptp_clock;
  958. struct ptp_clock_info ptp_clock_info;
  959. struct tsu_incr tsu_incr;
  960. struct hwtstamp_config tstamp_config;
  961. };
  962. #ifdef CONFIG_MACB_USE_HWSTAMP
  963. #define GEM_TSEC_SIZE (GEM_TSH_SIZE + GEM_TSL_SIZE)
  964. #define TSU_SEC_MAX_VAL (((u64)1 << GEM_TSEC_SIZE) - 1)
  965. #define TSU_NSEC_MAX_VAL ((1 << GEM_TN_SIZE) - 1)
  966. enum macb_bd_control {
  967. TSTAMP_DISABLED,
  968. TSTAMP_FRAME_PTP_EVENT_ONLY,
  969. TSTAMP_ALL_PTP_FRAMES,
  970. TSTAMP_ALL_FRAMES,
  971. };
  972. void gem_ptp_init(struct net_device *ndev);
  973. void gem_ptp_remove(struct net_device *ndev);
  974. int gem_ptp_txstamp(struct macb_queue *queue, struct sk_buff *skb, struct macb_dma_desc *des);
  975. void gem_ptp_rxstamp(struct macb *bp, struct sk_buff *skb, struct macb_dma_desc *desc);
  976. static inline int gem_ptp_do_txstamp(struct macb_queue *queue, struct sk_buff *skb, struct macb_dma_desc *desc)
  977. {
  978. if (queue->bp->tstamp_config.tx_type == TSTAMP_DISABLED)
  979. return -ENOTSUPP;
  980. return gem_ptp_txstamp(queue, skb, desc);
  981. }
  982. static inline void gem_ptp_do_rxstamp(struct macb *bp, struct sk_buff *skb, struct macb_dma_desc *desc)
  983. {
  984. if (bp->tstamp_config.rx_filter == TSTAMP_DISABLED)
  985. return;
  986. gem_ptp_rxstamp(bp, skb, desc);
  987. }
  988. int gem_get_hwtst(struct net_device *dev, struct ifreq *rq);
  989. int gem_set_hwtst(struct net_device *dev, struct ifreq *ifr, int cmd);
  990. #else
  991. static inline void gem_ptp_init(struct net_device *ndev) { }
  992. static inline void gem_ptp_remove(struct net_device *ndev) { }
  993. static inline int gem_ptp_do_txstamp(struct macb_queue *queue, struct sk_buff *skb, struct macb_dma_desc *desc)
  994. {
  995. return -1;
  996. }
  997. static inline void gem_ptp_do_rxstamp(struct macb *bp, struct sk_buff *skb, struct macb_dma_desc *desc) { }
  998. #endif
  999. static inline bool macb_is_gem(struct macb *bp)
  1000. {
  1001. return !!(bp->caps & MACB_CAPS_MACB_IS_GEM);
  1002. }
  1003. static inline bool gem_has_ptp(struct macb *bp)
  1004. {
  1005. return !!(bp->caps & MACB_CAPS_GEM_HAS_PTP);
  1006. }
  1007. #endif /* _MACB_H */