tg3.c 466 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101151021510315104151051510615107151081510915110151111511215113151141511515116151171511815119151201512115122151231512415125151261512715128151291513015131151321513315134151351513615137151381513915140151411514215143151441514515146151471514815149151501515115152151531515415155151561515715158151591516015161151621516315164151651516615167151681516915170151711517215173151741517515176151771517815179151801518115182151831518415185151861518715188151891519015191151921519315194151951519615197151981519915200152011520215203152041520515206152071520815209152101521115212152131521415215152161521715218152191522015221152221522315224152251522615227152281522915230152311523215233152341523515236152371523815239152401524115242152431524415245152461524715248152491525015251152521525315254152551525615257152581525915260152611526215263152641526515266152671526815269152701527115272152731527415275152761527715278152791528015281152821528315284152851528615287152881528915290152911529215293152941529515296152971529815299153001530115302153031530415305153061530715308153091531015311153121531315314153151531615317153181531915320153211532215323153241532515326153271532815329153301533115332153331533415335153361533715338153391534015341153421534315344153451534615347153481534915350153511535215353153541535515356153571535815359153601536115362153631536415365153661536715368153691537015371153721537315374153751537615377153781537915380153811538215383153841538515386153871538815389153901539115392153931539415395153961539715398153991540015401154021540315404154051540615407154081540915410154111541215413154141541515416154171541815419154201542115422154231542415425154261542715428154291543015431154321543315434154351543615437154381543915440154411544215443154441544515446154471544815449154501545115452154531545415455154561545715458154591546015461154621546315464154651546615467154681546915470154711547215473154741547515476154771547815479154801548115482154831548415485154861548715488154891549015491154921549315494154951549615497154981549915500155011550215503155041550515506155071550815509155101551115512155131551415515155161551715518155191552015521155221552315524155251552615527155281552915530155311553215533155341553515536155371553815539155401554115542155431554415545155461554715548155491555015551155521555315554155551555615557155581555915560155611556215563155641556515566155671556815569155701557115572155731557415575155761557715578155791558015581155821558315584155851558615587155881558915590155911559215593155941559515596155971559815599156001560115602156031560415605156061560715608156091561015611156121561315614156151561615617156181561915620156211562215623156241562515626156271562815629156301563115632156331563415635156361563715638156391564015641156421564315644156451564615647156481564915650156511565215653156541565515656156571565815659156601566115662156631566415665156661566715668156691567015671156721567315674156751567615677156781567915680156811568215683156841568515686156871568815689156901569115692156931569415695156961569715698156991570015701157021570315704157051570615707157081570915710157111571215713157141571515716157171571815719157201572115722157231572415725157261572715728157291573015731157321573315734157351573615737157381573915740157411574215743157441574515746157471574815749157501575115752157531575415755157561575715758157591576015761157621576315764157651576615767157681576915770157711577215773157741577515776157771577815779157801578115782157831578415785157861578715788157891579015791157921579315794157951579615797157981579915800158011580215803158041580515806158071580815809158101581115812158131581415815158161581715818158191582015821158221582315824158251582615827158281582915830158311583215833158341583515836158371583815839158401584115842158431584415845158461584715848158491585015851158521585315854158551585615857158581585915860158611586215863158641586515866158671586815869158701587115872158731587415875158761587715878158791588015881158821588315884158851588615887158881588915890158911589215893158941589515896158971589815899159001590115902159031590415905159061590715908159091591015911159121591315914159151591615917159181591915920159211592215923159241592515926159271592815929159301593115932159331593415935159361593715938159391594015941159421594315944159451594615947159481594915950159511595215953159541595515956159571595815959159601596115962159631596415965159661596715968159691597015971159721597315974159751597615977159781597915980159811598215983159841598515986159871598815989159901599115992159931599415995159961599715998159991600016001160021600316004160051600616007160081600916010160111601216013160141601516016160171601816019160201602116022160231602416025160261602716028160291603016031160321603316034160351603616037160381603916040160411604216043160441604516046160471604816049160501605116052160531605416055160561605716058160591606016061160621606316064160651606616067160681606916070160711607216073160741607516076160771607816079160801608116082160831608416085160861608716088160891609016091160921609316094160951609616097160981609916100161011610216103161041610516106161071610816109161101611116112161131611416115161161611716118161191612016121161221612316124161251612616127161281612916130161311613216133161341613516136161371613816139161401614116142161431614416145161461614716148161491615016151161521615316154161551615616157161581615916160161611616216163161641616516166161671616816169161701617116172161731617416175161761617716178161791618016181161821618316184161851618616187161881618916190161911619216193161941619516196161971619816199162001620116202162031620416205162061620716208162091621016211162121621316214162151621616217162181621916220162211622216223162241622516226162271622816229162301623116232162331623416235162361623716238162391624016241162421624316244162451624616247162481624916250162511625216253162541625516256162571625816259162601626116262162631626416265162661626716268162691627016271162721627316274162751627616277162781627916280162811628216283162841628516286162871628816289162901629116292162931629416295162961629716298162991630016301163021630316304163051630616307163081630916310163111631216313163141631516316163171631816319163201632116322163231632416325163261632716328163291633016331163321633316334163351633616337163381633916340163411634216343163441634516346163471634816349163501635116352163531635416355163561635716358163591636016361163621636316364163651636616367163681636916370163711637216373163741637516376163771637816379163801638116382163831638416385163861638716388163891639016391163921639316394163951639616397163981639916400164011640216403164041640516406164071640816409164101641116412164131641416415164161641716418164191642016421164221642316424164251642616427164281642916430164311643216433164341643516436164371643816439164401644116442164431644416445164461644716448164491645016451164521645316454164551645616457164581645916460164611646216463164641646516466164671646816469164701647116472164731647416475164761647716478164791648016481164821648316484164851648616487164881648916490164911649216493164941649516496164971649816499165001650116502165031650416505165061650716508165091651016511165121651316514165151651616517165181651916520165211652216523165241652516526165271652816529165301653116532165331653416535165361653716538165391654016541165421654316544165451654616547165481654916550165511655216553165541655516556165571655816559165601656116562165631656416565165661656716568165691657016571165721657316574165751657616577165781657916580165811658216583165841658516586165871658816589165901659116592165931659416595165961659716598165991660016601166021660316604166051660616607166081660916610166111661216613166141661516616166171661816619166201662116622166231662416625166261662716628166291663016631166321663316634166351663616637166381663916640166411664216643166441664516646166471664816649166501665116652166531665416655166561665716658166591666016661166621666316664166651666616667166681666916670166711667216673166741667516676166771667816679166801668116682166831668416685166861668716688166891669016691166921669316694166951669616697166981669916700167011670216703167041670516706167071670816709167101671116712167131671416715167161671716718167191672016721167221672316724167251672616727167281672916730167311673216733167341673516736167371673816739167401674116742167431674416745167461674716748167491675016751167521675316754167551675616757167581675916760167611676216763167641676516766167671676816769167701677116772167731677416775167761677716778167791678016781167821678316784167851678616787167881678916790167911679216793167941679516796167971679816799168001680116802168031680416805168061680716808168091681016811168121681316814168151681616817168181681916820168211682216823168241682516826168271682816829168301683116832168331683416835168361683716838168391684016841168421684316844168451684616847168481684916850168511685216853168541685516856168571685816859168601686116862168631686416865168661686716868168691687016871168721687316874168751687616877168781687916880168811688216883168841688516886168871688816889168901689116892168931689416895168961689716898168991690016901169021690316904169051690616907169081690916910169111691216913169141691516916169171691816919169201692116922169231692416925169261692716928169291693016931169321693316934169351693616937169381693916940169411694216943169441694516946169471694816949169501695116952169531695416955169561695716958169591696016961169621696316964169651696616967169681696916970169711697216973169741697516976169771697816979169801698116982169831698416985169861698716988169891699016991169921699316994169951699616997169981699917000170011700217003170041700517006170071700817009170101701117012170131701417015170161701717018170191702017021170221702317024170251702617027170281702917030170311703217033170341703517036170371703817039170401704117042170431704417045170461704717048170491705017051170521705317054170551705617057170581705917060170611706217063170641706517066170671706817069170701707117072170731707417075170761707717078170791708017081170821708317084170851708617087170881708917090170911709217093170941709517096170971709817099171001710117102171031710417105171061710717108171091711017111171121711317114171151711617117171181711917120171211712217123171241712517126171271712817129171301713117132171331713417135171361713717138171391714017141171421714317144171451714617147171481714917150171511715217153171541715517156171571715817159171601716117162171631716417165171661716717168171691717017171171721717317174171751717617177171781717917180171811718217183171841718517186171871718817189171901719117192171931719417195171961719717198171991720017201172021720317204172051720617207172081720917210172111721217213172141721517216172171721817219172201722117222172231722417225172261722717228172291723017231172321723317234172351723617237172381723917240172411724217243172441724517246172471724817249172501725117252172531725417255172561725717258172591726017261172621726317264172651726617267172681726917270172711727217273172741727517276172771727817279172801728117282172831728417285172861728717288172891729017291172921729317294172951729617297172981729917300173011730217303173041730517306173071730817309173101731117312173131731417315173161731717318173191732017321173221732317324173251732617327173281732917330173311733217333173341733517336173371733817339173401734117342173431734417345173461734717348173491735017351173521735317354173551735617357173581735917360173611736217363173641736517366173671736817369173701737117372173731737417375173761737717378173791738017381173821738317384173851738617387173881738917390173911739217393173941739517396173971739817399174001740117402174031740417405174061740717408174091741017411174121741317414174151741617417174181741917420174211742217423174241742517426174271742817429174301743117432174331743417435174361743717438174391744017441174421744317444174451744617447174481744917450174511745217453174541745517456174571745817459174601746117462174631746417465174661746717468174691747017471174721747317474174751747617477174781747917480174811748217483174841748517486174871748817489174901749117492174931749417495174961749717498174991750017501175021750317504175051750617507175081750917510175111751217513175141751517516175171751817519175201752117522175231752417525175261752717528175291753017531175321753317534175351753617537175381753917540175411754217543175441754517546175471754817549175501755117552175531755417555175561755717558175591756017561175621756317564175651756617567175681756917570175711757217573175741757517576175771757817579175801758117582175831758417585175861758717588175891759017591175921759317594175951759617597175981759917600176011760217603176041760517606176071760817609176101761117612176131761417615176161761717618176191762017621176221762317624176251762617627176281762917630176311763217633176341763517636176371763817639176401764117642176431764417645176461764717648176491765017651176521765317654176551765617657176581765917660176611766217663176641766517666176671766817669176701767117672176731767417675176761767717678176791768017681176821768317684176851768617687176881768917690176911769217693176941769517696176971769817699177001770117702177031770417705177061770717708177091771017711177121771317714177151771617717177181771917720177211772217723177241772517726177271772817729177301773117732177331773417735177361773717738177391774017741177421774317744177451774617747177481774917750177511775217753177541775517756177571775817759177601776117762177631776417765177661776717768177691777017771177721777317774177751777617777177781777917780177811778217783177841778517786177871778817789177901779117792177931779417795177961779717798177991780017801178021780317804178051780617807178081780917810178111781217813178141781517816178171781817819178201782117822178231782417825178261782717828178291783017831178321783317834178351783617837178381783917840178411784217843178441784517846178471784817849178501785117852178531785417855178561785717858178591786017861178621786317864178651786617867178681786917870178711787217873178741787517876178771787817879178801788117882178831788417885178861788717888178891789017891178921789317894178951789617897178981789917900179011790217903179041790517906179071790817909179101791117912179131791417915179161791717918179191792017921179221792317924179251792617927179281792917930179311793217933179341793517936179371793817939179401794117942179431794417945179461794717948179491795017951179521795317954179551795617957179581795917960179611796217963179641796517966179671796817969179701797117972179731797417975179761797717978179791798017981179821798317984179851798617987179881798917990179911799217993179941799517996179971799817999180001800118002180031800418005180061800718008180091801018011180121801318014180151801618017180181801918020180211802218023180241802518026180271802818029180301803118032180331803418035180361803718038180391804018041180421804318044180451804618047180481804918050180511805218053180541805518056180571805818059180601806118062180631806418065180661806718068180691807018071180721807318074180751807618077180781807918080180811808218083180841808518086180871808818089180901809118092180931809418095180961809718098180991810018101181021810318104181051810618107181081810918110181111811218113181141811518116181171811818119181201812118122181231812418125181261812718128181291813018131181321813318134181351813618137181381813918140181411814218143181441814518146181471814818149181501815118152181531815418155181561815718158181591816018161181621816318164181651816618167181681816918170181711817218173181741817518176181771817818179181801818118182181831818418185181861818718188181891819018191181921819318194181951819618197181981819918200182011820218203182041820518206182071820818209182101821118212182131821418215182161821718218182191822018221182221822318224182251822618227182281822918230182311823218233182341823518236182371823818239182401824118242182431824418245182461824718248182491825018251182521825318254182551825618257182581825918260182611826218263182641826518266182671826818269182701827118272182731827418275182761827718278182791828018281182821828318284182851828618287182881828918290182911829218293
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2014 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/sched/signal.h>
  22. #include <linux/types.h>
  23. #include <linux/compiler.h>
  24. #include <linux/slab.h>
  25. #include <linux/delay.h>
  26. #include <linux/in.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/ip.h>
  41. #include <linux/tcp.h>
  42. #include <linux/workqueue.h>
  43. #include <linux/prefetch.h>
  44. #include <linux/dma-mapping.h>
  45. #include <linux/firmware.h>
  46. #include <linux/ssb/ssb_driver_gige.h>
  47. #include <linux/hwmon.h>
  48. #include <linux/hwmon-sysfs.h>
  49. #include <net/checksum.h>
  50. #include <net/ip.h>
  51. #include <linux/io.h>
  52. #include <asm/byteorder.h>
  53. #include <linux/uaccess.h>
  54. #include <uapi/linux/net_tstamp.h>
  55. #include <linux/ptp_clock_kernel.h>
  56. #ifdef CONFIG_SPARC
  57. #include <asm/idprom.h>
  58. #include <asm/prom.h>
  59. #endif
  60. #define BAR_0 0
  61. #define BAR_2 2
  62. #include "tg3.h"
  63. /* Functions & macros to verify TG3_FLAGS types */
  64. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  65. {
  66. return test_bit(flag, bits);
  67. }
  68. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  69. {
  70. set_bit(flag, bits);
  71. }
  72. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  73. {
  74. clear_bit(flag, bits);
  75. }
  76. #define tg3_flag(tp, flag) \
  77. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  78. #define tg3_flag_set(tp, flag) \
  79. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  80. #define tg3_flag_clear(tp, flag) \
  81. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  82. #define DRV_MODULE_NAME "tg3"
  83. #define TG3_MAJ_NUM 3
  84. #define TG3_MIN_NUM 137
  85. #define DRV_MODULE_VERSION \
  86. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  87. #define DRV_MODULE_RELDATE "May 11, 2014"
  88. #define RESET_KIND_SHUTDOWN 0
  89. #define RESET_KIND_INIT 1
  90. #define RESET_KIND_SUSPEND 2
  91. #define TG3_DEF_RX_MODE 0
  92. #define TG3_DEF_TX_MODE 0
  93. #define TG3_DEF_MSG_ENABLE \
  94. (NETIF_MSG_DRV | \
  95. NETIF_MSG_PROBE | \
  96. NETIF_MSG_LINK | \
  97. NETIF_MSG_TIMER | \
  98. NETIF_MSG_IFDOWN | \
  99. NETIF_MSG_IFUP | \
  100. NETIF_MSG_RX_ERR | \
  101. NETIF_MSG_TX_ERR)
  102. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  103. /* length of time before we decide the hardware is borked,
  104. * and dev->tx_timeout() should be called to fix the problem
  105. */
  106. #define TG3_TX_TIMEOUT (5 * HZ)
  107. /* hardware minimum and maximum for a single frame's data payload */
  108. #define TG3_MIN_MTU ETH_ZLEN
  109. #define TG3_MAX_MTU(tp) \
  110. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  111. /* These numbers seem to be hard coded in the NIC firmware somehow.
  112. * You can't change the ring sizes, but you can change where you place
  113. * them in the NIC onboard memory.
  114. */
  115. #define TG3_RX_STD_RING_SIZE(tp) \
  116. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  117. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  118. #define TG3_DEF_RX_RING_PENDING 200
  119. #define TG3_RX_JMB_RING_SIZE(tp) \
  120. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  121. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  122. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  123. /* Do not place this n-ring entries value into the tp struct itself,
  124. * we really want to expose these constants to GCC so that modulo et
  125. * al. operations are done with shifts and masks instead of with
  126. * hw multiply/modulo instructions. Another solution would be to
  127. * replace things like '% foo' with '& (foo - 1)'.
  128. */
  129. #define TG3_TX_RING_SIZE 512
  130. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  131. #define TG3_RX_STD_RING_BYTES(tp) \
  132. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  133. #define TG3_RX_JMB_RING_BYTES(tp) \
  134. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  135. #define TG3_RX_RCB_RING_BYTES(tp) \
  136. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  137. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  138. TG3_TX_RING_SIZE)
  139. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  140. #define TG3_DMA_BYTE_ENAB 64
  141. #define TG3_RX_STD_DMA_SZ 1536
  142. #define TG3_RX_JMB_DMA_SZ 9046
  143. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  144. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  145. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  146. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  147. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  148. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  149. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  150. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  151. * that are at least dword aligned when used in PCIX mode. The driver
  152. * works around this bug by double copying the packet. This workaround
  153. * is built into the normal double copy length check for efficiency.
  154. *
  155. * However, the double copy is only necessary on those architectures
  156. * where unaligned memory accesses are inefficient. For those architectures
  157. * where unaligned memory accesses incur little penalty, we can reintegrate
  158. * the 5701 in the normal rx path. Doing so saves a device structure
  159. * dereference by hardcoding the double copy threshold in place.
  160. */
  161. #define TG3_RX_COPY_THRESHOLD 256
  162. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  163. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  164. #else
  165. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  166. #endif
  167. #if (NET_IP_ALIGN != 0)
  168. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  169. #else
  170. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  171. #endif
  172. /* minimum number of free TX descriptors required to wake up TX process */
  173. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  174. #define TG3_TX_BD_DMA_MAX_2K 2048
  175. #define TG3_TX_BD_DMA_MAX_4K 4096
  176. #define TG3_RAW_IP_ALIGN 2
  177. #define TG3_MAX_UCAST_ADDR(tp) (tg3_flag((tp), ENABLE_ASF) ? 2 : 3)
  178. #define TG3_UCAST_ADDR_IDX(tp) (tg3_flag((tp), ENABLE_ASF) ? 2 : 1)
  179. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  180. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  181. #define FIRMWARE_TG3 "tigon/tg3.bin"
  182. #define FIRMWARE_TG357766 "tigon/tg357766.bin"
  183. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  184. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  185. static char version[] =
  186. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  187. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  188. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  189. MODULE_LICENSE("GPL");
  190. MODULE_VERSION(DRV_MODULE_VERSION);
  191. MODULE_FIRMWARE(FIRMWARE_TG3);
  192. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  193. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  194. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  195. module_param(tg3_debug, int, 0);
  196. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  197. #define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
  198. #define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
  199. static const struct pci_device_id tg3_pci_tbl[] = {
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
  219. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  220. TG3_DRV_DATA_FLAG_5705_10_100},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
  222. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  223. TG3_DRV_DATA_FLAG_5705_10_100},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
  226. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  227. TG3_DRV_DATA_FLAG_5705_10_100},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
  234. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
  240. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  248. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
  249. PCI_VENDOR_ID_LENOVO,
  250. TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
  251. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
  254. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  267. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  268. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  269. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  270. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  271. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  272. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  273. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  274. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
  275. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  276. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  277. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
  278. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  279. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  280. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  281. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
  282. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  283. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  284. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  285. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
  286. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  287. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  288. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  289. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  290. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  291. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
  292. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  293. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
  294. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  295. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  296. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  297. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
  298. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57766)},
  299. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5762)},
  300. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5725)},
  301. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5727)},
  302. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57764)},
  303. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57767)},
  304. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57787)},
  305. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57782)},
  306. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57786)},
  307. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  308. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  309. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  310. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  311. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  312. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  313. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  314. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  315. {}
  316. };
  317. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  318. static const struct {
  319. const char string[ETH_GSTRING_LEN];
  320. } ethtool_stats_keys[] = {
  321. { "rx_octets" },
  322. { "rx_fragments" },
  323. { "rx_ucast_packets" },
  324. { "rx_mcast_packets" },
  325. { "rx_bcast_packets" },
  326. { "rx_fcs_errors" },
  327. { "rx_align_errors" },
  328. { "rx_xon_pause_rcvd" },
  329. { "rx_xoff_pause_rcvd" },
  330. { "rx_mac_ctrl_rcvd" },
  331. { "rx_xoff_entered" },
  332. { "rx_frame_too_long_errors" },
  333. { "rx_jabbers" },
  334. { "rx_undersize_packets" },
  335. { "rx_in_length_errors" },
  336. { "rx_out_length_errors" },
  337. { "rx_64_or_less_octet_packets" },
  338. { "rx_65_to_127_octet_packets" },
  339. { "rx_128_to_255_octet_packets" },
  340. { "rx_256_to_511_octet_packets" },
  341. { "rx_512_to_1023_octet_packets" },
  342. { "rx_1024_to_1522_octet_packets" },
  343. { "rx_1523_to_2047_octet_packets" },
  344. { "rx_2048_to_4095_octet_packets" },
  345. { "rx_4096_to_8191_octet_packets" },
  346. { "rx_8192_to_9022_octet_packets" },
  347. { "tx_octets" },
  348. { "tx_collisions" },
  349. { "tx_xon_sent" },
  350. { "tx_xoff_sent" },
  351. { "tx_flow_control" },
  352. { "tx_mac_errors" },
  353. { "tx_single_collisions" },
  354. { "tx_mult_collisions" },
  355. { "tx_deferred" },
  356. { "tx_excessive_collisions" },
  357. { "tx_late_collisions" },
  358. { "tx_collide_2times" },
  359. { "tx_collide_3times" },
  360. { "tx_collide_4times" },
  361. { "tx_collide_5times" },
  362. { "tx_collide_6times" },
  363. { "tx_collide_7times" },
  364. { "tx_collide_8times" },
  365. { "tx_collide_9times" },
  366. { "tx_collide_10times" },
  367. { "tx_collide_11times" },
  368. { "tx_collide_12times" },
  369. { "tx_collide_13times" },
  370. { "tx_collide_14times" },
  371. { "tx_collide_15times" },
  372. { "tx_ucast_packets" },
  373. { "tx_mcast_packets" },
  374. { "tx_bcast_packets" },
  375. { "tx_carrier_sense_errors" },
  376. { "tx_discards" },
  377. { "tx_errors" },
  378. { "dma_writeq_full" },
  379. { "dma_write_prioq_full" },
  380. { "rxbds_empty" },
  381. { "rx_discards" },
  382. { "rx_errors" },
  383. { "rx_threshold_hit" },
  384. { "dma_readq_full" },
  385. { "dma_read_prioq_full" },
  386. { "tx_comp_queue_full" },
  387. { "ring_set_send_prod_index" },
  388. { "ring_status_update" },
  389. { "nic_irqs" },
  390. { "nic_avoided_irqs" },
  391. { "nic_tx_threshold_hit" },
  392. { "mbuf_lwm_thresh_hit" },
  393. };
  394. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  395. #define TG3_NVRAM_TEST 0
  396. #define TG3_LINK_TEST 1
  397. #define TG3_REGISTER_TEST 2
  398. #define TG3_MEMORY_TEST 3
  399. #define TG3_MAC_LOOPB_TEST 4
  400. #define TG3_PHY_LOOPB_TEST 5
  401. #define TG3_EXT_LOOPB_TEST 6
  402. #define TG3_INTERRUPT_TEST 7
  403. static const struct {
  404. const char string[ETH_GSTRING_LEN];
  405. } ethtool_test_keys[] = {
  406. [TG3_NVRAM_TEST] = { "nvram test (online) " },
  407. [TG3_LINK_TEST] = { "link test (online) " },
  408. [TG3_REGISTER_TEST] = { "register test (offline)" },
  409. [TG3_MEMORY_TEST] = { "memory test (offline)" },
  410. [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
  411. [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
  412. [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
  413. [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
  414. };
  415. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  416. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  417. {
  418. writel(val, tp->regs + off);
  419. }
  420. static u32 tg3_read32(struct tg3 *tp, u32 off)
  421. {
  422. return readl(tp->regs + off);
  423. }
  424. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  425. {
  426. writel(val, tp->aperegs + off);
  427. }
  428. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  429. {
  430. return readl(tp->aperegs + off);
  431. }
  432. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  433. {
  434. unsigned long flags;
  435. spin_lock_irqsave(&tp->indirect_lock, flags);
  436. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  437. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  438. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  439. }
  440. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  441. {
  442. writel(val, tp->regs + off);
  443. readl(tp->regs + off);
  444. }
  445. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  446. {
  447. unsigned long flags;
  448. u32 val;
  449. spin_lock_irqsave(&tp->indirect_lock, flags);
  450. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  451. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  452. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  453. return val;
  454. }
  455. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  456. {
  457. unsigned long flags;
  458. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  459. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  460. TG3_64BIT_REG_LOW, val);
  461. return;
  462. }
  463. if (off == TG3_RX_STD_PROD_IDX_REG) {
  464. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  465. TG3_64BIT_REG_LOW, val);
  466. return;
  467. }
  468. spin_lock_irqsave(&tp->indirect_lock, flags);
  469. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  470. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  471. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  472. /* In indirect mode when disabling interrupts, we also need
  473. * to clear the interrupt bit in the GRC local ctrl register.
  474. */
  475. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  476. (val == 0x1)) {
  477. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  478. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  479. }
  480. }
  481. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  482. {
  483. unsigned long flags;
  484. u32 val;
  485. spin_lock_irqsave(&tp->indirect_lock, flags);
  486. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  487. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  488. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  489. return val;
  490. }
  491. /* usec_wait specifies the wait time in usec when writing to certain registers
  492. * where it is unsafe to read back the register without some delay.
  493. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  494. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  495. */
  496. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  497. {
  498. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  499. /* Non-posted methods */
  500. tp->write32(tp, off, val);
  501. else {
  502. /* Posted method */
  503. tg3_write32(tp, off, val);
  504. if (usec_wait)
  505. udelay(usec_wait);
  506. tp->read32(tp, off);
  507. }
  508. /* Wait again after the read for the posted method to guarantee that
  509. * the wait time is met.
  510. */
  511. if (usec_wait)
  512. udelay(usec_wait);
  513. }
  514. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  515. {
  516. tp->write32_mbox(tp, off, val);
  517. if (tg3_flag(tp, FLUSH_POSTED_WRITES) ||
  518. (!tg3_flag(tp, MBOX_WRITE_REORDER) &&
  519. !tg3_flag(tp, ICH_WORKAROUND)))
  520. tp->read32_mbox(tp, off);
  521. }
  522. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  523. {
  524. void __iomem *mbox = tp->regs + off;
  525. writel(val, mbox);
  526. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  527. writel(val, mbox);
  528. if (tg3_flag(tp, MBOX_WRITE_REORDER) ||
  529. tg3_flag(tp, FLUSH_POSTED_WRITES))
  530. readl(mbox);
  531. }
  532. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  533. {
  534. return readl(tp->regs + off + GRCMBOX_BASE);
  535. }
  536. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  537. {
  538. writel(val, tp->regs + off + GRCMBOX_BASE);
  539. }
  540. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  541. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  542. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  543. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  544. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  545. #define tw32(reg, val) tp->write32(tp, reg, val)
  546. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  547. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  548. #define tr32(reg) tp->read32(tp, reg)
  549. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  550. {
  551. unsigned long flags;
  552. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  553. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  554. return;
  555. spin_lock_irqsave(&tp->indirect_lock, flags);
  556. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  557. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  558. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  559. /* Always leave this as zero. */
  560. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  561. } else {
  562. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  563. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  564. /* Always leave this as zero. */
  565. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  566. }
  567. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  568. }
  569. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  570. {
  571. unsigned long flags;
  572. if (tg3_asic_rev(tp) == ASIC_REV_5906 &&
  573. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  574. *val = 0;
  575. return;
  576. }
  577. spin_lock_irqsave(&tp->indirect_lock, flags);
  578. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  579. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  580. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  581. /* Always leave this as zero. */
  582. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  583. } else {
  584. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  585. *val = tr32(TG3PCI_MEM_WIN_DATA);
  586. /* Always leave this as zero. */
  587. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  588. }
  589. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  590. }
  591. static void tg3_ape_lock_init(struct tg3 *tp)
  592. {
  593. int i;
  594. u32 regbase, bit;
  595. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  596. regbase = TG3_APE_LOCK_GRANT;
  597. else
  598. regbase = TG3_APE_PER_LOCK_GRANT;
  599. /* Make sure the driver hasn't any stale locks. */
  600. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  601. switch (i) {
  602. case TG3_APE_LOCK_PHY0:
  603. case TG3_APE_LOCK_PHY1:
  604. case TG3_APE_LOCK_PHY2:
  605. case TG3_APE_LOCK_PHY3:
  606. bit = APE_LOCK_GRANT_DRIVER;
  607. break;
  608. default:
  609. if (!tp->pci_fn)
  610. bit = APE_LOCK_GRANT_DRIVER;
  611. else
  612. bit = 1 << tp->pci_fn;
  613. }
  614. tg3_ape_write32(tp, regbase + 4 * i, bit);
  615. }
  616. }
  617. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  618. {
  619. int i, off;
  620. int ret = 0;
  621. u32 status, req, gnt, bit;
  622. if (!tg3_flag(tp, ENABLE_APE))
  623. return 0;
  624. switch (locknum) {
  625. case TG3_APE_LOCK_GPIO:
  626. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  627. return 0;
  628. case TG3_APE_LOCK_GRC:
  629. case TG3_APE_LOCK_MEM:
  630. if (!tp->pci_fn)
  631. bit = APE_LOCK_REQ_DRIVER;
  632. else
  633. bit = 1 << tp->pci_fn;
  634. break;
  635. case TG3_APE_LOCK_PHY0:
  636. case TG3_APE_LOCK_PHY1:
  637. case TG3_APE_LOCK_PHY2:
  638. case TG3_APE_LOCK_PHY3:
  639. bit = APE_LOCK_REQ_DRIVER;
  640. break;
  641. default:
  642. return -EINVAL;
  643. }
  644. if (tg3_asic_rev(tp) == ASIC_REV_5761) {
  645. req = TG3_APE_LOCK_REQ;
  646. gnt = TG3_APE_LOCK_GRANT;
  647. } else {
  648. req = TG3_APE_PER_LOCK_REQ;
  649. gnt = TG3_APE_PER_LOCK_GRANT;
  650. }
  651. off = 4 * locknum;
  652. tg3_ape_write32(tp, req + off, bit);
  653. /* Wait for up to 1 millisecond to acquire lock. */
  654. for (i = 0; i < 100; i++) {
  655. status = tg3_ape_read32(tp, gnt + off);
  656. if (status == bit)
  657. break;
  658. if (pci_channel_offline(tp->pdev))
  659. break;
  660. udelay(10);
  661. }
  662. if (status != bit) {
  663. /* Revoke the lock request. */
  664. tg3_ape_write32(tp, gnt + off, bit);
  665. ret = -EBUSY;
  666. }
  667. return ret;
  668. }
  669. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  670. {
  671. u32 gnt, bit;
  672. if (!tg3_flag(tp, ENABLE_APE))
  673. return;
  674. switch (locknum) {
  675. case TG3_APE_LOCK_GPIO:
  676. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  677. return;
  678. case TG3_APE_LOCK_GRC:
  679. case TG3_APE_LOCK_MEM:
  680. if (!tp->pci_fn)
  681. bit = APE_LOCK_GRANT_DRIVER;
  682. else
  683. bit = 1 << tp->pci_fn;
  684. break;
  685. case TG3_APE_LOCK_PHY0:
  686. case TG3_APE_LOCK_PHY1:
  687. case TG3_APE_LOCK_PHY2:
  688. case TG3_APE_LOCK_PHY3:
  689. bit = APE_LOCK_GRANT_DRIVER;
  690. break;
  691. default:
  692. return;
  693. }
  694. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  695. gnt = TG3_APE_LOCK_GRANT;
  696. else
  697. gnt = TG3_APE_PER_LOCK_GRANT;
  698. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  699. }
  700. static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
  701. {
  702. u32 apedata;
  703. while (timeout_us) {
  704. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  705. return -EBUSY;
  706. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  707. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  708. break;
  709. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  710. udelay(10);
  711. timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
  712. }
  713. return timeout_us ? 0 : -EBUSY;
  714. }
  715. #ifdef CONFIG_TIGON3_HWMON
  716. static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
  717. {
  718. u32 i, apedata;
  719. for (i = 0; i < timeout_us / 10; i++) {
  720. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  721. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  722. break;
  723. udelay(10);
  724. }
  725. return i == timeout_us / 10;
  726. }
  727. static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
  728. u32 len)
  729. {
  730. int err;
  731. u32 i, bufoff, msgoff, maxlen, apedata;
  732. if (!tg3_flag(tp, APE_HAS_NCSI))
  733. return 0;
  734. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  735. if (apedata != APE_SEG_SIG_MAGIC)
  736. return -ENODEV;
  737. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  738. if (!(apedata & APE_FW_STATUS_READY))
  739. return -EAGAIN;
  740. bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
  741. TG3_APE_SHMEM_BASE;
  742. msgoff = bufoff + 2 * sizeof(u32);
  743. maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
  744. while (len) {
  745. u32 length;
  746. /* Cap xfer sizes to scratchpad limits. */
  747. length = (len > maxlen) ? maxlen : len;
  748. len -= length;
  749. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  750. if (!(apedata & APE_FW_STATUS_READY))
  751. return -EAGAIN;
  752. /* Wait for up to 1 msec for APE to service previous event. */
  753. err = tg3_ape_event_lock(tp, 1000);
  754. if (err)
  755. return err;
  756. apedata = APE_EVENT_STATUS_DRIVER_EVNT |
  757. APE_EVENT_STATUS_SCRTCHPD_READ |
  758. APE_EVENT_STATUS_EVENT_PENDING;
  759. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
  760. tg3_ape_write32(tp, bufoff, base_off);
  761. tg3_ape_write32(tp, bufoff + sizeof(u32), length);
  762. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  763. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  764. base_off += length;
  765. if (tg3_ape_wait_for_event(tp, 30000))
  766. return -EAGAIN;
  767. for (i = 0; length; i += 4, length -= 4) {
  768. u32 val = tg3_ape_read32(tp, msgoff + i);
  769. memcpy(data, &val, sizeof(u32));
  770. data++;
  771. }
  772. }
  773. return 0;
  774. }
  775. #endif
  776. static int tg3_ape_send_event(struct tg3 *tp, u32 event)
  777. {
  778. int err;
  779. u32 apedata;
  780. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  781. if (apedata != APE_SEG_SIG_MAGIC)
  782. return -EAGAIN;
  783. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  784. if (!(apedata & APE_FW_STATUS_READY))
  785. return -EAGAIN;
  786. /* Wait for up to 1 millisecond for APE to service previous event. */
  787. err = tg3_ape_event_lock(tp, 1000);
  788. if (err)
  789. return err;
  790. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  791. event | APE_EVENT_STATUS_EVENT_PENDING);
  792. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  793. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  794. return 0;
  795. }
  796. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  797. {
  798. u32 event;
  799. u32 apedata;
  800. if (!tg3_flag(tp, ENABLE_APE))
  801. return;
  802. switch (kind) {
  803. case RESET_KIND_INIT:
  804. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  805. APE_HOST_SEG_SIG_MAGIC);
  806. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  807. APE_HOST_SEG_LEN_MAGIC);
  808. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  809. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  810. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  811. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  812. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  813. APE_HOST_BEHAV_NO_PHYLOCK);
  814. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  815. TG3_APE_HOST_DRVR_STATE_START);
  816. event = APE_EVENT_STATUS_STATE_START;
  817. break;
  818. case RESET_KIND_SHUTDOWN:
  819. /* With the interface we are currently using,
  820. * APE does not track driver state. Wiping
  821. * out the HOST SEGMENT SIGNATURE forces
  822. * the APE to assume OS absent status.
  823. */
  824. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  825. if (device_may_wakeup(&tp->pdev->dev) &&
  826. tg3_flag(tp, WOL_ENABLE)) {
  827. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  828. TG3_APE_HOST_WOL_SPEED_AUTO);
  829. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  830. } else
  831. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  832. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  833. event = APE_EVENT_STATUS_STATE_UNLOAD;
  834. break;
  835. default:
  836. return;
  837. }
  838. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  839. tg3_ape_send_event(tp, event);
  840. }
  841. static void tg3_disable_ints(struct tg3 *tp)
  842. {
  843. int i;
  844. tw32(TG3PCI_MISC_HOST_CTRL,
  845. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  846. for (i = 0; i < tp->irq_max; i++)
  847. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  848. }
  849. static void tg3_enable_ints(struct tg3 *tp)
  850. {
  851. int i;
  852. tp->irq_sync = 0;
  853. wmb();
  854. tw32(TG3PCI_MISC_HOST_CTRL,
  855. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  856. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  857. for (i = 0; i < tp->irq_cnt; i++) {
  858. struct tg3_napi *tnapi = &tp->napi[i];
  859. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  860. if (tg3_flag(tp, 1SHOT_MSI))
  861. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  862. tp->coal_now |= tnapi->coal_now;
  863. }
  864. /* Force an initial interrupt */
  865. if (!tg3_flag(tp, TAGGED_STATUS) &&
  866. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  867. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  868. else
  869. tw32(HOSTCC_MODE, tp->coal_now);
  870. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  871. }
  872. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  873. {
  874. struct tg3 *tp = tnapi->tp;
  875. struct tg3_hw_status *sblk = tnapi->hw_status;
  876. unsigned int work_exists = 0;
  877. /* check for phy events */
  878. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  879. if (sblk->status & SD_STATUS_LINK_CHG)
  880. work_exists = 1;
  881. }
  882. /* check for TX work to do */
  883. if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
  884. work_exists = 1;
  885. /* check for RX work to do */
  886. if (tnapi->rx_rcb_prod_idx &&
  887. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  888. work_exists = 1;
  889. return work_exists;
  890. }
  891. /* tg3_int_reenable
  892. * similar to tg3_enable_ints, but it accurately determines whether there
  893. * is new work pending and can return without flushing the PIO write
  894. * which reenables interrupts
  895. */
  896. static void tg3_int_reenable(struct tg3_napi *tnapi)
  897. {
  898. struct tg3 *tp = tnapi->tp;
  899. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  900. mmiowb();
  901. /* When doing tagged status, this work check is unnecessary.
  902. * The last_tag we write above tells the chip which piece of
  903. * work we've completed.
  904. */
  905. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  906. tw32(HOSTCC_MODE, tp->coalesce_mode |
  907. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  908. }
  909. static void tg3_switch_clocks(struct tg3 *tp)
  910. {
  911. u32 clock_ctrl;
  912. u32 orig_clock_ctrl;
  913. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  914. return;
  915. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  916. orig_clock_ctrl = clock_ctrl;
  917. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  918. CLOCK_CTRL_CLKRUN_OENABLE |
  919. 0x1f);
  920. tp->pci_clock_ctrl = clock_ctrl;
  921. if (tg3_flag(tp, 5705_PLUS)) {
  922. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  923. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  924. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  925. }
  926. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  927. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  928. clock_ctrl |
  929. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  930. 40);
  931. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  932. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  933. 40);
  934. }
  935. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  936. }
  937. #define PHY_BUSY_LOOPS 5000
  938. static int __tg3_readphy(struct tg3 *tp, unsigned int phy_addr, int reg,
  939. u32 *val)
  940. {
  941. u32 frame_val;
  942. unsigned int loops;
  943. int ret;
  944. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  945. tw32_f(MAC_MI_MODE,
  946. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  947. udelay(80);
  948. }
  949. tg3_ape_lock(tp, tp->phy_ape_lock);
  950. *val = 0x0;
  951. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  952. MI_COM_PHY_ADDR_MASK);
  953. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  954. MI_COM_REG_ADDR_MASK);
  955. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  956. tw32_f(MAC_MI_COM, frame_val);
  957. loops = PHY_BUSY_LOOPS;
  958. while (loops != 0) {
  959. udelay(10);
  960. frame_val = tr32(MAC_MI_COM);
  961. if ((frame_val & MI_COM_BUSY) == 0) {
  962. udelay(5);
  963. frame_val = tr32(MAC_MI_COM);
  964. break;
  965. }
  966. loops -= 1;
  967. }
  968. ret = -EBUSY;
  969. if (loops != 0) {
  970. *val = frame_val & MI_COM_DATA_MASK;
  971. ret = 0;
  972. }
  973. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  974. tw32_f(MAC_MI_MODE, tp->mi_mode);
  975. udelay(80);
  976. }
  977. tg3_ape_unlock(tp, tp->phy_ape_lock);
  978. return ret;
  979. }
  980. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  981. {
  982. return __tg3_readphy(tp, tp->phy_addr, reg, val);
  983. }
  984. static int __tg3_writephy(struct tg3 *tp, unsigned int phy_addr, int reg,
  985. u32 val)
  986. {
  987. u32 frame_val;
  988. unsigned int loops;
  989. int ret;
  990. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  991. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  992. return 0;
  993. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  994. tw32_f(MAC_MI_MODE,
  995. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  996. udelay(80);
  997. }
  998. tg3_ape_lock(tp, tp->phy_ape_lock);
  999. frame_val = ((phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  1000. MI_COM_PHY_ADDR_MASK);
  1001. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  1002. MI_COM_REG_ADDR_MASK);
  1003. frame_val |= (val & MI_COM_DATA_MASK);
  1004. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  1005. tw32_f(MAC_MI_COM, frame_val);
  1006. loops = PHY_BUSY_LOOPS;
  1007. while (loops != 0) {
  1008. udelay(10);
  1009. frame_val = tr32(MAC_MI_COM);
  1010. if ((frame_val & MI_COM_BUSY) == 0) {
  1011. udelay(5);
  1012. frame_val = tr32(MAC_MI_COM);
  1013. break;
  1014. }
  1015. loops -= 1;
  1016. }
  1017. ret = -EBUSY;
  1018. if (loops != 0)
  1019. ret = 0;
  1020. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  1021. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1022. udelay(80);
  1023. }
  1024. tg3_ape_unlock(tp, tp->phy_ape_lock);
  1025. return ret;
  1026. }
  1027. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  1028. {
  1029. return __tg3_writephy(tp, tp->phy_addr, reg, val);
  1030. }
  1031. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  1032. {
  1033. int err;
  1034. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1035. if (err)
  1036. goto done;
  1037. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1038. if (err)
  1039. goto done;
  1040. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1041. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1042. if (err)
  1043. goto done;
  1044. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  1045. done:
  1046. return err;
  1047. }
  1048. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  1049. {
  1050. int err;
  1051. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1052. if (err)
  1053. goto done;
  1054. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1055. if (err)
  1056. goto done;
  1057. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1058. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1059. if (err)
  1060. goto done;
  1061. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1062. done:
  1063. return err;
  1064. }
  1065. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1066. {
  1067. int err;
  1068. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1069. if (!err)
  1070. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1071. return err;
  1072. }
  1073. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1074. {
  1075. int err;
  1076. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1077. if (!err)
  1078. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1079. return err;
  1080. }
  1081. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  1082. {
  1083. int err;
  1084. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1085. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  1086. MII_TG3_AUXCTL_SHDWSEL_MISC);
  1087. if (!err)
  1088. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  1089. return err;
  1090. }
  1091. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  1092. {
  1093. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  1094. set |= MII_TG3_AUXCTL_MISC_WREN;
  1095. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  1096. }
  1097. static int tg3_phy_toggle_auxctl_smdsp(struct tg3 *tp, bool enable)
  1098. {
  1099. u32 val;
  1100. int err;
  1101. err = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1102. if (err)
  1103. return err;
  1104. if (enable)
  1105. val |= MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1106. else
  1107. val &= ~MII_TG3_AUXCTL_ACTL_SMDSP_ENA;
  1108. err = tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1109. val | MII_TG3_AUXCTL_ACTL_TX_6DB);
  1110. return err;
  1111. }
  1112. static int tg3_phy_shdw_write(struct tg3 *tp, int reg, u32 val)
  1113. {
  1114. return tg3_writephy(tp, MII_TG3_MISC_SHDW,
  1115. reg | val | MII_TG3_MISC_SHDW_WREN);
  1116. }
  1117. static int tg3_bmcr_reset(struct tg3 *tp)
  1118. {
  1119. u32 phy_control;
  1120. int limit, err;
  1121. /* OK, reset it, and poll the BMCR_RESET bit until it
  1122. * clears or we time out.
  1123. */
  1124. phy_control = BMCR_RESET;
  1125. err = tg3_writephy(tp, MII_BMCR, phy_control);
  1126. if (err != 0)
  1127. return -EBUSY;
  1128. limit = 5000;
  1129. while (limit--) {
  1130. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  1131. if (err != 0)
  1132. return -EBUSY;
  1133. if ((phy_control & BMCR_RESET) == 0) {
  1134. udelay(40);
  1135. break;
  1136. }
  1137. udelay(10);
  1138. }
  1139. if (limit < 0)
  1140. return -EBUSY;
  1141. return 0;
  1142. }
  1143. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  1144. {
  1145. struct tg3 *tp = bp->priv;
  1146. u32 val;
  1147. spin_lock_bh(&tp->lock);
  1148. if (__tg3_readphy(tp, mii_id, reg, &val))
  1149. val = -EIO;
  1150. spin_unlock_bh(&tp->lock);
  1151. return val;
  1152. }
  1153. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  1154. {
  1155. struct tg3 *tp = bp->priv;
  1156. u32 ret = 0;
  1157. spin_lock_bh(&tp->lock);
  1158. if (__tg3_writephy(tp, mii_id, reg, val))
  1159. ret = -EIO;
  1160. spin_unlock_bh(&tp->lock);
  1161. return ret;
  1162. }
  1163. static void tg3_mdio_config_5785(struct tg3 *tp)
  1164. {
  1165. u32 val;
  1166. struct phy_device *phydev;
  1167. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  1168. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1169. case PHY_ID_BCM50610:
  1170. case PHY_ID_BCM50610M:
  1171. val = MAC_PHYCFG2_50610_LED_MODES;
  1172. break;
  1173. case PHY_ID_BCMAC131:
  1174. val = MAC_PHYCFG2_AC131_LED_MODES;
  1175. break;
  1176. case PHY_ID_RTL8211C:
  1177. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1178. break;
  1179. case PHY_ID_RTL8201E:
  1180. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1181. break;
  1182. default:
  1183. return;
  1184. }
  1185. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1186. tw32(MAC_PHYCFG2, val);
  1187. val = tr32(MAC_PHYCFG1);
  1188. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1189. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1190. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1191. tw32(MAC_PHYCFG1, val);
  1192. return;
  1193. }
  1194. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1195. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1196. MAC_PHYCFG2_FMODE_MASK_MASK |
  1197. MAC_PHYCFG2_GMODE_MASK_MASK |
  1198. MAC_PHYCFG2_ACT_MASK_MASK |
  1199. MAC_PHYCFG2_QUAL_MASK_MASK |
  1200. MAC_PHYCFG2_INBAND_ENABLE;
  1201. tw32(MAC_PHYCFG2, val);
  1202. val = tr32(MAC_PHYCFG1);
  1203. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1204. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1205. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1206. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1207. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1208. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1209. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1210. }
  1211. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1212. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1213. tw32(MAC_PHYCFG1, val);
  1214. val = tr32(MAC_EXT_RGMII_MODE);
  1215. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1216. MAC_RGMII_MODE_RX_QUALITY |
  1217. MAC_RGMII_MODE_RX_ACTIVITY |
  1218. MAC_RGMII_MODE_RX_ENG_DET |
  1219. MAC_RGMII_MODE_TX_ENABLE |
  1220. MAC_RGMII_MODE_TX_LOWPWR |
  1221. MAC_RGMII_MODE_TX_RESET);
  1222. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1223. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1224. val |= MAC_RGMII_MODE_RX_INT_B |
  1225. MAC_RGMII_MODE_RX_QUALITY |
  1226. MAC_RGMII_MODE_RX_ACTIVITY |
  1227. MAC_RGMII_MODE_RX_ENG_DET;
  1228. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1229. val |= MAC_RGMII_MODE_TX_ENABLE |
  1230. MAC_RGMII_MODE_TX_LOWPWR |
  1231. MAC_RGMII_MODE_TX_RESET;
  1232. }
  1233. tw32(MAC_EXT_RGMII_MODE, val);
  1234. }
  1235. static void tg3_mdio_start(struct tg3 *tp)
  1236. {
  1237. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1238. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1239. udelay(80);
  1240. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1241. tg3_asic_rev(tp) == ASIC_REV_5785)
  1242. tg3_mdio_config_5785(tp);
  1243. }
  1244. static int tg3_mdio_init(struct tg3 *tp)
  1245. {
  1246. int i;
  1247. u32 reg;
  1248. struct phy_device *phydev;
  1249. if (tg3_flag(tp, 5717_PLUS)) {
  1250. u32 is_serdes;
  1251. tp->phy_addr = tp->pci_fn + 1;
  1252. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0)
  1253. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1254. else
  1255. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1256. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1257. if (is_serdes)
  1258. tp->phy_addr += 7;
  1259. } else if (tg3_flag(tp, IS_SSB_CORE) && tg3_flag(tp, ROBOSWITCH)) {
  1260. int addr;
  1261. addr = ssb_gige_get_phyaddr(tp->pdev);
  1262. if (addr < 0)
  1263. return addr;
  1264. tp->phy_addr = addr;
  1265. } else
  1266. tp->phy_addr = TG3_PHY_MII_ADDR;
  1267. tg3_mdio_start(tp);
  1268. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1269. return 0;
  1270. tp->mdio_bus = mdiobus_alloc();
  1271. if (tp->mdio_bus == NULL)
  1272. return -ENOMEM;
  1273. tp->mdio_bus->name = "tg3 mdio bus";
  1274. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1275. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1276. tp->mdio_bus->priv = tp;
  1277. tp->mdio_bus->parent = &tp->pdev->dev;
  1278. tp->mdio_bus->read = &tg3_mdio_read;
  1279. tp->mdio_bus->write = &tg3_mdio_write;
  1280. tp->mdio_bus->phy_mask = ~(1 << tp->phy_addr);
  1281. /* The bus registration will look for all the PHYs on the mdio bus.
  1282. * Unfortunately, it does not ensure the PHY is powered up before
  1283. * accessing the PHY ID registers. A chip reset is the
  1284. * quickest way to bring the device back to an operational state..
  1285. */
  1286. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1287. tg3_bmcr_reset(tp);
  1288. i = mdiobus_register(tp->mdio_bus);
  1289. if (i) {
  1290. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1291. mdiobus_free(tp->mdio_bus);
  1292. return i;
  1293. }
  1294. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  1295. if (!phydev || !phydev->drv) {
  1296. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1297. mdiobus_unregister(tp->mdio_bus);
  1298. mdiobus_free(tp->mdio_bus);
  1299. return -ENODEV;
  1300. }
  1301. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1302. case PHY_ID_BCM57780:
  1303. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1304. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1305. break;
  1306. case PHY_ID_BCM50610:
  1307. case PHY_ID_BCM50610M:
  1308. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1309. PHY_BRCM_RX_REFCLK_UNUSED |
  1310. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1311. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1312. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1313. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1314. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1315. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1316. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1317. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1318. /* fallthru */
  1319. case PHY_ID_RTL8211C:
  1320. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1321. break;
  1322. case PHY_ID_RTL8201E:
  1323. case PHY_ID_BCMAC131:
  1324. phydev->interface = PHY_INTERFACE_MODE_MII;
  1325. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1326. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1327. break;
  1328. }
  1329. tg3_flag_set(tp, MDIOBUS_INITED);
  1330. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  1331. tg3_mdio_config_5785(tp);
  1332. return 0;
  1333. }
  1334. static void tg3_mdio_fini(struct tg3 *tp)
  1335. {
  1336. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1337. tg3_flag_clear(tp, MDIOBUS_INITED);
  1338. mdiobus_unregister(tp->mdio_bus);
  1339. mdiobus_free(tp->mdio_bus);
  1340. }
  1341. }
  1342. /* tp->lock is held. */
  1343. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1344. {
  1345. u32 val;
  1346. val = tr32(GRC_RX_CPU_EVENT);
  1347. val |= GRC_RX_CPU_DRIVER_EVENT;
  1348. tw32_f(GRC_RX_CPU_EVENT, val);
  1349. tp->last_event_jiffies = jiffies;
  1350. }
  1351. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1352. /* tp->lock is held. */
  1353. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1354. {
  1355. int i;
  1356. unsigned int delay_cnt;
  1357. long time_remain;
  1358. /* If enough time has passed, no wait is necessary. */
  1359. time_remain = (long)(tp->last_event_jiffies + 1 +
  1360. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1361. (long)jiffies;
  1362. if (time_remain < 0)
  1363. return;
  1364. /* Check if we can shorten the wait time. */
  1365. delay_cnt = jiffies_to_usecs(time_remain);
  1366. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1367. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1368. delay_cnt = (delay_cnt >> 3) + 1;
  1369. for (i = 0; i < delay_cnt; i++) {
  1370. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1371. break;
  1372. if (pci_channel_offline(tp->pdev))
  1373. break;
  1374. udelay(8);
  1375. }
  1376. }
  1377. /* tp->lock is held. */
  1378. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1379. {
  1380. u32 reg, val;
  1381. val = 0;
  1382. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1383. val = reg << 16;
  1384. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1385. val |= (reg & 0xffff);
  1386. *data++ = val;
  1387. val = 0;
  1388. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1389. val = reg << 16;
  1390. if (!tg3_readphy(tp, MII_LPA, &reg))
  1391. val |= (reg & 0xffff);
  1392. *data++ = val;
  1393. val = 0;
  1394. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1395. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1396. val = reg << 16;
  1397. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1398. val |= (reg & 0xffff);
  1399. }
  1400. *data++ = val;
  1401. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1402. val = reg << 16;
  1403. else
  1404. val = 0;
  1405. *data++ = val;
  1406. }
  1407. /* tp->lock is held. */
  1408. static void tg3_ump_link_report(struct tg3 *tp)
  1409. {
  1410. u32 data[4];
  1411. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1412. return;
  1413. tg3_phy_gather_ump_data(tp, data);
  1414. tg3_wait_for_event_ack(tp);
  1415. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1416. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1417. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1418. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1419. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1420. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1421. tg3_generate_fw_event(tp);
  1422. }
  1423. /* tp->lock is held. */
  1424. static void tg3_stop_fw(struct tg3 *tp)
  1425. {
  1426. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1427. /* Wait for RX cpu to ACK the previous event. */
  1428. tg3_wait_for_event_ack(tp);
  1429. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1430. tg3_generate_fw_event(tp);
  1431. /* Wait for RX cpu to ACK this event. */
  1432. tg3_wait_for_event_ack(tp);
  1433. }
  1434. }
  1435. /* tp->lock is held. */
  1436. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1437. {
  1438. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1439. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1440. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1441. switch (kind) {
  1442. case RESET_KIND_INIT:
  1443. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1444. DRV_STATE_START);
  1445. break;
  1446. case RESET_KIND_SHUTDOWN:
  1447. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1448. DRV_STATE_UNLOAD);
  1449. break;
  1450. case RESET_KIND_SUSPEND:
  1451. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1452. DRV_STATE_SUSPEND);
  1453. break;
  1454. default:
  1455. break;
  1456. }
  1457. }
  1458. }
  1459. /* tp->lock is held. */
  1460. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1461. {
  1462. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1463. switch (kind) {
  1464. case RESET_KIND_INIT:
  1465. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1466. DRV_STATE_START_DONE);
  1467. break;
  1468. case RESET_KIND_SHUTDOWN:
  1469. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1470. DRV_STATE_UNLOAD_DONE);
  1471. break;
  1472. default:
  1473. break;
  1474. }
  1475. }
  1476. }
  1477. /* tp->lock is held. */
  1478. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1479. {
  1480. if (tg3_flag(tp, ENABLE_ASF)) {
  1481. switch (kind) {
  1482. case RESET_KIND_INIT:
  1483. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1484. DRV_STATE_START);
  1485. break;
  1486. case RESET_KIND_SHUTDOWN:
  1487. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1488. DRV_STATE_UNLOAD);
  1489. break;
  1490. case RESET_KIND_SUSPEND:
  1491. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1492. DRV_STATE_SUSPEND);
  1493. break;
  1494. default:
  1495. break;
  1496. }
  1497. }
  1498. }
  1499. static int tg3_poll_fw(struct tg3 *tp)
  1500. {
  1501. int i;
  1502. u32 val;
  1503. if (tg3_flag(tp, NO_FWARE_REPORTED))
  1504. return 0;
  1505. if (tg3_flag(tp, IS_SSB_CORE)) {
  1506. /* We don't use firmware. */
  1507. return 0;
  1508. }
  1509. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  1510. /* Wait up to 20ms for init done. */
  1511. for (i = 0; i < 200; i++) {
  1512. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1513. return 0;
  1514. if (pci_channel_offline(tp->pdev))
  1515. return -ENODEV;
  1516. udelay(100);
  1517. }
  1518. return -ENODEV;
  1519. }
  1520. /* Wait for firmware initialization to complete. */
  1521. for (i = 0; i < 100000; i++) {
  1522. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1523. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1524. break;
  1525. if (pci_channel_offline(tp->pdev)) {
  1526. if (!tg3_flag(tp, NO_FWARE_REPORTED)) {
  1527. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1528. netdev_info(tp->dev, "No firmware running\n");
  1529. }
  1530. break;
  1531. }
  1532. udelay(10);
  1533. }
  1534. /* Chip might not be fitted with firmware. Some Sun onboard
  1535. * parts are configured like that. So don't signal the timeout
  1536. * of the above loop as an error, but do report the lack of
  1537. * running firmware once.
  1538. */
  1539. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1540. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1541. netdev_info(tp->dev, "No firmware running\n");
  1542. }
  1543. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  1544. /* The 57765 A0 needs a little more
  1545. * time to do some important work.
  1546. */
  1547. mdelay(10);
  1548. }
  1549. return 0;
  1550. }
  1551. static void tg3_link_report(struct tg3 *tp)
  1552. {
  1553. if (!netif_carrier_ok(tp->dev)) {
  1554. netif_info(tp, link, tp->dev, "Link is down\n");
  1555. tg3_ump_link_report(tp);
  1556. } else if (netif_msg_link(tp)) {
  1557. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1558. (tp->link_config.active_speed == SPEED_1000 ?
  1559. 1000 :
  1560. (tp->link_config.active_speed == SPEED_100 ?
  1561. 100 : 10)),
  1562. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1563. "full" : "half"));
  1564. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1565. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1566. "on" : "off",
  1567. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1568. "on" : "off");
  1569. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1570. netdev_info(tp->dev, "EEE is %s\n",
  1571. tp->setlpicnt ? "enabled" : "disabled");
  1572. tg3_ump_link_report(tp);
  1573. }
  1574. tp->link_up = netif_carrier_ok(tp->dev);
  1575. }
  1576. static u32 tg3_decode_flowctrl_1000T(u32 adv)
  1577. {
  1578. u32 flowctrl = 0;
  1579. if (adv & ADVERTISE_PAUSE_CAP) {
  1580. flowctrl |= FLOW_CTRL_RX;
  1581. if (!(adv & ADVERTISE_PAUSE_ASYM))
  1582. flowctrl |= FLOW_CTRL_TX;
  1583. } else if (adv & ADVERTISE_PAUSE_ASYM)
  1584. flowctrl |= FLOW_CTRL_TX;
  1585. return flowctrl;
  1586. }
  1587. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1588. {
  1589. u16 miireg;
  1590. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1591. miireg = ADVERTISE_1000XPAUSE;
  1592. else if (flow_ctrl & FLOW_CTRL_TX)
  1593. miireg = ADVERTISE_1000XPSE_ASYM;
  1594. else if (flow_ctrl & FLOW_CTRL_RX)
  1595. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1596. else
  1597. miireg = 0;
  1598. return miireg;
  1599. }
  1600. static u32 tg3_decode_flowctrl_1000X(u32 adv)
  1601. {
  1602. u32 flowctrl = 0;
  1603. if (adv & ADVERTISE_1000XPAUSE) {
  1604. flowctrl |= FLOW_CTRL_RX;
  1605. if (!(adv & ADVERTISE_1000XPSE_ASYM))
  1606. flowctrl |= FLOW_CTRL_TX;
  1607. } else if (adv & ADVERTISE_1000XPSE_ASYM)
  1608. flowctrl |= FLOW_CTRL_TX;
  1609. return flowctrl;
  1610. }
  1611. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1612. {
  1613. u8 cap = 0;
  1614. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1615. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1616. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1617. if (lcladv & ADVERTISE_1000XPAUSE)
  1618. cap = FLOW_CTRL_RX;
  1619. if (rmtadv & ADVERTISE_1000XPAUSE)
  1620. cap = FLOW_CTRL_TX;
  1621. }
  1622. return cap;
  1623. }
  1624. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1625. {
  1626. u8 autoneg;
  1627. u8 flowctrl = 0;
  1628. u32 old_rx_mode = tp->rx_mode;
  1629. u32 old_tx_mode = tp->tx_mode;
  1630. if (tg3_flag(tp, USE_PHYLIB))
  1631. autoneg = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr)->autoneg;
  1632. else
  1633. autoneg = tp->link_config.autoneg;
  1634. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1635. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1636. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1637. else
  1638. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1639. } else
  1640. flowctrl = tp->link_config.flowctrl;
  1641. tp->link_config.active_flowctrl = flowctrl;
  1642. if (flowctrl & FLOW_CTRL_RX)
  1643. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1644. else
  1645. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1646. if (old_rx_mode != tp->rx_mode)
  1647. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1648. if (flowctrl & FLOW_CTRL_TX)
  1649. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1650. else
  1651. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1652. if (old_tx_mode != tp->tx_mode)
  1653. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1654. }
  1655. static void tg3_adjust_link(struct net_device *dev)
  1656. {
  1657. u8 oldflowctrl, linkmesg = 0;
  1658. u32 mac_mode, lcl_adv, rmt_adv;
  1659. struct tg3 *tp = netdev_priv(dev);
  1660. struct phy_device *phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  1661. spin_lock_bh(&tp->lock);
  1662. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1663. MAC_MODE_HALF_DUPLEX);
  1664. oldflowctrl = tp->link_config.active_flowctrl;
  1665. if (phydev->link) {
  1666. lcl_adv = 0;
  1667. rmt_adv = 0;
  1668. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1669. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1670. else if (phydev->speed == SPEED_1000 ||
  1671. tg3_asic_rev(tp) != ASIC_REV_5785)
  1672. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1673. else
  1674. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1675. if (phydev->duplex == DUPLEX_HALF)
  1676. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1677. else {
  1678. lcl_adv = mii_advertise_flowctrl(
  1679. tp->link_config.flowctrl);
  1680. if (phydev->pause)
  1681. rmt_adv = LPA_PAUSE_CAP;
  1682. if (phydev->asym_pause)
  1683. rmt_adv |= LPA_PAUSE_ASYM;
  1684. }
  1685. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1686. } else
  1687. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1688. if (mac_mode != tp->mac_mode) {
  1689. tp->mac_mode = mac_mode;
  1690. tw32_f(MAC_MODE, tp->mac_mode);
  1691. udelay(40);
  1692. }
  1693. if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  1694. if (phydev->speed == SPEED_10)
  1695. tw32(MAC_MI_STAT,
  1696. MAC_MI_STAT_10MBPS_MODE |
  1697. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1698. else
  1699. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1700. }
  1701. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1702. tw32(MAC_TX_LENGTHS,
  1703. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1704. (6 << TX_LENGTHS_IPG_SHIFT) |
  1705. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1706. else
  1707. tw32(MAC_TX_LENGTHS,
  1708. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1709. (6 << TX_LENGTHS_IPG_SHIFT) |
  1710. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1711. if (phydev->link != tp->old_link ||
  1712. phydev->speed != tp->link_config.active_speed ||
  1713. phydev->duplex != tp->link_config.active_duplex ||
  1714. oldflowctrl != tp->link_config.active_flowctrl)
  1715. linkmesg = 1;
  1716. tp->old_link = phydev->link;
  1717. tp->link_config.active_speed = phydev->speed;
  1718. tp->link_config.active_duplex = phydev->duplex;
  1719. spin_unlock_bh(&tp->lock);
  1720. if (linkmesg)
  1721. tg3_link_report(tp);
  1722. }
  1723. static int tg3_phy_init(struct tg3 *tp)
  1724. {
  1725. struct phy_device *phydev;
  1726. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1727. return 0;
  1728. /* Bring the PHY back to a known state. */
  1729. tg3_bmcr_reset(tp);
  1730. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  1731. /* Attach the MAC to the PHY. */
  1732. phydev = phy_connect(tp->dev, phydev_name(phydev),
  1733. tg3_adjust_link, phydev->interface);
  1734. if (IS_ERR(phydev)) {
  1735. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1736. return PTR_ERR(phydev);
  1737. }
  1738. /* Mask with MAC supported features. */
  1739. switch (phydev->interface) {
  1740. case PHY_INTERFACE_MODE_GMII:
  1741. case PHY_INTERFACE_MODE_RGMII:
  1742. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1743. phydev->supported &= (PHY_GBIT_FEATURES |
  1744. SUPPORTED_Pause |
  1745. SUPPORTED_Asym_Pause);
  1746. break;
  1747. }
  1748. /* fallthru */
  1749. case PHY_INTERFACE_MODE_MII:
  1750. phydev->supported &= (PHY_BASIC_FEATURES |
  1751. SUPPORTED_Pause |
  1752. SUPPORTED_Asym_Pause);
  1753. break;
  1754. default:
  1755. phy_disconnect(mdiobus_get_phy(tp->mdio_bus, tp->phy_addr));
  1756. return -EINVAL;
  1757. }
  1758. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1759. phydev->advertising = phydev->supported;
  1760. phy_attached_info(phydev);
  1761. return 0;
  1762. }
  1763. static void tg3_phy_start(struct tg3 *tp)
  1764. {
  1765. struct phy_device *phydev;
  1766. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1767. return;
  1768. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  1769. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1770. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1771. phydev->speed = tp->link_config.speed;
  1772. phydev->duplex = tp->link_config.duplex;
  1773. phydev->autoneg = tp->link_config.autoneg;
  1774. phydev->advertising = tp->link_config.advertising;
  1775. }
  1776. phy_start(phydev);
  1777. phy_start_aneg(phydev);
  1778. }
  1779. static void tg3_phy_stop(struct tg3 *tp)
  1780. {
  1781. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1782. return;
  1783. phy_stop(mdiobus_get_phy(tp->mdio_bus, tp->phy_addr));
  1784. }
  1785. static void tg3_phy_fini(struct tg3 *tp)
  1786. {
  1787. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1788. phy_disconnect(mdiobus_get_phy(tp->mdio_bus, tp->phy_addr));
  1789. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1790. }
  1791. }
  1792. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1793. {
  1794. int err;
  1795. u32 val;
  1796. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1797. return 0;
  1798. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1799. /* Cannot do read-modify-write on 5401 */
  1800. err = tg3_phy_auxctl_write(tp,
  1801. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1802. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1803. 0x4c20);
  1804. goto done;
  1805. }
  1806. err = tg3_phy_auxctl_read(tp,
  1807. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1808. if (err)
  1809. return err;
  1810. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1811. err = tg3_phy_auxctl_write(tp,
  1812. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1813. done:
  1814. return err;
  1815. }
  1816. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1817. {
  1818. u32 phytest;
  1819. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1820. u32 phy;
  1821. tg3_writephy(tp, MII_TG3_FET_TEST,
  1822. phytest | MII_TG3_FET_SHADOW_EN);
  1823. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1824. if (enable)
  1825. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1826. else
  1827. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1828. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1829. }
  1830. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1831. }
  1832. }
  1833. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1834. {
  1835. u32 reg;
  1836. if (!tg3_flag(tp, 5705_PLUS) ||
  1837. (tg3_flag(tp, 5717_PLUS) &&
  1838. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1839. return;
  1840. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1841. tg3_phy_fet_toggle_apd(tp, enable);
  1842. return;
  1843. }
  1844. reg = MII_TG3_MISC_SHDW_SCR5_LPED |
  1845. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1846. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1847. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1848. if (tg3_asic_rev(tp) != ASIC_REV_5784 || !enable)
  1849. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1850. tg3_phy_shdw_write(tp, MII_TG3_MISC_SHDW_SCR5_SEL, reg);
  1851. reg = MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1852. if (enable)
  1853. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1854. tg3_phy_shdw_write(tp, MII_TG3_MISC_SHDW_APD_SEL, reg);
  1855. }
  1856. static void tg3_phy_toggle_automdix(struct tg3 *tp, bool enable)
  1857. {
  1858. u32 phy;
  1859. if (!tg3_flag(tp, 5705_PLUS) ||
  1860. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1861. return;
  1862. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1863. u32 ephy;
  1864. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1865. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1866. tg3_writephy(tp, MII_TG3_FET_TEST,
  1867. ephy | MII_TG3_FET_SHADOW_EN);
  1868. if (!tg3_readphy(tp, reg, &phy)) {
  1869. if (enable)
  1870. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1871. else
  1872. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1873. tg3_writephy(tp, reg, phy);
  1874. }
  1875. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1876. }
  1877. } else {
  1878. int ret;
  1879. ret = tg3_phy_auxctl_read(tp,
  1880. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1881. if (!ret) {
  1882. if (enable)
  1883. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1884. else
  1885. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1886. tg3_phy_auxctl_write(tp,
  1887. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1888. }
  1889. }
  1890. }
  1891. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1892. {
  1893. int ret;
  1894. u32 val;
  1895. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1896. return;
  1897. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1898. if (!ret)
  1899. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1900. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1901. }
  1902. static void tg3_phy_apply_otp(struct tg3 *tp)
  1903. {
  1904. u32 otp, phy;
  1905. if (!tp->phy_otp)
  1906. return;
  1907. otp = tp->phy_otp;
  1908. if (tg3_phy_toggle_auxctl_smdsp(tp, true))
  1909. return;
  1910. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1911. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1912. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1913. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1914. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1915. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1916. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1917. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1918. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1919. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1920. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1921. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1922. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1923. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1924. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1925. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1926. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1927. }
  1928. static void tg3_eee_pull_config(struct tg3 *tp, struct ethtool_eee *eee)
  1929. {
  1930. u32 val;
  1931. struct ethtool_eee *dest = &tp->eee;
  1932. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1933. return;
  1934. if (eee)
  1935. dest = eee;
  1936. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, TG3_CL45_D7_EEERES_STAT, &val))
  1937. return;
  1938. /* Pull eee_active */
  1939. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1940. val == TG3_CL45_D7_EEERES_STAT_LP_100TX) {
  1941. dest->eee_active = 1;
  1942. } else
  1943. dest->eee_active = 0;
  1944. /* Pull lp advertised settings */
  1945. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE, &val))
  1946. return;
  1947. dest->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(val);
  1948. /* Pull advertised and eee_enabled settings */
  1949. if (tg3_phy_cl45_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, &val))
  1950. return;
  1951. dest->eee_enabled = !!val;
  1952. dest->advertised = mmd_eee_adv_to_ethtool_adv_t(val);
  1953. /* Pull tx_lpi_enabled */
  1954. val = tr32(TG3_CPMU_EEE_MODE);
  1955. dest->tx_lpi_enabled = !!(val & TG3_CPMU_EEEMD_LPI_IN_TX);
  1956. /* Pull lpi timer value */
  1957. dest->tx_lpi_timer = tr32(TG3_CPMU_EEE_DBTMR1) & 0xffff;
  1958. }
  1959. static void tg3_phy_eee_adjust(struct tg3 *tp, bool current_link_up)
  1960. {
  1961. u32 val;
  1962. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1963. return;
  1964. tp->setlpicnt = 0;
  1965. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1966. current_link_up &&
  1967. tp->link_config.active_duplex == DUPLEX_FULL &&
  1968. (tp->link_config.active_speed == SPEED_100 ||
  1969. tp->link_config.active_speed == SPEED_1000)) {
  1970. u32 eeectl;
  1971. if (tp->link_config.active_speed == SPEED_1000)
  1972. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1973. else
  1974. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1975. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1976. tg3_eee_pull_config(tp, NULL);
  1977. if (tp->eee.eee_active)
  1978. tp->setlpicnt = 2;
  1979. }
  1980. if (!tp->setlpicnt) {
  1981. if (current_link_up &&
  1982. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1983. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1984. tg3_phy_toggle_auxctl_smdsp(tp, false);
  1985. }
  1986. val = tr32(TG3_CPMU_EEE_MODE);
  1987. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1988. }
  1989. }
  1990. static void tg3_phy_eee_enable(struct tg3 *tp)
  1991. {
  1992. u32 val;
  1993. if (tp->link_config.active_speed == SPEED_1000 &&
  1994. (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  1995. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  1996. tg3_flag(tp, 57765_CLASS)) &&
  1997. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  1998. val = MII_TG3_DSP_TAP26_ALNOKO |
  1999. MII_TG3_DSP_TAP26_RMRXSTO;
  2000. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  2001. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2002. }
  2003. val = tr32(TG3_CPMU_EEE_MODE);
  2004. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  2005. }
  2006. static int tg3_wait_macro_done(struct tg3 *tp)
  2007. {
  2008. int limit = 100;
  2009. while (limit--) {
  2010. u32 tmp32;
  2011. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  2012. if ((tmp32 & 0x1000) == 0)
  2013. break;
  2014. }
  2015. }
  2016. if (limit < 0)
  2017. return -EBUSY;
  2018. return 0;
  2019. }
  2020. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  2021. {
  2022. static const u32 test_pat[4][6] = {
  2023. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  2024. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  2025. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  2026. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  2027. };
  2028. int chan;
  2029. for (chan = 0; chan < 4; chan++) {
  2030. int i;
  2031. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2032. (chan * 0x2000) | 0x0200);
  2033. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  2034. for (i = 0; i < 6; i++)
  2035. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  2036. test_pat[chan][i]);
  2037. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  2038. if (tg3_wait_macro_done(tp)) {
  2039. *resetp = 1;
  2040. return -EBUSY;
  2041. }
  2042. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2043. (chan * 0x2000) | 0x0200);
  2044. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  2045. if (tg3_wait_macro_done(tp)) {
  2046. *resetp = 1;
  2047. return -EBUSY;
  2048. }
  2049. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  2050. if (tg3_wait_macro_done(tp)) {
  2051. *resetp = 1;
  2052. return -EBUSY;
  2053. }
  2054. for (i = 0; i < 6; i += 2) {
  2055. u32 low, high;
  2056. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  2057. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  2058. tg3_wait_macro_done(tp)) {
  2059. *resetp = 1;
  2060. return -EBUSY;
  2061. }
  2062. low &= 0x7fff;
  2063. high &= 0x000f;
  2064. if (low != test_pat[chan][i] ||
  2065. high != test_pat[chan][i+1]) {
  2066. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  2067. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  2068. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  2069. return -EBUSY;
  2070. }
  2071. }
  2072. }
  2073. return 0;
  2074. }
  2075. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  2076. {
  2077. int chan;
  2078. for (chan = 0; chan < 4; chan++) {
  2079. int i;
  2080. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  2081. (chan * 0x2000) | 0x0200);
  2082. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  2083. for (i = 0; i < 6; i++)
  2084. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  2085. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  2086. if (tg3_wait_macro_done(tp))
  2087. return -EBUSY;
  2088. }
  2089. return 0;
  2090. }
  2091. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  2092. {
  2093. u32 reg32, phy9_orig;
  2094. int retries, do_phy_reset, err;
  2095. retries = 10;
  2096. do_phy_reset = 1;
  2097. do {
  2098. if (do_phy_reset) {
  2099. err = tg3_bmcr_reset(tp);
  2100. if (err)
  2101. return err;
  2102. do_phy_reset = 0;
  2103. }
  2104. /* Disable transmitter and interrupt. */
  2105. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  2106. continue;
  2107. reg32 |= 0x3000;
  2108. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2109. /* Set full-duplex, 1000 mbps. */
  2110. tg3_writephy(tp, MII_BMCR,
  2111. BMCR_FULLDPLX | BMCR_SPEED1000);
  2112. /* Set to master mode. */
  2113. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  2114. continue;
  2115. tg3_writephy(tp, MII_CTRL1000,
  2116. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  2117. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  2118. if (err)
  2119. return err;
  2120. /* Block the PHY control access. */
  2121. tg3_phydsp_write(tp, 0x8005, 0x0800);
  2122. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  2123. if (!err)
  2124. break;
  2125. } while (--retries);
  2126. err = tg3_phy_reset_chanpat(tp);
  2127. if (err)
  2128. return err;
  2129. tg3_phydsp_write(tp, 0x8005, 0x0000);
  2130. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  2131. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  2132. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2133. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  2134. err = tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32);
  2135. if (err)
  2136. return err;
  2137. reg32 &= ~0x3000;
  2138. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2139. return 0;
  2140. }
  2141. static void tg3_carrier_off(struct tg3 *tp)
  2142. {
  2143. netif_carrier_off(tp->dev);
  2144. tp->link_up = false;
  2145. }
  2146. static void tg3_warn_mgmt_link_flap(struct tg3 *tp)
  2147. {
  2148. if (tg3_flag(tp, ENABLE_ASF))
  2149. netdev_warn(tp->dev,
  2150. "Management side-band traffic will be interrupted during phy settings change\n");
  2151. }
  2152. /* This will reset the tigon3 PHY if there is no valid
  2153. * link unless the FORCE argument is non-zero.
  2154. */
  2155. static int tg3_phy_reset(struct tg3 *tp)
  2156. {
  2157. u32 val, cpmuctrl;
  2158. int err;
  2159. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2160. val = tr32(GRC_MISC_CFG);
  2161. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  2162. udelay(40);
  2163. }
  2164. err = tg3_readphy(tp, MII_BMSR, &val);
  2165. err |= tg3_readphy(tp, MII_BMSR, &val);
  2166. if (err != 0)
  2167. return -EBUSY;
  2168. if (netif_running(tp->dev) && tp->link_up) {
  2169. netif_carrier_off(tp->dev);
  2170. tg3_link_report(tp);
  2171. }
  2172. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  2173. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  2174. tg3_asic_rev(tp) == ASIC_REV_5705) {
  2175. err = tg3_phy_reset_5703_4_5(tp);
  2176. if (err)
  2177. return err;
  2178. goto out;
  2179. }
  2180. cpmuctrl = 0;
  2181. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  2182. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  2183. cpmuctrl = tr32(TG3_CPMU_CTRL);
  2184. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  2185. tw32(TG3_CPMU_CTRL,
  2186. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  2187. }
  2188. err = tg3_bmcr_reset(tp);
  2189. if (err)
  2190. return err;
  2191. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  2192. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  2193. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  2194. tw32(TG3_CPMU_CTRL, cpmuctrl);
  2195. }
  2196. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2197. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2198. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2199. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  2200. CPMU_LSPD_1000MB_MACCLK_12_5) {
  2201. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2202. udelay(40);
  2203. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2204. }
  2205. }
  2206. if (tg3_flag(tp, 5717_PLUS) &&
  2207. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  2208. return 0;
  2209. tg3_phy_apply_otp(tp);
  2210. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  2211. tg3_phy_toggle_apd(tp, true);
  2212. else
  2213. tg3_phy_toggle_apd(tp, false);
  2214. out:
  2215. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  2216. !tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2217. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  2218. tg3_phydsp_write(tp, 0x000a, 0x0323);
  2219. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2220. }
  2221. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  2222. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2223. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2224. }
  2225. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2226. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2227. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2228. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2229. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2230. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2231. }
  2232. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2233. if (!tg3_phy_toggle_auxctl_smdsp(tp, true)) {
  2234. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2235. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2236. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2237. tg3_writephy(tp, MII_TG3_TEST1,
  2238. MII_TG3_TEST1_TRIM_EN | 0x4);
  2239. } else
  2240. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2241. tg3_phy_toggle_auxctl_smdsp(tp, false);
  2242. }
  2243. }
  2244. /* Set Extended packet length bit (bit 14) on all chips that */
  2245. /* support jumbo frames */
  2246. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2247. /* Cannot do read-modify-write on 5401 */
  2248. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2249. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2250. /* Set bit 14 with read-modify-write to preserve other bits */
  2251. err = tg3_phy_auxctl_read(tp,
  2252. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2253. if (!err)
  2254. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2255. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2256. }
  2257. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2258. * jumbo frames transmission.
  2259. */
  2260. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2261. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2262. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2263. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2264. }
  2265. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2266. /* adjust output voltage */
  2267. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2268. }
  2269. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5762_A0)
  2270. tg3_phydsp_write(tp, 0xffb, 0x4000);
  2271. tg3_phy_toggle_automdix(tp, true);
  2272. tg3_phy_set_wirespeed(tp);
  2273. return 0;
  2274. }
  2275. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2276. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2277. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2278. TG3_GPIO_MSG_NEED_VAUX)
  2279. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2280. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2281. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2282. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2283. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2284. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2285. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2286. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2287. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2288. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2289. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2290. {
  2291. u32 status, shift;
  2292. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2293. tg3_asic_rev(tp) == ASIC_REV_5719)
  2294. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2295. else
  2296. status = tr32(TG3_CPMU_DRV_STATUS);
  2297. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2298. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2299. status |= (newstat << shift);
  2300. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2301. tg3_asic_rev(tp) == ASIC_REV_5719)
  2302. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2303. else
  2304. tw32(TG3_CPMU_DRV_STATUS, status);
  2305. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2306. }
  2307. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2308. {
  2309. if (!tg3_flag(tp, IS_NIC))
  2310. return 0;
  2311. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2312. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2313. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2314. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2315. return -EIO;
  2316. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2317. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2318. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2319. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2320. } else {
  2321. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2322. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2323. }
  2324. return 0;
  2325. }
  2326. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2327. {
  2328. u32 grc_local_ctrl;
  2329. if (!tg3_flag(tp, IS_NIC) ||
  2330. tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2331. tg3_asic_rev(tp) == ASIC_REV_5701)
  2332. return;
  2333. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2334. tw32_wait_f(GRC_LOCAL_CTRL,
  2335. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2336. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2337. tw32_wait_f(GRC_LOCAL_CTRL,
  2338. grc_local_ctrl,
  2339. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2340. tw32_wait_f(GRC_LOCAL_CTRL,
  2341. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2342. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2343. }
  2344. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2345. {
  2346. if (!tg3_flag(tp, IS_NIC))
  2347. return;
  2348. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  2349. tg3_asic_rev(tp) == ASIC_REV_5701) {
  2350. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2351. (GRC_LCLCTRL_GPIO_OE0 |
  2352. GRC_LCLCTRL_GPIO_OE1 |
  2353. GRC_LCLCTRL_GPIO_OE2 |
  2354. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2355. GRC_LCLCTRL_GPIO_OUTPUT1),
  2356. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2357. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2358. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2359. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2360. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2361. GRC_LCLCTRL_GPIO_OE1 |
  2362. GRC_LCLCTRL_GPIO_OE2 |
  2363. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2364. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2365. tp->grc_local_ctrl;
  2366. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2367. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2368. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2369. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2370. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2371. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2372. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2373. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2374. } else {
  2375. u32 no_gpio2;
  2376. u32 grc_local_ctrl = 0;
  2377. /* Workaround to prevent overdrawing Amps. */
  2378. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  2379. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2380. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2381. grc_local_ctrl,
  2382. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2383. }
  2384. /* On 5753 and variants, GPIO2 cannot be used. */
  2385. no_gpio2 = tp->nic_sram_data_cfg &
  2386. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2387. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2388. GRC_LCLCTRL_GPIO_OE1 |
  2389. GRC_LCLCTRL_GPIO_OE2 |
  2390. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2391. GRC_LCLCTRL_GPIO_OUTPUT2;
  2392. if (no_gpio2) {
  2393. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2394. GRC_LCLCTRL_GPIO_OUTPUT2);
  2395. }
  2396. tw32_wait_f(GRC_LOCAL_CTRL,
  2397. tp->grc_local_ctrl | grc_local_ctrl,
  2398. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2399. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2400. tw32_wait_f(GRC_LOCAL_CTRL,
  2401. tp->grc_local_ctrl | grc_local_ctrl,
  2402. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2403. if (!no_gpio2) {
  2404. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2405. tw32_wait_f(GRC_LOCAL_CTRL,
  2406. tp->grc_local_ctrl | grc_local_ctrl,
  2407. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2408. }
  2409. }
  2410. }
  2411. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2412. {
  2413. u32 msg = 0;
  2414. /* Serialize power state transitions */
  2415. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2416. return;
  2417. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2418. msg = TG3_GPIO_MSG_NEED_VAUX;
  2419. msg = tg3_set_function_status(tp, msg);
  2420. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2421. goto done;
  2422. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2423. tg3_pwrsrc_switch_to_vaux(tp);
  2424. else
  2425. tg3_pwrsrc_die_with_vmain(tp);
  2426. done:
  2427. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2428. }
  2429. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2430. {
  2431. bool need_vaux = false;
  2432. /* The GPIOs do something completely different on 57765. */
  2433. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2434. return;
  2435. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  2436. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  2437. tg3_asic_rev(tp) == ASIC_REV_5720) {
  2438. tg3_frob_aux_power_5717(tp, include_wol ?
  2439. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2440. return;
  2441. }
  2442. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2443. struct net_device *dev_peer;
  2444. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2445. /* remove_one() may have been run on the peer. */
  2446. if (dev_peer) {
  2447. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2448. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2449. return;
  2450. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2451. tg3_flag(tp_peer, ENABLE_ASF))
  2452. need_vaux = true;
  2453. }
  2454. }
  2455. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2456. tg3_flag(tp, ENABLE_ASF))
  2457. need_vaux = true;
  2458. if (need_vaux)
  2459. tg3_pwrsrc_switch_to_vaux(tp);
  2460. else
  2461. tg3_pwrsrc_die_with_vmain(tp);
  2462. }
  2463. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2464. {
  2465. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2466. return 1;
  2467. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2468. if (speed != SPEED_10)
  2469. return 1;
  2470. } else if (speed == SPEED_10)
  2471. return 1;
  2472. return 0;
  2473. }
  2474. static bool tg3_phy_power_bug(struct tg3 *tp)
  2475. {
  2476. switch (tg3_asic_rev(tp)) {
  2477. case ASIC_REV_5700:
  2478. case ASIC_REV_5704:
  2479. return true;
  2480. case ASIC_REV_5780:
  2481. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2482. return true;
  2483. return false;
  2484. case ASIC_REV_5717:
  2485. if (!tp->pci_fn)
  2486. return true;
  2487. return false;
  2488. case ASIC_REV_5719:
  2489. case ASIC_REV_5720:
  2490. if ((tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  2491. !tp->pci_fn)
  2492. return true;
  2493. return false;
  2494. }
  2495. return false;
  2496. }
  2497. static bool tg3_phy_led_bug(struct tg3 *tp)
  2498. {
  2499. switch (tg3_asic_rev(tp)) {
  2500. case ASIC_REV_5719:
  2501. case ASIC_REV_5720:
  2502. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  2503. !tp->pci_fn)
  2504. return true;
  2505. return false;
  2506. }
  2507. return false;
  2508. }
  2509. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2510. {
  2511. u32 val;
  2512. if (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)
  2513. return;
  2514. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2515. if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  2516. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2517. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2518. sg_dig_ctrl |=
  2519. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2520. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2521. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2522. }
  2523. return;
  2524. }
  2525. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2526. tg3_bmcr_reset(tp);
  2527. val = tr32(GRC_MISC_CFG);
  2528. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2529. udelay(40);
  2530. return;
  2531. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2532. u32 phytest;
  2533. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2534. u32 phy;
  2535. tg3_writephy(tp, MII_ADVERTISE, 0);
  2536. tg3_writephy(tp, MII_BMCR,
  2537. BMCR_ANENABLE | BMCR_ANRESTART);
  2538. tg3_writephy(tp, MII_TG3_FET_TEST,
  2539. phytest | MII_TG3_FET_SHADOW_EN);
  2540. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2541. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2542. tg3_writephy(tp,
  2543. MII_TG3_FET_SHDW_AUXMODE4,
  2544. phy);
  2545. }
  2546. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2547. }
  2548. return;
  2549. } else if (do_low_power) {
  2550. if (!tg3_phy_led_bug(tp))
  2551. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2552. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2553. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2554. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2555. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2556. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2557. }
  2558. /* The PHY should not be powered down on some chips because
  2559. * of bugs.
  2560. */
  2561. if (tg3_phy_power_bug(tp))
  2562. return;
  2563. if (tg3_chip_rev(tp) == CHIPREV_5784_AX ||
  2564. tg3_chip_rev(tp) == CHIPREV_5761_AX) {
  2565. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2566. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2567. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2568. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2569. }
  2570. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2571. }
  2572. /* tp->lock is held. */
  2573. static int tg3_nvram_lock(struct tg3 *tp)
  2574. {
  2575. if (tg3_flag(tp, NVRAM)) {
  2576. int i;
  2577. if (tp->nvram_lock_cnt == 0) {
  2578. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2579. for (i = 0; i < 8000; i++) {
  2580. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2581. break;
  2582. udelay(20);
  2583. }
  2584. if (i == 8000) {
  2585. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2586. return -ENODEV;
  2587. }
  2588. }
  2589. tp->nvram_lock_cnt++;
  2590. }
  2591. return 0;
  2592. }
  2593. /* tp->lock is held. */
  2594. static void tg3_nvram_unlock(struct tg3 *tp)
  2595. {
  2596. if (tg3_flag(tp, NVRAM)) {
  2597. if (tp->nvram_lock_cnt > 0)
  2598. tp->nvram_lock_cnt--;
  2599. if (tp->nvram_lock_cnt == 0)
  2600. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2601. }
  2602. }
  2603. /* tp->lock is held. */
  2604. static void tg3_enable_nvram_access(struct tg3 *tp)
  2605. {
  2606. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2607. u32 nvaccess = tr32(NVRAM_ACCESS);
  2608. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2609. }
  2610. }
  2611. /* tp->lock is held. */
  2612. static void tg3_disable_nvram_access(struct tg3 *tp)
  2613. {
  2614. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2615. u32 nvaccess = tr32(NVRAM_ACCESS);
  2616. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2617. }
  2618. }
  2619. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2620. u32 offset, u32 *val)
  2621. {
  2622. u32 tmp;
  2623. int i;
  2624. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2625. return -EINVAL;
  2626. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2627. EEPROM_ADDR_DEVID_MASK |
  2628. EEPROM_ADDR_READ);
  2629. tw32(GRC_EEPROM_ADDR,
  2630. tmp |
  2631. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2632. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2633. EEPROM_ADDR_ADDR_MASK) |
  2634. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2635. for (i = 0; i < 1000; i++) {
  2636. tmp = tr32(GRC_EEPROM_ADDR);
  2637. if (tmp & EEPROM_ADDR_COMPLETE)
  2638. break;
  2639. msleep(1);
  2640. }
  2641. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2642. return -EBUSY;
  2643. tmp = tr32(GRC_EEPROM_DATA);
  2644. /*
  2645. * The data will always be opposite the native endian
  2646. * format. Perform a blind byteswap to compensate.
  2647. */
  2648. *val = swab32(tmp);
  2649. return 0;
  2650. }
  2651. #define NVRAM_CMD_TIMEOUT 5000
  2652. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2653. {
  2654. int i;
  2655. tw32(NVRAM_CMD, nvram_cmd);
  2656. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2657. usleep_range(10, 40);
  2658. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2659. udelay(10);
  2660. break;
  2661. }
  2662. }
  2663. if (i == NVRAM_CMD_TIMEOUT)
  2664. return -EBUSY;
  2665. return 0;
  2666. }
  2667. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2668. {
  2669. if (tg3_flag(tp, NVRAM) &&
  2670. tg3_flag(tp, NVRAM_BUFFERED) &&
  2671. tg3_flag(tp, FLASH) &&
  2672. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2673. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2674. addr = ((addr / tp->nvram_pagesize) <<
  2675. ATMEL_AT45DB0X1B_PAGE_POS) +
  2676. (addr % tp->nvram_pagesize);
  2677. return addr;
  2678. }
  2679. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2680. {
  2681. if (tg3_flag(tp, NVRAM) &&
  2682. tg3_flag(tp, NVRAM_BUFFERED) &&
  2683. tg3_flag(tp, FLASH) &&
  2684. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2685. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2686. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2687. tp->nvram_pagesize) +
  2688. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2689. return addr;
  2690. }
  2691. /* NOTE: Data read in from NVRAM is byteswapped according to
  2692. * the byteswapping settings for all other register accesses.
  2693. * tg3 devices are BE devices, so on a BE machine, the data
  2694. * returned will be exactly as it is seen in NVRAM. On a LE
  2695. * machine, the 32-bit value will be byteswapped.
  2696. */
  2697. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2698. {
  2699. int ret;
  2700. if (!tg3_flag(tp, NVRAM))
  2701. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2702. offset = tg3_nvram_phys_addr(tp, offset);
  2703. if (offset > NVRAM_ADDR_MSK)
  2704. return -EINVAL;
  2705. ret = tg3_nvram_lock(tp);
  2706. if (ret)
  2707. return ret;
  2708. tg3_enable_nvram_access(tp);
  2709. tw32(NVRAM_ADDR, offset);
  2710. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2711. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2712. if (ret == 0)
  2713. *val = tr32(NVRAM_RDDATA);
  2714. tg3_disable_nvram_access(tp);
  2715. tg3_nvram_unlock(tp);
  2716. return ret;
  2717. }
  2718. /* Ensures NVRAM data is in bytestream format. */
  2719. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2720. {
  2721. u32 v;
  2722. int res = tg3_nvram_read(tp, offset, &v);
  2723. if (!res)
  2724. *val = cpu_to_be32(v);
  2725. return res;
  2726. }
  2727. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2728. u32 offset, u32 len, u8 *buf)
  2729. {
  2730. int i, j, rc = 0;
  2731. u32 val;
  2732. for (i = 0; i < len; i += 4) {
  2733. u32 addr;
  2734. __be32 data;
  2735. addr = offset + i;
  2736. memcpy(&data, buf + i, 4);
  2737. /*
  2738. * The SEEPROM interface expects the data to always be opposite
  2739. * the native endian format. We accomplish this by reversing
  2740. * all the operations that would have been performed on the
  2741. * data from a call to tg3_nvram_read_be32().
  2742. */
  2743. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2744. val = tr32(GRC_EEPROM_ADDR);
  2745. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2746. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2747. EEPROM_ADDR_READ);
  2748. tw32(GRC_EEPROM_ADDR, val |
  2749. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2750. (addr & EEPROM_ADDR_ADDR_MASK) |
  2751. EEPROM_ADDR_START |
  2752. EEPROM_ADDR_WRITE);
  2753. for (j = 0; j < 1000; j++) {
  2754. val = tr32(GRC_EEPROM_ADDR);
  2755. if (val & EEPROM_ADDR_COMPLETE)
  2756. break;
  2757. msleep(1);
  2758. }
  2759. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2760. rc = -EBUSY;
  2761. break;
  2762. }
  2763. }
  2764. return rc;
  2765. }
  2766. /* offset and length are dword aligned */
  2767. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2768. u8 *buf)
  2769. {
  2770. int ret = 0;
  2771. u32 pagesize = tp->nvram_pagesize;
  2772. u32 pagemask = pagesize - 1;
  2773. u32 nvram_cmd;
  2774. u8 *tmp;
  2775. tmp = kmalloc(pagesize, GFP_KERNEL);
  2776. if (tmp == NULL)
  2777. return -ENOMEM;
  2778. while (len) {
  2779. int j;
  2780. u32 phy_addr, page_off, size;
  2781. phy_addr = offset & ~pagemask;
  2782. for (j = 0; j < pagesize; j += 4) {
  2783. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2784. (__be32 *) (tmp + j));
  2785. if (ret)
  2786. break;
  2787. }
  2788. if (ret)
  2789. break;
  2790. page_off = offset & pagemask;
  2791. size = pagesize;
  2792. if (len < size)
  2793. size = len;
  2794. len -= size;
  2795. memcpy(tmp + page_off, buf, size);
  2796. offset = offset + (pagesize - page_off);
  2797. tg3_enable_nvram_access(tp);
  2798. /*
  2799. * Before we can erase the flash page, we need
  2800. * to issue a special "write enable" command.
  2801. */
  2802. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2803. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2804. break;
  2805. /* Erase the target page */
  2806. tw32(NVRAM_ADDR, phy_addr);
  2807. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2808. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2809. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2810. break;
  2811. /* Issue another write enable to start the write. */
  2812. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2813. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2814. break;
  2815. for (j = 0; j < pagesize; j += 4) {
  2816. __be32 data;
  2817. data = *((__be32 *) (tmp + j));
  2818. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2819. tw32(NVRAM_ADDR, phy_addr + j);
  2820. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2821. NVRAM_CMD_WR;
  2822. if (j == 0)
  2823. nvram_cmd |= NVRAM_CMD_FIRST;
  2824. else if (j == (pagesize - 4))
  2825. nvram_cmd |= NVRAM_CMD_LAST;
  2826. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2827. if (ret)
  2828. break;
  2829. }
  2830. if (ret)
  2831. break;
  2832. }
  2833. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2834. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2835. kfree(tmp);
  2836. return ret;
  2837. }
  2838. /* offset and length are dword aligned */
  2839. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2840. u8 *buf)
  2841. {
  2842. int i, ret = 0;
  2843. for (i = 0; i < len; i += 4, offset += 4) {
  2844. u32 page_off, phy_addr, nvram_cmd;
  2845. __be32 data;
  2846. memcpy(&data, buf + i, 4);
  2847. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2848. page_off = offset % tp->nvram_pagesize;
  2849. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2850. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2851. if (page_off == 0 || i == 0)
  2852. nvram_cmd |= NVRAM_CMD_FIRST;
  2853. if (page_off == (tp->nvram_pagesize - 4))
  2854. nvram_cmd |= NVRAM_CMD_LAST;
  2855. if (i == (len - 4))
  2856. nvram_cmd |= NVRAM_CMD_LAST;
  2857. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2858. !tg3_flag(tp, FLASH) ||
  2859. !tg3_flag(tp, 57765_PLUS))
  2860. tw32(NVRAM_ADDR, phy_addr);
  2861. if (tg3_asic_rev(tp) != ASIC_REV_5752 &&
  2862. !tg3_flag(tp, 5755_PLUS) &&
  2863. (tp->nvram_jedecnum == JEDEC_ST) &&
  2864. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2865. u32 cmd;
  2866. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2867. ret = tg3_nvram_exec_cmd(tp, cmd);
  2868. if (ret)
  2869. break;
  2870. }
  2871. if (!tg3_flag(tp, FLASH)) {
  2872. /* We always do complete word writes to eeprom. */
  2873. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2874. }
  2875. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2876. if (ret)
  2877. break;
  2878. }
  2879. return ret;
  2880. }
  2881. /* offset and length are dword aligned */
  2882. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2883. {
  2884. int ret;
  2885. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2886. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2887. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2888. udelay(40);
  2889. }
  2890. if (!tg3_flag(tp, NVRAM)) {
  2891. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2892. } else {
  2893. u32 grc_mode;
  2894. ret = tg3_nvram_lock(tp);
  2895. if (ret)
  2896. return ret;
  2897. tg3_enable_nvram_access(tp);
  2898. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2899. tw32(NVRAM_WRITE1, 0x406);
  2900. grc_mode = tr32(GRC_MODE);
  2901. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2902. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2903. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2904. buf);
  2905. } else {
  2906. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2907. buf);
  2908. }
  2909. grc_mode = tr32(GRC_MODE);
  2910. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2911. tg3_disable_nvram_access(tp);
  2912. tg3_nvram_unlock(tp);
  2913. }
  2914. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2915. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2916. udelay(40);
  2917. }
  2918. return ret;
  2919. }
  2920. #define RX_CPU_SCRATCH_BASE 0x30000
  2921. #define RX_CPU_SCRATCH_SIZE 0x04000
  2922. #define TX_CPU_SCRATCH_BASE 0x34000
  2923. #define TX_CPU_SCRATCH_SIZE 0x04000
  2924. /* tp->lock is held. */
  2925. static int tg3_pause_cpu(struct tg3 *tp, u32 cpu_base)
  2926. {
  2927. int i;
  2928. const int iters = 10000;
  2929. for (i = 0; i < iters; i++) {
  2930. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2931. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2932. if (tr32(cpu_base + CPU_MODE) & CPU_MODE_HALT)
  2933. break;
  2934. if (pci_channel_offline(tp->pdev))
  2935. return -EBUSY;
  2936. }
  2937. return (i == iters) ? -EBUSY : 0;
  2938. }
  2939. /* tp->lock is held. */
  2940. static int tg3_rxcpu_pause(struct tg3 *tp)
  2941. {
  2942. int rc = tg3_pause_cpu(tp, RX_CPU_BASE);
  2943. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2944. tw32_f(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2945. udelay(10);
  2946. return rc;
  2947. }
  2948. /* tp->lock is held. */
  2949. static int tg3_txcpu_pause(struct tg3 *tp)
  2950. {
  2951. return tg3_pause_cpu(tp, TX_CPU_BASE);
  2952. }
  2953. /* tp->lock is held. */
  2954. static void tg3_resume_cpu(struct tg3 *tp, u32 cpu_base)
  2955. {
  2956. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2957. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2958. }
  2959. /* tp->lock is held. */
  2960. static void tg3_rxcpu_resume(struct tg3 *tp)
  2961. {
  2962. tg3_resume_cpu(tp, RX_CPU_BASE);
  2963. }
  2964. /* tp->lock is held. */
  2965. static int tg3_halt_cpu(struct tg3 *tp, u32 cpu_base)
  2966. {
  2967. int rc;
  2968. BUG_ON(cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2969. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  2970. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2971. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2972. return 0;
  2973. }
  2974. if (cpu_base == RX_CPU_BASE) {
  2975. rc = tg3_rxcpu_pause(tp);
  2976. } else {
  2977. /*
  2978. * There is only an Rx CPU for the 5750 derivative in the
  2979. * BCM4785.
  2980. */
  2981. if (tg3_flag(tp, IS_SSB_CORE))
  2982. return 0;
  2983. rc = tg3_txcpu_pause(tp);
  2984. }
  2985. if (rc) {
  2986. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2987. __func__, cpu_base == RX_CPU_BASE ? "RX" : "TX");
  2988. return -ENODEV;
  2989. }
  2990. /* Clear firmware's nvram arbitration. */
  2991. if (tg3_flag(tp, NVRAM))
  2992. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2993. return 0;
  2994. }
  2995. static int tg3_fw_data_len(struct tg3 *tp,
  2996. const struct tg3_firmware_hdr *fw_hdr)
  2997. {
  2998. int fw_len;
  2999. /* Non fragmented firmware have one firmware header followed by a
  3000. * contiguous chunk of data to be written. The length field in that
  3001. * header is not the length of data to be written but the complete
  3002. * length of the bss. The data length is determined based on
  3003. * tp->fw->size minus headers.
  3004. *
  3005. * Fragmented firmware have a main header followed by multiple
  3006. * fragments. Each fragment is identical to non fragmented firmware
  3007. * with a firmware header followed by a contiguous chunk of data. In
  3008. * the main header, the length field is unused and set to 0xffffffff.
  3009. * In each fragment header the length is the entire size of that
  3010. * fragment i.e. fragment data + header length. Data length is
  3011. * therefore length field in the header minus TG3_FW_HDR_LEN.
  3012. */
  3013. if (tp->fw_len == 0xffffffff)
  3014. fw_len = be32_to_cpu(fw_hdr->len);
  3015. else
  3016. fw_len = tp->fw->size;
  3017. return (fw_len - TG3_FW_HDR_LEN) / sizeof(u32);
  3018. }
  3019. /* tp->lock is held. */
  3020. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  3021. u32 cpu_scratch_base, int cpu_scratch_size,
  3022. const struct tg3_firmware_hdr *fw_hdr)
  3023. {
  3024. int err, i;
  3025. void (*write_op)(struct tg3 *, u32, u32);
  3026. int total_len = tp->fw->size;
  3027. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  3028. netdev_err(tp->dev,
  3029. "%s: Trying to load TX cpu firmware which is 5705\n",
  3030. __func__);
  3031. return -EINVAL;
  3032. }
  3033. if (tg3_flag(tp, 5705_PLUS) && tg3_asic_rev(tp) != ASIC_REV_57766)
  3034. write_op = tg3_write_mem;
  3035. else
  3036. write_op = tg3_write_indirect_reg32;
  3037. if (tg3_asic_rev(tp) != ASIC_REV_57766) {
  3038. /* It is possible that bootcode is still loading at this point.
  3039. * Get the nvram lock first before halting the cpu.
  3040. */
  3041. int lock_err = tg3_nvram_lock(tp);
  3042. err = tg3_halt_cpu(tp, cpu_base);
  3043. if (!lock_err)
  3044. tg3_nvram_unlock(tp);
  3045. if (err)
  3046. goto out;
  3047. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  3048. write_op(tp, cpu_scratch_base + i, 0);
  3049. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3050. tw32(cpu_base + CPU_MODE,
  3051. tr32(cpu_base + CPU_MODE) | CPU_MODE_HALT);
  3052. } else {
  3053. /* Subtract additional main header for fragmented firmware and
  3054. * advance to the first fragment
  3055. */
  3056. total_len -= TG3_FW_HDR_LEN;
  3057. fw_hdr++;
  3058. }
  3059. do {
  3060. u32 *fw_data = (u32 *)(fw_hdr + 1);
  3061. for (i = 0; i < tg3_fw_data_len(tp, fw_hdr); i++)
  3062. write_op(tp, cpu_scratch_base +
  3063. (be32_to_cpu(fw_hdr->base_addr) & 0xffff) +
  3064. (i * sizeof(u32)),
  3065. be32_to_cpu(fw_data[i]));
  3066. total_len -= be32_to_cpu(fw_hdr->len);
  3067. /* Advance to next fragment */
  3068. fw_hdr = (struct tg3_firmware_hdr *)
  3069. ((void *)fw_hdr + be32_to_cpu(fw_hdr->len));
  3070. } while (total_len > 0);
  3071. err = 0;
  3072. out:
  3073. return err;
  3074. }
  3075. /* tp->lock is held. */
  3076. static int tg3_pause_cpu_and_set_pc(struct tg3 *tp, u32 cpu_base, u32 pc)
  3077. {
  3078. int i;
  3079. const int iters = 5;
  3080. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3081. tw32_f(cpu_base + CPU_PC, pc);
  3082. for (i = 0; i < iters; i++) {
  3083. if (tr32(cpu_base + CPU_PC) == pc)
  3084. break;
  3085. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3086. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  3087. tw32_f(cpu_base + CPU_PC, pc);
  3088. udelay(1000);
  3089. }
  3090. return (i == iters) ? -EBUSY : 0;
  3091. }
  3092. /* tp->lock is held. */
  3093. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  3094. {
  3095. const struct tg3_firmware_hdr *fw_hdr;
  3096. int err;
  3097. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3098. /* Firmware blob starts with version numbers, followed by
  3099. start address and length. We are setting complete length.
  3100. length = end_address_of_bss - start_address_of_text.
  3101. Remainder is the blob to be loaded contiguously
  3102. from start address. */
  3103. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  3104. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  3105. fw_hdr);
  3106. if (err)
  3107. return err;
  3108. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  3109. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  3110. fw_hdr);
  3111. if (err)
  3112. return err;
  3113. /* Now startup only the RX cpu. */
  3114. err = tg3_pause_cpu_and_set_pc(tp, RX_CPU_BASE,
  3115. be32_to_cpu(fw_hdr->base_addr));
  3116. if (err) {
  3117. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  3118. "should be %08x\n", __func__,
  3119. tr32(RX_CPU_BASE + CPU_PC),
  3120. be32_to_cpu(fw_hdr->base_addr));
  3121. return -ENODEV;
  3122. }
  3123. tg3_rxcpu_resume(tp);
  3124. return 0;
  3125. }
  3126. static int tg3_validate_rxcpu_state(struct tg3 *tp)
  3127. {
  3128. const int iters = 1000;
  3129. int i;
  3130. u32 val;
  3131. /* Wait for boot code to complete initialization and enter service
  3132. * loop. It is then safe to download service patches
  3133. */
  3134. for (i = 0; i < iters; i++) {
  3135. if (tr32(RX_CPU_HWBKPT) == TG3_SBROM_IN_SERVICE_LOOP)
  3136. break;
  3137. udelay(10);
  3138. }
  3139. if (i == iters) {
  3140. netdev_err(tp->dev, "Boot code not ready for service patches\n");
  3141. return -EBUSY;
  3142. }
  3143. val = tg3_read_indirect_reg32(tp, TG3_57766_FW_HANDSHAKE);
  3144. if (val & 0xff) {
  3145. netdev_warn(tp->dev,
  3146. "Other patches exist. Not downloading EEE patch\n");
  3147. return -EEXIST;
  3148. }
  3149. return 0;
  3150. }
  3151. /* tp->lock is held. */
  3152. static void tg3_load_57766_firmware(struct tg3 *tp)
  3153. {
  3154. struct tg3_firmware_hdr *fw_hdr;
  3155. if (!tg3_flag(tp, NO_NVRAM))
  3156. return;
  3157. if (tg3_validate_rxcpu_state(tp))
  3158. return;
  3159. if (!tp->fw)
  3160. return;
  3161. /* This firmware blob has a different format than older firmware
  3162. * releases as given below. The main difference is we have fragmented
  3163. * data to be written to non-contiguous locations.
  3164. *
  3165. * In the beginning we have a firmware header identical to other
  3166. * firmware which consists of version, base addr and length. The length
  3167. * here is unused and set to 0xffffffff.
  3168. *
  3169. * This is followed by a series of firmware fragments which are
  3170. * individually identical to previous firmware. i.e. they have the
  3171. * firmware header and followed by data for that fragment. The version
  3172. * field of the individual fragment header is unused.
  3173. */
  3174. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3175. if (be32_to_cpu(fw_hdr->base_addr) != TG3_57766_FW_BASE_ADDR)
  3176. return;
  3177. if (tg3_rxcpu_pause(tp))
  3178. return;
  3179. /* tg3_load_firmware_cpu() will always succeed for the 57766 */
  3180. tg3_load_firmware_cpu(tp, 0, TG3_57766_FW_BASE_ADDR, 0, fw_hdr);
  3181. tg3_rxcpu_resume(tp);
  3182. }
  3183. /* tp->lock is held. */
  3184. static int tg3_load_tso_firmware(struct tg3 *tp)
  3185. {
  3186. const struct tg3_firmware_hdr *fw_hdr;
  3187. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  3188. int err;
  3189. if (!tg3_flag(tp, FW_TSO))
  3190. return 0;
  3191. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  3192. /* Firmware blob starts with version numbers, followed by
  3193. start address and length. We are setting complete length.
  3194. length = end_address_of_bss - start_address_of_text.
  3195. Remainder is the blob to be loaded contiguously
  3196. from start address. */
  3197. cpu_scratch_size = tp->fw_len;
  3198. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  3199. cpu_base = RX_CPU_BASE;
  3200. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  3201. } else {
  3202. cpu_base = TX_CPU_BASE;
  3203. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  3204. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  3205. }
  3206. err = tg3_load_firmware_cpu(tp, cpu_base,
  3207. cpu_scratch_base, cpu_scratch_size,
  3208. fw_hdr);
  3209. if (err)
  3210. return err;
  3211. /* Now startup the cpu. */
  3212. err = tg3_pause_cpu_and_set_pc(tp, cpu_base,
  3213. be32_to_cpu(fw_hdr->base_addr));
  3214. if (err) {
  3215. netdev_err(tp->dev,
  3216. "%s fails to set CPU PC, is %08x should be %08x\n",
  3217. __func__, tr32(cpu_base + CPU_PC),
  3218. be32_to_cpu(fw_hdr->base_addr));
  3219. return -ENODEV;
  3220. }
  3221. tg3_resume_cpu(tp, cpu_base);
  3222. return 0;
  3223. }
  3224. /* tp->lock is held. */
  3225. static void __tg3_set_one_mac_addr(struct tg3 *tp, u8 *mac_addr, int index)
  3226. {
  3227. u32 addr_high, addr_low;
  3228. addr_high = ((mac_addr[0] << 8) | mac_addr[1]);
  3229. addr_low = ((mac_addr[2] << 24) | (mac_addr[3] << 16) |
  3230. (mac_addr[4] << 8) | mac_addr[5]);
  3231. if (index < 4) {
  3232. tw32(MAC_ADDR_0_HIGH + (index * 8), addr_high);
  3233. tw32(MAC_ADDR_0_LOW + (index * 8), addr_low);
  3234. } else {
  3235. index -= 4;
  3236. tw32(MAC_EXTADDR_0_HIGH + (index * 8), addr_high);
  3237. tw32(MAC_EXTADDR_0_LOW + (index * 8), addr_low);
  3238. }
  3239. }
  3240. /* tp->lock is held. */
  3241. static void __tg3_set_mac_addr(struct tg3 *tp, bool skip_mac_1)
  3242. {
  3243. u32 addr_high;
  3244. int i;
  3245. for (i = 0; i < 4; i++) {
  3246. if (i == 1 && skip_mac_1)
  3247. continue;
  3248. __tg3_set_one_mac_addr(tp, tp->dev->dev_addr, i);
  3249. }
  3250. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3251. tg3_asic_rev(tp) == ASIC_REV_5704) {
  3252. for (i = 4; i < 16; i++)
  3253. __tg3_set_one_mac_addr(tp, tp->dev->dev_addr, i);
  3254. }
  3255. addr_high = (tp->dev->dev_addr[0] +
  3256. tp->dev->dev_addr[1] +
  3257. tp->dev->dev_addr[2] +
  3258. tp->dev->dev_addr[3] +
  3259. tp->dev->dev_addr[4] +
  3260. tp->dev->dev_addr[5]) &
  3261. TX_BACKOFF_SEED_MASK;
  3262. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  3263. }
  3264. static void tg3_enable_register_access(struct tg3 *tp)
  3265. {
  3266. /*
  3267. * Make sure register accesses (indirect or otherwise) will function
  3268. * correctly.
  3269. */
  3270. pci_write_config_dword(tp->pdev,
  3271. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  3272. }
  3273. static int tg3_power_up(struct tg3 *tp)
  3274. {
  3275. int err;
  3276. tg3_enable_register_access(tp);
  3277. err = pci_set_power_state(tp->pdev, PCI_D0);
  3278. if (!err) {
  3279. /* Switch out of Vaux if it is a NIC */
  3280. tg3_pwrsrc_switch_to_vmain(tp);
  3281. } else {
  3282. netdev_err(tp->dev, "Transition to D0 failed\n");
  3283. }
  3284. return err;
  3285. }
  3286. static int tg3_setup_phy(struct tg3 *, bool);
  3287. static int tg3_power_down_prepare(struct tg3 *tp)
  3288. {
  3289. u32 misc_host_ctrl;
  3290. bool device_should_wake, do_low_power;
  3291. tg3_enable_register_access(tp);
  3292. /* Restore the CLKREQ setting. */
  3293. if (tg3_flag(tp, CLKREQ_BUG))
  3294. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3295. PCI_EXP_LNKCTL_CLKREQ_EN);
  3296. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  3297. tw32(TG3PCI_MISC_HOST_CTRL,
  3298. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  3299. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  3300. tg3_flag(tp, WOL_ENABLE);
  3301. if (tg3_flag(tp, USE_PHYLIB)) {
  3302. do_low_power = false;
  3303. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  3304. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3305. struct phy_device *phydev;
  3306. u32 phyid, advertising;
  3307. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  3308. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3309. tp->link_config.speed = phydev->speed;
  3310. tp->link_config.duplex = phydev->duplex;
  3311. tp->link_config.autoneg = phydev->autoneg;
  3312. tp->link_config.advertising = phydev->advertising;
  3313. advertising = ADVERTISED_TP |
  3314. ADVERTISED_Pause |
  3315. ADVERTISED_Autoneg |
  3316. ADVERTISED_10baseT_Half;
  3317. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  3318. if (tg3_flag(tp, WOL_SPEED_100MB))
  3319. advertising |=
  3320. ADVERTISED_100baseT_Half |
  3321. ADVERTISED_100baseT_Full |
  3322. ADVERTISED_10baseT_Full;
  3323. else
  3324. advertising |= ADVERTISED_10baseT_Full;
  3325. }
  3326. phydev->advertising = advertising;
  3327. phy_start_aneg(phydev);
  3328. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  3329. if (phyid != PHY_ID_BCMAC131) {
  3330. phyid &= PHY_BCM_OUI_MASK;
  3331. if (phyid == PHY_BCM_OUI_1 ||
  3332. phyid == PHY_BCM_OUI_2 ||
  3333. phyid == PHY_BCM_OUI_3)
  3334. do_low_power = true;
  3335. }
  3336. }
  3337. } else {
  3338. do_low_power = true;
  3339. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  3340. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3341. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  3342. tg3_setup_phy(tp, false);
  3343. }
  3344. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  3345. u32 val;
  3346. val = tr32(GRC_VCPU_EXT_CTRL);
  3347. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  3348. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  3349. int i;
  3350. u32 val;
  3351. for (i = 0; i < 200; i++) {
  3352. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  3353. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3354. break;
  3355. msleep(1);
  3356. }
  3357. }
  3358. if (tg3_flag(tp, WOL_CAP))
  3359. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  3360. WOL_DRV_STATE_SHUTDOWN |
  3361. WOL_DRV_WOL |
  3362. WOL_SET_MAGIC_PKT);
  3363. if (device_should_wake) {
  3364. u32 mac_mode;
  3365. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  3366. if (do_low_power &&
  3367. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  3368. tg3_phy_auxctl_write(tp,
  3369. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  3370. MII_TG3_AUXCTL_PCTL_WOL_EN |
  3371. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  3372. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  3373. udelay(40);
  3374. }
  3375. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3376. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3377. else if (tp->phy_flags &
  3378. TG3_PHYFLG_KEEP_LINK_ON_PWRDN) {
  3379. if (tp->link_config.active_speed == SPEED_1000)
  3380. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3381. else
  3382. mac_mode = MAC_MODE_PORT_MODE_MII;
  3383. } else
  3384. mac_mode = MAC_MODE_PORT_MODE_MII;
  3385. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  3386. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  3387. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  3388. SPEED_100 : SPEED_10;
  3389. if (tg3_5700_link_polarity(tp, speed))
  3390. mac_mode |= MAC_MODE_LINK_POLARITY;
  3391. else
  3392. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3393. }
  3394. } else {
  3395. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3396. }
  3397. if (!tg3_flag(tp, 5750_PLUS))
  3398. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3399. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3400. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3401. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3402. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3403. if (tg3_flag(tp, ENABLE_APE))
  3404. mac_mode |= MAC_MODE_APE_TX_EN |
  3405. MAC_MODE_APE_RX_EN |
  3406. MAC_MODE_TDE_ENABLE;
  3407. tw32_f(MAC_MODE, mac_mode);
  3408. udelay(100);
  3409. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3410. udelay(10);
  3411. }
  3412. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3413. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3414. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  3415. u32 base_val;
  3416. base_val = tp->pci_clock_ctrl;
  3417. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3418. CLOCK_CTRL_TXCLK_DISABLE);
  3419. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3420. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3421. } else if (tg3_flag(tp, 5780_CLASS) ||
  3422. tg3_flag(tp, CPMU_PRESENT) ||
  3423. tg3_asic_rev(tp) == ASIC_REV_5906) {
  3424. /* do nothing */
  3425. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3426. u32 newbits1, newbits2;
  3427. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3428. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3429. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3430. CLOCK_CTRL_TXCLK_DISABLE |
  3431. CLOCK_CTRL_ALTCLK);
  3432. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3433. } else if (tg3_flag(tp, 5705_PLUS)) {
  3434. newbits1 = CLOCK_CTRL_625_CORE;
  3435. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3436. } else {
  3437. newbits1 = CLOCK_CTRL_ALTCLK;
  3438. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3439. }
  3440. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3441. 40);
  3442. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3443. 40);
  3444. if (!tg3_flag(tp, 5705_PLUS)) {
  3445. u32 newbits3;
  3446. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3447. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3448. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3449. CLOCK_CTRL_TXCLK_DISABLE |
  3450. CLOCK_CTRL_44MHZ_CORE);
  3451. } else {
  3452. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3453. }
  3454. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3455. tp->pci_clock_ctrl | newbits3, 40);
  3456. }
  3457. }
  3458. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3459. tg3_power_down_phy(tp, do_low_power);
  3460. tg3_frob_aux_power(tp, true);
  3461. /* Workaround for unstable PLL clock */
  3462. if ((!tg3_flag(tp, IS_SSB_CORE)) &&
  3463. ((tg3_chip_rev(tp) == CHIPREV_5750_AX) ||
  3464. (tg3_chip_rev(tp) == CHIPREV_5750_BX))) {
  3465. u32 val = tr32(0x7d00);
  3466. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3467. tw32(0x7d00, val);
  3468. if (!tg3_flag(tp, ENABLE_ASF)) {
  3469. int err;
  3470. err = tg3_nvram_lock(tp);
  3471. tg3_halt_cpu(tp, RX_CPU_BASE);
  3472. if (!err)
  3473. tg3_nvram_unlock(tp);
  3474. }
  3475. }
  3476. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3477. tg3_ape_driver_state_change(tp, RESET_KIND_SHUTDOWN);
  3478. return 0;
  3479. }
  3480. static void tg3_power_down(struct tg3 *tp)
  3481. {
  3482. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3483. pci_set_power_state(tp->pdev, PCI_D3hot);
  3484. }
  3485. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3486. {
  3487. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3488. case MII_TG3_AUX_STAT_10HALF:
  3489. *speed = SPEED_10;
  3490. *duplex = DUPLEX_HALF;
  3491. break;
  3492. case MII_TG3_AUX_STAT_10FULL:
  3493. *speed = SPEED_10;
  3494. *duplex = DUPLEX_FULL;
  3495. break;
  3496. case MII_TG3_AUX_STAT_100HALF:
  3497. *speed = SPEED_100;
  3498. *duplex = DUPLEX_HALF;
  3499. break;
  3500. case MII_TG3_AUX_STAT_100FULL:
  3501. *speed = SPEED_100;
  3502. *duplex = DUPLEX_FULL;
  3503. break;
  3504. case MII_TG3_AUX_STAT_1000HALF:
  3505. *speed = SPEED_1000;
  3506. *duplex = DUPLEX_HALF;
  3507. break;
  3508. case MII_TG3_AUX_STAT_1000FULL:
  3509. *speed = SPEED_1000;
  3510. *duplex = DUPLEX_FULL;
  3511. break;
  3512. default:
  3513. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3514. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3515. SPEED_10;
  3516. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3517. DUPLEX_HALF;
  3518. break;
  3519. }
  3520. *speed = SPEED_UNKNOWN;
  3521. *duplex = DUPLEX_UNKNOWN;
  3522. break;
  3523. }
  3524. }
  3525. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3526. {
  3527. int err = 0;
  3528. u32 val, new_adv;
  3529. new_adv = ADVERTISE_CSMA;
  3530. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3531. new_adv |= mii_advertise_flowctrl(flowctrl);
  3532. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3533. if (err)
  3534. goto done;
  3535. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3536. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3537. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3538. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)
  3539. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3540. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3541. if (err)
  3542. goto done;
  3543. }
  3544. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3545. goto done;
  3546. tw32(TG3_CPMU_EEE_MODE,
  3547. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3548. err = tg3_phy_toggle_auxctl_smdsp(tp, true);
  3549. if (!err) {
  3550. u32 err2;
  3551. val = 0;
  3552. /* Advertise 100-BaseTX EEE ability */
  3553. if (advertise & ADVERTISED_100baseT_Full)
  3554. val |= MDIO_AN_EEE_ADV_100TX;
  3555. /* Advertise 1000-BaseT EEE ability */
  3556. if (advertise & ADVERTISED_1000baseT_Full)
  3557. val |= MDIO_AN_EEE_ADV_1000T;
  3558. if (!tp->eee.eee_enabled) {
  3559. val = 0;
  3560. tp->eee.advertised = 0;
  3561. } else {
  3562. tp->eee.advertised = advertise &
  3563. (ADVERTISED_100baseT_Full |
  3564. ADVERTISED_1000baseT_Full);
  3565. }
  3566. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3567. if (err)
  3568. val = 0;
  3569. switch (tg3_asic_rev(tp)) {
  3570. case ASIC_REV_5717:
  3571. case ASIC_REV_57765:
  3572. case ASIC_REV_57766:
  3573. case ASIC_REV_5719:
  3574. /* If we advertised any eee advertisements above... */
  3575. if (val)
  3576. val = MII_TG3_DSP_TAP26_ALNOKO |
  3577. MII_TG3_DSP_TAP26_RMRXSTO |
  3578. MII_TG3_DSP_TAP26_OPCSINPT;
  3579. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3580. /* Fall through */
  3581. case ASIC_REV_5720:
  3582. case ASIC_REV_5762:
  3583. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3584. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3585. MII_TG3_DSP_CH34TP2_HIBW01);
  3586. }
  3587. err2 = tg3_phy_toggle_auxctl_smdsp(tp, false);
  3588. if (!err)
  3589. err = err2;
  3590. }
  3591. done:
  3592. return err;
  3593. }
  3594. static void tg3_phy_copper_begin(struct tg3 *tp)
  3595. {
  3596. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3597. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3598. u32 adv, fc;
  3599. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  3600. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
  3601. adv = ADVERTISED_10baseT_Half |
  3602. ADVERTISED_10baseT_Full;
  3603. if (tg3_flag(tp, WOL_SPEED_100MB))
  3604. adv |= ADVERTISED_100baseT_Half |
  3605. ADVERTISED_100baseT_Full;
  3606. if (tp->phy_flags & TG3_PHYFLG_1G_ON_VAUX_OK) {
  3607. if (!(tp->phy_flags &
  3608. TG3_PHYFLG_DISABLE_1G_HD_ADV))
  3609. adv |= ADVERTISED_1000baseT_Half;
  3610. adv |= ADVERTISED_1000baseT_Full;
  3611. }
  3612. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3613. } else {
  3614. adv = tp->link_config.advertising;
  3615. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3616. adv &= ~(ADVERTISED_1000baseT_Half |
  3617. ADVERTISED_1000baseT_Full);
  3618. fc = tp->link_config.flowctrl;
  3619. }
  3620. tg3_phy_autoneg_cfg(tp, adv, fc);
  3621. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  3622. (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN)) {
  3623. /* Normally during power down we want to autonegotiate
  3624. * the lowest possible speed for WOL. However, to avoid
  3625. * link flap, we leave it untouched.
  3626. */
  3627. return;
  3628. }
  3629. tg3_writephy(tp, MII_BMCR,
  3630. BMCR_ANENABLE | BMCR_ANRESTART);
  3631. } else {
  3632. int i;
  3633. u32 bmcr, orig_bmcr;
  3634. tp->link_config.active_speed = tp->link_config.speed;
  3635. tp->link_config.active_duplex = tp->link_config.duplex;
  3636. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  3637. /* With autoneg disabled, 5715 only links up when the
  3638. * advertisement register has the configured speed
  3639. * enabled.
  3640. */
  3641. tg3_writephy(tp, MII_ADVERTISE, ADVERTISE_ALL);
  3642. }
  3643. bmcr = 0;
  3644. switch (tp->link_config.speed) {
  3645. default:
  3646. case SPEED_10:
  3647. break;
  3648. case SPEED_100:
  3649. bmcr |= BMCR_SPEED100;
  3650. break;
  3651. case SPEED_1000:
  3652. bmcr |= BMCR_SPEED1000;
  3653. break;
  3654. }
  3655. if (tp->link_config.duplex == DUPLEX_FULL)
  3656. bmcr |= BMCR_FULLDPLX;
  3657. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3658. (bmcr != orig_bmcr)) {
  3659. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3660. for (i = 0; i < 1500; i++) {
  3661. u32 tmp;
  3662. udelay(10);
  3663. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3664. tg3_readphy(tp, MII_BMSR, &tmp))
  3665. continue;
  3666. if (!(tmp & BMSR_LSTATUS)) {
  3667. udelay(40);
  3668. break;
  3669. }
  3670. }
  3671. tg3_writephy(tp, MII_BMCR, bmcr);
  3672. udelay(40);
  3673. }
  3674. }
  3675. }
  3676. static int tg3_phy_pull_config(struct tg3 *tp)
  3677. {
  3678. int err;
  3679. u32 val;
  3680. err = tg3_readphy(tp, MII_BMCR, &val);
  3681. if (err)
  3682. goto done;
  3683. if (!(val & BMCR_ANENABLE)) {
  3684. tp->link_config.autoneg = AUTONEG_DISABLE;
  3685. tp->link_config.advertising = 0;
  3686. tg3_flag_clear(tp, PAUSE_AUTONEG);
  3687. err = -EIO;
  3688. switch (val & (BMCR_SPEED1000 | BMCR_SPEED100)) {
  3689. case 0:
  3690. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  3691. goto done;
  3692. tp->link_config.speed = SPEED_10;
  3693. break;
  3694. case BMCR_SPEED100:
  3695. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  3696. goto done;
  3697. tp->link_config.speed = SPEED_100;
  3698. break;
  3699. case BMCR_SPEED1000:
  3700. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3701. tp->link_config.speed = SPEED_1000;
  3702. break;
  3703. }
  3704. /* Fall through */
  3705. default:
  3706. goto done;
  3707. }
  3708. if (val & BMCR_FULLDPLX)
  3709. tp->link_config.duplex = DUPLEX_FULL;
  3710. else
  3711. tp->link_config.duplex = DUPLEX_HALF;
  3712. tp->link_config.flowctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
  3713. err = 0;
  3714. goto done;
  3715. }
  3716. tp->link_config.autoneg = AUTONEG_ENABLE;
  3717. tp->link_config.advertising = ADVERTISED_Autoneg;
  3718. tg3_flag_set(tp, PAUSE_AUTONEG);
  3719. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  3720. u32 adv;
  3721. err = tg3_readphy(tp, MII_ADVERTISE, &val);
  3722. if (err)
  3723. goto done;
  3724. adv = mii_adv_to_ethtool_adv_t(val & ADVERTISE_ALL);
  3725. tp->link_config.advertising |= adv | ADVERTISED_TP;
  3726. tp->link_config.flowctrl = tg3_decode_flowctrl_1000T(val);
  3727. } else {
  3728. tp->link_config.advertising |= ADVERTISED_FIBRE;
  3729. }
  3730. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3731. u32 adv;
  3732. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  3733. err = tg3_readphy(tp, MII_CTRL1000, &val);
  3734. if (err)
  3735. goto done;
  3736. adv = mii_ctrl1000_to_ethtool_adv_t(val);
  3737. } else {
  3738. err = tg3_readphy(tp, MII_ADVERTISE, &val);
  3739. if (err)
  3740. goto done;
  3741. adv = tg3_decode_flowctrl_1000X(val);
  3742. tp->link_config.flowctrl = adv;
  3743. val &= (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL);
  3744. adv = mii_adv_to_ethtool_adv_x(val);
  3745. }
  3746. tp->link_config.advertising |= adv;
  3747. }
  3748. done:
  3749. return err;
  3750. }
  3751. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3752. {
  3753. int err;
  3754. /* Turn off tap power management. */
  3755. /* Set Extended packet length bit */
  3756. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3757. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3758. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3759. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3760. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3761. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3762. udelay(40);
  3763. return err;
  3764. }
  3765. static bool tg3_phy_eee_config_ok(struct tg3 *tp)
  3766. {
  3767. struct ethtool_eee eee;
  3768. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3769. return true;
  3770. tg3_eee_pull_config(tp, &eee);
  3771. if (tp->eee.eee_enabled) {
  3772. if (tp->eee.advertised != eee.advertised ||
  3773. tp->eee.tx_lpi_timer != eee.tx_lpi_timer ||
  3774. tp->eee.tx_lpi_enabled != eee.tx_lpi_enabled)
  3775. return false;
  3776. } else {
  3777. /* EEE is disabled but we're advertising */
  3778. if (eee.advertised)
  3779. return false;
  3780. }
  3781. return true;
  3782. }
  3783. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3784. {
  3785. u32 advmsk, tgtadv, advertising;
  3786. advertising = tp->link_config.advertising;
  3787. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3788. advmsk = ADVERTISE_ALL;
  3789. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3790. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3791. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3792. }
  3793. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3794. return false;
  3795. if ((*lcladv & advmsk) != tgtadv)
  3796. return false;
  3797. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3798. u32 tg3_ctrl;
  3799. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3800. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3801. return false;
  3802. if (tgtadv &&
  3803. (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3804. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0)) {
  3805. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3806. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3807. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3808. } else {
  3809. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3810. }
  3811. if (tg3_ctrl != tgtadv)
  3812. return false;
  3813. }
  3814. return true;
  3815. }
  3816. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3817. {
  3818. u32 lpeth = 0;
  3819. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3820. u32 val;
  3821. if (tg3_readphy(tp, MII_STAT1000, &val))
  3822. return false;
  3823. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3824. }
  3825. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3826. return false;
  3827. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3828. tp->link_config.rmt_adv = lpeth;
  3829. return true;
  3830. }
  3831. static bool tg3_test_and_report_link_chg(struct tg3 *tp, bool curr_link_up)
  3832. {
  3833. if (curr_link_up != tp->link_up) {
  3834. if (curr_link_up) {
  3835. netif_carrier_on(tp->dev);
  3836. } else {
  3837. netif_carrier_off(tp->dev);
  3838. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3839. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3840. }
  3841. tg3_link_report(tp);
  3842. return true;
  3843. }
  3844. return false;
  3845. }
  3846. static void tg3_clear_mac_status(struct tg3 *tp)
  3847. {
  3848. tw32(MAC_EVENT, 0);
  3849. tw32_f(MAC_STATUS,
  3850. MAC_STATUS_SYNC_CHANGED |
  3851. MAC_STATUS_CFG_CHANGED |
  3852. MAC_STATUS_MI_COMPLETION |
  3853. MAC_STATUS_LNKSTATE_CHANGED);
  3854. udelay(40);
  3855. }
  3856. static void tg3_setup_eee(struct tg3 *tp)
  3857. {
  3858. u32 val;
  3859. val = TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  3860. TG3_CPMU_EEE_LNKIDL_UART_IDL;
  3861. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  3862. val |= TG3_CPMU_EEE_LNKIDL_APE_TX_MT;
  3863. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL, val);
  3864. tw32_f(TG3_CPMU_EEE_CTRL,
  3865. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  3866. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  3867. (tp->eee.tx_lpi_enabled ? TG3_CPMU_EEEMD_LPI_IN_TX : 0) |
  3868. TG3_CPMU_EEEMD_LPI_IN_RX |
  3869. TG3_CPMU_EEEMD_EEE_ENABLE;
  3870. if (tg3_asic_rev(tp) != ASIC_REV_5717)
  3871. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  3872. if (tg3_flag(tp, ENABLE_APE))
  3873. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  3874. tw32_f(TG3_CPMU_EEE_MODE, tp->eee.eee_enabled ? val : 0);
  3875. tw32_f(TG3_CPMU_EEE_DBTMR1,
  3876. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  3877. (tp->eee.tx_lpi_timer & 0xffff));
  3878. tw32_f(TG3_CPMU_EEE_DBTMR2,
  3879. TG3_CPMU_DBTMR2_APE_TX_2047US |
  3880. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  3881. }
  3882. static int tg3_setup_copper_phy(struct tg3 *tp, bool force_reset)
  3883. {
  3884. bool current_link_up;
  3885. u32 bmsr, val;
  3886. u32 lcl_adv, rmt_adv;
  3887. u16 current_speed;
  3888. u8 current_duplex;
  3889. int i, err;
  3890. tg3_clear_mac_status(tp);
  3891. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3892. tw32_f(MAC_MI_MODE,
  3893. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3894. udelay(80);
  3895. }
  3896. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3897. /* Some third-party PHYs need to be reset on link going
  3898. * down.
  3899. */
  3900. if ((tg3_asic_rev(tp) == ASIC_REV_5703 ||
  3901. tg3_asic_rev(tp) == ASIC_REV_5704 ||
  3902. tg3_asic_rev(tp) == ASIC_REV_5705) &&
  3903. tp->link_up) {
  3904. tg3_readphy(tp, MII_BMSR, &bmsr);
  3905. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3906. !(bmsr & BMSR_LSTATUS))
  3907. force_reset = true;
  3908. }
  3909. if (force_reset)
  3910. tg3_phy_reset(tp);
  3911. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3912. tg3_readphy(tp, MII_BMSR, &bmsr);
  3913. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3914. !tg3_flag(tp, INIT_COMPLETE))
  3915. bmsr = 0;
  3916. if (!(bmsr & BMSR_LSTATUS)) {
  3917. err = tg3_init_5401phy_dsp(tp);
  3918. if (err)
  3919. return err;
  3920. tg3_readphy(tp, MII_BMSR, &bmsr);
  3921. for (i = 0; i < 1000; i++) {
  3922. udelay(10);
  3923. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3924. (bmsr & BMSR_LSTATUS)) {
  3925. udelay(40);
  3926. break;
  3927. }
  3928. }
  3929. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3930. TG3_PHY_REV_BCM5401_B0 &&
  3931. !(bmsr & BMSR_LSTATUS) &&
  3932. tp->link_config.active_speed == SPEED_1000) {
  3933. err = tg3_phy_reset(tp);
  3934. if (!err)
  3935. err = tg3_init_5401phy_dsp(tp);
  3936. if (err)
  3937. return err;
  3938. }
  3939. }
  3940. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  3941. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0) {
  3942. /* 5701 {A0,B0} CRC bug workaround */
  3943. tg3_writephy(tp, 0x15, 0x0a75);
  3944. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3945. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3946. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3947. }
  3948. /* Clear pending interrupts... */
  3949. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3950. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3951. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3952. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3953. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3954. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3955. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  3956. tg3_asic_rev(tp) == ASIC_REV_5701) {
  3957. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3958. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3959. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3960. else
  3961. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3962. }
  3963. current_link_up = false;
  3964. current_speed = SPEED_UNKNOWN;
  3965. current_duplex = DUPLEX_UNKNOWN;
  3966. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3967. tp->link_config.rmt_adv = 0;
  3968. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3969. err = tg3_phy_auxctl_read(tp,
  3970. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3971. &val);
  3972. if (!err && !(val & (1 << 10))) {
  3973. tg3_phy_auxctl_write(tp,
  3974. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3975. val | (1 << 10));
  3976. goto relink;
  3977. }
  3978. }
  3979. bmsr = 0;
  3980. for (i = 0; i < 100; i++) {
  3981. tg3_readphy(tp, MII_BMSR, &bmsr);
  3982. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3983. (bmsr & BMSR_LSTATUS))
  3984. break;
  3985. udelay(40);
  3986. }
  3987. if (bmsr & BMSR_LSTATUS) {
  3988. u32 aux_stat, bmcr;
  3989. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3990. for (i = 0; i < 2000; i++) {
  3991. udelay(10);
  3992. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3993. aux_stat)
  3994. break;
  3995. }
  3996. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3997. &current_speed,
  3998. &current_duplex);
  3999. bmcr = 0;
  4000. for (i = 0; i < 200; i++) {
  4001. tg3_readphy(tp, MII_BMCR, &bmcr);
  4002. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  4003. continue;
  4004. if (bmcr && bmcr != 0x7fff)
  4005. break;
  4006. udelay(10);
  4007. }
  4008. lcl_adv = 0;
  4009. rmt_adv = 0;
  4010. tp->link_config.active_speed = current_speed;
  4011. tp->link_config.active_duplex = current_duplex;
  4012. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4013. bool eee_config_ok = tg3_phy_eee_config_ok(tp);
  4014. if ((bmcr & BMCR_ANENABLE) &&
  4015. eee_config_ok &&
  4016. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  4017. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  4018. current_link_up = true;
  4019. /* EEE settings changes take effect only after a phy
  4020. * reset. If we have skipped a reset due to Link Flap
  4021. * Avoidance being enabled, do it now.
  4022. */
  4023. if (!eee_config_ok &&
  4024. (tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  4025. !force_reset) {
  4026. tg3_setup_eee(tp);
  4027. tg3_phy_reset(tp);
  4028. }
  4029. } else {
  4030. if (!(bmcr & BMCR_ANENABLE) &&
  4031. tp->link_config.speed == current_speed &&
  4032. tp->link_config.duplex == current_duplex) {
  4033. current_link_up = true;
  4034. }
  4035. }
  4036. if (current_link_up &&
  4037. tp->link_config.active_duplex == DUPLEX_FULL) {
  4038. u32 reg, bit;
  4039. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  4040. reg = MII_TG3_FET_GEN_STAT;
  4041. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  4042. } else {
  4043. reg = MII_TG3_EXT_STAT;
  4044. bit = MII_TG3_EXT_STAT_MDIX;
  4045. }
  4046. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  4047. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  4048. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  4049. }
  4050. }
  4051. relink:
  4052. if (!current_link_up || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  4053. tg3_phy_copper_begin(tp);
  4054. if (tg3_flag(tp, ROBOSWITCH)) {
  4055. current_link_up = true;
  4056. /* FIXME: when BCM5325 switch is used use 100 MBit/s */
  4057. current_speed = SPEED_1000;
  4058. current_duplex = DUPLEX_FULL;
  4059. tp->link_config.active_speed = current_speed;
  4060. tp->link_config.active_duplex = current_duplex;
  4061. }
  4062. tg3_readphy(tp, MII_BMSR, &bmsr);
  4063. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  4064. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  4065. current_link_up = true;
  4066. }
  4067. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  4068. if (current_link_up) {
  4069. if (tp->link_config.active_speed == SPEED_100 ||
  4070. tp->link_config.active_speed == SPEED_10)
  4071. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4072. else
  4073. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4074. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  4075. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4076. else
  4077. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4078. /* In order for the 5750 core in BCM4785 chip to work properly
  4079. * in RGMII mode, the Led Control Register must be set up.
  4080. */
  4081. if (tg3_flag(tp, RGMII_MODE)) {
  4082. u32 led_ctrl = tr32(MAC_LED_CTRL);
  4083. led_ctrl &= ~(LED_CTRL_1000MBPS_ON | LED_CTRL_100MBPS_ON);
  4084. if (tp->link_config.active_speed == SPEED_10)
  4085. led_ctrl |= LED_CTRL_LNKLED_OVERRIDE;
  4086. else if (tp->link_config.active_speed == SPEED_100)
  4087. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  4088. LED_CTRL_100MBPS_ON);
  4089. else if (tp->link_config.active_speed == SPEED_1000)
  4090. led_ctrl |= (LED_CTRL_LNKLED_OVERRIDE |
  4091. LED_CTRL_1000MBPS_ON);
  4092. tw32(MAC_LED_CTRL, led_ctrl);
  4093. udelay(40);
  4094. }
  4095. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4096. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4097. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4098. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  4099. if (current_link_up &&
  4100. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  4101. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  4102. else
  4103. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  4104. }
  4105. /* ??? Without this setting Netgear GA302T PHY does not
  4106. * ??? send/receive packets...
  4107. */
  4108. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  4109. tg3_chip_rev_id(tp) == CHIPREV_ID_5700_ALTIMA) {
  4110. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  4111. tw32_f(MAC_MI_MODE, tp->mi_mode);
  4112. udelay(80);
  4113. }
  4114. tw32_f(MAC_MODE, tp->mac_mode);
  4115. udelay(40);
  4116. tg3_phy_eee_adjust(tp, current_link_up);
  4117. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  4118. /* Polled via timer. */
  4119. tw32_f(MAC_EVENT, 0);
  4120. } else {
  4121. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4122. }
  4123. udelay(40);
  4124. if (tg3_asic_rev(tp) == ASIC_REV_5700 &&
  4125. current_link_up &&
  4126. tp->link_config.active_speed == SPEED_1000 &&
  4127. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  4128. udelay(120);
  4129. tw32_f(MAC_STATUS,
  4130. (MAC_STATUS_SYNC_CHANGED |
  4131. MAC_STATUS_CFG_CHANGED));
  4132. udelay(40);
  4133. tg3_write_mem(tp,
  4134. NIC_SRAM_FIRMWARE_MBOX,
  4135. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  4136. }
  4137. /* Prevent send BD corruption. */
  4138. if (tg3_flag(tp, CLKREQ_BUG)) {
  4139. if (tp->link_config.active_speed == SPEED_100 ||
  4140. tp->link_config.active_speed == SPEED_10)
  4141. pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
  4142. PCI_EXP_LNKCTL_CLKREQ_EN);
  4143. else
  4144. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  4145. PCI_EXP_LNKCTL_CLKREQ_EN);
  4146. }
  4147. tg3_test_and_report_link_chg(tp, current_link_up);
  4148. return 0;
  4149. }
  4150. struct tg3_fiber_aneginfo {
  4151. int state;
  4152. #define ANEG_STATE_UNKNOWN 0
  4153. #define ANEG_STATE_AN_ENABLE 1
  4154. #define ANEG_STATE_RESTART_INIT 2
  4155. #define ANEG_STATE_RESTART 3
  4156. #define ANEG_STATE_DISABLE_LINK_OK 4
  4157. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  4158. #define ANEG_STATE_ABILITY_DETECT 6
  4159. #define ANEG_STATE_ACK_DETECT_INIT 7
  4160. #define ANEG_STATE_ACK_DETECT 8
  4161. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  4162. #define ANEG_STATE_COMPLETE_ACK 10
  4163. #define ANEG_STATE_IDLE_DETECT_INIT 11
  4164. #define ANEG_STATE_IDLE_DETECT 12
  4165. #define ANEG_STATE_LINK_OK 13
  4166. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  4167. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  4168. u32 flags;
  4169. #define MR_AN_ENABLE 0x00000001
  4170. #define MR_RESTART_AN 0x00000002
  4171. #define MR_AN_COMPLETE 0x00000004
  4172. #define MR_PAGE_RX 0x00000008
  4173. #define MR_NP_LOADED 0x00000010
  4174. #define MR_TOGGLE_TX 0x00000020
  4175. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  4176. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  4177. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  4178. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  4179. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  4180. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  4181. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  4182. #define MR_TOGGLE_RX 0x00002000
  4183. #define MR_NP_RX 0x00004000
  4184. #define MR_LINK_OK 0x80000000
  4185. unsigned long link_time, cur_time;
  4186. u32 ability_match_cfg;
  4187. int ability_match_count;
  4188. char ability_match, idle_match, ack_match;
  4189. u32 txconfig, rxconfig;
  4190. #define ANEG_CFG_NP 0x00000080
  4191. #define ANEG_CFG_ACK 0x00000040
  4192. #define ANEG_CFG_RF2 0x00000020
  4193. #define ANEG_CFG_RF1 0x00000010
  4194. #define ANEG_CFG_PS2 0x00000001
  4195. #define ANEG_CFG_PS1 0x00008000
  4196. #define ANEG_CFG_HD 0x00004000
  4197. #define ANEG_CFG_FD 0x00002000
  4198. #define ANEG_CFG_INVAL 0x00001f06
  4199. };
  4200. #define ANEG_OK 0
  4201. #define ANEG_DONE 1
  4202. #define ANEG_TIMER_ENAB 2
  4203. #define ANEG_FAILED -1
  4204. #define ANEG_STATE_SETTLE_TIME 10000
  4205. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  4206. struct tg3_fiber_aneginfo *ap)
  4207. {
  4208. u16 flowctrl;
  4209. unsigned long delta;
  4210. u32 rx_cfg_reg;
  4211. int ret;
  4212. if (ap->state == ANEG_STATE_UNKNOWN) {
  4213. ap->rxconfig = 0;
  4214. ap->link_time = 0;
  4215. ap->cur_time = 0;
  4216. ap->ability_match_cfg = 0;
  4217. ap->ability_match_count = 0;
  4218. ap->ability_match = 0;
  4219. ap->idle_match = 0;
  4220. ap->ack_match = 0;
  4221. }
  4222. ap->cur_time++;
  4223. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  4224. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  4225. if (rx_cfg_reg != ap->ability_match_cfg) {
  4226. ap->ability_match_cfg = rx_cfg_reg;
  4227. ap->ability_match = 0;
  4228. ap->ability_match_count = 0;
  4229. } else {
  4230. if (++ap->ability_match_count > 1) {
  4231. ap->ability_match = 1;
  4232. ap->ability_match_cfg = rx_cfg_reg;
  4233. }
  4234. }
  4235. if (rx_cfg_reg & ANEG_CFG_ACK)
  4236. ap->ack_match = 1;
  4237. else
  4238. ap->ack_match = 0;
  4239. ap->idle_match = 0;
  4240. } else {
  4241. ap->idle_match = 1;
  4242. ap->ability_match_cfg = 0;
  4243. ap->ability_match_count = 0;
  4244. ap->ability_match = 0;
  4245. ap->ack_match = 0;
  4246. rx_cfg_reg = 0;
  4247. }
  4248. ap->rxconfig = rx_cfg_reg;
  4249. ret = ANEG_OK;
  4250. switch (ap->state) {
  4251. case ANEG_STATE_UNKNOWN:
  4252. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  4253. ap->state = ANEG_STATE_AN_ENABLE;
  4254. /* fallthru */
  4255. case ANEG_STATE_AN_ENABLE:
  4256. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  4257. if (ap->flags & MR_AN_ENABLE) {
  4258. ap->link_time = 0;
  4259. ap->cur_time = 0;
  4260. ap->ability_match_cfg = 0;
  4261. ap->ability_match_count = 0;
  4262. ap->ability_match = 0;
  4263. ap->idle_match = 0;
  4264. ap->ack_match = 0;
  4265. ap->state = ANEG_STATE_RESTART_INIT;
  4266. } else {
  4267. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  4268. }
  4269. break;
  4270. case ANEG_STATE_RESTART_INIT:
  4271. ap->link_time = ap->cur_time;
  4272. ap->flags &= ~(MR_NP_LOADED);
  4273. ap->txconfig = 0;
  4274. tw32(MAC_TX_AUTO_NEG, 0);
  4275. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4276. tw32_f(MAC_MODE, tp->mac_mode);
  4277. udelay(40);
  4278. ret = ANEG_TIMER_ENAB;
  4279. ap->state = ANEG_STATE_RESTART;
  4280. /* fallthru */
  4281. case ANEG_STATE_RESTART:
  4282. delta = ap->cur_time - ap->link_time;
  4283. if (delta > ANEG_STATE_SETTLE_TIME)
  4284. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  4285. else
  4286. ret = ANEG_TIMER_ENAB;
  4287. break;
  4288. case ANEG_STATE_DISABLE_LINK_OK:
  4289. ret = ANEG_DONE;
  4290. break;
  4291. case ANEG_STATE_ABILITY_DETECT_INIT:
  4292. ap->flags &= ~(MR_TOGGLE_TX);
  4293. ap->txconfig = ANEG_CFG_FD;
  4294. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4295. if (flowctrl & ADVERTISE_1000XPAUSE)
  4296. ap->txconfig |= ANEG_CFG_PS1;
  4297. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4298. ap->txconfig |= ANEG_CFG_PS2;
  4299. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  4300. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4301. tw32_f(MAC_MODE, tp->mac_mode);
  4302. udelay(40);
  4303. ap->state = ANEG_STATE_ABILITY_DETECT;
  4304. break;
  4305. case ANEG_STATE_ABILITY_DETECT:
  4306. if (ap->ability_match != 0 && ap->rxconfig != 0)
  4307. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  4308. break;
  4309. case ANEG_STATE_ACK_DETECT_INIT:
  4310. ap->txconfig |= ANEG_CFG_ACK;
  4311. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  4312. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  4313. tw32_f(MAC_MODE, tp->mac_mode);
  4314. udelay(40);
  4315. ap->state = ANEG_STATE_ACK_DETECT;
  4316. /* fallthru */
  4317. case ANEG_STATE_ACK_DETECT:
  4318. if (ap->ack_match != 0) {
  4319. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  4320. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  4321. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  4322. } else {
  4323. ap->state = ANEG_STATE_AN_ENABLE;
  4324. }
  4325. } else if (ap->ability_match != 0 &&
  4326. ap->rxconfig == 0) {
  4327. ap->state = ANEG_STATE_AN_ENABLE;
  4328. }
  4329. break;
  4330. case ANEG_STATE_COMPLETE_ACK_INIT:
  4331. if (ap->rxconfig & ANEG_CFG_INVAL) {
  4332. ret = ANEG_FAILED;
  4333. break;
  4334. }
  4335. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  4336. MR_LP_ADV_HALF_DUPLEX |
  4337. MR_LP_ADV_SYM_PAUSE |
  4338. MR_LP_ADV_ASYM_PAUSE |
  4339. MR_LP_ADV_REMOTE_FAULT1 |
  4340. MR_LP_ADV_REMOTE_FAULT2 |
  4341. MR_LP_ADV_NEXT_PAGE |
  4342. MR_TOGGLE_RX |
  4343. MR_NP_RX);
  4344. if (ap->rxconfig & ANEG_CFG_FD)
  4345. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  4346. if (ap->rxconfig & ANEG_CFG_HD)
  4347. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  4348. if (ap->rxconfig & ANEG_CFG_PS1)
  4349. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  4350. if (ap->rxconfig & ANEG_CFG_PS2)
  4351. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  4352. if (ap->rxconfig & ANEG_CFG_RF1)
  4353. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  4354. if (ap->rxconfig & ANEG_CFG_RF2)
  4355. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  4356. if (ap->rxconfig & ANEG_CFG_NP)
  4357. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  4358. ap->link_time = ap->cur_time;
  4359. ap->flags ^= (MR_TOGGLE_TX);
  4360. if (ap->rxconfig & 0x0008)
  4361. ap->flags |= MR_TOGGLE_RX;
  4362. if (ap->rxconfig & ANEG_CFG_NP)
  4363. ap->flags |= MR_NP_RX;
  4364. ap->flags |= MR_PAGE_RX;
  4365. ap->state = ANEG_STATE_COMPLETE_ACK;
  4366. ret = ANEG_TIMER_ENAB;
  4367. break;
  4368. case ANEG_STATE_COMPLETE_ACK:
  4369. if (ap->ability_match != 0 &&
  4370. ap->rxconfig == 0) {
  4371. ap->state = ANEG_STATE_AN_ENABLE;
  4372. break;
  4373. }
  4374. delta = ap->cur_time - ap->link_time;
  4375. if (delta > ANEG_STATE_SETTLE_TIME) {
  4376. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  4377. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  4378. } else {
  4379. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  4380. !(ap->flags & MR_NP_RX)) {
  4381. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  4382. } else {
  4383. ret = ANEG_FAILED;
  4384. }
  4385. }
  4386. }
  4387. break;
  4388. case ANEG_STATE_IDLE_DETECT_INIT:
  4389. ap->link_time = ap->cur_time;
  4390. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4391. tw32_f(MAC_MODE, tp->mac_mode);
  4392. udelay(40);
  4393. ap->state = ANEG_STATE_IDLE_DETECT;
  4394. ret = ANEG_TIMER_ENAB;
  4395. break;
  4396. case ANEG_STATE_IDLE_DETECT:
  4397. if (ap->ability_match != 0 &&
  4398. ap->rxconfig == 0) {
  4399. ap->state = ANEG_STATE_AN_ENABLE;
  4400. break;
  4401. }
  4402. delta = ap->cur_time - ap->link_time;
  4403. if (delta > ANEG_STATE_SETTLE_TIME) {
  4404. /* XXX another gem from the Broadcom driver :( */
  4405. ap->state = ANEG_STATE_LINK_OK;
  4406. }
  4407. break;
  4408. case ANEG_STATE_LINK_OK:
  4409. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  4410. ret = ANEG_DONE;
  4411. break;
  4412. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  4413. /* ??? unimplemented */
  4414. break;
  4415. case ANEG_STATE_NEXT_PAGE_WAIT:
  4416. /* ??? unimplemented */
  4417. break;
  4418. default:
  4419. ret = ANEG_FAILED;
  4420. break;
  4421. }
  4422. return ret;
  4423. }
  4424. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  4425. {
  4426. int res = 0;
  4427. struct tg3_fiber_aneginfo aninfo;
  4428. int status = ANEG_FAILED;
  4429. unsigned int tick;
  4430. u32 tmp;
  4431. tw32_f(MAC_TX_AUTO_NEG, 0);
  4432. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  4433. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  4434. udelay(40);
  4435. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  4436. udelay(40);
  4437. memset(&aninfo, 0, sizeof(aninfo));
  4438. aninfo.flags |= MR_AN_ENABLE;
  4439. aninfo.state = ANEG_STATE_UNKNOWN;
  4440. aninfo.cur_time = 0;
  4441. tick = 0;
  4442. while (++tick < 195000) {
  4443. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  4444. if (status == ANEG_DONE || status == ANEG_FAILED)
  4445. break;
  4446. udelay(1);
  4447. }
  4448. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  4449. tw32_f(MAC_MODE, tp->mac_mode);
  4450. udelay(40);
  4451. *txflags = aninfo.txconfig;
  4452. *rxflags = aninfo.flags;
  4453. if (status == ANEG_DONE &&
  4454. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  4455. MR_LP_ADV_FULL_DUPLEX)))
  4456. res = 1;
  4457. return res;
  4458. }
  4459. static void tg3_init_bcm8002(struct tg3 *tp)
  4460. {
  4461. u32 mac_status = tr32(MAC_STATUS);
  4462. int i;
  4463. /* Reset when initting first time or we have a link. */
  4464. if (tg3_flag(tp, INIT_COMPLETE) &&
  4465. !(mac_status & MAC_STATUS_PCS_SYNCED))
  4466. return;
  4467. /* Set PLL lock range. */
  4468. tg3_writephy(tp, 0x16, 0x8007);
  4469. /* SW reset */
  4470. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  4471. /* Wait for reset to complete. */
  4472. /* XXX schedule_timeout() ... */
  4473. for (i = 0; i < 500; i++)
  4474. udelay(10);
  4475. /* Config mode; select PMA/Ch 1 regs. */
  4476. tg3_writephy(tp, 0x10, 0x8411);
  4477. /* Enable auto-lock and comdet, select txclk for tx. */
  4478. tg3_writephy(tp, 0x11, 0x0a10);
  4479. tg3_writephy(tp, 0x18, 0x00a0);
  4480. tg3_writephy(tp, 0x16, 0x41ff);
  4481. /* Assert and deassert POR. */
  4482. tg3_writephy(tp, 0x13, 0x0400);
  4483. udelay(40);
  4484. tg3_writephy(tp, 0x13, 0x0000);
  4485. tg3_writephy(tp, 0x11, 0x0a50);
  4486. udelay(40);
  4487. tg3_writephy(tp, 0x11, 0x0a10);
  4488. /* Wait for signal to stabilize */
  4489. /* XXX schedule_timeout() ... */
  4490. for (i = 0; i < 15000; i++)
  4491. udelay(10);
  4492. /* Deselect the channel register so we can read the PHYID
  4493. * later.
  4494. */
  4495. tg3_writephy(tp, 0x10, 0x8011);
  4496. }
  4497. static bool tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  4498. {
  4499. u16 flowctrl;
  4500. bool current_link_up;
  4501. u32 sg_dig_ctrl, sg_dig_status;
  4502. u32 serdes_cfg, expected_sg_dig_ctrl;
  4503. int workaround, port_a;
  4504. serdes_cfg = 0;
  4505. expected_sg_dig_ctrl = 0;
  4506. workaround = 0;
  4507. port_a = 1;
  4508. current_link_up = false;
  4509. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A0 &&
  4510. tg3_chip_rev_id(tp) != CHIPREV_ID_5704_A1) {
  4511. workaround = 1;
  4512. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  4513. port_a = 0;
  4514. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  4515. /* preserve bits 20-23 for voltage regulator */
  4516. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  4517. }
  4518. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  4519. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  4520. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  4521. if (workaround) {
  4522. u32 val = serdes_cfg;
  4523. if (port_a)
  4524. val |= 0xc010000;
  4525. else
  4526. val |= 0x4010000;
  4527. tw32_f(MAC_SERDES_CFG, val);
  4528. }
  4529. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4530. }
  4531. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  4532. tg3_setup_flow_control(tp, 0, 0);
  4533. current_link_up = true;
  4534. }
  4535. goto out;
  4536. }
  4537. /* Want auto-negotiation. */
  4538. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  4539. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4540. if (flowctrl & ADVERTISE_1000XPAUSE)
  4541. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  4542. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4543. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  4544. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  4545. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  4546. tp->serdes_counter &&
  4547. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  4548. MAC_STATUS_RCVD_CFG)) ==
  4549. MAC_STATUS_PCS_SYNCED)) {
  4550. tp->serdes_counter--;
  4551. current_link_up = true;
  4552. goto out;
  4553. }
  4554. restart_autoneg:
  4555. if (workaround)
  4556. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  4557. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  4558. udelay(5);
  4559. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  4560. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4561. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4562. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  4563. MAC_STATUS_SIGNAL_DET)) {
  4564. sg_dig_status = tr32(SG_DIG_STATUS);
  4565. mac_status = tr32(MAC_STATUS);
  4566. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  4567. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  4568. u32 local_adv = 0, remote_adv = 0;
  4569. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  4570. local_adv |= ADVERTISE_1000XPAUSE;
  4571. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  4572. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4573. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  4574. remote_adv |= LPA_1000XPAUSE;
  4575. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  4576. remote_adv |= LPA_1000XPAUSE_ASYM;
  4577. tp->link_config.rmt_adv =
  4578. mii_adv_to_ethtool_adv_x(remote_adv);
  4579. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4580. current_link_up = true;
  4581. tp->serdes_counter = 0;
  4582. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4583. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4584. if (tp->serdes_counter)
  4585. tp->serdes_counter--;
  4586. else {
  4587. if (workaround) {
  4588. u32 val = serdes_cfg;
  4589. if (port_a)
  4590. val |= 0xc010000;
  4591. else
  4592. val |= 0x4010000;
  4593. tw32_f(MAC_SERDES_CFG, val);
  4594. }
  4595. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4596. udelay(40);
  4597. /* Link parallel detection - link is up */
  4598. /* only if we have PCS_SYNC and not */
  4599. /* receiving config code words */
  4600. mac_status = tr32(MAC_STATUS);
  4601. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4602. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4603. tg3_setup_flow_control(tp, 0, 0);
  4604. current_link_up = true;
  4605. tp->phy_flags |=
  4606. TG3_PHYFLG_PARALLEL_DETECT;
  4607. tp->serdes_counter =
  4608. SERDES_PARALLEL_DET_TIMEOUT;
  4609. } else
  4610. goto restart_autoneg;
  4611. }
  4612. }
  4613. } else {
  4614. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4615. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4616. }
  4617. out:
  4618. return current_link_up;
  4619. }
  4620. static bool tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4621. {
  4622. bool current_link_up = false;
  4623. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4624. goto out;
  4625. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4626. u32 txflags, rxflags;
  4627. int i;
  4628. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4629. u32 local_adv = 0, remote_adv = 0;
  4630. if (txflags & ANEG_CFG_PS1)
  4631. local_adv |= ADVERTISE_1000XPAUSE;
  4632. if (txflags & ANEG_CFG_PS2)
  4633. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4634. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4635. remote_adv |= LPA_1000XPAUSE;
  4636. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4637. remote_adv |= LPA_1000XPAUSE_ASYM;
  4638. tp->link_config.rmt_adv =
  4639. mii_adv_to_ethtool_adv_x(remote_adv);
  4640. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4641. current_link_up = true;
  4642. }
  4643. for (i = 0; i < 30; i++) {
  4644. udelay(20);
  4645. tw32_f(MAC_STATUS,
  4646. (MAC_STATUS_SYNC_CHANGED |
  4647. MAC_STATUS_CFG_CHANGED));
  4648. udelay(40);
  4649. if ((tr32(MAC_STATUS) &
  4650. (MAC_STATUS_SYNC_CHANGED |
  4651. MAC_STATUS_CFG_CHANGED)) == 0)
  4652. break;
  4653. }
  4654. mac_status = tr32(MAC_STATUS);
  4655. if (!current_link_up &&
  4656. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4657. !(mac_status & MAC_STATUS_RCVD_CFG))
  4658. current_link_up = true;
  4659. } else {
  4660. tg3_setup_flow_control(tp, 0, 0);
  4661. /* Forcing 1000FD link up. */
  4662. current_link_up = true;
  4663. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4664. udelay(40);
  4665. tw32_f(MAC_MODE, tp->mac_mode);
  4666. udelay(40);
  4667. }
  4668. out:
  4669. return current_link_up;
  4670. }
  4671. static int tg3_setup_fiber_phy(struct tg3 *tp, bool force_reset)
  4672. {
  4673. u32 orig_pause_cfg;
  4674. u16 orig_active_speed;
  4675. u8 orig_active_duplex;
  4676. u32 mac_status;
  4677. bool current_link_up;
  4678. int i;
  4679. orig_pause_cfg = tp->link_config.active_flowctrl;
  4680. orig_active_speed = tp->link_config.active_speed;
  4681. orig_active_duplex = tp->link_config.active_duplex;
  4682. if (!tg3_flag(tp, HW_AUTONEG) &&
  4683. tp->link_up &&
  4684. tg3_flag(tp, INIT_COMPLETE)) {
  4685. mac_status = tr32(MAC_STATUS);
  4686. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4687. MAC_STATUS_SIGNAL_DET |
  4688. MAC_STATUS_CFG_CHANGED |
  4689. MAC_STATUS_RCVD_CFG);
  4690. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4691. MAC_STATUS_SIGNAL_DET)) {
  4692. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4693. MAC_STATUS_CFG_CHANGED));
  4694. return 0;
  4695. }
  4696. }
  4697. tw32_f(MAC_TX_AUTO_NEG, 0);
  4698. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4699. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4700. tw32_f(MAC_MODE, tp->mac_mode);
  4701. udelay(40);
  4702. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4703. tg3_init_bcm8002(tp);
  4704. /* Enable link change event even when serdes polling. */
  4705. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4706. udelay(40);
  4707. current_link_up = false;
  4708. tp->link_config.rmt_adv = 0;
  4709. mac_status = tr32(MAC_STATUS);
  4710. if (tg3_flag(tp, HW_AUTONEG))
  4711. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4712. else
  4713. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4714. tp->napi[0].hw_status->status =
  4715. (SD_STATUS_UPDATED |
  4716. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4717. for (i = 0; i < 100; i++) {
  4718. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4719. MAC_STATUS_CFG_CHANGED));
  4720. udelay(5);
  4721. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4722. MAC_STATUS_CFG_CHANGED |
  4723. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4724. break;
  4725. }
  4726. mac_status = tr32(MAC_STATUS);
  4727. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4728. current_link_up = false;
  4729. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4730. tp->serdes_counter == 0) {
  4731. tw32_f(MAC_MODE, (tp->mac_mode |
  4732. MAC_MODE_SEND_CONFIGS));
  4733. udelay(1);
  4734. tw32_f(MAC_MODE, tp->mac_mode);
  4735. }
  4736. }
  4737. if (current_link_up) {
  4738. tp->link_config.active_speed = SPEED_1000;
  4739. tp->link_config.active_duplex = DUPLEX_FULL;
  4740. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4741. LED_CTRL_LNKLED_OVERRIDE |
  4742. LED_CTRL_1000MBPS_ON));
  4743. } else {
  4744. tp->link_config.active_speed = SPEED_UNKNOWN;
  4745. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4746. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4747. LED_CTRL_LNKLED_OVERRIDE |
  4748. LED_CTRL_TRAFFIC_OVERRIDE));
  4749. }
  4750. if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
  4751. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4752. if (orig_pause_cfg != now_pause_cfg ||
  4753. orig_active_speed != tp->link_config.active_speed ||
  4754. orig_active_duplex != tp->link_config.active_duplex)
  4755. tg3_link_report(tp);
  4756. }
  4757. return 0;
  4758. }
  4759. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, bool force_reset)
  4760. {
  4761. int err = 0;
  4762. u32 bmsr, bmcr;
  4763. u16 current_speed = SPEED_UNKNOWN;
  4764. u8 current_duplex = DUPLEX_UNKNOWN;
  4765. bool current_link_up = false;
  4766. u32 local_adv, remote_adv, sgsr;
  4767. if ((tg3_asic_rev(tp) == ASIC_REV_5719 ||
  4768. tg3_asic_rev(tp) == ASIC_REV_5720) &&
  4769. !tg3_readphy(tp, SERDES_TG3_1000X_STATUS, &sgsr) &&
  4770. (sgsr & SERDES_TG3_SGMII_MODE)) {
  4771. if (force_reset)
  4772. tg3_phy_reset(tp);
  4773. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  4774. if (!(sgsr & SERDES_TG3_LINK_UP)) {
  4775. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4776. } else {
  4777. current_link_up = true;
  4778. if (sgsr & SERDES_TG3_SPEED_1000) {
  4779. current_speed = SPEED_1000;
  4780. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4781. } else if (sgsr & SERDES_TG3_SPEED_100) {
  4782. current_speed = SPEED_100;
  4783. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4784. } else {
  4785. current_speed = SPEED_10;
  4786. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  4787. }
  4788. if (sgsr & SERDES_TG3_FULL_DUPLEX)
  4789. current_duplex = DUPLEX_FULL;
  4790. else
  4791. current_duplex = DUPLEX_HALF;
  4792. }
  4793. tw32_f(MAC_MODE, tp->mac_mode);
  4794. udelay(40);
  4795. tg3_clear_mac_status(tp);
  4796. goto fiber_setup_done;
  4797. }
  4798. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4799. tw32_f(MAC_MODE, tp->mac_mode);
  4800. udelay(40);
  4801. tg3_clear_mac_status(tp);
  4802. if (force_reset)
  4803. tg3_phy_reset(tp);
  4804. tp->link_config.rmt_adv = 0;
  4805. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4806. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4807. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4808. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4809. bmsr |= BMSR_LSTATUS;
  4810. else
  4811. bmsr &= ~BMSR_LSTATUS;
  4812. }
  4813. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4814. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4815. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4816. /* do nothing, just check for link up at the end */
  4817. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4818. u32 adv, newadv;
  4819. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4820. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4821. ADVERTISE_1000XPAUSE |
  4822. ADVERTISE_1000XPSE_ASYM |
  4823. ADVERTISE_SLCT);
  4824. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4825. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4826. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4827. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4828. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4829. tg3_writephy(tp, MII_BMCR, bmcr);
  4830. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4831. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4832. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4833. return err;
  4834. }
  4835. } else {
  4836. u32 new_bmcr;
  4837. bmcr &= ~BMCR_SPEED1000;
  4838. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4839. if (tp->link_config.duplex == DUPLEX_FULL)
  4840. new_bmcr |= BMCR_FULLDPLX;
  4841. if (new_bmcr != bmcr) {
  4842. /* BMCR_SPEED1000 is a reserved bit that needs
  4843. * to be set on write.
  4844. */
  4845. new_bmcr |= BMCR_SPEED1000;
  4846. /* Force a linkdown */
  4847. if (tp->link_up) {
  4848. u32 adv;
  4849. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4850. adv &= ~(ADVERTISE_1000XFULL |
  4851. ADVERTISE_1000XHALF |
  4852. ADVERTISE_SLCT);
  4853. tg3_writephy(tp, MII_ADVERTISE, adv);
  4854. tg3_writephy(tp, MII_BMCR, bmcr |
  4855. BMCR_ANRESTART |
  4856. BMCR_ANENABLE);
  4857. udelay(10);
  4858. tg3_carrier_off(tp);
  4859. }
  4860. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4861. bmcr = new_bmcr;
  4862. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4863. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4864. if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  4865. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4866. bmsr |= BMSR_LSTATUS;
  4867. else
  4868. bmsr &= ~BMSR_LSTATUS;
  4869. }
  4870. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4871. }
  4872. }
  4873. if (bmsr & BMSR_LSTATUS) {
  4874. current_speed = SPEED_1000;
  4875. current_link_up = true;
  4876. if (bmcr & BMCR_FULLDPLX)
  4877. current_duplex = DUPLEX_FULL;
  4878. else
  4879. current_duplex = DUPLEX_HALF;
  4880. local_adv = 0;
  4881. remote_adv = 0;
  4882. if (bmcr & BMCR_ANENABLE) {
  4883. u32 common;
  4884. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4885. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4886. common = local_adv & remote_adv;
  4887. if (common & (ADVERTISE_1000XHALF |
  4888. ADVERTISE_1000XFULL)) {
  4889. if (common & ADVERTISE_1000XFULL)
  4890. current_duplex = DUPLEX_FULL;
  4891. else
  4892. current_duplex = DUPLEX_HALF;
  4893. tp->link_config.rmt_adv =
  4894. mii_adv_to_ethtool_adv_x(remote_adv);
  4895. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4896. /* Link is up via parallel detect */
  4897. } else {
  4898. current_link_up = false;
  4899. }
  4900. }
  4901. }
  4902. fiber_setup_done:
  4903. if (current_link_up && current_duplex == DUPLEX_FULL)
  4904. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4905. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4906. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4907. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4908. tw32_f(MAC_MODE, tp->mac_mode);
  4909. udelay(40);
  4910. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4911. tp->link_config.active_speed = current_speed;
  4912. tp->link_config.active_duplex = current_duplex;
  4913. tg3_test_and_report_link_chg(tp, current_link_up);
  4914. return err;
  4915. }
  4916. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4917. {
  4918. if (tp->serdes_counter) {
  4919. /* Give autoneg time to complete. */
  4920. tp->serdes_counter--;
  4921. return;
  4922. }
  4923. if (!tp->link_up &&
  4924. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4925. u32 bmcr;
  4926. tg3_readphy(tp, MII_BMCR, &bmcr);
  4927. if (bmcr & BMCR_ANENABLE) {
  4928. u32 phy1, phy2;
  4929. /* Select shadow register 0x1f */
  4930. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4931. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4932. /* Select expansion interrupt status register */
  4933. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4934. MII_TG3_DSP_EXP1_INT_STAT);
  4935. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4936. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4937. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4938. /* We have signal detect and not receiving
  4939. * config code words, link is up by parallel
  4940. * detection.
  4941. */
  4942. bmcr &= ~BMCR_ANENABLE;
  4943. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4944. tg3_writephy(tp, MII_BMCR, bmcr);
  4945. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4946. }
  4947. }
  4948. } else if (tp->link_up &&
  4949. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4950. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4951. u32 phy2;
  4952. /* Select expansion interrupt status register */
  4953. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4954. MII_TG3_DSP_EXP1_INT_STAT);
  4955. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4956. if (phy2 & 0x20) {
  4957. u32 bmcr;
  4958. /* Config code words received, turn on autoneg. */
  4959. tg3_readphy(tp, MII_BMCR, &bmcr);
  4960. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4961. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4962. }
  4963. }
  4964. }
  4965. static int tg3_setup_phy(struct tg3 *tp, bool force_reset)
  4966. {
  4967. u32 val;
  4968. int err;
  4969. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4970. err = tg3_setup_fiber_phy(tp, force_reset);
  4971. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4972. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4973. else
  4974. err = tg3_setup_copper_phy(tp, force_reset);
  4975. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  4976. u32 scale;
  4977. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4978. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4979. scale = 65;
  4980. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4981. scale = 6;
  4982. else
  4983. scale = 12;
  4984. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4985. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4986. tw32(GRC_MISC_CFG, val);
  4987. }
  4988. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4989. (6 << TX_LENGTHS_IPG_SHIFT);
  4990. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  4991. tg3_asic_rev(tp) == ASIC_REV_5762)
  4992. val |= tr32(MAC_TX_LENGTHS) &
  4993. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4994. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4995. if (tp->link_config.active_speed == SPEED_1000 &&
  4996. tp->link_config.active_duplex == DUPLEX_HALF)
  4997. tw32(MAC_TX_LENGTHS, val |
  4998. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4999. else
  5000. tw32(MAC_TX_LENGTHS, val |
  5001. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5002. if (!tg3_flag(tp, 5705_PLUS)) {
  5003. if (tp->link_up) {
  5004. tw32(HOSTCC_STAT_COAL_TICKS,
  5005. tp->coal.stats_block_coalesce_usecs);
  5006. } else {
  5007. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  5008. }
  5009. }
  5010. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  5011. val = tr32(PCIE_PWR_MGMT_THRESH);
  5012. if (!tp->link_up)
  5013. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  5014. tp->pwrmgmt_thresh;
  5015. else
  5016. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  5017. tw32(PCIE_PWR_MGMT_THRESH, val);
  5018. }
  5019. return err;
  5020. }
  5021. /* tp->lock must be held */
  5022. static u64 tg3_refclk_read(struct tg3 *tp)
  5023. {
  5024. u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
  5025. return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
  5026. }
  5027. /* tp->lock must be held */
  5028. static void tg3_refclk_write(struct tg3 *tp, u64 newval)
  5029. {
  5030. u32 clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
  5031. tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_STOP);
  5032. tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
  5033. tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
  5034. tw32_f(TG3_EAV_REF_CLCK_CTL, clock_ctl | TG3_EAV_REF_CLCK_CTL_RESUME);
  5035. }
  5036. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
  5037. static inline void tg3_full_unlock(struct tg3 *tp);
  5038. static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
  5039. {
  5040. struct tg3 *tp = netdev_priv(dev);
  5041. info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
  5042. SOF_TIMESTAMPING_RX_SOFTWARE |
  5043. SOF_TIMESTAMPING_SOFTWARE;
  5044. if (tg3_flag(tp, PTP_CAPABLE)) {
  5045. info->so_timestamping |= SOF_TIMESTAMPING_TX_HARDWARE |
  5046. SOF_TIMESTAMPING_RX_HARDWARE |
  5047. SOF_TIMESTAMPING_RAW_HARDWARE;
  5048. }
  5049. if (tp->ptp_clock)
  5050. info->phc_index = ptp_clock_index(tp->ptp_clock);
  5051. else
  5052. info->phc_index = -1;
  5053. info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
  5054. info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
  5055. (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
  5056. (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
  5057. (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
  5058. return 0;
  5059. }
  5060. static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  5061. {
  5062. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5063. bool neg_adj = false;
  5064. u32 correction = 0;
  5065. if (ppb < 0) {
  5066. neg_adj = true;
  5067. ppb = -ppb;
  5068. }
  5069. /* Frequency adjustment is performed using hardware with a 24 bit
  5070. * accumulator and a programmable correction value. On each clk, the
  5071. * correction value gets added to the accumulator and when it
  5072. * overflows, the time counter is incremented/decremented.
  5073. *
  5074. * So conversion from ppb to correction value is
  5075. * ppb * (1 << 24) / 1000000000
  5076. */
  5077. correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
  5078. TG3_EAV_REF_CLK_CORRECT_MASK;
  5079. tg3_full_lock(tp, 0);
  5080. if (correction)
  5081. tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
  5082. TG3_EAV_REF_CLK_CORRECT_EN |
  5083. (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
  5084. else
  5085. tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
  5086. tg3_full_unlock(tp);
  5087. return 0;
  5088. }
  5089. static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
  5090. {
  5091. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5092. tg3_full_lock(tp, 0);
  5093. tp->ptp_adjust += delta;
  5094. tg3_full_unlock(tp);
  5095. return 0;
  5096. }
  5097. static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec64 *ts)
  5098. {
  5099. u64 ns;
  5100. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5101. tg3_full_lock(tp, 0);
  5102. ns = tg3_refclk_read(tp);
  5103. ns += tp->ptp_adjust;
  5104. tg3_full_unlock(tp);
  5105. *ts = ns_to_timespec64(ns);
  5106. return 0;
  5107. }
  5108. static int tg3_ptp_settime(struct ptp_clock_info *ptp,
  5109. const struct timespec64 *ts)
  5110. {
  5111. u64 ns;
  5112. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5113. ns = timespec64_to_ns(ts);
  5114. tg3_full_lock(tp, 0);
  5115. tg3_refclk_write(tp, ns);
  5116. tp->ptp_adjust = 0;
  5117. tg3_full_unlock(tp);
  5118. return 0;
  5119. }
  5120. static int tg3_ptp_enable(struct ptp_clock_info *ptp,
  5121. struct ptp_clock_request *rq, int on)
  5122. {
  5123. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  5124. u32 clock_ctl;
  5125. int rval = 0;
  5126. switch (rq->type) {
  5127. case PTP_CLK_REQ_PEROUT:
  5128. if (rq->perout.index != 0)
  5129. return -EINVAL;
  5130. tg3_full_lock(tp, 0);
  5131. clock_ctl = tr32(TG3_EAV_REF_CLCK_CTL);
  5132. clock_ctl &= ~TG3_EAV_CTL_TSYNC_GPIO_MASK;
  5133. if (on) {
  5134. u64 nsec;
  5135. nsec = rq->perout.start.sec * 1000000000ULL +
  5136. rq->perout.start.nsec;
  5137. if (rq->perout.period.sec || rq->perout.period.nsec) {
  5138. netdev_warn(tp->dev,
  5139. "Device supports only a one-shot timesync output, period must be 0\n");
  5140. rval = -EINVAL;
  5141. goto err_out;
  5142. }
  5143. if (nsec & (1ULL << 63)) {
  5144. netdev_warn(tp->dev,
  5145. "Start value (nsec) is over limit. Maximum size of start is only 63 bits\n");
  5146. rval = -EINVAL;
  5147. goto err_out;
  5148. }
  5149. tw32(TG3_EAV_WATCHDOG0_LSB, (nsec & 0xffffffff));
  5150. tw32(TG3_EAV_WATCHDOG0_MSB,
  5151. TG3_EAV_WATCHDOG0_EN |
  5152. ((nsec >> 32) & TG3_EAV_WATCHDOG_MSB_MASK));
  5153. tw32(TG3_EAV_REF_CLCK_CTL,
  5154. clock_ctl | TG3_EAV_CTL_TSYNC_WDOG0);
  5155. } else {
  5156. tw32(TG3_EAV_WATCHDOG0_MSB, 0);
  5157. tw32(TG3_EAV_REF_CLCK_CTL, clock_ctl);
  5158. }
  5159. err_out:
  5160. tg3_full_unlock(tp);
  5161. return rval;
  5162. default:
  5163. break;
  5164. }
  5165. return -EOPNOTSUPP;
  5166. }
  5167. static const struct ptp_clock_info tg3_ptp_caps = {
  5168. .owner = THIS_MODULE,
  5169. .name = "tg3 clock",
  5170. .max_adj = 250000000,
  5171. .n_alarm = 0,
  5172. .n_ext_ts = 0,
  5173. .n_per_out = 1,
  5174. .n_pins = 0,
  5175. .pps = 0,
  5176. .adjfreq = tg3_ptp_adjfreq,
  5177. .adjtime = tg3_ptp_adjtime,
  5178. .gettime64 = tg3_ptp_gettime,
  5179. .settime64 = tg3_ptp_settime,
  5180. .enable = tg3_ptp_enable,
  5181. };
  5182. static void tg3_hwclock_to_timestamp(struct tg3 *tp, u64 hwclock,
  5183. struct skb_shared_hwtstamps *timestamp)
  5184. {
  5185. memset(timestamp, 0, sizeof(struct skb_shared_hwtstamps));
  5186. timestamp->hwtstamp = ns_to_ktime((hwclock & TG3_TSTAMP_MASK) +
  5187. tp->ptp_adjust);
  5188. }
  5189. /* tp->lock must be held */
  5190. static void tg3_ptp_init(struct tg3 *tp)
  5191. {
  5192. if (!tg3_flag(tp, PTP_CAPABLE))
  5193. return;
  5194. /* Initialize the hardware clock to the system time. */
  5195. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
  5196. tp->ptp_adjust = 0;
  5197. tp->ptp_info = tg3_ptp_caps;
  5198. }
  5199. /* tp->lock must be held */
  5200. static void tg3_ptp_resume(struct tg3 *tp)
  5201. {
  5202. if (!tg3_flag(tp, PTP_CAPABLE))
  5203. return;
  5204. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
  5205. tp->ptp_adjust = 0;
  5206. }
  5207. static void tg3_ptp_fini(struct tg3 *tp)
  5208. {
  5209. if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
  5210. return;
  5211. ptp_clock_unregister(tp->ptp_clock);
  5212. tp->ptp_clock = NULL;
  5213. tp->ptp_adjust = 0;
  5214. }
  5215. static inline int tg3_irq_sync(struct tg3 *tp)
  5216. {
  5217. return tp->irq_sync;
  5218. }
  5219. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  5220. {
  5221. int i;
  5222. dst = (u32 *)((u8 *)dst + off);
  5223. for (i = 0; i < len; i += sizeof(u32))
  5224. *dst++ = tr32(off + i);
  5225. }
  5226. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  5227. {
  5228. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  5229. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  5230. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  5231. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  5232. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  5233. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  5234. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  5235. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  5236. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  5237. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  5238. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  5239. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  5240. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  5241. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  5242. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  5243. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  5244. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  5245. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  5246. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  5247. if (tg3_flag(tp, SUPPORT_MSIX))
  5248. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  5249. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  5250. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  5251. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  5252. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  5253. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  5254. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  5255. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  5256. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  5257. if (!tg3_flag(tp, 5705_PLUS)) {
  5258. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  5259. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  5260. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  5261. }
  5262. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  5263. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  5264. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  5265. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  5266. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  5267. if (tg3_flag(tp, NVRAM))
  5268. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  5269. }
  5270. static void tg3_dump_state(struct tg3 *tp)
  5271. {
  5272. int i;
  5273. u32 *regs;
  5274. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  5275. if (!regs)
  5276. return;
  5277. if (tg3_flag(tp, PCI_EXPRESS)) {
  5278. /* Read up to but not including private PCI registers */
  5279. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  5280. regs[i / sizeof(u32)] = tr32(i);
  5281. } else
  5282. tg3_dump_legacy_regs(tp, regs);
  5283. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  5284. if (!regs[i + 0] && !regs[i + 1] &&
  5285. !regs[i + 2] && !regs[i + 3])
  5286. continue;
  5287. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  5288. i * 4,
  5289. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  5290. }
  5291. kfree(regs);
  5292. for (i = 0; i < tp->irq_cnt; i++) {
  5293. struct tg3_napi *tnapi = &tp->napi[i];
  5294. /* SW status block */
  5295. netdev_err(tp->dev,
  5296. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  5297. i,
  5298. tnapi->hw_status->status,
  5299. tnapi->hw_status->status_tag,
  5300. tnapi->hw_status->rx_jumbo_consumer,
  5301. tnapi->hw_status->rx_consumer,
  5302. tnapi->hw_status->rx_mini_consumer,
  5303. tnapi->hw_status->idx[0].rx_producer,
  5304. tnapi->hw_status->idx[0].tx_consumer);
  5305. netdev_err(tp->dev,
  5306. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  5307. i,
  5308. tnapi->last_tag, tnapi->last_irq_tag,
  5309. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  5310. tnapi->rx_rcb_ptr,
  5311. tnapi->prodring.rx_std_prod_idx,
  5312. tnapi->prodring.rx_std_cons_idx,
  5313. tnapi->prodring.rx_jmb_prod_idx,
  5314. tnapi->prodring.rx_jmb_cons_idx);
  5315. }
  5316. }
  5317. /* This is called whenever we suspect that the system chipset is re-
  5318. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  5319. * is bogus tx completions. We try to recover by setting the
  5320. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  5321. * in the workqueue.
  5322. */
  5323. static void tg3_tx_recover(struct tg3 *tp)
  5324. {
  5325. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  5326. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  5327. netdev_warn(tp->dev,
  5328. "The system may be re-ordering memory-mapped I/O "
  5329. "cycles to the network device, attempting to recover. "
  5330. "Please report the problem to the driver maintainer "
  5331. "and include system chipset information.\n");
  5332. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  5333. }
  5334. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  5335. {
  5336. /* Tell compiler to fetch tx indices from memory. */
  5337. barrier();
  5338. return tnapi->tx_pending -
  5339. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  5340. }
  5341. /* Tigon3 never reports partial packet sends. So we do not
  5342. * need special logic to handle SKBs that have not had all
  5343. * of their frags sent yet, like SunGEM does.
  5344. */
  5345. static void tg3_tx(struct tg3_napi *tnapi)
  5346. {
  5347. struct tg3 *tp = tnapi->tp;
  5348. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  5349. u32 sw_idx = tnapi->tx_cons;
  5350. struct netdev_queue *txq;
  5351. int index = tnapi - tp->napi;
  5352. unsigned int pkts_compl = 0, bytes_compl = 0;
  5353. if (tg3_flag(tp, ENABLE_TSS))
  5354. index--;
  5355. txq = netdev_get_tx_queue(tp->dev, index);
  5356. while (sw_idx != hw_idx) {
  5357. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  5358. struct sk_buff *skb = ri->skb;
  5359. int i, tx_bug = 0;
  5360. if (unlikely(skb == NULL)) {
  5361. tg3_tx_recover(tp);
  5362. return;
  5363. }
  5364. if (tnapi->tx_ring[sw_idx].len_flags & TXD_FLAG_HWTSTAMP) {
  5365. struct skb_shared_hwtstamps timestamp;
  5366. u64 hwclock = tr32(TG3_TX_TSTAMP_LSB);
  5367. hwclock |= (u64)tr32(TG3_TX_TSTAMP_MSB) << 32;
  5368. tg3_hwclock_to_timestamp(tp, hwclock, &timestamp);
  5369. skb_tstamp_tx(skb, &timestamp);
  5370. }
  5371. pci_unmap_single(tp->pdev,
  5372. dma_unmap_addr(ri, mapping),
  5373. skb_headlen(skb),
  5374. PCI_DMA_TODEVICE);
  5375. ri->skb = NULL;
  5376. while (ri->fragmented) {
  5377. ri->fragmented = false;
  5378. sw_idx = NEXT_TX(sw_idx);
  5379. ri = &tnapi->tx_buffers[sw_idx];
  5380. }
  5381. sw_idx = NEXT_TX(sw_idx);
  5382. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  5383. ri = &tnapi->tx_buffers[sw_idx];
  5384. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  5385. tx_bug = 1;
  5386. pci_unmap_page(tp->pdev,
  5387. dma_unmap_addr(ri, mapping),
  5388. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  5389. PCI_DMA_TODEVICE);
  5390. while (ri->fragmented) {
  5391. ri->fragmented = false;
  5392. sw_idx = NEXT_TX(sw_idx);
  5393. ri = &tnapi->tx_buffers[sw_idx];
  5394. }
  5395. sw_idx = NEXT_TX(sw_idx);
  5396. }
  5397. pkts_compl++;
  5398. bytes_compl += skb->len;
  5399. dev_consume_skb_any(skb);
  5400. if (unlikely(tx_bug)) {
  5401. tg3_tx_recover(tp);
  5402. return;
  5403. }
  5404. }
  5405. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  5406. tnapi->tx_cons = sw_idx;
  5407. /* Need to make the tx_cons update visible to tg3_start_xmit()
  5408. * before checking for netif_queue_stopped(). Without the
  5409. * memory barrier, there is a small possibility that tg3_start_xmit()
  5410. * will miss it and cause the queue to be stopped forever.
  5411. */
  5412. smp_mb();
  5413. if (unlikely(netif_tx_queue_stopped(txq) &&
  5414. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  5415. __netif_tx_lock(txq, smp_processor_id());
  5416. if (netif_tx_queue_stopped(txq) &&
  5417. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  5418. netif_tx_wake_queue(txq);
  5419. __netif_tx_unlock(txq);
  5420. }
  5421. }
  5422. static void tg3_frag_free(bool is_frag, void *data)
  5423. {
  5424. if (is_frag)
  5425. skb_free_frag(data);
  5426. else
  5427. kfree(data);
  5428. }
  5429. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  5430. {
  5431. unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
  5432. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5433. if (!ri->data)
  5434. return;
  5435. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  5436. map_sz, PCI_DMA_FROMDEVICE);
  5437. tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
  5438. ri->data = NULL;
  5439. }
  5440. /* Returns size of skb allocated or < 0 on error.
  5441. *
  5442. * We only need to fill in the address because the other members
  5443. * of the RX descriptor are invariant, see tg3_init_rings.
  5444. *
  5445. * Note the purposeful assymetry of cpu vs. chip accesses. For
  5446. * posting buffers we only dirty the first cache line of the RX
  5447. * descriptor (containing the address). Whereas for the RX status
  5448. * buffers the cpu only reads the last cacheline of the RX descriptor
  5449. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  5450. */
  5451. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  5452. u32 opaque_key, u32 dest_idx_unmasked,
  5453. unsigned int *frag_size)
  5454. {
  5455. struct tg3_rx_buffer_desc *desc;
  5456. struct ring_info *map;
  5457. u8 *data;
  5458. dma_addr_t mapping;
  5459. int skb_size, data_size, dest_idx;
  5460. switch (opaque_key) {
  5461. case RXD_OPAQUE_RING_STD:
  5462. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5463. desc = &tpr->rx_std[dest_idx];
  5464. map = &tpr->rx_std_buffers[dest_idx];
  5465. data_size = tp->rx_pkt_map_sz;
  5466. break;
  5467. case RXD_OPAQUE_RING_JUMBO:
  5468. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5469. desc = &tpr->rx_jmb[dest_idx].std;
  5470. map = &tpr->rx_jmb_buffers[dest_idx];
  5471. data_size = TG3_RX_JMB_MAP_SZ;
  5472. break;
  5473. default:
  5474. return -EINVAL;
  5475. }
  5476. /* Do not overwrite any of the map or rp information
  5477. * until we are sure we can commit to a new buffer.
  5478. *
  5479. * Callers depend upon this behavior and assume that
  5480. * we leave everything unchanged if we fail.
  5481. */
  5482. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  5483. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  5484. if (skb_size <= PAGE_SIZE) {
  5485. data = netdev_alloc_frag(skb_size);
  5486. *frag_size = skb_size;
  5487. } else {
  5488. data = kmalloc(skb_size, GFP_ATOMIC);
  5489. *frag_size = 0;
  5490. }
  5491. if (!data)
  5492. return -ENOMEM;
  5493. mapping = pci_map_single(tp->pdev,
  5494. data + TG3_RX_OFFSET(tp),
  5495. data_size,
  5496. PCI_DMA_FROMDEVICE);
  5497. if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
  5498. tg3_frag_free(skb_size <= PAGE_SIZE, data);
  5499. return -EIO;
  5500. }
  5501. map->data = data;
  5502. dma_unmap_addr_set(map, mapping, mapping);
  5503. desc->addr_hi = ((u64)mapping >> 32);
  5504. desc->addr_lo = ((u64)mapping & 0xffffffff);
  5505. return data_size;
  5506. }
  5507. /* We only need to move over in the address because the other
  5508. * members of the RX descriptor are invariant. See notes above
  5509. * tg3_alloc_rx_data for full details.
  5510. */
  5511. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  5512. struct tg3_rx_prodring_set *dpr,
  5513. u32 opaque_key, int src_idx,
  5514. u32 dest_idx_unmasked)
  5515. {
  5516. struct tg3 *tp = tnapi->tp;
  5517. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  5518. struct ring_info *src_map, *dest_map;
  5519. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  5520. int dest_idx;
  5521. switch (opaque_key) {
  5522. case RXD_OPAQUE_RING_STD:
  5523. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  5524. dest_desc = &dpr->rx_std[dest_idx];
  5525. dest_map = &dpr->rx_std_buffers[dest_idx];
  5526. src_desc = &spr->rx_std[src_idx];
  5527. src_map = &spr->rx_std_buffers[src_idx];
  5528. break;
  5529. case RXD_OPAQUE_RING_JUMBO:
  5530. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  5531. dest_desc = &dpr->rx_jmb[dest_idx].std;
  5532. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  5533. src_desc = &spr->rx_jmb[src_idx].std;
  5534. src_map = &spr->rx_jmb_buffers[src_idx];
  5535. break;
  5536. default:
  5537. return;
  5538. }
  5539. dest_map->data = src_map->data;
  5540. dma_unmap_addr_set(dest_map, mapping,
  5541. dma_unmap_addr(src_map, mapping));
  5542. dest_desc->addr_hi = src_desc->addr_hi;
  5543. dest_desc->addr_lo = src_desc->addr_lo;
  5544. /* Ensure that the update to the skb happens after the physical
  5545. * addresses have been transferred to the new BD location.
  5546. */
  5547. smp_wmb();
  5548. src_map->data = NULL;
  5549. }
  5550. /* The RX ring scheme is composed of multiple rings which post fresh
  5551. * buffers to the chip, and one special ring the chip uses to report
  5552. * status back to the host.
  5553. *
  5554. * The special ring reports the status of received packets to the
  5555. * host. The chip does not write into the original descriptor the
  5556. * RX buffer was obtained from. The chip simply takes the original
  5557. * descriptor as provided by the host, updates the status and length
  5558. * field, then writes this into the next status ring entry.
  5559. *
  5560. * Each ring the host uses to post buffers to the chip is described
  5561. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  5562. * it is first placed into the on-chip ram. When the packet's length
  5563. * is known, it walks down the TG3_BDINFO entries to select the ring.
  5564. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  5565. * which is within the range of the new packet's length is chosen.
  5566. *
  5567. * The "separate ring for rx status" scheme may sound queer, but it makes
  5568. * sense from a cache coherency perspective. If only the host writes
  5569. * to the buffer post rings, and only the chip writes to the rx status
  5570. * rings, then cache lines never move beyond shared-modified state.
  5571. * If both the host and chip were to write into the same ring, cache line
  5572. * eviction could occur since both entities want it in an exclusive state.
  5573. */
  5574. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  5575. {
  5576. struct tg3 *tp = tnapi->tp;
  5577. u32 work_mask, rx_std_posted = 0;
  5578. u32 std_prod_idx, jmb_prod_idx;
  5579. u32 sw_idx = tnapi->rx_rcb_ptr;
  5580. u16 hw_idx;
  5581. int received;
  5582. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  5583. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5584. /*
  5585. * We need to order the read of hw_idx and the read of
  5586. * the opaque cookie.
  5587. */
  5588. rmb();
  5589. work_mask = 0;
  5590. received = 0;
  5591. std_prod_idx = tpr->rx_std_prod_idx;
  5592. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  5593. while (sw_idx != hw_idx && budget > 0) {
  5594. struct ring_info *ri;
  5595. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  5596. unsigned int len;
  5597. struct sk_buff *skb;
  5598. dma_addr_t dma_addr;
  5599. u32 opaque_key, desc_idx, *post_ptr;
  5600. u8 *data;
  5601. u64 tstamp = 0;
  5602. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  5603. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  5604. if (opaque_key == RXD_OPAQUE_RING_STD) {
  5605. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  5606. dma_addr = dma_unmap_addr(ri, mapping);
  5607. data = ri->data;
  5608. post_ptr = &std_prod_idx;
  5609. rx_std_posted++;
  5610. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  5611. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  5612. dma_addr = dma_unmap_addr(ri, mapping);
  5613. data = ri->data;
  5614. post_ptr = &jmb_prod_idx;
  5615. } else
  5616. goto next_pkt_nopost;
  5617. work_mask |= opaque_key;
  5618. if (desc->err_vlan & RXD_ERR_MASK) {
  5619. drop_it:
  5620. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5621. desc_idx, *post_ptr);
  5622. drop_it_no_recycle:
  5623. /* Other statistics kept track of by card. */
  5624. tp->rx_dropped++;
  5625. goto next_pkt;
  5626. }
  5627. prefetch(data + TG3_RX_OFFSET(tp));
  5628. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  5629. ETH_FCS_LEN;
  5630. if ((desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5631. RXD_FLAG_PTPSTAT_PTPV1 ||
  5632. (desc->type_flags & RXD_FLAG_PTPSTAT_MASK) ==
  5633. RXD_FLAG_PTPSTAT_PTPV2) {
  5634. tstamp = tr32(TG3_RX_TSTAMP_LSB);
  5635. tstamp |= (u64)tr32(TG3_RX_TSTAMP_MSB) << 32;
  5636. }
  5637. if (len > TG3_RX_COPY_THRESH(tp)) {
  5638. int skb_size;
  5639. unsigned int frag_size;
  5640. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  5641. *post_ptr, &frag_size);
  5642. if (skb_size < 0)
  5643. goto drop_it;
  5644. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  5645. PCI_DMA_FROMDEVICE);
  5646. /* Ensure that the update to the data happens
  5647. * after the usage of the old DMA mapping.
  5648. */
  5649. smp_wmb();
  5650. ri->data = NULL;
  5651. skb = build_skb(data, frag_size);
  5652. if (!skb) {
  5653. tg3_frag_free(frag_size != 0, data);
  5654. goto drop_it_no_recycle;
  5655. }
  5656. skb_reserve(skb, TG3_RX_OFFSET(tp));
  5657. } else {
  5658. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5659. desc_idx, *post_ptr);
  5660. skb = netdev_alloc_skb(tp->dev,
  5661. len + TG3_RAW_IP_ALIGN);
  5662. if (skb == NULL)
  5663. goto drop_it_no_recycle;
  5664. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  5665. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5666. memcpy(skb->data,
  5667. data + TG3_RX_OFFSET(tp),
  5668. len);
  5669. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5670. }
  5671. skb_put(skb, len);
  5672. if (tstamp)
  5673. tg3_hwclock_to_timestamp(tp, tstamp,
  5674. skb_hwtstamps(skb));
  5675. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  5676. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  5677. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  5678. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  5679. skb->ip_summed = CHECKSUM_UNNECESSARY;
  5680. else
  5681. skb_checksum_none_assert(skb);
  5682. skb->protocol = eth_type_trans(skb, tp->dev);
  5683. if (len > (tp->dev->mtu + ETH_HLEN) &&
  5684. skb->protocol != htons(ETH_P_8021Q) &&
  5685. skb->protocol != htons(ETH_P_8021AD)) {
  5686. dev_kfree_skb_any(skb);
  5687. goto drop_it_no_recycle;
  5688. }
  5689. if (desc->type_flags & RXD_FLAG_VLAN &&
  5690. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  5691. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
  5692. desc->err_vlan & RXD_VLAN_MASK);
  5693. napi_gro_receive(&tnapi->napi, skb);
  5694. received++;
  5695. budget--;
  5696. next_pkt:
  5697. (*post_ptr)++;
  5698. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  5699. tpr->rx_std_prod_idx = std_prod_idx &
  5700. tp->rx_std_ring_mask;
  5701. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5702. tpr->rx_std_prod_idx);
  5703. work_mask &= ~RXD_OPAQUE_RING_STD;
  5704. rx_std_posted = 0;
  5705. }
  5706. next_pkt_nopost:
  5707. sw_idx++;
  5708. sw_idx &= tp->rx_ret_ring_mask;
  5709. /* Refresh hw_idx to see if there is new work */
  5710. if (sw_idx == hw_idx) {
  5711. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5712. rmb();
  5713. }
  5714. }
  5715. /* ACK the status ring. */
  5716. tnapi->rx_rcb_ptr = sw_idx;
  5717. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  5718. /* Refill RX ring(s). */
  5719. if (!tg3_flag(tp, ENABLE_RSS)) {
  5720. /* Sync BD data before updating mailbox */
  5721. wmb();
  5722. if (work_mask & RXD_OPAQUE_RING_STD) {
  5723. tpr->rx_std_prod_idx = std_prod_idx &
  5724. tp->rx_std_ring_mask;
  5725. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5726. tpr->rx_std_prod_idx);
  5727. }
  5728. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  5729. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  5730. tp->rx_jmb_ring_mask;
  5731. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5732. tpr->rx_jmb_prod_idx);
  5733. }
  5734. mmiowb();
  5735. } else if (work_mask) {
  5736. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  5737. * updated before the producer indices can be updated.
  5738. */
  5739. smp_wmb();
  5740. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  5741. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  5742. if (tnapi != &tp->napi[1]) {
  5743. tp->rx_refill = true;
  5744. napi_schedule(&tp->napi[1].napi);
  5745. }
  5746. }
  5747. return received;
  5748. }
  5749. static void tg3_poll_link(struct tg3 *tp)
  5750. {
  5751. /* handle link change and other phy events */
  5752. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  5753. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  5754. if (sblk->status & SD_STATUS_LINK_CHG) {
  5755. sblk->status = SD_STATUS_UPDATED |
  5756. (sblk->status & ~SD_STATUS_LINK_CHG);
  5757. spin_lock(&tp->lock);
  5758. if (tg3_flag(tp, USE_PHYLIB)) {
  5759. tw32_f(MAC_STATUS,
  5760. (MAC_STATUS_SYNC_CHANGED |
  5761. MAC_STATUS_CFG_CHANGED |
  5762. MAC_STATUS_MI_COMPLETION |
  5763. MAC_STATUS_LNKSTATE_CHANGED));
  5764. udelay(40);
  5765. } else
  5766. tg3_setup_phy(tp, false);
  5767. spin_unlock(&tp->lock);
  5768. }
  5769. }
  5770. }
  5771. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  5772. struct tg3_rx_prodring_set *dpr,
  5773. struct tg3_rx_prodring_set *spr)
  5774. {
  5775. u32 si, di, cpycnt, src_prod_idx;
  5776. int i, err = 0;
  5777. while (1) {
  5778. src_prod_idx = spr->rx_std_prod_idx;
  5779. /* Make sure updates to the rx_std_buffers[] entries and the
  5780. * standard producer index are seen in the correct order.
  5781. */
  5782. smp_rmb();
  5783. if (spr->rx_std_cons_idx == src_prod_idx)
  5784. break;
  5785. if (spr->rx_std_cons_idx < src_prod_idx)
  5786. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  5787. else
  5788. cpycnt = tp->rx_std_ring_mask + 1 -
  5789. spr->rx_std_cons_idx;
  5790. cpycnt = min(cpycnt,
  5791. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  5792. si = spr->rx_std_cons_idx;
  5793. di = dpr->rx_std_prod_idx;
  5794. for (i = di; i < di + cpycnt; i++) {
  5795. if (dpr->rx_std_buffers[i].data) {
  5796. cpycnt = i - di;
  5797. err = -ENOSPC;
  5798. break;
  5799. }
  5800. }
  5801. if (!cpycnt)
  5802. break;
  5803. /* Ensure that updates to the rx_std_buffers ring and the
  5804. * shadowed hardware producer ring from tg3_recycle_skb() are
  5805. * ordered correctly WRT the skb check above.
  5806. */
  5807. smp_rmb();
  5808. memcpy(&dpr->rx_std_buffers[di],
  5809. &spr->rx_std_buffers[si],
  5810. cpycnt * sizeof(struct ring_info));
  5811. for (i = 0; i < cpycnt; i++, di++, si++) {
  5812. struct tg3_rx_buffer_desc *sbd, *dbd;
  5813. sbd = &spr->rx_std[si];
  5814. dbd = &dpr->rx_std[di];
  5815. dbd->addr_hi = sbd->addr_hi;
  5816. dbd->addr_lo = sbd->addr_lo;
  5817. }
  5818. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5819. tp->rx_std_ring_mask;
  5820. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5821. tp->rx_std_ring_mask;
  5822. }
  5823. while (1) {
  5824. src_prod_idx = spr->rx_jmb_prod_idx;
  5825. /* Make sure updates to the rx_jmb_buffers[] entries and
  5826. * the jumbo producer index are seen in the correct order.
  5827. */
  5828. smp_rmb();
  5829. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5830. break;
  5831. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5832. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5833. else
  5834. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5835. spr->rx_jmb_cons_idx;
  5836. cpycnt = min(cpycnt,
  5837. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5838. si = spr->rx_jmb_cons_idx;
  5839. di = dpr->rx_jmb_prod_idx;
  5840. for (i = di; i < di + cpycnt; i++) {
  5841. if (dpr->rx_jmb_buffers[i].data) {
  5842. cpycnt = i - di;
  5843. err = -ENOSPC;
  5844. break;
  5845. }
  5846. }
  5847. if (!cpycnt)
  5848. break;
  5849. /* Ensure that updates to the rx_jmb_buffers ring and the
  5850. * shadowed hardware producer ring from tg3_recycle_skb() are
  5851. * ordered correctly WRT the skb check above.
  5852. */
  5853. smp_rmb();
  5854. memcpy(&dpr->rx_jmb_buffers[di],
  5855. &spr->rx_jmb_buffers[si],
  5856. cpycnt * sizeof(struct ring_info));
  5857. for (i = 0; i < cpycnt; i++, di++, si++) {
  5858. struct tg3_rx_buffer_desc *sbd, *dbd;
  5859. sbd = &spr->rx_jmb[si].std;
  5860. dbd = &dpr->rx_jmb[di].std;
  5861. dbd->addr_hi = sbd->addr_hi;
  5862. dbd->addr_lo = sbd->addr_lo;
  5863. }
  5864. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5865. tp->rx_jmb_ring_mask;
  5866. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5867. tp->rx_jmb_ring_mask;
  5868. }
  5869. return err;
  5870. }
  5871. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5872. {
  5873. struct tg3 *tp = tnapi->tp;
  5874. /* run TX completion thread */
  5875. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5876. tg3_tx(tnapi);
  5877. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5878. return work_done;
  5879. }
  5880. if (!tnapi->rx_rcb_prod_idx)
  5881. return work_done;
  5882. /* run RX thread, within the bounds set by NAPI.
  5883. * All RX "locking" is done by ensuring outside
  5884. * code synchronizes with tg3->napi.poll()
  5885. */
  5886. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5887. work_done += tg3_rx(tnapi, budget - work_done);
  5888. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5889. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5890. int i, err = 0;
  5891. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5892. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5893. tp->rx_refill = false;
  5894. for (i = 1; i <= tp->rxq_cnt; i++)
  5895. err |= tg3_rx_prodring_xfer(tp, dpr,
  5896. &tp->napi[i].prodring);
  5897. wmb();
  5898. if (std_prod_idx != dpr->rx_std_prod_idx)
  5899. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5900. dpr->rx_std_prod_idx);
  5901. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5902. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5903. dpr->rx_jmb_prod_idx);
  5904. mmiowb();
  5905. if (err)
  5906. tw32_f(HOSTCC_MODE, tp->coal_now);
  5907. }
  5908. return work_done;
  5909. }
  5910. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5911. {
  5912. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5913. schedule_work(&tp->reset_task);
  5914. }
  5915. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5916. {
  5917. cancel_work_sync(&tp->reset_task);
  5918. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5919. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5920. }
  5921. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5922. {
  5923. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5924. struct tg3 *tp = tnapi->tp;
  5925. int work_done = 0;
  5926. struct tg3_hw_status *sblk = tnapi->hw_status;
  5927. while (1) {
  5928. work_done = tg3_poll_work(tnapi, work_done, budget);
  5929. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5930. goto tx_recovery;
  5931. if (unlikely(work_done >= budget))
  5932. break;
  5933. /* tp->last_tag is used in tg3_int_reenable() below
  5934. * to tell the hw how much work has been processed,
  5935. * so we must read it before checking for more work.
  5936. */
  5937. tnapi->last_tag = sblk->status_tag;
  5938. tnapi->last_irq_tag = tnapi->last_tag;
  5939. rmb();
  5940. /* check for RX/TX work to do */
  5941. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5942. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5943. /* This test here is not race free, but will reduce
  5944. * the number of interrupts by looping again.
  5945. */
  5946. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5947. continue;
  5948. napi_complete_done(napi, work_done);
  5949. /* Reenable interrupts. */
  5950. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5951. /* This test here is synchronized by napi_schedule()
  5952. * and napi_complete() to close the race condition.
  5953. */
  5954. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5955. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5956. HOSTCC_MODE_ENABLE |
  5957. tnapi->coal_now);
  5958. }
  5959. mmiowb();
  5960. break;
  5961. }
  5962. }
  5963. return work_done;
  5964. tx_recovery:
  5965. /* work_done is guaranteed to be less than budget. */
  5966. napi_complete(napi);
  5967. tg3_reset_task_schedule(tp);
  5968. return work_done;
  5969. }
  5970. static void tg3_process_error(struct tg3 *tp)
  5971. {
  5972. u32 val;
  5973. bool real_error = false;
  5974. if (tg3_flag(tp, ERROR_PROCESSED))
  5975. return;
  5976. /* Check Flow Attention register */
  5977. val = tr32(HOSTCC_FLOW_ATTN);
  5978. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5979. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5980. real_error = true;
  5981. }
  5982. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5983. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5984. real_error = true;
  5985. }
  5986. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5987. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5988. real_error = true;
  5989. }
  5990. if (!real_error)
  5991. return;
  5992. tg3_dump_state(tp);
  5993. tg3_flag_set(tp, ERROR_PROCESSED);
  5994. tg3_reset_task_schedule(tp);
  5995. }
  5996. static int tg3_poll(struct napi_struct *napi, int budget)
  5997. {
  5998. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5999. struct tg3 *tp = tnapi->tp;
  6000. int work_done = 0;
  6001. struct tg3_hw_status *sblk = tnapi->hw_status;
  6002. while (1) {
  6003. if (sblk->status & SD_STATUS_ERROR)
  6004. tg3_process_error(tp);
  6005. tg3_poll_link(tp);
  6006. work_done = tg3_poll_work(tnapi, work_done, budget);
  6007. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  6008. goto tx_recovery;
  6009. if (unlikely(work_done >= budget))
  6010. break;
  6011. if (tg3_flag(tp, TAGGED_STATUS)) {
  6012. /* tp->last_tag is used in tg3_int_reenable() below
  6013. * to tell the hw how much work has been processed,
  6014. * so we must read it before checking for more work.
  6015. */
  6016. tnapi->last_tag = sblk->status_tag;
  6017. tnapi->last_irq_tag = tnapi->last_tag;
  6018. rmb();
  6019. } else
  6020. sblk->status &= ~SD_STATUS_UPDATED;
  6021. if (likely(!tg3_has_work(tnapi))) {
  6022. napi_complete_done(napi, work_done);
  6023. tg3_int_reenable(tnapi);
  6024. break;
  6025. }
  6026. }
  6027. return work_done;
  6028. tx_recovery:
  6029. /* work_done is guaranteed to be less than budget. */
  6030. napi_complete(napi);
  6031. tg3_reset_task_schedule(tp);
  6032. return work_done;
  6033. }
  6034. static void tg3_napi_disable(struct tg3 *tp)
  6035. {
  6036. int i;
  6037. for (i = tp->irq_cnt - 1; i >= 0; i--)
  6038. napi_disable(&tp->napi[i].napi);
  6039. }
  6040. static void tg3_napi_enable(struct tg3 *tp)
  6041. {
  6042. int i;
  6043. for (i = 0; i < tp->irq_cnt; i++)
  6044. napi_enable(&tp->napi[i].napi);
  6045. }
  6046. static void tg3_napi_init(struct tg3 *tp)
  6047. {
  6048. int i;
  6049. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  6050. for (i = 1; i < tp->irq_cnt; i++)
  6051. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  6052. }
  6053. static void tg3_napi_fini(struct tg3 *tp)
  6054. {
  6055. int i;
  6056. for (i = 0; i < tp->irq_cnt; i++)
  6057. netif_napi_del(&tp->napi[i].napi);
  6058. }
  6059. static inline void tg3_netif_stop(struct tg3 *tp)
  6060. {
  6061. netif_trans_update(tp->dev); /* prevent tx timeout */
  6062. tg3_napi_disable(tp);
  6063. netif_carrier_off(tp->dev);
  6064. netif_tx_disable(tp->dev);
  6065. }
  6066. /* tp->lock must be held */
  6067. static inline void tg3_netif_start(struct tg3 *tp)
  6068. {
  6069. tg3_ptp_resume(tp);
  6070. /* NOTE: unconditional netif_tx_wake_all_queues is only
  6071. * appropriate so long as all callers are assured to
  6072. * have free tx slots (such as after tg3_init_hw)
  6073. */
  6074. netif_tx_wake_all_queues(tp->dev);
  6075. if (tp->link_up)
  6076. netif_carrier_on(tp->dev);
  6077. tg3_napi_enable(tp);
  6078. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  6079. tg3_enable_ints(tp);
  6080. }
  6081. static void tg3_irq_quiesce(struct tg3 *tp)
  6082. __releases(tp->lock)
  6083. __acquires(tp->lock)
  6084. {
  6085. int i;
  6086. BUG_ON(tp->irq_sync);
  6087. tp->irq_sync = 1;
  6088. smp_mb();
  6089. spin_unlock_bh(&tp->lock);
  6090. for (i = 0; i < tp->irq_cnt; i++)
  6091. synchronize_irq(tp->napi[i].irq_vec);
  6092. spin_lock_bh(&tp->lock);
  6093. }
  6094. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  6095. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  6096. * with as well. Most of the time, this is not necessary except when
  6097. * shutting down the device.
  6098. */
  6099. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  6100. {
  6101. spin_lock_bh(&tp->lock);
  6102. if (irq_sync)
  6103. tg3_irq_quiesce(tp);
  6104. }
  6105. static inline void tg3_full_unlock(struct tg3 *tp)
  6106. {
  6107. spin_unlock_bh(&tp->lock);
  6108. }
  6109. /* One-shot MSI handler - Chip automatically disables interrupt
  6110. * after sending MSI so driver doesn't have to do it.
  6111. */
  6112. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  6113. {
  6114. struct tg3_napi *tnapi = dev_id;
  6115. struct tg3 *tp = tnapi->tp;
  6116. prefetch(tnapi->hw_status);
  6117. if (tnapi->rx_rcb)
  6118. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6119. if (likely(!tg3_irq_sync(tp)))
  6120. napi_schedule(&tnapi->napi);
  6121. return IRQ_HANDLED;
  6122. }
  6123. /* MSI ISR - No need to check for interrupt sharing and no need to
  6124. * flush status block and interrupt mailbox. PCI ordering rules
  6125. * guarantee that MSI will arrive after the status block.
  6126. */
  6127. static irqreturn_t tg3_msi(int irq, void *dev_id)
  6128. {
  6129. struct tg3_napi *tnapi = dev_id;
  6130. struct tg3 *tp = tnapi->tp;
  6131. prefetch(tnapi->hw_status);
  6132. if (tnapi->rx_rcb)
  6133. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6134. /*
  6135. * Writing any value to intr-mbox-0 clears PCI INTA# and
  6136. * chip-internal interrupt pending events.
  6137. * Writing non-zero to intr-mbox-0 additional tells the
  6138. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6139. * event coalescing.
  6140. */
  6141. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  6142. if (likely(!tg3_irq_sync(tp)))
  6143. napi_schedule(&tnapi->napi);
  6144. return IRQ_RETVAL(1);
  6145. }
  6146. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  6147. {
  6148. struct tg3_napi *tnapi = dev_id;
  6149. struct tg3 *tp = tnapi->tp;
  6150. struct tg3_hw_status *sblk = tnapi->hw_status;
  6151. unsigned int handled = 1;
  6152. /* In INTx mode, it is possible for the interrupt to arrive at
  6153. * the CPU before the status block posted prior to the interrupt.
  6154. * Reading the PCI State register will confirm whether the
  6155. * interrupt is ours and will flush the status block.
  6156. */
  6157. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  6158. if (tg3_flag(tp, CHIP_RESETTING) ||
  6159. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6160. handled = 0;
  6161. goto out;
  6162. }
  6163. }
  6164. /*
  6165. * Writing any value to intr-mbox-0 clears PCI INTA# and
  6166. * chip-internal interrupt pending events.
  6167. * Writing non-zero to intr-mbox-0 additional tells the
  6168. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6169. * event coalescing.
  6170. *
  6171. * Flush the mailbox to de-assert the IRQ immediately to prevent
  6172. * spurious interrupts. The flush impacts performance but
  6173. * excessive spurious interrupts can be worse in some cases.
  6174. */
  6175. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  6176. if (tg3_irq_sync(tp))
  6177. goto out;
  6178. sblk->status &= ~SD_STATUS_UPDATED;
  6179. if (likely(tg3_has_work(tnapi))) {
  6180. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6181. napi_schedule(&tnapi->napi);
  6182. } else {
  6183. /* No work, shared interrupt perhaps? re-enable
  6184. * interrupts, and flush that PCI write
  6185. */
  6186. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  6187. 0x00000000);
  6188. }
  6189. out:
  6190. return IRQ_RETVAL(handled);
  6191. }
  6192. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  6193. {
  6194. struct tg3_napi *tnapi = dev_id;
  6195. struct tg3 *tp = tnapi->tp;
  6196. struct tg3_hw_status *sblk = tnapi->hw_status;
  6197. unsigned int handled = 1;
  6198. /* In INTx mode, it is possible for the interrupt to arrive at
  6199. * the CPU before the status block posted prior to the interrupt.
  6200. * Reading the PCI State register will confirm whether the
  6201. * interrupt is ours and will flush the status block.
  6202. */
  6203. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  6204. if (tg3_flag(tp, CHIP_RESETTING) ||
  6205. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6206. handled = 0;
  6207. goto out;
  6208. }
  6209. }
  6210. /*
  6211. * writing any value to intr-mbox-0 clears PCI INTA# and
  6212. * chip-internal interrupt pending events.
  6213. * writing non-zero to intr-mbox-0 additional tells the
  6214. * NIC to stop sending us irqs, engaging "in-intr-handler"
  6215. * event coalescing.
  6216. *
  6217. * Flush the mailbox to de-assert the IRQ immediately to prevent
  6218. * spurious interrupts. The flush impacts performance but
  6219. * excessive spurious interrupts can be worse in some cases.
  6220. */
  6221. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  6222. /*
  6223. * In a shared interrupt configuration, sometimes other devices'
  6224. * interrupts will scream. We record the current status tag here
  6225. * so that the above check can report that the screaming interrupts
  6226. * are unhandled. Eventually they will be silenced.
  6227. */
  6228. tnapi->last_irq_tag = sblk->status_tag;
  6229. if (tg3_irq_sync(tp))
  6230. goto out;
  6231. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  6232. napi_schedule(&tnapi->napi);
  6233. out:
  6234. return IRQ_RETVAL(handled);
  6235. }
  6236. /* ISR for interrupt test */
  6237. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  6238. {
  6239. struct tg3_napi *tnapi = dev_id;
  6240. struct tg3 *tp = tnapi->tp;
  6241. struct tg3_hw_status *sblk = tnapi->hw_status;
  6242. if ((sblk->status & SD_STATUS_UPDATED) ||
  6243. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  6244. tg3_disable_ints(tp);
  6245. return IRQ_RETVAL(1);
  6246. }
  6247. return IRQ_RETVAL(0);
  6248. }
  6249. #ifdef CONFIG_NET_POLL_CONTROLLER
  6250. static void tg3_poll_controller(struct net_device *dev)
  6251. {
  6252. int i;
  6253. struct tg3 *tp = netdev_priv(dev);
  6254. if (tg3_irq_sync(tp))
  6255. return;
  6256. for (i = 0; i < tp->irq_cnt; i++)
  6257. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  6258. }
  6259. #endif
  6260. static void tg3_tx_timeout(struct net_device *dev)
  6261. {
  6262. struct tg3 *tp = netdev_priv(dev);
  6263. if (netif_msg_tx_err(tp)) {
  6264. netdev_err(dev, "transmit timed out, resetting\n");
  6265. tg3_dump_state(tp);
  6266. }
  6267. tg3_reset_task_schedule(tp);
  6268. }
  6269. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  6270. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  6271. {
  6272. u32 base = (u32) mapping & 0xffffffff;
  6273. return base + len + 8 < base;
  6274. }
  6275. /* Test for TSO DMA buffers that cross into regions which are within MSS bytes
  6276. * of any 4GB boundaries: 4G, 8G, etc
  6277. */
  6278. static inline int tg3_4g_tso_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  6279. u32 len, u32 mss)
  6280. {
  6281. if (tg3_asic_rev(tp) == ASIC_REV_5762 && mss) {
  6282. u32 base = (u32) mapping & 0xffffffff;
  6283. return ((base + len + (mss & 0x3fff)) < base);
  6284. }
  6285. return 0;
  6286. }
  6287. /* Test for DMA addresses > 40-bit */
  6288. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  6289. int len)
  6290. {
  6291. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  6292. if (tg3_flag(tp, 40BIT_DMA_BUG))
  6293. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  6294. return 0;
  6295. #else
  6296. return 0;
  6297. #endif
  6298. }
  6299. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  6300. dma_addr_t mapping, u32 len, u32 flags,
  6301. u32 mss, u32 vlan)
  6302. {
  6303. txbd->addr_hi = ((u64) mapping >> 32);
  6304. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  6305. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  6306. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  6307. }
  6308. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  6309. dma_addr_t map, u32 len, u32 flags,
  6310. u32 mss, u32 vlan)
  6311. {
  6312. struct tg3 *tp = tnapi->tp;
  6313. bool hwbug = false;
  6314. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  6315. hwbug = true;
  6316. if (tg3_4g_overflow_test(map, len))
  6317. hwbug = true;
  6318. if (tg3_4g_tso_overflow_test(tp, map, len, mss))
  6319. hwbug = true;
  6320. if (tg3_40bit_overflow_test(tp, map, len))
  6321. hwbug = true;
  6322. if (tp->dma_limit) {
  6323. u32 prvidx = *entry;
  6324. u32 tmp_flag = flags & ~TXD_FLAG_END;
  6325. while (len > tp->dma_limit && *budget) {
  6326. u32 frag_len = tp->dma_limit;
  6327. len -= tp->dma_limit;
  6328. /* Avoid the 8byte DMA problem */
  6329. if (len <= 8) {
  6330. len += tp->dma_limit / 2;
  6331. frag_len = tp->dma_limit / 2;
  6332. }
  6333. tnapi->tx_buffers[*entry].fragmented = true;
  6334. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6335. frag_len, tmp_flag, mss, vlan);
  6336. *budget -= 1;
  6337. prvidx = *entry;
  6338. *entry = NEXT_TX(*entry);
  6339. map += frag_len;
  6340. }
  6341. if (len) {
  6342. if (*budget) {
  6343. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6344. len, flags, mss, vlan);
  6345. *budget -= 1;
  6346. *entry = NEXT_TX(*entry);
  6347. } else {
  6348. hwbug = true;
  6349. tnapi->tx_buffers[prvidx].fragmented = false;
  6350. }
  6351. }
  6352. } else {
  6353. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  6354. len, flags, mss, vlan);
  6355. *entry = NEXT_TX(*entry);
  6356. }
  6357. return hwbug;
  6358. }
  6359. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  6360. {
  6361. int i;
  6362. struct sk_buff *skb;
  6363. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  6364. skb = txb->skb;
  6365. txb->skb = NULL;
  6366. pci_unmap_single(tnapi->tp->pdev,
  6367. dma_unmap_addr(txb, mapping),
  6368. skb_headlen(skb),
  6369. PCI_DMA_TODEVICE);
  6370. while (txb->fragmented) {
  6371. txb->fragmented = false;
  6372. entry = NEXT_TX(entry);
  6373. txb = &tnapi->tx_buffers[entry];
  6374. }
  6375. for (i = 0; i <= last; i++) {
  6376. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6377. entry = NEXT_TX(entry);
  6378. txb = &tnapi->tx_buffers[entry];
  6379. pci_unmap_page(tnapi->tp->pdev,
  6380. dma_unmap_addr(txb, mapping),
  6381. skb_frag_size(frag), PCI_DMA_TODEVICE);
  6382. while (txb->fragmented) {
  6383. txb->fragmented = false;
  6384. entry = NEXT_TX(entry);
  6385. txb = &tnapi->tx_buffers[entry];
  6386. }
  6387. }
  6388. }
  6389. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  6390. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  6391. struct sk_buff **pskb,
  6392. u32 *entry, u32 *budget,
  6393. u32 base_flags, u32 mss, u32 vlan)
  6394. {
  6395. struct tg3 *tp = tnapi->tp;
  6396. struct sk_buff *new_skb, *skb = *pskb;
  6397. dma_addr_t new_addr = 0;
  6398. int ret = 0;
  6399. if (tg3_asic_rev(tp) != ASIC_REV_5701)
  6400. new_skb = skb_copy(skb, GFP_ATOMIC);
  6401. else {
  6402. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  6403. new_skb = skb_copy_expand(skb,
  6404. skb_headroom(skb) + more_headroom,
  6405. skb_tailroom(skb), GFP_ATOMIC);
  6406. }
  6407. if (!new_skb) {
  6408. ret = -1;
  6409. } else {
  6410. /* New SKB is guaranteed to be linear. */
  6411. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  6412. PCI_DMA_TODEVICE);
  6413. /* Make sure the mapping succeeded */
  6414. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  6415. dev_kfree_skb_any(new_skb);
  6416. ret = -1;
  6417. } else {
  6418. u32 save_entry = *entry;
  6419. base_flags |= TXD_FLAG_END;
  6420. tnapi->tx_buffers[*entry].skb = new_skb;
  6421. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  6422. mapping, new_addr);
  6423. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  6424. new_skb->len, base_flags,
  6425. mss, vlan)) {
  6426. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  6427. dev_kfree_skb_any(new_skb);
  6428. ret = -1;
  6429. }
  6430. }
  6431. }
  6432. dev_consume_skb_any(skb);
  6433. *pskb = new_skb;
  6434. return ret;
  6435. }
  6436. static bool tg3_tso_bug_gso_check(struct tg3_napi *tnapi, struct sk_buff *skb)
  6437. {
  6438. /* Check if we will never have enough descriptors,
  6439. * as gso_segs can be more than current ring size
  6440. */
  6441. return skb_shinfo(skb)->gso_segs < tnapi->tx_pending / 3;
  6442. }
  6443. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  6444. /* Use GSO to workaround all TSO packets that meet HW bug conditions
  6445. * indicated in tg3_tx_frag_set()
  6446. */
  6447. static int tg3_tso_bug(struct tg3 *tp, struct tg3_napi *tnapi,
  6448. struct netdev_queue *txq, struct sk_buff *skb)
  6449. {
  6450. struct sk_buff *segs, *nskb;
  6451. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  6452. /* Estimate the number of fragments in the worst case */
  6453. if (unlikely(tg3_tx_avail(tnapi) <= frag_cnt_est)) {
  6454. netif_tx_stop_queue(txq);
  6455. /* netif_tx_stop_queue() must be done before checking
  6456. * checking tx index in tg3_tx_avail() below, because in
  6457. * tg3_tx(), we update tx index before checking for
  6458. * netif_tx_queue_stopped().
  6459. */
  6460. smp_mb();
  6461. if (tg3_tx_avail(tnapi) <= frag_cnt_est)
  6462. return NETDEV_TX_BUSY;
  6463. netif_tx_wake_queue(txq);
  6464. }
  6465. segs = skb_gso_segment(skb, tp->dev->features &
  6466. ~(NETIF_F_TSO | NETIF_F_TSO6));
  6467. if (IS_ERR(segs) || !segs)
  6468. goto tg3_tso_bug_end;
  6469. do {
  6470. nskb = segs;
  6471. segs = segs->next;
  6472. nskb->next = NULL;
  6473. tg3_start_xmit(nskb, tp->dev);
  6474. } while (segs);
  6475. tg3_tso_bug_end:
  6476. dev_consume_skb_any(skb);
  6477. return NETDEV_TX_OK;
  6478. }
  6479. /* hard_start_xmit for all devices */
  6480. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  6481. {
  6482. struct tg3 *tp = netdev_priv(dev);
  6483. u32 len, entry, base_flags, mss, vlan = 0;
  6484. u32 budget;
  6485. int i = -1, would_hit_hwbug;
  6486. dma_addr_t mapping;
  6487. struct tg3_napi *tnapi;
  6488. struct netdev_queue *txq;
  6489. unsigned int last;
  6490. struct iphdr *iph = NULL;
  6491. struct tcphdr *tcph = NULL;
  6492. __sum16 tcp_csum = 0, ip_csum = 0;
  6493. __be16 ip_tot_len = 0;
  6494. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  6495. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  6496. if (tg3_flag(tp, ENABLE_TSS))
  6497. tnapi++;
  6498. budget = tg3_tx_avail(tnapi);
  6499. /* We are running in BH disabled context with netif_tx_lock
  6500. * and TX reclaim runs via tp->napi.poll inside of a software
  6501. * interrupt. Furthermore, IRQ processing runs lockless so we have
  6502. * no IRQ context deadlocks to worry about either. Rejoice!
  6503. */
  6504. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  6505. if (!netif_tx_queue_stopped(txq)) {
  6506. netif_tx_stop_queue(txq);
  6507. /* This is a hard error, log it. */
  6508. netdev_err(dev,
  6509. "BUG! Tx Ring full when queue awake!\n");
  6510. }
  6511. return NETDEV_TX_BUSY;
  6512. }
  6513. entry = tnapi->tx_prod;
  6514. base_flags = 0;
  6515. mss = skb_shinfo(skb)->gso_size;
  6516. if (mss) {
  6517. u32 tcp_opt_len, hdr_len;
  6518. if (skb_cow_head(skb, 0))
  6519. goto drop;
  6520. iph = ip_hdr(skb);
  6521. tcp_opt_len = tcp_optlen(skb);
  6522. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  6523. /* HW/FW can not correctly segment packets that have been
  6524. * vlan encapsulated.
  6525. */
  6526. if (skb->protocol == htons(ETH_P_8021Q) ||
  6527. skb->protocol == htons(ETH_P_8021AD)) {
  6528. if (tg3_tso_bug_gso_check(tnapi, skb))
  6529. return tg3_tso_bug(tp, tnapi, txq, skb);
  6530. goto drop;
  6531. }
  6532. if (!skb_is_gso_v6(skb)) {
  6533. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  6534. tg3_flag(tp, TSO_BUG)) {
  6535. if (tg3_tso_bug_gso_check(tnapi, skb))
  6536. return tg3_tso_bug(tp, tnapi, txq, skb);
  6537. goto drop;
  6538. }
  6539. ip_csum = iph->check;
  6540. ip_tot_len = iph->tot_len;
  6541. iph->check = 0;
  6542. iph->tot_len = htons(mss + hdr_len);
  6543. }
  6544. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  6545. TXD_FLAG_CPU_POST_DMA);
  6546. tcph = tcp_hdr(skb);
  6547. tcp_csum = tcph->check;
  6548. if (tg3_flag(tp, HW_TSO_1) ||
  6549. tg3_flag(tp, HW_TSO_2) ||
  6550. tg3_flag(tp, HW_TSO_3)) {
  6551. tcph->check = 0;
  6552. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  6553. } else {
  6554. tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
  6555. 0, IPPROTO_TCP, 0);
  6556. }
  6557. if (tg3_flag(tp, HW_TSO_3)) {
  6558. mss |= (hdr_len & 0xc) << 12;
  6559. if (hdr_len & 0x10)
  6560. base_flags |= 0x00000010;
  6561. base_flags |= (hdr_len & 0x3e0) << 5;
  6562. } else if (tg3_flag(tp, HW_TSO_2))
  6563. mss |= hdr_len << 9;
  6564. else if (tg3_flag(tp, HW_TSO_1) ||
  6565. tg3_asic_rev(tp) == ASIC_REV_5705) {
  6566. if (tcp_opt_len || iph->ihl > 5) {
  6567. int tsflags;
  6568. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6569. mss |= (tsflags << 11);
  6570. }
  6571. } else {
  6572. if (tcp_opt_len || iph->ihl > 5) {
  6573. int tsflags;
  6574. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  6575. base_flags |= tsflags << 12;
  6576. }
  6577. }
  6578. } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
  6579. /* HW/FW can not correctly checksum packets that have been
  6580. * vlan encapsulated.
  6581. */
  6582. if (skb->protocol == htons(ETH_P_8021Q) ||
  6583. skb->protocol == htons(ETH_P_8021AD)) {
  6584. if (skb_checksum_help(skb))
  6585. goto drop;
  6586. } else {
  6587. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  6588. }
  6589. }
  6590. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  6591. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  6592. base_flags |= TXD_FLAG_JMB_PKT;
  6593. if (skb_vlan_tag_present(skb)) {
  6594. base_flags |= TXD_FLAG_VLAN;
  6595. vlan = skb_vlan_tag_get(skb);
  6596. }
  6597. if ((unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) &&
  6598. tg3_flag(tp, TX_TSTAMP_EN)) {
  6599. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  6600. base_flags |= TXD_FLAG_HWTSTAMP;
  6601. }
  6602. len = skb_headlen(skb);
  6603. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  6604. if (pci_dma_mapping_error(tp->pdev, mapping))
  6605. goto drop;
  6606. tnapi->tx_buffers[entry].skb = skb;
  6607. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  6608. would_hit_hwbug = 0;
  6609. if (tg3_flag(tp, 5701_DMA_BUG))
  6610. would_hit_hwbug = 1;
  6611. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  6612. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  6613. mss, vlan)) {
  6614. would_hit_hwbug = 1;
  6615. } else if (skb_shinfo(skb)->nr_frags > 0) {
  6616. u32 tmp_mss = mss;
  6617. if (!tg3_flag(tp, HW_TSO_1) &&
  6618. !tg3_flag(tp, HW_TSO_2) &&
  6619. !tg3_flag(tp, HW_TSO_3))
  6620. tmp_mss = 0;
  6621. /* Now loop through additional data
  6622. * fragments, and queue them.
  6623. */
  6624. last = skb_shinfo(skb)->nr_frags - 1;
  6625. for (i = 0; i <= last; i++) {
  6626. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6627. len = skb_frag_size(frag);
  6628. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  6629. len, DMA_TO_DEVICE);
  6630. tnapi->tx_buffers[entry].skb = NULL;
  6631. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  6632. mapping);
  6633. if (dma_mapping_error(&tp->pdev->dev, mapping))
  6634. goto dma_error;
  6635. if (!budget ||
  6636. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  6637. len, base_flags |
  6638. ((i == last) ? TXD_FLAG_END : 0),
  6639. tmp_mss, vlan)) {
  6640. would_hit_hwbug = 1;
  6641. break;
  6642. }
  6643. }
  6644. }
  6645. if (would_hit_hwbug) {
  6646. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  6647. if (mss && tg3_tso_bug_gso_check(tnapi, skb)) {
  6648. /* If it's a TSO packet, do GSO instead of
  6649. * allocating and copying to a large linear SKB
  6650. */
  6651. if (ip_tot_len) {
  6652. iph->check = ip_csum;
  6653. iph->tot_len = ip_tot_len;
  6654. }
  6655. tcph->check = tcp_csum;
  6656. return tg3_tso_bug(tp, tnapi, txq, skb);
  6657. }
  6658. /* If the workaround fails due to memory/mapping
  6659. * failure, silently drop this packet.
  6660. */
  6661. entry = tnapi->tx_prod;
  6662. budget = tg3_tx_avail(tnapi);
  6663. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  6664. base_flags, mss, vlan))
  6665. goto drop_nofree;
  6666. }
  6667. skb_tx_timestamp(skb);
  6668. netdev_tx_sent_queue(txq, skb->len);
  6669. /* Sync BD data before updating mailbox */
  6670. wmb();
  6671. tnapi->tx_prod = entry;
  6672. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  6673. netif_tx_stop_queue(txq);
  6674. /* netif_tx_stop_queue() must be done before checking
  6675. * checking tx index in tg3_tx_avail() below, because in
  6676. * tg3_tx(), we update tx index before checking for
  6677. * netif_tx_queue_stopped().
  6678. */
  6679. smp_mb();
  6680. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  6681. netif_tx_wake_queue(txq);
  6682. }
  6683. if (!skb->xmit_more || netif_xmit_stopped(txq)) {
  6684. /* Packets are ready, update Tx producer idx on card. */
  6685. tw32_tx_mbox(tnapi->prodmbox, entry);
  6686. mmiowb();
  6687. }
  6688. return NETDEV_TX_OK;
  6689. dma_error:
  6690. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  6691. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  6692. drop:
  6693. dev_kfree_skb_any(skb);
  6694. drop_nofree:
  6695. tp->tx_dropped++;
  6696. return NETDEV_TX_OK;
  6697. }
  6698. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  6699. {
  6700. if (enable) {
  6701. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  6702. MAC_MODE_PORT_MODE_MASK);
  6703. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  6704. if (!tg3_flag(tp, 5705_PLUS))
  6705. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6706. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  6707. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  6708. else
  6709. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6710. } else {
  6711. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  6712. if (tg3_flag(tp, 5705_PLUS) ||
  6713. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  6714. tg3_asic_rev(tp) == ASIC_REV_5700)
  6715. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6716. }
  6717. tw32(MAC_MODE, tp->mac_mode);
  6718. udelay(40);
  6719. }
  6720. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  6721. {
  6722. u32 val, bmcr, mac_mode, ptest = 0;
  6723. tg3_phy_toggle_apd(tp, false);
  6724. tg3_phy_toggle_automdix(tp, false);
  6725. if (extlpbk && tg3_phy_set_extloopbk(tp))
  6726. return -EIO;
  6727. bmcr = BMCR_FULLDPLX;
  6728. switch (speed) {
  6729. case SPEED_10:
  6730. break;
  6731. case SPEED_100:
  6732. bmcr |= BMCR_SPEED100;
  6733. break;
  6734. case SPEED_1000:
  6735. default:
  6736. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  6737. speed = SPEED_100;
  6738. bmcr |= BMCR_SPEED100;
  6739. } else {
  6740. speed = SPEED_1000;
  6741. bmcr |= BMCR_SPEED1000;
  6742. }
  6743. }
  6744. if (extlpbk) {
  6745. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  6746. tg3_readphy(tp, MII_CTRL1000, &val);
  6747. val |= CTL1000_AS_MASTER |
  6748. CTL1000_ENABLE_MASTER;
  6749. tg3_writephy(tp, MII_CTRL1000, val);
  6750. } else {
  6751. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  6752. MII_TG3_FET_PTEST_TRIM_2;
  6753. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  6754. }
  6755. } else
  6756. bmcr |= BMCR_LOOPBACK;
  6757. tg3_writephy(tp, MII_BMCR, bmcr);
  6758. /* The write needs to be flushed for the FETs */
  6759. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  6760. tg3_readphy(tp, MII_BMCR, &bmcr);
  6761. udelay(40);
  6762. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  6763. tg3_asic_rev(tp) == ASIC_REV_5785) {
  6764. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  6765. MII_TG3_FET_PTEST_FRC_TX_LINK |
  6766. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  6767. /* The write needs to be flushed for the AC131 */
  6768. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  6769. }
  6770. /* Reset to prevent losing 1st rx packet intermittently */
  6771. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  6772. tg3_flag(tp, 5780_CLASS)) {
  6773. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6774. udelay(10);
  6775. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6776. }
  6777. mac_mode = tp->mac_mode &
  6778. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  6779. if (speed == SPEED_1000)
  6780. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6781. else
  6782. mac_mode |= MAC_MODE_PORT_MODE_MII;
  6783. if (tg3_asic_rev(tp) == ASIC_REV_5700) {
  6784. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  6785. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  6786. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6787. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  6788. mac_mode |= MAC_MODE_LINK_POLARITY;
  6789. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  6790. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  6791. }
  6792. tw32(MAC_MODE, mac_mode);
  6793. udelay(40);
  6794. return 0;
  6795. }
  6796. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  6797. {
  6798. struct tg3 *tp = netdev_priv(dev);
  6799. if (features & NETIF_F_LOOPBACK) {
  6800. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  6801. return;
  6802. spin_lock_bh(&tp->lock);
  6803. tg3_mac_loopback(tp, true);
  6804. netif_carrier_on(tp->dev);
  6805. spin_unlock_bh(&tp->lock);
  6806. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  6807. } else {
  6808. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  6809. return;
  6810. spin_lock_bh(&tp->lock);
  6811. tg3_mac_loopback(tp, false);
  6812. /* Force link status check */
  6813. tg3_setup_phy(tp, true);
  6814. spin_unlock_bh(&tp->lock);
  6815. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  6816. }
  6817. }
  6818. static netdev_features_t tg3_fix_features(struct net_device *dev,
  6819. netdev_features_t features)
  6820. {
  6821. struct tg3 *tp = netdev_priv(dev);
  6822. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  6823. features &= ~NETIF_F_ALL_TSO;
  6824. return features;
  6825. }
  6826. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  6827. {
  6828. netdev_features_t changed = dev->features ^ features;
  6829. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  6830. tg3_set_loopback(dev, features);
  6831. return 0;
  6832. }
  6833. static void tg3_rx_prodring_free(struct tg3 *tp,
  6834. struct tg3_rx_prodring_set *tpr)
  6835. {
  6836. int i;
  6837. if (tpr != &tp->napi[0].prodring) {
  6838. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  6839. i = (i + 1) & tp->rx_std_ring_mask)
  6840. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6841. tp->rx_pkt_map_sz);
  6842. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  6843. for (i = tpr->rx_jmb_cons_idx;
  6844. i != tpr->rx_jmb_prod_idx;
  6845. i = (i + 1) & tp->rx_jmb_ring_mask) {
  6846. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6847. TG3_RX_JMB_MAP_SZ);
  6848. }
  6849. }
  6850. return;
  6851. }
  6852. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  6853. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6854. tp->rx_pkt_map_sz);
  6855. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6856. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  6857. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6858. TG3_RX_JMB_MAP_SZ);
  6859. }
  6860. }
  6861. /* Initialize rx rings for packet processing.
  6862. *
  6863. * The chip has been shut down and the driver detached from
  6864. * the networking, so no interrupts or new tx packets will
  6865. * end up in the driver. tp->{tx,}lock are held and thus
  6866. * we may not sleep.
  6867. */
  6868. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  6869. struct tg3_rx_prodring_set *tpr)
  6870. {
  6871. u32 i, rx_pkt_dma_sz;
  6872. tpr->rx_std_cons_idx = 0;
  6873. tpr->rx_std_prod_idx = 0;
  6874. tpr->rx_jmb_cons_idx = 0;
  6875. tpr->rx_jmb_prod_idx = 0;
  6876. if (tpr != &tp->napi[0].prodring) {
  6877. memset(&tpr->rx_std_buffers[0], 0,
  6878. TG3_RX_STD_BUFF_RING_SIZE(tp));
  6879. if (tpr->rx_jmb_buffers)
  6880. memset(&tpr->rx_jmb_buffers[0], 0,
  6881. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  6882. goto done;
  6883. }
  6884. /* Zero out all descriptors. */
  6885. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  6886. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  6887. if (tg3_flag(tp, 5780_CLASS) &&
  6888. tp->dev->mtu > ETH_DATA_LEN)
  6889. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  6890. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  6891. /* Initialize invariants of the rings, we only set this
  6892. * stuff once. This works because the card does not
  6893. * write into the rx buffer posting rings.
  6894. */
  6895. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  6896. struct tg3_rx_buffer_desc *rxd;
  6897. rxd = &tpr->rx_std[i];
  6898. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6899. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6900. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6901. (i << RXD_OPAQUE_INDEX_SHIFT));
  6902. }
  6903. /* Now allocate fresh SKBs for each rx ring. */
  6904. for (i = 0; i < tp->rx_pending; i++) {
  6905. unsigned int frag_size;
  6906. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
  6907. &frag_size) < 0) {
  6908. netdev_warn(tp->dev,
  6909. "Using a smaller RX standard ring. Only "
  6910. "%d out of %d buffers were allocated "
  6911. "successfully\n", i, tp->rx_pending);
  6912. if (i == 0)
  6913. goto initfail;
  6914. tp->rx_pending = i;
  6915. break;
  6916. }
  6917. }
  6918. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6919. goto done;
  6920. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6921. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6922. goto done;
  6923. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6924. struct tg3_rx_buffer_desc *rxd;
  6925. rxd = &tpr->rx_jmb[i].std;
  6926. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6927. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6928. RXD_FLAG_JUMBO;
  6929. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6930. (i << RXD_OPAQUE_INDEX_SHIFT));
  6931. }
  6932. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6933. unsigned int frag_size;
  6934. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
  6935. &frag_size) < 0) {
  6936. netdev_warn(tp->dev,
  6937. "Using a smaller RX jumbo ring. Only %d "
  6938. "out of %d buffers were allocated "
  6939. "successfully\n", i, tp->rx_jumbo_pending);
  6940. if (i == 0)
  6941. goto initfail;
  6942. tp->rx_jumbo_pending = i;
  6943. break;
  6944. }
  6945. }
  6946. done:
  6947. return 0;
  6948. initfail:
  6949. tg3_rx_prodring_free(tp, tpr);
  6950. return -ENOMEM;
  6951. }
  6952. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6953. struct tg3_rx_prodring_set *tpr)
  6954. {
  6955. kfree(tpr->rx_std_buffers);
  6956. tpr->rx_std_buffers = NULL;
  6957. kfree(tpr->rx_jmb_buffers);
  6958. tpr->rx_jmb_buffers = NULL;
  6959. if (tpr->rx_std) {
  6960. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6961. tpr->rx_std, tpr->rx_std_mapping);
  6962. tpr->rx_std = NULL;
  6963. }
  6964. if (tpr->rx_jmb) {
  6965. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6966. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6967. tpr->rx_jmb = NULL;
  6968. }
  6969. }
  6970. static int tg3_rx_prodring_init(struct tg3 *tp,
  6971. struct tg3_rx_prodring_set *tpr)
  6972. {
  6973. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6974. GFP_KERNEL);
  6975. if (!tpr->rx_std_buffers)
  6976. return -ENOMEM;
  6977. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6978. TG3_RX_STD_RING_BYTES(tp),
  6979. &tpr->rx_std_mapping,
  6980. GFP_KERNEL);
  6981. if (!tpr->rx_std)
  6982. goto err_out;
  6983. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6984. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6985. GFP_KERNEL);
  6986. if (!tpr->rx_jmb_buffers)
  6987. goto err_out;
  6988. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6989. TG3_RX_JMB_RING_BYTES(tp),
  6990. &tpr->rx_jmb_mapping,
  6991. GFP_KERNEL);
  6992. if (!tpr->rx_jmb)
  6993. goto err_out;
  6994. }
  6995. return 0;
  6996. err_out:
  6997. tg3_rx_prodring_fini(tp, tpr);
  6998. return -ENOMEM;
  6999. }
  7000. /* Free up pending packets in all rx/tx rings.
  7001. *
  7002. * The chip has been shut down and the driver detached from
  7003. * the networking, so no interrupts or new tx packets will
  7004. * end up in the driver. tp->{tx,}lock is not held and we are not
  7005. * in an interrupt context and thus may sleep.
  7006. */
  7007. static void tg3_free_rings(struct tg3 *tp)
  7008. {
  7009. int i, j;
  7010. for (j = 0; j < tp->irq_cnt; j++) {
  7011. struct tg3_napi *tnapi = &tp->napi[j];
  7012. tg3_rx_prodring_free(tp, &tnapi->prodring);
  7013. if (!tnapi->tx_buffers)
  7014. continue;
  7015. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  7016. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  7017. if (!skb)
  7018. continue;
  7019. tg3_tx_skb_unmap(tnapi, i,
  7020. skb_shinfo(skb)->nr_frags - 1);
  7021. dev_consume_skb_any(skb);
  7022. }
  7023. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  7024. }
  7025. }
  7026. /* Initialize tx/rx rings for packet processing.
  7027. *
  7028. * The chip has been shut down and the driver detached from
  7029. * the networking, so no interrupts or new tx packets will
  7030. * end up in the driver. tp->{tx,}lock are held and thus
  7031. * we may not sleep.
  7032. */
  7033. static int tg3_init_rings(struct tg3 *tp)
  7034. {
  7035. int i;
  7036. /* Free up all the SKBs. */
  7037. tg3_free_rings(tp);
  7038. for (i = 0; i < tp->irq_cnt; i++) {
  7039. struct tg3_napi *tnapi = &tp->napi[i];
  7040. tnapi->last_tag = 0;
  7041. tnapi->last_irq_tag = 0;
  7042. tnapi->hw_status->status = 0;
  7043. tnapi->hw_status->status_tag = 0;
  7044. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7045. tnapi->tx_prod = 0;
  7046. tnapi->tx_cons = 0;
  7047. if (tnapi->tx_ring)
  7048. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  7049. tnapi->rx_rcb_ptr = 0;
  7050. if (tnapi->rx_rcb)
  7051. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  7052. if (tnapi->prodring.rx_std &&
  7053. tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  7054. tg3_free_rings(tp);
  7055. return -ENOMEM;
  7056. }
  7057. }
  7058. return 0;
  7059. }
  7060. static void tg3_mem_tx_release(struct tg3 *tp)
  7061. {
  7062. int i;
  7063. for (i = 0; i < tp->irq_max; i++) {
  7064. struct tg3_napi *tnapi = &tp->napi[i];
  7065. if (tnapi->tx_ring) {
  7066. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  7067. tnapi->tx_ring, tnapi->tx_desc_mapping);
  7068. tnapi->tx_ring = NULL;
  7069. }
  7070. kfree(tnapi->tx_buffers);
  7071. tnapi->tx_buffers = NULL;
  7072. }
  7073. }
  7074. static int tg3_mem_tx_acquire(struct tg3 *tp)
  7075. {
  7076. int i;
  7077. struct tg3_napi *tnapi = &tp->napi[0];
  7078. /* If multivector TSS is enabled, vector 0 does not handle
  7079. * tx interrupts. Don't allocate any resources for it.
  7080. */
  7081. if (tg3_flag(tp, ENABLE_TSS))
  7082. tnapi++;
  7083. for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
  7084. tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
  7085. TG3_TX_RING_SIZE, GFP_KERNEL);
  7086. if (!tnapi->tx_buffers)
  7087. goto err_out;
  7088. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  7089. TG3_TX_RING_BYTES,
  7090. &tnapi->tx_desc_mapping,
  7091. GFP_KERNEL);
  7092. if (!tnapi->tx_ring)
  7093. goto err_out;
  7094. }
  7095. return 0;
  7096. err_out:
  7097. tg3_mem_tx_release(tp);
  7098. return -ENOMEM;
  7099. }
  7100. static void tg3_mem_rx_release(struct tg3 *tp)
  7101. {
  7102. int i;
  7103. for (i = 0; i < tp->irq_max; i++) {
  7104. struct tg3_napi *tnapi = &tp->napi[i];
  7105. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  7106. if (!tnapi->rx_rcb)
  7107. continue;
  7108. dma_free_coherent(&tp->pdev->dev,
  7109. TG3_RX_RCB_RING_BYTES(tp),
  7110. tnapi->rx_rcb,
  7111. tnapi->rx_rcb_mapping);
  7112. tnapi->rx_rcb = NULL;
  7113. }
  7114. }
  7115. static int tg3_mem_rx_acquire(struct tg3 *tp)
  7116. {
  7117. unsigned int i, limit;
  7118. limit = tp->rxq_cnt;
  7119. /* If RSS is enabled, we need a (dummy) producer ring
  7120. * set on vector zero. This is the true hw prodring.
  7121. */
  7122. if (tg3_flag(tp, ENABLE_RSS))
  7123. limit++;
  7124. for (i = 0; i < limit; i++) {
  7125. struct tg3_napi *tnapi = &tp->napi[i];
  7126. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  7127. goto err_out;
  7128. /* If multivector RSS is enabled, vector 0
  7129. * does not handle rx or tx interrupts.
  7130. * Don't allocate any resources for it.
  7131. */
  7132. if (!i && tg3_flag(tp, ENABLE_RSS))
  7133. continue;
  7134. tnapi->rx_rcb = dma_zalloc_coherent(&tp->pdev->dev,
  7135. TG3_RX_RCB_RING_BYTES(tp),
  7136. &tnapi->rx_rcb_mapping,
  7137. GFP_KERNEL);
  7138. if (!tnapi->rx_rcb)
  7139. goto err_out;
  7140. }
  7141. return 0;
  7142. err_out:
  7143. tg3_mem_rx_release(tp);
  7144. return -ENOMEM;
  7145. }
  7146. /*
  7147. * Must not be invoked with interrupt sources disabled and
  7148. * the hardware shutdown down.
  7149. */
  7150. static void tg3_free_consistent(struct tg3 *tp)
  7151. {
  7152. int i;
  7153. for (i = 0; i < tp->irq_cnt; i++) {
  7154. struct tg3_napi *tnapi = &tp->napi[i];
  7155. if (tnapi->hw_status) {
  7156. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  7157. tnapi->hw_status,
  7158. tnapi->status_mapping);
  7159. tnapi->hw_status = NULL;
  7160. }
  7161. }
  7162. tg3_mem_rx_release(tp);
  7163. tg3_mem_tx_release(tp);
  7164. /* Protect tg3_get_stats64() from reading freed tp->hw_stats. */
  7165. tg3_full_lock(tp, 0);
  7166. if (tp->hw_stats) {
  7167. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  7168. tp->hw_stats, tp->stats_mapping);
  7169. tp->hw_stats = NULL;
  7170. }
  7171. tg3_full_unlock(tp);
  7172. }
  7173. /*
  7174. * Must not be invoked with interrupt sources disabled and
  7175. * the hardware shutdown down. Can sleep.
  7176. */
  7177. static int tg3_alloc_consistent(struct tg3 *tp)
  7178. {
  7179. int i;
  7180. tp->hw_stats = dma_zalloc_coherent(&tp->pdev->dev,
  7181. sizeof(struct tg3_hw_stats),
  7182. &tp->stats_mapping, GFP_KERNEL);
  7183. if (!tp->hw_stats)
  7184. goto err_out;
  7185. for (i = 0; i < tp->irq_cnt; i++) {
  7186. struct tg3_napi *tnapi = &tp->napi[i];
  7187. struct tg3_hw_status *sblk;
  7188. tnapi->hw_status = dma_zalloc_coherent(&tp->pdev->dev,
  7189. TG3_HW_STATUS_SIZE,
  7190. &tnapi->status_mapping,
  7191. GFP_KERNEL);
  7192. if (!tnapi->hw_status)
  7193. goto err_out;
  7194. sblk = tnapi->hw_status;
  7195. if (tg3_flag(tp, ENABLE_RSS)) {
  7196. u16 *prodptr = NULL;
  7197. /*
  7198. * When RSS is enabled, the status block format changes
  7199. * slightly. The "rx_jumbo_consumer", "reserved",
  7200. * and "rx_mini_consumer" members get mapped to the
  7201. * other three rx return ring producer indexes.
  7202. */
  7203. switch (i) {
  7204. case 1:
  7205. prodptr = &sblk->idx[0].rx_producer;
  7206. break;
  7207. case 2:
  7208. prodptr = &sblk->rx_jumbo_consumer;
  7209. break;
  7210. case 3:
  7211. prodptr = &sblk->reserved;
  7212. break;
  7213. case 4:
  7214. prodptr = &sblk->rx_mini_consumer;
  7215. break;
  7216. }
  7217. tnapi->rx_rcb_prod_idx = prodptr;
  7218. } else {
  7219. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  7220. }
  7221. }
  7222. if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
  7223. goto err_out;
  7224. return 0;
  7225. err_out:
  7226. tg3_free_consistent(tp);
  7227. return -ENOMEM;
  7228. }
  7229. #define MAX_WAIT_CNT 1000
  7230. /* To stop a block, clear the enable bit and poll till it
  7231. * clears. tp->lock is held.
  7232. */
  7233. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, bool silent)
  7234. {
  7235. unsigned int i;
  7236. u32 val;
  7237. if (tg3_flag(tp, 5705_PLUS)) {
  7238. switch (ofs) {
  7239. case RCVLSC_MODE:
  7240. case DMAC_MODE:
  7241. case MBFREE_MODE:
  7242. case BUFMGR_MODE:
  7243. case MEMARB_MODE:
  7244. /* We can't enable/disable these bits of the
  7245. * 5705/5750, just say success.
  7246. */
  7247. return 0;
  7248. default:
  7249. break;
  7250. }
  7251. }
  7252. val = tr32(ofs);
  7253. val &= ~enable_bit;
  7254. tw32_f(ofs, val);
  7255. for (i = 0; i < MAX_WAIT_CNT; i++) {
  7256. if (pci_channel_offline(tp->pdev)) {
  7257. dev_err(&tp->pdev->dev,
  7258. "tg3_stop_block device offline, "
  7259. "ofs=%lx enable_bit=%x\n",
  7260. ofs, enable_bit);
  7261. return -ENODEV;
  7262. }
  7263. udelay(100);
  7264. val = tr32(ofs);
  7265. if ((val & enable_bit) == 0)
  7266. break;
  7267. }
  7268. if (i == MAX_WAIT_CNT && !silent) {
  7269. dev_err(&tp->pdev->dev,
  7270. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  7271. ofs, enable_bit);
  7272. return -ENODEV;
  7273. }
  7274. return 0;
  7275. }
  7276. /* tp->lock is held. */
  7277. static int tg3_abort_hw(struct tg3 *tp, bool silent)
  7278. {
  7279. int i, err;
  7280. tg3_disable_ints(tp);
  7281. if (pci_channel_offline(tp->pdev)) {
  7282. tp->rx_mode &= ~(RX_MODE_ENABLE | TX_MODE_ENABLE);
  7283. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  7284. err = -ENODEV;
  7285. goto err_no_dev;
  7286. }
  7287. tp->rx_mode &= ~RX_MODE_ENABLE;
  7288. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7289. udelay(10);
  7290. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  7291. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  7292. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  7293. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  7294. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  7295. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  7296. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  7297. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  7298. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  7299. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  7300. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  7301. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  7302. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  7303. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  7304. tw32_f(MAC_MODE, tp->mac_mode);
  7305. udelay(40);
  7306. tp->tx_mode &= ~TX_MODE_ENABLE;
  7307. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7308. for (i = 0; i < MAX_WAIT_CNT; i++) {
  7309. udelay(100);
  7310. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  7311. break;
  7312. }
  7313. if (i >= MAX_WAIT_CNT) {
  7314. dev_err(&tp->pdev->dev,
  7315. "%s timed out, TX_MODE_ENABLE will not clear "
  7316. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  7317. err |= -ENODEV;
  7318. }
  7319. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  7320. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  7321. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  7322. tw32(FTQ_RESET, 0xffffffff);
  7323. tw32(FTQ_RESET, 0x00000000);
  7324. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  7325. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  7326. err_no_dev:
  7327. for (i = 0; i < tp->irq_cnt; i++) {
  7328. struct tg3_napi *tnapi = &tp->napi[i];
  7329. if (tnapi->hw_status)
  7330. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7331. }
  7332. return err;
  7333. }
  7334. /* Save PCI command register before chip reset */
  7335. static void tg3_save_pci_state(struct tg3 *tp)
  7336. {
  7337. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  7338. }
  7339. /* Restore PCI state after chip reset */
  7340. static void tg3_restore_pci_state(struct tg3 *tp)
  7341. {
  7342. u32 val;
  7343. /* Re-enable indirect register accesses. */
  7344. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  7345. tp->misc_host_ctrl);
  7346. /* Set MAX PCI retry to zero. */
  7347. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  7348. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  7349. tg3_flag(tp, PCIX_MODE))
  7350. val |= PCISTATE_RETRY_SAME_DMA;
  7351. /* Allow reads and writes to the APE register and memory space. */
  7352. if (tg3_flag(tp, ENABLE_APE))
  7353. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7354. PCISTATE_ALLOW_APE_SHMEM_WR |
  7355. PCISTATE_ALLOW_APE_PSPACE_WR;
  7356. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  7357. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  7358. if (!tg3_flag(tp, PCI_EXPRESS)) {
  7359. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  7360. tp->pci_cacheline_sz);
  7361. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  7362. tp->pci_lat_timer);
  7363. }
  7364. /* Make sure PCI-X relaxed ordering bit is clear. */
  7365. if (tg3_flag(tp, PCIX_MODE)) {
  7366. u16 pcix_cmd;
  7367. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7368. &pcix_cmd);
  7369. pcix_cmd &= ~PCI_X_CMD_ERO;
  7370. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7371. pcix_cmd);
  7372. }
  7373. if (tg3_flag(tp, 5780_CLASS)) {
  7374. /* Chip reset on 5780 will reset MSI enable bit,
  7375. * so need to restore it.
  7376. */
  7377. if (tg3_flag(tp, USING_MSI)) {
  7378. u16 ctrl;
  7379. pci_read_config_word(tp->pdev,
  7380. tp->msi_cap + PCI_MSI_FLAGS,
  7381. &ctrl);
  7382. pci_write_config_word(tp->pdev,
  7383. tp->msi_cap + PCI_MSI_FLAGS,
  7384. ctrl | PCI_MSI_FLAGS_ENABLE);
  7385. val = tr32(MSGINT_MODE);
  7386. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  7387. }
  7388. }
  7389. }
  7390. static void tg3_override_clk(struct tg3 *tp)
  7391. {
  7392. u32 val;
  7393. switch (tg3_asic_rev(tp)) {
  7394. case ASIC_REV_5717:
  7395. val = tr32(TG3_CPMU_CLCK_ORIDE_ENABLE);
  7396. tw32(TG3_CPMU_CLCK_ORIDE_ENABLE, val |
  7397. TG3_CPMU_MAC_ORIDE_ENABLE);
  7398. break;
  7399. case ASIC_REV_5719:
  7400. case ASIC_REV_5720:
  7401. tw32(TG3_CPMU_CLCK_ORIDE, CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  7402. break;
  7403. default:
  7404. return;
  7405. }
  7406. }
  7407. static void tg3_restore_clk(struct tg3 *tp)
  7408. {
  7409. u32 val;
  7410. switch (tg3_asic_rev(tp)) {
  7411. case ASIC_REV_5717:
  7412. val = tr32(TG3_CPMU_CLCK_ORIDE_ENABLE);
  7413. tw32(TG3_CPMU_CLCK_ORIDE_ENABLE,
  7414. val & ~TG3_CPMU_MAC_ORIDE_ENABLE);
  7415. break;
  7416. case ASIC_REV_5719:
  7417. case ASIC_REV_5720:
  7418. val = tr32(TG3_CPMU_CLCK_ORIDE);
  7419. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  7420. break;
  7421. default:
  7422. return;
  7423. }
  7424. }
  7425. /* tp->lock is held. */
  7426. static int tg3_chip_reset(struct tg3 *tp)
  7427. __releases(tp->lock)
  7428. __acquires(tp->lock)
  7429. {
  7430. u32 val;
  7431. void (*write_op)(struct tg3 *, u32, u32);
  7432. int i, err;
  7433. if (!pci_device_is_present(tp->pdev))
  7434. return -ENODEV;
  7435. tg3_nvram_lock(tp);
  7436. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  7437. /* No matching tg3_nvram_unlock() after this because
  7438. * chip reset below will undo the nvram lock.
  7439. */
  7440. tp->nvram_lock_cnt = 0;
  7441. /* GRC_MISC_CFG core clock reset will clear the memory
  7442. * enable bit in PCI register 4 and the MSI enable bit
  7443. * on some chips, so we save relevant registers here.
  7444. */
  7445. tg3_save_pci_state(tp);
  7446. if (tg3_asic_rev(tp) == ASIC_REV_5752 ||
  7447. tg3_flag(tp, 5755_PLUS))
  7448. tw32(GRC_FASTBOOT_PC, 0);
  7449. /*
  7450. * We must avoid the readl() that normally takes place.
  7451. * It locks machines, causes machine checks, and other
  7452. * fun things. So, temporarily disable the 5701
  7453. * hardware workaround, while we do the reset.
  7454. */
  7455. write_op = tp->write32;
  7456. if (write_op == tg3_write_flush_reg32)
  7457. tp->write32 = tg3_write32;
  7458. /* Prevent the irq handler from reading or writing PCI registers
  7459. * during chip reset when the memory enable bit in the PCI command
  7460. * register may be cleared. The chip does not generate interrupt
  7461. * at this time, but the irq handler may still be called due to irq
  7462. * sharing or irqpoll.
  7463. */
  7464. tg3_flag_set(tp, CHIP_RESETTING);
  7465. for (i = 0; i < tp->irq_cnt; i++) {
  7466. struct tg3_napi *tnapi = &tp->napi[i];
  7467. if (tnapi->hw_status) {
  7468. tnapi->hw_status->status = 0;
  7469. tnapi->hw_status->status_tag = 0;
  7470. }
  7471. tnapi->last_tag = 0;
  7472. tnapi->last_irq_tag = 0;
  7473. }
  7474. smp_mb();
  7475. tg3_full_unlock(tp);
  7476. for (i = 0; i < tp->irq_cnt; i++)
  7477. synchronize_irq(tp->napi[i].irq_vec);
  7478. tg3_full_lock(tp, 0);
  7479. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  7480. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7481. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7482. }
  7483. /* do the reset */
  7484. val = GRC_MISC_CFG_CORECLK_RESET;
  7485. if (tg3_flag(tp, PCI_EXPRESS)) {
  7486. /* Force PCIe 1.0a mode */
  7487. if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
  7488. !tg3_flag(tp, 57765_PLUS) &&
  7489. tr32(TG3_PCIE_PHY_TSTCTL) ==
  7490. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  7491. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  7492. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0) {
  7493. tw32(GRC_MISC_CFG, (1 << 29));
  7494. val |= (1 << 29);
  7495. }
  7496. }
  7497. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  7498. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  7499. tw32(GRC_VCPU_EXT_CTRL,
  7500. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  7501. }
  7502. /* Set the clock to the highest frequency to avoid timeouts. With link
  7503. * aware mode, the clock speed could be slow and bootcode does not
  7504. * complete within the expected time. Override the clock to allow the
  7505. * bootcode to finish sooner and then restore it.
  7506. */
  7507. tg3_override_clk(tp);
  7508. /* Manage gphy power for all CPMU absent PCIe devices. */
  7509. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  7510. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  7511. tw32(GRC_MISC_CFG, val);
  7512. /* restore 5701 hardware bug workaround write method */
  7513. tp->write32 = write_op;
  7514. /* Unfortunately, we have to delay before the PCI read back.
  7515. * Some 575X chips even will not respond to a PCI cfg access
  7516. * when the reset command is given to the chip.
  7517. *
  7518. * How do these hardware designers expect things to work
  7519. * properly if the PCI write is posted for a long period
  7520. * of time? It is always necessary to have some method by
  7521. * which a register read back can occur to push the write
  7522. * out which does the reset.
  7523. *
  7524. * For most tg3 variants the trick below was working.
  7525. * Ho hum...
  7526. */
  7527. udelay(120);
  7528. /* Flush PCI posted writes. The normal MMIO registers
  7529. * are inaccessible at this time so this is the only
  7530. * way to make this reliably (actually, this is no longer
  7531. * the case, see above). I tried to use indirect
  7532. * register read/write but this upset some 5701 variants.
  7533. */
  7534. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  7535. udelay(120);
  7536. if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
  7537. u16 val16;
  7538. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0) {
  7539. int j;
  7540. u32 cfg_val;
  7541. /* Wait for link training to complete. */
  7542. for (j = 0; j < 5000; j++)
  7543. udelay(100);
  7544. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  7545. pci_write_config_dword(tp->pdev, 0xc4,
  7546. cfg_val | (1 << 15));
  7547. }
  7548. /* Clear the "no snoop" and "relaxed ordering" bits. */
  7549. val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
  7550. /*
  7551. * Older PCIe devices only support the 128 byte
  7552. * MPS setting. Enforce the restriction.
  7553. */
  7554. if (!tg3_flag(tp, CPMU_PRESENT))
  7555. val16 |= PCI_EXP_DEVCTL_PAYLOAD;
  7556. pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
  7557. /* Clear error status */
  7558. pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
  7559. PCI_EXP_DEVSTA_CED |
  7560. PCI_EXP_DEVSTA_NFED |
  7561. PCI_EXP_DEVSTA_FED |
  7562. PCI_EXP_DEVSTA_URD);
  7563. }
  7564. tg3_restore_pci_state(tp);
  7565. tg3_flag_clear(tp, CHIP_RESETTING);
  7566. tg3_flag_clear(tp, ERROR_PROCESSED);
  7567. val = 0;
  7568. if (tg3_flag(tp, 5780_CLASS))
  7569. val = tr32(MEMARB_MODE);
  7570. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  7571. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A3) {
  7572. tg3_stop_fw(tp);
  7573. tw32(0x5000, 0x400);
  7574. }
  7575. if (tg3_flag(tp, IS_SSB_CORE)) {
  7576. /*
  7577. * BCM4785: In order to avoid repercussions from using
  7578. * potentially defective internal ROM, stop the Rx RISC CPU,
  7579. * which is not required.
  7580. */
  7581. tg3_stop_fw(tp);
  7582. tg3_halt_cpu(tp, RX_CPU_BASE);
  7583. }
  7584. err = tg3_poll_fw(tp);
  7585. if (err)
  7586. return err;
  7587. tw32(GRC_MODE, tp->grc_mode);
  7588. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0) {
  7589. val = tr32(0xc4);
  7590. tw32(0xc4, val | (1 << 15));
  7591. }
  7592. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  7593. tg3_asic_rev(tp) == ASIC_REV_5705) {
  7594. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  7595. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A0)
  7596. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  7597. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7598. }
  7599. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7600. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  7601. val = tp->mac_mode;
  7602. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7603. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  7604. val = tp->mac_mode;
  7605. } else
  7606. val = 0;
  7607. tw32_f(MAC_MODE, val);
  7608. udelay(40);
  7609. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  7610. tg3_mdio_start(tp);
  7611. if (tg3_flag(tp, PCI_EXPRESS) &&
  7612. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  7613. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  7614. !tg3_flag(tp, 57765_PLUS)) {
  7615. val = tr32(0x7c00);
  7616. tw32(0x7c00, val | (1 << 25));
  7617. }
  7618. tg3_restore_clk(tp);
  7619. /* Reprobe ASF enable state. */
  7620. tg3_flag_clear(tp, ENABLE_ASF);
  7621. tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
  7622. TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
  7623. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  7624. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  7625. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  7626. u32 nic_cfg;
  7627. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  7628. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  7629. tg3_flag_set(tp, ENABLE_ASF);
  7630. tp->last_event_jiffies = jiffies;
  7631. if (tg3_flag(tp, 5750_PLUS))
  7632. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  7633. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &nic_cfg);
  7634. if (nic_cfg & NIC_SRAM_1G_ON_VAUX_OK)
  7635. tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
  7636. if (nic_cfg & NIC_SRAM_LNK_FLAP_AVOID)
  7637. tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
  7638. }
  7639. }
  7640. return 0;
  7641. }
  7642. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  7643. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  7644. static void __tg3_set_rx_mode(struct net_device *);
  7645. /* tp->lock is held. */
  7646. static int tg3_halt(struct tg3 *tp, int kind, bool silent)
  7647. {
  7648. int err;
  7649. tg3_stop_fw(tp);
  7650. tg3_write_sig_pre_reset(tp, kind);
  7651. tg3_abort_hw(tp, silent);
  7652. err = tg3_chip_reset(tp);
  7653. __tg3_set_mac_addr(tp, false);
  7654. tg3_write_sig_legacy(tp, kind);
  7655. tg3_write_sig_post_reset(tp, kind);
  7656. if (tp->hw_stats) {
  7657. /* Save the stats across chip resets... */
  7658. tg3_get_nstats(tp, &tp->net_stats_prev);
  7659. tg3_get_estats(tp, &tp->estats_prev);
  7660. /* And make sure the next sample is new data */
  7661. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  7662. }
  7663. return err;
  7664. }
  7665. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  7666. {
  7667. struct tg3 *tp = netdev_priv(dev);
  7668. struct sockaddr *addr = p;
  7669. int err = 0;
  7670. bool skip_mac_1 = false;
  7671. if (!is_valid_ether_addr(addr->sa_data))
  7672. return -EADDRNOTAVAIL;
  7673. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  7674. if (!netif_running(dev))
  7675. return 0;
  7676. if (tg3_flag(tp, ENABLE_ASF)) {
  7677. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  7678. addr0_high = tr32(MAC_ADDR_0_HIGH);
  7679. addr0_low = tr32(MAC_ADDR_0_LOW);
  7680. addr1_high = tr32(MAC_ADDR_1_HIGH);
  7681. addr1_low = tr32(MAC_ADDR_1_LOW);
  7682. /* Skip MAC addr 1 if ASF is using it. */
  7683. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  7684. !(addr1_high == 0 && addr1_low == 0))
  7685. skip_mac_1 = true;
  7686. }
  7687. spin_lock_bh(&tp->lock);
  7688. __tg3_set_mac_addr(tp, skip_mac_1);
  7689. __tg3_set_rx_mode(dev);
  7690. spin_unlock_bh(&tp->lock);
  7691. return err;
  7692. }
  7693. /* tp->lock is held. */
  7694. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  7695. dma_addr_t mapping, u32 maxlen_flags,
  7696. u32 nic_addr)
  7697. {
  7698. tg3_write_mem(tp,
  7699. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7700. ((u64) mapping >> 32));
  7701. tg3_write_mem(tp,
  7702. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  7703. ((u64) mapping & 0xffffffff));
  7704. tg3_write_mem(tp,
  7705. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  7706. maxlen_flags);
  7707. if (!tg3_flag(tp, 5705_PLUS))
  7708. tg3_write_mem(tp,
  7709. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  7710. nic_addr);
  7711. }
  7712. static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7713. {
  7714. int i = 0;
  7715. if (!tg3_flag(tp, ENABLE_TSS)) {
  7716. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  7717. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  7718. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  7719. } else {
  7720. tw32(HOSTCC_TXCOL_TICKS, 0);
  7721. tw32(HOSTCC_TXMAX_FRAMES, 0);
  7722. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  7723. for (; i < tp->txq_cnt; i++) {
  7724. u32 reg;
  7725. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  7726. tw32(reg, ec->tx_coalesce_usecs);
  7727. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  7728. tw32(reg, ec->tx_max_coalesced_frames);
  7729. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7730. tw32(reg, ec->tx_max_coalesced_frames_irq);
  7731. }
  7732. }
  7733. for (; i < tp->irq_max - 1; i++) {
  7734. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  7735. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7736. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7737. }
  7738. }
  7739. static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7740. {
  7741. int i = 0;
  7742. u32 limit = tp->rxq_cnt;
  7743. if (!tg3_flag(tp, ENABLE_RSS)) {
  7744. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  7745. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  7746. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  7747. limit--;
  7748. } else {
  7749. tw32(HOSTCC_RXCOL_TICKS, 0);
  7750. tw32(HOSTCC_RXMAX_FRAMES, 0);
  7751. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  7752. }
  7753. for (; i < limit; i++) {
  7754. u32 reg;
  7755. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  7756. tw32(reg, ec->rx_coalesce_usecs);
  7757. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  7758. tw32(reg, ec->rx_max_coalesced_frames);
  7759. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7760. tw32(reg, ec->rx_max_coalesced_frames_irq);
  7761. }
  7762. for (; i < tp->irq_max - 1; i++) {
  7763. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  7764. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7765. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7766. }
  7767. }
  7768. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  7769. {
  7770. tg3_coal_tx_init(tp, ec);
  7771. tg3_coal_rx_init(tp, ec);
  7772. if (!tg3_flag(tp, 5705_PLUS)) {
  7773. u32 val = ec->stats_block_coalesce_usecs;
  7774. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  7775. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  7776. if (!tp->link_up)
  7777. val = 0;
  7778. tw32(HOSTCC_STAT_COAL_TICKS, val);
  7779. }
  7780. }
  7781. /* tp->lock is held. */
  7782. static void tg3_tx_rcbs_disable(struct tg3 *tp)
  7783. {
  7784. u32 txrcb, limit;
  7785. /* Disable all transmit rings but the first. */
  7786. if (!tg3_flag(tp, 5705_PLUS))
  7787. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  7788. else if (tg3_flag(tp, 5717_PLUS))
  7789. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  7790. else if (tg3_flag(tp, 57765_CLASS) ||
  7791. tg3_asic_rev(tp) == ASIC_REV_5762)
  7792. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  7793. else
  7794. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7795. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7796. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  7797. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7798. BDINFO_FLAGS_DISABLED);
  7799. }
  7800. /* tp->lock is held. */
  7801. static void tg3_tx_rcbs_init(struct tg3 *tp)
  7802. {
  7803. int i = 0;
  7804. u32 txrcb = NIC_SRAM_SEND_RCB;
  7805. if (tg3_flag(tp, ENABLE_TSS))
  7806. i++;
  7807. for (; i < tp->irq_max; i++, txrcb += TG3_BDINFO_SIZE) {
  7808. struct tg3_napi *tnapi = &tp->napi[i];
  7809. if (!tnapi->tx_ring)
  7810. continue;
  7811. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7812. (TG3_TX_RING_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT),
  7813. NIC_SRAM_TX_BUFFER_DESC);
  7814. }
  7815. }
  7816. /* tp->lock is held. */
  7817. static void tg3_rx_ret_rcbs_disable(struct tg3 *tp)
  7818. {
  7819. u32 rxrcb, limit;
  7820. /* Disable all receive return rings but the first. */
  7821. if (tg3_flag(tp, 5717_PLUS))
  7822. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  7823. else if (!tg3_flag(tp, 5705_PLUS))
  7824. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  7825. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7826. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  7827. tg3_flag(tp, 57765_CLASS))
  7828. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  7829. else
  7830. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7831. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7832. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  7833. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7834. BDINFO_FLAGS_DISABLED);
  7835. }
  7836. /* tp->lock is held. */
  7837. static void tg3_rx_ret_rcbs_init(struct tg3 *tp)
  7838. {
  7839. int i = 0;
  7840. u32 rxrcb = NIC_SRAM_RCV_RET_RCB;
  7841. if (tg3_flag(tp, ENABLE_RSS))
  7842. i++;
  7843. for (; i < tp->irq_max; i++, rxrcb += TG3_BDINFO_SIZE) {
  7844. struct tg3_napi *tnapi = &tp->napi[i];
  7845. if (!tnapi->rx_rcb)
  7846. continue;
  7847. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7848. (tp->rx_ret_ring_mask + 1) <<
  7849. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  7850. }
  7851. }
  7852. /* tp->lock is held. */
  7853. static void tg3_rings_reset(struct tg3 *tp)
  7854. {
  7855. int i;
  7856. u32 stblk;
  7857. struct tg3_napi *tnapi = &tp->napi[0];
  7858. tg3_tx_rcbs_disable(tp);
  7859. tg3_rx_ret_rcbs_disable(tp);
  7860. /* Disable interrupts */
  7861. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  7862. tp->napi[0].chk_msi_cnt = 0;
  7863. tp->napi[0].last_rx_cons = 0;
  7864. tp->napi[0].last_tx_cons = 0;
  7865. /* Zero mailbox registers. */
  7866. if (tg3_flag(tp, SUPPORT_MSIX)) {
  7867. for (i = 1; i < tp->irq_max; i++) {
  7868. tp->napi[i].tx_prod = 0;
  7869. tp->napi[i].tx_cons = 0;
  7870. if (tg3_flag(tp, ENABLE_TSS))
  7871. tw32_mailbox(tp->napi[i].prodmbox, 0);
  7872. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  7873. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  7874. tp->napi[i].chk_msi_cnt = 0;
  7875. tp->napi[i].last_rx_cons = 0;
  7876. tp->napi[i].last_tx_cons = 0;
  7877. }
  7878. if (!tg3_flag(tp, ENABLE_TSS))
  7879. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7880. } else {
  7881. tp->napi[0].tx_prod = 0;
  7882. tp->napi[0].tx_cons = 0;
  7883. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7884. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  7885. }
  7886. /* Make sure the NIC-based send BD rings are disabled. */
  7887. if (!tg3_flag(tp, 5705_PLUS)) {
  7888. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  7889. for (i = 0; i < 16; i++)
  7890. tw32_tx_mbox(mbox + i * 8, 0);
  7891. }
  7892. /* Clear status block in ram. */
  7893. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7894. /* Set status block DMA address */
  7895. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7896. ((u64) tnapi->status_mapping >> 32));
  7897. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7898. ((u64) tnapi->status_mapping & 0xffffffff));
  7899. stblk = HOSTCC_STATBLCK_RING1;
  7900. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  7901. u64 mapping = (u64)tnapi->status_mapping;
  7902. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  7903. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  7904. stblk += 8;
  7905. /* Clear status block in ram. */
  7906. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7907. }
  7908. tg3_tx_rcbs_init(tp);
  7909. tg3_rx_ret_rcbs_init(tp);
  7910. }
  7911. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  7912. {
  7913. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  7914. if (!tg3_flag(tp, 5750_PLUS) ||
  7915. tg3_flag(tp, 5780_CLASS) ||
  7916. tg3_asic_rev(tp) == ASIC_REV_5750 ||
  7917. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  7918. tg3_flag(tp, 57765_PLUS))
  7919. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  7920. else if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  7921. tg3_asic_rev(tp) == ASIC_REV_5787)
  7922. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  7923. else
  7924. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  7925. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  7926. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  7927. val = min(nic_rep_thresh, host_rep_thresh);
  7928. tw32(RCVBDI_STD_THRESH, val);
  7929. if (tg3_flag(tp, 57765_PLUS))
  7930. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  7931. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  7932. return;
  7933. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  7934. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  7935. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  7936. tw32(RCVBDI_JUMBO_THRESH, val);
  7937. if (tg3_flag(tp, 57765_PLUS))
  7938. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  7939. }
  7940. static inline u32 calc_crc(unsigned char *buf, int len)
  7941. {
  7942. u32 reg;
  7943. u32 tmp;
  7944. int j, k;
  7945. reg = 0xffffffff;
  7946. for (j = 0; j < len; j++) {
  7947. reg ^= buf[j];
  7948. for (k = 0; k < 8; k++) {
  7949. tmp = reg & 0x01;
  7950. reg >>= 1;
  7951. if (tmp)
  7952. reg ^= 0xedb88320;
  7953. }
  7954. }
  7955. return ~reg;
  7956. }
  7957. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7958. {
  7959. /* accept or reject all multicast frames */
  7960. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7961. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7962. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7963. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7964. }
  7965. static void __tg3_set_rx_mode(struct net_device *dev)
  7966. {
  7967. struct tg3 *tp = netdev_priv(dev);
  7968. u32 rx_mode;
  7969. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7970. RX_MODE_KEEP_VLAN_TAG);
  7971. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7972. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7973. * flag clear.
  7974. */
  7975. if (!tg3_flag(tp, ENABLE_ASF))
  7976. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7977. #endif
  7978. if (dev->flags & IFF_PROMISC) {
  7979. /* Promiscuous mode. */
  7980. rx_mode |= RX_MODE_PROMISC;
  7981. } else if (dev->flags & IFF_ALLMULTI) {
  7982. /* Accept all multicast. */
  7983. tg3_set_multi(tp, 1);
  7984. } else if (netdev_mc_empty(dev)) {
  7985. /* Reject all multicast. */
  7986. tg3_set_multi(tp, 0);
  7987. } else {
  7988. /* Accept one or more multicast(s). */
  7989. struct netdev_hw_addr *ha;
  7990. u32 mc_filter[4] = { 0, };
  7991. u32 regidx;
  7992. u32 bit;
  7993. u32 crc;
  7994. netdev_for_each_mc_addr(ha, dev) {
  7995. crc = calc_crc(ha->addr, ETH_ALEN);
  7996. bit = ~crc & 0x7f;
  7997. regidx = (bit & 0x60) >> 5;
  7998. bit &= 0x1f;
  7999. mc_filter[regidx] |= (1 << bit);
  8000. }
  8001. tw32(MAC_HASH_REG_0, mc_filter[0]);
  8002. tw32(MAC_HASH_REG_1, mc_filter[1]);
  8003. tw32(MAC_HASH_REG_2, mc_filter[2]);
  8004. tw32(MAC_HASH_REG_3, mc_filter[3]);
  8005. }
  8006. if (netdev_uc_count(dev) > TG3_MAX_UCAST_ADDR(tp)) {
  8007. rx_mode |= RX_MODE_PROMISC;
  8008. } else if (!(dev->flags & IFF_PROMISC)) {
  8009. /* Add all entries into to the mac addr filter list */
  8010. int i = 0;
  8011. struct netdev_hw_addr *ha;
  8012. netdev_for_each_uc_addr(ha, dev) {
  8013. __tg3_set_one_mac_addr(tp, ha->addr,
  8014. i + TG3_UCAST_ADDR_IDX(tp));
  8015. i++;
  8016. }
  8017. }
  8018. if (rx_mode != tp->rx_mode) {
  8019. tp->rx_mode = rx_mode;
  8020. tw32_f(MAC_RX_MODE, rx_mode);
  8021. udelay(10);
  8022. }
  8023. }
  8024. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
  8025. {
  8026. int i;
  8027. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  8028. tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
  8029. }
  8030. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  8031. {
  8032. int i;
  8033. if (!tg3_flag(tp, SUPPORT_MSIX))
  8034. return;
  8035. if (tp->rxq_cnt == 1) {
  8036. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  8037. return;
  8038. }
  8039. /* Validate table against current IRQ count */
  8040. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  8041. if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
  8042. break;
  8043. }
  8044. if (i != TG3_RSS_INDIR_TBL_SIZE)
  8045. tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
  8046. }
  8047. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  8048. {
  8049. int i = 0;
  8050. u32 reg = MAC_RSS_INDIR_TBL_0;
  8051. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  8052. u32 val = tp->rss_ind_tbl[i];
  8053. i++;
  8054. for (; i % 8; i++) {
  8055. val <<= 4;
  8056. val |= tp->rss_ind_tbl[i];
  8057. }
  8058. tw32(reg, val);
  8059. reg += 4;
  8060. }
  8061. }
  8062. static inline u32 tg3_lso_rd_dma_workaround_bit(struct tg3 *tp)
  8063. {
  8064. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  8065. return TG3_LSO_RD_DMA_TX_LENGTH_WA_5719;
  8066. else
  8067. return TG3_LSO_RD_DMA_TX_LENGTH_WA_5720;
  8068. }
  8069. /* tp->lock is held. */
  8070. static int tg3_reset_hw(struct tg3 *tp, bool reset_phy)
  8071. {
  8072. u32 val, rdmac_mode;
  8073. int i, err, limit;
  8074. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  8075. tg3_disable_ints(tp);
  8076. tg3_stop_fw(tp);
  8077. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  8078. if (tg3_flag(tp, INIT_COMPLETE))
  8079. tg3_abort_hw(tp, 1);
  8080. if ((tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  8081. !(tp->phy_flags & TG3_PHYFLG_USER_CONFIGURED)) {
  8082. tg3_phy_pull_config(tp);
  8083. tg3_eee_pull_config(tp, NULL);
  8084. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  8085. }
  8086. /* Enable MAC control of LPI */
  8087. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  8088. tg3_setup_eee(tp);
  8089. if (reset_phy)
  8090. tg3_phy_reset(tp);
  8091. err = tg3_chip_reset(tp);
  8092. if (err)
  8093. return err;
  8094. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  8095. if (tg3_chip_rev(tp) == CHIPREV_5784_AX) {
  8096. val = tr32(TG3_CPMU_CTRL);
  8097. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  8098. tw32(TG3_CPMU_CTRL, val);
  8099. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  8100. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  8101. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  8102. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  8103. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  8104. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  8105. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  8106. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  8107. val = tr32(TG3_CPMU_HST_ACC);
  8108. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  8109. val |= CPMU_HST_ACC_MACCLK_6_25;
  8110. tw32(TG3_CPMU_HST_ACC, val);
  8111. }
  8112. if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  8113. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  8114. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  8115. PCIE_PWR_MGMT_L1_THRESH_4MS;
  8116. tw32(PCIE_PWR_MGMT_THRESH, val);
  8117. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  8118. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  8119. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  8120. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  8121. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  8122. }
  8123. if (tg3_flag(tp, L1PLLPD_EN)) {
  8124. u32 grc_mode = tr32(GRC_MODE);
  8125. /* Access the lower 1K of PL PCIE block registers. */
  8126. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  8127. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  8128. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  8129. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  8130. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  8131. tw32(GRC_MODE, grc_mode);
  8132. }
  8133. if (tg3_flag(tp, 57765_CLASS)) {
  8134. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0) {
  8135. u32 grc_mode = tr32(GRC_MODE);
  8136. /* Access the lower 1K of PL PCIE block registers. */
  8137. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  8138. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  8139. val = tr32(TG3_PCIE_TLDLPL_PORT +
  8140. TG3_PCIE_PL_LO_PHYCTL5);
  8141. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  8142. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  8143. tw32(GRC_MODE, grc_mode);
  8144. }
  8145. if (tg3_chip_rev(tp) != CHIPREV_57765_AX) {
  8146. u32 grc_mode;
  8147. /* Fix transmit hangs */
  8148. val = tr32(TG3_CPMU_PADRNG_CTL);
  8149. val |= TG3_CPMU_PADRNG_CTL_RDIV2;
  8150. tw32(TG3_CPMU_PADRNG_CTL, val);
  8151. grc_mode = tr32(GRC_MODE);
  8152. /* Access the lower 1K of DL PCIE block registers. */
  8153. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  8154. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  8155. val = tr32(TG3_PCIE_TLDLPL_PORT +
  8156. TG3_PCIE_DL_LO_FTSMAX);
  8157. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  8158. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  8159. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  8160. tw32(GRC_MODE, grc_mode);
  8161. }
  8162. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  8163. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  8164. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  8165. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  8166. }
  8167. /* This works around an issue with Athlon chipsets on
  8168. * B3 tigon3 silicon. This bit has no effect on any
  8169. * other revision. But do not set this on PCI Express
  8170. * chips and don't even touch the clocks if the CPMU is present.
  8171. */
  8172. if (!tg3_flag(tp, CPMU_PRESENT)) {
  8173. if (!tg3_flag(tp, PCI_EXPRESS))
  8174. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  8175. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  8176. }
  8177. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0 &&
  8178. tg3_flag(tp, PCIX_MODE)) {
  8179. val = tr32(TG3PCI_PCISTATE);
  8180. val |= PCISTATE_RETRY_SAME_DMA;
  8181. tw32(TG3PCI_PCISTATE, val);
  8182. }
  8183. if (tg3_flag(tp, ENABLE_APE)) {
  8184. /* Allow reads and writes to the
  8185. * APE register and memory space.
  8186. */
  8187. val = tr32(TG3PCI_PCISTATE);
  8188. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  8189. PCISTATE_ALLOW_APE_SHMEM_WR |
  8190. PCISTATE_ALLOW_APE_PSPACE_WR;
  8191. tw32(TG3PCI_PCISTATE, val);
  8192. }
  8193. if (tg3_chip_rev(tp) == CHIPREV_5704_BX) {
  8194. /* Enable some hw fixes. */
  8195. val = tr32(TG3PCI_MSI_DATA);
  8196. val |= (1 << 26) | (1 << 28) | (1 << 29);
  8197. tw32(TG3PCI_MSI_DATA, val);
  8198. }
  8199. /* Descriptor ring init may make accesses to the
  8200. * NIC SRAM area to setup the TX descriptors, so we
  8201. * can only do this after the hardware has been
  8202. * successfully reset.
  8203. */
  8204. err = tg3_init_rings(tp);
  8205. if (err)
  8206. return err;
  8207. if (tg3_flag(tp, 57765_PLUS)) {
  8208. val = tr32(TG3PCI_DMA_RW_CTRL) &
  8209. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  8210. if (tg3_chip_rev_id(tp) == CHIPREV_ID_57765_A0)
  8211. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  8212. if (!tg3_flag(tp, 57765_CLASS) &&
  8213. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8214. tg3_asic_rev(tp) != ASIC_REV_5762)
  8215. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  8216. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  8217. } else if (tg3_asic_rev(tp) != ASIC_REV_5784 &&
  8218. tg3_asic_rev(tp) != ASIC_REV_5761) {
  8219. /* This value is determined during the probe time DMA
  8220. * engine test, tg3_test_dma.
  8221. */
  8222. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  8223. }
  8224. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  8225. GRC_MODE_4X_NIC_SEND_RINGS |
  8226. GRC_MODE_NO_TX_PHDR_CSUM |
  8227. GRC_MODE_NO_RX_PHDR_CSUM);
  8228. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  8229. /* Pseudo-header checksum is done by hardware logic and not
  8230. * the offload processers, so make the chip do the pseudo-
  8231. * header checksums on receive. For transmit it is more
  8232. * convenient to do the pseudo-header checksum in software
  8233. * as Linux does that on transmit for us in all cases.
  8234. */
  8235. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  8236. val = GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP;
  8237. if (tp->rxptpctl)
  8238. tw32(TG3_RX_PTP_CTL,
  8239. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  8240. if (tg3_flag(tp, PTP_CAPABLE))
  8241. val |= GRC_MODE_TIME_SYNC_ENABLE;
  8242. tw32(GRC_MODE, tp->grc_mode | val);
  8243. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  8244. val = tr32(GRC_MISC_CFG);
  8245. val &= ~0xff;
  8246. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  8247. tw32(GRC_MISC_CFG, val);
  8248. /* Initialize MBUF/DESC pool. */
  8249. if (tg3_flag(tp, 5750_PLUS)) {
  8250. /* Do nothing. */
  8251. } else if (tg3_asic_rev(tp) != ASIC_REV_5705) {
  8252. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  8253. if (tg3_asic_rev(tp) == ASIC_REV_5704)
  8254. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  8255. else
  8256. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  8257. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  8258. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  8259. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  8260. int fw_len;
  8261. fw_len = tp->fw_len;
  8262. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  8263. tw32(BUFMGR_MB_POOL_ADDR,
  8264. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  8265. tw32(BUFMGR_MB_POOL_SIZE,
  8266. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  8267. }
  8268. if (tp->dev->mtu <= ETH_DATA_LEN) {
  8269. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  8270. tp->bufmgr_config.mbuf_read_dma_low_water);
  8271. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  8272. tp->bufmgr_config.mbuf_mac_rx_low_water);
  8273. tw32(BUFMGR_MB_HIGH_WATER,
  8274. tp->bufmgr_config.mbuf_high_water);
  8275. } else {
  8276. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  8277. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  8278. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  8279. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  8280. tw32(BUFMGR_MB_HIGH_WATER,
  8281. tp->bufmgr_config.mbuf_high_water_jumbo);
  8282. }
  8283. tw32(BUFMGR_DMA_LOW_WATER,
  8284. tp->bufmgr_config.dma_low_water);
  8285. tw32(BUFMGR_DMA_HIGH_WATER,
  8286. tp->bufmgr_config.dma_high_water);
  8287. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  8288. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  8289. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  8290. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  8291. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  8292. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8293. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0)
  8294. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  8295. tw32(BUFMGR_MODE, val);
  8296. for (i = 0; i < 2000; i++) {
  8297. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  8298. break;
  8299. udelay(10);
  8300. }
  8301. if (i >= 2000) {
  8302. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  8303. return -ENODEV;
  8304. }
  8305. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5906_A1)
  8306. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  8307. tg3_setup_rxbd_thresholds(tp);
  8308. /* Initialize TG3_BDINFO's at:
  8309. * RCVDBDI_STD_BD: standard eth size rx ring
  8310. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  8311. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  8312. *
  8313. * like so:
  8314. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  8315. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  8316. * ring attribute flags
  8317. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  8318. *
  8319. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  8320. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  8321. *
  8322. * The size of each ring is fixed in the firmware, but the location is
  8323. * configurable.
  8324. */
  8325. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8326. ((u64) tpr->rx_std_mapping >> 32));
  8327. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  8328. ((u64) tpr->rx_std_mapping & 0xffffffff));
  8329. if (!tg3_flag(tp, 5717_PLUS))
  8330. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  8331. NIC_SRAM_RX_BUFFER_DESC);
  8332. /* Disable the mini ring */
  8333. if (!tg3_flag(tp, 5705_PLUS))
  8334. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8335. BDINFO_FLAGS_DISABLED);
  8336. /* Program the jumbo buffer descriptor ring control
  8337. * blocks on those devices that have them.
  8338. */
  8339. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8340. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  8341. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  8342. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8343. ((u64) tpr->rx_jmb_mapping >> 32));
  8344. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  8345. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  8346. val = TG3_RX_JMB_RING_SIZE(tp) <<
  8347. BDINFO_FLAGS_MAXLEN_SHIFT;
  8348. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8349. val | BDINFO_FLAGS_USE_EXT_RECV);
  8350. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  8351. tg3_flag(tp, 57765_CLASS) ||
  8352. tg3_asic_rev(tp) == ASIC_REV_5762)
  8353. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  8354. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  8355. } else {
  8356. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  8357. BDINFO_FLAGS_DISABLED);
  8358. }
  8359. if (tg3_flag(tp, 57765_PLUS)) {
  8360. val = TG3_RX_STD_RING_SIZE(tp);
  8361. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  8362. val |= (TG3_RX_STD_DMA_SZ << 2);
  8363. } else
  8364. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  8365. } else
  8366. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  8367. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  8368. tpr->rx_std_prod_idx = tp->rx_pending;
  8369. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  8370. tpr->rx_jmb_prod_idx =
  8371. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  8372. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  8373. tg3_rings_reset(tp);
  8374. /* Initialize MAC address and backoff seed. */
  8375. __tg3_set_mac_addr(tp, false);
  8376. /* MTU + ethernet header + FCS + optional VLAN tag */
  8377. tw32(MAC_RX_MTU_SIZE,
  8378. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  8379. /* The slot time is changed by tg3_setup_phy if we
  8380. * run at gigabit with half duplex.
  8381. */
  8382. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  8383. (6 << TX_LENGTHS_IPG_SHIFT) |
  8384. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  8385. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8386. tg3_asic_rev(tp) == ASIC_REV_5762)
  8387. val |= tr32(MAC_TX_LENGTHS) &
  8388. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  8389. TX_LENGTHS_CNT_DWN_VAL_MSK);
  8390. tw32(MAC_TX_LENGTHS, val);
  8391. /* Receive rules. */
  8392. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  8393. tw32(RCVLPC_CONFIG, 0x0181);
  8394. /* Calculate RDMAC_MODE setting early, we need it to determine
  8395. * the RCVLPC_STATE_ENABLE mask.
  8396. */
  8397. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  8398. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  8399. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  8400. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  8401. RDMAC_MODE_LNGREAD_ENAB);
  8402. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  8403. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  8404. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  8405. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8406. tg3_asic_rev(tp) == ASIC_REV_57780)
  8407. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  8408. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  8409. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  8410. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  8411. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  8412. if (tg3_flag(tp, TSO_CAPABLE) &&
  8413. tg3_asic_rev(tp) == ASIC_REV_5705) {
  8414. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  8415. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  8416. !tg3_flag(tp, IS_5788)) {
  8417. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  8418. }
  8419. }
  8420. if (tg3_flag(tp, PCI_EXPRESS))
  8421. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  8422. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  8423. tp->dma_limit = 0;
  8424. if (tp->dev->mtu <= ETH_DATA_LEN) {
  8425. rdmac_mode |= RDMAC_MODE_JMB_2K_MMRR;
  8426. tp->dma_limit = TG3_TX_BD_DMA_MAX_2K;
  8427. }
  8428. }
  8429. if (tg3_flag(tp, HW_TSO_1) ||
  8430. tg3_flag(tp, HW_TSO_2) ||
  8431. tg3_flag(tp, HW_TSO_3))
  8432. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  8433. if (tg3_flag(tp, 57765_PLUS) ||
  8434. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8435. tg3_asic_rev(tp) == ASIC_REV_57780)
  8436. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  8437. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8438. tg3_asic_rev(tp) == ASIC_REV_5762)
  8439. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  8440. if (tg3_asic_rev(tp) == ASIC_REV_5761 ||
  8441. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  8442. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  8443. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  8444. tg3_flag(tp, 57765_PLUS)) {
  8445. u32 tgtreg;
  8446. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8447. tgtreg = TG3_RDMA_RSRVCTRL_REG2;
  8448. else
  8449. tgtreg = TG3_RDMA_RSRVCTRL_REG;
  8450. val = tr32(tgtreg);
  8451. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  8452. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8453. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  8454. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  8455. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  8456. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  8457. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  8458. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  8459. }
  8460. tw32(tgtreg, val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  8461. }
  8462. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  8463. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8464. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8465. u32 tgtreg;
  8466. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8467. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL2;
  8468. else
  8469. tgtreg = TG3_LSO_RD_DMA_CRPTEN_CTRL;
  8470. val = tr32(tgtreg);
  8471. tw32(tgtreg, val |
  8472. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  8473. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  8474. }
  8475. /* Receive/send statistics. */
  8476. if (tg3_flag(tp, 5750_PLUS)) {
  8477. val = tr32(RCVLPC_STATS_ENABLE);
  8478. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  8479. tw32(RCVLPC_STATS_ENABLE, val);
  8480. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  8481. tg3_flag(tp, TSO_CAPABLE)) {
  8482. val = tr32(RCVLPC_STATS_ENABLE);
  8483. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  8484. tw32(RCVLPC_STATS_ENABLE, val);
  8485. } else {
  8486. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  8487. }
  8488. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  8489. tw32(SNDDATAI_STATSENAB, 0xffffff);
  8490. tw32(SNDDATAI_STATSCTRL,
  8491. (SNDDATAI_SCTRL_ENABLE |
  8492. SNDDATAI_SCTRL_FASTUPD));
  8493. /* Setup host coalescing engine. */
  8494. tw32(HOSTCC_MODE, 0);
  8495. for (i = 0; i < 2000; i++) {
  8496. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  8497. break;
  8498. udelay(10);
  8499. }
  8500. __tg3_set_coalesce(tp, &tp->coal);
  8501. if (!tg3_flag(tp, 5705_PLUS)) {
  8502. /* Status/statistics block address. See tg3_timer,
  8503. * the tg3_periodic_fetch_stats call there, and
  8504. * tg3_get_stats to see how this works for 5705/5750 chips.
  8505. */
  8506. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  8507. ((u64) tp->stats_mapping >> 32));
  8508. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  8509. ((u64) tp->stats_mapping & 0xffffffff));
  8510. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  8511. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  8512. /* Clear statistics and status block memory areas */
  8513. for (i = NIC_SRAM_STATS_BLK;
  8514. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  8515. i += sizeof(u32)) {
  8516. tg3_write_mem(tp, i, 0);
  8517. udelay(40);
  8518. }
  8519. }
  8520. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  8521. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  8522. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  8523. if (!tg3_flag(tp, 5705_PLUS))
  8524. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  8525. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  8526. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  8527. /* reset to prevent losing 1st rx packet intermittently */
  8528. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8529. udelay(10);
  8530. }
  8531. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  8532. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  8533. MAC_MODE_FHDE_ENABLE;
  8534. if (tg3_flag(tp, ENABLE_APE))
  8535. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  8536. if (!tg3_flag(tp, 5705_PLUS) &&
  8537. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8538. tg3_asic_rev(tp) != ASIC_REV_5700)
  8539. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  8540. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  8541. udelay(40);
  8542. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  8543. * If TG3_FLAG_IS_NIC is zero, we should read the
  8544. * register to preserve the GPIO settings for LOMs. The GPIOs,
  8545. * whether used as inputs or outputs, are set by boot code after
  8546. * reset.
  8547. */
  8548. if (!tg3_flag(tp, IS_NIC)) {
  8549. u32 gpio_mask;
  8550. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  8551. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  8552. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  8553. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  8554. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  8555. GRC_LCLCTRL_GPIO_OUTPUT3;
  8556. if (tg3_asic_rev(tp) == ASIC_REV_5755)
  8557. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  8558. tp->grc_local_ctrl &= ~gpio_mask;
  8559. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  8560. /* GPIO1 must be driven high for eeprom write protect */
  8561. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  8562. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  8563. GRC_LCLCTRL_GPIO_OUTPUT1);
  8564. }
  8565. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8566. udelay(100);
  8567. if (tg3_flag(tp, USING_MSIX)) {
  8568. val = tr32(MSGINT_MODE);
  8569. val |= MSGINT_MODE_ENABLE;
  8570. if (tp->irq_cnt > 1)
  8571. val |= MSGINT_MODE_MULTIVEC_EN;
  8572. if (!tg3_flag(tp, 1SHOT_MSI))
  8573. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8574. tw32(MSGINT_MODE, val);
  8575. }
  8576. if (!tg3_flag(tp, 5705_PLUS)) {
  8577. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  8578. udelay(40);
  8579. }
  8580. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  8581. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  8582. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  8583. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  8584. WDMAC_MODE_LNGREAD_ENAB);
  8585. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  8586. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  8587. if (tg3_flag(tp, TSO_CAPABLE) &&
  8588. (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 ||
  8589. tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A2)) {
  8590. /* nothing */
  8591. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  8592. !tg3_flag(tp, IS_5788)) {
  8593. val |= WDMAC_MODE_RX_ACCEL;
  8594. }
  8595. }
  8596. /* Enable host coalescing bug fix */
  8597. if (tg3_flag(tp, 5755_PLUS))
  8598. val |= WDMAC_MODE_STATUS_TAG_FIX;
  8599. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  8600. val |= WDMAC_MODE_BURST_ALL_DATA;
  8601. tw32_f(WDMAC_MODE, val);
  8602. udelay(40);
  8603. if (tg3_flag(tp, PCIX_MODE)) {
  8604. u16 pcix_cmd;
  8605. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8606. &pcix_cmd);
  8607. if (tg3_asic_rev(tp) == ASIC_REV_5703) {
  8608. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  8609. pcix_cmd |= PCI_X_CMD_READ_2K;
  8610. } else if (tg3_asic_rev(tp) == ASIC_REV_5704) {
  8611. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  8612. pcix_cmd |= PCI_X_CMD_READ_2K;
  8613. }
  8614. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  8615. pcix_cmd);
  8616. }
  8617. tw32_f(RDMAC_MODE, rdmac_mode);
  8618. udelay(40);
  8619. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  8620. tg3_asic_rev(tp) == ASIC_REV_5720) {
  8621. for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
  8622. if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
  8623. break;
  8624. }
  8625. if (i < TG3_NUM_RDMA_CHANNELS) {
  8626. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8627. val |= tg3_lso_rd_dma_workaround_bit(tp);
  8628. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8629. tg3_flag_set(tp, 5719_5720_RDMA_BUG);
  8630. }
  8631. }
  8632. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  8633. if (!tg3_flag(tp, 5705_PLUS))
  8634. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  8635. if (tg3_asic_rev(tp) == ASIC_REV_5761)
  8636. tw32(SNDDATAC_MODE,
  8637. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  8638. else
  8639. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  8640. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  8641. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  8642. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  8643. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  8644. val |= RCVDBDI_MODE_LRG_RING_SZ;
  8645. tw32(RCVDBDI_MODE, val);
  8646. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  8647. if (tg3_flag(tp, HW_TSO_1) ||
  8648. tg3_flag(tp, HW_TSO_2) ||
  8649. tg3_flag(tp, HW_TSO_3))
  8650. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  8651. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  8652. if (tg3_flag(tp, ENABLE_TSS))
  8653. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  8654. tw32(SNDBDI_MODE, val);
  8655. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  8656. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  8657. err = tg3_load_5701_a0_firmware_fix(tp);
  8658. if (err)
  8659. return err;
  8660. }
  8661. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  8662. /* Ignore any errors for the firmware download. If download
  8663. * fails, the device will operate with EEE disabled
  8664. */
  8665. tg3_load_57766_firmware(tp);
  8666. }
  8667. if (tg3_flag(tp, TSO_CAPABLE)) {
  8668. err = tg3_load_tso_firmware(tp);
  8669. if (err)
  8670. return err;
  8671. }
  8672. tp->tx_mode = TX_MODE_ENABLE;
  8673. if (tg3_flag(tp, 5755_PLUS) ||
  8674. tg3_asic_rev(tp) == ASIC_REV_5906)
  8675. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  8676. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  8677. tg3_asic_rev(tp) == ASIC_REV_5762) {
  8678. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  8679. tp->tx_mode &= ~val;
  8680. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  8681. }
  8682. tw32_f(MAC_TX_MODE, tp->tx_mode);
  8683. udelay(100);
  8684. if (tg3_flag(tp, ENABLE_RSS)) {
  8685. u32 rss_key[10];
  8686. tg3_rss_write_indir_tbl(tp);
  8687. netdev_rss_key_fill(rss_key, 10 * sizeof(u32));
  8688. for (i = 0; i < 10 ; i++)
  8689. tw32(MAC_RSS_HASH_KEY_0 + i*4, rss_key[i]);
  8690. }
  8691. tp->rx_mode = RX_MODE_ENABLE;
  8692. if (tg3_flag(tp, 5755_PLUS))
  8693. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  8694. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  8695. tp->rx_mode |= RX_MODE_IPV4_FRAG_FIX;
  8696. if (tg3_flag(tp, ENABLE_RSS))
  8697. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  8698. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  8699. RX_MODE_RSS_IPV6_HASH_EN |
  8700. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  8701. RX_MODE_RSS_IPV4_HASH_EN |
  8702. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  8703. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8704. udelay(10);
  8705. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8706. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  8707. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8708. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8709. udelay(10);
  8710. }
  8711. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8712. udelay(10);
  8713. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  8714. if ((tg3_asic_rev(tp) == ASIC_REV_5704) &&
  8715. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  8716. /* Set drive transmission level to 1.2V */
  8717. /* only if the signal pre-emphasis bit is not set */
  8718. val = tr32(MAC_SERDES_CFG);
  8719. val &= 0xfffff000;
  8720. val |= 0x880;
  8721. tw32(MAC_SERDES_CFG, val);
  8722. }
  8723. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1)
  8724. tw32(MAC_SERDES_CFG, 0x616000);
  8725. }
  8726. /* Prevent chip from dropping frames when flow control
  8727. * is enabled.
  8728. */
  8729. if (tg3_flag(tp, 57765_CLASS))
  8730. val = 1;
  8731. else
  8732. val = 2;
  8733. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  8734. if (tg3_asic_rev(tp) == ASIC_REV_5704 &&
  8735. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  8736. /* Use hardware link auto-negotiation */
  8737. tg3_flag_set(tp, HW_AUTONEG);
  8738. }
  8739. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8740. tg3_asic_rev(tp) == ASIC_REV_5714) {
  8741. u32 tmp;
  8742. tmp = tr32(SERDES_RX_CTRL);
  8743. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  8744. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  8745. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  8746. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8747. }
  8748. if (!tg3_flag(tp, USE_PHYLIB)) {
  8749. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8750. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  8751. err = tg3_setup_phy(tp, false);
  8752. if (err)
  8753. return err;
  8754. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8755. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  8756. u32 tmp;
  8757. /* Clear CRC stats. */
  8758. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  8759. tg3_writephy(tp, MII_TG3_TEST1,
  8760. tmp | MII_TG3_TEST1_CRC_EN);
  8761. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  8762. }
  8763. }
  8764. }
  8765. __tg3_set_rx_mode(tp->dev);
  8766. /* Initialize receive rules. */
  8767. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  8768. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8769. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  8770. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8771. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  8772. limit = 8;
  8773. else
  8774. limit = 16;
  8775. if (tg3_flag(tp, ENABLE_ASF))
  8776. limit -= 4;
  8777. switch (limit) {
  8778. case 16:
  8779. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  8780. case 15:
  8781. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  8782. case 14:
  8783. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  8784. case 13:
  8785. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  8786. case 12:
  8787. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  8788. case 11:
  8789. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  8790. case 10:
  8791. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  8792. case 9:
  8793. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  8794. case 8:
  8795. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  8796. case 7:
  8797. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  8798. case 6:
  8799. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  8800. case 5:
  8801. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  8802. case 4:
  8803. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  8804. case 3:
  8805. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  8806. case 2:
  8807. case 1:
  8808. default:
  8809. break;
  8810. }
  8811. if (tg3_flag(tp, ENABLE_APE))
  8812. /* Write our heartbeat update interval to APE. */
  8813. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  8814. APE_HOST_HEARTBEAT_INT_DISABLE);
  8815. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  8816. return 0;
  8817. }
  8818. /* Called at device open time to get the chip ready for
  8819. * packet processing. Invoked with tp->lock held.
  8820. */
  8821. static int tg3_init_hw(struct tg3 *tp, bool reset_phy)
  8822. {
  8823. /* Chip may have been just powered on. If so, the boot code may still
  8824. * be running initialization. Wait for it to finish to avoid races in
  8825. * accessing the hardware.
  8826. */
  8827. tg3_enable_register_access(tp);
  8828. tg3_poll_fw(tp);
  8829. tg3_switch_clocks(tp);
  8830. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8831. return tg3_reset_hw(tp, reset_phy);
  8832. }
  8833. #ifdef CONFIG_TIGON3_HWMON
  8834. static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
  8835. {
  8836. int i;
  8837. for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
  8838. u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
  8839. tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
  8840. off += len;
  8841. if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
  8842. !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
  8843. memset(ocir, 0, TG3_OCIR_LEN);
  8844. }
  8845. }
  8846. /* sysfs attributes for hwmon */
  8847. static ssize_t tg3_show_temp(struct device *dev,
  8848. struct device_attribute *devattr, char *buf)
  8849. {
  8850. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  8851. struct tg3 *tp = dev_get_drvdata(dev);
  8852. u32 temperature;
  8853. spin_lock_bh(&tp->lock);
  8854. tg3_ape_scratchpad_read(tp, &temperature, attr->index,
  8855. sizeof(temperature));
  8856. spin_unlock_bh(&tp->lock);
  8857. return sprintf(buf, "%u\n", temperature * 1000);
  8858. }
  8859. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
  8860. TG3_TEMP_SENSOR_OFFSET);
  8861. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
  8862. TG3_TEMP_CAUTION_OFFSET);
  8863. static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
  8864. TG3_TEMP_MAX_OFFSET);
  8865. static struct attribute *tg3_attrs[] = {
  8866. &sensor_dev_attr_temp1_input.dev_attr.attr,
  8867. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  8868. &sensor_dev_attr_temp1_max.dev_attr.attr,
  8869. NULL
  8870. };
  8871. ATTRIBUTE_GROUPS(tg3);
  8872. static void tg3_hwmon_close(struct tg3 *tp)
  8873. {
  8874. if (tp->hwmon_dev) {
  8875. hwmon_device_unregister(tp->hwmon_dev);
  8876. tp->hwmon_dev = NULL;
  8877. }
  8878. }
  8879. static void tg3_hwmon_open(struct tg3 *tp)
  8880. {
  8881. int i;
  8882. u32 size = 0;
  8883. struct pci_dev *pdev = tp->pdev;
  8884. struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
  8885. tg3_sd_scan_scratchpad(tp, ocirs);
  8886. for (i = 0; i < TG3_SD_NUM_RECS; i++) {
  8887. if (!ocirs[i].src_data_length)
  8888. continue;
  8889. size += ocirs[i].src_hdr_length;
  8890. size += ocirs[i].src_data_length;
  8891. }
  8892. if (!size)
  8893. return;
  8894. tp->hwmon_dev = hwmon_device_register_with_groups(&pdev->dev, "tg3",
  8895. tp, tg3_groups);
  8896. if (IS_ERR(tp->hwmon_dev)) {
  8897. tp->hwmon_dev = NULL;
  8898. dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
  8899. }
  8900. }
  8901. #else
  8902. static inline void tg3_hwmon_close(struct tg3 *tp) { }
  8903. static inline void tg3_hwmon_open(struct tg3 *tp) { }
  8904. #endif /* CONFIG_TIGON3_HWMON */
  8905. #define TG3_STAT_ADD32(PSTAT, REG) \
  8906. do { u32 __val = tr32(REG); \
  8907. (PSTAT)->low += __val; \
  8908. if ((PSTAT)->low < __val) \
  8909. (PSTAT)->high += 1; \
  8910. } while (0)
  8911. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  8912. {
  8913. struct tg3_hw_stats *sp = tp->hw_stats;
  8914. if (!tp->link_up)
  8915. return;
  8916. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  8917. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  8918. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  8919. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  8920. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  8921. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  8922. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  8923. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  8924. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  8925. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  8926. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  8927. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  8928. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  8929. if (unlikely(tg3_flag(tp, 5719_5720_RDMA_BUG) &&
  8930. (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
  8931. sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
  8932. u32 val;
  8933. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8934. val &= ~tg3_lso_rd_dma_workaround_bit(tp);
  8935. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8936. tg3_flag_clear(tp, 5719_5720_RDMA_BUG);
  8937. }
  8938. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  8939. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  8940. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  8941. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  8942. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  8943. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  8944. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  8945. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  8946. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  8947. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  8948. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  8949. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  8950. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  8951. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  8952. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  8953. if (tg3_asic_rev(tp) != ASIC_REV_5717 &&
  8954. tg3_asic_rev(tp) != ASIC_REV_5762 &&
  8955. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0 &&
  8956. tg3_chip_rev_id(tp) != CHIPREV_ID_5720_A0) {
  8957. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  8958. } else {
  8959. u32 val = tr32(HOSTCC_FLOW_ATTN);
  8960. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  8961. if (val) {
  8962. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  8963. sp->rx_discards.low += val;
  8964. if (sp->rx_discards.low < val)
  8965. sp->rx_discards.high += 1;
  8966. }
  8967. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  8968. }
  8969. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  8970. }
  8971. static void tg3_chk_missed_msi(struct tg3 *tp)
  8972. {
  8973. u32 i;
  8974. for (i = 0; i < tp->irq_cnt; i++) {
  8975. struct tg3_napi *tnapi = &tp->napi[i];
  8976. if (tg3_has_work(tnapi)) {
  8977. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  8978. tnapi->last_tx_cons == tnapi->tx_cons) {
  8979. if (tnapi->chk_msi_cnt < 1) {
  8980. tnapi->chk_msi_cnt++;
  8981. return;
  8982. }
  8983. tg3_msi(0, tnapi);
  8984. }
  8985. }
  8986. tnapi->chk_msi_cnt = 0;
  8987. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  8988. tnapi->last_tx_cons = tnapi->tx_cons;
  8989. }
  8990. }
  8991. static void tg3_timer(unsigned long __opaque)
  8992. {
  8993. struct tg3 *tp = (struct tg3 *) __opaque;
  8994. spin_lock(&tp->lock);
  8995. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING)) {
  8996. spin_unlock(&tp->lock);
  8997. goto restart_timer;
  8998. }
  8999. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  9000. tg3_flag(tp, 57765_CLASS))
  9001. tg3_chk_missed_msi(tp);
  9002. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  9003. /* BCM4785: Flush posted writes from GbE to host memory. */
  9004. tr32(HOSTCC_MODE);
  9005. }
  9006. if (!tg3_flag(tp, TAGGED_STATUS)) {
  9007. /* All of this garbage is because when using non-tagged
  9008. * IRQ status the mailbox/status_block protocol the chip
  9009. * uses with the cpu is race prone.
  9010. */
  9011. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  9012. tw32(GRC_LOCAL_CTRL,
  9013. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  9014. } else {
  9015. tw32(HOSTCC_MODE, tp->coalesce_mode |
  9016. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  9017. }
  9018. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  9019. spin_unlock(&tp->lock);
  9020. tg3_reset_task_schedule(tp);
  9021. goto restart_timer;
  9022. }
  9023. }
  9024. /* This part only runs once per second. */
  9025. if (!--tp->timer_counter) {
  9026. if (tg3_flag(tp, 5705_PLUS))
  9027. tg3_periodic_fetch_stats(tp);
  9028. if (tp->setlpicnt && !--tp->setlpicnt)
  9029. tg3_phy_eee_enable(tp);
  9030. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  9031. u32 mac_stat;
  9032. int phy_event;
  9033. mac_stat = tr32(MAC_STATUS);
  9034. phy_event = 0;
  9035. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  9036. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  9037. phy_event = 1;
  9038. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  9039. phy_event = 1;
  9040. if (phy_event)
  9041. tg3_setup_phy(tp, false);
  9042. } else if (tg3_flag(tp, POLL_SERDES)) {
  9043. u32 mac_stat = tr32(MAC_STATUS);
  9044. int need_setup = 0;
  9045. if (tp->link_up &&
  9046. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  9047. need_setup = 1;
  9048. }
  9049. if (!tp->link_up &&
  9050. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  9051. MAC_STATUS_SIGNAL_DET))) {
  9052. need_setup = 1;
  9053. }
  9054. if (need_setup) {
  9055. if (!tp->serdes_counter) {
  9056. tw32_f(MAC_MODE,
  9057. (tp->mac_mode &
  9058. ~MAC_MODE_PORT_MODE_MASK));
  9059. udelay(40);
  9060. tw32_f(MAC_MODE, tp->mac_mode);
  9061. udelay(40);
  9062. }
  9063. tg3_setup_phy(tp, false);
  9064. }
  9065. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  9066. tg3_flag(tp, 5780_CLASS)) {
  9067. tg3_serdes_parallel_detect(tp);
  9068. } else if (tg3_flag(tp, POLL_CPMU_LINK)) {
  9069. u32 cpmu = tr32(TG3_CPMU_STATUS);
  9070. bool link_up = !((cpmu & TG3_CPMU_STATUS_LINK_MASK) ==
  9071. TG3_CPMU_STATUS_LINK_MASK);
  9072. if (link_up != tp->link_up)
  9073. tg3_setup_phy(tp, false);
  9074. }
  9075. tp->timer_counter = tp->timer_multiplier;
  9076. }
  9077. /* Heartbeat is only sent once every 2 seconds.
  9078. *
  9079. * The heartbeat is to tell the ASF firmware that the host
  9080. * driver is still alive. In the event that the OS crashes,
  9081. * ASF needs to reset the hardware to free up the FIFO space
  9082. * that may be filled with rx packets destined for the host.
  9083. * If the FIFO is full, ASF will no longer function properly.
  9084. *
  9085. * Unintended resets have been reported on real time kernels
  9086. * where the timer doesn't run on time. Netpoll will also have
  9087. * same problem.
  9088. *
  9089. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  9090. * to check the ring condition when the heartbeat is expiring
  9091. * before doing the reset. This will prevent most unintended
  9092. * resets.
  9093. */
  9094. if (!--tp->asf_counter) {
  9095. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  9096. tg3_wait_for_event_ack(tp);
  9097. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  9098. FWCMD_NICDRV_ALIVE3);
  9099. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  9100. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  9101. TG3_FW_UPDATE_TIMEOUT_SEC);
  9102. tg3_generate_fw_event(tp);
  9103. }
  9104. tp->asf_counter = tp->asf_multiplier;
  9105. }
  9106. spin_unlock(&tp->lock);
  9107. restart_timer:
  9108. tp->timer.expires = jiffies + tp->timer_offset;
  9109. add_timer(&tp->timer);
  9110. }
  9111. static void tg3_timer_init(struct tg3 *tp)
  9112. {
  9113. if (tg3_flag(tp, TAGGED_STATUS) &&
  9114. tg3_asic_rev(tp) != ASIC_REV_5717 &&
  9115. !tg3_flag(tp, 57765_CLASS))
  9116. tp->timer_offset = HZ;
  9117. else
  9118. tp->timer_offset = HZ / 10;
  9119. BUG_ON(tp->timer_offset > HZ);
  9120. tp->timer_multiplier = (HZ / tp->timer_offset);
  9121. tp->asf_multiplier = (HZ / tp->timer_offset) *
  9122. TG3_FW_UPDATE_FREQ_SEC;
  9123. init_timer(&tp->timer);
  9124. tp->timer.data = (unsigned long) tp;
  9125. tp->timer.function = tg3_timer;
  9126. }
  9127. static void tg3_timer_start(struct tg3 *tp)
  9128. {
  9129. tp->asf_counter = tp->asf_multiplier;
  9130. tp->timer_counter = tp->timer_multiplier;
  9131. tp->timer.expires = jiffies + tp->timer_offset;
  9132. add_timer(&tp->timer);
  9133. }
  9134. static void tg3_timer_stop(struct tg3 *tp)
  9135. {
  9136. del_timer_sync(&tp->timer);
  9137. }
  9138. /* Restart hardware after configuration changes, self-test, etc.
  9139. * Invoked with tp->lock held.
  9140. */
  9141. static int tg3_restart_hw(struct tg3 *tp, bool reset_phy)
  9142. __releases(tp->lock)
  9143. __acquires(tp->lock)
  9144. {
  9145. int err;
  9146. err = tg3_init_hw(tp, reset_phy);
  9147. if (err) {
  9148. netdev_err(tp->dev,
  9149. "Failed to re-initialize device, aborting\n");
  9150. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9151. tg3_full_unlock(tp);
  9152. tg3_timer_stop(tp);
  9153. tp->irq_sync = 0;
  9154. tg3_napi_enable(tp);
  9155. dev_close(tp->dev);
  9156. tg3_full_lock(tp, 0);
  9157. }
  9158. return err;
  9159. }
  9160. static void tg3_reset_task(struct work_struct *work)
  9161. {
  9162. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  9163. int err;
  9164. rtnl_lock();
  9165. tg3_full_lock(tp, 0);
  9166. if (!netif_running(tp->dev)) {
  9167. tg3_flag_clear(tp, RESET_TASK_PENDING);
  9168. tg3_full_unlock(tp);
  9169. rtnl_unlock();
  9170. return;
  9171. }
  9172. tg3_full_unlock(tp);
  9173. tg3_phy_stop(tp);
  9174. tg3_netif_stop(tp);
  9175. tg3_full_lock(tp, 1);
  9176. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  9177. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  9178. tp->write32_rx_mbox = tg3_write_flush_reg32;
  9179. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  9180. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  9181. }
  9182. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  9183. err = tg3_init_hw(tp, true);
  9184. if (err)
  9185. goto out;
  9186. tg3_netif_start(tp);
  9187. out:
  9188. tg3_full_unlock(tp);
  9189. if (!err)
  9190. tg3_phy_start(tp);
  9191. tg3_flag_clear(tp, RESET_TASK_PENDING);
  9192. rtnl_unlock();
  9193. }
  9194. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  9195. {
  9196. irq_handler_t fn;
  9197. unsigned long flags;
  9198. char *name;
  9199. struct tg3_napi *tnapi = &tp->napi[irq_num];
  9200. if (tp->irq_cnt == 1)
  9201. name = tp->dev->name;
  9202. else {
  9203. name = &tnapi->irq_lbl[0];
  9204. if (tnapi->tx_buffers && tnapi->rx_rcb)
  9205. snprintf(name, IFNAMSIZ,
  9206. "%s-txrx-%d", tp->dev->name, irq_num);
  9207. else if (tnapi->tx_buffers)
  9208. snprintf(name, IFNAMSIZ,
  9209. "%s-tx-%d", tp->dev->name, irq_num);
  9210. else if (tnapi->rx_rcb)
  9211. snprintf(name, IFNAMSIZ,
  9212. "%s-rx-%d", tp->dev->name, irq_num);
  9213. else
  9214. snprintf(name, IFNAMSIZ,
  9215. "%s-%d", tp->dev->name, irq_num);
  9216. name[IFNAMSIZ-1] = 0;
  9217. }
  9218. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  9219. fn = tg3_msi;
  9220. if (tg3_flag(tp, 1SHOT_MSI))
  9221. fn = tg3_msi_1shot;
  9222. flags = 0;
  9223. } else {
  9224. fn = tg3_interrupt;
  9225. if (tg3_flag(tp, TAGGED_STATUS))
  9226. fn = tg3_interrupt_tagged;
  9227. flags = IRQF_SHARED;
  9228. }
  9229. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  9230. }
  9231. static int tg3_test_interrupt(struct tg3 *tp)
  9232. {
  9233. struct tg3_napi *tnapi = &tp->napi[0];
  9234. struct net_device *dev = tp->dev;
  9235. int err, i, intr_ok = 0;
  9236. u32 val;
  9237. if (!netif_running(dev))
  9238. return -ENODEV;
  9239. tg3_disable_ints(tp);
  9240. free_irq(tnapi->irq_vec, tnapi);
  9241. /*
  9242. * Turn off MSI one shot mode. Otherwise this test has no
  9243. * observable way to know whether the interrupt was delivered.
  9244. */
  9245. if (tg3_flag(tp, 57765_PLUS)) {
  9246. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  9247. tw32(MSGINT_MODE, val);
  9248. }
  9249. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  9250. IRQF_SHARED, dev->name, tnapi);
  9251. if (err)
  9252. return err;
  9253. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  9254. tg3_enable_ints(tp);
  9255. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9256. tnapi->coal_now);
  9257. for (i = 0; i < 5; i++) {
  9258. u32 int_mbox, misc_host_ctrl;
  9259. int_mbox = tr32_mailbox(tnapi->int_mbox);
  9260. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  9261. if ((int_mbox != 0) ||
  9262. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  9263. intr_ok = 1;
  9264. break;
  9265. }
  9266. if (tg3_flag(tp, 57765_PLUS) &&
  9267. tnapi->hw_status->status_tag != tnapi->last_tag)
  9268. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  9269. msleep(10);
  9270. }
  9271. tg3_disable_ints(tp);
  9272. free_irq(tnapi->irq_vec, tnapi);
  9273. err = tg3_request_irq(tp, 0);
  9274. if (err)
  9275. return err;
  9276. if (intr_ok) {
  9277. /* Reenable MSI one shot mode. */
  9278. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  9279. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  9280. tw32(MSGINT_MODE, val);
  9281. }
  9282. return 0;
  9283. }
  9284. return -EIO;
  9285. }
  9286. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  9287. * successfully restored
  9288. */
  9289. static int tg3_test_msi(struct tg3 *tp)
  9290. {
  9291. int err;
  9292. u16 pci_cmd;
  9293. if (!tg3_flag(tp, USING_MSI))
  9294. return 0;
  9295. /* Turn off SERR reporting in case MSI terminates with Master
  9296. * Abort.
  9297. */
  9298. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9299. pci_write_config_word(tp->pdev, PCI_COMMAND,
  9300. pci_cmd & ~PCI_COMMAND_SERR);
  9301. err = tg3_test_interrupt(tp);
  9302. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9303. if (!err)
  9304. return 0;
  9305. /* other failures */
  9306. if (err != -EIO)
  9307. return err;
  9308. /* MSI test failed, go back to INTx mode */
  9309. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  9310. "to INTx mode. Please report this failure to the PCI "
  9311. "maintainer and include system chipset information\n");
  9312. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  9313. pci_disable_msi(tp->pdev);
  9314. tg3_flag_clear(tp, USING_MSI);
  9315. tp->napi[0].irq_vec = tp->pdev->irq;
  9316. err = tg3_request_irq(tp, 0);
  9317. if (err)
  9318. return err;
  9319. /* Need to reset the chip because the MSI cycle may have terminated
  9320. * with Master Abort.
  9321. */
  9322. tg3_full_lock(tp, 1);
  9323. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9324. err = tg3_init_hw(tp, true);
  9325. tg3_full_unlock(tp);
  9326. if (err)
  9327. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  9328. return err;
  9329. }
  9330. static int tg3_request_firmware(struct tg3 *tp)
  9331. {
  9332. const struct tg3_firmware_hdr *fw_hdr;
  9333. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  9334. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  9335. tp->fw_needed);
  9336. return -ENOENT;
  9337. }
  9338. fw_hdr = (struct tg3_firmware_hdr *)tp->fw->data;
  9339. /* Firmware blob starts with version numbers, followed by
  9340. * start address and _full_ length including BSS sections
  9341. * (which must be longer than the actual data, of course
  9342. */
  9343. tp->fw_len = be32_to_cpu(fw_hdr->len); /* includes bss */
  9344. if (tp->fw_len < (tp->fw->size - TG3_FW_HDR_LEN)) {
  9345. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  9346. tp->fw_len, tp->fw_needed);
  9347. release_firmware(tp->fw);
  9348. tp->fw = NULL;
  9349. return -EINVAL;
  9350. }
  9351. /* We no longer need firmware; we have it. */
  9352. tp->fw_needed = NULL;
  9353. return 0;
  9354. }
  9355. static u32 tg3_irq_count(struct tg3 *tp)
  9356. {
  9357. u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
  9358. if (irq_cnt > 1) {
  9359. /* We want as many rx rings enabled as there are cpus.
  9360. * In multiqueue MSI-X mode, the first MSI-X vector
  9361. * only deals with link interrupts, etc, so we add
  9362. * one to the number of vectors we are requesting.
  9363. */
  9364. irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
  9365. }
  9366. return irq_cnt;
  9367. }
  9368. static bool tg3_enable_msix(struct tg3 *tp)
  9369. {
  9370. int i, rc;
  9371. struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
  9372. tp->txq_cnt = tp->txq_req;
  9373. tp->rxq_cnt = tp->rxq_req;
  9374. if (!tp->rxq_cnt)
  9375. tp->rxq_cnt = netif_get_num_default_rss_queues();
  9376. if (tp->rxq_cnt > tp->rxq_max)
  9377. tp->rxq_cnt = tp->rxq_max;
  9378. /* Disable multiple TX rings by default. Simple round-robin hardware
  9379. * scheduling of the TX rings can cause starvation of rings with
  9380. * small packets when other rings have TSO or jumbo packets.
  9381. */
  9382. if (!tp->txq_req)
  9383. tp->txq_cnt = 1;
  9384. tp->irq_cnt = tg3_irq_count(tp);
  9385. for (i = 0; i < tp->irq_max; i++) {
  9386. msix_ent[i].entry = i;
  9387. msix_ent[i].vector = 0;
  9388. }
  9389. rc = pci_enable_msix_range(tp->pdev, msix_ent, 1, tp->irq_cnt);
  9390. if (rc < 0) {
  9391. return false;
  9392. } else if (rc < tp->irq_cnt) {
  9393. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  9394. tp->irq_cnt, rc);
  9395. tp->irq_cnt = rc;
  9396. tp->rxq_cnt = max(rc - 1, 1);
  9397. if (tp->txq_cnt)
  9398. tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
  9399. }
  9400. for (i = 0; i < tp->irq_max; i++)
  9401. tp->napi[i].irq_vec = msix_ent[i].vector;
  9402. if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
  9403. pci_disable_msix(tp->pdev);
  9404. return false;
  9405. }
  9406. if (tp->irq_cnt == 1)
  9407. return true;
  9408. tg3_flag_set(tp, ENABLE_RSS);
  9409. if (tp->txq_cnt > 1)
  9410. tg3_flag_set(tp, ENABLE_TSS);
  9411. netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
  9412. return true;
  9413. }
  9414. static void tg3_ints_init(struct tg3 *tp)
  9415. {
  9416. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  9417. !tg3_flag(tp, TAGGED_STATUS)) {
  9418. /* All MSI supporting chips should support tagged
  9419. * status. Assert that this is the case.
  9420. */
  9421. netdev_warn(tp->dev,
  9422. "MSI without TAGGED_STATUS? Not using MSI\n");
  9423. goto defcfg;
  9424. }
  9425. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  9426. tg3_flag_set(tp, USING_MSIX);
  9427. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  9428. tg3_flag_set(tp, USING_MSI);
  9429. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  9430. u32 msi_mode = tr32(MSGINT_MODE);
  9431. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  9432. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  9433. if (!tg3_flag(tp, 1SHOT_MSI))
  9434. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  9435. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  9436. }
  9437. defcfg:
  9438. if (!tg3_flag(tp, USING_MSIX)) {
  9439. tp->irq_cnt = 1;
  9440. tp->napi[0].irq_vec = tp->pdev->irq;
  9441. }
  9442. if (tp->irq_cnt == 1) {
  9443. tp->txq_cnt = 1;
  9444. tp->rxq_cnt = 1;
  9445. netif_set_real_num_tx_queues(tp->dev, 1);
  9446. netif_set_real_num_rx_queues(tp->dev, 1);
  9447. }
  9448. }
  9449. static void tg3_ints_fini(struct tg3 *tp)
  9450. {
  9451. if (tg3_flag(tp, USING_MSIX))
  9452. pci_disable_msix(tp->pdev);
  9453. else if (tg3_flag(tp, USING_MSI))
  9454. pci_disable_msi(tp->pdev);
  9455. tg3_flag_clear(tp, USING_MSI);
  9456. tg3_flag_clear(tp, USING_MSIX);
  9457. tg3_flag_clear(tp, ENABLE_RSS);
  9458. tg3_flag_clear(tp, ENABLE_TSS);
  9459. }
  9460. static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
  9461. bool init)
  9462. {
  9463. struct net_device *dev = tp->dev;
  9464. int i, err;
  9465. /*
  9466. * Setup interrupts first so we know how
  9467. * many NAPI resources to allocate
  9468. */
  9469. tg3_ints_init(tp);
  9470. tg3_rss_check_indir_tbl(tp);
  9471. /* The placement of this call is tied
  9472. * to the setup and use of Host TX descriptors.
  9473. */
  9474. err = tg3_alloc_consistent(tp);
  9475. if (err)
  9476. goto out_ints_fini;
  9477. tg3_napi_init(tp);
  9478. tg3_napi_enable(tp);
  9479. for (i = 0; i < tp->irq_cnt; i++) {
  9480. err = tg3_request_irq(tp, i);
  9481. if (err) {
  9482. for (i--; i >= 0; i--) {
  9483. struct tg3_napi *tnapi = &tp->napi[i];
  9484. free_irq(tnapi->irq_vec, tnapi);
  9485. }
  9486. goto out_napi_fini;
  9487. }
  9488. }
  9489. tg3_full_lock(tp, 0);
  9490. if (init)
  9491. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  9492. err = tg3_init_hw(tp, reset_phy);
  9493. if (err) {
  9494. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9495. tg3_free_rings(tp);
  9496. }
  9497. tg3_full_unlock(tp);
  9498. if (err)
  9499. goto out_free_irq;
  9500. if (test_irq && tg3_flag(tp, USING_MSI)) {
  9501. err = tg3_test_msi(tp);
  9502. if (err) {
  9503. tg3_full_lock(tp, 0);
  9504. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9505. tg3_free_rings(tp);
  9506. tg3_full_unlock(tp);
  9507. goto out_napi_fini;
  9508. }
  9509. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  9510. u32 val = tr32(PCIE_TRANSACTION_CFG);
  9511. tw32(PCIE_TRANSACTION_CFG,
  9512. val | PCIE_TRANS_CFG_1SHOT_MSI);
  9513. }
  9514. }
  9515. tg3_phy_start(tp);
  9516. tg3_hwmon_open(tp);
  9517. tg3_full_lock(tp, 0);
  9518. tg3_timer_start(tp);
  9519. tg3_flag_set(tp, INIT_COMPLETE);
  9520. tg3_enable_ints(tp);
  9521. tg3_ptp_resume(tp);
  9522. tg3_full_unlock(tp);
  9523. netif_tx_start_all_queues(dev);
  9524. /*
  9525. * Reset loopback feature if it was turned on while the device was down
  9526. * make sure that it's installed properly now.
  9527. */
  9528. if (dev->features & NETIF_F_LOOPBACK)
  9529. tg3_set_loopback(dev, dev->features);
  9530. return 0;
  9531. out_free_irq:
  9532. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  9533. struct tg3_napi *tnapi = &tp->napi[i];
  9534. free_irq(tnapi->irq_vec, tnapi);
  9535. }
  9536. out_napi_fini:
  9537. tg3_napi_disable(tp);
  9538. tg3_napi_fini(tp);
  9539. tg3_free_consistent(tp);
  9540. out_ints_fini:
  9541. tg3_ints_fini(tp);
  9542. return err;
  9543. }
  9544. static void tg3_stop(struct tg3 *tp)
  9545. {
  9546. int i;
  9547. tg3_reset_task_cancel(tp);
  9548. tg3_netif_stop(tp);
  9549. tg3_timer_stop(tp);
  9550. tg3_hwmon_close(tp);
  9551. tg3_phy_stop(tp);
  9552. tg3_full_lock(tp, 1);
  9553. tg3_disable_ints(tp);
  9554. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9555. tg3_free_rings(tp);
  9556. tg3_flag_clear(tp, INIT_COMPLETE);
  9557. tg3_full_unlock(tp);
  9558. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  9559. struct tg3_napi *tnapi = &tp->napi[i];
  9560. free_irq(tnapi->irq_vec, tnapi);
  9561. }
  9562. tg3_ints_fini(tp);
  9563. tg3_napi_fini(tp);
  9564. tg3_free_consistent(tp);
  9565. }
  9566. static int tg3_open(struct net_device *dev)
  9567. {
  9568. struct tg3 *tp = netdev_priv(dev);
  9569. int err;
  9570. if (tp->pcierr_recovery) {
  9571. netdev_err(dev, "Failed to open device. PCI error recovery "
  9572. "in progress\n");
  9573. return -EAGAIN;
  9574. }
  9575. if (tp->fw_needed) {
  9576. err = tg3_request_firmware(tp);
  9577. if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  9578. if (err) {
  9579. netdev_warn(tp->dev, "EEE capability disabled\n");
  9580. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9581. } else if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  9582. netdev_warn(tp->dev, "EEE capability restored\n");
  9583. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  9584. }
  9585. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0) {
  9586. if (err)
  9587. return err;
  9588. } else if (err) {
  9589. netdev_warn(tp->dev, "TSO capability disabled\n");
  9590. tg3_flag_clear(tp, TSO_CAPABLE);
  9591. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  9592. netdev_notice(tp->dev, "TSO capability restored\n");
  9593. tg3_flag_set(tp, TSO_CAPABLE);
  9594. }
  9595. }
  9596. tg3_carrier_off(tp);
  9597. err = tg3_power_up(tp);
  9598. if (err)
  9599. return err;
  9600. tg3_full_lock(tp, 0);
  9601. tg3_disable_ints(tp);
  9602. tg3_flag_clear(tp, INIT_COMPLETE);
  9603. tg3_full_unlock(tp);
  9604. err = tg3_start(tp,
  9605. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN),
  9606. true, true);
  9607. if (err) {
  9608. tg3_frob_aux_power(tp, false);
  9609. pci_set_power_state(tp->pdev, PCI_D3hot);
  9610. }
  9611. return err;
  9612. }
  9613. static int tg3_close(struct net_device *dev)
  9614. {
  9615. struct tg3 *tp = netdev_priv(dev);
  9616. if (tp->pcierr_recovery) {
  9617. netdev_err(dev, "Failed to close device. PCI error recovery "
  9618. "in progress\n");
  9619. return -EAGAIN;
  9620. }
  9621. tg3_stop(tp);
  9622. if (pci_device_is_present(tp->pdev)) {
  9623. tg3_power_down_prepare(tp);
  9624. tg3_carrier_off(tp);
  9625. }
  9626. return 0;
  9627. }
  9628. static inline u64 get_stat64(tg3_stat64_t *val)
  9629. {
  9630. return ((u64)val->high << 32) | ((u64)val->low);
  9631. }
  9632. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  9633. {
  9634. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9635. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9636. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  9637. tg3_asic_rev(tp) == ASIC_REV_5701)) {
  9638. u32 val;
  9639. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  9640. tg3_writephy(tp, MII_TG3_TEST1,
  9641. val | MII_TG3_TEST1_CRC_EN);
  9642. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  9643. } else
  9644. val = 0;
  9645. tp->phy_crc_errors += val;
  9646. return tp->phy_crc_errors;
  9647. }
  9648. return get_stat64(&hw_stats->rx_fcs_errors);
  9649. }
  9650. #define ESTAT_ADD(member) \
  9651. estats->member = old_estats->member + \
  9652. get_stat64(&hw_stats->member)
  9653. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  9654. {
  9655. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  9656. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9657. ESTAT_ADD(rx_octets);
  9658. ESTAT_ADD(rx_fragments);
  9659. ESTAT_ADD(rx_ucast_packets);
  9660. ESTAT_ADD(rx_mcast_packets);
  9661. ESTAT_ADD(rx_bcast_packets);
  9662. ESTAT_ADD(rx_fcs_errors);
  9663. ESTAT_ADD(rx_align_errors);
  9664. ESTAT_ADD(rx_xon_pause_rcvd);
  9665. ESTAT_ADD(rx_xoff_pause_rcvd);
  9666. ESTAT_ADD(rx_mac_ctrl_rcvd);
  9667. ESTAT_ADD(rx_xoff_entered);
  9668. ESTAT_ADD(rx_frame_too_long_errors);
  9669. ESTAT_ADD(rx_jabbers);
  9670. ESTAT_ADD(rx_undersize_packets);
  9671. ESTAT_ADD(rx_in_length_errors);
  9672. ESTAT_ADD(rx_out_length_errors);
  9673. ESTAT_ADD(rx_64_or_less_octet_packets);
  9674. ESTAT_ADD(rx_65_to_127_octet_packets);
  9675. ESTAT_ADD(rx_128_to_255_octet_packets);
  9676. ESTAT_ADD(rx_256_to_511_octet_packets);
  9677. ESTAT_ADD(rx_512_to_1023_octet_packets);
  9678. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  9679. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  9680. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  9681. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  9682. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  9683. ESTAT_ADD(tx_octets);
  9684. ESTAT_ADD(tx_collisions);
  9685. ESTAT_ADD(tx_xon_sent);
  9686. ESTAT_ADD(tx_xoff_sent);
  9687. ESTAT_ADD(tx_flow_control);
  9688. ESTAT_ADD(tx_mac_errors);
  9689. ESTAT_ADD(tx_single_collisions);
  9690. ESTAT_ADD(tx_mult_collisions);
  9691. ESTAT_ADD(tx_deferred);
  9692. ESTAT_ADD(tx_excessive_collisions);
  9693. ESTAT_ADD(tx_late_collisions);
  9694. ESTAT_ADD(tx_collide_2times);
  9695. ESTAT_ADD(tx_collide_3times);
  9696. ESTAT_ADD(tx_collide_4times);
  9697. ESTAT_ADD(tx_collide_5times);
  9698. ESTAT_ADD(tx_collide_6times);
  9699. ESTAT_ADD(tx_collide_7times);
  9700. ESTAT_ADD(tx_collide_8times);
  9701. ESTAT_ADD(tx_collide_9times);
  9702. ESTAT_ADD(tx_collide_10times);
  9703. ESTAT_ADD(tx_collide_11times);
  9704. ESTAT_ADD(tx_collide_12times);
  9705. ESTAT_ADD(tx_collide_13times);
  9706. ESTAT_ADD(tx_collide_14times);
  9707. ESTAT_ADD(tx_collide_15times);
  9708. ESTAT_ADD(tx_ucast_packets);
  9709. ESTAT_ADD(tx_mcast_packets);
  9710. ESTAT_ADD(tx_bcast_packets);
  9711. ESTAT_ADD(tx_carrier_sense_errors);
  9712. ESTAT_ADD(tx_discards);
  9713. ESTAT_ADD(tx_errors);
  9714. ESTAT_ADD(dma_writeq_full);
  9715. ESTAT_ADD(dma_write_prioq_full);
  9716. ESTAT_ADD(rxbds_empty);
  9717. ESTAT_ADD(rx_discards);
  9718. ESTAT_ADD(rx_errors);
  9719. ESTAT_ADD(rx_threshold_hit);
  9720. ESTAT_ADD(dma_readq_full);
  9721. ESTAT_ADD(dma_read_prioq_full);
  9722. ESTAT_ADD(tx_comp_queue_full);
  9723. ESTAT_ADD(ring_set_send_prod_index);
  9724. ESTAT_ADD(ring_status_update);
  9725. ESTAT_ADD(nic_irqs);
  9726. ESTAT_ADD(nic_avoided_irqs);
  9727. ESTAT_ADD(nic_tx_threshold_hit);
  9728. ESTAT_ADD(mbuf_lwm_thresh_hit);
  9729. }
  9730. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  9731. {
  9732. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  9733. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  9734. stats->rx_packets = old_stats->rx_packets +
  9735. get_stat64(&hw_stats->rx_ucast_packets) +
  9736. get_stat64(&hw_stats->rx_mcast_packets) +
  9737. get_stat64(&hw_stats->rx_bcast_packets);
  9738. stats->tx_packets = old_stats->tx_packets +
  9739. get_stat64(&hw_stats->tx_ucast_packets) +
  9740. get_stat64(&hw_stats->tx_mcast_packets) +
  9741. get_stat64(&hw_stats->tx_bcast_packets);
  9742. stats->rx_bytes = old_stats->rx_bytes +
  9743. get_stat64(&hw_stats->rx_octets);
  9744. stats->tx_bytes = old_stats->tx_bytes +
  9745. get_stat64(&hw_stats->tx_octets);
  9746. stats->rx_errors = old_stats->rx_errors +
  9747. get_stat64(&hw_stats->rx_errors);
  9748. stats->tx_errors = old_stats->tx_errors +
  9749. get_stat64(&hw_stats->tx_errors) +
  9750. get_stat64(&hw_stats->tx_mac_errors) +
  9751. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  9752. get_stat64(&hw_stats->tx_discards);
  9753. stats->multicast = old_stats->multicast +
  9754. get_stat64(&hw_stats->rx_mcast_packets);
  9755. stats->collisions = old_stats->collisions +
  9756. get_stat64(&hw_stats->tx_collisions);
  9757. stats->rx_length_errors = old_stats->rx_length_errors +
  9758. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  9759. get_stat64(&hw_stats->rx_undersize_packets);
  9760. stats->rx_frame_errors = old_stats->rx_frame_errors +
  9761. get_stat64(&hw_stats->rx_align_errors);
  9762. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  9763. get_stat64(&hw_stats->tx_discards);
  9764. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  9765. get_stat64(&hw_stats->tx_carrier_sense_errors);
  9766. stats->rx_crc_errors = old_stats->rx_crc_errors +
  9767. tg3_calc_crc_errors(tp);
  9768. stats->rx_missed_errors = old_stats->rx_missed_errors +
  9769. get_stat64(&hw_stats->rx_discards);
  9770. stats->rx_dropped = tp->rx_dropped;
  9771. stats->tx_dropped = tp->tx_dropped;
  9772. }
  9773. static int tg3_get_regs_len(struct net_device *dev)
  9774. {
  9775. return TG3_REG_BLK_SIZE;
  9776. }
  9777. static void tg3_get_regs(struct net_device *dev,
  9778. struct ethtool_regs *regs, void *_p)
  9779. {
  9780. struct tg3 *tp = netdev_priv(dev);
  9781. regs->version = 0;
  9782. memset(_p, 0, TG3_REG_BLK_SIZE);
  9783. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9784. return;
  9785. tg3_full_lock(tp, 0);
  9786. tg3_dump_legacy_regs(tp, (u32 *)_p);
  9787. tg3_full_unlock(tp);
  9788. }
  9789. static int tg3_get_eeprom_len(struct net_device *dev)
  9790. {
  9791. struct tg3 *tp = netdev_priv(dev);
  9792. return tp->nvram_size;
  9793. }
  9794. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9795. {
  9796. struct tg3 *tp = netdev_priv(dev);
  9797. int ret, cpmu_restore = 0;
  9798. u8 *pd;
  9799. u32 i, offset, len, b_offset, b_count, cpmu_val = 0;
  9800. __be32 val;
  9801. if (tg3_flag(tp, NO_NVRAM))
  9802. return -EINVAL;
  9803. offset = eeprom->offset;
  9804. len = eeprom->len;
  9805. eeprom->len = 0;
  9806. eeprom->magic = TG3_EEPROM_MAGIC;
  9807. /* Override clock, link aware and link idle modes */
  9808. if (tg3_flag(tp, CPMU_PRESENT)) {
  9809. cpmu_val = tr32(TG3_CPMU_CTRL);
  9810. if (cpmu_val & (CPMU_CTRL_LINK_AWARE_MODE |
  9811. CPMU_CTRL_LINK_IDLE_MODE)) {
  9812. tw32(TG3_CPMU_CTRL, cpmu_val &
  9813. ~(CPMU_CTRL_LINK_AWARE_MODE |
  9814. CPMU_CTRL_LINK_IDLE_MODE));
  9815. cpmu_restore = 1;
  9816. }
  9817. }
  9818. tg3_override_clk(tp);
  9819. if (offset & 3) {
  9820. /* adjustments to start on required 4 byte boundary */
  9821. b_offset = offset & 3;
  9822. b_count = 4 - b_offset;
  9823. if (b_count > len) {
  9824. /* i.e. offset=1 len=2 */
  9825. b_count = len;
  9826. }
  9827. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  9828. if (ret)
  9829. goto eeprom_done;
  9830. memcpy(data, ((char *)&val) + b_offset, b_count);
  9831. len -= b_count;
  9832. offset += b_count;
  9833. eeprom->len += b_count;
  9834. }
  9835. /* read bytes up to the last 4 byte boundary */
  9836. pd = &data[eeprom->len];
  9837. for (i = 0; i < (len - (len & 3)); i += 4) {
  9838. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  9839. if (ret) {
  9840. if (i)
  9841. i -= 4;
  9842. eeprom->len += i;
  9843. goto eeprom_done;
  9844. }
  9845. memcpy(pd + i, &val, 4);
  9846. if (need_resched()) {
  9847. if (signal_pending(current)) {
  9848. eeprom->len += i;
  9849. ret = -EINTR;
  9850. goto eeprom_done;
  9851. }
  9852. cond_resched();
  9853. }
  9854. }
  9855. eeprom->len += i;
  9856. if (len & 3) {
  9857. /* read last bytes not ending on 4 byte boundary */
  9858. pd = &data[eeprom->len];
  9859. b_count = len & 3;
  9860. b_offset = offset + len - b_count;
  9861. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  9862. if (ret)
  9863. goto eeprom_done;
  9864. memcpy(pd, &val, b_count);
  9865. eeprom->len += b_count;
  9866. }
  9867. ret = 0;
  9868. eeprom_done:
  9869. /* Restore clock, link aware and link idle modes */
  9870. tg3_restore_clk(tp);
  9871. if (cpmu_restore)
  9872. tw32(TG3_CPMU_CTRL, cpmu_val);
  9873. return ret;
  9874. }
  9875. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9876. {
  9877. struct tg3 *tp = netdev_priv(dev);
  9878. int ret;
  9879. u32 offset, len, b_offset, odd_len;
  9880. u8 *buf;
  9881. __be32 start = 0, end;
  9882. if (tg3_flag(tp, NO_NVRAM) ||
  9883. eeprom->magic != TG3_EEPROM_MAGIC)
  9884. return -EINVAL;
  9885. offset = eeprom->offset;
  9886. len = eeprom->len;
  9887. if ((b_offset = (offset & 3))) {
  9888. /* adjustments to start on required 4 byte boundary */
  9889. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  9890. if (ret)
  9891. return ret;
  9892. len += b_offset;
  9893. offset &= ~3;
  9894. if (len < 4)
  9895. len = 4;
  9896. }
  9897. odd_len = 0;
  9898. if (len & 3) {
  9899. /* adjustments to end on required 4 byte boundary */
  9900. odd_len = 1;
  9901. len = (len + 3) & ~3;
  9902. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  9903. if (ret)
  9904. return ret;
  9905. }
  9906. buf = data;
  9907. if (b_offset || odd_len) {
  9908. buf = kmalloc(len, GFP_KERNEL);
  9909. if (!buf)
  9910. return -ENOMEM;
  9911. if (b_offset)
  9912. memcpy(buf, &start, 4);
  9913. if (odd_len)
  9914. memcpy(buf+len-4, &end, 4);
  9915. memcpy(buf + b_offset, data, eeprom->len);
  9916. }
  9917. ret = tg3_nvram_write_block(tp, offset, len, buf);
  9918. if (buf != data)
  9919. kfree(buf);
  9920. return ret;
  9921. }
  9922. static int tg3_get_link_ksettings(struct net_device *dev,
  9923. struct ethtool_link_ksettings *cmd)
  9924. {
  9925. struct tg3 *tp = netdev_priv(dev);
  9926. u32 supported, advertising;
  9927. if (tg3_flag(tp, USE_PHYLIB)) {
  9928. struct phy_device *phydev;
  9929. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9930. return -EAGAIN;
  9931. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  9932. phy_ethtool_ksettings_get(phydev, cmd);
  9933. return 0;
  9934. }
  9935. supported = (SUPPORTED_Autoneg);
  9936. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9937. supported |= (SUPPORTED_1000baseT_Half |
  9938. SUPPORTED_1000baseT_Full);
  9939. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9940. supported |= (SUPPORTED_100baseT_Half |
  9941. SUPPORTED_100baseT_Full |
  9942. SUPPORTED_10baseT_Half |
  9943. SUPPORTED_10baseT_Full |
  9944. SUPPORTED_TP);
  9945. cmd->base.port = PORT_TP;
  9946. } else {
  9947. supported |= SUPPORTED_FIBRE;
  9948. cmd->base.port = PORT_FIBRE;
  9949. }
  9950. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
  9951. supported);
  9952. advertising = tp->link_config.advertising;
  9953. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  9954. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  9955. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9956. advertising |= ADVERTISED_Pause;
  9957. } else {
  9958. advertising |= ADVERTISED_Pause |
  9959. ADVERTISED_Asym_Pause;
  9960. }
  9961. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9962. advertising |= ADVERTISED_Asym_Pause;
  9963. }
  9964. }
  9965. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
  9966. advertising);
  9967. if (netif_running(dev) && tp->link_up) {
  9968. cmd->base.speed = tp->link_config.active_speed;
  9969. cmd->base.duplex = tp->link_config.active_duplex;
  9970. ethtool_convert_legacy_u32_to_link_mode(
  9971. cmd->link_modes.lp_advertising,
  9972. tp->link_config.rmt_adv);
  9973. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9974. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  9975. cmd->base.eth_tp_mdix = ETH_TP_MDI_X;
  9976. else
  9977. cmd->base.eth_tp_mdix = ETH_TP_MDI;
  9978. }
  9979. } else {
  9980. cmd->base.speed = SPEED_UNKNOWN;
  9981. cmd->base.duplex = DUPLEX_UNKNOWN;
  9982. cmd->base.eth_tp_mdix = ETH_TP_MDI_INVALID;
  9983. }
  9984. cmd->base.phy_address = tp->phy_addr;
  9985. cmd->base.autoneg = tp->link_config.autoneg;
  9986. return 0;
  9987. }
  9988. static int tg3_set_link_ksettings(struct net_device *dev,
  9989. const struct ethtool_link_ksettings *cmd)
  9990. {
  9991. struct tg3 *tp = netdev_priv(dev);
  9992. u32 speed = cmd->base.speed;
  9993. u32 advertising;
  9994. if (tg3_flag(tp, USE_PHYLIB)) {
  9995. struct phy_device *phydev;
  9996. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9997. return -EAGAIN;
  9998. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  9999. return phy_ethtool_ksettings_set(phydev, cmd);
  10000. }
  10001. if (cmd->base.autoneg != AUTONEG_ENABLE &&
  10002. cmd->base.autoneg != AUTONEG_DISABLE)
  10003. return -EINVAL;
  10004. if (cmd->base.autoneg == AUTONEG_DISABLE &&
  10005. cmd->base.duplex != DUPLEX_FULL &&
  10006. cmd->base.duplex != DUPLEX_HALF)
  10007. return -EINVAL;
  10008. ethtool_convert_link_mode_to_legacy_u32(&advertising,
  10009. cmd->link_modes.advertising);
  10010. if (cmd->base.autoneg == AUTONEG_ENABLE) {
  10011. u32 mask = ADVERTISED_Autoneg |
  10012. ADVERTISED_Pause |
  10013. ADVERTISED_Asym_Pause;
  10014. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10015. mask |= ADVERTISED_1000baseT_Half |
  10016. ADVERTISED_1000baseT_Full;
  10017. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  10018. mask |= ADVERTISED_100baseT_Half |
  10019. ADVERTISED_100baseT_Full |
  10020. ADVERTISED_10baseT_Half |
  10021. ADVERTISED_10baseT_Full |
  10022. ADVERTISED_TP;
  10023. else
  10024. mask |= ADVERTISED_FIBRE;
  10025. if (advertising & ~mask)
  10026. return -EINVAL;
  10027. mask &= (ADVERTISED_1000baseT_Half |
  10028. ADVERTISED_1000baseT_Full |
  10029. ADVERTISED_100baseT_Half |
  10030. ADVERTISED_100baseT_Full |
  10031. ADVERTISED_10baseT_Half |
  10032. ADVERTISED_10baseT_Full);
  10033. advertising &= mask;
  10034. } else {
  10035. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  10036. if (speed != SPEED_1000)
  10037. return -EINVAL;
  10038. if (cmd->base.duplex != DUPLEX_FULL)
  10039. return -EINVAL;
  10040. } else {
  10041. if (speed != SPEED_100 &&
  10042. speed != SPEED_10)
  10043. return -EINVAL;
  10044. }
  10045. }
  10046. tg3_full_lock(tp, 0);
  10047. tp->link_config.autoneg = cmd->base.autoneg;
  10048. if (cmd->base.autoneg == AUTONEG_ENABLE) {
  10049. tp->link_config.advertising = (advertising |
  10050. ADVERTISED_Autoneg);
  10051. tp->link_config.speed = SPEED_UNKNOWN;
  10052. tp->link_config.duplex = DUPLEX_UNKNOWN;
  10053. } else {
  10054. tp->link_config.advertising = 0;
  10055. tp->link_config.speed = speed;
  10056. tp->link_config.duplex = cmd->base.duplex;
  10057. }
  10058. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  10059. tg3_warn_mgmt_link_flap(tp);
  10060. if (netif_running(dev))
  10061. tg3_setup_phy(tp, true);
  10062. tg3_full_unlock(tp);
  10063. return 0;
  10064. }
  10065. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  10066. {
  10067. struct tg3 *tp = netdev_priv(dev);
  10068. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  10069. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  10070. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  10071. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  10072. }
  10073. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  10074. {
  10075. struct tg3 *tp = netdev_priv(dev);
  10076. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  10077. wol->supported = WAKE_MAGIC;
  10078. else
  10079. wol->supported = 0;
  10080. wol->wolopts = 0;
  10081. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  10082. wol->wolopts = WAKE_MAGIC;
  10083. memset(&wol->sopass, 0, sizeof(wol->sopass));
  10084. }
  10085. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  10086. {
  10087. struct tg3 *tp = netdev_priv(dev);
  10088. struct device *dp = &tp->pdev->dev;
  10089. if (wol->wolopts & ~WAKE_MAGIC)
  10090. return -EINVAL;
  10091. if ((wol->wolopts & WAKE_MAGIC) &&
  10092. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  10093. return -EINVAL;
  10094. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  10095. if (device_may_wakeup(dp))
  10096. tg3_flag_set(tp, WOL_ENABLE);
  10097. else
  10098. tg3_flag_clear(tp, WOL_ENABLE);
  10099. return 0;
  10100. }
  10101. static u32 tg3_get_msglevel(struct net_device *dev)
  10102. {
  10103. struct tg3 *tp = netdev_priv(dev);
  10104. return tp->msg_enable;
  10105. }
  10106. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  10107. {
  10108. struct tg3 *tp = netdev_priv(dev);
  10109. tp->msg_enable = value;
  10110. }
  10111. static int tg3_nway_reset(struct net_device *dev)
  10112. {
  10113. struct tg3 *tp = netdev_priv(dev);
  10114. int r;
  10115. if (!netif_running(dev))
  10116. return -EAGAIN;
  10117. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10118. return -EINVAL;
  10119. tg3_warn_mgmt_link_flap(tp);
  10120. if (tg3_flag(tp, USE_PHYLIB)) {
  10121. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  10122. return -EAGAIN;
  10123. r = phy_start_aneg(mdiobus_get_phy(tp->mdio_bus, tp->phy_addr));
  10124. } else {
  10125. u32 bmcr;
  10126. spin_lock_bh(&tp->lock);
  10127. r = -EINVAL;
  10128. tg3_readphy(tp, MII_BMCR, &bmcr);
  10129. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  10130. ((bmcr & BMCR_ANENABLE) ||
  10131. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  10132. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  10133. BMCR_ANENABLE);
  10134. r = 0;
  10135. }
  10136. spin_unlock_bh(&tp->lock);
  10137. }
  10138. return r;
  10139. }
  10140. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  10141. {
  10142. struct tg3 *tp = netdev_priv(dev);
  10143. ering->rx_max_pending = tp->rx_std_ring_mask;
  10144. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  10145. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  10146. else
  10147. ering->rx_jumbo_max_pending = 0;
  10148. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  10149. ering->rx_pending = tp->rx_pending;
  10150. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  10151. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  10152. else
  10153. ering->rx_jumbo_pending = 0;
  10154. ering->tx_pending = tp->napi[0].tx_pending;
  10155. }
  10156. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  10157. {
  10158. struct tg3 *tp = netdev_priv(dev);
  10159. int i, irq_sync = 0, err = 0;
  10160. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  10161. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  10162. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  10163. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  10164. (tg3_flag(tp, TSO_BUG) &&
  10165. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  10166. return -EINVAL;
  10167. if (netif_running(dev)) {
  10168. tg3_phy_stop(tp);
  10169. tg3_netif_stop(tp);
  10170. irq_sync = 1;
  10171. }
  10172. tg3_full_lock(tp, irq_sync);
  10173. tp->rx_pending = ering->rx_pending;
  10174. if (tg3_flag(tp, MAX_RXPEND_64) &&
  10175. tp->rx_pending > 63)
  10176. tp->rx_pending = 63;
  10177. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  10178. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  10179. for (i = 0; i < tp->irq_max; i++)
  10180. tp->napi[i].tx_pending = ering->tx_pending;
  10181. if (netif_running(dev)) {
  10182. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10183. err = tg3_restart_hw(tp, false);
  10184. if (!err)
  10185. tg3_netif_start(tp);
  10186. }
  10187. tg3_full_unlock(tp);
  10188. if (irq_sync && !err)
  10189. tg3_phy_start(tp);
  10190. return err;
  10191. }
  10192. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  10193. {
  10194. struct tg3 *tp = netdev_priv(dev);
  10195. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  10196. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  10197. epause->rx_pause = 1;
  10198. else
  10199. epause->rx_pause = 0;
  10200. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  10201. epause->tx_pause = 1;
  10202. else
  10203. epause->tx_pause = 0;
  10204. }
  10205. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  10206. {
  10207. struct tg3 *tp = netdev_priv(dev);
  10208. int err = 0;
  10209. if (tp->link_config.autoneg == AUTONEG_ENABLE)
  10210. tg3_warn_mgmt_link_flap(tp);
  10211. if (tg3_flag(tp, USE_PHYLIB)) {
  10212. u32 newadv;
  10213. struct phy_device *phydev;
  10214. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  10215. if (!(phydev->supported & SUPPORTED_Pause) ||
  10216. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  10217. (epause->rx_pause != epause->tx_pause)))
  10218. return -EINVAL;
  10219. tp->link_config.flowctrl = 0;
  10220. if (epause->rx_pause) {
  10221. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  10222. if (epause->tx_pause) {
  10223. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  10224. newadv = ADVERTISED_Pause;
  10225. } else
  10226. newadv = ADVERTISED_Pause |
  10227. ADVERTISED_Asym_Pause;
  10228. } else if (epause->tx_pause) {
  10229. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  10230. newadv = ADVERTISED_Asym_Pause;
  10231. } else
  10232. newadv = 0;
  10233. if (epause->autoneg)
  10234. tg3_flag_set(tp, PAUSE_AUTONEG);
  10235. else
  10236. tg3_flag_clear(tp, PAUSE_AUTONEG);
  10237. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  10238. u32 oldadv = phydev->advertising &
  10239. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  10240. if (oldadv != newadv) {
  10241. phydev->advertising &=
  10242. ~(ADVERTISED_Pause |
  10243. ADVERTISED_Asym_Pause);
  10244. phydev->advertising |= newadv;
  10245. if (phydev->autoneg) {
  10246. /*
  10247. * Always renegotiate the link to
  10248. * inform our link partner of our
  10249. * flow control settings, even if the
  10250. * flow control is forced. Let
  10251. * tg3_adjust_link() do the final
  10252. * flow control setup.
  10253. */
  10254. return phy_start_aneg(phydev);
  10255. }
  10256. }
  10257. if (!epause->autoneg)
  10258. tg3_setup_flow_control(tp, 0, 0);
  10259. } else {
  10260. tp->link_config.advertising &=
  10261. ~(ADVERTISED_Pause |
  10262. ADVERTISED_Asym_Pause);
  10263. tp->link_config.advertising |= newadv;
  10264. }
  10265. } else {
  10266. int irq_sync = 0;
  10267. if (netif_running(dev)) {
  10268. tg3_netif_stop(tp);
  10269. irq_sync = 1;
  10270. }
  10271. tg3_full_lock(tp, irq_sync);
  10272. if (epause->autoneg)
  10273. tg3_flag_set(tp, PAUSE_AUTONEG);
  10274. else
  10275. tg3_flag_clear(tp, PAUSE_AUTONEG);
  10276. if (epause->rx_pause)
  10277. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  10278. else
  10279. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  10280. if (epause->tx_pause)
  10281. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  10282. else
  10283. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  10284. if (netif_running(dev)) {
  10285. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10286. err = tg3_restart_hw(tp, false);
  10287. if (!err)
  10288. tg3_netif_start(tp);
  10289. }
  10290. tg3_full_unlock(tp);
  10291. }
  10292. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  10293. return err;
  10294. }
  10295. static int tg3_get_sset_count(struct net_device *dev, int sset)
  10296. {
  10297. switch (sset) {
  10298. case ETH_SS_TEST:
  10299. return TG3_NUM_TEST;
  10300. case ETH_SS_STATS:
  10301. return TG3_NUM_STATS;
  10302. default:
  10303. return -EOPNOTSUPP;
  10304. }
  10305. }
  10306. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  10307. u32 *rules __always_unused)
  10308. {
  10309. struct tg3 *tp = netdev_priv(dev);
  10310. if (!tg3_flag(tp, SUPPORT_MSIX))
  10311. return -EOPNOTSUPP;
  10312. switch (info->cmd) {
  10313. case ETHTOOL_GRXRINGS:
  10314. if (netif_running(tp->dev))
  10315. info->data = tp->rxq_cnt;
  10316. else {
  10317. info->data = num_online_cpus();
  10318. if (info->data > TG3_RSS_MAX_NUM_QS)
  10319. info->data = TG3_RSS_MAX_NUM_QS;
  10320. }
  10321. return 0;
  10322. default:
  10323. return -EOPNOTSUPP;
  10324. }
  10325. }
  10326. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  10327. {
  10328. u32 size = 0;
  10329. struct tg3 *tp = netdev_priv(dev);
  10330. if (tg3_flag(tp, SUPPORT_MSIX))
  10331. size = TG3_RSS_INDIR_TBL_SIZE;
  10332. return size;
  10333. }
  10334. static int tg3_get_rxfh(struct net_device *dev, u32 *indir, u8 *key, u8 *hfunc)
  10335. {
  10336. struct tg3 *tp = netdev_priv(dev);
  10337. int i;
  10338. if (hfunc)
  10339. *hfunc = ETH_RSS_HASH_TOP;
  10340. if (!indir)
  10341. return 0;
  10342. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  10343. indir[i] = tp->rss_ind_tbl[i];
  10344. return 0;
  10345. }
  10346. static int tg3_set_rxfh(struct net_device *dev, const u32 *indir, const u8 *key,
  10347. const u8 hfunc)
  10348. {
  10349. struct tg3 *tp = netdev_priv(dev);
  10350. size_t i;
  10351. /* We require at least one supported parameter to be changed and no
  10352. * change in any of the unsupported parameters
  10353. */
  10354. if (key ||
  10355. (hfunc != ETH_RSS_HASH_NO_CHANGE && hfunc != ETH_RSS_HASH_TOP))
  10356. return -EOPNOTSUPP;
  10357. if (!indir)
  10358. return 0;
  10359. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  10360. tp->rss_ind_tbl[i] = indir[i];
  10361. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  10362. return 0;
  10363. /* It is legal to write the indirection
  10364. * table while the device is running.
  10365. */
  10366. tg3_full_lock(tp, 0);
  10367. tg3_rss_write_indir_tbl(tp);
  10368. tg3_full_unlock(tp);
  10369. return 0;
  10370. }
  10371. static void tg3_get_channels(struct net_device *dev,
  10372. struct ethtool_channels *channel)
  10373. {
  10374. struct tg3 *tp = netdev_priv(dev);
  10375. u32 deflt_qs = netif_get_num_default_rss_queues();
  10376. channel->max_rx = tp->rxq_max;
  10377. channel->max_tx = tp->txq_max;
  10378. if (netif_running(dev)) {
  10379. channel->rx_count = tp->rxq_cnt;
  10380. channel->tx_count = tp->txq_cnt;
  10381. } else {
  10382. if (tp->rxq_req)
  10383. channel->rx_count = tp->rxq_req;
  10384. else
  10385. channel->rx_count = min(deflt_qs, tp->rxq_max);
  10386. if (tp->txq_req)
  10387. channel->tx_count = tp->txq_req;
  10388. else
  10389. channel->tx_count = min(deflt_qs, tp->txq_max);
  10390. }
  10391. }
  10392. static int tg3_set_channels(struct net_device *dev,
  10393. struct ethtool_channels *channel)
  10394. {
  10395. struct tg3 *tp = netdev_priv(dev);
  10396. if (!tg3_flag(tp, SUPPORT_MSIX))
  10397. return -EOPNOTSUPP;
  10398. if (channel->rx_count > tp->rxq_max ||
  10399. channel->tx_count > tp->txq_max)
  10400. return -EINVAL;
  10401. tp->rxq_req = channel->rx_count;
  10402. tp->txq_req = channel->tx_count;
  10403. if (!netif_running(dev))
  10404. return 0;
  10405. tg3_stop(tp);
  10406. tg3_carrier_off(tp);
  10407. tg3_start(tp, true, false, false);
  10408. return 0;
  10409. }
  10410. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  10411. {
  10412. switch (stringset) {
  10413. case ETH_SS_STATS:
  10414. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  10415. break;
  10416. case ETH_SS_TEST:
  10417. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  10418. break;
  10419. default:
  10420. WARN_ON(1); /* we need a WARN() */
  10421. break;
  10422. }
  10423. }
  10424. static int tg3_set_phys_id(struct net_device *dev,
  10425. enum ethtool_phys_id_state state)
  10426. {
  10427. struct tg3 *tp = netdev_priv(dev);
  10428. if (!netif_running(tp->dev))
  10429. return -EAGAIN;
  10430. switch (state) {
  10431. case ETHTOOL_ID_ACTIVE:
  10432. return 1; /* cycle on/off once per second */
  10433. case ETHTOOL_ID_ON:
  10434. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  10435. LED_CTRL_1000MBPS_ON |
  10436. LED_CTRL_100MBPS_ON |
  10437. LED_CTRL_10MBPS_ON |
  10438. LED_CTRL_TRAFFIC_OVERRIDE |
  10439. LED_CTRL_TRAFFIC_BLINK |
  10440. LED_CTRL_TRAFFIC_LED);
  10441. break;
  10442. case ETHTOOL_ID_OFF:
  10443. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  10444. LED_CTRL_TRAFFIC_OVERRIDE);
  10445. break;
  10446. case ETHTOOL_ID_INACTIVE:
  10447. tw32(MAC_LED_CTRL, tp->led_ctrl);
  10448. break;
  10449. }
  10450. return 0;
  10451. }
  10452. static void tg3_get_ethtool_stats(struct net_device *dev,
  10453. struct ethtool_stats *estats, u64 *tmp_stats)
  10454. {
  10455. struct tg3 *tp = netdev_priv(dev);
  10456. if (tp->hw_stats)
  10457. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  10458. else
  10459. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  10460. }
  10461. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  10462. {
  10463. int i;
  10464. __be32 *buf;
  10465. u32 offset = 0, len = 0;
  10466. u32 magic, val;
  10467. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  10468. return NULL;
  10469. if (magic == TG3_EEPROM_MAGIC) {
  10470. for (offset = TG3_NVM_DIR_START;
  10471. offset < TG3_NVM_DIR_END;
  10472. offset += TG3_NVM_DIRENT_SIZE) {
  10473. if (tg3_nvram_read(tp, offset, &val))
  10474. return NULL;
  10475. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  10476. TG3_NVM_DIRTYPE_EXTVPD)
  10477. break;
  10478. }
  10479. if (offset != TG3_NVM_DIR_END) {
  10480. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  10481. if (tg3_nvram_read(tp, offset + 4, &offset))
  10482. return NULL;
  10483. offset = tg3_nvram_logical_addr(tp, offset);
  10484. }
  10485. }
  10486. if (!offset || !len) {
  10487. offset = TG3_NVM_VPD_OFF;
  10488. len = TG3_NVM_VPD_LEN;
  10489. }
  10490. buf = kmalloc(len, GFP_KERNEL);
  10491. if (buf == NULL)
  10492. return NULL;
  10493. if (magic == TG3_EEPROM_MAGIC) {
  10494. for (i = 0; i < len; i += 4) {
  10495. /* The data is in little-endian format in NVRAM.
  10496. * Use the big-endian read routines to preserve
  10497. * the byte order as it exists in NVRAM.
  10498. */
  10499. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  10500. goto error;
  10501. }
  10502. } else {
  10503. u8 *ptr;
  10504. ssize_t cnt;
  10505. unsigned int pos = 0;
  10506. ptr = (u8 *)&buf[0];
  10507. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  10508. cnt = pci_read_vpd(tp->pdev, pos,
  10509. len - pos, ptr);
  10510. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  10511. cnt = 0;
  10512. else if (cnt < 0)
  10513. goto error;
  10514. }
  10515. if (pos != len)
  10516. goto error;
  10517. }
  10518. *vpdlen = len;
  10519. return buf;
  10520. error:
  10521. kfree(buf);
  10522. return NULL;
  10523. }
  10524. #define NVRAM_TEST_SIZE 0x100
  10525. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  10526. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  10527. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  10528. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  10529. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  10530. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  10531. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  10532. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  10533. static int tg3_test_nvram(struct tg3 *tp)
  10534. {
  10535. u32 csum, magic, len;
  10536. __be32 *buf;
  10537. int i, j, k, err = 0, size;
  10538. if (tg3_flag(tp, NO_NVRAM))
  10539. return 0;
  10540. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10541. return -EIO;
  10542. if (magic == TG3_EEPROM_MAGIC)
  10543. size = NVRAM_TEST_SIZE;
  10544. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  10545. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  10546. TG3_EEPROM_SB_FORMAT_1) {
  10547. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  10548. case TG3_EEPROM_SB_REVISION_0:
  10549. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  10550. break;
  10551. case TG3_EEPROM_SB_REVISION_2:
  10552. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  10553. break;
  10554. case TG3_EEPROM_SB_REVISION_3:
  10555. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  10556. break;
  10557. case TG3_EEPROM_SB_REVISION_4:
  10558. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  10559. break;
  10560. case TG3_EEPROM_SB_REVISION_5:
  10561. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  10562. break;
  10563. case TG3_EEPROM_SB_REVISION_6:
  10564. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  10565. break;
  10566. default:
  10567. return -EIO;
  10568. }
  10569. } else
  10570. return 0;
  10571. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10572. size = NVRAM_SELFBOOT_HW_SIZE;
  10573. else
  10574. return -EIO;
  10575. buf = kmalloc(size, GFP_KERNEL);
  10576. if (buf == NULL)
  10577. return -ENOMEM;
  10578. err = -EIO;
  10579. for (i = 0, j = 0; i < size; i += 4, j++) {
  10580. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  10581. if (err)
  10582. break;
  10583. }
  10584. if (i < size)
  10585. goto out;
  10586. /* Selfboot format */
  10587. magic = be32_to_cpu(buf[0]);
  10588. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  10589. TG3_EEPROM_MAGIC_FW) {
  10590. u8 *buf8 = (u8 *) buf, csum8 = 0;
  10591. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  10592. TG3_EEPROM_SB_REVISION_2) {
  10593. /* For rev 2, the csum doesn't include the MBA. */
  10594. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  10595. csum8 += buf8[i];
  10596. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  10597. csum8 += buf8[i];
  10598. } else {
  10599. for (i = 0; i < size; i++)
  10600. csum8 += buf8[i];
  10601. }
  10602. if (csum8 == 0) {
  10603. err = 0;
  10604. goto out;
  10605. }
  10606. err = -EIO;
  10607. goto out;
  10608. }
  10609. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  10610. TG3_EEPROM_MAGIC_HW) {
  10611. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  10612. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  10613. u8 *buf8 = (u8 *) buf;
  10614. /* Separate the parity bits and the data bytes. */
  10615. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  10616. if ((i == 0) || (i == 8)) {
  10617. int l;
  10618. u8 msk;
  10619. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  10620. parity[k++] = buf8[i] & msk;
  10621. i++;
  10622. } else if (i == 16) {
  10623. int l;
  10624. u8 msk;
  10625. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  10626. parity[k++] = buf8[i] & msk;
  10627. i++;
  10628. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  10629. parity[k++] = buf8[i] & msk;
  10630. i++;
  10631. }
  10632. data[j++] = buf8[i];
  10633. }
  10634. err = -EIO;
  10635. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  10636. u8 hw8 = hweight8(data[i]);
  10637. if ((hw8 & 0x1) && parity[i])
  10638. goto out;
  10639. else if (!(hw8 & 0x1) && !parity[i])
  10640. goto out;
  10641. }
  10642. err = 0;
  10643. goto out;
  10644. }
  10645. err = -EIO;
  10646. /* Bootstrap checksum at offset 0x10 */
  10647. csum = calc_crc((unsigned char *) buf, 0x10);
  10648. if (csum != le32_to_cpu(buf[0x10/4]))
  10649. goto out;
  10650. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  10651. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  10652. if (csum != le32_to_cpu(buf[0xfc/4]))
  10653. goto out;
  10654. kfree(buf);
  10655. buf = tg3_vpd_readblock(tp, &len);
  10656. if (!buf)
  10657. return -ENOMEM;
  10658. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  10659. if (i > 0) {
  10660. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  10661. if (j < 0)
  10662. goto out;
  10663. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  10664. goto out;
  10665. i += PCI_VPD_LRDT_TAG_SIZE;
  10666. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  10667. PCI_VPD_RO_KEYWORD_CHKSUM);
  10668. if (j > 0) {
  10669. u8 csum8 = 0;
  10670. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10671. for (i = 0; i <= j; i++)
  10672. csum8 += ((u8 *)buf)[i];
  10673. if (csum8)
  10674. goto out;
  10675. }
  10676. }
  10677. err = 0;
  10678. out:
  10679. kfree(buf);
  10680. return err;
  10681. }
  10682. #define TG3_SERDES_TIMEOUT_SEC 2
  10683. #define TG3_COPPER_TIMEOUT_SEC 6
  10684. static int tg3_test_link(struct tg3 *tp)
  10685. {
  10686. int i, max;
  10687. if (!netif_running(tp->dev))
  10688. return -ENODEV;
  10689. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  10690. max = TG3_SERDES_TIMEOUT_SEC;
  10691. else
  10692. max = TG3_COPPER_TIMEOUT_SEC;
  10693. for (i = 0; i < max; i++) {
  10694. if (tp->link_up)
  10695. return 0;
  10696. if (msleep_interruptible(1000))
  10697. break;
  10698. }
  10699. return -EIO;
  10700. }
  10701. /* Only test the commonly used registers */
  10702. static int tg3_test_registers(struct tg3 *tp)
  10703. {
  10704. int i, is_5705, is_5750;
  10705. u32 offset, read_mask, write_mask, val, save_val, read_val;
  10706. static struct {
  10707. u16 offset;
  10708. u16 flags;
  10709. #define TG3_FL_5705 0x1
  10710. #define TG3_FL_NOT_5705 0x2
  10711. #define TG3_FL_NOT_5788 0x4
  10712. #define TG3_FL_NOT_5750 0x8
  10713. u32 read_mask;
  10714. u32 write_mask;
  10715. } reg_tbl[] = {
  10716. /* MAC Control Registers */
  10717. { MAC_MODE, TG3_FL_NOT_5705,
  10718. 0x00000000, 0x00ef6f8c },
  10719. { MAC_MODE, TG3_FL_5705,
  10720. 0x00000000, 0x01ef6b8c },
  10721. { MAC_STATUS, TG3_FL_NOT_5705,
  10722. 0x03800107, 0x00000000 },
  10723. { MAC_STATUS, TG3_FL_5705,
  10724. 0x03800100, 0x00000000 },
  10725. { MAC_ADDR_0_HIGH, 0x0000,
  10726. 0x00000000, 0x0000ffff },
  10727. { MAC_ADDR_0_LOW, 0x0000,
  10728. 0x00000000, 0xffffffff },
  10729. { MAC_RX_MTU_SIZE, 0x0000,
  10730. 0x00000000, 0x0000ffff },
  10731. { MAC_TX_MODE, 0x0000,
  10732. 0x00000000, 0x00000070 },
  10733. { MAC_TX_LENGTHS, 0x0000,
  10734. 0x00000000, 0x00003fff },
  10735. { MAC_RX_MODE, TG3_FL_NOT_5705,
  10736. 0x00000000, 0x000007fc },
  10737. { MAC_RX_MODE, TG3_FL_5705,
  10738. 0x00000000, 0x000007dc },
  10739. { MAC_HASH_REG_0, 0x0000,
  10740. 0x00000000, 0xffffffff },
  10741. { MAC_HASH_REG_1, 0x0000,
  10742. 0x00000000, 0xffffffff },
  10743. { MAC_HASH_REG_2, 0x0000,
  10744. 0x00000000, 0xffffffff },
  10745. { MAC_HASH_REG_3, 0x0000,
  10746. 0x00000000, 0xffffffff },
  10747. /* Receive Data and Receive BD Initiator Control Registers. */
  10748. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  10749. 0x00000000, 0xffffffff },
  10750. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  10751. 0x00000000, 0xffffffff },
  10752. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  10753. 0x00000000, 0x00000003 },
  10754. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  10755. 0x00000000, 0xffffffff },
  10756. { RCVDBDI_STD_BD+0, 0x0000,
  10757. 0x00000000, 0xffffffff },
  10758. { RCVDBDI_STD_BD+4, 0x0000,
  10759. 0x00000000, 0xffffffff },
  10760. { RCVDBDI_STD_BD+8, 0x0000,
  10761. 0x00000000, 0xffff0002 },
  10762. { RCVDBDI_STD_BD+0xc, 0x0000,
  10763. 0x00000000, 0xffffffff },
  10764. /* Receive BD Initiator Control Registers. */
  10765. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  10766. 0x00000000, 0xffffffff },
  10767. { RCVBDI_STD_THRESH, TG3_FL_5705,
  10768. 0x00000000, 0x000003ff },
  10769. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  10770. 0x00000000, 0xffffffff },
  10771. /* Host Coalescing Control Registers. */
  10772. { HOSTCC_MODE, TG3_FL_NOT_5705,
  10773. 0x00000000, 0x00000004 },
  10774. { HOSTCC_MODE, TG3_FL_5705,
  10775. 0x00000000, 0x000000f6 },
  10776. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  10777. 0x00000000, 0xffffffff },
  10778. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  10779. 0x00000000, 0x000003ff },
  10780. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  10781. 0x00000000, 0xffffffff },
  10782. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  10783. 0x00000000, 0x000003ff },
  10784. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  10785. 0x00000000, 0xffffffff },
  10786. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10787. 0x00000000, 0x000000ff },
  10788. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  10789. 0x00000000, 0xffffffff },
  10790. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  10791. 0x00000000, 0x000000ff },
  10792. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10793. 0x00000000, 0xffffffff },
  10794. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  10795. 0x00000000, 0xffffffff },
  10796. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10797. 0x00000000, 0xffffffff },
  10798. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10799. 0x00000000, 0x000000ff },
  10800. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  10801. 0x00000000, 0xffffffff },
  10802. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  10803. 0x00000000, 0x000000ff },
  10804. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  10805. 0x00000000, 0xffffffff },
  10806. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  10807. 0x00000000, 0xffffffff },
  10808. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  10809. 0x00000000, 0xffffffff },
  10810. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  10811. 0x00000000, 0xffffffff },
  10812. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  10813. 0x00000000, 0xffffffff },
  10814. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  10815. 0xffffffff, 0x00000000 },
  10816. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  10817. 0xffffffff, 0x00000000 },
  10818. /* Buffer Manager Control Registers. */
  10819. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  10820. 0x00000000, 0x007fff80 },
  10821. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  10822. 0x00000000, 0x007fffff },
  10823. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  10824. 0x00000000, 0x0000003f },
  10825. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  10826. 0x00000000, 0x000001ff },
  10827. { BUFMGR_MB_HIGH_WATER, 0x0000,
  10828. 0x00000000, 0x000001ff },
  10829. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  10830. 0xffffffff, 0x00000000 },
  10831. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  10832. 0xffffffff, 0x00000000 },
  10833. /* Mailbox Registers */
  10834. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  10835. 0x00000000, 0x000001ff },
  10836. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  10837. 0x00000000, 0x000001ff },
  10838. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  10839. 0x00000000, 0x000007ff },
  10840. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  10841. 0x00000000, 0x000001ff },
  10842. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  10843. };
  10844. is_5705 = is_5750 = 0;
  10845. if (tg3_flag(tp, 5705_PLUS)) {
  10846. is_5705 = 1;
  10847. if (tg3_flag(tp, 5750_PLUS))
  10848. is_5750 = 1;
  10849. }
  10850. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  10851. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  10852. continue;
  10853. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  10854. continue;
  10855. if (tg3_flag(tp, IS_5788) &&
  10856. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  10857. continue;
  10858. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  10859. continue;
  10860. offset = (u32) reg_tbl[i].offset;
  10861. read_mask = reg_tbl[i].read_mask;
  10862. write_mask = reg_tbl[i].write_mask;
  10863. /* Save the original register content */
  10864. save_val = tr32(offset);
  10865. /* Determine the read-only value. */
  10866. read_val = save_val & read_mask;
  10867. /* Write zero to the register, then make sure the read-only bits
  10868. * are not changed and the read/write bits are all zeros.
  10869. */
  10870. tw32(offset, 0);
  10871. val = tr32(offset);
  10872. /* Test the read-only and read/write bits. */
  10873. if (((val & read_mask) != read_val) || (val & write_mask))
  10874. goto out;
  10875. /* Write ones to all the bits defined by RdMask and WrMask, then
  10876. * make sure the read-only bits are not changed and the
  10877. * read/write bits are all ones.
  10878. */
  10879. tw32(offset, read_mask | write_mask);
  10880. val = tr32(offset);
  10881. /* Test the read-only bits. */
  10882. if ((val & read_mask) != read_val)
  10883. goto out;
  10884. /* Test the read/write bits. */
  10885. if ((val & write_mask) != write_mask)
  10886. goto out;
  10887. tw32(offset, save_val);
  10888. }
  10889. return 0;
  10890. out:
  10891. if (netif_msg_hw(tp))
  10892. netdev_err(tp->dev,
  10893. "Register test failed at offset %x\n", offset);
  10894. tw32(offset, save_val);
  10895. return -EIO;
  10896. }
  10897. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  10898. {
  10899. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  10900. int i;
  10901. u32 j;
  10902. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  10903. for (j = 0; j < len; j += 4) {
  10904. u32 val;
  10905. tg3_write_mem(tp, offset + j, test_pattern[i]);
  10906. tg3_read_mem(tp, offset + j, &val);
  10907. if (val != test_pattern[i])
  10908. return -EIO;
  10909. }
  10910. }
  10911. return 0;
  10912. }
  10913. static int tg3_test_memory(struct tg3 *tp)
  10914. {
  10915. static struct mem_entry {
  10916. u32 offset;
  10917. u32 len;
  10918. } mem_tbl_570x[] = {
  10919. { 0x00000000, 0x00b50},
  10920. { 0x00002000, 0x1c000},
  10921. { 0xffffffff, 0x00000}
  10922. }, mem_tbl_5705[] = {
  10923. { 0x00000100, 0x0000c},
  10924. { 0x00000200, 0x00008},
  10925. { 0x00004000, 0x00800},
  10926. { 0x00006000, 0x01000},
  10927. { 0x00008000, 0x02000},
  10928. { 0x00010000, 0x0e000},
  10929. { 0xffffffff, 0x00000}
  10930. }, mem_tbl_5755[] = {
  10931. { 0x00000200, 0x00008},
  10932. { 0x00004000, 0x00800},
  10933. { 0x00006000, 0x00800},
  10934. { 0x00008000, 0x02000},
  10935. { 0x00010000, 0x0c000},
  10936. { 0xffffffff, 0x00000}
  10937. }, mem_tbl_5906[] = {
  10938. { 0x00000200, 0x00008},
  10939. { 0x00004000, 0x00400},
  10940. { 0x00006000, 0x00400},
  10941. { 0x00008000, 0x01000},
  10942. { 0x00010000, 0x01000},
  10943. { 0xffffffff, 0x00000}
  10944. }, mem_tbl_5717[] = {
  10945. { 0x00000200, 0x00008},
  10946. { 0x00010000, 0x0a000},
  10947. { 0x00020000, 0x13c00},
  10948. { 0xffffffff, 0x00000}
  10949. }, mem_tbl_57765[] = {
  10950. { 0x00000200, 0x00008},
  10951. { 0x00004000, 0x00800},
  10952. { 0x00006000, 0x09800},
  10953. { 0x00010000, 0x0a000},
  10954. { 0xffffffff, 0x00000}
  10955. };
  10956. struct mem_entry *mem_tbl;
  10957. int err = 0;
  10958. int i;
  10959. if (tg3_flag(tp, 5717_PLUS))
  10960. mem_tbl = mem_tbl_5717;
  10961. else if (tg3_flag(tp, 57765_CLASS) ||
  10962. tg3_asic_rev(tp) == ASIC_REV_5762)
  10963. mem_tbl = mem_tbl_57765;
  10964. else if (tg3_flag(tp, 5755_PLUS))
  10965. mem_tbl = mem_tbl_5755;
  10966. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  10967. mem_tbl = mem_tbl_5906;
  10968. else if (tg3_flag(tp, 5705_PLUS))
  10969. mem_tbl = mem_tbl_5705;
  10970. else
  10971. mem_tbl = mem_tbl_570x;
  10972. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  10973. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  10974. if (err)
  10975. break;
  10976. }
  10977. return err;
  10978. }
  10979. #define TG3_TSO_MSS 500
  10980. #define TG3_TSO_IP_HDR_LEN 20
  10981. #define TG3_TSO_TCP_HDR_LEN 20
  10982. #define TG3_TSO_TCP_OPT_LEN 12
  10983. static const u8 tg3_tso_header[] = {
  10984. 0x08, 0x00,
  10985. 0x45, 0x00, 0x00, 0x00,
  10986. 0x00, 0x00, 0x40, 0x00,
  10987. 0x40, 0x06, 0x00, 0x00,
  10988. 0x0a, 0x00, 0x00, 0x01,
  10989. 0x0a, 0x00, 0x00, 0x02,
  10990. 0x0d, 0x00, 0xe0, 0x00,
  10991. 0x00, 0x00, 0x01, 0x00,
  10992. 0x00, 0x00, 0x02, 0x00,
  10993. 0x80, 0x10, 0x10, 0x00,
  10994. 0x14, 0x09, 0x00, 0x00,
  10995. 0x01, 0x01, 0x08, 0x0a,
  10996. 0x11, 0x11, 0x11, 0x11,
  10997. 0x11, 0x11, 0x11, 0x11,
  10998. };
  10999. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  11000. {
  11001. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  11002. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  11003. u32 budget;
  11004. struct sk_buff *skb;
  11005. u8 *tx_data, *rx_data;
  11006. dma_addr_t map;
  11007. int num_pkts, tx_len, rx_len, i, err;
  11008. struct tg3_rx_buffer_desc *desc;
  11009. struct tg3_napi *tnapi, *rnapi;
  11010. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  11011. tnapi = &tp->napi[0];
  11012. rnapi = &tp->napi[0];
  11013. if (tp->irq_cnt > 1) {
  11014. if (tg3_flag(tp, ENABLE_RSS))
  11015. rnapi = &tp->napi[1];
  11016. if (tg3_flag(tp, ENABLE_TSS))
  11017. tnapi = &tp->napi[1];
  11018. }
  11019. coal_now = tnapi->coal_now | rnapi->coal_now;
  11020. err = -EIO;
  11021. tx_len = pktsz;
  11022. skb = netdev_alloc_skb(tp->dev, tx_len);
  11023. if (!skb)
  11024. return -ENOMEM;
  11025. tx_data = skb_put(skb, tx_len);
  11026. memcpy(tx_data, tp->dev->dev_addr, ETH_ALEN);
  11027. memset(tx_data + ETH_ALEN, 0x0, 8);
  11028. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  11029. if (tso_loopback) {
  11030. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  11031. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  11032. TG3_TSO_TCP_OPT_LEN;
  11033. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  11034. sizeof(tg3_tso_header));
  11035. mss = TG3_TSO_MSS;
  11036. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  11037. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  11038. /* Set the total length field in the IP header */
  11039. iph->tot_len = htons((u16)(mss + hdr_len));
  11040. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  11041. TXD_FLAG_CPU_POST_DMA);
  11042. if (tg3_flag(tp, HW_TSO_1) ||
  11043. tg3_flag(tp, HW_TSO_2) ||
  11044. tg3_flag(tp, HW_TSO_3)) {
  11045. struct tcphdr *th;
  11046. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  11047. th = (struct tcphdr *)&tx_data[val];
  11048. th->check = 0;
  11049. } else
  11050. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  11051. if (tg3_flag(tp, HW_TSO_3)) {
  11052. mss |= (hdr_len & 0xc) << 12;
  11053. if (hdr_len & 0x10)
  11054. base_flags |= 0x00000010;
  11055. base_flags |= (hdr_len & 0x3e0) << 5;
  11056. } else if (tg3_flag(tp, HW_TSO_2))
  11057. mss |= hdr_len << 9;
  11058. else if (tg3_flag(tp, HW_TSO_1) ||
  11059. tg3_asic_rev(tp) == ASIC_REV_5705) {
  11060. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  11061. } else {
  11062. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  11063. }
  11064. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  11065. } else {
  11066. num_pkts = 1;
  11067. data_off = ETH_HLEN;
  11068. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  11069. tx_len > VLAN_ETH_FRAME_LEN)
  11070. base_flags |= TXD_FLAG_JMB_PKT;
  11071. }
  11072. for (i = data_off; i < tx_len; i++)
  11073. tx_data[i] = (u8) (i & 0xff);
  11074. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  11075. if (pci_dma_mapping_error(tp->pdev, map)) {
  11076. dev_kfree_skb(skb);
  11077. return -EIO;
  11078. }
  11079. val = tnapi->tx_prod;
  11080. tnapi->tx_buffers[val].skb = skb;
  11081. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  11082. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  11083. rnapi->coal_now);
  11084. udelay(10);
  11085. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  11086. budget = tg3_tx_avail(tnapi);
  11087. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  11088. base_flags | TXD_FLAG_END, mss, 0)) {
  11089. tnapi->tx_buffers[val].skb = NULL;
  11090. dev_kfree_skb(skb);
  11091. return -EIO;
  11092. }
  11093. tnapi->tx_prod++;
  11094. /* Sync BD data before updating mailbox */
  11095. wmb();
  11096. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  11097. tr32_mailbox(tnapi->prodmbox);
  11098. udelay(10);
  11099. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  11100. for (i = 0; i < 35; i++) {
  11101. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  11102. coal_now);
  11103. udelay(10);
  11104. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  11105. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  11106. if ((tx_idx == tnapi->tx_prod) &&
  11107. (rx_idx == (rx_start_idx + num_pkts)))
  11108. break;
  11109. }
  11110. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  11111. dev_kfree_skb(skb);
  11112. if (tx_idx != tnapi->tx_prod)
  11113. goto out;
  11114. if (rx_idx != rx_start_idx + num_pkts)
  11115. goto out;
  11116. val = data_off;
  11117. while (rx_idx != rx_start_idx) {
  11118. desc = &rnapi->rx_rcb[rx_start_idx++];
  11119. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  11120. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  11121. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  11122. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  11123. goto out;
  11124. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  11125. - ETH_FCS_LEN;
  11126. if (!tso_loopback) {
  11127. if (rx_len != tx_len)
  11128. goto out;
  11129. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  11130. if (opaque_key != RXD_OPAQUE_RING_STD)
  11131. goto out;
  11132. } else {
  11133. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  11134. goto out;
  11135. }
  11136. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  11137. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  11138. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  11139. goto out;
  11140. }
  11141. if (opaque_key == RXD_OPAQUE_RING_STD) {
  11142. rx_data = tpr->rx_std_buffers[desc_idx].data;
  11143. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  11144. mapping);
  11145. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  11146. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  11147. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  11148. mapping);
  11149. } else
  11150. goto out;
  11151. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  11152. PCI_DMA_FROMDEVICE);
  11153. rx_data += TG3_RX_OFFSET(tp);
  11154. for (i = data_off; i < rx_len; i++, val++) {
  11155. if (*(rx_data + i) != (u8) (val & 0xff))
  11156. goto out;
  11157. }
  11158. }
  11159. err = 0;
  11160. /* tg3_free_rings will unmap and free the rx_data */
  11161. out:
  11162. return err;
  11163. }
  11164. #define TG3_STD_LOOPBACK_FAILED 1
  11165. #define TG3_JMB_LOOPBACK_FAILED 2
  11166. #define TG3_TSO_LOOPBACK_FAILED 4
  11167. #define TG3_LOOPBACK_FAILED \
  11168. (TG3_STD_LOOPBACK_FAILED | \
  11169. TG3_JMB_LOOPBACK_FAILED | \
  11170. TG3_TSO_LOOPBACK_FAILED)
  11171. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  11172. {
  11173. int err = -EIO;
  11174. u32 eee_cap;
  11175. u32 jmb_pkt_sz = 9000;
  11176. if (tp->dma_limit)
  11177. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  11178. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  11179. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  11180. if (!netif_running(tp->dev)) {
  11181. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11182. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11183. if (do_extlpbk)
  11184. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11185. goto done;
  11186. }
  11187. err = tg3_reset_hw(tp, true);
  11188. if (err) {
  11189. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11190. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11191. if (do_extlpbk)
  11192. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  11193. goto done;
  11194. }
  11195. if (tg3_flag(tp, ENABLE_RSS)) {
  11196. int i;
  11197. /* Reroute all rx packets to the 1st queue */
  11198. for (i = MAC_RSS_INDIR_TBL_0;
  11199. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  11200. tw32(i, 0x0);
  11201. }
  11202. /* HW errata - mac loopback fails in some cases on 5780.
  11203. * Normal traffic and PHY loopback are not affected by
  11204. * errata. Also, the MAC loopback test is deprecated for
  11205. * all newer ASIC revisions.
  11206. */
  11207. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  11208. !tg3_flag(tp, CPMU_PRESENT)) {
  11209. tg3_mac_loopback(tp, true);
  11210. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  11211. data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  11212. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  11213. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  11214. data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  11215. tg3_mac_loopback(tp, false);
  11216. }
  11217. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  11218. !tg3_flag(tp, USE_PHYLIB)) {
  11219. int i;
  11220. tg3_phy_lpbk_set(tp, 0, false);
  11221. /* Wait for link */
  11222. for (i = 0; i < 100; i++) {
  11223. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  11224. break;
  11225. mdelay(1);
  11226. }
  11227. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  11228. data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  11229. if (tg3_flag(tp, TSO_CAPABLE) &&
  11230. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  11231. data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
  11232. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  11233. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  11234. data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  11235. if (do_extlpbk) {
  11236. tg3_phy_lpbk_set(tp, 0, true);
  11237. /* All link indications report up, but the hardware
  11238. * isn't really ready for about 20 msec. Double it
  11239. * to be sure.
  11240. */
  11241. mdelay(40);
  11242. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  11243. data[TG3_EXT_LOOPB_TEST] |=
  11244. TG3_STD_LOOPBACK_FAILED;
  11245. if (tg3_flag(tp, TSO_CAPABLE) &&
  11246. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  11247. data[TG3_EXT_LOOPB_TEST] |=
  11248. TG3_TSO_LOOPBACK_FAILED;
  11249. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  11250. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  11251. data[TG3_EXT_LOOPB_TEST] |=
  11252. TG3_JMB_LOOPBACK_FAILED;
  11253. }
  11254. /* Re-enable gphy autopowerdown. */
  11255. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  11256. tg3_phy_toggle_apd(tp, true);
  11257. }
  11258. err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
  11259. data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
  11260. done:
  11261. tp->phy_flags |= eee_cap;
  11262. return err;
  11263. }
  11264. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  11265. u64 *data)
  11266. {
  11267. struct tg3 *tp = netdev_priv(dev);
  11268. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  11269. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  11270. if (tg3_power_up(tp)) {
  11271. etest->flags |= ETH_TEST_FL_FAILED;
  11272. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  11273. return;
  11274. }
  11275. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  11276. }
  11277. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  11278. if (tg3_test_nvram(tp) != 0) {
  11279. etest->flags |= ETH_TEST_FL_FAILED;
  11280. data[TG3_NVRAM_TEST] = 1;
  11281. }
  11282. if (!doextlpbk && tg3_test_link(tp)) {
  11283. etest->flags |= ETH_TEST_FL_FAILED;
  11284. data[TG3_LINK_TEST] = 1;
  11285. }
  11286. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  11287. int err, err2 = 0, irq_sync = 0;
  11288. if (netif_running(dev)) {
  11289. tg3_phy_stop(tp);
  11290. tg3_netif_stop(tp);
  11291. irq_sync = 1;
  11292. }
  11293. tg3_full_lock(tp, irq_sync);
  11294. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  11295. err = tg3_nvram_lock(tp);
  11296. tg3_halt_cpu(tp, RX_CPU_BASE);
  11297. if (!tg3_flag(tp, 5705_PLUS))
  11298. tg3_halt_cpu(tp, TX_CPU_BASE);
  11299. if (!err)
  11300. tg3_nvram_unlock(tp);
  11301. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  11302. tg3_phy_reset(tp);
  11303. if (tg3_test_registers(tp) != 0) {
  11304. etest->flags |= ETH_TEST_FL_FAILED;
  11305. data[TG3_REGISTER_TEST] = 1;
  11306. }
  11307. if (tg3_test_memory(tp) != 0) {
  11308. etest->flags |= ETH_TEST_FL_FAILED;
  11309. data[TG3_MEMORY_TEST] = 1;
  11310. }
  11311. if (doextlpbk)
  11312. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  11313. if (tg3_test_loopback(tp, data, doextlpbk))
  11314. etest->flags |= ETH_TEST_FL_FAILED;
  11315. tg3_full_unlock(tp);
  11316. if (tg3_test_interrupt(tp) != 0) {
  11317. etest->flags |= ETH_TEST_FL_FAILED;
  11318. data[TG3_INTERRUPT_TEST] = 1;
  11319. }
  11320. tg3_full_lock(tp, 0);
  11321. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11322. if (netif_running(dev)) {
  11323. tg3_flag_set(tp, INIT_COMPLETE);
  11324. err2 = tg3_restart_hw(tp, true);
  11325. if (!err2)
  11326. tg3_netif_start(tp);
  11327. }
  11328. tg3_full_unlock(tp);
  11329. if (irq_sync && !err2)
  11330. tg3_phy_start(tp);
  11331. }
  11332. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  11333. tg3_power_down_prepare(tp);
  11334. }
  11335. static int tg3_hwtstamp_set(struct net_device *dev, struct ifreq *ifr)
  11336. {
  11337. struct tg3 *tp = netdev_priv(dev);
  11338. struct hwtstamp_config stmpconf;
  11339. if (!tg3_flag(tp, PTP_CAPABLE))
  11340. return -EOPNOTSUPP;
  11341. if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
  11342. return -EFAULT;
  11343. if (stmpconf.flags)
  11344. return -EINVAL;
  11345. if (stmpconf.tx_type != HWTSTAMP_TX_ON &&
  11346. stmpconf.tx_type != HWTSTAMP_TX_OFF)
  11347. return -ERANGE;
  11348. switch (stmpconf.rx_filter) {
  11349. case HWTSTAMP_FILTER_NONE:
  11350. tp->rxptpctl = 0;
  11351. break;
  11352. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  11353. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11354. TG3_RX_PTP_CTL_ALL_V1_EVENTS;
  11355. break;
  11356. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  11357. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11358. TG3_RX_PTP_CTL_SYNC_EVNT;
  11359. break;
  11360. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  11361. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  11362. TG3_RX_PTP_CTL_DELAY_REQ;
  11363. break;
  11364. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  11365. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11366. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11367. break;
  11368. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  11369. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11370. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11371. break;
  11372. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  11373. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11374. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  11375. break;
  11376. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  11377. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11378. TG3_RX_PTP_CTL_SYNC_EVNT;
  11379. break;
  11380. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  11381. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11382. TG3_RX_PTP_CTL_SYNC_EVNT;
  11383. break;
  11384. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  11385. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11386. TG3_RX_PTP_CTL_SYNC_EVNT;
  11387. break;
  11388. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  11389. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  11390. TG3_RX_PTP_CTL_DELAY_REQ;
  11391. break;
  11392. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  11393. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  11394. TG3_RX_PTP_CTL_DELAY_REQ;
  11395. break;
  11396. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  11397. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  11398. TG3_RX_PTP_CTL_DELAY_REQ;
  11399. break;
  11400. default:
  11401. return -ERANGE;
  11402. }
  11403. if (netif_running(dev) && tp->rxptpctl)
  11404. tw32(TG3_RX_PTP_CTL,
  11405. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  11406. if (stmpconf.tx_type == HWTSTAMP_TX_ON)
  11407. tg3_flag_set(tp, TX_TSTAMP_EN);
  11408. else
  11409. tg3_flag_clear(tp, TX_TSTAMP_EN);
  11410. return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
  11411. -EFAULT : 0;
  11412. }
  11413. static int tg3_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
  11414. {
  11415. struct tg3 *tp = netdev_priv(dev);
  11416. struct hwtstamp_config stmpconf;
  11417. if (!tg3_flag(tp, PTP_CAPABLE))
  11418. return -EOPNOTSUPP;
  11419. stmpconf.flags = 0;
  11420. stmpconf.tx_type = (tg3_flag(tp, TX_TSTAMP_EN) ?
  11421. HWTSTAMP_TX_ON : HWTSTAMP_TX_OFF);
  11422. switch (tp->rxptpctl) {
  11423. case 0:
  11424. stmpconf.rx_filter = HWTSTAMP_FILTER_NONE;
  11425. break;
  11426. case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_ALL_V1_EVENTS:
  11427. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
  11428. break;
  11429. case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
  11430. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
  11431. break;
  11432. case TG3_RX_PTP_CTL_RX_PTP_V1_EN | TG3_RX_PTP_CTL_DELAY_REQ:
  11433. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
  11434. break;
  11435. case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
  11436. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
  11437. break;
  11438. case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
  11439. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_EVENT;
  11440. break;
  11441. case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_ALL_V2_EVENTS:
  11442. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
  11443. break;
  11444. case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
  11445. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
  11446. break;
  11447. case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
  11448. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_SYNC;
  11449. break;
  11450. case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_SYNC_EVNT:
  11451. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
  11452. break;
  11453. case TG3_RX_PTP_CTL_RX_PTP_V2_EN | TG3_RX_PTP_CTL_DELAY_REQ:
  11454. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
  11455. break;
  11456. case TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN | TG3_RX_PTP_CTL_DELAY_REQ:
  11457. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ;
  11458. break;
  11459. case TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN | TG3_RX_PTP_CTL_DELAY_REQ:
  11460. stmpconf.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
  11461. break;
  11462. default:
  11463. WARN_ON_ONCE(1);
  11464. return -ERANGE;
  11465. }
  11466. return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
  11467. -EFAULT : 0;
  11468. }
  11469. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  11470. {
  11471. struct mii_ioctl_data *data = if_mii(ifr);
  11472. struct tg3 *tp = netdev_priv(dev);
  11473. int err;
  11474. if (tg3_flag(tp, USE_PHYLIB)) {
  11475. struct phy_device *phydev;
  11476. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  11477. return -EAGAIN;
  11478. phydev = mdiobus_get_phy(tp->mdio_bus, tp->phy_addr);
  11479. return phy_mii_ioctl(phydev, ifr, cmd);
  11480. }
  11481. switch (cmd) {
  11482. case SIOCGMIIPHY:
  11483. data->phy_id = tp->phy_addr;
  11484. /* fallthru */
  11485. case SIOCGMIIREG: {
  11486. u32 mii_regval;
  11487. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11488. break; /* We have no PHY */
  11489. if (!netif_running(dev))
  11490. return -EAGAIN;
  11491. spin_lock_bh(&tp->lock);
  11492. err = __tg3_readphy(tp, data->phy_id & 0x1f,
  11493. data->reg_num & 0x1f, &mii_regval);
  11494. spin_unlock_bh(&tp->lock);
  11495. data->val_out = mii_regval;
  11496. return err;
  11497. }
  11498. case SIOCSMIIREG:
  11499. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11500. break; /* We have no PHY */
  11501. if (!netif_running(dev))
  11502. return -EAGAIN;
  11503. spin_lock_bh(&tp->lock);
  11504. err = __tg3_writephy(tp, data->phy_id & 0x1f,
  11505. data->reg_num & 0x1f, data->val_in);
  11506. spin_unlock_bh(&tp->lock);
  11507. return err;
  11508. case SIOCSHWTSTAMP:
  11509. return tg3_hwtstamp_set(dev, ifr);
  11510. case SIOCGHWTSTAMP:
  11511. return tg3_hwtstamp_get(dev, ifr);
  11512. default:
  11513. /* do nothing */
  11514. break;
  11515. }
  11516. return -EOPNOTSUPP;
  11517. }
  11518. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  11519. {
  11520. struct tg3 *tp = netdev_priv(dev);
  11521. memcpy(ec, &tp->coal, sizeof(*ec));
  11522. return 0;
  11523. }
  11524. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  11525. {
  11526. struct tg3 *tp = netdev_priv(dev);
  11527. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  11528. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  11529. if (!tg3_flag(tp, 5705_PLUS)) {
  11530. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  11531. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  11532. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  11533. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  11534. }
  11535. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  11536. (!ec->rx_coalesce_usecs) ||
  11537. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  11538. (!ec->tx_coalesce_usecs) ||
  11539. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  11540. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  11541. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  11542. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  11543. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  11544. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  11545. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  11546. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  11547. return -EINVAL;
  11548. /* Only copy relevant parameters, ignore all others. */
  11549. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  11550. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  11551. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  11552. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  11553. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  11554. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  11555. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  11556. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  11557. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  11558. if (netif_running(dev)) {
  11559. tg3_full_lock(tp, 0);
  11560. __tg3_set_coalesce(tp, &tp->coal);
  11561. tg3_full_unlock(tp);
  11562. }
  11563. return 0;
  11564. }
  11565. static int tg3_set_eee(struct net_device *dev, struct ethtool_eee *edata)
  11566. {
  11567. struct tg3 *tp = netdev_priv(dev);
  11568. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  11569. netdev_warn(tp->dev, "Board does not support EEE!\n");
  11570. return -EOPNOTSUPP;
  11571. }
  11572. if (edata->advertised != tp->eee.advertised) {
  11573. netdev_warn(tp->dev,
  11574. "Direct manipulation of EEE advertisement is not supported\n");
  11575. return -EINVAL;
  11576. }
  11577. if (edata->tx_lpi_timer > TG3_CPMU_DBTMR1_LNKIDLE_MAX) {
  11578. netdev_warn(tp->dev,
  11579. "Maximal Tx Lpi timer supported is %#x(u)\n",
  11580. TG3_CPMU_DBTMR1_LNKIDLE_MAX);
  11581. return -EINVAL;
  11582. }
  11583. tp->eee = *edata;
  11584. tp->phy_flags |= TG3_PHYFLG_USER_CONFIGURED;
  11585. tg3_warn_mgmt_link_flap(tp);
  11586. if (netif_running(tp->dev)) {
  11587. tg3_full_lock(tp, 0);
  11588. tg3_setup_eee(tp);
  11589. tg3_phy_reset(tp);
  11590. tg3_full_unlock(tp);
  11591. }
  11592. return 0;
  11593. }
  11594. static int tg3_get_eee(struct net_device *dev, struct ethtool_eee *edata)
  11595. {
  11596. struct tg3 *tp = netdev_priv(dev);
  11597. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP)) {
  11598. netdev_warn(tp->dev,
  11599. "Board does not support EEE!\n");
  11600. return -EOPNOTSUPP;
  11601. }
  11602. *edata = tp->eee;
  11603. return 0;
  11604. }
  11605. static const struct ethtool_ops tg3_ethtool_ops = {
  11606. .get_drvinfo = tg3_get_drvinfo,
  11607. .get_regs_len = tg3_get_regs_len,
  11608. .get_regs = tg3_get_regs,
  11609. .get_wol = tg3_get_wol,
  11610. .set_wol = tg3_set_wol,
  11611. .get_msglevel = tg3_get_msglevel,
  11612. .set_msglevel = tg3_set_msglevel,
  11613. .nway_reset = tg3_nway_reset,
  11614. .get_link = ethtool_op_get_link,
  11615. .get_eeprom_len = tg3_get_eeprom_len,
  11616. .get_eeprom = tg3_get_eeprom,
  11617. .set_eeprom = tg3_set_eeprom,
  11618. .get_ringparam = tg3_get_ringparam,
  11619. .set_ringparam = tg3_set_ringparam,
  11620. .get_pauseparam = tg3_get_pauseparam,
  11621. .set_pauseparam = tg3_set_pauseparam,
  11622. .self_test = tg3_self_test,
  11623. .get_strings = tg3_get_strings,
  11624. .set_phys_id = tg3_set_phys_id,
  11625. .get_ethtool_stats = tg3_get_ethtool_stats,
  11626. .get_coalesce = tg3_get_coalesce,
  11627. .set_coalesce = tg3_set_coalesce,
  11628. .get_sset_count = tg3_get_sset_count,
  11629. .get_rxnfc = tg3_get_rxnfc,
  11630. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  11631. .get_rxfh = tg3_get_rxfh,
  11632. .set_rxfh = tg3_set_rxfh,
  11633. .get_channels = tg3_get_channels,
  11634. .set_channels = tg3_set_channels,
  11635. .get_ts_info = tg3_get_ts_info,
  11636. .get_eee = tg3_get_eee,
  11637. .set_eee = tg3_set_eee,
  11638. .get_link_ksettings = tg3_get_link_ksettings,
  11639. .set_link_ksettings = tg3_set_link_ksettings,
  11640. };
  11641. static void tg3_get_stats64(struct net_device *dev,
  11642. struct rtnl_link_stats64 *stats)
  11643. {
  11644. struct tg3 *tp = netdev_priv(dev);
  11645. spin_lock_bh(&tp->lock);
  11646. if (!tp->hw_stats) {
  11647. *stats = tp->net_stats_prev;
  11648. spin_unlock_bh(&tp->lock);
  11649. return;
  11650. }
  11651. tg3_get_nstats(tp, stats);
  11652. spin_unlock_bh(&tp->lock);
  11653. }
  11654. static void tg3_set_rx_mode(struct net_device *dev)
  11655. {
  11656. struct tg3 *tp = netdev_priv(dev);
  11657. if (!netif_running(dev))
  11658. return;
  11659. tg3_full_lock(tp, 0);
  11660. __tg3_set_rx_mode(dev);
  11661. tg3_full_unlock(tp);
  11662. }
  11663. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  11664. int new_mtu)
  11665. {
  11666. dev->mtu = new_mtu;
  11667. if (new_mtu > ETH_DATA_LEN) {
  11668. if (tg3_flag(tp, 5780_CLASS)) {
  11669. netdev_update_features(dev);
  11670. tg3_flag_clear(tp, TSO_CAPABLE);
  11671. } else {
  11672. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  11673. }
  11674. } else {
  11675. if (tg3_flag(tp, 5780_CLASS)) {
  11676. tg3_flag_set(tp, TSO_CAPABLE);
  11677. netdev_update_features(dev);
  11678. }
  11679. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  11680. }
  11681. }
  11682. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  11683. {
  11684. struct tg3 *tp = netdev_priv(dev);
  11685. int err;
  11686. bool reset_phy = false;
  11687. if (!netif_running(dev)) {
  11688. /* We'll just catch it later when the
  11689. * device is up'd.
  11690. */
  11691. tg3_set_mtu(dev, tp, new_mtu);
  11692. return 0;
  11693. }
  11694. tg3_phy_stop(tp);
  11695. tg3_netif_stop(tp);
  11696. tg3_set_mtu(dev, tp, new_mtu);
  11697. tg3_full_lock(tp, 1);
  11698. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11699. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  11700. * breaks all requests to 256 bytes.
  11701. */
  11702. if (tg3_asic_rev(tp) == ASIC_REV_57766)
  11703. reset_phy = true;
  11704. err = tg3_restart_hw(tp, reset_phy);
  11705. if (!err)
  11706. tg3_netif_start(tp);
  11707. tg3_full_unlock(tp);
  11708. if (!err)
  11709. tg3_phy_start(tp);
  11710. return err;
  11711. }
  11712. static const struct net_device_ops tg3_netdev_ops = {
  11713. .ndo_open = tg3_open,
  11714. .ndo_stop = tg3_close,
  11715. .ndo_start_xmit = tg3_start_xmit,
  11716. .ndo_get_stats64 = tg3_get_stats64,
  11717. .ndo_validate_addr = eth_validate_addr,
  11718. .ndo_set_rx_mode = tg3_set_rx_mode,
  11719. .ndo_set_mac_address = tg3_set_mac_addr,
  11720. .ndo_do_ioctl = tg3_ioctl,
  11721. .ndo_tx_timeout = tg3_tx_timeout,
  11722. .ndo_change_mtu = tg3_change_mtu,
  11723. .ndo_fix_features = tg3_fix_features,
  11724. .ndo_set_features = tg3_set_features,
  11725. #ifdef CONFIG_NET_POLL_CONTROLLER
  11726. .ndo_poll_controller = tg3_poll_controller,
  11727. #endif
  11728. };
  11729. static void tg3_get_eeprom_size(struct tg3 *tp)
  11730. {
  11731. u32 cursize, val, magic;
  11732. tp->nvram_size = EEPROM_CHIP_SIZE;
  11733. if (tg3_nvram_read(tp, 0, &magic) != 0)
  11734. return;
  11735. if ((magic != TG3_EEPROM_MAGIC) &&
  11736. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  11737. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  11738. return;
  11739. /*
  11740. * Size the chip by reading offsets at increasing powers of two.
  11741. * When we encounter our validation signature, we know the addressing
  11742. * has wrapped around, and thus have our chip size.
  11743. */
  11744. cursize = 0x10;
  11745. while (cursize < tp->nvram_size) {
  11746. if (tg3_nvram_read(tp, cursize, &val) != 0)
  11747. return;
  11748. if (val == magic)
  11749. break;
  11750. cursize <<= 1;
  11751. }
  11752. tp->nvram_size = cursize;
  11753. }
  11754. static void tg3_get_nvram_size(struct tg3 *tp)
  11755. {
  11756. u32 val;
  11757. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  11758. return;
  11759. /* Selfboot format */
  11760. if (val != TG3_EEPROM_MAGIC) {
  11761. tg3_get_eeprom_size(tp);
  11762. return;
  11763. }
  11764. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  11765. if (val != 0) {
  11766. /* This is confusing. We want to operate on the
  11767. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  11768. * call will read from NVRAM and byteswap the data
  11769. * according to the byteswapping settings for all
  11770. * other register accesses. This ensures the data we
  11771. * want will always reside in the lower 16-bits.
  11772. * However, the data in NVRAM is in LE format, which
  11773. * means the data from the NVRAM read will always be
  11774. * opposite the endianness of the CPU. The 16-bit
  11775. * byteswap then brings the data to CPU endianness.
  11776. */
  11777. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  11778. return;
  11779. }
  11780. }
  11781. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11782. }
  11783. static void tg3_get_nvram_info(struct tg3 *tp)
  11784. {
  11785. u32 nvcfg1;
  11786. nvcfg1 = tr32(NVRAM_CFG1);
  11787. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  11788. tg3_flag_set(tp, FLASH);
  11789. } else {
  11790. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11791. tw32(NVRAM_CFG1, nvcfg1);
  11792. }
  11793. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  11794. tg3_flag(tp, 5780_CLASS)) {
  11795. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  11796. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  11797. tp->nvram_jedecnum = JEDEC_ATMEL;
  11798. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11799. tg3_flag_set(tp, NVRAM_BUFFERED);
  11800. break;
  11801. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  11802. tp->nvram_jedecnum = JEDEC_ATMEL;
  11803. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  11804. break;
  11805. case FLASH_VENDOR_ATMEL_EEPROM:
  11806. tp->nvram_jedecnum = JEDEC_ATMEL;
  11807. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11808. tg3_flag_set(tp, NVRAM_BUFFERED);
  11809. break;
  11810. case FLASH_VENDOR_ST:
  11811. tp->nvram_jedecnum = JEDEC_ST;
  11812. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  11813. tg3_flag_set(tp, NVRAM_BUFFERED);
  11814. break;
  11815. case FLASH_VENDOR_SAIFUN:
  11816. tp->nvram_jedecnum = JEDEC_SAIFUN;
  11817. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  11818. break;
  11819. case FLASH_VENDOR_SST_SMALL:
  11820. case FLASH_VENDOR_SST_LARGE:
  11821. tp->nvram_jedecnum = JEDEC_SST;
  11822. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  11823. break;
  11824. }
  11825. } else {
  11826. tp->nvram_jedecnum = JEDEC_ATMEL;
  11827. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  11828. tg3_flag_set(tp, NVRAM_BUFFERED);
  11829. }
  11830. }
  11831. static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  11832. {
  11833. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  11834. case FLASH_5752PAGE_SIZE_256:
  11835. tp->nvram_pagesize = 256;
  11836. break;
  11837. case FLASH_5752PAGE_SIZE_512:
  11838. tp->nvram_pagesize = 512;
  11839. break;
  11840. case FLASH_5752PAGE_SIZE_1K:
  11841. tp->nvram_pagesize = 1024;
  11842. break;
  11843. case FLASH_5752PAGE_SIZE_2K:
  11844. tp->nvram_pagesize = 2048;
  11845. break;
  11846. case FLASH_5752PAGE_SIZE_4K:
  11847. tp->nvram_pagesize = 4096;
  11848. break;
  11849. case FLASH_5752PAGE_SIZE_264:
  11850. tp->nvram_pagesize = 264;
  11851. break;
  11852. case FLASH_5752PAGE_SIZE_528:
  11853. tp->nvram_pagesize = 528;
  11854. break;
  11855. }
  11856. }
  11857. static void tg3_get_5752_nvram_info(struct tg3 *tp)
  11858. {
  11859. u32 nvcfg1;
  11860. nvcfg1 = tr32(NVRAM_CFG1);
  11861. /* NVRAM protection for TPM */
  11862. if (nvcfg1 & (1 << 27))
  11863. tg3_flag_set(tp, PROTECTED_NVRAM);
  11864. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11865. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  11866. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  11867. tp->nvram_jedecnum = JEDEC_ATMEL;
  11868. tg3_flag_set(tp, NVRAM_BUFFERED);
  11869. break;
  11870. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11871. tp->nvram_jedecnum = JEDEC_ATMEL;
  11872. tg3_flag_set(tp, NVRAM_BUFFERED);
  11873. tg3_flag_set(tp, FLASH);
  11874. break;
  11875. case FLASH_5752VENDOR_ST_M45PE10:
  11876. case FLASH_5752VENDOR_ST_M45PE20:
  11877. case FLASH_5752VENDOR_ST_M45PE40:
  11878. tp->nvram_jedecnum = JEDEC_ST;
  11879. tg3_flag_set(tp, NVRAM_BUFFERED);
  11880. tg3_flag_set(tp, FLASH);
  11881. break;
  11882. }
  11883. if (tg3_flag(tp, FLASH)) {
  11884. tg3_nvram_get_pagesize(tp, nvcfg1);
  11885. } else {
  11886. /* For eeprom, set pagesize to maximum eeprom size */
  11887. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11888. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11889. tw32(NVRAM_CFG1, nvcfg1);
  11890. }
  11891. }
  11892. static void tg3_get_5755_nvram_info(struct tg3 *tp)
  11893. {
  11894. u32 nvcfg1, protect = 0;
  11895. nvcfg1 = tr32(NVRAM_CFG1);
  11896. /* NVRAM protection for TPM */
  11897. if (nvcfg1 & (1 << 27)) {
  11898. tg3_flag_set(tp, PROTECTED_NVRAM);
  11899. protect = 1;
  11900. }
  11901. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11902. switch (nvcfg1) {
  11903. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11904. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11905. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11906. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  11907. tp->nvram_jedecnum = JEDEC_ATMEL;
  11908. tg3_flag_set(tp, NVRAM_BUFFERED);
  11909. tg3_flag_set(tp, FLASH);
  11910. tp->nvram_pagesize = 264;
  11911. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  11912. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  11913. tp->nvram_size = (protect ? 0x3e200 :
  11914. TG3_NVRAM_SIZE_512KB);
  11915. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  11916. tp->nvram_size = (protect ? 0x1f200 :
  11917. TG3_NVRAM_SIZE_256KB);
  11918. else
  11919. tp->nvram_size = (protect ? 0x1f200 :
  11920. TG3_NVRAM_SIZE_128KB);
  11921. break;
  11922. case FLASH_5752VENDOR_ST_M45PE10:
  11923. case FLASH_5752VENDOR_ST_M45PE20:
  11924. case FLASH_5752VENDOR_ST_M45PE40:
  11925. tp->nvram_jedecnum = JEDEC_ST;
  11926. tg3_flag_set(tp, NVRAM_BUFFERED);
  11927. tg3_flag_set(tp, FLASH);
  11928. tp->nvram_pagesize = 256;
  11929. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  11930. tp->nvram_size = (protect ?
  11931. TG3_NVRAM_SIZE_64KB :
  11932. TG3_NVRAM_SIZE_128KB);
  11933. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  11934. tp->nvram_size = (protect ?
  11935. TG3_NVRAM_SIZE_64KB :
  11936. TG3_NVRAM_SIZE_256KB);
  11937. else
  11938. tp->nvram_size = (protect ?
  11939. TG3_NVRAM_SIZE_128KB :
  11940. TG3_NVRAM_SIZE_512KB);
  11941. break;
  11942. }
  11943. }
  11944. static void tg3_get_5787_nvram_info(struct tg3 *tp)
  11945. {
  11946. u32 nvcfg1;
  11947. nvcfg1 = tr32(NVRAM_CFG1);
  11948. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11949. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  11950. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11951. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  11952. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11953. tp->nvram_jedecnum = JEDEC_ATMEL;
  11954. tg3_flag_set(tp, NVRAM_BUFFERED);
  11955. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11956. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11957. tw32(NVRAM_CFG1, nvcfg1);
  11958. break;
  11959. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11960. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11961. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11962. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11963. tp->nvram_jedecnum = JEDEC_ATMEL;
  11964. tg3_flag_set(tp, NVRAM_BUFFERED);
  11965. tg3_flag_set(tp, FLASH);
  11966. tp->nvram_pagesize = 264;
  11967. break;
  11968. case FLASH_5752VENDOR_ST_M45PE10:
  11969. case FLASH_5752VENDOR_ST_M45PE20:
  11970. case FLASH_5752VENDOR_ST_M45PE40:
  11971. tp->nvram_jedecnum = JEDEC_ST;
  11972. tg3_flag_set(tp, NVRAM_BUFFERED);
  11973. tg3_flag_set(tp, FLASH);
  11974. tp->nvram_pagesize = 256;
  11975. break;
  11976. }
  11977. }
  11978. static void tg3_get_5761_nvram_info(struct tg3 *tp)
  11979. {
  11980. u32 nvcfg1, protect = 0;
  11981. nvcfg1 = tr32(NVRAM_CFG1);
  11982. /* NVRAM protection for TPM */
  11983. if (nvcfg1 & (1 << 27)) {
  11984. tg3_flag_set(tp, PROTECTED_NVRAM);
  11985. protect = 1;
  11986. }
  11987. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11988. switch (nvcfg1) {
  11989. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11990. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11991. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11992. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11993. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11994. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11995. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11996. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11997. tp->nvram_jedecnum = JEDEC_ATMEL;
  11998. tg3_flag_set(tp, NVRAM_BUFFERED);
  11999. tg3_flag_set(tp, FLASH);
  12000. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  12001. tp->nvram_pagesize = 256;
  12002. break;
  12003. case FLASH_5761VENDOR_ST_A_M45PE20:
  12004. case FLASH_5761VENDOR_ST_A_M45PE40:
  12005. case FLASH_5761VENDOR_ST_A_M45PE80:
  12006. case FLASH_5761VENDOR_ST_A_M45PE16:
  12007. case FLASH_5761VENDOR_ST_M_M45PE20:
  12008. case FLASH_5761VENDOR_ST_M_M45PE40:
  12009. case FLASH_5761VENDOR_ST_M_M45PE80:
  12010. case FLASH_5761VENDOR_ST_M_M45PE16:
  12011. tp->nvram_jedecnum = JEDEC_ST;
  12012. tg3_flag_set(tp, NVRAM_BUFFERED);
  12013. tg3_flag_set(tp, FLASH);
  12014. tp->nvram_pagesize = 256;
  12015. break;
  12016. }
  12017. if (protect) {
  12018. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  12019. } else {
  12020. switch (nvcfg1) {
  12021. case FLASH_5761VENDOR_ATMEL_ADB161D:
  12022. case FLASH_5761VENDOR_ATMEL_MDB161D:
  12023. case FLASH_5761VENDOR_ST_A_M45PE16:
  12024. case FLASH_5761VENDOR_ST_M_M45PE16:
  12025. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  12026. break;
  12027. case FLASH_5761VENDOR_ATMEL_ADB081D:
  12028. case FLASH_5761VENDOR_ATMEL_MDB081D:
  12029. case FLASH_5761VENDOR_ST_A_M45PE80:
  12030. case FLASH_5761VENDOR_ST_M_M45PE80:
  12031. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  12032. break;
  12033. case FLASH_5761VENDOR_ATMEL_ADB041D:
  12034. case FLASH_5761VENDOR_ATMEL_MDB041D:
  12035. case FLASH_5761VENDOR_ST_A_M45PE40:
  12036. case FLASH_5761VENDOR_ST_M_M45PE40:
  12037. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12038. break;
  12039. case FLASH_5761VENDOR_ATMEL_ADB021D:
  12040. case FLASH_5761VENDOR_ATMEL_MDB021D:
  12041. case FLASH_5761VENDOR_ST_A_M45PE20:
  12042. case FLASH_5761VENDOR_ST_M_M45PE20:
  12043. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12044. break;
  12045. }
  12046. }
  12047. }
  12048. static void tg3_get_5906_nvram_info(struct tg3 *tp)
  12049. {
  12050. tp->nvram_jedecnum = JEDEC_ATMEL;
  12051. tg3_flag_set(tp, NVRAM_BUFFERED);
  12052. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  12053. }
  12054. static void tg3_get_57780_nvram_info(struct tg3 *tp)
  12055. {
  12056. u32 nvcfg1;
  12057. nvcfg1 = tr32(NVRAM_CFG1);
  12058. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12059. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  12060. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  12061. tp->nvram_jedecnum = JEDEC_ATMEL;
  12062. tg3_flag_set(tp, NVRAM_BUFFERED);
  12063. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  12064. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  12065. tw32(NVRAM_CFG1, nvcfg1);
  12066. return;
  12067. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  12068. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  12069. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  12070. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  12071. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  12072. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  12073. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  12074. tp->nvram_jedecnum = JEDEC_ATMEL;
  12075. tg3_flag_set(tp, NVRAM_BUFFERED);
  12076. tg3_flag_set(tp, FLASH);
  12077. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12078. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  12079. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  12080. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  12081. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12082. break;
  12083. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  12084. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  12085. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12086. break;
  12087. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  12088. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  12089. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12090. break;
  12091. }
  12092. break;
  12093. case FLASH_5752VENDOR_ST_M45PE10:
  12094. case FLASH_5752VENDOR_ST_M45PE20:
  12095. case FLASH_5752VENDOR_ST_M45PE40:
  12096. tp->nvram_jedecnum = JEDEC_ST;
  12097. tg3_flag_set(tp, NVRAM_BUFFERED);
  12098. tg3_flag_set(tp, FLASH);
  12099. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12100. case FLASH_5752VENDOR_ST_M45PE10:
  12101. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12102. break;
  12103. case FLASH_5752VENDOR_ST_M45PE20:
  12104. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12105. break;
  12106. case FLASH_5752VENDOR_ST_M45PE40:
  12107. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12108. break;
  12109. }
  12110. break;
  12111. default:
  12112. tg3_flag_set(tp, NO_NVRAM);
  12113. return;
  12114. }
  12115. tg3_nvram_get_pagesize(tp, nvcfg1);
  12116. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  12117. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  12118. }
  12119. static void tg3_get_5717_nvram_info(struct tg3 *tp)
  12120. {
  12121. u32 nvcfg1;
  12122. nvcfg1 = tr32(NVRAM_CFG1);
  12123. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12124. case FLASH_5717VENDOR_ATMEL_EEPROM:
  12125. case FLASH_5717VENDOR_MICRO_EEPROM:
  12126. tp->nvram_jedecnum = JEDEC_ATMEL;
  12127. tg3_flag_set(tp, NVRAM_BUFFERED);
  12128. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  12129. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  12130. tw32(NVRAM_CFG1, nvcfg1);
  12131. return;
  12132. case FLASH_5717VENDOR_ATMEL_MDB011D:
  12133. case FLASH_5717VENDOR_ATMEL_ADB011B:
  12134. case FLASH_5717VENDOR_ATMEL_ADB011D:
  12135. case FLASH_5717VENDOR_ATMEL_MDB021D:
  12136. case FLASH_5717VENDOR_ATMEL_ADB021B:
  12137. case FLASH_5717VENDOR_ATMEL_ADB021D:
  12138. case FLASH_5717VENDOR_ATMEL_45USPT:
  12139. tp->nvram_jedecnum = JEDEC_ATMEL;
  12140. tg3_flag_set(tp, NVRAM_BUFFERED);
  12141. tg3_flag_set(tp, FLASH);
  12142. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12143. case FLASH_5717VENDOR_ATMEL_MDB021D:
  12144. /* Detect size with tg3_nvram_get_size() */
  12145. break;
  12146. case FLASH_5717VENDOR_ATMEL_ADB021B:
  12147. case FLASH_5717VENDOR_ATMEL_ADB021D:
  12148. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12149. break;
  12150. default:
  12151. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12152. break;
  12153. }
  12154. break;
  12155. case FLASH_5717VENDOR_ST_M_M25PE10:
  12156. case FLASH_5717VENDOR_ST_A_M25PE10:
  12157. case FLASH_5717VENDOR_ST_M_M45PE10:
  12158. case FLASH_5717VENDOR_ST_A_M45PE10:
  12159. case FLASH_5717VENDOR_ST_M_M25PE20:
  12160. case FLASH_5717VENDOR_ST_A_M25PE20:
  12161. case FLASH_5717VENDOR_ST_M_M45PE20:
  12162. case FLASH_5717VENDOR_ST_A_M45PE20:
  12163. case FLASH_5717VENDOR_ST_25USPT:
  12164. case FLASH_5717VENDOR_ST_45USPT:
  12165. tp->nvram_jedecnum = JEDEC_ST;
  12166. tg3_flag_set(tp, NVRAM_BUFFERED);
  12167. tg3_flag_set(tp, FLASH);
  12168. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  12169. case FLASH_5717VENDOR_ST_M_M25PE20:
  12170. case FLASH_5717VENDOR_ST_M_M45PE20:
  12171. /* Detect size with tg3_nvram_get_size() */
  12172. break;
  12173. case FLASH_5717VENDOR_ST_A_M25PE20:
  12174. case FLASH_5717VENDOR_ST_A_M45PE20:
  12175. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12176. break;
  12177. default:
  12178. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12179. break;
  12180. }
  12181. break;
  12182. default:
  12183. tg3_flag_set(tp, NO_NVRAM);
  12184. return;
  12185. }
  12186. tg3_nvram_get_pagesize(tp, nvcfg1);
  12187. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  12188. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  12189. }
  12190. static void tg3_get_5720_nvram_info(struct tg3 *tp)
  12191. {
  12192. u32 nvcfg1, nvmpinstrp;
  12193. nvcfg1 = tr32(NVRAM_CFG1);
  12194. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  12195. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  12196. if (!(nvcfg1 & NVRAM_CFG1_5762VENDOR_MASK)) {
  12197. tg3_flag_set(tp, NO_NVRAM);
  12198. return;
  12199. }
  12200. switch (nvmpinstrp) {
  12201. case FLASH_5762_EEPROM_HD:
  12202. nvmpinstrp = FLASH_5720_EEPROM_HD;
  12203. break;
  12204. case FLASH_5762_EEPROM_LD:
  12205. nvmpinstrp = FLASH_5720_EEPROM_LD;
  12206. break;
  12207. case FLASH_5720VENDOR_M_ST_M45PE20:
  12208. /* This pinstrap supports multiple sizes, so force it
  12209. * to read the actual size from location 0xf0.
  12210. */
  12211. nvmpinstrp = FLASH_5720VENDOR_ST_45USPT;
  12212. break;
  12213. }
  12214. }
  12215. switch (nvmpinstrp) {
  12216. case FLASH_5720_EEPROM_HD:
  12217. case FLASH_5720_EEPROM_LD:
  12218. tp->nvram_jedecnum = JEDEC_ATMEL;
  12219. tg3_flag_set(tp, NVRAM_BUFFERED);
  12220. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  12221. tw32(NVRAM_CFG1, nvcfg1);
  12222. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  12223. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  12224. else
  12225. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  12226. return;
  12227. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  12228. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  12229. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  12230. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  12231. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  12232. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  12233. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  12234. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  12235. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  12236. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  12237. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  12238. case FLASH_5720VENDOR_ATMEL_45USPT:
  12239. tp->nvram_jedecnum = JEDEC_ATMEL;
  12240. tg3_flag_set(tp, NVRAM_BUFFERED);
  12241. tg3_flag_set(tp, FLASH);
  12242. switch (nvmpinstrp) {
  12243. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  12244. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  12245. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  12246. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12247. break;
  12248. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  12249. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  12250. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  12251. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12252. break;
  12253. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  12254. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  12255. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  12256. break;
  12257. default:
  12258. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  12259. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12260. break;
  12261. }
  12262. break;
  12263. case FLASH_5720VENDOR_M_ST_M25PE10:
  12264. case FLASH_5720VENDOR_M_ST_M45PE10:
  12265. case FLASH_5720VENDOR_A_ST_M25PE10:
  12266. case FLASH_5720VENDOR_A_ST_M45PE10:
  12267. case FLASH_5720VENDOR_M_ST_M25PE20:
  12268. case FLASH_5720VENDOR_M_ST_M45PE20:
  12269. case FLASH_5720VENDOR_A_ST_M25PE20:
  12270. case FLASH_5720VENDOR_A_ST_M45PE20:
  12271. case FLASH_5720VENDOR_M_ST_M25PE40:
  12272. case FLASH_5720VENDOR_M_ST_M45PE40:
  12273. case FLASH_5720VENDOR_A_ST_M25PE40:
  12274. case FLASH_5720VENDOR_A_ST_M45PE40:
  12275. case FLASH_5720VENDOR_M_ST_M25PE80:
  12276. case FLASH_5720VENDOR_M_ST_M45PE80:
  12277. case FLASH_5720VENDOR_A_ST_M25PE80:
  12278. case FLASH_5720VENDOR_A_ST_M45PE80:
  12279. case FLASH_5720VENDOR_ST_25USPT:
  12280. case FLASH_5720VENDOR_ST_45USPT:
  12281. tp->nvram_jedecnum = JEDEC_ST;
  12282. tg3_flag_set(tp, NVRAM_BUFFERED);
  12283. tg3_flag_set(tp, FLASH);
  12284. switch (nvmpinstrp) {
  12285. case FLASH_5720VENDOR_M_ST_M25PE20:
  12286. case FLASH_5720VENDOR_M_ST_M45PE20:
  12287. case FLASH_5720VENDOR_A_ST_M25PE20:
  12288. case FLASH_5720VENDOR_A_ST_M45PE20:
  12289. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  12290. break;
  12291. case FLASH_5720VENDOR_M_ST_M25PE40:
  12292. case FLASH_5720VENDOR_M_ST_M45PE40:
  12293. case FLASH_5720VENDOR_A_ST_M25PE40:
  12294. case FLASH_5720VENDOR_A_ST_M45PE40:
  12295. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  12296. break;
  12297. case FLASH_5720VENDOR_M_ST_M25PE80:
  12298. case FLASH_5720VENDOR_M_ST_M45PE80:
  12299. case FLASH_5720VENDOR_A_ST_M25PE80:
  12300. case FLASH_5720VENDOR_A_ST_M45PE80:
  12301. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  12302. break;
  12303. default:
  12304. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  12305. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  12306. break;
  12307. }
  12308. break;
  12309. default:
  12310. tg3_flag_set(tp, NO_NVRAM);
  12311. return;
  12312. }
  12313. tg3_nvram_get_pagesize(tp, nvcfg1);
  12314. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  12315. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  12316. if (tg3_asic_rev(tp) == ASIC_REV_5762) {
  12317. u32 val;
  12318. if (tg3_nvram_read(tp, 0, &val))
  12319. return;
  12320. if (val != TG3_EEPROM_MAGIC &&
  12321. (val & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW)
  12322. tg3_flag_set(tp, NO_NVRAM);
  12323. }
  12324. }
  12325. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  12326. static void tg3_nvram_init(struct tg3 *tp)
  12327. {
  12328. if (tg3_flag(tp, IS_SSB_CORE)) {
  12329. /* No NVRAM and EEPROM on the SSB Broadcom GigE core. */
  12330. tg3_flag_clear(tp, NVRAM);
  12331. tg3_flag_clear(tp, NVRAM_BUFFERED);
  12332. tg3_flag_set(tp, NO_NVRAM);
  12333. return;
  12334. }
  12335. tw32_f(GRC_EEPROM_ADDR,
  12336. (EEPROM_ADDR_FSM_RESET |
  12337. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  12338. EEPROM_ADDR_CLKPERD_SHIFT)));
  12339. msleep(1);
  12340. /* Enable seeprom accesses. */
  12341. tw32_f(GRC_LOCAL_CTRL,
  12342. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  12343. udelay(100);
  12344. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  12345. tg3_asic_rev(tp) != ASIC_REV_5701) {
  12346. tg3_flag_set(tp, NVRAM);
  12347. if (tg3_nvram_lock(tp)) {
  12348. netdev_warn(tp->dev,
  12349. "Cannot get nvram lock, %s failed\n",
  12350. __func__);
  12351. return;
  12352. }
  12353. tg3_enable_nvram_access(tp);
  12354. tp->nvram_size = 0;
  12355. if (tg3_asic_rev(tp) == ASIC_REV_5752)
  12356. tg3_get_5752_nvram_info(tp);
  12357. else if (tg3_asic_rev(tp) == ASIC_REV_5755)
  12358. tg3_get_5755_nvram_info(tp);
  12359. else if (tg3_asic_rev(tp) == ASIC_REV_5787 ||
  12360. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  12361. tg3_asic_rev(tp) == ASIC_REV_5785)
  12362. tg3_get_5787_nvram_info(tp);
  12363. else if (tg3_asic_rev(tp) == ASIC_REV_5761)
  12364. tg3_get_5761_nvram_info(tp);
  12365. else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  12366. tg3_get_5906_nvram_info(tp);
  12367. else if (tg3_asic_rev(tp) == ASIC_REV_57780 ||
  12368. tg3_flag(tp, 57765_CLASS))
  12369. tg3_get_57780_nvram_info(tp);
  12370. else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  12371. tg3_asic_rev(tp) == ASIC_REV_5719)
  12372. tg3_get_5717_nvram_info(tp);
  12373. else if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  12374. tg3_asic_rev(tp) == ASIC_REV_5762)
  12375. tg3_get_5720_nvram_info(tp);
  12376. else
  12377. tg3_get_nvram_info(tp);
  12378. if (tp->nvram_size == 0)
  12379. tg3_get_nvram_size(tp);
  12380. tg3_disable_nvram_access(tp);
  12381. tg3_nvram_unlock(tp);
  12382. } else {
  12383. tg3_flag_clear(tp, NVRAM);
  12384. tg3_flag_clear(tp, NVRAM_BUFFERED);
  12385. tg3_get_eeprom_size(tp);
  12386. }
  12387. }
  12388. struct subsys_tbl_ent {
  12389. u16 subsys_vendor, subsys_devid;
  12390. u32 phy_id;
  12391. };
  12392. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  12393. /* Broadcom boards. */
  12394. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12395. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  12396. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12397. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  12398. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12399. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  12400. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12401. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  12402. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12403. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  12404. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12405. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  12406. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12407. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  12408. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12409. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  12410. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12411. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  12412. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12413. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  12414. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  12415. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  12416. /* 3com boards. */
  12417. { TG3PCI_SUBVENDOR_ID_3COM,
  12418. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  12419. { TG3PCI_SUBVENDOR_ID_3COM,
  12420. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  12421. { TG3PCI_SUBVENDOR_ID_3COM,
  12422. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  12423. { TG3PCI_SUBVENDOR_ID_3COM,
  12424. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  12425. { TG3PCI_SUBVENDOR_ID_3COM,
  12426. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  12427. /* DELL boards. */
  12428. { TG3PCI_SUBVENDOR_ID_DELL,
  12429. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  12430. { TG3PCI_SUBVENDOR_ID_DELL,
  12431. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  12432. { TG3PCI_SUBVENDOR_ID_DELL,
  12433. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  12434. { TG3PCI_SUBVENDOR_ID_DELL,
  12435. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  12436. /* Compaq boards. */
  12437. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12438. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  12439. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12440. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  12441. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12442. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  12443. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12444. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  12445. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  12446. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  12447. /* IBM boards. */
  12448. { TG3PCI_SUBVENDOR_ID_IBM,
  12449. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  12450. };
  12451. static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
  12452. {
  12453. int i;
  12454. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  12455. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  12456. tp->pdev->subsystem_vendor) &&
  12457. (subsys_id_to_phy_id[i].subsys_devid ==
  12458. tp->pdev->subsystem_device))
  12459. return &subsys_id_to_phy_id[i];
  12460. }
  12461. return NULL;
  12462. }
  12463. static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  12464. {
  12465. u32 val;
  12466. tp->phy_id = TG3_PHY_ID_INVALID;
  12467. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12468. /* Assume an onboard device and WOL capable by default. */
  12469. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  12470. tg3_flag_set(tp, WOL_CAP);
  12471. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12472. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  12473. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12474. tg3_flag_set(tp, IS_NIC);
  12475. }
  12476. val = tr32(VCPU_CFGSHDW);
  12477. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  12478. tg3_flag_set(tp, ASPM_WORKAROUND);
  12479. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  12480. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  12481. tg3_flag_set(tp, WOL_ENABLE);
  12482. device_set_wakeup_enable(&tp->pdev->dev, true);
  12483. }
  12484. goto done;
  12485. }
  12486. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  12487. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  12488. u32 nic_cfg, led_cfg;
  12489. u32 cfg2 = 0, cfg4 = 0, cfg5 = 0;
  12490. u32 nic_phy_id, ver, eeprom_phy_id;
  12491. int eeprom_phy_serdes = 0;
  12492. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  12493. tp->nic_sram_data_cfg = nic_cfg;
  12494. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  12495. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  12496. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  12497. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  12498. tg3_asic_rev(tp) != ASIC_REV_5703 &&
  12499. (ver > 0) && (ver < 0x100))
  12500. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  12501. if (tg3_asic_rev(tp) == ASIC_REV_5785)
  12502. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  12503. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  12504. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12505. tg3_asic_rev(tp) == ASIC_REV_5720)
  12506. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_5, &cfg5);
  12507. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  12508. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  12509. eeprom_phy_serdes = 1;
  12510. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  12511. if (nic_phy_id != 0) {
  12512. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  12513. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  12514. eeprom_phy_id = (id1 >> 16) << 10;
  12515. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  12516. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  12517. } else
  12518. eeprom_phy_id = 0;
  12519. tp->phy_id = eeprom_phy_id;
  12520. if (eeprom_phy_serdes) {
  12521. if (!tg3_flag(tp, 5705_PLUS))
  12522. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12523. else
  12524. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  12525. }
  12526. if (tg3_flag(tp, 5750_PLUS))
  12527. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  12528. SHASTA_EXT_LED_MODE_MASK);
  12529. else
  12530. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  12531. switch (led_cfg) {
  12532. default:
  12533. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  12534. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12535. break;
  12536. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  12537. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  12538. break;
  12539. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  12540. tp->led_ctrl = LED_CTRL_MODE_MAC;
  12541. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  12542. * read on some older 5700/5701 bootcode.
  12543. */
  12544. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12545. tg3_asic_rev(tp) == ASIC_REV_5701)
  12546. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12547. break;
  12548. case SHASTA_EXT_LED_SHARED:
  12549. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  12550. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0 &&
  12551. tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A1)
  12552. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  12553. LED_CTRL_MODE_PHY_2);
  12554. if (tg3_flag(tp, 5717_PLUS) ||
  12555. tg3_asic_rev(tp) == ASIC_REV_5762)
  12556. tp->led_ctrl |= LED_CTRL_BLINK_RATE_OVERRIDE |
  12557. LED_CTRL_BLINK_RATE_MASK;
  12558. break;
  12559. case SHASTA_EXT_LED_MAC:
  12560. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  12561. break;
  12562. case SHASTA_EXT_LED_COMBO:
  12563. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  12564. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5750_A0)
  12565. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  12566. LED_CTRL_MODE_PHY_2);
  12567. break;
  12568. }
  12569. if ((tg3_asic_rev(tp) == ASIC_REV_5700 ||
  12570. tg3_asic_rev(tp) == ASIC_REV_5701) &&
  12571. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  12572. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  12573. if (tg3_chip_rev(tp) == CHIPREV_5784_AX)
  12574. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  12575. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  12576. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  12577. if ((tp->pdev->subsystem_vendor ==
  12578. PCI_VENDOR_ID_ARIMA) &&
  12579. (tp->pdev->subsystem_device == 0x205a ||
  12580. tp->pdev->subsystem_device == 0x2063))
  12581. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12582. } else {
  12583. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  12584. tg3_flag_set(tp, IS_NIC);
  12585. }
  12586. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  12587. tg3_flag_set(tp, ENABLE_ASF);
  12588. if (tg3_flag(tp, 5750_PLUS))
  12589. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  12590. }
  12591. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  12592. tg3_flag(tp, 5750_PLUS))
  12593. tg3_flag_set(tp, ENABLE_APE);
  12594. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  12595. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  12596. tg3_flag_clear(tp, WOL_CAP);
  12597. if (tg3_flag(tp, WOL_CAP) &&
  12598. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  12599. tg3_flag_set(tp, WOL_ENABLE);
  12600. device_set_wakeup_enable(&tp->pdev->dev, true);
  12601. }
  12602. if (cfg2 & (1 << 17))
  12603. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  12604. /* serdes signal pre-emphasis in register 0x590 set by */
  12605. /* bootcode if bit 18 is set */
  12606. if (cfg2 & (1 << 18))
  12607. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  12608. if ((tg3_flag(tp, 57765_PLUS) ||
  12609. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  12610. tg3_chip_rev(tp) != CHIPREV_5784_AX)) &&
  12611. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  12612. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  12613. if (tg3_flag(tp, PCI_EXPRESS)) {
  12614. u32 cfg3;
  12615. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  12616. if (tg3_asic_rev(tp) != ASIC_REV_5785 &&
  12617. !tg3_flag(tp, 57765_PLUS) &&
  12618. (cfg3 & NIC_SRAM_ASPM_DEBOUNCE))
  12619. tg3_flag_set(tp, ASPM_WORKAROUND);
  12620. if (cfg3 & NIC_SRAM_LNK_FLAP_AVOID)
  12621. tp->phy_flags |= TG3_PHYFLG_KEEP_LINK_ON_PWRDN;
  12622. if (cfg3 & NIC_SRAM_1G_ON_VAUX_OK)
  12623. tp->phy_flags |= TG3_PHYFLG_1G_ON_VAUX_OK;
  12624. }
  12625. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  12626. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  12627. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  12628. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  12629. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  12630. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  12631. if (cfg5 & NIC_SRAM_DISABLE_1G_HALF_ADV)
  12632. tp->phy_flags |= TG3_PHYFLG_DISABLE_1G_HD_ADV;
  12633. }
  12634. done:
  12635. if (tg3_flag(tp, WOL_CAP))
  12636. device_set_wakeup_enable(&tp->pdev->dev,
  12637. tg3_flag(tp, WOL_ENABLE));
  12638. else
  12639. device_set_wakeup_capable(&tp->pdev->dev, false);
  12640. }
  12641. static int tg3_ape_otp_read(struct tg3 *tp, u32 offset, u32 *val)
  12642. {
  12643. int i, err;
  12644. u32 val2, off = offset * 8;
  12645. err = tg3_nvram_lock(tp);
  12646. if (err)
  12647. return err;
  12648. tg3_ape_write32(tp, TG3_APE_OTP_ADDR, off | APE_OTP_ADDR_CPU_ENABLE);
  12649. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, APE_OTP_CTRL_PROG_EN |
  12650. APE_OTP_CTRL_CMD_RD | APE_OTP_CTRL_START);
  12651. tg3_ape_read32(tp, TG3_APE_OTP_CTRL);
  12652. udelay(10);
  12653. for (i = 0; i < 100; i++) {
  12654. val2 = tg3_ape_read32(tp, TG3_APE_OTP_STATUS);
  12655. if (val2 & APE_OTP_STATUS_CMD_DONE) {
  12656. *val = tg3_ape_read32(tp, TG3_APE_OTP_RD_DATA);
  12657. break;
  12658. }
  12659. udelay(10);
  12660. }
  12661. tg3_ape_write32(tp, TG3_APE_OTP_CTRL, 0);
  12662. tg3_nvram_unlock(tp);
  12663. if (val2 & APE_OTP_STATUS_CMD_DONE)
  12664. return 0;
  12665. return -EBUSY;
  12666. }
  12667. static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  12668. {
  12669. int i;
  12670. u32 val;
  12671. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  12672. tw32(OTP_CTRL, cmd);
  12673. /* Wait for up to 1 ms for command to execute. */
  12674. for (i = 0; i < 100; i++) {
  12675. val = tr32(OTP_STATUS);
  12676. if (val & OTP_STATUS_CMD_DONE)
  12677. break;
  12678. udelay(10);
  12679. }
  12680. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  12681. }
  12682. /* Read the gphy configuration from the OTP region of the chip. The gphy
  12683. * configuration is a 32-bit value that straddles the alignment boundary.
  12684. * We do two 32-bit reads and then shift and merge the results.
  12685. */
  12686. static u32 tg3_read_otp_phycfg(struct tg3 *tp)
  12687. {
  12688. u32 bhalf_otp, thalf_otp;
  12689. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  12690. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  12691. return 0;
  12692. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  12693. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  12694. return 0;
  12695. thalf_otp = tr32(OTP_READ_DATA);
  12696. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  12697. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  12698. return 0;
  12699. bhalf_otp = tr32(OTP_READ_DATA);
  12700. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  12701. }
  12702. static void tg3_phy_init_link_config(struct tg3 *tp)
  12703. {
  12704. u32 adv = ADVERTISED_Autoneg;
  12705. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  12706. if (!(tp->phy_flags & TG3_PHYFLG_DISABLE_1G_HD_ADV))
  12707. adv |= ADVERTISED_1000baseT_Half;
  12708. adv |= ADVERTISED_1000baseT_Full;
  12709. }
  12710. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12711. adv |= ADVERTISED_100baseT_Half |
  12712. ADVERTISED_100baseT_Full |
  12713. ADVERTISED_10baseT_Half |
  12714. ADVERTISED_10baseT_Full |
  12715. ADVERTISED_TP;
  12716. else
  12717. adv |= ADVERTISED_FIBRE;
  12718. tp->link_config.advertising = adv;
  12719. tp->link_config.speed = SPEED_UNKNOWN;
  12720. tp->link_config.duplex = DUPLEX_UNKNOWN;
  12721. tp->link_config.autoneg = AUTONEG_ENABLE;
  12722. tp->link_config.active_speed = SPEED_UNKNOWN;
  12723. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  12724. tp->old_link = -1;
  12725. }
  12726. static int tg3_phy_probe(struct tg3 *tp)
  12727. {
  12728. u32 hw_phy_id_1, hw_phy_id_2;
  12729. u32 hw_phy_id, hw_phy_id_masked;
  12730. int err;
  12731. /* flow control autonegotiation is default behavior */
  12732. tg3_flag_set(tp, PAUSE_AUTONEG);
  12733. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  12734. if (tg3_flag(tp, ENABLE_APE)) {
  12735. switch (tp->pci_fn) {
  12736. case 0:
  12737. tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
  12738. break;
  12739. case 1:
  12740. tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
  12741. break;
  12742. case 2:
  12743. tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
  12744. break;
  12745. case 3:
  12746. tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
  12747. break;
  12748. }
  12749. }
  12750. if (!tg3_flag(tp, ENABLE_ASF) &&
  12751. !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12752. !(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  12753. tp->phy_flags &= ~(TG3_PHYFLG_1G_ON_VAUX_OK |
  12754. TG3_PHYFLG_KEEP_LINK_ON_PWRDN);
  12755. if (tg3_flag(tp, USE_PHYLIB))
  12756. return tg3_phy_init(tp);
  12757. /* Reading the PHY ID register can conflict with ASF
  12758. * firmware access to the PHY hardware.
  12759. */
  12760. err = 0;
  12761. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  12762. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  12763. } else {
  12764. /* Now read the physical PHY_ID from the chip and verify
  12765. * that it is sane. If it doesn't look good, we fall back
  12766. * to either the hard-coded table based PHY_ID and failing
  12767. * that the value found in the eeprom area.
  12768. */
  12769. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  12770. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  12771. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  12772. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  12773. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  12774. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  12775. }
  12776. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  12777. tp->phy_id = hw_phy_id;
  12778. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  12779. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12780. else
  12781. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  12782. } else {
  12783. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  12784. /* Do nothing, phy ID already set up in
  12785. * tg3_get_eeprom_hw_cfg().
  12786. */
  12787. } else {
  12788. struct subsys_tbl_ent *p;
  12789. /* No eeprom signature? Try the hardcoded
  12790. * subsys device table.
  12791. */
  12792. p = tg3_lookup_by_subsys(tp);
  12793. if (p) {
  12794. tp->phy_id = p->phy_id;
  12795. } else if (!tg3_flag(tp, IS_SSB_CORE)) {
  12796. /* For now we saw the IDs 0xbc050cd0,
  12797. * 0xbc050f80 and 0xbc050c30 on devices
  12798. * connected to an BCM4785 and there are
  12799. * probably more. Just assume that the phy is
  12800. * supported when it is connected to a SSB core
  12801. * for now.
  12802. */
  12803. return -ENODEV;
  12804. }
  12805. if (!tp->phy_id ||
  12806. tp->phy_id == TG3_PHY_ID_BCM8002)
  12807. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  12808. }
  12809. }
  12810. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12811. (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  12812. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  12813. tg3_asic_rev(tp) == ASIC_REV_57766 ||
  12814. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  12815. (tg3_asic_rev(tp) == ASIC_REV_5717 &&
  12816. tg3_chip_rev_id(tp) != CHIPREV_ID_5717_A0) ||
  12817. (tg3_asic_rev(tp) == ASIC_REV_57765 &&
  12818. tg3_chip_rev_id(tp) != CHIPREV_ID_57765_A0))) {
  12819. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  12820. tp->eee.supported = SUPPORTED_100baseT_Full |
  12821. SUPPORTED_1000baseT_Full;
  12822. tp->eee.advertised = ADVERTISED_100baseT_Full |
  12823. ADVERTISED_1000baseT_Full;
  12824. tp->eee.eee_enabled = 1;
  12825. tp->eee.tx_lpi_enabled = 1;
  12826. tp->eee.tx_lpi_timer = TG3_CPMU_DBTMR1_LNKIDLE_2047US;
  12827. }
  12828. tg3_phy_init_link_config(tp);
  12829. if (!(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN) &&
  12830. !(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  12831. !tg3_flag(tp, ENABLE_APE) &&
  12832. !tg3_flag(tp, ENABLE_ASF)) {
  12833. u32 bmsr, dummy;
  12834. tg3_readphy(tp, MII_BMSR, &bmsr);
  12835. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  12836. (bmsr & BMSR_LSTATUS))
  12837. goto skip_phy_reset;
  12838. err = tg3_phy_reset(tp);
  12839. if (err)
  12840. return err;
  12841. tg3_phy_set_wirespeed(tp);
  12842. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  12843. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  12844. tp->link_config.flowctrl);
  12845. tg3_writephy(tp, MII_BMCR,
  12846. BMCR_ANENABLE | BMCR_ANRESTART);
  12847. }
  12848. }
  12849. skip_phy_reset:
  12850. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  12851. err = tg3_init_5401phy_dsp(tp);
  12852. if (err)
  12853. return err;
  12854. err = tg3_init_5401phy_dsp(tp);
  12855. }
  12856. return err;
  12857. }
  12858. static void tg3_read_vpd(struct tg3 *tp)
  12859. {
  12860. u8 *vpd_data;
  12861. unsigned int block_end, rosize, len;
  12862. u32 vpdlen;
  12863. int j, i = 0;
  12864. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  12865. if (!vpd_data)
  12866. goto out_no_vpd;
  12867. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  12868. if (i < 0)
  12869. goto out_not_found;
  12870. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  12871. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  12872. i += PCI_VPD_LRDT_TAG_SIZE;
  12873. if (block_end > vpdlen)
  12874. goto out_not_found;
  12875. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12876. PCI_VPD_RO_KEYWORD_MFR_ID);
  12877. if (j > 0) {
  12878. len = pci_vpd_info_field_size(&vpd_data[j]);
  12879. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12880. if (j + len > block_end || len != 4 ||
  12881. memcmp(&vpd_data[j], "1028", 4))
  12882. goto partno;
  12883. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12884. PCI_VPD_RO_KEYWORD_VENDOR0);
  12885. if (j < 0)
  12886. goto partno;
  12887. len = pci_vpd_info_field_size(&vpd_data[j]);
  12888. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  12889. if (j + len > block_end)
  12890. goto partno;
  12891. if (len >= sizeof(tp->fw_ver))
  12892. len = sizeof(tp->fw_ver) - 1;
  12893. memset(tp->fw_ver, 0, sizeof(tp->fw_ver));
  12894. snprintf(tp->fw_ver, sizeof(tp->fw_ver), "%.*s bc ", len,
  12895. &vpd_data[j]);
  12896. }
  12897. partno:
  12898. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  12899. PCI_VPD_RO_KEYWORD_PARTNO);
  12900. if (i < 0)
  12901. goto out_not_found;
  12902. len = pci_vpd_info_field_size(&vpd_data[i]);
  12903. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  12904. if (len > TG3_BPN_SIZE ||
  12905. (len + i) > vpdlen)
  12906. goto out_not_found;
  12907. memcpy(tp->board_part_number, &vpd_data[i], len);
  12908. out_not_found:
  12909. kfree(vpd_data);
  12910. if (tp->board_part_number[0])
  12911. return;
  12912. out_no_vpd:
  12913. if (tg3_asic_rev(tp) == ASIC_REV_5717) {
  12914. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12915. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
  12916. strcpy(tp->board_part_number, "BCM5717");
  12917. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  12918. strcpy(tp->board_part_number, "BCM5718");
  12919. else
  12920. goto nomatch;
  12921. } else if (tg3_asic_rev(tp) == ASIC_REV_57780) {
  12922. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  12923. strcpy(tp->board_part_number, "BCM57780");
  12924. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  12925. strcpy(tp->board_part_number, "BCM57760");
  12926. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  12927. strcpy(tp->board_part_number, "BCM57790");
  12928. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  12929. strcpy(tp->board_part_number, "BCM57788");
  12930. else
  12931. goto nomatch;
  12932. } else if (tg3_asic_rev(tp) == ASIC_REV_57765) {
  12933. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  12934. strcpy(tp->board_part_number, "BCM57761");
  12935. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  12936. strcpy(tp->board_part_number, "BCM57765");
  12937. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  12938. strcpy(tp->board_part_number, "BCM57781");
  12939. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  12940. strcpy(tp->board_part_number, "BCM57785");
  12941. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  12942. strcpy(tp->board_part_number, "BCM57791");
  12943. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  12944. strcpy(tp->board_part_number, "BCM57795");
  12945. else
  12946. goto nomatch;
  12947. } else if (tg3_asic_rev(tp) == ASIC_REV_57766) {
  12948. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  12949. strcpy(tp->board_part_number, "BCM57762");
  12950. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  12951. strcpy(tp->board_part_number, "BCM57766");
  12952. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  12953. strcpy(tp->board_part_number, "BCM57782");
  12954. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12955. strcpy(tp->board_part_number, "BCM57786");
  12956. else
  12957. goto nomatch;
  12958. } else if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  12959. strcpy(tp->board_part_number, "BCM95906");
  12960. } else {
  12961. nomatch:
  12962. strcpy(tp->board_part_number, "none");
  12963. }
  12964. }
  12965. static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  12966. {
  12967. u32 val;
  12968. if (tg3_nvram_read(tp, offset, &val) ||
  12969. (val & 0xfc000000) != 0x0c000000 ||
  12970. tg3_nvram_read(tp, offset + 4, &val) ||
  12971. val != 0)
  12972. return 0;
  12973. return 1;
  12974. }
  12975. static void tg3_read_bc_ver(struct tg3 *tp)
  12976. {
  12977. u32 val, offset, start, ver_offset;
  12978. int i, dst_off;
  12979. bool newver = false;
  12980. if (tg3_nvram_read(tp, 0xc, &offset) ||
  12981. tg3_nvram_read(tp, 0x4, &start))
  12982. return;
  12983. offset = tg3_nvram_logical_addr(tp, offset);
  12984. if (tg3_nvram_read(tp, offset, &val))
  12985. return;
  12986. if ((val & 0xfc000000) == 0x0c000000) {
  12987. if (tg3_nvram_read(tp, offset + 4, &val))
  12988. return;
  12989. if (val == 0)
  12990. newver = true;
  12991. }
  12992. dst_off = strlen(tp->fw_ver);
  12993. if (newver) {
  12994. if (TG3_VER_SIZE - dst_off < 16 ||
  12995. tg3_nvram_read(tp, offset + 8, &ver_offset))
  12996. return;
  12997. offset = offset + ver_offset - start;
  12998. for (i = 0; i < 16; i += 4) {
  12999. __be32 v;
  13000. if (tg3_nvram_read_be32(tp, offset + i, &v))
  13001. return;
  13002. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  13003. }
  13004. } else {
  13005. u32 major, minor;
  13006. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  13007. return;
  13008. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  13009. TG3_NVM_BCVER_MAJSFT;
  13010. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  13011. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  13012. "v%d.%02d", major, minor);
  13013. }
  13014. }
  13015. static void tg3_read_hwsb_ver(struct tg3 *tp)
  13016. {
  13017. u32 val, major, minor;
  13018. /* Use native endian representation */
  13019. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  13020. return;
  13021. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  13022. TG3_NVM_HWSB_CFG1_MAJSFT;
  13023. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  13024. TG3_NVM_HWSB_CFG1_MINSFT;
  13025. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  13026. }
  13027. static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
  13028. {
  13029. u32 offset, major, minor, build;
  13030. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  13031. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  13032. return;
  13033. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  13034. case TG3_EEPROM_SB_REVISION_0:
  13035. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  13036. break;
  13037. case TG3_EEPROM_SB_REVISION_2:
  13038. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  13039. break;
  13040. case TG3_EEPROM_SB_REVISION_3:
  13041. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  13042. break;
  13043. case TG3_EEPROM_SB_REVISION_4:
  13044. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  13045. break;
  13046. case TG3_EEPROM_SB_REVISION_5:
  13047. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  13048. break;
  13049. case TG3_EEPROM_SB_REVISION_6:
  13050. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  13051. break;
  13052. default:
  13053. return;
  13054. }
  13055. if (tg3_nvram_read(tp, offset, &val))
  13056. return;
  13057. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  13058. TG3_EEPROM_SB_EDH_BLD_SHFT;
  13059. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  13060. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  13061. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  13062. if (minor > 99 || build > 26)
  13063. return;
  13064. offset = strlen(tp->fw_ver);
  13065. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  13066. " v%d.%02d", major, minor);
  13067. if (build > 0) {
  13068. offset = strlen(tp->fw_ver);
  13069. if (offset < TG3_VER_SIZE - 1)
  13070. tp->fw_ver[offset] = 'a' + build - 1;
  13071. }
  13072. }
  13073. static void tg3_read_mgmtfw_ver(struct tg3 *tp)
  13074. {
  13075. u32 val, offset, start;
  13076. int i, vlen;
  13077. for (offset = TG3_NVM_DIR_START;
  13078. offset < TG3_NVM_DIR_END;
  13079. offset += TG3_NVM_DIRENT_SIZE) {
  13080. if (tg3_nvram_read(tp, offset, &val))
  13081. return;
  13082. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  13083. break;
  13084. }
  13085. if (offset == TG3_NVM_DIR_END)
  13086. return;
  13087. if (!tg3_flag(tp, 5705_PLUS))
  13088. start = 0x08000000;
  13089. else if (tg3_nvram_read(tp, offset - 4, &start))
  13090. return;
  13091. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  13092. !tg3_fw_img_is_valid(tp, offset) ||
  13093. tg3_nvram_read(tp, offset + 8, &val))
  13094. return;
  13095. offset += val - start;
  13096. vlen = strlen(tp->fw_ver);
  13097. tp->fw_ver[vlen++] = ',';
  13098. tp->fw_ver[vlen++] = ' ';
  13099. for (i = 0; i < 4; i++) {
  13100. __be32 v;
  13101. if (tg3_nvram_read_be32(tp, offset, &v))
  13102. return;
  13103. offset += sizeof(v);
  13104. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  13105. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  13106. break;
  13107. }
  13108. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  13109. vlen += sizeof(v);
  13110. }
  13111. }
  13112. static void tg3_probe_ncsi(struct tg3 *tp)
  13113. {
  13114. u32 apedata;
  13115. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  13116. if (apedata != APE_SEG_SIG_MAGIC)
  13117. return;
  13118. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  13119. if (!(apedata & APE_FW_STATUS_READY))
  13120. return;
  13121. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
  13122. tg3_flag_set(tp, APE_HAS_NCSI);
  13123. }
  13124. static void tg3_read_dash_ver(struct tg3 *tp)
  13125. {
  13126. int vlen;
  13127. u32 apedata;
  13128. char *fwtype;
  13129. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  13130. if (tg3_flag(tp, APE_HAS_NCSI))
  13131. fwtype = "NCSI";
  13132. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725)
  13133. fwtype = "SMASH";
  13134. else
  13135. fwtype = "DASH";
  13136. vlen = strlen(tp->fw_ver);
  13137. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  13138. fwtype,
  13139. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  13140. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  13141. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  13142. (apedata & APE_FW_VERSION_BLDMSK));
  13143. }
  13144. static void tg3_read_otp_ver(struct tg3 *tp)
  13145. {
  13146. u32 val, val2;
  13147. if (tg3_asic_rev(tp) != ASIC_REV_5762)
  13148. return;
  13149. if (!tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0, &val) &&
  13150. !tg3_ape_otp_read(tp, OTP_ADDRESS_MAGIC0 + 4, &val2) &&
  13151. TG3_OTP_MAGIC0_VALID(val)) {
  13152. u64 val64 = (u64) val << 32 | val2;
  13153. u32 ver = 0;
  13154. int i, vlen;
  13155. for (i = 0; i < 7; i++) {
  13156. if ((val64 & 0xff) == 0)
  13157. break;
  13158. ver = val64 & 0xff;
  13159. val64 >>= 8;
  13160. }
  13161. vlen = strlen(tp->fw_ver);
  13162. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " .%02d", ver);
  13163. }
  13164. }
  13165. static void tg3_read_fw_ver(struct tg3 *tp)
  13166. {
  13167. u32 val;
  13168. bool vpd_vers = false;
  13169. if (tp->fw_ver[0] != 0)
  13170. vpd_vers = true;
  13171. if (tg3_flag(tp, NO_NVRAM)) {
  13172. strcat(tp->fw_ver, "sb");
  13173. tg3_read_otp_ver(tp);
  13174. return;
  13175. }
  13176. if (tg3_nvram_read(tp, 0, &val))
  13177. return;
  13178. if (val == TG3_EEPROM_MAGIC)
  13179. tg3_read_bc_ver(tp);
  13180. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  13181. tg3_read_sb_ver(tp, val);
  13182. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  13183. tg3_read_hwsb_ver(tp);
  13184. if (tg3_flag(tp, ENABLE_ASF)) {
  13185. if (tg3_flag(tp, ENABLE_APE)) {
  13186. tg3_probe_ncsi(tp);
  13187. if (!vpd_vers)
  13188. tg3_read_dash_ver(tp);
  13189. } else if (!vpd_vers) {
  13190. tg3_read_mgmtfw_ver(tp);
  13191. }
  13192. }
  13193. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  13194. }
  13195. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  13196. {
  13197. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  13198. return TG3_RX_RET_MAX_SIZE_5717;
  13199. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  13200. return TG3_RX_RET_MAX_SIZE_5700;
  13201. else
  13202. return TG3_RX_RET_MAX_SIZE_5705;
  13203. }
  13204. static const struct pci_device_id tg3_write_reorder_chipsets[] = {
  13205. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  13206. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  13207. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  13208. { },
  13209. };
  13210. static struct pci_dev *tg3_find_peer(struct tg3 *tp)
  13211. {
  13212. struct pci_dev *peer;
  13213. unsigned int func, devnr = tp->pdev->devfn & ~7;
  13214. for (func = 0; func < 8; func++) {
  13215. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  13216. if (peer && peer != tp->pdev)
  13217. break;
  13218. pci_dev_put(peer);
  13219. }
  13220. /* 5704 can be configured in single-port mode, set peer to
  13221. * tp->pdev in that case.
  13222. */
  13223. if (!peer) {
  13224. peer = tp->pdev;
  13225. return peer;
  13226. }
  13227. /*
  13228. * We don't need to keep the refcount elevated; there's no way
  13229. * to remove one half of this device without removing the other
  13230. */
  13231. pci_dev_put(peer);
  13232. return peer;
  13233. }
  13234. static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  13235. {
  13236. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  13237. if (tg3_asic_rev(tp) == ASIC_REV_USE_PROD_ID_REG) {
  13238. u32 reg;
  13239. /* All devices that use the alternate
  13240. * ASIC REV location have a CPMU.
  13241. */
  13242. tg3_flag_set(tp, CPMU_PRESENT);
  13243. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  13244. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  13245. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  13246. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  13247. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  13248. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57767 ||
  13249. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57764 ||
  13250. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  13251. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  13252. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727 ||
  13253. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57787)
  13254. reg = TG3PCI_GEN2_PRODID_ASICREV;
  13255. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  13256. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  13257. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  13258. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  13259. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  13260. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  13261. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  13262. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  13263. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  13264. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  13265. reg = TG3PCI_GEN15_PRODID_ASICREV;
  13266. else
  13267. reg = TG3PCI_PRODID_ASICREV;
  13268. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  13269. }
  13270. /* Wrong chip ID in 5752 A0. This code can be removed later
  13271. * as A0 is not in production.
  13272. */
  13273. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5752_A0_HW)
  13274. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  13275. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_C0)
  13276. tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
  13277. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13278. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13279. tg3_asic_rev(tp) == ASIC_REV_5720)
  13280. tg3_flag_set(tp, 5717_PLUS);
  13281. if (tg3_asic_rev(tp) == ASIC_REV_57765 ||
  13282. tg3_asic_rev(tp) == ASIC_REV_57766)
  13283. tg3_flag_set(tp, 57765_CLASS);
  13284. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS) ||
  13285. tg3_asic_rev(tp) == ASIC_REV_5762)
  13286. tg3_flag_set(tp, 57765_PLUS);
  13287. /* Intentionally exclude ASIC_REV_5906 */
  13288. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13289. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  13290. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13291. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  13292. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  13293. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  13294. tg3_flag(tp, 57765_PLUS))
  13295. tg3_flag_set(tp, 5755_PLUS);
  13296. if (tg3_asic_rev(tp) == ASIC_REV_5780 ||
  13297. tg3_asic_rev(tp) == ASIC_REV_5714)
  13298. tg3_flag_set(tp, 5780_CLASS);
  13299. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  13300. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  13301. tg3_asic_rev(tp) == ASIC_REV_5906 ||
  13302. tg3_flag(tp, 5755_PLUS) ||
  13303. tg3_flag(tp, 5780_CLASS))
  13304. tg3_flag_set(tp, 5750_PLUS);
  13305. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  13306. tg3_flag(tp, 5750_PLUS))
  13307. tg3_flag_set(tp, 5705_PLUS);
  13308. }
  13309. static bool tg3_10_100_only_device(struct tg3 *tp,
  13310. const struct pci_device_id *ent)
  13311. {
  13312. u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
  13313. if ((tg3_asic_rev(tp) == ASIC_REV_5703 &&
  13314. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  13315. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  13316. return true;
  13317. if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
  13318. if (tg3_asic_rev(tp) == ASIC_REV_5705) {
  13319. if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
  13320. return true;
  13321. } else {
  13322. return true;
  13323. }
  13324. }
  13325. return false;
  13326. }
  13327. static int tg3_get_invariants(struct tg3 *tp, const struct pci_device_id *ent)
  13328. {
  13329. u32 misc_ctrl_reg;
  13330. u32 pci_state_reg, grc_misc_cfg;
  13331. u32 val;
  13332. u16 pci_cmd;
  13333. int err;
  13334. /* Force memory write invalidate off. If we leave it on,
  13335. * then on 5700_BX chips we have to enable a workaround.
  13336. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  13337. * to match the cacheline size. The Broadcom driver have this
  13338. * workaround but turns MWI off all the times so never uses
  13339. * it. This seems to suggest that the workaround is insufficient.
  13340. */
  13341. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13342. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  13343. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13344. /* Important! -- Make sure register accesses are byteswapped
  13345. * correctly. Also, for those chips that require it, make
  13346. * sure that indirect register accesses are enabled before
  13347. * the first operation.
  13348. */
  13349. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13350. &misc_ctrl_reg);
  13351. tp->misc_host_ctrl |= (misc_ctrl_reg &
  13352. MISC_HOST_CTRL_CHIPREV);
  13353. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13354. tp->misc_host_ctrl);
  13355. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  13356. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  13357. * we need to disable memory and use config. cycles
  13358. * only to access all registers. The 5702/03 chips
  13359. * can mistakenly decode the special cycles from the
  13360. * ICH chipsets as memory write cycles, causing corruption
  13361. * of register and memory space. Only certain ICH bridges
  13362. * will drive special cycles with non-zero data during the
  13363. * address phase which can fall within the 5703's address
  13364. * range. This is not an ICH bug as the PCI spec allows
  13365. * non-zero address during special cycles. However, only
  13366. * these ICH bridges are known to drive non-zero addresses
  13367. * during special cycles.
  13368. *
  13369. * Since special cycles do not cross PCI bridges, we only
  13370. * enable this workaround if the 5703 is on the secondary
  13371. * bus of these ICH bridges.
  13372. */
  13373. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A1) ||
  13374. (tg3_chip_rev_id(tp) == CHIPREV_ID_5703_A2)) {
  13375. static struct tg3_dev_id {
  13376. u32 vendor;
  13377. u32 device;
  13378. u32 rev;
  13379. } ich_chipsets[] = {
  13380. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  13381. PCI_ANY_ID },
  13382. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  13383. PCI_ANY_ID },
  13384. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  13385. 0xa },
  13386. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  13387. PCI_ANY_ID },
  13388. { },
  13389. };
  13390. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  13391. struct pci_dev *bridge = NULL;
  13392. while (pci_id->vendor != 0) {
  13393. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  13394. bridge);
  13395. if (!bridge) {
  13396. pci_id++;
  13397. continue;
  13398. }
  13399. if (pci_id->rev != PCI_ANY_ID) {
  13400. if (bridge->revision > pci_id->rev)
  13401. continue;
  13402. }
  13403. if (bridge->subordinate &&
  13404. (bridge->subordinate->number ==
  13405. tp->pdev->bus->number)) {
  13406. tg3_flag_set(tp, ICH_WORKAROUND);
  13407. pci_dev_put(bridge);
  13408. break;
  13409. }
  13410. }
  13411. }
  13412. if (tg3_asic_rev(tp) == ASIC_REV_5701) {
  13413. static struct tg3_dev_id {
  13414. u32 vendor;
  13415. u32 device;
  13416. } bridge_chipsets[] = {
  13417. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  13418. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  13419. { },
  13420. };
  13421. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  13422. struct pci_dev *bridge = NULL;
  13423. while (pci_id->vendor != 0) {
  13424. bridge = pci_get_device(pci_id->vendor,
  13425. pci_id->device,
  13426. bridge);
  13427. if (!bridge) {
  13428. pci_id++;
  13429. continue;
  13430. }
  13431. if (bridge->subordinate &&
  13432. (bridge->subordinate->number <=
  13433. tp->pdev->bus->number) &&
  13434. (bridge->subordinate->busn_res.end >=
  13435. tp->pdev->bus->number)) {
  13436. tg3_flag_set(tp, 5701_DMA_BUG);
  13437. pci_dev_put(bridge);
  13438. break;
  13439. }
  13440. }
  13441. }
  13442. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  13443. * DMA addresses > 40-bit. This bridge may have other additional
  13444. * 57xx devices behind it in some 4-port NIC designs for example.
  13445. * Any tg3 device found behind the bridge will also need the 40-bit
  13446. * DMA workaround.
  13447. */
  13448. if (tg3_flag(tp, 5780_CLASS)) {
  13449. tg3_flag_set(tp, 40BIT_DMA_BUG);
  13450. tp->msi_cap = tp->pdev->msi_cap;
  13451. } else {
  13452. struct pci_dev *bridge = NULL;
  13453. do {
  13454. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  13455. PCI_DEVICE_ID_SERVERWORKS_EPB,
  13456. bridge);
  13457. if (bridge && bridge->subordinate &&
  13458. (bridge->subordinate->number <=
  13459. tp->pdev->bus->number) &&
  13460. (bridge->subordinate->busn_res.end >=
  13461. tp->pdev->bus->number)) {
  13462. tg3_flag_set(tp, 40BIT_DMA_BUG);
  13463. pci_dev_put(bridge);
  13464. break;
  13465. }
  13466. } while (bridge);
  13467. }
  13468. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13469. tg3_asic_rev(tp) == ASIC_REV_5714)
  13470. tp->pdev_peer = tg3_find_peer(tp);
  13471. /* Determine TSO capabilities */
  13472. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0)
  13473. ; /* Do nothing. HW bug. */
  13474. else if (tg3_flag(tp, 57765_PLUS))
  13475. tg3_flag_set(tp, HW_TSO_3);
  13476. else if (tg3_flag(tp, 5755_PLUS) ||
  13477. tg3_asic_rev(tp) == ASIC_REV_5906)
  13478. tg3_flag_set(tp, HW_TSO_2);
  13479. else if (tg3_flag(tp, 5750_PLUS)) {
  13480. tg3_flag_set(tp, HW_TSO_1);
  13481. tg3_flag_set(tp, TSO_BUG);
  13482. if (tg3_asic_rev(tp) == ASIC_REV_5750 &&
  13483. tg3_chip_rev_id(tp) >= CHIPREV_ID_5750_C2)
  13484. tg3_flag_clear(tp, TSO_BUG);
  13485. } else if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  13486. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  13487. tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) {
  13488. tg3_flag_set(tp, FW_TSO);
  13489. tg3_flag_set(tp, TSO_BUG);
  13490. if (tg3_asic_rev(tp) == ASIC_REV_5705)
  13491. tp->fw_needed = FIRMWARE_TG3TSO5;
  13492. else
  13493. tp->fw_needed = FIRMWARE_TG3TSO;
  13494. }
  13495. /* Selectively allow TSO based on operating conditions */
  13496. if (tg3_flag(tp, HW_TSO_1) ||
  13497. tg3_flag(tp, HW_TSO_2) ||
  13498. tg3_flag(tp, HW_TSO_3) ||
  13499. tg3_flag(tp, FW_TSO)) {
  13500. /* For firmware TSO, assume ASF is disabled.
  13501. * We'll disable TSO later if we discover ASF
  13502. * is enabled in tg3_get_eeprom_hw_cfg().
  13503. */
  13504. tg3_flag_set(tp, TSO_CAPABLE);
  13505. } else {
  13506. tg3_flag_clear(tp, TSO_CAPABLE);
  13507. tg3_flag_clear(tp, TSO_BUG);
  13508. tp->fw_needed = NULL;
  13509. }
  13510. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0)
  13511. tp->fw_needed = FIRMWARE_TG3;
  13512. if (tg3_asic_rev(tp) == ASIC_REV_57766)
  13513. tp->fw_needed = FIRMWARE_TG357766;
  13514. tp->irq_max = 1;
  13515. if (tg3_flag(tp, 5750_PLUS)) {
  13516. tg3_flag_set(tp, SUPPORT_MSI);
  13517. if (tg3_chip_rev(tp) == CHIPREV_5750_AX ||
  13518. tg3_chip_rev(tp) == CHIPREV_5750_BX ||
  13519. (tg3_asic_rev(tp) == ASIC_REV_5714 &&
  13520. tg3_chip_rev_id(tp) <= CHIPREV_ID_5714_A2 &&
  13521. tp->pdev_peer == tp->pdev))
  13522. tg3_flag_clear(tp, SUPPORT_MSI);
  13523. if (tg3_flag(tp, 5755_PLUS) ||
  13524. tg3_asic_rev(tp) == ASIC_REV_5906) {
  13525. tg3_flag_set(tp, 1SHOT_MSI);
  13526. }
  13527. if (tg3_flag(tp, 57765_PLUS)) {
  13528. tg3_flag_set(tp, SUPPORT_MSIX);
  13529. tp->irq_max = TG3_IRQ_MAX_VECS;
  13530. }
  13531. }
  13532. tp->txq_max = 1;
  13533. tp->rxq_max = 1;
  13534. if (tp->irq_max > 1) {
  13535. tp->rxq_max = TG3_RSS_MAX_NUM_QS;
  13536. tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
  13537. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13538. tg3_asic_rev(tp) == ASIC_REV_5720)
  13539. tp->txq_max = tp->irq_max - 1;
  13540. }
  13541. if (tg3_flag(tp, 5755_PLUS) ||
  13542. tg3_asic_rev(tp) == ASIC_REV_5906)
  13543. tg3_flag_set(tp, SHORT_DMA_BUG);
  13544. if (tg3_asic_rev(tp) == ASIC_REV_5719)
  13545. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  13546. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13547. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13548. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  13549. tg3_asic_rev(tp) == ASIC_REV_5762)
  13550. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  13551. if (tg3_flag(tp, 57765_PLUS) &&
  13552. tg3_chip_rev_id(tp) != CHIPREV_ID_5719_A0)
  13553. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  13554. if (!tg3_flag(tp, 5705_PLUS) ||
  13555. tg3_flag(tp, 5780_CLASS) ||
  13556. tg3_flag(tp, USE_JUMBO_BDFLAG))
  13557. tg3_flag_set(tp, JUMBO_CAPABLE);
  13558. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13559. &pci_state_reg);
  13560. if (pci_is_pcie(tp->pdev)) {
  13561. u16 lnkctl;
  13562. tg3_flag_set(tp, PCI_EXPRESS);
  13563. pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
  13564. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  13565. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  13566. tg3_flag_clear(tp, HW_TSO_2);
  13567. tg3_flag_clear(tp, TSO_CAPABLE);
  13568. }
  13569. if (tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13570. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  13571. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A0 ||
  13572. tg3_chip_rev_id(tp) == CHIPREV_ID_57780_A1)
  13573. tg3_flag_set(tp, CLKREQ_BUG);
  13574. } else if (tg3_chip_rev_id(tp) == CHIPREV_ID_5717_A0) {
  13575. tg3_flag_set(tp, L1PLLPD_EN);
  13576. }
  13577. } else if (tg3_asic_rev(tp) == ASIC_REV_5785) {
  13578. /* BCM5785 devices are effectively PCIe devices, and should
  13579. * follow PCIe codepaths, but do not have a PCIe capabilities
  13580. * section.
  13581. */
  13582. tg3_flag_set(tp, PCI_EXPRESS);
  13583. } else if (!tg3_flag(tp, 5705_PLUS) ||
  13584. tg3_flag(tp, 5780_CLASS)) {
  13585. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  13586. if (!tp->pcix_cap) {
  13587. dev_err(&tp->pdev->dev,
  13588. "Cannot find PCI-X capability, aborting\n");
  13589. return -EIO;
  13590. }
  13591. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  13592. tg3_flag_set(tp, PCIX_MODE);
  13593. }
  13594. /* If we have an AMD 762 or VIA K8T800 chipset, write
  13595. * reordering to the mailbox registers done by the host
  13596. * controller can cause major troubles. We read back from
  13597. * every mailbox register write to force the writes to be
  13598. * posted to the chip in order.
  13599. */
  13600. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  13601. !tg3_flag(tp, PCI_EXPRESS))
  13602. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  13603. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  13604. &tp->pci_cacheline_sz);
  13605. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  13606. &tp->pci_lat_timer);
  13607. if (tg3_asic_rev(tp) == ASIC_REV_5703 &&
  13608. tp->pci_lat_timer < 64) {
  13609. tp->pci_lat_timer = 64;
  13610. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  13611. tp->pci_lat_timer);
  13612. }
  13613. /* Important! -- It is critical that the PCI-X hw workaround
  13614. * situation is decided before the first MMIO register access.
  13615. */
  13616. if (tg3_chip_rev(tp) == CHIPREV_5700_BX) {
  13617. /* 5700 BX chips need to have their TX producer index
  13618. * mailboxes written twice to workaround a bug.
  13619. */
  13620. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  13621. /* If we are in PCI-X mode, enable register write workaround.
  13622. *
  13623. * The workaround is to use indirect register accesses
  13624. * for all chip writes not to mailbox registers.
  13625. */
  13626. if (tg3_flag(tp, PCIX_MODE)) {
  13627. u32 pm_reg;
  13628. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  13629. /* The chip can have it's power management PCI config
  13630. * space registers clobbered due to this bug.
  13631. * So explicitly force the chip into D0 here.
  13632. */
  13633. pci_read_config_dword(tp->pdev,
  13634. tp->pdev->pm_cap + PCI_PM_CTRL,
  13635. &pm_reg);
  13636. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  13637. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  13638. pci_write_config_dword(tp->pdev,
  13639. tp->pdev->pm_cap + PCI_PM_CTRL,
  13640. pm_reg);
  13641. /* Also, force SERR#/PERR# in PCI command. */
  13642. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13643. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  13644. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13645. }
  13646. }
  13647. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  13648. tg3_flag_set(tp, PCI_HIGH_SPEED);
  13649. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  13650. tg3_flag_set(tp, PCI_32BIT);
  13651. /* Chip-specific fixup from Broadcom driver */
  13652. if ((tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0) &&
  13653. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  13654. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  13655. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  13656. }
  13657. /* Default fast path register access methods */
  13658. tp->read32 = tg3_read32;
  13659. tp->write32 = tg3_write32;
  13660. tp->read32_mbox = tg3_read32;
  13661. tp->write32_mbox = tg3_write32;
  13662. tp->write32_tx_mbox = tg3_write32;
  13663. tp->write32_rx_mbox = tg3_write32;
  13664. /* Various workaround register access methods */
  13665. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  13666. tp->write32 = tg3_write_indirect_reg32;
  13667. else if (tg3_asic_rev(tp) == ASIC_REV_5701 ||
  13668. (tg3_flag(tp, PCI_EXPRESS) &&
  13669. tg3_chip_rev_id(tp) == CHIPREV_ID_5750_A0)) {
  13670. /*
  13671. * Back to back register writes can cause problems on these
  13672. * chips, the workaround is to read back all reg writes
  13673. * except those to mailbox regs.
  13674. *
  13675. * See tg3_write_indirect_reg32().
  13676. */
  13677. tp->write32 = tg3_write_flush_reg32;
  13678. }
  13679. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  13680. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  13681. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  13682. tp->write32_rx_mbox = tg3_write_flush_reg32;
  13683. }
  13684. if (tg3_flag(tp, ICH_WORKAROUND)) {
  13685. tp->read32 = tg3_read_indirect_reg32;
  13686. tp->write32 = tg3_write_indirect_reg32;
  13687. tp->read32_mbox = tg3_read_indirect_mbox;
  13688. tp->write32_mbox = tg3_write_indirect_mbox;
  13689. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  13690. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  13691. iounmap(tp->regs);
  13692. tp->regs = NULL;
  13693. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  13694. pci_cmd &= ~PCI_COMMAND_MEMORY;
  13695. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  13696. }
  13697. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  13698. tp->read32_mbox = tg3_read32_mbox_5906;
  13699. tp->write32_mbox = tg3_write32_mbox_5906;
  13700. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  13701. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  13702. }
  13703. if (tp->write32 == tg3_write_indirect_reg32 ||
  13704. (tg3_flag(tp, PCIX_MODE) &&
  13705. (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13706. tg3_asic_rev(tp) == ASIC_REV_5701)))
  13707. tg3_flag_set(tp, SRAM_USE_CONFIG);
  13708. /* The memory arbiter has to be enabled in order for SRAM accesses
  13709. * to succeed. Normally on powerup the tg3 chip firmware will make
  13710. * sure it is enabled, but other entities such as system netboot
  13711. * code might disable it.
  13712. */
  13713. val = tr32(MEMARB_MODE);
  13714. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  13715. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  13716. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  13717. tg3_flag(tp, 5780_CLASS)) {
  13718. if (tg3_flag(tp, PCIX_MODE)) {
  13719. pci_read_config_dword(tp->pdev,
  13720. tp->pcix_cap + PCI_X_STATUS,
  13721. &val);
  13722. tp->pci_fn = val & 0x7;
  13723. }
  13724. } else if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13725. tg3_asic_rev(tp) == ASIC_REV_5719 ||
  13726. tg3_asic_rev(tp) == ASIC_REV_5720) {
  13727. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  13728. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) != NIC_SRAM_CPMUSTAT_SIG)
  13729. val = tr32(TG3_CPMU_STATUS);
  13730. if (tg3_asic_rev(tp) == ASIC_REV_5717)
  13731. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5717) ? 1 : 0;
  13732. else
  13733. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  13734. TG3_CPMU_STATUS_FSHFT_5719;
  13735. }
  13736. if (tg3_flag(tp, FLUSH_POSTED_WRITES)) {
  13737. tp->write32_tx_mbox = tg3_write_flush_reg32;
  13738. tp->write32_rx_mbox = tg3_write_flush_reg32;
  13739. }
  13740. /* Get eeprom hw config before calling tg3_set_power_state().
  13741. * In particular, the TG3_FLAG_IS_NIC flag must be
  13742. * determined before calling tg3_set_power_state() so that
  13743. * we know whether or not to switch out of Vaux power.
  13744. * When the flag is set, it means that GPIO1 is used for eeprom
  13745. * write protect and also implies that it is a LOM where GPIOs
  13746. * are not used to switch power.
  13747. */
  13748. tg3_get_eeprom_hw_cfg(tp);
  13749. if (tg3_flag(tp, FW_TSO) && tg3_flag(tp, ENABLE_ASF)) {
  13750. tg3_flag_clear(tp, TSO_CAPABLE);
  13751. tg3_flag_clear(tp, TSO_BUG);
  13752. tp->fw_needed = NULL;
  13753. }
  13754. if (tg3_flag(tp, ENABLE_APE)) {
  13755. /* Allow reads and writes to the
  13756. * APE register and memory space.
  13757. */
  13758. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  13759. PCISTATE_ALLOW_APE_SHMEM_WR |
  13760. PCISTATE_ALLOW_APE_PSPACE_WR;
  13761. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13762. pci_state_reg);
  13763. tg3_ape_lock_init(tp);
  13764. }
  13765. /* Set up tp->grc_local_ctrl before calling
  13766. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  13767. * will bring 5700's external PHY out of reset.
  13768. * It is also used as eeprom write protect on LOMs.
  13769. */
  13770. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  13771. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13772. tg3_flag(tp, EEPROM_WRITE_PROT))
  13773. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  13774. GRC_LCLCTRL_GPIO_OUTPUT1);
  13775. /* Unused GPIO3 must be driven as output on 5752 because there
  13776. * are no pull-up resistors on unused GPIO pins.
  13777. */
  13778. else if (tg3_asic_rev(tp) == ASIC_REV_5752)
  13779. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  13780. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13781. tg3_asic_rev(tp) == ASIC_REV_57780 ||
  13782. tg3_flag(tp, 57765_CLASS))
  13783. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  13784. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13785. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  13786. /* Turn off the debug UART. */
  13787. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  13788. if (tg3_flag(tp, IS_NIC))
  13789. /* Keep VMain power. */
  13790. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  13791. GRC_LCLCTRL_GPIO_OUTPUT0;
  13792. }
  13793. if (tg3_asic_rev(tp) == ASIC_REV_5762)
  13794. tp->grc_local_ctrl |=
  13795. tr32(GRC_LOCAL_CTRL) & GRC_LCLCTRL_GPIO_UART_SEL;
  13796. /* Switch out of Vaux if it is a NIC */
  13797. tg3_pwrsrc_switch_to_vmain(tp);
  13798. /* Derive initial jumbo mode from MTU assigned in
  13799. * ether_setup() via the alloc_etherdev() call
  13800. */
  13801. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  13802. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  13803. /* Determine WakeOnLan speed to use. */
  13804. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13805. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13806. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13807. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2) {
  13808. tg3_flag_clear(tp, WOL_SPEED_100MB);
  13809. } else {
  13810. tg3_flag_set(tp, WOL_SPEED_100MB);
  13811. }
  13812. if (tg3_asic_rev(tp) == ASIC_REV_5906)
  13813. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  13814. /* A few boards don't want Ethernet@WireSpeed phy feature */
  13815. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  13816. (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13817. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A0) &&
  13818. (tg3_chip_rev_id(tp) != CHIPREV_ID_5705_A1)) ||
  13819. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  13820. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  13821. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  13822. if (tg3_chip_rev(tp) == CHIPREV_5703_AX ||
  13823. tg3_chip_rev(tp) == CHIPREV_5704_AX)
  13824. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  13825. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5704_A0)
  13826. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  13827. if (tg3_flag(tp, 5705_PLUS) &&
  13828. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  13829. tg3_asic_rev(tp) != ASIC_REV_5785 &&
  13830. tg3_asic_rev(tp) != ASIC_REV_57780 &&
  13831. !tg3_flag(tp, 57765_PLUS)) {
  13832. if (tg3_asic_rev(tp) == ASIC_REV_5755 ||
  13833. tg3_asic_rev(tp) == ASIC_REV_5787 ||
  13834. tg3_asic_rev(tp) == ASIC_REV_5784 ||
  13835. tg3_asic_rev(tp) == ASIC_REV_5761) {
  13836. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  13837. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  13838. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  13839. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  13840. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  13841. } else
  13842. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  13843. }
  13844. if (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  13845. tg3_chip_rev(tp) != CHIPREV_5784_AX) {
  13846. tp->phy_otp = tg3_read_otp_phycfg(tp);
  13847. if (tp->phy_otp == 0)
  13848. tp->phy_otp = TG3_OTP_DEFAULT;
  13849. }
  13850. if (tg3_flag(tp, CPMU_PRESENT))
  13851. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  13852. else
  13853. tp->mi_mode = MAC_MI_MODE_BASE;
  13854. tp->coalesce_mode = 0;
  13855. if (tg3_chip_rev(tp) != CHIPREV_5700_AX &&
  13856. tg3_chip_rev(tp) != CHIPREV_5700_BX)
  13857. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  13858. /* Set these bits to enable statistics workaround. */
  13859. if (tg3_asic_rev(tp) == ASIC_REV_5717 ||
  13860. tg3_asic_rev(tp) == ASIC_REV_5762 ||
  13861. tg3_chip_rev_id(tp) == CHIPREV_ID_5719_A0 ||
  13862. tg3_chip_rev_id(tp) == CHIPREV_ID_5720_A0) {
  13863. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  13864. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  13865. }
  13866. if (tg3_asic_rev(tp) == ASIC_REV_5785 ||
  13867. tg3_asic_rev(tp) == ASIC_REV_57780)
  13868. tg3_flag_set(tp, USE_PHYLIB);
  13869. err = tg3_mdio_init(tp);
  13870. if (err)
  13871. return err;
  13872. /* Initialize data/descriptor byte/word swapping. */
  13873. val = tr32(GRC_MODE);
  13874. if (tg3_asic_rev(tp) == ASIC_REV_5720 ||
  13875. tg3_asic_rev(tp) == ASIC_REV_5762)
  13876. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  13877. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  13878. GRC_MODE_B2HRX_ENABLE |
  13879. GRC_MODE_HTX2B_ENABLE |
  13880. GRC_MODE_HOST_STACKUP);
  13881. else
  13882. val &= GRC_MODE_HOST_STACKUP;
  13883. tw32(GRC_MODE, val | tp->grc_mode);
  13884. tg3_switch_clocks(tp);
  13885. /* Clear this out for sanity. */
  13886. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  13887. /* Clear TG3PCI_REG_BASE_ADDR to prevent hangs. */
  13888. tw32(TG3PCI_REG_BASE_ADDR, 0);
  13889. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  13890. &pci_state_reg);
  13891. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  13892. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  13893. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5701_A0 ||
  13894. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B0 ||
  13895. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B2 ||
  13896. tg3_chip_rev_id(tp) == CHIPREV_ID_5701_B5) {
  13897. void __iomem *sram_base;
  13898. /* Write some dummy words into the SRAM status block
  13899. * area, see if it reads back correctly. If the return
  13900. * value is bad, force enable the PCIX workaround.
  13901. */
  13902. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  13903. writel(0x00000000, sram_base);
  13904. writel(0x00000000, sram_base + 4);
  13905. writel(0xffffffff, sram_base + 4);
  13906. if (readl(sram_base) != 0x00000000)
  13907. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  13908. }
  13909. }
  13910. udelay(50);
  13911. tg3_nvram_init(tp);
  13912. /* If the device has an NVRAM, no need to load patch firmware */
  13913. if (tg3_asic_rev(tp) == ASIC_REV_57766 &&
  13914. !tg3_flag(tp, NO_NVRAM))
  13915. tp->fw_needed = NULL;
  13916. grc_misc_cfg = tr32(GRC_MISC_CFG);
  13917. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  13918. if (tg3_asic_rev(tp) == ASIC_REV_5705 &&
  13919. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  13920. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  13921. tg3_flag_set(tp, IS_5788);
  13922. if (!tg3_flag(tp, IS_5788) &&
  13923. tg3_asic_rev(tp) != ASIC_REV_5700)
  13924. tg3_flag_set(tp, TAGGED_STATUS);
  13925. if (tg3_flag(tp, TAGGED_STATUS)) {
  13926. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  13927. HOSTCC_MODE_CLRTICK_TXBD);
  13928. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  13929. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  13930. tp->misc_host_ctrl);
  13931. }
  13932. /* Preserve the APE MAC_MODE bits */
  13933. if (tg3_flag(tp, ENABLE_APE))
  13934. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  13935. else
  13936. tp->mac_mode = 0;
  13937. if (tg3_10_100_only_device(tp, ent))
  13938. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  13939. err = tg3_phy_probe(tp);
  13940. if (err) {
  13941. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  13942. /* ... but do not return immediately ... */
  13943. tg3_mdio_fini(tp);
  13944. }
  13945. tg3_read_vpd(tp);
  13946. tg3_read_fw_ver(tp);
  13947. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  13948. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13949. } else {
  13950. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  13951. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13952. else
  13953. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  13954. }
  13955. /* 5700 {AX,BX} chips have a broken status block link
  13956. * change bit implementation, so we must use the
  13957. * status register in those cases.
  13958. */
  13959. if (tg3_asic_rev(tp) == ASIC_REV_5700)
  13960. tg3_flag_set(tp, USE_LINKCHG_REG);
  13961. else
  13962. tg3_flag_clear(tp, USE_LINKCHG_REG);
  13963. /* The led_ctrl is set during tg3_phy_probe, here we might
  13964. * have to force the link status polling mechanism based
  13965. * upon subsystem IDs.
  13966. */
  13967. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  13968. tg3_asic_rev(tp) == ASIC_REV_5701 &&
  13969. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  13970. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  13971. tg3_flag_set(tp, USE_LINKCHG_REG);
  13972. }
  13973. /* For all SERDES we poll the MAC status register. */
  13974. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  13975. tg3_flag_set(tp, POLL_SERDES);
  13976. else
  13977. tg3_flag_clear(tp, POLL_SERDES);
  13978. if (tg3_flag(tp, ENABLE_APE) && tg3_flag(tp, ENABLE_ASF))
  13979. tg3_flag_set(tp, POLL_CPMU_LINK);
  13980. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  13981. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  13982. if (tg3_asic_rev(tp) == ASIC_REV_5701 &&
  13983. tg3_flag(tp, PCIX_MODE)) {
  13984. tp->rx_offset = NET_SKB_PAD;
  13985. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  13986. tp->rx_copy_thresh = ~(u16)0;
  13987. #endif
  13988. }
  13989. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  13990. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  13991. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  13992. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  13993. /* Increment the rx prod index on the rx std ring by at most
  13994. * 8 for these chips to workaround hw errata.
  13995. */
  13996. if (tg3_asic_rev(tp) == ASIC_REV_5750 ||
  13997. tg3_asic_rev(tp) == ASIC_REV_5752 ||
  13998. tg3_asic_rev(tp) == ASIC_REV_5755)
  13999. tp->rx_std_max_post = 8;
  14000. if (tg3_flag(tp, ASPM_WORKAROUND))
  14001. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  14002. PCIE_PWR_MGMT_L1_THRESH_MSK;
  14003. return err;
  14004. }
  14005. #ifdef CONFIG_SPARC
  14006. static int tg3_get_macaddr_sparc(struct tg3 *tp)
  14007. {
  14008. struct net_device *dev = tp->dev;
  14009. struct pci_dev *pdev = tp->pdev;
  14010. struct device_node *dp = pci_device_to_OF_node(pdev);
  14011. const unsigned char *addr;
  14012. int len;
  14013. addr = of_get_property(dp, "local-mac-address", &len);
  14014. if (addr && len == ETH_ALEN) {
  14015. memcpy(dev->dev_addr, addr, ETH_ALEN);
  14016. return 0;
  14017. }
  14018. return -ENODEV;
  14019. }
  14020. static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
  14021. {
  14022. struct net_device *dev = tp->dev;
  14023. memcpy(dev->dev_addr, idprom->id_ethaddr, ETH_ALEN);
  14024. return 0;
  14025. }
  14026. #endif
  14027. static int tg3_get_device_address(struct tg3 *tp)
  14028. {
  14029. struct net_device *dev = tp->dev;
  14030. u32 hi, lo, mac_offset;
  14031. int addr_ok = 0;
  14032. int err;
  14033. #ifdef CONFIG_SPARC
  14034. if (!tg3_get_macaddr_sparc(tp))
  14035. return 0;
  14036. #endif
  14037. if (tg3_flag(tp, IS_SSB_CORE)) {
  14038. err = ssb_gige_get_macaddr(tp->pdev, &dev->dev_addr[0]);
  14039. if (!err && is_valid_ether_addr(&dev->dev_addr[0]))
  14040. return 0;
  14041. }
  14042. mac_offset = 0x7c;
  14043. if (tg3_asic_rev(tp) == ASIC_REV_5704 ||
  14044. tg3_flag(tp, 5780_CLASS)) {
  14045. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  14046. mac_offset = 0xcc;
  14047. if (tg3_nvram_lock(tp))
  14048. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  14049. else
  14050. tg3_nvram_unlock(tp);
  14051. } else if (tg3_flag(tp, 5717_PLUS)) {
  14052. if (tp->pci_fn & 1)
  14053. mac_offset = 0xcc;
  14054. if (tp->pci_fn > 1)
  14055. mac_offset += 0x18c;
  14056. } else if (tg3_asic_rev(tp) == ASIC_REV_5906)
  14057. mac_offset = 0x10;
  14058. /* First try to get it from MAC address mailbox. */
  14059. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  14060. if ((hi >> 16) == 0x484b) {
  14061. dev->dev_addr[0] = (hi >> 8) & 0xff;
  14062. dev->dev_addr[1] = (hi >> 0) & 0xff;
  14063. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  14064. dev->dev_addr[2] = (lo >> 24) & 0xff;
  14065. dev->dev_addr[3] = (lo >> 16) & 0xff;
  14066. dev->dev_addr[4] = (lo >> 8) & 0xff;
  14067. dev->dev_addr[5] = (lo >> 0) & 0xff;
  14068. /* Some old bootcode may report a 0 MAC address in SRAM */
  14069. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  14070. }
  14071. if (!addr_ok) {
  14072. /* Next, try NVRAM. */
  14073. if (!tg3_flag(tp, NO_NVRAM) &&
  14074. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  14075. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  14076. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  14077. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  14078. }
  14079. /* Finally just fetch it out of the MAC control regs. */
  14080. else {
  14081. hi = tr32(MAC_ADDR_0_HIGH);
  14082. lo = tr32(MAC_ADDR_0_LOW);
  14083. dev->dev_addr[5] = lo & 0xff;
  14084. dev->dev_addr[4] = (lo >> 8) & 0xff;
  14085. dev->dev_addr[3] = (lo >> 16) & 0xff;
  14086. dev->dev_addr[2] = (lo >> 24) & 0xff;
  14087. dev->dev_addr[1] = hi & 0xff;
  14088. dev->dev_addr[0] = (hi >> 8) & 0xff;
  14089. }
  14090. }
  14091. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  14092. #ifdef CONFIG_SPARC
  14093. if (!tg3_get_default_macaddr_sparc(tp))
  14094. return 0;
  14095. #endif
  14096. return -EINVAL;
  14097. }
  14098. return 0;
  14099. }
  14100. #define BOUNDARY_SINGLE_CACHELINE 1
  14101. #define BOUNDARY_MULTI_CACHELINE 2
  14102. static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  14103. {
  14104. int cacheline_size;
  14105. u8 byte;
  14106. int goal;
  14107. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  14108. if (byte == 0)
  14109. cacheline_size = 1024;
  14110. else
  14111. cacheline_size = (int) byte * 4;
  14112. /* On 5703 and later chips, the boundary bits have no
  14113. * effect.
  14114. */
  14115. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  14116. tg3_asic_rev(tp) != ASIC_REV_5701 &&
  14117. !tg3_flag(tp, PCI_EXPRESS))
  14118. goto out;
  14119. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  14120. goal = BOUNDARY_MULTI_CACHELINE;
  14121. #else
  14122. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  14123. goal = BOUNDARY_SINGLE_CACHELINE;
  14124. #else
  14125. goal = 0;
  14126. #endif
  14127. #endif
  14128. if (tg3_flag(tp, 57765_PLUS)) {
  14129. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  14130. goto out;
  14131. }
  14132. if (!goal)
  14133. goto out;
  14134. /* PCI controllers on most RISC systems tend to disconnect
  14135. * when a device tries to burst across a cache-line boundary.
  14136. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  14137. *
  14138. * Unfortunately, for PCI-E there are only limited
  14139. * write-side controls for this, and thus for reads
  14140. * we will still get the disconnects. We'll also waste
  14141. * these PCI cycles for both read and write for chips
  14142. * other than 5700 and 5701 which do not implement the
  14143. * boundary bits.
  14144. */
  14145. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  14146. switch (cacheline_size) {
  14147. case 16:
  14148. case 32:
  14149. case 64:
  14150. case 128:
  14151. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14152. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  14153. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  14154. } else {
  14155. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  14156. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  14157. }
  14158. break;
  14159. case 256:
  14160. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  14161. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  14162. break;
  14163. default:
  14164. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  14165. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  14166. break;
  14167. }
  14168. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  14169. switch (cacheline_size) {
  14170. case 16:
  14171. case 32:
  14172. case 64:
  14173. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14174. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  14175. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  14176. break;
  14177. }
  14178. /* fallthrough */
  14179. case 128:
  14180. default:
  14181. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  14182. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  14183. break;
  14184. }
  14185. } else {
  14186. switch (cacheline_size) {
  14187. case 16:
  14188. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14189. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  14190. DMA_RWCTRL_WRITE_BNDRY_16);
  14191. break;
  14192. }
  14193. /* fallthrough */
  14194. case 32:
  14195. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14196. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  14197. DMA_RWCTRL_WRITE_BNDRY_32);
  14198. break;
  14199. }
  14200. /* fallthrough */
  14201. case 64:
  14202. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14203. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  14204. DMA_RWCTRL_WRITE_BNDRY_64);
  14205. break;
  14206. }
  14207. /* fallthrough */
  14208. case 128:
  14209. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  14210. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  14211. DMA_RWCTRL_WRITE_BNDRY_128);
  14212. break;
  14213. }
  14214. /* fallthrough */
  14215. case 256:
  14216. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  14217. DMA_RWCTRL_WRITE_BNDRY_256);
  14218. break;
  14219. case 512:
  14220. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  14221. DMA_RWCTRL_WRITE_BNDRY_512);
  14222. break;
  14223. case 1024:
  14224. default:
  14225. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  14226. DMA_RWCTRL_WRITE_BNDRY_1024);
  14227. break;
  14228. }
  14229. }
  14230. out:
  14231. return val;
  14232. }
  14233. static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
  14234. int size, bool to_device)
  14235. {
  14236. struct tg3_internal_buffer_desc test_desc;
  14237. u32 sram_dma_descs;
  14238. int i, ret;
  14239. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  14240. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  14241. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  14242. tw32(RDMAC_STATUS, 0);
  14243. tw32(WDMAC_STATUS, 0);
  14244. tw32(BUFMGR_MODE, 0);
  14245. tw32(FTQ_RESET, 0);
  14246. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  14247. test_desc.addr_lo = buf_dma & 0xffffffff;
  14248. test_desc.nic_mbuf = 0x00002100;
  14249. test_desc.len = size;
  14250. /*
  14251. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  14252. * the *second* time the tg3 driver was getting loaded after an
  14253. * initial scan.
  14254. *
  14255. * Broadcom tells me:
  14256. * ...the DMA engine is connected to the GRC block and a DMA
  14257. * reset may affect the GRC block in some unpredictable way...
  14258. * The behavior of resets to individual blocks has not been tested.
  14259. *
  14260. * Broadcom noted the GRC reset will also reset all sub-components.
  14261. */
  14262. if (to_device) {
  14263. test_desc.cqid_sqid = (13 << 8) | 2;
  14264. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  14265. udelay(40);
  14266. } else {
  14267. test_desc.cqid_sqid = (16 << 8) | 7;
  14268. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  14269. udelay(40);
  14270. }
  14271. test_desc.flags = 0x00000005;
  14272. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  14273. u32 val;
  14274. val = *(((u32 *)&test_desc) + i);
  14275. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  14276. sram_dma_descs + (i * sizeof(u32)));
  14277. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  14278. }
  14279. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  14280. if (to_device)
  14281. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  14282. else
  14283. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  14284. ret = -ENODEV;
  14285. for (i = 0; i < 40; i++) {
  14286. u32 val;
  14287. if (to_device)
  14288. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  14289. else
  14290. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  14291. if ((val & 0xffff) == sram_dma_descs) {
  14292. ret = 0;
  14293. break;
  14294. }
  14295. udelay(100);
  14296. }
  14297. return ret;
  14298. }
  14299. #define TEST_BUFFER_SIZE 0x2000
  14300. static const struct pci_device_id tg3_dma_wait_state_chipsets[] = {
  14301. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  14302. { },
  14303. };
  14304. static int tg3_test_dma(struct tg3 *tp)
  14305. {
  14306. dma_addr_t buf_dma;
  14307. u32 *buf, saved_dma_rwctrl;
  14308. int ret = 0;
  14309. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  14310. &buf_dma, GFP_KERNEL);
  14311. if (!buf) {
  14312. ret = -ENOMEM;
  14313. goto out_nofree;
  14314. }
  14315. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  14316. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  14317. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  14318. if (tg3_flag(tp, 57765_PLUS))
  14319. goto out;
  14320. if (tg3_flag(tp, PCI_EXPRESS)) {
  14321. /* DMA read watermark not used on PCIE */
  14322. tp->dma_rwctrl |= 0x00180000;
  14323. } else if (!tg3_flag(tp, PCIX_MODE)) {
  14324. if (tg3_asic_rev(tp) == ASIC_REV_5705 ||
  14325. tg3_asic_rev(tp) == ASIC_REV_5750)
  14326. tp->dma_rwctrl |= 0x003f0000;
  14327. else
  14328. tp->dma_rwctrl |= 0x003f000f;
  14329. } else {
  14330. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  14331. tg3_asic_rev(tp) == ASIC_REV_5704) {
  14332. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  14333. u32 read_water = 0x7;
  14334. /* If the 5704 is behind the EPB bridge, we can
  14335. * do the less restrictive ONE_DMA workaround for
  14336. * better performance.
  14337. */
  14338. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  14339. tg3_asic_rev(tp) == ASIC_REV_5704)
  14340. tp->dma_rwctrl |= 0x8000;
  14341. else if (ccval == 0x6 || ccval == 0x7)
  14342. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  14343. if (tg3_asic_rev(tp) == ASIC_REV_5703)
  14344. read_water = 4;
  14345. /* Set bit 23 to enable PCIX hw bug fix */
  14346. tp->dma_rwctrl |=
  14347. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  14348. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  14349. (1 << 23);
  14350. } else if (tg3_asic_rev(tp) == ASIC_REV_5780) {
  14351. /* 5780 always in PCIX mode */
  14352. tp->dma_rwctrl |= 0x00144000;
  14353. } else if (tg3_asic_rev(tp) == ASIC_REV_5714) {
  14354. /* 5714 always in PCIX mode */
  14355. tp->dma_rwctrl |= 0x00148000;
  14356. } else {
  14357. tp->dma_rwctrl |= 0x001b000f;
  14358. }
  14359. }
  14360. if (tg3_flag(tp, ONE_DMA_AT_ONCE))
  14361. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  14362. if (tg3_asic_rev(tp) == ASIC_REV_5703 ||
  14363. tg3_asic_rev(tp) == ASIC_REV_5704)
  14364. tp->dma_rwctrl &= 0xfffffff0;
  14365. if (tg3_asic_rev(tp) == ASIC_REV_5700 ||
  14366. tg3_asic_rev(tp) == ASIC_REV_5701) {
  14367. /* Remove this if it causes problems for some boards. */
  14368. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  14369. /* On 5700/5701 chips, we need to set this bit.
  14370. * Otherwise the chip will issue cacheline transactions
  14371. * to streamable DMA memory with not all the byte
  14372. * enables turned on. This is an error on several
  14373. * RISC PCI controllers, in particular sparc64.
  14374. *
  14375. * On 5703/5704 chips, this bit has been reassigned
  14376. * a different meaning. In particular, it is used
  14377. * on those chips to enable a PCI-X workaround.
  14378. */
  14379. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  14380. }
  14381. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14382. if (tg3_asic_rev(tp) != ASIC_REV_5700 &&
  14383. tg3_asic_rev(tp) != ASIC_REV_5701)
  14384. goto out;
  14385. /* It is best to perform DMA test with maximum write burst size
  14386. * to expose the 5700/5701 write DMA bug.
  14387. */
  14388. saved_dma_rwctrl = tp->dma_rwctrl;
  14389. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14390. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14391. while (1) {
  14392. u32 *p = buf, i;
  14393. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  14394. p[i] = i;
  14395. /* Send the buffer to the chip. */
  14396. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, true);
  14397. if (ret) {
  14398. dev_err(&tp->pdev->dev,
  14399. "%s: Buffer write failed. err = %d\n",
  14400. __func__, ret);
  14401. break;
  14402. }
  14403. /* Now read it back. */
  14404. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, false);
  14405. if (ret) {
  14406. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  14407. "err = %d\n", __func__, ret);
  14408. break;
  14409. }
  14410. /* Verify it. */
  14411. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  14412. if (p[i] == i)
  14413. continue;
  14414. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  14415. DMA_RWCTRL_WRITE_BNDRY_16) {
  14416. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14417. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  14418. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14419. break;
  14420. } else {
  14421. dev_err(&tp->pdev->dev,
  14422. "%s: Buffer corrupted on read back! "
  14423. "(%d != %d)\n", __func__, p[i], i);
  14424. ret = -ENODEV;
  14425. goto out;
  14426. }
  14427. }
  14428. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  14429. /* Success. */
  14430. ret = 0;
  14431. break;
  14432. }
  14433. }
  14434. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  14435. DMA_RWCTRL_WRITE_BNDRY_16) {
  14436. /* DMA test passed without adjusting DMA boundary,
  14437. * now look for chipsets that are known to expose the
  14438. * DMA bug without failing the test.
  14439. */
  14440. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  14441. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  14442. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  14443. } else {
  14444. /* Safe to use the calculated DMA boundary. */
  14445. tp->dma_rwctrl = saved_dma_rwctrl;
  14446. }
  14447. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  14448. }
  14449. out:
  14450. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  14451. out_nofree:
  14452. return ret;
  14453. }
  14454. static void tg3_init_bufmgr_config(struct tg3 *tp)
  14455. {
  14456. if (tg3_flag(tp, 57765_PLUS)) {
  14457. tp->bufmgr_config.mbuf_read_dma_low_water =
  14458. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14459. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14460. DEFAULT_MB_MACRX_LOW_WATER_57765;
  14461. tp->bufmgr_config.mbuf_high_water =
  14462. DEFAULT_MB_HIGH_WATER_57765;
  14463. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14464. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14465. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14466. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  14467. tp->bufmgr_config.mbuf_high_water_jumbo =
  14468. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  14469. } else if (tg3_flag(tp, 5705_PLUS)) {
  14470. tp->bufmgr_config.mbuf_read_dma_low_water =
  14471. DEFAULT_MB_RDMA_LOW_WATER_5705;
  14472. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14473. DEFAULT_MB_MACRX_LOW_WATER_5705;
  14474. tp->bufmgr_config.mbuf_high_water =
  14475. DEFAULT_MB_HIGH_WATER_5705;
  14476. if (tg3_asic_rev(tp) == ASIC_REV_5906) {
  14477. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14478. DEFAULT_MB_MACRX_LOW_WATER_5906;
  14479. tp->bufmgr_config.mbuf_high_water =
  14480. DEFAULT_MB_HIGH_WATER_5906;
  14481. }
  14482. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14483. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  14484. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14485. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  14486. tp->bufmgr_config.mbuf_high_water_jumbo =
  14487. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  14488. } else {
  14489. tp->bufmgr_config.mbuf_read_dma_low_water =
  14490. DEFAULT_MB_RDMA_LOW_WATER;
  14491. tp->bufmgr_config.mbuf_mac_rx_low_water =
  14492. DEFAULT_MB_MACRX_LOW_WATER;
  14493. tp->bufmgr_config.mbuf_high_water =
  14494. DEFAULT_MB_HIGH_WATER;
  14495. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  14496. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  14497. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  14498. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  14499. tp->bufmgr_config.mbuf_high_water_jumbo =
  14500. DEFAULT_MB_HIGH_WATER_JUMBO;
  14501. }
  14502. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  14503. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  14504. }
  14505. static char *tg3_phy_string(struct tg3 *tp)
  14506. {
  14507. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  14508. case TG3_PHY_ID_BCM5400: return "5400";
  14509. case TG3_PHY_ID_BCM5401: return "5401";
  14510. case TG3_PHY_ID_BCM5411: return "5411";
  14511. case TG3_PHY_ID_BCM5701: return "5701";
  14512. case TG3_PHY_ID_BCM5703: return "5703";
  14513. case TG3_PHY_ID_BCM5704: return "5704";
  14514. case TG3_PHY_ID_BCM5705: return "5705";
  14515. case TG3_PHY_ID_BCM5750: return "5750";
  14516. case TG3_PHY_ID_BCM5752: return "5752";
  14517. case TG3_PHY_ID_BCM5714: return "5714";
  14518. case TG3_PHY_ID_BCM5780: return "5780";
  14519. case TG3_PHY_ID_BCM5755: return "5755";
  14520. case TG3_PHY_ID_BCM5787: return "5787";
  14521. case TG3_PHY_ID_BCM5784: return "5784";
  14522. case TG3_PHY_ID_BCM5756: return "5722/5756";
  14523. case TG3_PHY_ID_BCM5906: return "5906";
  14524. case TG3_PHY_ID_BCM5761: return "5761";
  14525. case TG3_PHY_ID_BCM5718C: return "5718C";
  14526. case TG3_PHY_ID_BCM5718S: return "5718S";
  14527. case TG3_PHY_ID_BCM57765: return "57765";
  14528. case TG3_PHY_ID_BCM5719C: return "5719C";
  14529. case TG3_PHY_ID_BCM5720C: return "5720C";
  14530. case TG3_PHY_ID_BCM5762: return "5762C";
  14531. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  14532. case 0: return "serdes";
  14533. default: return "unknown";
  14534. }
  14535. }
  14536. static char *tg3_bus_string(struct tg3 *tp, char *str)
  14537. {
  14538. if (tg3_flag(tp, PCI_EXPRESS)) {
  14539. strcpy(str, "PCI Express");
  14540. return str;
  14541. } else if (tg3_flag(tp, PCIX_MODE)) {
  14542. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  14543. strcpy(str, "PCIX:");
  14544. if ((clock_ctrl == 7) ||
  14545. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  14546. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  14547. strcat(str, "133MHz");
  14548. else if (clock_ctrl == 0)
  14549. strcat(str, "33MHz");
  14550. else if (clock_ctrl == 2)
  14551. strcat(str, "50MHz");
  14552. else if (clock_ctrl == 4)
  14553. strcat(str, "66MHz");
  14554. else if (clock_ctrl == 6)
  14555. strcat(str, "100MHz");
  14556. } else {
  14557. strcpy(str, "PCI:");
  14558. if (tg3_flag(tp, PCI_HIGH_SPEED))
  14559. strcat(str, "66MHz");
  14560. else
  14561. strcat(str, "33MHz");
  14562. }
  14563. if (tg3_flag(tp, PCI_32BIT))
  14564. strcat(str, ":32-bit");
  14565. else
  14566. strcat(str, ":64-bit");
  14567. return str;
  14568. }
  14569. static void tg3_init_coal(struct tg3 *tp)
  14570. {
  14571. struct ethtool_coalesce *ec = &tp->coal;
  14572. memset(ec, 0, sizeof(*ec));
  14573. ec->cmd = ETHTOOL_GCOALESCE;
  14574. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  14575. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  14576. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  14577. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  14578. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  14579. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  14580. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  14581. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  14582. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  14583. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  14584. HOSTCC_MODE_CLRTICK_TXBD)) {
  14585. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  14586. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  14587. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  14588. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  14589. }
  14590. if (tg3_flag(tp, 5705_PLUS)) {
  14591. ec->rx_coalesce_usecs_irq = 0;
  14592. ec->tx_coalesce_usecs_irq = 0;
  14593. ec->stats_block_coalesce_usecs = 0;
  14594. }
  14595. }
  14596. static int tg3_init_one(struct pci_dev *pdev,
  14597. const struct pci_device_id *ent)
  14598. {
  14599. struct net_device *dev;
  14600. struct tg3 *tp;
  14601. int i, err;
  14602. u32 sndmbx, rcvmbx, intmbx;
  14603. char str[40];
  14604. u64 dma_mask, persist_dma_mask;
  14605. netdev_features_t features = 0;
  14606. printk_once(KERN_INFO "%s\n", version);
  14607. err = pci_enable_device(pdev);
  14608. if (err) {
  14609. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  14610. return err;
  14611. }
  14612. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  14613. if (err) {
  14614. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  14615. goto err_out_disable_pdev;
  14616. }
  14617. pci_set_master(pdev);
  14618. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  14619. if (!dev) {
  14620. err = -ENOMEM;
  14621. goto err_out_free_res;
  14622. }
  14623. SET_NETDEV_DEV(dev, &pdev->dev);
  14624. tp = netdev_priv(dev);
  14625. tp->pdev = pdev;
  14626. tp->dev = dev;
  14627. tp->rx_mode = TG3_DEF_RX_MODE;
  14628. tp->tx_mode = TG3_DEF_TX_MODE;
  14629. tp->irq_sync = 1;
  14630. tp->pcierr_recovery = false;
  14631. if (tg3_debug > 0)
  14632. tp->msg_enable = tg3_debug;
  14633. else
  14634. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  14635. if (pdev_is_ssb_gige_core(pdev)) {
  14636. tg3_flag_set(tp, IS_SSB_CORE);
  14637. if (ssb_gige_must_flush_posted_writes(pdev))
  14638. tg3_flag_set(tp, FLUSH_POSTED_WRITES);
  14639. if (ssb_gige_one_dma_at_once(pdev))
  14640. tg3_flag_set(tp, ONE_DMA_AT_ONCE);
  14641. if (ssb_gige_have_roboswitch(pdev)) {
  14642. tg3_flag_set(tp, USE_PHYLIB);
  14643. tg3_flag_set(tp, ROBOSWITCH);
  14644. }
  14645. if (ssb_gige_is_rgmii(pdev))
  14646. tg3_flag_set(tp, RGMII_MODE);
  14647. }
  14648. /* The word/byte swap controls here control register access byte
  14649. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  14650. * setting below.
  14651. */
  14652. tp->misc_host_ctrl =
  14653. MISC_HOST_CTRL_MASK_PCI_INT |
  14654. MISC_HOST_CTRL_WORD_SWAP |
  14655. MISC_HOST_CTRL_INDIR_ACCESS |
  14656. MISC_HOST_CTRL_PCISTATE_RW;
  14657. /* The NONFRM (non-frame) byte/word swap controls take effect
  14658. * on descriptor entries, anything which isn't packet data.
  14659. *
  14660. * The StrongARM chips on the board (one for tx, one for rx)
  14661. * are running in big-endian mode.
  14662. */
  14663. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  14664. GRC_MODE_WSWAP_NONFRM_DATA);
  14665. #ifdef __BIG_ENDIAN
  14666. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  14667. #endif
  14668. spin_lock_init(&tp->lock);
  14669. spin_lock_init(&tp->indirect_lock);
  14670. INIT_WORK(&tp->reset_task, tg3_reset_task);
  14671. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  14672. if (!tp->regs) {
  14673. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  14674. err = -ENOMEM;
  14675. goto err_out_free_dev;
  14676. }
  14677. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  14678. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  14679. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  14680. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  14681. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  14682. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  14683. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  14684. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  14685. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720 ||
  14686. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57767 ||
  14687. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57764 ||
  14688. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5762 ||
  14689. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5725 ||
  14690. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5727 ||
  14691. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57787) {
  14692. tg3_flag_set(tp, ENABLE_APE);
  14693. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  14694. if (!tp->aperegs) {
  14695. dev_err(&pdev->dev,
  14696. "Cannot map APE registers, aborting\n");
  14697. err = -ENOMEM;
  14698. goto err_out_iounmap;
  14699. }
  14700. }
  14701. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  14702. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  14703. dev->ethtool_ops = &tg3_ethtool_ops;
  14704. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  14705. dev->netdev_ops = &tg3_netdev_ops;
  14706. dev->irq = pdev->irq;
  14707. err = tg3_get_invariants(tp, ent);
  14708. if (err) {
  14709. dev_err(&pdev->dev,
  14710. "Problem fetching invariants of chip, aborting\n");
  14711. goto err_out_apeunmap;
  14712. }
  14713. /* The EPB bridge inside 5714, 5715, and 5780 and any
  14714. * device behind the EPB cannot support DMA addresses > 40-bit.
  14715. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  14716. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  14717. * do DMA address check in tg3_start_xmit().
  14718. */
  14719. if (tg3_flag(tp, IS_5788))
  14720. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  14721. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  14722. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  14723. #ifdef CONFIG_HIGHMEM
  14724. dma_mask = DMA_BIT_MASK(64);
  14725. #endif
  14726. } else
  14727. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  14728. /* Configure DMA attributes. */
  14729. if (dma_mask > DMA_BIT_MASK(32)) {
  14730. err = pci_set_dma_mask(pdev, dma_mask);
  14731. if (!err) {
  14732. features |= NETIF_F_HIGHDMA;
  14733. err = pci_set_consistent_dma_mask(pdev,
  14734. persist_dma_mask);
  14735. if (err < 0) {
  14736. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  14737. "DMA for consistent allocations\n");
  14738. goto err_out_apeunmap;
  14739. }
  14740. }
  14741. }
  14742. if (err || dma_mask == DMA_BIT_MASK(32)) {
  14743. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  14744. if (err) {
  14745. dev_err(&pdev->dev,
  14746. "No usable DMA configuration, aborting\n");
  14747. goto err_out_apeunmap;
  14748. }
  14749. }
  14750. tg3_init_bufmgr_config(tp);
  14751. /* 5700 B0 chips do not support checksumming correctly due
  14752. * to hardware bugs.
  14753. */
  14754. if (tg3_chip_rev_id(tp) != CHIPREV_ID_5700_B0) {
  14755. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  14756. if (tg3_flag(tp, 5755_PLUS))
  14757. features |= NETIF_F_IPV6_CSUM;
  14758. }
  14759. /* TSO is on by default on chips that support hardware TSO.
  14760. * Firmware TSO on older chips gives lower performance, so it
  14761. * is off by default, but can be enabled using ethtool.
  14762. */
  14763. if ((tg3_flag(tp, HW_TSO_1) ||
  14764. tg3_flag(tp, HW_TSO_2) ||
  14765. tg3_flag(tp, HW_TSO_3)) &&
  14766. (features & NETIF_F_IP_CSUM))
  14767. features |= NETIF_F_TSO;
  14768. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  14769. if (features & NETIF_F_IPV6_CSUM)
  14770. features |= NETIF_F_TSO6;
  14771. if (tg3_flag(tp, HW_TSO_3) ||
  14772. tg3_asic_rev(tp) == ASIC_REV_5761 ||
  14773. (tg3_asic_rev(tp) == ASIC_REV_5784 &&
  14774. tg3_chip_rev(tp) != CHIPREV_5784_AX) ||
  14775. tg3_asic_rev(tp) == ASIC_REV_5785 ||
  14776. tg3_asic_rev(tp) == ASIC_REV_57780)
  14777. features |= NETIF_F_TSO_ECN;
  14778. }
  14779. dev->features |= features | NETIF_F_HW_VLAN_CTAG_TX |
  14780. NETIF_F_HW_VLAN_CTAG_RX;
  14781. dev->vlan_features |= features;
  14782. /*
  14783. * Add loopback capability only for a subset of devices that support
  14784. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  14785. * loopback for the remaining devices.
  14786. */
  14787. if (tg3_asic_rev(tp) != ASIC_REV_5780 &&
  14788. !tg3_flag(tp, CPMU_PRESENT))
  14789. /* Add the loopback capability */
  14790. features |= NETIF_F_LOOPBACK;
  14791. dev->hw_features |= features;
  14792. dev->priv_flags |= IFF_UNICAST_FLT;
  14793. /* MTU range: 60 - 9000 or 1500, depending on hardware */
  14794. dev->min_mtu = TG3_MIN_MTU;
  14795. dev->max_mtu = TG3_MAX_MTU(tp);
  14796. if (tg3_chip_rev_id(tp) == CHIPREV_ID_5705_A1 &&
  14797. !tg3_flag(tp, TSO_CAPABLE) &&
  14798. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  14799. tg3_flag_set(tp, MAX_RXPEND_64);
  14800. tp->rx_pending = 63;
  14801. }
  14802. err = tg3_get_device_address(tp);
  14803. if (err) {
  14804. dev_err(&pdev->dev,
  14805. "Could not obtain valid ethernet address, aborting\n");
  14806. goto err_out_apeunmap;
  14807. }
  14808. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  14809. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  14810. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  14811. for (i = 0; i < tp->irq_max; i++) {
  14812. struct tg3_napi *tnapi = &tp->napi[i];
  14813. tnapi->tp = tp;
  14814. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  14815. tnapi->int_mbox = intmbx;
  14816. if (i <= 4)
  14817. intmbx += 0x8;
  14818. else
  14819. intmbx += 0x4;
  14820. tnapi->consmbox = rcvmbx;
  14821. tnapi->prodmbox = sndmbx;
  14822. if (i)
  14823. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  14824. else
  14825. tnapi->coal_now = HOSTCC_MODE_NOW;
  14826. if (!tg3_flag(tp, SUPPORT_MSIX))
  14827. break;
  14828. /*
  14829. * If we support MSIX, we'll be using RSS. If we're using
  14830. * RSS, the first vector only handles link interrupts and the
  14831. * remaining vectors handle rx and tx interrupts. Reuse the
  14832. * mailbox values for the next iteration. The values we setup
  14833. * above are still useful for the single vectored mode.
  14834. */
  14835. if (!i)
  14836. continue;
  14837. rcvmbx += 0x8;
  14838. if (sndmbx & 0x4)
  14839. sndmbx -= 0x4;
  14840. else
  14841. sndmbx += 0xc;
  14842. }
  14843. /*
  14844. * Reset chip in case UNDI or EFI driver did not shutdown
  14845. * DMA self test will enable WDMAC and we'll see (spurious)
  14846. * pending DMA on the PCI bus at that point.
  14847. */
  14848. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  14849. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  14850. tg3_full_lock(tp, 0);
  14851. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  14852. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14853. tg3_full_unlock(tp);
  14854. }
  14855. err = tg3_test_dma(tp);
  14856. if (err) {
  14857. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  14858. goto err_out_apeunmap;
  14859. }
  14860. tg3_init_coal(tp);
  14861. pci_set_drvdata(pdev, dev);
  14862. if (tg3_asic_rev(tp) == ASIC_REV_5719 ||
  14863. tg3_asic_rev(tp) == ASIC_REV_5720 ||
  14864. tg3_asic_rev(tp) == ASIC_REV_5762)
  14865. tg3_flag_set(tp, PTP_CAPABLE);
  14866. tg3_timer_init(tp);
  14867. tg3_carrier_off(tp);
  14868. err = register_netdev(dev);
  14869. if (err) {
  14870. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  14871. goto err_out_apeunmap;
  14872. }
  14873. if (tg3_flag(tp, PTP_CAPABLE)) {
  14874. tg3_ptp_init(tp);
  14875. tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
  14876. &tp->pdev->dev);
  14877. if (IS_ERR(tp->ptp_clock))
  14878. tp->ptp_clock = NULL;
  14879. }
  14880. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  14881. tp->board_part_number,
  14882. tg3_chip_rev_id(tp),
  14883. tg3_bus_string(tp, str),
  14884. dev->dev_addr);
  14885. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)) {
  14886. char *ethtype;
  14887. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  14888. ethtype = "10/100Base-TX";
  14889. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  14890. ethtype = "1000Base-SX";
  14891. else
  14892. ethtype = "10/100/1000Base-T";
  14893. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  14894. "(WireSpeed[%d], EEE[%d])\n",
  14895. tg3_phy_string(tp), ethtype,
  14896. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  14897. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  14898. }
  14899. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  14900. (dev->features & NETIF_F_RXCSUM) != 0,
  14901. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  14902. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  14903. tg3_flag(tp, ENABLE_ASF) != 0,
  14904. tg3_flag(tp, TSO_CAPABLE) != 0);
  14905. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  14906. tp->dma_rwctrl,
  14907. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  14908. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  14909. pci_save_state(pdev);
  14910. return 0;
  14911. err_out_apeunmap:
  14912. if (tp->aperegs) {
  14913. iounmap(tp->aperegs);
  14914. tp->aperegs = NULL;
  14915. }
  14916. err_out_iounmap:
  14917. if (tp->regs) {
  14918. iounmap(tp->regs);
  14919. tp->regs = NULL;
  14920. }
  14921. err_out_free_dev:
  14922. free_netdev(dev);
  14923. err_out_free_res:
  14924. pci_release_regions(pdev);
  14925. err_out_disable_pdev:
  14926. if (pci_is_enabled(pdev))
  14927. pci_disable_device(pdev);
  14928. return err;
  14929. }
  14930. static void tg3_remove_one(struct pci_dev *pdev)
  14931. {
  14932. struct net_device *dev = pci_get_drvdata(pdev);
  14933. if (dev) {
  14934. struct tg3 *tp = netdev_priv(dev);
  14935. tg3_ptp_fini(tp);
  14936. release_firmware(tp->fw);
  14937. tg3_reset_task_cancel(tp);
  14938. if (tg3_flag(tp, USE_PHYLIB)) {
  14939. tg3_phy_fini(tp);
  14940. tg3_mdio_fini(tp);
  14941. }
  14942. unregister_netdev(dev);
  14943. if (tp->aperegs) {
  14944. iounmap(tp->aperegs);
  14945. tp->aperegs = NULL;
  14946. }
  14947. if (tp->regs) {
  14948. iounmap(tp->regs);
  14949. tp->regs = NULL;
  14950. }
  14951. free_netdev(dev);
  14952. pci_release_regions(pdev);
  14953. pci_disable_device(pdev);
  14954. }
  14955. }
  14956. #ifdef CONFIG_PM_SLEEP
  14957. static int tg3_suspend(struct device *device)
  14958. {
  14959. struct pci_dev *pdev = to_pci_dev(device);
  14960. struct net_device *dev = pci_get_drvdata(pdev);
  14961. struct tg3 *tp = netdev_priv(dev);
  14962. int err = 0;
  14963. rtnl_lock();
  14964. if (!netif_running(dev))
  14965. goto unlock;
  14966. tg3_reset_task_cancel(tp);
  14967. tg3_phy_stop(tp);
  14968. tg3_netif_stop(tp);
  14969. tg3_timer_stop(tp);
  14970. tg3_full_lock(tp, 1);
  14971. tg3_disable_ints(tp);
  14972. tg3_full_unlock(tp);
  14973. netif_device_detach(dev);
  14974. tg3_full_lock(tp, 0);
  14975. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  14976. tg3_flag_clear(tp, INIT_COMPLETE);
  14977. tg3_full_unlock(tp);
  14978. err = tg3_power_down_prepare(tp);
  14979. if (err) {
  14980. int err2;
  14981. tg3_full_lock(tp, 0);
  14982. tg3_flag_set(tp, INIT_COMPLETE);
  14983. err2 = tg3_restart_hw(tp, true);
  14984. if (err2)
  14985. goto out;
  14986. tg3_timer_start(tp);
  14987. netif_device_attach(dev);
  14988. tg3_netif_start(tp);
  14989. out:
  14990. tg3_full_unlock(tp);
  14991. if (!err2)
  14992. tg3_phy_start(tp);
  14993. }
  14994. unlock:
  14995. rtnl_unlock();
  14996. return err;
  14997. }
  14998. static int tg3_resume(struct device *device)
  14999. {
  15000. struct pci_dev *pdev = to_pci_dev(device);
  15001. struct net_device *dev = pci_get_drvdata(pdev);
  15002. struct tg3 *tp = netdev_priv(dev);
  15003. int err = 0;
  15004. rtnl_lock();
  15005. if (!netif_running(dev))
  15006. goto unlock;
  15007. netif_device_attach(dev);
  15008. tg3_full_lock(tp, 0);
  15009. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  15010. tg3_flag_set(tp, INIT_COMPLETE);
  15011. err = tg3_restart_hw(tp,
  15012. !(tp->phy_flags & TG3_PHYFLG_KEEP_LINK_ON_PWRDN));
  15013. if (err)
  15014. goto out;
  15015. tg3_timer_start(tp);
  15016. tg3_netif_start(tp);
  15017. out:
  15018. tg3_full_unlock(tp);
  15019. if (!err)
  15020. tg3_phy_start(tp);
  15021. unlock:
  15022. rtnl_unlock();
  15023. return err;
  15024. }
  15025. #endif /* CONFIG_PM_SLEEP */
  15026. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  15027. static void tg3_shutdown(struct pci_dev *pdev)
  15028. {
  15029. struct net_device *dev = pci_get_drvdata(pdev);
  15030. struct tg3 *tp = netdev_priv(dev);
  15031. rtnl_lock();
  15032. netif_device_detach(dev);
  15033. if (netif_running(dev))
  15034. dev_close(dev);
  15035. if (system_state == SYSTEM_POWER_OFF)
  15036. tg3_power_down(tp);
  15037. rtnl_unlock();
  15038. }
  15039. /**
  15040. * tg3_io_error_detected - called when PCI error is detected
  15041. * @pdev: Pointer to PCI device
  15042. * @state: The current pci connection state
  15043. *
  15044. * This function is called after a PCI bus error affecting
  15045. * this device has been detected.
  15046. */
  15047. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  15048. pci_channel_state_t state)
  15049. {
  15050. struct net_device *netdev = pci_get_drvdata(pdev);
  15051. struct tg3 *tp = netdev_priv(netdev);
  15052. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  15053. netdev_info(netdev, "PCI I/O error detected\n");
  15054. rtnl_lock();
  15055. /* We probably don't have netdev yet */
  15056. if (!netdev || !netif_running(netdev))
  15057. goto done;
  15058. /* We needn't recover from permanent error */
  15059. if (state == pci_channel_io_frozen)
  15060. tp->pcierr_recovery = true;
  15061. tg3_phy_stop(tp);
  15062. tg3_netif_stop(tp);
  15063. tg3_timer_stop(tp);
  15064. /* Want to make sure that the reset task doesn't run */
  15065. tg3_reset_task_cancel(tp);
  15066. netif_device_detach(netdev);
  15067. /* Clean up software state, even if MMIO is blocked */
  15068. tg3_full_lock(tp, 0);
  15069. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  15070. tg3_full_unlock(tp);
  15071. done:
  15072. if (state == pci_channel_io_perm_failure) {
  15073. if (netdev) {
  15074. tg3_napi_enable(tp);
  15075. dev_close(netdev);
  15076. }
  15077. err = PCI_ERS_RESULT_DISCONNECT;
  15078. } else {
  15079. pci_disable_device(pdev);
  15080. }
  15081. rtnl_unlock();
  15082. return err;
  15083. }
  15084. /**
  15085. * tg3_io_slot_reset - called after the pci bus has been reset.
  15086. * @pdev: Pointer to PCI device
  15087. *
  15088. * Restart the card from scratch, as if from a cold-boot.
  15089. * At this point, the card has exprienced a hard reset,
  15090. * followed by fixups by BIOS, and has its config space
  15091. * set up identically to what it was at cold boot.
  15092. */
  15093. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  15094. {
  15095. struct net_device *netdev = pci_get_drvdata(pdev);
  15096. struct tg3 *tp = netdev_priv(netdev);
  15097. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  15098. int err;
  15099. rtnl_lock();
  15100. if (pci_enable_device(pdev)) {
  15101. dev_err(&pdev->dev,
  15102. "Cannot re-enable PCI device after reset.\n");
  15103. goto done;
  15104. }
  15105. pci_set_master(pdev);
  15106. pci_restore_state(pdev);
  15107. pci_save_state(pdev);
  15108. if (!netdev || !netif_running(netdev)) {
  15109. rc = PCI_ERS_RESULT_RECOVERED;
  15110. goto done;
  15111. }
  15112. err = tg3_power_up(tp);
  15113. if (err)
  15114. goto done;
  15115. rc = PCI_ERS_RESULT_RECOVERED;
  15116. done:
  15117. if (rc != PCI_ERS_RESULT_RECOVERED && netdev && netif_running(netdev)) {
  15118. tg3_napi_enable(tp);
  15119. dev_close(netdev);
  15120. }
  15121. rtnl_unlock();
  15122. return rc;
  15123. }
  15124. /**
  15125. * tg3_io_resume - called when traffic can start flowing again.
  15126. * @pdev: Pointer to PCI device
  15127. *
  15128. * This callback is called when the error recovery driver tells
  15129. * us that its OK to resume normal operation.
  15130. */
  15131. static void tg3_io_resume(struct pci_dev *pdev)
  15132. {
  15133. struct net_device *netdev = pci_get_drvdata(pdev);
  15134. struct tg3 *tp = netdev_priv(netdev);
  15135. int err;
  15136. rtnl_lock();
  15137. if (!netdev || !netif_running(netdev))
  15138. goto done;
  15139. tg3_full_lock(tp, 0);
  15140. tg3_ape_driver_state_change(tp, RESET_KIND_INIT);
  15141. tg3_flag_set(tp, INIT_COMPLETE);
  15142. err = tg3_restart_hw(tp, true);
  15143. if (err) {
  15144. tg3_full_unlock(tp);
  15145. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  15146. goto done;
  15147. }
  15148. netif_device_attach(netdev);
  15149. tg3_timer_start(tp);
  15150. tg3_netif_start(tp);
  15151. tg3_full_unlock(tp);
  15152. tg3_phy_start(tp);
  15153. done:
  15154. tp->pcierr_recovery = false;
  15155. rtnl_unlock();
  15156. }
  15157. static const struct pci_error_handlers tg3_err_handler = {
  15158. .error_detected = tg3_io_error_detected,
  15159. .slot_reset = tg3_io_slot_reset,
  15160. .resume = tg3_io_resume
  15161. };
  15162. static struct pci_driver tg3_driver = {
  15163. .name = DRV_MODULE_NAME,
  15164. .id_table = tg3_pci_tbl,
  15165. .probe = tg3_init_one,
  15166. .remove = tg3_remove_one,
  15167. .err_handler = &tg3_err_handler,
  15168. .driver.pm = &tg3_pm_ops,
  15169. .shutdown = tg3_shutdown,
  15170. };
  15171. module_pci_driver(tg3_driver);