bnxt_hsi.h 211 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185
  1. /* Broadcom NetXtreme-C/E network driver.
  2. *
  3. * Copyright (c) 2014-2016 Broadcom Corporation
  4. * Copyright (c) 2016-2017 Broadcom Limited
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation.
  9. */
  10. #ifndef BNXT_HSI_H
  11. #define BNXT_HSI_H
  12. /* HSI and HWRM Specification 1.8.1 */
  13. #define HWRM_VERSION_MAJOR 1
  14. #define HWRM_VERSION_MINOR 8
  15. #define HWRM_VERSION_UPDATE 1
  16. #define HWRM_VERSION_RSVD 4 /* non-zero means beta version */
  17. #define HWRM_VERSION_STR "1.8.1.4"
  18. /*
  19. * Following is the signature for HWRM message field that indicates not
  20. * applicable (All F's). Need to cast it the size of the field if needed.
  21. */
  22. #define HWRM_NA_SIGNATURE ((__le32)(-1))
  23. #define HWRM_MAX_REQ_LEN (128) /* hwrm_func_buf_rgtr */
  24. #define HWRM_MAX_RESP_LEN (248) /* hwrm_selftest_qlist */
  25. #define HW_HASH_INDEX_SIZE 0x80 /* 7 bit indirection table index. */
  26. #define HW_HASH_KEY_SIZE 40
  27. #define HWRM_RESP_VALID_KEY 1 /* valid key for HWRM response */
  28. /* Statistics Ejection Buffer Completion Record (16 bytes) */
  29. struct eject_cmpl {
  30. __le16 type;
  31. #define EJECT_CMPL_TYPE_MASK 0x3fUL
  32. #define EJECT_CMPL_TYPE_SFT 0
  33. #define EJECT_CMPL_TYPE_STAT_EJECT 0x1aUL
  34. __le16 len;
  35. __le32 opaque;
  36. __le32 v;
  37. #define EJECT_CMPL_V 0x1UL
  38. __le32 unused_2;
  39. };
  40. /* HWRM Completion Record (16 bytes) */
  41. struct hwrm_cmpl {
  42. __le16 type;
  43. #define CMPL_TYPE_MASK 0x3fUL
  44. #define CMPL_TYPE_SFT 0
  45. #define CMPL_TYPE_HWRM_DONE 0x20UL
  46. __le16 sequence_id;
  47. __le32 unused_1;
  48. __le32 v;
  49. #define CMPL_V 0x1UL
  50. __le32 unused_3;
  51. };
  52. /* HWRM Forwarded Request (16 bytes) */
  53. struct hwrm_fwd_req_cmpl {
  54. __le16 req_len_type;
  55. #define FWD_REQ_CMPL_TYPE_MASK 0x3fUL
  56. #define FWD_REQ_CMPL_TYPE_SFT 0
  57. #define FWD_REQ_CMPL_TYPE_HWRM_FWD_REQ 0x22UL
  58. #define FWD_REQ_CMPL_REQ_LEN_MASK 0xffc0UL
  59. #define FWD_REQ_CMPL_REQ_LEN_SFT 6
  60. __le16 source_id;
  61. __le32 unused_0;
  62. __le32 req_buf_addr_v[2];
  63. #define FWD_REQ_CMPL_V 0x1UL
  64. #define FWD_REQ_CMPL_REQ_BUF_ADDR_MASK 0xfffffffeUL
  65. #define FWD_REQ_CMPL_REQ_BUF_ADDR_SFT 1
  66. };
  67. /* HWRM Forwarded Response (16 bytes) */
  68. struct hwrm_fwd_resp_cmpl {
  69. __le16 type;
  70. #define FWD_RESP_CMPL_TYPE_MASK 0x3fUL
  71. #define FWD_RESP_CMPL_TYPE_SFT 0
  72. #define FWD_RESP_CMPL_TYPE_HWRM_FWD_RESP 0x24UL
  73. __le16 source_id;
  74. __le16 resp_len;
  75. __le16 unused_1;
  76. __le32 resp_buf_addr_v[2];
  77. #define FWD_RESP_CMPL_V 0x1UL
  78. #define FWD_RESP_CMPL_RESP_BUF_ADDR_MASK 0xfffffffeUL
  79. #define FWD_RESP_CMPL_RESP_BUF_ADDR_SFT 1
  80. };
  81. /* HWRM Asynchronous Event Completion Record (16 bytes) */
  82. struct hwrm_async_event_cmpl {
  83. __le16 type;
  84. #define ASYNC_EVENT_CMPL_TYPE_MASK 0x3fUL
  85. #define ASYNC_EVENT_CMPL_TYPE_SFT 0
  86. #define ASYNC_EVENT_CMPL_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  87. __le16 event_id;
  88. #define ASYNC_EVENT_CMPL_EVENT_ID_LINK_STATUS_CHANGE 0x0UL
  89. #define ASYNC_EVENT_CMPL_EVENT_ID_LINK_MTU_CHANGE 0x1UL
  90. #define ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CHANGE 0x2UL
  91. #define ASYNC_EVENT_CMPL_EVENT_ID_DCB_CONFIG_CHANGE 0x3UL
  92. #define ASYNC_EVENT_CMPL_EVENT_ID_PORT_CONN_NOT_ALLOWED 0x4UL
  93. #define ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_NOT_ALLOWED 0x5UL
  94. #define ASYNC_EVENT_CMPL_EVENT_ID_LINK_SPEED_CFG_CHANGE 0x6UL
  95. #define ASYNC_EVENT_CMPL_EVENT_ID_PORT_PHY_CFG_CHANGE 0x7UL
  96. #define ASYNC_EVENT_CMPL_EVENT_ID_FUNC_DRVR_UNLOAD 0x10UL
  97. #define ASYNC_EVENT_CMPL_EVENT_ID_FUNC_DRVR_LOAD 0x11UL
  98. #define ASYNC_EVENT_CMPL_EVENT_ID_FUNC_FLR_PROC_CMPLT 0x12UL
  99. #define ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_UNLOAD 0x20UL
  100. #define ASYNC_EVENT_CMPL_EVENT_ID_PF_DRVR_LOAD 0x21UL
  101. #define ASYNC_EVENT_CMPL_EVENT_ID_VF_FLR 0x30UL
  102. #define ASYNC_EVENT_CMPL_EVENT_ID_VF_MAC_ADDR_CHANGE 0x31UL
  103. #define ASYNC_EVENT_CMPL_EVENT_ID_PF_VF_COMM_STATUS_CHANGE 0x32UL
  104. #define ASYNC_EVENT_CMPL_EVENT_ID_VF_CFG_CHANGE 0x33UL
  105. #define ASYNC_EVENT_CMPL_EVENT_ID_HWRM_ERROR 0xffUL
  106. __le32 event_data2;
  107. u8 opaque_v;
  108. #define ASYNC_EVENT_CMPL_V 0x1UL
  109. #define ASYNC_EVENT_CMPL_OPAQUE_MASK 0xfeUL
  110. #define ASYNC_EVENT_CMPL_OPAQUE_SFT 1
  111. u8 timestamp_lo;
  112. __le16 timestamp_hi;
  113. __le32 event_data1;
  114. };
  115. /* HWRM Asynchronous Event Completion Record for link status change (16 bytes) */
  116. struct hwrm_async_event_cmpl_link_status_change {
  117. __le16 type;
  118. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_TYPE_MASK 0x3fUL
  119. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_TYPE_SFT 0
  120. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  121. __le16 event_id;
  122. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_ID_LINK_STATUS_CHANGE 0x0UL
  123. __le32 event_data2;
  124. u8 opaque_v;
  125. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_V 0x1UL
  126. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_OPAQUE_MASK 0xfeUL
  127. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_OPAQUE_SFT 1
  128. u8 timestamp_lo;
  129. __le16 timestamp_hi;
  130. __le32 event_data1;
  131. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_LINK_CHANGE 0x1UL
  132. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_LINK_CHANGE_DOWN (0x0UL << 0)
  133. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_LINK_CHANGE_UP (0x1UL << 0)
  134. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_LINK_CHANGE_LAST ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_LINK_CHANGE_UP
  135. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_PORT_MASK 0xeUL
  136. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_PORT_SFT 1
  137. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_PORT_ID_MASK 0xffff0UL
  138. #define ASYNC_EVENT_CMPL_LINK_STATUS_CHANGE_EVENT_DATA1_PORT_ID_SFT 4
  139. };
  140. /* HWRM Asynchronous Event Completion Record for link MTU change (16 bytes) */
  141. struct hwrm_async_event_cmpl_link_mtu_change {
  142. __le16 type;
  143. #define ASYNC_EVENT_CMPL_LINK_MTU_CHANGE_TYPE_MASK 0x3fUL
  144. #define ASYNC_EVENT_CMPL_LINK_MTU_CHANGE_TYPE_SFT 0
  145. #define ASYNC_EVENT_CMPL_LINK_MTU_CHANGE_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  146. __le16 event_id;
  147. #define ASYNC_EVENT_CMPL_LINK_MTU_CHANGE_EVENT_ID_LINK_MTU_CHANGE 0x1UL
  148. __le32 event_data2;
  149. u8 opaque_v;
  150. #define ASYNC_EVENT_CMPL_LINK_MTU_CHANGE_V 0x1UL
  151. #define ASYNC_EVENT_CMPL_LINK_MTU_CHANGE_OPAQUE_MASK 0xfeUL
  152. #define ASYNC_EVENT_CMPL_LINK_MTU_CHANGE_OPAQUE_SFT 1
  153. u8 timestamp_lo;
  154. __le16 timestamp_hi;
  155. __le32 event_data1;
  156. #define ASYNC_EVENT_CMPL_LINK_MTU_CHANGE_EVENT_DATA1_NEW_MTU_MASK 0xffffUL
  157. #define ASYNC_EVENT_CMPL_LINK_MTU_CHANGE_EVENT_DATA1_NEW_MTU_SFT 0
  158. };
  159. /* HWRM Asynchronous Event Completion Record for link speed change (16 bytes) */
  160. struct hwrm_async_event_cmpl_link_speed_change {
  161. __le16 type;
  162. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_TYPE_MASK 0x3fUL
  163. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_TYPE_SFT 0
  164. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  165. __le16 event_id;
  166. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_ID_LINK_SPEED_CHANGE 0x2UL
  167. __le32 event_data2;
  168. u8 opaque_v;
  169. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_V 0x1UL
  170. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_OPAQUE_MASK 0xfeUL
  171. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_OPAQUE_SFT 1
  172. u8 timestamp_lo;
  173. __le16 timestamp_hi;
  174. __le32 event_data1;
  175. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_FORCE 0x1UL
  176. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_MASK 0xfffeUL
  177. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_SFT 1
  178. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_100MB (0x1UL << 1)
  179. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_1GB (0xaUL << 1)
  180. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_2GB (0x14UL << 1)
  181. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_2_5GB (0x19UL << 1)
  182. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_10GB (0x64UL << 1)
  183. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_20GB (0xc8UL << 1)
  184. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_25GB (0xfaUL << 1)
  185. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_40GB (0x190UL << 1)
  186. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_50GB (0x1f4UL << 1)
  187. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_100GB (0x3e8UL << 1)
  188. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_LAST ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_NEW_LINK_SPEED_100MBPS_100GB
  189. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_PORT_ID_MASK 0xffff0000UL
  190. #define ASYNC_EVENT_CMPL_LINK_SPEED_CHANGE_EVENT_DATA1_PORT_ID_SFT 16
  191. };
  192. /* HWRM Asynchronous Event Completion Record for DCB Config change (16 bytes) */
  193. struct hwrm_async_event_cmpl_dcb_config_change {
  194. __le16 type;
  195. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_TYPE_MASK 0x3fUL
  196. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_TYPE_SFT 0
  197. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  198. __le16 event_id;
  199. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_ID_DCB_CONFIG_CHANGE 0x3UL
  200. __le32 event_data2;
  201. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA2_ETS 0x1UL
  202. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA2_PFC 0x2UL
  203. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA2_APP 0x4UL
  204. u8 opaque_v;
  205. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_V 0x1UL
  206. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_OPAQUE_MASK 0xfeUL
  207. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_OPAQUE_SFT 1
  208. u8 timestamp_lo;
  209. __le16 timestamp_hi;
  210. __le32 event_data1;
  211. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_PORT_ID_MASK 0xffffUL
  212. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_PORT_ID_SFT 0
  213. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_RECOMMEND_ROCE_PRIORITY_MASK 0xff0000UL
  214. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_RECOMMEND_ROCE_PRIORITY_SFT 16
  215. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_RECOMMEND_ROCE_PRIORITY_NONE (0xffUL << 16)
  216. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_RECOMMEND_ROCE_PRIORITY_LAST ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_RECOMMEND_ROCE_PRIORITY_NONE
  217. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_RECOMMEND_L2_PRIORITY_MASK 0xff000000UL
  218. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_RECOMMEND_L2_PRIORITY_SFT 24
  219. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_RECOMMEND_L2_PRIORITY_NONE (0xffUL << 24)
  220. #define ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_RECOMMEND_L2_PRIORITY_LAST ASYNC_EVENT_CMPL_DCB_CONFIG_CHANGE_EVENT_DATA1_RECOMMEND_L2_PRIORITY_NONE
  221. };
  222. /* HWRM Asynchronous Event Completion Record for port connection not allowed (16 bytes) */
  223. struct hwrm_async_event_cmpl_port_conn_not_allowed {
  224. __le16 type;
  225. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_TYPE_MASK 0x3fUL
  226. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_TYPE_SFT 0
  227. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  228. __le16 event_id;
  229. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_ID_PORT_CONN_NOT_ALLOWED 0x4UL
  230. __le32 event_data2;
  231. u8 opaque_v;
  232. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_V 0x1UL
  233. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_OPAQUE_MASK 0xfeUL
  234. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_OPAQUE_SFT 1
  235. u8 timestamp_lo;
  236. __le16 timestamp_hi;
  237. __le32 event_data1;
  238. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_PORT_ID_MASK 0xffffUL
  239. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_PORT_ID_SFT 0
  240. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_MASK 0xff0000UL
  241. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_SFT 16
  242. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_NONE (0x0UL << 16)
  243. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_DISABLETX (0x1UL << 16)
  244. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_WARNINGMSG (0x2UL << 16)
  245. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_PWRDOWN (0x3UL << 16)
  246. #define ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_LAST ASYNC_EVENT_CMPL_PORT_CONN_NOT_ALLOWED_EVENT_DATA1_ENFORCEMENT_POLICY_PWRDOWN
  247. };
  248. /* HWRM Asynchronous Event Completion Record for link speed config not allowed (16 bytes) */
  249. struct hwrm_async_event_cmpl_link_speed_cfg_not_allowed {
  250. __le16 type;
  251. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_NOT_ALLOWED_TYPE_MASK 0x3fUL
  252. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_NOT_ALLOWED_TYPE_SFT 0
  253. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_NOT_ALLOWED_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  254. __le16 event_id;
  255. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_NOT_ALLOWED_EVENT_ID_LINK_SPEED_CFG_NOT_ALLOWED 0x5UL
  256. __le32 event_data2;
  257. u8 opaque_v;
  258. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_NOT_ALLOWED_V 0x1UL
  259. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_NOT_ALLOWED_OPAQUE_MASK 0xfeUL
  260. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_NOT_ALLOWED_OPAQUE_SFT 1
  261. u8 timestamp_lo;
  262. __le16 timestamp_hi;
  263. __le32 event_data1;
  264. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_NOT_ALLOWED_EVENT_DATA1_PORT_ID_MASK 0xffffUL
  265. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_NOT_ALLOWED_EVENT_DATA1_PORT_ID_SFT 0
  266. };
  267. /* HWRM Asynchronous Event Completion Record for link speed configuration change (16 bytes) */
  268. struct hwrm_async_event_cmpl_link_speed_cfg_change {
  269. __le16 type;
  270. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_TYPE_MASK 0x3fUL
  271. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_TYPE_SFT 0
  272. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  273. __le16 event_id;
  274. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_EVENT_ID_LINK_SPEED_CFG_CHANGE 0x6UL
  275. __le32 event_data2;
  276. u8 opaque_v;
  277. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_V 0x1UL
  278. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_OPAQUE_MASK 0xfeUL
  279. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_OPAQUE_SFT 1
  280. u8 timestamp_lo;
  281. __le16 timestamp_hi;
  282. __le32 event_data1;
  283. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_EVENT_DATA1_PORT_ID_MASK 0xffffUL
  284. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_EVENT_DATA1_PORT_ID_SFT 0
  285. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_EVENT_DATA1_SUPPORTED_LINK_SPEEDS_CHANGE 0x10000UL
  286. #define ASYNC_EVENT_CMPL_LINK_SPEED_CFG_CHANGE_EVENT_DATA1_ILLEGAL_LINK_SPEED_CFG 0x20000UL
  287. };
  288. /* HWRM Asynchronous Event Completion Record for Function Driver Unload (16 bytes) */
  289. struct hwrm_async_event_cmpl_func_drvr_unload {
  290. __le16 type;
  291. #define ASYNC_EVENT_CMPL_FUNC_DRVR_UNLOAD_TYPE_MASK 0x3fUL
  292. #define ASYNC_EVENT_CMPL_FUNC_DRVR_UNLOAD_TYPE_SFT 0
  293. #define ASYNC_EVENT_CMPL_FUNC_DRVR_UNLOAD_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  294. __le16 event_id;
  295. #define ASYNC_EVENT_CMPL_FUNC_DRVR_UNLOAD_EVENT_ID_FUNC_DRVR_UNLOAD 0x10UL
  296. __le32 event_data2;
  297. u8 opaque_v;
  298. #define ASYNC_EVENT_CMPL_FUNC_DRVR_UNLOAD_V 0x1UL
  299. #define ASYNC_EVENT_CMPL_FUNC_DRVR_UNLOAD_OPAQUE_MASK 0xfeUL
  300. #define ASYNC_EVENT_CMPL_FUNC_DRVR_UNLOAD_OPAQUE_SFT 1
  301. u8 timestamp_lo;
  302. __le16 timestamp_hi;
  303. __le32 event_data1;
  304. #define ASYNC_EVENT_CMPL_FUNC_DRVR_UNLOAD_EVENT_DATA1_FUNC_ID_MASK 0xffffUL
  305. #define ASYNC_EVENT_CMPL_FUNC_DRVR_UNLOAD_EVENT_DATA1_FUNC_ID_SFT 0
  306. };
  307. /* HWRM Asynchronous Event Completion Record for Function Driver load (16 bytes) */
  308. struct hwrm_async_event_cmpl_func_drvr_load {
  309. __le16 type;
  310. #define ASYNC_EVENT_CMPL_FUNC_DRVR_LOAD_TYPE_MASK 0x3fUL
  311. #define ASYNC_EVENT_CMPL_FUNC_DRVR_LOAD_TYPE_SFT 0
  312. #define ASYNC_EVENT_CMPL_FUNC_DRVR_LOAD_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  313. __le16 event_id;
  314. #define ASYNC_EVENT_CMPL_FUNC_DRVR_LOAD_EVENT_ID_FUNC_DRVR_LOAD 0x11UL
  315. __le32 event_data2;
  316. u8 opaque_v;
  317. #define ASYNC_EVENT_CMPL_FUNC_DRVR_LOAD_V 0x1UL
  318. #define ASYNC_EVENT_CMPL_FUNC_DRVR_LOAD_OPAQUE_MASK 0xfeUL
  319. #define ASYNC_EVENT_CMPL_FUNC_DRVR_LOAD_OPAQUE_SFT 1
  320. u8 timestamp_lo;
  321. __le16 timestamp_hi;
  322. __le32 event_data1;
  323. #define ASYNC_EVENT_CMPL_FUNC_DRVR_LOAD_EVENT_DATA1_FUNC_ID_MASK 0xffffUL
  324. #define ASYNC_EVENT_CMPL_FUNC_DRVR_LOAD_EVENT_DATA1_FUNC_ID_SFT 0
  325. };
  326. /* HWRM Asynchronous Event Completion Record to indicate completion of FLR related processing (16 bytes) */
  327. struct hwrm_async_event_cmpl_func_flr_proc_cmplt {
  328. __le16 type;
  329. #define ASYNC_EVENT_CMPL_FUNC_FLR_PROC_CMPLT_TYPE_MASK 0x3fUL
  330. #define ASYNC_EVENT_CMPL_FUNC_FLR_PROC_CMPLT_TYPE_SFT 0
  331. #define ASYNC_EVENT_CMPL_FUNC_FLR_PROC_CMPLT_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  332. __le16 event_id;
  333. #define ASYNC_EVENT_CMPL_FUNC_FLR_PROC_CMPLT_EVENT_ID_FUNC_FLR_PROC_CMPLT 0x12UL
  334. __le32 event_data2;
  335. u8 opaque_v;
  336. #define ASYNC_EVENT_CMPL_FUNC_FLR_PROC_CMPLT_V 0x1UL
  337. #define ASYNC_EVENT_CMPL_FUNC_FLR_PROC_CMPLT_OPAQUE_MASK 0xfeUL
  338. #define ASYNC_EVENT_CMPL_FUNC_FLR_PROC_CMPLT_OPAQUE_SFT 1
  339. u8 timestamp_lo;
  340. __le16 timestamp_hi;
  341. __le32 event_data1;
  342. #define ASYNC_EVENT_CMPL_FUNC_FLR_PROC_CMPLT_EVENT_DATA1_FUNC_ID_MASK 0xffffUL
  343. #define ASYNC_EVENT_CMPL_FUNC_FLR_PROC_CMPLT_EVENT_DATA1_FUNC_ID_SFT 0
  344. };
  345. /* HWRM Asynchronous Event Completion Record for PF Driver Unload (16 bytes) */
  346. struct hwrm_async_event_cmpl_pf_drvr_unload {
  347. __le16 type;
  348. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_TYPE_MASK 0x3fUL
  349. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_TYPE_SFT 0
  350. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  351. __le16 event_id;
  352. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_EVENT_ID_PF_DRVR_UNLOAD 0x20UL
  353. __le32 event_data2;
  354. u8 opaque_v;
  355. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_V 0x1UL
  356. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_OPAQUE_MASK 0xfeUL
  357. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_OPAQUE_SFT 1
  358. u8 timestamp_lo;
  359. __le16 timestamp_hi;
  360. __le32 event_data1;
  361. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_EVENT_DATA1_FUNC_ID_MASK 0xffffUL
  362. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_EVENT_DATA1_FUNC_ID_SFT 0
  363. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_EVENT_DATA1_PORT_MASK 0x70000UL
  364. #define ASYNC_EVENT_CMPL_PF_DRVR_UNLOAD_EVENT_DATA1_PORT_SFT 16
  365. };
  366. /* HWRM Asynchronous Event Completion Record for PF Driver load (16 bytes) */
  367. struct hwrm_async_event_cmpl_pf_drvr_load {
  368. __le16 type;
  369. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_TYPE_MASK 0x3fUL
  370. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_TYPE_SFT 0
  371. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  372. __le16 event_id;
  373. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_EVENT_ID_PF_DRVR_LOAD 0x21UL
  374. __le32 event_data2;
  375. u8 opaque_v;
  376. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_V 0x1UL
  377. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_OPAQUE_MASK 0xfeUL
  378. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_OPAQUE_SFT 1
  379. u8 timestamp_lo;
  380. __le16 timestamp_hi;
  381. __le32 event_data1;
  382. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_EVENT_DATA1_FUNC_ID_MASK 0xffffUL
  383. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_EVENT_DATA1_FUNC_ID_SFT 0
  384. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_EVENT_DATA1_PORT_MASK 0x70000UL
  385. #define ASYNC_EVENT_CMPL_PF_DRVR_LOAD_EVENT_DATA1_PORT_SFT 16
  386. };
  387. /* HWRM Asynchronous Event Completion Record for VF FLR (16 bytes) */
  388. struct hwrm_async_event_cmpl_vf_flr {
  389. __le16 type;
  390. #define ASYNC_EVENT_CMPL_VF_FLR_TYPE_MASK 0x3fUL
  391. #define ASYNC_EVENT_CMPL_VF_FLR_TYPE_SFT 0
  392. #define ASYNC_EVENT_CMPL_VF_FLR_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  393. __le16 event_id;
  394. #define ASYNC_EVENT_CMPL_VF_FLR_EVENT_ID_VF_FLR 0x30UL
  395. __le32 event_data2;
  396. u8 opaque_v;
  397. #define ASYNC_EVENT_CMPL_VF_FLR_V 0x1UL
  398. #define ASYNC_EVENT_CMPL_VF_FLR_OPAQUE_MASK 0xfeUL
  399. #define ASYNC_EVENT_CMPL_VF_FLR_OPAQUE_SFT 1
  400. u8 timestamp_lo;
  401. __le16 timestamp_hi;
  402. __le32 event_data1;
  403. #define ASYNC_EVENT_CMPL_VF_FLR_EVENT_DATA1_VF_ID_MASK 0xffffUL
  404. #define ASYNC_EVENT_CMPL_VF_FLR_EVENT_DATA1_VF_ID_SFT 0
  405. };
  406. /* HWRM Asynchronous Event Completion Record for VF MAC Addr change (16 bytes) */
  407. struct hwrm_async_event_cmpl_vf_mac_addr_change {
  408. __le16 type;
  409. #define ASYNC_EVENT_CMPL_VF_MAC_ADDR_CHANGE_TYPE_MASK 0x3fUL
  410. #define ASYNC_EVENT_CMPL_VF_MAC_ADDR_CHANGE_TYPE_SFT 0
  411. #define ASYNC_EVENT_CMPL_VF_MAC_ADDR_CHANGE_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  412. __le16 event_id;
  413. #define ASYNC_EVENT_CMPL_VF_MAC_ADDR_CHANGE_EVENT_ID_VF_MAC_ADDR_CHANGE 0x31UL
  414. __le32 event_data2;
  415. u8 opaque_v;
  416. #define ASYNC_EVENT_CMPL_VF_MAC_ADDR_CHANGE_V 0x1UL
  417. #define ASYNC_EVENT_CMPL_VF_MAC_ADDR_CHANGE_OPAQUE_MASK 0xfeUL
  418. #define ASYNC_EVENT_CMPL_VF_MAC_ADDR_CHANGE_OPAQUE_SFT 1
  419. u8 timestamp_lo;
  420. __le16 timestamp_hi;
  421. __le32 event_data1;
  422. #define ASYNC_EVENT_CMPL_VF_MAC_ADDR_CHANGE_EVENT_DATA1_VF_ID_MASK 0xffffUL
  423. #define ASYNC_EVENT_CMPL_VF_MAC_ADDR_CHANGE_EVENT_DATA1_VF_ID_SFT 0
  424. };
  425. /* HWRM Asynchronous Event Completion Record for PF-VF communication status change (16 bytes) */
  426. struct hwrm_async_event_cmpl_pf_vf_comm_status_change {
  427. __le16 type;
  428. #define ASYNC_EVENT_CMPL_PF_VF_COMM_STATUS_CHANGE_TYPE_MASK 0x3fUL
  429. #define ASYNC_EVENT_CMPL_PF_VF_COMM_STATUS_CHANGE_TYPE_SFT 0
  430. #define ASYNC_EVENT_CMPL_PF_VF_COMM_STATUS_CHANGE_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  431. __le16 event_id;
  432. #define ASYNC_EVENT_CMPL_PF_VF_COMM_STATUS_CHANGE_EVENT_ID_PF_VF_COMM_STATUS_CHANGE 0x32UL
  433. __le32 event_data2;
  434. u8 opaque_v;
  435. #define ASYNC_EVENT_CMPL_PF_VF_COMM_STATUS_CHANGE_V 0x1UL
  436. #define ASYNC_EVENT_CMPL_PF_VF_COMM_STATUS_CHANGE_OPAQUE_MASK 0xfeUL
  437. #define ASYNC_EVENT_CMPL_PF_VF_COMM_STATUS_CHANGE_OPAQUE_SFT 1
  438. u8 timestamp_lo;
  439. __le16 timestamp_hi;
  440. __le32 event_data1;
  441. #define ASYNC_EVENT_CMPL_PF_VF_COMM_STATUS_CHANGE_EVENT_DATA1_COMM_ESTABLISHED 0x1UL
  442. };
  443. /* HWRM Asynchronous Event Completion Record for VF configuration change (16 bytes) */
  444. struct hwrm_async_event_cmpl_vf_cfg_change {
  445. __le16 type;
  446. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_TYPE_MASK 0x3fUL
  447. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_TYPE_SFT 0
  448. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  449. __le16 event_id;
  450. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_ID_VF_CFG_CHANGE 0x33UL
  451. __le32 event_data2;
  452. u8 opaque_v;
  453. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_V 0x1UL
  454. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_OPAQUE_MASK 0xfeUL
  455. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_OPAQUE_SFT 1
  456. u8 timestamp_lo;
  457. __le16 timestamp_hi;
  458. __le32 event_data1;
  459. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_DATA1_MTU_CHANGE 0x1UL
  460. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_DATA1_MRU_CHANGE 0x2UL
  461. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_DATA1_DFLT_MAC_ADDR_CHANGE 0x4UL
  462. #define ASYNC_EVENT_CMPL_VF_CFG_CHANGE_EVENT_DATA1_DFLT_VLAN_CHANGE 0x8UL
  463. };
  464. /* HWRM Asynchronous Event Completion Record for HWRM Error (16 bytes) */
  465. struct hwrm_async_event_cmpl_hwrm_error {
  466. __le16 type;
  467. #define ASYNC_EVENT_CMPL_HWRM_ERROR_TYPE_MASK 0x3fUL
  468. #define ASYNC_EVENT_CMPL_HWRM_ERROR_TYPE_SFT 0
  469. #define ASYNC_EVENT_CMPL_HWRM_ERROR_TYPE_HWRM_ASYNC_EVENT 0x2eUL
  470. __le16 event_id;
  471. #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_ID_HWRM_ERROR 0xffUL
  472. __le32 event_data2;
  473. #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA2_SEVERITY_MASK 0xffUL
  474. #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA2_SEVERITY_SFT 0
  475. #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA2_SEVERITY_WARNING 0x0UL
  476. #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA2_SEVERITY_NONFATAL 0x1UL
  477. #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA2_SEVERITY_FATAL 0x2UL
  478. #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA2_SEVERITY_LAST ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA2_SEVERITY_FATAL
  479. u8 opaque_v;
  480. #define ASYNC_EVENT_CMPL_HWRM_ERROR_V 0x1UL
  481. #define ASYNC_EVENT_CMPL_HWRM_ERROR_OPAQUE_MASK 0xfeUL
  482. #define ASYNC_EVENT_CMPL_HWRM_ERROR_OPAQUE_SFT 1
  483. u8 timestamp_lo;
  484. __le16 timestamp_hi;
  485. __le32 event_data1;
  486. #define ASYNC_EVENT_CMPL_HWRM_ERROR_EVENT_DATA1_TIMESTAMP 0x1UL
  487. };
  488. /* hwrm_ver_get */
  489. /* Input (24 bytes) */
  490. struct hwrm_ver_get_input {
  491. __le16 req_type;
  492. __le16 cmpl_ring;
  493. __le16 seq_id;
  494. __le16 target_id;
  495. __le64 resp_addr;
  496. u8 hwrm_intf_maj;
  497. u8 hwrm_intf_min;
  498. u8 hwrm_intf_upd;
  499. u8 unused_0[5];
  500. };
  501. /* Output (128 bytes) */
  502. struct hwrm_ver_get_output {
  503. __le16 error_code;
  504. __le16 req_type;
  505. __le16 seq_id;
  506. __le16 resp_len;
  507. u8 hwrm_intf_maj;
  508. u8 hwrm_intf_min;
  509. u8 hwrm_intf_upd;
  510. u8 hwrm_intf_rsvd;
  511. u8 hwrm_fw_maj;
  512. u8 hwrm_fw_min;
  513. u8 hwrm_fw_bld;
  514. u8 hwrm_fw_rsvd;
  515. u8 mgmt_fw_maj;
  516. u8 mgmt_fw_min;
  517. u8 mgmt_fw_bld;
  518. u8 mgmt_fw_rsvd;
  519. u8 netctrl_fw_maj;
  520. u8 netctrl_fw_min;
  521. u8 netctrl_fw_bld;
  522. u8 netctrl_fw_rsvd;
  523. __le32 dev_caps_cfg;
  524. #define VER_GET_RESP_DEV_CAPS_CFG_SECURE_FW_UPD_SUPPORTED 0x1UL
  525. #define VER_GET_RESP_DEV_CAPS_CFG_FW_DCBX_AGENT_SUPPORTED 0x2UL
  526. #define VER_GET_RESP_DEV_CAPS_CFG_SHORT_CMD_SUPPORTED 0x4UL
  527. #define VER_GET_RESP_DEV_CAPS_CFG_SHORT_CMD_REQUIRED 0x8UL
  528. u8 roce_fw_maj;
  529. u8 roce_fw_min;
  530. u8 roce_fw_bld;
  531. u8 roce_fw_rsvd;
  532. char hwrm_fw_name[16];
  533. char mgmt_fw_name[16];
  534. char netctrl_fw_name[16];
  535. __le32 reserved2[4];
  536. char roce_fw_name[16];
  537. __le16 chip_num;
  538. u8 chip_rev;
  539. u8 chip_metal;
  540. u8 chip_bond_id;
  541. u8 chip_platform_type;
  542. #define VER_GET_RESP_CHIP_PLATFORM_TYPE_ASIC 0x0UL
  543. #define VER_GET_RESP_CHIP_PLATFORM_TYPE_FPGA 0x1UL
  544. #define VER_GET_RESP_CHIP_PLATFORM_TYPE_PALLADIUM 0x2UL
  545. __le16 max_req_win_len;
  546. __le16 max_resp_len;
  547. __le16 def_req_timeout;
  548. u8 init_pending;
  549. #define VER_GET_RESP_INIT_PENDING_DEV_NOT_RDY 0x1UL
  550. u8 unused_0;
  551. u8 unused_1;
  552. u8 valid;
  553. };
  554. /* hwrm_func_reset */
  555. /* Input (24 bytes) */
  556. struct hwrm_func_reset_input {
  557. __le16 req_type;
  558. __le16 cmpl_ring;
  559. __le16 seq_id;
  560. __le16 target_id;
  561. __le64 resp_addr;
  562. __le32 enables;
  563. #define FUNC_RESET_REQ_ENABLES_VF_ID_VALID 0x1UL
  564. __le16 vf_id;
  565. u8 func_reset_level;
  566. #define FUNC_RESET_REQ_FUNC_RESET_LEVEL_RESETALL 0x0UL
  567. #define FUNC_RESET_REQ_FUNC_RESET_LEVEL_RESETME 0x1UL
  568. #define FUNC_RESET_REQ_FUNC_RESET_LEVEL_RESETCHILDREN 0x2UL
  569. #define FUNC_RESET_REQ_FUNC_RESET_LEVEL_RESETVF 0x3UL
  570. u8 unused_0;
  571. };
  572. /* Output (16 bytes) */
  573. struct hwrm_func_reset_output {
  574. __le16 error_code;
  575. __le16 req_type;
  576. __le16 seq_id;
  577. __le16 resp_len;
  578. __le32 unused_0;
  579. u8 unused_1;
  580. u8 unused_2;
  581. u8 unused_3;
  582. u8 valid;
  583. };
  584. /* hwrm_func_getfid */
  585. /* Input (24 bytes) */
  586. struct hwrm_func_getfid_input {
  587. __le16 req_type;
  588. __le16 cmpl_ring;
  589. __le16 seq_id;
  590. __le16 target_id;
  591. __le64 resp_addr;
  592. __le32 enables;
  593. #define FUNC_GETFID_REQ_ENABLES_PCI_ID 0x1UL
  594. __le16 pci_id;
  595. __le16 unused_0;
  596. };
  597. /* Output (16 bytes) */
  598. struct hwrm_func_getfid_output {
  599. __le16 error_code;
  600. __le16 req_type;
  601. __le16 seq_id;
  602. __le16 resp_len;
  603. __le16 fid;
  604. u8 unused_0;
  605. u8 unused_1;
  606. u8 unused_2;
  607. u8 unused_3;
  608. u8 unused_4;
  609. u8 valid;
  610. };
  611. /* hwrm_func_vf_alloc */
  612. /* Input (24 bytes) */
  613. struct hwrm_func_vf_alloc_input {
  614. __le16 req_type;
  615. __le16 cmpl_ring;
  616. __le16 seq_id;
  617. __le16 target_id;
  618. __le64 resp_addr;
  619. __le32 enables;
  620. #define FUNC_VF_ALLOC_REQ_ENABLES_FIRST_VF_ID 0x1UL
  621. __le16 first_vf_id;
  622. __le16 num_vfs;
  623. };
  624. /* Output (16 bytes) */
  625. struct hwrm_func_vf_alloc_output {
  626. __le16 error_code;
  627. __le16 req_type;
  628. __le16 seq_id;
  629. __le16 resp_len;
  630. __le16 first_vf_id;
  631. u8 unused_0;
  632. u8 unused_1;
  633. u8 unused_2;
  634. u8 unused_3;
  635. u8 unused_4;
  636. u8 valid;
  637. };
  638. /* hwrm_func_vf_free */
  639. /* Input (24 bytes) */
  640. struct hwrm_func_vf_free_input {
  641. __le16 req_type;
  642. __le16 cmpl_ring;
  643. __le16 seq_id;
  644. __le16 target_id;
  645. __le64 resp_addr;
  646. __le32 enables;
  647. #define FUNC_VF_FREE_REQ_ENABLES_FIRST_VF_ID 0x1UL
  648. __le16 first_vf_id;
  649. __le16 num_vfs;
  650. };
  651. /* Output (16 bytes) */
  652. struct hwrm_func_vf_free_output {
  653. __le16 error_code;
  654. __le16 req_type;
  655. __le16 seq_id;
  656. __le16 resp_len;
  657. __le32 unused_0;
  658. u8 unused_1;
  659. u8 unused_2;
  660. u8 unused_3;
  661. u8 valid;
  662. };
  663. /* hwrm_func_vf_cfg */
  664. /* Input (32 bytes) */
  665. struct hwrm_func_vf_cfg_input {
  666. __le16 req_type;
  667. __le16 cmpl_ring;
  668. __le16 seq_id;
  669. __le16 target_id;
  670. __le64 resp_addr;
  671. __le32 enables;
  672. #define FUNC_VF_CFG_REQ_ENABLES_MTU 0x1UL
  673. #define FUNC_VF_CFG_REQ_ENABLES_GUEST_VLAN 0x2UL
  674. #define FUNC_VF_CFG_REQ_ENABLES_ASYNC_EVENT_CR 0x4UL
  675. #define FUNC_VF_CFG_REQ_ENABLES_DFLT_MAC_ADDR 0x8UL
  676. __le16 mtu;
  677. __le16 guest_vlan;
  678. __le16 async_event_cr;
  679. u8 dflt_mac_addr[6];
  680. };
  681. /* Output (16 bytes) */
  682. struct hwrm_func_vf_cfg_output {
  683. __le16 error_code;
  684. __le16 req_type;
  685. __le16 seq_id;
  686. __le16 resp_len;
  687. __le32 unused_0;
  688. u8 unused_1;
  689. u8 unused_2;
  690. u8 unused_3;
  691. u8 valid;
  692. };
  693. /* hwrm_func_qcaps */
  694. /* Input (24 bytes) */
  695. struct hwrm_func_qcaps_input {
  696. __le16 req_type;
  697. __le16 cmpl_ring;
  698. __le16 seq_id;
  699. __le16 target_id;
  700. __le64 resp_addr;
  701. __le16 fid;
  702. __le16 unused_0[3];
  703. };
  704. /* Output (80 bytes) */
  705. struct hwrm_func_qcaps_output {
  706. __le16 error_code;
  707. __le16 req_type;
  708. __le16 seq_id;
  709. __le16 resp_len;
  710. __le16 fid;
  711. __le16 port_id;
  712. __le32 flags;
  713. #define FUNC_QCAPS_RESP_FLAGS_PUSH_MODE_SUPPORTED 0x1UL
  714. #define FUNC_QCAPS_RESP_FLAGS_GLOBAL_MSIX_AUTOMASKING 0x2UL
  715. #define FUNC_QCAPS_RESP_FLAGS_PTP_SUPPORTED 0x4UL
  716. #define FUNC_QCAPS_RESP_FLAGS_ROCE_V1_SUPPORTED 0x8UL
  717. #define FUNC_QCAPS_RESP_FLAGS_ROCE_V2_SUPPORTED 0x10UL
  718. #define FUNC_QCAPS_RESP_FLAGS_WOL_MAGICPKT_SUPPORTED 0x20UL
  719. #define FUNC_QCAPS_RESP_FLAGS_WOL_BMP_SUPPORTED 0x40UL
  720. #define FUNC_QCAPS_RESP_FLAGS_TX_RING_RL_SUPPORTED 0x80UL
  721. #define FUNC_QCAPS_RESP_FLAGS_TX_BW_CFG_SUPPORTED 0x100UL
  722. #define FUNC_QCAPS_RESP_FLAGS_VF_TX_RING_RL_SUPPORTED 0x200UL
  723. #define FUNC_QCAPS_RESP_FLAGS_VF_BW_CFG_SUPPORTED 0x400UL
  724. #define FUNC_QCAPS_RESP_FLAGS_STD_TX_RING_MODE_SUPPORTED 0x800UL
  725. u8 mac_address[6];
  726. __le16 max_rsscos_ctx;
  727. __le16 max_cmpl_rings;
  728. __le16 max_tx_rings;
  729. __le16 max_rx_rings;
  730. __le16 max_l2_ctxs;
  731. __le16 max_vnics;
  732. __le16 first_vf_id;
  733. __le16 max_vfs;
  734. __le16 max_stat_ctx;
  735. __le32 max_encap_records;
  736. __le32 max_decap_records;
  737. __le32 max_tx_em_flows;
  738. __le32 max_tx_wm_flows;
  739. __le32 max_rx_em_flows;
  740. __le32 max_rx_wm_flows;
  741. __le32 max_mcast_filters;
  742. __le32 max_flow_id;
  743. __le32 max_hw_ring_grps;
  744. __le16 max_sp_tx_rings;
  745. u8 unused_0;
  746. u8 valid;
  747. };
  748. /* hwrm_func_qcfg */
  749. /* Input (24 bytes) */
  750. struct hwrm_func_qcfg_input {
  751. __le16 req_type;
  752. __le16 cmpl_ring;
  753. __le16 seq_id;
  754. __le16 target_id;
  755. __le64 resp_addr;
  756. __le16 fid;
  757. __le16 unused_0[3];
  758. };
  759. /* Output (72 bytes) */
  760. struct hwrm_func_qcfg_output {
  761. __le16 error_code;
  762. __le16 req_type;
  763. __le16 seq_id;
  764. __le16 resp_len;
  765. __le16 fid;
  766. __le16 port_id;
  767. __le16 vlan;
  768. __le16 flags;
  769. #define FUNC_QCFG_RESP_FLAGS_OOB_WOL_MAGICPKT_ENABLED 0x1UL
  770. #define FUNC_QCFG_RESP_FLAGS_OOB_WOL_BMP_ENABLED 0x2UL
  771. #define FUNC_QCFG_RESP_FLAGS_FW_DCBX_AGENT_ENABLED 0x4UL
  772. #define FUNC_QCFG_RESP_FLAGS_STD_TX_RING_MODE_ENABLED 0x8UL
  773. #define FUNC_QCFG_RESP_FLAGS_FW_LLDP_AGENT_ENABLED 0x10UL
  774. #define FUNC_QCFG_RESP_FLAGS_MULTI_HOST 0x20UL
  775. u8 mac_address[6];
  776. __le16 pci_id;
  777. __le16 alloc_rsscos_ctx;
  778. __le16 alloc_cmpl_rings;
  779. __le16 alloc_tx_rings;
  780. __le16 alloc_rx_rings;
  781. __le16 alloc_l2_ctx;
  782. __le16 alloc_vnics;
  783. __le16 mtu;
  784. __le16 mru;
  785. __le16 stat_ctx_id;
  786. u8 port_partition_type;
  787. #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_SPF 0x0UL
  788. #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_MPFS 0x1UL
  789. #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_0 0x2UL
  790. #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR1_5 0x3UL
  791. #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_NPAR2_0 0x4UL
  792. #define FUNC_QCFG_RESP_PORT_PARTITION_TYPE_UNKNOWN 0xffUL
  793. u8 port_pf_cnt;
  794. #define FUNC_QCFG_RESP_PORT_PF_CNT_UNAVAIL 0x0UL
  795. __le16 dflt_vnic_id;
  796. u8 unused_0;
  797. u8 unused_1;
  798. __le32 min_bw;
  799. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  800. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_SFT 0
  801. #define FUNC_QCFG_RESP_MIN_BW_SCALE 0x10000000UL
  802. #define FUNC_QCFG_RESP_MIN_BW_SCALE_BITS (0x0UL << 28)
  803. #define FUNC_QCFG_RESP_MIN_BW_SCALE_BYTES (0x1UL << 28)
  804. #define FUNC_QCFG_RESP_MIN_BW_SCALE_LAST FUNC_QCFG_RESP_MIN_BW_SCALE_BYTES
  805. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  806. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_SFT 29
  807. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  808. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  809. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  810. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  811. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  812. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  813. #define FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_LAST FUNC_QCFG_RESP_MIN_BW_BW_VALUE_UNIT_INVALID
  814. __le32 max_bw;
  815. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  816. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_SFT 0
  817. #define FUNC_QCFG_RESP_MAX_BW_SCALE 0x10000000UL
  818. #define FUNC_QCFG_RESP_MAX_BW_SCALE_BITS (0x0UL << 28)
  819. #define FUNC_QCFG_RESP_MAX_BW_SCALE_BYTES (0x1UL << 28)
  820. #define FUNC_QCFG_RESP_MAX_BW_SCALE_LAST FUNC_QCFG_RESP_MAX_BW_SCALE_BYTES
  821. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  822. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_SFT 29
  823. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  824. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  825. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  826. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  827. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  828. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  829. #define FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_LAST FUNC_QCFG_RESP_MAX_BW_BW_VALUE_UNIT_INVALID
  830. u8 evb_mode;
  831. #define FUNC_QCFG_RESP_EVB_MODE_NO_EVB 0x0UL
  832. #define FUNC_QCFG_RESP_EVB_MODE_VEB 0x1UL
  833. #define FUNC_QCFG_RESP_EVB_MODE_VEPA 0x2UL
  834. u8 unused_2;
  835. __le16 alloc_vfs;
  836. __le32 alloc_mcast_filters;
  837. __le32 alloc_hw_ring_grps;
  838. __le16 alloc_sp_tx_rings;
  839. u8 unused_3;
  840. u8 valid;
  841. };
  842. /* hwrm_func_vlan_cfg */
  843. /* Input (48 bytes) */
  844. struct hwrm_func_vlan_cfg_input {
  845. __le16 req_type;
  846. __le16 cmpl_ring;
  847. __le16 seq_id;
  848. __le16 target_id;
  849. __le64 resp_addr;
  850. __le16 fid;
  851. u8 unused_0;
  852. u8 unused_1;
  853. __le32 enables;
  854. #define FUNC_VLAN_CFG_REQ_ENABLES_STAG_VID 0x1UL
  855. #define FUNC_VLAN_CFG_REQ_ENABLES_CTAG_VID 0x2UL
  856. #define FUNC_VLAN_CFG_REQ_ENABLES_STAG_PCP 0x4UL
  857. #define FUNC_VLAN_CFG_REQ_ENABLES_CTAG_PCP 0x8UL
  858. #define FUNC_VLAN_CFG_REQ_ENABLES_STAG_TPID 0x10UL
  859. #define FUNC_VLAN_CFG_REQ_ENABLES_CTAG_TPID 0x20UL
  860. __le16 stag_vid;
  861. u8 stag_pcp;
  862. u8 unused_2;
  863. __be16 stag_tpid;
  864. __le16 ctag_vid;
  865. u8 ctag_pcp;
  866. u8 unused_3;
  867. __be16 ctag_tpid;
  868. __le32 rsvd1;
  869. __le32 rsvd2;
  870. __le32 unused_4;
  871. };
  872. /* Output (16 bytes) */
  873. struct hwrm_func_vlan_cfg_output {
  874. __le16 error_code;
  875. __le16 req_type;
  876. __le16 seq_id;
  877. __le16 resp_len;
  878. __le32 unused_0;
  879. u8 unused_1;
  880. u8 unused_2;
  881. u8 unused_3;
  882. u8 valid;
  883. };
  884. /* hwrm_func_cfg */
  885. /* Input (88 bytes) */
  886. struct hwrm_func_cfg_input {
  887. __le16 req_type;
  888. __le16 cmpl_ring;
  889. __le16 seq_id;
  890. __le16 target_id;
  891. __le64 resp_addr;
  892. __le16 fid;
  893. u8 unused_0;
  894. u8 unused_1;
  895. __le32 flags;
  896. #define FUNC_CFG_REQ_FLAGS_SRC_MAC_ADDR_CHECK_DISABLE 0x1UL
  897. #define FUNC_CFG_REQ_FLAGS_SRC_MAC_ADDR_CHECK_ENABLE 0x2UL
  898. #define FUNC_CFG_REQ_FLAGS_RSVD_MASK 0x1fcUL
  899. #define FUNC_CFG_REQ_FLAGS_RSVD_SFT 2
  900. #define FUNC_CFG_REQ_FLAGS_STD_TX_RING_MODE_ENABLE 0x200UL
  901. #define FUNC_CFG_REQ_FLAGS_STD_TX_RING_MODE_DISABLE 0x400UL
  902. #define FUNC_CFG_REQ_FLAGS_VIRT_MAC_PERSIST 0x800UL
  903. #define FUNC_CFG_REQ_FLAGS_NO_AUTOCLEAR_STATISTIC 0x1000UL
  904. #define FUNC_CFG_REQ_FLAGS_TX_ASSETS_TEST 0x2000UL
  905. __le32 enables;
  906. #define FUNC_CFG_REQ_ENABLES_MTU 0x1UL
  907. #define FUNC_CFG_REQ_ENABLES_MRU 0x2UL
  908. #define FUNC_CFG_REQ_ENABLES_NUM_RSSCOS_CTXS 0x4UL
  909. #define FUNC_CFG_REQ_ENABLES_NUM_CMPL_RINGS 0x8UL
  910. #define FUNC_CFG_REQ_ENABLES_NUM_TX_RINGS 0x10UL
  911. #define FUNC_CFG_REQ_ENABLES_NUM_RX_RINGS 0x20UL
  912. #define FUNC_CFG_REQ_ENABLES_NUM_L2_CTXS 0x40UL
  913. #define FUNC_CFG_REQ_ENABLES_NUM_VNICS 0x80UL
  914. #define FUNC_CFG_REQ_ENABLES_NUM_STAT_CTXS 0x100UL
  915. #define FUNC_CFG_REQ_ENABLES_DFLT_MAC_ADDR 0x200UL
  916. #define FUNC_CFG_REQ_ENABLES_DFLT_VLAN 0x400UL
  917. #define FUNC_CFG_REQ_ENABLES_DFLT_IP_ADDR 0x800UL
  918. #define FUNC_CFG_REQ_ENABLES_MIN_BW 0x1000UL
  919. #define FUNC_CFG_REQ_ENABLES_MAX_BW 0x2000UL
  920. #define FUNC_CFG_REQ_ENABLES_ASYNC_EVENT_CR 0x4000UL
  921. #define FUNC_CFG_REQ_ENABLES_VLAN_ANTISPOOF_MODE 0x8000UL
  922. #define FUNC_CFG_REQ_ENABLES_ALLOWED_VLAN_PRIS 0x10000UL
  923. #define FUNC_CFG_REQ_ENABLES_EVB_MODE 0x20000UL
  924. #define FUNC_CFG_REQ_ENABLES_NUM_MCAST_FILTERS 0x40000UL
  925. #define FUNC_CFG_REQ_ENABLES_NUM_HW_RING_GRPS 0x80000UL
  926. __le16 mtu;
  927. __le16 mru;
  928. __le16 num_rsscos_ctxs;
  929. __le16 num_cmpl_rings;
  930. __le16 num_tx_rings;
  931. __le16 num_rx_rings;
  932. __le16 num_l2_ctxs;
  933. __le16 num_vnics;
  934. __le16 num_stat_ctxs;
  935. __le16 num_hw_ring_grps;
  936. u8 dflt_mac_addr[6];
  937. __le16 dflt_vlan;
  938. __be32 dflt_ip_addr[4];
  939. __le32 min_bw;
  940. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  941. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_SFT 0
  942. #define FUNC_CFG_REQ_MIN_BW_SCALE 0x10000000UL
  943. #define FUNC_CFG_REQ_MIN_BW_SCALE_BITS (0x0UL << 28)
  944. #define FUNC_CFG_REQ_MIN_BW_SCALE_BYTES (0x1UL << 28)
  945. #define FUNC_CFG_REQ_MIN_BW_SCALE_LAST FUNC_CFG_REQ_MIN_BW_SCALE_BYTES
  946. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  947. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_SFT 29
  948. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  949. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  950. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  951. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  952. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  953. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  954. #define FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_LAST FUNC_CFG_REQ_MIN_BW_BW_VALUE_UNIT_INVALID
  955. __le32 max_bw;
  956. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  957. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_SFT 0
  958. #define FUNC_CFG_REQ_MAX_BW_SCALE 0x10000000UL
  959. #define FUNC_CFG_REQ_MAX_BW_SCALE_BITS (0x0UL << 28)
  960. #define FUNC_CFG_REQ_MAX_BW_SCALE_BYTES (0x1UL << 28)
  961. #define FUNC_CFG_REQ_MAX_BW_SCALE_LAST FUNC_CFG_REQ_MAX_BW_SCALE_BYTES
  962. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  963. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_SFT 29
  964. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  965. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  966. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  967. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  968. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  969. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  970. #define FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_LAST FUNC_CFG_REQ_MAX_BW_BW_VALUE_UNIT_INVALID
  971. __le16 async_event_cr;
  972. u8 vlan_antispoof_mode;
  973. #define FUNC_CFG_REQ_VLAN_ANTISPOOF_MODE_NOCHECK 0x0UL
  974. #define FUNC_CFG_REQ_VLAN_ANTISPOOF_MODE_VALIDATE_VLAN 0x1UL
  975. #define FUNC_CFG_REQ_VLAN_ANTISPOOF_MODE_INSERT_IF_VLANDNE 0x2UL
  976. #define FUNC_CFG_REQ_VLAN_ANTISPOOF_MODE_INSERT_OR_OVERRIDE_VLAN 0x3UL
  977. u8 allowed_vlan_pris;
  978. u8 evb_mode;
  979. #define FUNC_CFG_REQ_EVB_MODE_NO_EVB 0x0UL
  980. #define FUNC_CFG_REQ_EVB_MODE_VEB 0x1UL
  981. #define FUNC_CFG_REQ_EVB_MODE_VEPA 0x2UL
  982. u8 unused_2;
  983. __le16 num_mcast_filters;
  984. };
  985. /* Output (16 bytes) */
  986. struct hwrm_func_cfg_output {
  987. __le16 error_code;
  988. __le16 req_type;
  989. __le16 seq_id;
  990. __le16 resp_len;
  991. __le32 unused_0;
  992. u8 unused_1;
  993. u8 unused_2;
  994. u8 unused_3;
  995. u8 valid;
  996. };
  997. /* hwrm_func_qstats */
  998. /* Input (24 bytes) */
  999. struct hwrm_func_qstats_input {
  1000. __le16 req_type;
  1001. __le16 cmpl_ring;
  1002. __le16 seq_id;
  1003. __le16 target_id;
  1004. __le64 resp_addr;
  1005. __le16 fid;
  1006. __le16 unused_0[3];
  1007. };
  1008. /* Output (176 bytes) */
  1009. struct hwrm_func_qstats_output {
  1010. __le16 error_code;
  1011. __le16 req_type;
  1012. __le16 seq_id;
  1013. __le16 resp_len;
  1014. __le64 tx_ucast_pkts;
  1015. __le64 tx_mcast_pkts;
  1016. __le64 tx_bcast_pkts;
  1017. __le64 tx_discard_pkts;
  1018. __le64 tx_drop_pkts;
  1019. __le64 tx_ucast_bytes;
  1020. __le64 tx_mcast_bytes;
  1021. __le64 tx_bcast_bytes;
  1022. __le64 rx_ucast_pkts;
  1023. __le64 rx_mcast_pkts;
  1024. __le64 rx_bcast_pkts;
  1025. __le64 rx_discard_pkts;
  1026. __le64 rx_drop_pkts;
  1027. __le64 rx_ucast_bytes;
  1028. __le64 rx_mcast_bytes;
  1029. __le64 rx_bcast_bytes;
  1030. __le64 rx_agg_pkts;
  1031. __le64 rx_agg_bytes;
  1032. __le64 rx_agg_events;
  1033. __le64 rx_agg_aborts;
  1034. __le32 unused_0;
  1035. u8 unused_1;
  1036. u8 unused_2;
  1037. u8 unused_3;
  1038. u8 valid;
  1039. };
  1040. /* hwrm_func_clr_stats */
  1041. /* Input (24 bytes) */
  1042. struct hwrm_func_clr_stats_input {
  1043. __le16 req_type;
  1044. __le16 cmpl_ring;
  1045. __le16 seq_id;
  1046. __le16 target_id;
  1047. __le64 resp_addr;
  1048. __le16 fid;
  1049. __le16 unused_0[3];
  1050. };
  1051. /* Output (16 bytes) */
  1052. struct hwrm_func_clr_stats_output {
  1053. __le16 error_code;
  1054. __le16 req_type;
  1055. __le16 seq_id;
  1056. __le16 resp_len;
  1057. __le32 unused_0;
  1058. u8 unused_1;
  1059. u8 unused_2;
  1060. u8 unused_3;
  1061. u8 valid;
  1062. };
  1063. /* hwrm_func_vf_resc_free */
  1064. /* Input (24 bytes) */
  1065. struct hwrm_func_vf_resc_free_input {
  1066. __le16 req_type;
  1067. __le16 cmpl_ring;
  1068. __le16 seq_id;
  1069. __le16 target_id;
  1070. __le64 resp_addr;
  1071. __le16 vf_id;
  1072. __le16 unused_0[3];
  1073. };
  1074. /* Output (16 bytes) */
  1075. struct hwrm_func_vf_resc_free_output {
  1076. __le16 error_code;
  1077. __le16 req_type;
  1078. __le16 seq_id;
  1079. __le16 resp_len;
  1080. __le32 unused_0;
  1081. u8 unused_1;
  1082. u8 unused_2;
  1083. u8 unused_3;
  1084. u8 valid;
  1085. };
  1086. /* hwrm_func_vf_vnic_ids_query */
  1087. /* Input (32 bytes) */
  1088. struct hwrm_func_vf_vnic_ids_query_input {
  1089. __le16 req_type;
  1090. __le16 cmpl_ring;
  1091. __le16 seq_id;
  1092. __le16 target_id;
  1093. __le64 resp_addr;
  1094. __le16 vf_id;
  1095. u8 unused_0;
  1096. u8 unused_1;
  1097. __le32 max_vnic_id_cnt;
  1098. __le64 vnic_id_tbl_addr;
  1099. };
  1100. /* Output (16 bytes) */
  1101. struct hwrm_func_vf_vnic_ids_query_output {
  1102. __le16 error_code;
  1103. __le16 req_type;
  1104. __le16 seq_id;
  1105. __le16 resp_len;
  1106. __le32 vnic_id_cnt;
  1107. u8 unused_0;
  1108. u8 unused_1;
  1109. u8 unused_2;
  1110. u8 valid;
  1111. };
  1112. /* hwrm_func_drv_rgtr */
  1113. /* Input (80 bytes) */
  1114. struct hwrm_func_drv_rgtr_input {
  1115. __le16 req_type;
  1116. __le16 cmpl_ring;
  1117. __le16 seq_id;
  1118. __le16 target_id;
  1119. __le64 resp_addr;
  1120. __le32 flags;
  1121. #define FUNC_DRV_RGTR_REQ_FLAGS_FWD_ALL_MODE 0x1UL
  1122. #define FUNC_DRV_RGTR_REQ_FLAGS_FWD_NONE_MODE 0x2UL
  1123. __le32 enables;
  1124. #define FUNC_DRV_RGTR_REQ_ENABLES_OS_TYPE 0x1UL
  1125. #define FUNC_DRV_RGTR_REQ_ENABLES_VER 0x2UL
  1126. #define FUNC_DRV_RGTR_REQ_ENABLES_TIMESTAMP 0x4UL
  1127. #define FUNC_DRV_RGTR_REQ_ENABLES_VF_REQ_FWD 0x8UL
  1128. #define FUNC_DRV_RGTR_REQ_ENABLES_ASYNC_EVENT_FWD 0x10UL
  1129. __le16 os_type;
  1130. #define FUNC_DRV_RGTR_REQ_OS_TYPE_UNKNOWN 0x0UL
  1131. #define FUNC_DRV_RGTR_REQ_OS_TYPE_OTHER 0x1UL
  1132. #define FUNC_DRV_RGTR_REQ_OS_TYPE_MSDOS 0xeUL
  1133. #define FUNC_DRV_RGTR_REQ_OS_TYPE_WINDOWS 0x12UL
  1134. #define FUNC_DRV_RGTR_REQ_OS_TYPE_SOLARIS 0x1dUL
  1135. #define FUNC_DRV_RGTR_REQ_OS_TYPE_LINUX 0x24UL
  1136. #define FUNC_DRV_RGTR_REQ_OS_TYPE_FREEBSD 0x2aUL
  1137. #define FUNC_DRV_RGTR_REQ_OS_TYPE_ESXI 0x68UL
  1138. #define FUNC_DRV_RGTR_REQ_OS_TYPE_WIN864 0x73UL
  1139. #define FUNC_DRV_RGTR_REQ_OS_TYPE_WIN2012R2 0x74UL
  1140. #define FUNC_DRV_RGTR_REQ_OS_TYPE_UEFI 0x8000UL
  1141. u8 ver_maj;
  1142. u8 ver_min;
  1143. u8 ver_upd;
  1144. u8 unused_0;
  1145. __le16 unused_1;
  1146. __le32 timestamp;
  1147. __le32 unused_2;
  1148. __le32 vf_req_fwd[8];
  1149. __le32 async_event_fwd[8];
  1150. };
  1151. /* Output (16 bytes) */
  1152. struct hwrm_func_drv_rgtr_output {
  1153. __le16 error_code;
  1154. __le16 req_type;
  1155. __le16 seq_id;
  1156. __le16 resp_len;
  1157. __le32 unused_0;
  1158. u8 unused_1;
  1159. u8 unused_2;
  1160. u8 unused_3;
  1161. u8 valid;
  1162. };
  1163. /* hwrm_func_drv_unrgtr */
  1164. /* Input (24 bytes) */
  1165. struct hwrm_func_drv_unrgtr_input {
  1166. __le16 req_type;
  1167. __le16 cmpl_ring;
  1168. __le16 seq_id;
  1169. __le16 target_id;
  1170. __le64 resp_addr;
  1171. __le32 flags;
  1172. #define FUNC_DRV_UNRGTR_REQ_FLAGS_PREPARE_FOR_SHUTDOWN 0x1UL
  1173. __le32 unused_0;
  1174. };
  1175. /* Output (16 bytes) */
  1176. struct hwrm_func_drv_unrgtr_output {
  1177. __le16 error_code;
  1178. __le16 req_type;
  1179. __le16 seq_id;
  1180. __le16 resp_len;
  1181. __le32 unused_0;
  1182. u8 unused_1;
  1183. u8 unused_2;
  1184. u8 unused_3;
  1185. u8 valid;
  1186. };
  1187. /* hwrm_func_buf_rgtr */
  1188. /* Input (128 bytes) */
  1189. struct hwrm_func_buf_rgtr_input {
  1190. __le16 req_type;
  1191. __le16 cmpl_ring;
  1192. __le16 seq_id;
  1193. __le16 target_id;
  1194. __le64 resp_addr;
  1195. __le32 enables;
  1196. #define FUNC_BUF_RGTR_REQ_ENABLES_VF_ID 0x1UL
  1197. #define FUNC_BUF_RGTR_REQ_ENABLES_ERR_BUF_ADDR 0x2UL
  1198. __le16 vf_id;
  1199. __le16 req_buf_num_pages;
  1200. __le16 req_buf_page_size;
  1201. #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_16B 0x4UL
  1202. #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_4K 0xcUL
  1203. #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_8K 0xdUL
  1204. #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_64K 0x10UL
  1205. #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_2M 0x15UL
  1206. #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_4M 0x16UL
  1207. #define FUNC_BUF_RGTR_REQ_REQ_BUF_PAGE_SIZE_1G 0x1eUL
  1208. __le16 req_buf_len;
  1209. __le16 resp_buf_len;
  1210. u8 unused_0;
  1211. u8 unused_1;
  1212. __le64 req_buf_page_addr0;
  1213. __le64 req_buf_page_addr1;
  1214. __le64 req_buf_page_addr2;
  1215. __le64 req_buf_page_addr3;
  1216. __le64 req_buf_page_addr4;
  1217. __le64 req_buf_page_addr5;
  1218. __le64 req_buf_page_addr6;
  1219. __le64 req_buf_page_addr7;
  1220. __le64 req_buf_page_addr8;
  1221. __le64 req_buf_page_addr9;
  1222. __le64 error_buf_addr;
  1223. __le64 resp_buf_addr;
  1224. };
  1225. /* Output (16 bytes) */
  1226. struct hwrm_func_buf_rgtr_output {
  1227. __le16 error_code;
  1228. __le16 req_type;
  1229. __le16 seq_id;
  1230. __le16 resp_len;
  1231. __le32 unused_0;
  1232. u8 unused_1;
  1233. u8 unused_2;
  1234. u8 unused_3;
  1235. u8 valid;
  1236. };
  1237. /* hwrm_func_drv_qver */
  1238. /* Input (24 bytes) */
  1239. struct hwrm_func_drv_qver_input {
  1240. __le16 req_type;
  1241. __le16 cmpl_ring;
  1242. __le16 seq_id;
  1243. __le16 target_id;
  1244. __le64 resp_addr;
  1245. __le32 reserved;
  1246. __le16 fid;
  1247. __le16 unused_0;
  1248. };
  1249. /* Output (16 bytes) */
  1250. struct hwrm_func_drv_qver_output {
  1251. __le16 error_code;
  1252. __le16 req_type;
  1253. __le16 seq_id;
  1254. __le16 resp_len;
  1255. __le16 os_type;
  1256. #define FUNC_DRV_QVER_RESP_OS_TYPE_UNKNOWN 0x0UL
  1257. #define FUNC_DRV_QVER_RESP_OS_TYPE_OTHER 0x1UL
  1258. #define FUNC_DRV_QVER_RESP_OS_TYPE_MSDOS 0xeUL
  1259. #define FUNC_DRV_QVER_RESP_OS_TYPE_WINDOWS 0x12UL
  1260. #define FUNC_DRV_QVER_RESP_OS_TYPE_SOLARIS 0x1dUL
  1261. #define FUNC_DRV_QVER_RESP_OS_TYPE_LINUX 0x24UL
  1262. #define FUNC_DRV_QVER_RESP_OS_TYPE_FREEBSD 0x2aUL
  1263. #define FUNC_DRV_QVER_RESP_OS_TYPE_ESXI 0x68UL
  1264. #define FUNC_DRV_QVER_RESP_OS_TYPE_WIN864 0x73UL
  1265. #define FUNC_DRV_QVER_RESP_OS_TYPE_WIN2012R2 0x74UL
  1266. #define FUNC_DRV_QVER_RESP_OS_TYPE_UEFI 0x8000UL
  1267. u8 ver_maj;
  1268. u8 ver_min;
  1269. u8 ver_upd;
  1270. u8 unused_0;
  1271. u8 unused_1;
  1272. u8 valid;
  1273. };
  1274. /* hwrm_port_phy_cfg */
  1275. /* Input (56 bytes) */
  1276. struct hwrm_port_phy_cfg_input {
  1277. __le16 req_type;
  1278. __le16 cmpl_ring;
  1279. __le16 seq_id;
  1280. __le16 target_id;
  1281. __le64 resp_addr;
  1282. __le32 flags;
  1283. #define PORT_PHY_CFG_REQ_FLAGS_RESET_PHY 0x1UL
  1284. #define PORT_PHY_CFG_REQ_FLAGS_DEPRECATED 0x2UL
  1285. #define PORT_PHY_CFG_REQ_FLAGS_FORCE 0x4UL
  1286. #define PORT_PHY_CFG_REQ_FLAGS_RESTART_AUTONEG 0x8UL
  1287. #define PORT_PHY_CFG_REQ_FLAGS_EEE_ENABLE 0x10UL
  1288. #define PORT_PHY_CFG_REQ_FLAGS_EEE_DISABLE 0x20UL
  1289. #define PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_ENABLE 0x40UL
  1290. #define PORT_PHY_CFG_REQ_FLAGS_EEE_TX_LPI_DISABLE 0x80UL
  1291. #define PORT_PHY_CFG_REQ_FLAGS_FEC_AUTONEG_ENABLE 0x100UL
  1292. #define PORT_PHY_CFG_REQ_FLAGS_FEC_AUTONEG_DISABLE 0x200UL
  1293. #define PORT_PHY_CFG_REQ_FLAGS_FEC_CLAUSE74_ENABLE 0x400UL
  1294. #define PORT_PHY_CFG_REQ_FLAGS_FEC_CLAUSE74_DISABLE 0x800UL
  1295. #define PORT_PHY_CFG_REQ_FLAGS_FEC_CLAUSE91_ENABLE 0x1000UL
  1296. #define PORT_PHY_CFG_REQ_FLAGS_FEC_CLAUSE91_DISABLE 0x2000UL
  1297. #define PORT_PHY_CFG_REQ_FLAGS_FORCE_LINK_DWN 0x4000UL
  1298. __le32 enables;
  1299. #define PORT_PHY_CFG_REQ_ENABLES_AUTO_MODE 0x1UL
  1300. #define PORT_PHY_CFG_REQ_ENABLES_AUTO_DUPLEX 0x2UL
  1301. #define PORT_PHY_CFG_REQ_ENABLES_AUTO_PAUSE 0x4UL
  1302. #define PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEED 0x8UL
  1303. #define PORT_PHY_CFG_REQ_ENABLES_AUTO_LINK_SPEED_MASK 0x10UL
  1304. #define PORT_PHY_CFG_REQ_ENABLES_WIRESPEED 0x20UL
  1305. #define PORT_PHY_CFG_REQ_ENABLES_LPBK 0x40UL
  1306. #define PORT_PHY_CFG_REQ_ENABLES_PREEMPHASIS 0x80UL
  1307. #define PORT_PHY_CFG_REQ_ENABLES_FORCE_PAUSE 0x100UL
  1308. #define PORT_PHY_CFG_REQ_ENABLES_EEE_LINK_SPEED_MASK 0x200UL
  1309. #define PORT_PHY_CFG_REQ_ENABLES_TX_LPI_TIMER 0x400UL
  1310. __le16 port_id;
  1311. __le16 force_link_speed;
  1312. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_100MB 0x1UL
  1313. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_1GB 0xaUL
  1314. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_2GB 0x14UL
  1315. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_2_5GB 0x19UL
  1316. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_10GB 0x64UL
  1317. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_20GB 0xc8UL
  1318. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_25GB 0xfaUL
  1319. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_40GB 0x190UL
  1320. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_50GB 0x1f4UL
  1321. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_100GB 0x3e8UL
  1322. #define PORT_PHY_CFG_REQ_FORCE_LINK_SPEED_10MB 0xffffUL
  1323. u8 auto_mode;
  1324. #define PORT_PHY_CFG_REQ_AUTO_MODE_NONE 0x0UL
  1325. #define PORT_PHY_CFG_REQ_AUTO_MODE_ALL_SPEEDS 0x1UL
  1326. #define PORT_PHY_CFG_REQ_AUTO_MODE_ONE_SPEED 0x2UL
  1327. #define PORT_PHY_CFG_REQ_AUTO_MODE_ONE_OR_BELOW 0x3UL
  1328. #define PORT_PHY_CFG_REQ_AUTO_MODE_SPEED_MASK 0x4UL
  1329. u8 auto_duplex;
  1330. #define PORT_PHY_CFG_REQ_AUTO_DUPLEX_HALF 0x0UL
  1331. #define PORT_PHY_CFG_REQ_AUTO_DUPLEX_FULL 0x1UL
  1332. #define PORT_PHY_CFG_REQ_AUTO_DUPLEX_BOTH 0x2UL
  1333. u8 auto_pause;
  1334. #define PORT_PHY_CFG_REQ_AUTO_PAUSE_TX 0x1UL
  1335. #define PORT_PHY_CFG_REQ_AUTO_PAUSE_RX 0x2UL
  1336. #define PORT_PHY_CFG_REQ_AUTO_PAUSE_AUTONEG_PAUSE 0x4UL
  1337. u8 unused_0;
  1338. __le16 auto_link_speed;
  1339. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_100MB 0x1UL
  1340. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_1GB 0xaUL
  1341. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_2GB 0x14UL
  1342. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_2_5GB 0x19UL
  1343. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_10GB 0x64UL
  1344. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_20GB 0xc8UL
  1345. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_25GB 0xfaUL
  1346. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_40GB 0x190UL
  1347. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_50GB 0x1f4UL
  1348. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_100GB 0x3e8UL
  1349. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_10MB 0xffffUL
  1350. __le16 auto_link_speed_mask;
  1351. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_100MBHD 0x1UL
  1352. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_100MB 0x2UL
  1353. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_1GBHD 0x4UL
  1354. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_1GB 0x8UL
  1355. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_2GB 0x10UL
  1356. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_2_5GB 0x20UL
  1357. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_10GB 0x40UL
  1358. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_20GB 0x80UL
  1359. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_25GB 0x100UL
  1360. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_40GB 0x200UL
  1361. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_50GB 0x400UL
  1362. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_100GB 0x800UL
  1363. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_10MBHD 0x1000UL
  1364. #define PORT_PHY_CFG_REQ_AUTO_LINK_SPEED_MASK_10MB 0x2000UL
  1365. u8 wirespeed;
  1366. #define PORT_PHY_CFG_REQ_WIRESPEED_OFF 0x0UL
  1367. #define PORT_PHY_CFG_REQ_WIRESPEED_ON 0x1UL
  1368. u8 lpbk;
  1369. #define PORT_PHY_CFG_REQ_LPBK_NONE 0x0UL
  1370. #define PORT_PHY_CFG_REQ_LPBK_LOCAL 0x1UL
  1371. #define PORT_PHY_CFG_REQ_LPBK_REMOTE 0x2UL
  1372. u8 force_pause;
  1373. #define PORT_PHY_CFG_REQ_FORCE_PAUSE_TX 0x1UL
  1374. #define PORT_PHY_CFG_REQ_FORCE_PAUSE_RX 0x2UL
  1375. u8 unused_1;
  1376. __le32 preemphasis;
  1377. __le16 eee_link_speed_mask;
  1378. #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_RSVD1 0x1UL
  1379. #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_100MB 0x2UL
  1380. #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_RSVD2 0x4UL
  1381. #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_1GB 0x8UL
  1382. #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_RSVD3 0x10UL
  1383. #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_RSVD4 0x20UL
  1384. #define PORT_PHY_CFG_REQ_EEE_LINK_SPEED_MASK_10GB 0x40UL
  1385. u8 unused_2;
  1386. u8 unused_3;
  1387. __le32 tx_lpi_timer;
  1388. __le32 unused_4;
  1389. #define PORT_PHY_CFG_REQ_TX_LPI_TIMER_MASK 0xffffffUL
  1390. #define PORT_PHY_CFG_REQ_TX_LPI_TIMER_SFT 0
  1391. };
  1392. /* Output (16 bytes) */
  1393. struct hwrm_port_phy_cfg_output {
  1394. __le16 error_code;
  1395. __le16 req_type;
  1396. __le16 seq_id;
  1397. __le16 resp_len;
  1398. __le32 unused_0;
  1399. u8 unused_1;
  1400. u8 unused_2;
  1401. u8 unused_3;
  1402. u8 valid;
  1403. };
  1404. /* hwrm_port_phy_qcfg */
  1405. /* Input (24 bytes) */
  1406. struct hwrm_port_phy_qcfg_input {
  1407. __le16 req_type;
  1408. __le16 cmpl_ring;
  1409. __le16 seq_id;
  1410. __le16 target_id;
  1411. __le64 resp_addr;
  1412. __le16 port_id;
  1413. __le16 unused_0[3];
  1414. };
  1415. /* Output (96 bytes) */
  1416. struct hwrm_port_phy_qcfg_output {
  1417. __le16 error_code;
  1418. __le16 req_type;
  1419. __le16 seq_id;
  1420. __le16 resp_len;
  1421. u8 link;
  1422. #define PORT_PHY_QCFG_RESP_LINK_NO_LINK 0x0UL
  1423. #define PORT_PHY_QCFG_RESP_LINK_SIGNAL 0x1UL
  1424. #define PORT_PHY_QCFG_RESP_LINK_LINK 0x2UL
  1425. u8 unused_0;
  1426. __le16 link_speed;
  1427. #define PORT_PHY_QCFG_RESP_LINK_SPEED_100MB 0x1UL
  1428. #define PORT_PHY_QCFG_RESP_LINK_SPEED_1GB 0xaUL
  1429. #define PORT_PHY_QCFG_RESP_LINK_SPEED_2GB 0x14UL
  1430. #define PORT_PHY_QCFG_RESP_LINK_SPEED_2_5GB 0x19UL
  1431. #define PORT_PHY_QCFG_RESP_LINK_SPEED_10GB 0x64UL
  1432. #define PORT_PHY_QCFG_RESP_LINK_SPEED_20GB 0xc8UL
  1433. #define PORT_PHY_QCFG_RESP_LINK_SPEED_25GB 0xfaUL
  1434. #define PORT_PHY_QCFG_RESP_LINK_SPEED_40GB 0x190UL
  1435. #define PORT_PHY_QCFG_RESP_LINK_SPEED_50GB 0x1f4UL
  1436. #define PORT_PHY_QCFG_RESP_LINK_SPEED_100GB 0x3e8UL
  1437. #define PORT_PHY_QCFG_RESP_LINK_SPEED_10MB 0xffffUL
  1438. u8 duplex_cfg;
  1439. #define PORT_PHY_QCFG_RESP_DUPLEX_CFG_HALF 0x0UL
  1440. #define PORT_PHY_QCFG_RESP_DUPLEX_CFG_FULL 0x1UL
  1441. u8 pause;
  1442. #define PORT_PHY_QCFG_RESP_PAUSE_TX 0x1UL
  1443. #define PORT_PHY_QCFG_RESP_PAUSE_RX 0x2UL
  1444. __le16 support_speeds;
  1445. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_100MBHD 0x1UL
  1446. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_100MB 0x2UL
  1447. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_1GBHD 0x4UL
  1448. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_1GB 0x8UL
  1449. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_2GB 0x10UL
  1450. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_2_5GB 0x20UL
  1451. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_10GB 0x40UL
  1452. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_20GB 0x80UL
  1453. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_25GB 0x100UL
  1454. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_40GB 0x200UL
  1455. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_50GB 0x400UL
  1456. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_100GB 0x800UL
  1457. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_10MBHD 0x1000UL
  1458. #define PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_10MB 0x2000UL
  1459. __le16 force_link_speed;
  1460. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_100MB 0x1UL
  1461. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_1GB 0xaUL
  1462. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_2GB 0x14UL
  1463. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_2_5GB 0x19UL
  1464. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_10GB 0x64UL
  1465. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_20GB 0xc8UL
  1466. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_25GB 0xfaUL
  1467. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_40GB 0x190UL
  1468. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_50GB 0x1f4UL
  1469. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_100GB 0x3e8UL
  1470. #define PORT_PHY_QCFG_RESP_FORCE_LINK_SPEED_10MB 0xffffUL
  1471. u8 auto_mode;
  1472. #define PORT_PHY_QCFG_RESP_AUTO_MODE_NONE 0x0UL
  1473. #define PORT_PHY_QCFG_RESP_AUTO_MODE_ALL_SPEEDS 0x1UL
  1474. #define PORT_PHY_QCFG_RESP_AUTO_MODE_ONE_SPEED 0x2UL
  1475. #define PORT_PHY_QCFG_RESP_AUTO_MODE_ONE_OR_BELOW 0x3UL
  1476. #define PORT_PHY_QCFG_RESP_AUTO_MODE_SPEED_MASK 0x4UL
  1477. u8 auto_pause;
  1478. #define PORT_PHY_QCFG_RESP_AUTO_PAUSE_TX 0x1UL
  1479. #define PORT_PHY_QCFG_RESP_AUTO_PAUSE_RX 0x2UL
  1480. #define PORT_PHY_QCFG_RESP_AUTO_PAUSE_AUTONEG_PAUSE 0x4UL
  1481. __le16 auto_link_speed;
  1482. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_100MB 0x1UL
  1483. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_1GB 0xaUL
  1484. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_2GB 0x14UL
  1485. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_2_5GB 0x19UL
  1486. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_10GB 0x64UL
  1487. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_20GB 0xc8UL
  1488. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_25GB 0xfaUL
  1489. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_40GB 0x190UL
  1490. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_50GB 0x1f4UL
  1491. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_100GB 0x3e8UL
  1492. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_10MB 0xffffUL
  1493. __le16 auto_link_speed_mask;
  1494. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_100MBHD 0x1UL
  1495. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_100MB 0x2UL
  1496. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_1GBHD 0x4UL
  1497. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_1GB 0x8UL
  1498. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_2GB 0x10UL
  1499. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_2_5GB 0x20UL
  1500. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_10GB 0x40UL
  1501. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_20GB 0x80UL
  1502. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_25GB 0x100UL
  1503. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_40GB 0x200UL
  1504. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_50GB 0x400UL
  1505. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_100GB 0x800UL
  1506. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_10MBHD 0x1000UL
  1507. #define PORT_PHY_QCFG_RESP_AUTO_LINK_SPEED_MASK_10MB 0x2000UL
  1508. u8 wirespeed;
  1509. #define PORT_PHY_QCFG_RESP_WIRESPEED_OFF 0x0UL
  1510. #define PORT_PHY_QCFG_RESP_WIRESPEED_ON 0x1UL
  1511. u8 lpbk;
  1512. #define PORT_PHY_QCFG_RESP_LPBK_NONE 0x0UL
  1513. #define PORT_PHY_QCFG_RESP_LPBK_LOCAL 0x1UL
  1514. #define PORT_PHY_QCFG_RESP_LPBK_REMOTE 0x2UL
  1515. u8 force_pause;
  1516. #define PORT_PHY_QCFG_RESP_FORCE_PAUSE_TX 0x1UL
  1517. #define PORT_PHY_QCFG_RESP_FORCE_PAUSE_RX 0x2UL
  1518. u8 module_status;
  1519. #define PORT_PHY_QCFG_RESP_MODULE_STATUS_NONE 0x0UL
  1520. #define PORT_PHY_QCFG_RESP_MODULE_STATUS_DISABLETX 0x1UL
  1521. #define PORT_PHY_QCFG_RESP_MODULE_STATUS_WARNINGMSG 0x2UL
  1522. #define PORT_PHY_QCFG_RESP_MODULE_STATUS_PWRDOWN 0x3UL
  1523. #define PORT_PHY_QCFG_RESP_MODULE_STATUS_NOTINSERTED 0x4UL
  1524. #define PORT_PHY_QCFG_RESP_MODULE_STATUS_NOTAPPLICABLE 0xffUL
  1525. __le32 preemphasis;
  1526. u8 phy_maj;
  1527. u8 phy_min;
  1528. u8 phy_bld;
  1529. u8 phy_type;
  1530. #define PORT_PHY_QCFG_RESP_PHY_TYPE_UNKNOWN 0x0UL
  1531. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASECR 0x1UL
  1532. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASEKR4 0x2UL
  1533. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASELR 0x3UL
  1534. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASESR 0x4UL
  1535. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASEKR2 0x5UL
  1536. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASEKX 0x6UL
  1537. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASEKR 0x7UL
  1538. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASET 0x8UL
  1539. #define PORT_PHY_QCFG_RESP_PHY_TYPE_BASETE 0x9UL
  1540. #define PORT_PHY_QCFG_RESP_PHY_TYPE_SGMIIEXTPHY 0xaUL
  1541. #define PORT_PHY_QCFG_RESP_PHY_TYPE_25G_BASECR_CA_L 0xbUL
  1542. #define PORT_PHY_QCFG_RESP_PHY_TYPE_25G_BASECR_CA_S 0xcUL
  1543. #define PORT_PHY_QCFG_RESP_PHY_TYPE_25G_BASECR_CA_N 0xdUL
  1544. #define PORT_PHY_QCFG_RESP_PHY_TYPE_25G_BASESR 0xeUL
  1545. #define PORT_PHY_QCFG_RESP_PHY_TYPE_100G_BASECR4 0xfUL
  1546. #define PORT_PHY_QCFG_RESP_PHY_TYPE_100G_BASESR4 0x10UL
  1547. #define PORT_PHY_QCFG_RESP_PHY_TYPE_100G_BASELR4 0x11UL
  1548. #define PORT_PHY_QCFG_RESP_PHY_TYPE_100G_BASEER4 0x12UL
  1549. #define PORT_PHY_QCFG_RESP_PHY_TYPE_100G_BASESR10 0x13UL
  1550. #define PORT_PHY_QCFG_RESP_PHY_TYPE_40G_BASECR4 0x14UL
  1551. #define PORT_PHY_QCFG_RESP_PHY_TYPE_40G_BASESR4 0x15UL
  1552. #define PORT_PHY_QCFG_RESP_PHY_TYPE_40G_BASELR4 0x16UL
  1553. #define PORT_PHY_QCFG_RESP_PHY_TYPE_40G_BASEER4 0x17UL
  1554. #define PORT_PHY_QCFG_RESP_PHY_TYPE_40G_ACTIVE_CABLE 0x18UL
  1555. #define PORT_PHY_QCFG_RESP_PHY_TYPE_1G_BASET 0x19UL
  1556. #define PORT_PHY_QCFG_RESP_PHY_TYPE_1G_BASESX 0x1aUL
  1557. #define PORT_PHY_QCFG_RESP_PHY_TYPE_1G_BASECX 0x1bUL
  1558. u8 media_type;
  1559. #define PORT_PHY_QCFG_RESP_MEDIA_TYPE_UNKNOWN 0x0UL
  1560. #define PORT_PHY_QCFG_RESP_MEDIA_TYPE_TP 0x1UL
  1561. #define PORT_PHY_QCFG_RESP_MEDIA_TYPE_DAC 0x2UL
  1562. #define PORT_PHY_QCFG_RESP_MEDIA_TYPE_FIBRE 0x3UL
  1563. u8 xcvr_pkg_type;
  1564. #define PORT_PHY_QCFG_RESP_XCVR_PKG_TYPE_XCVR_INTERNAL 0x1UL
  1565. #define PORT_PHY_QCFG_RESP_XCVR_PKG_TYPE_XCVR_EXTERNAL 0x2UL
  1566. u8 eee_config_phy_addr;
  1567. #define PORT_PHY_QCFG_RESP_PHY_ADDR_MASK 0x1fUL
  1568. #define PORT_PHY_QCFG_RESP_PHY_ADDR_SFT 0
  1569. #define PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ENABLED 0x20UL
  1570. #define PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_ACTIVE 0x40UL
  1571. #define PORT_PHY_QCFG_RESP_EEE_CONFIG_EEE_TX_LPI 0x80UL
  1572. #define PORT_PHY_QCFG_RESP_EEE_CONFIG_MASK 0xe0UL
  1573. #define PORT_PHY_QCFG_RESP_EEE_CONFIG_SFT 5
  1574. u8 parallel_detect;
  1575. #define PORT_PHY_QCFG_RESP_PARALLEL_DETECT 0x1UL
  1576. #define PORT_PHY_QCFG_RESP_RESERVED_MASK 0xfeUL
  1577. #define PORT_PHY_QCFG_RESP_RESERVED_SFT 1
  1578. __le16 link_partner_adv_speeds;
  1579. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_100MBHD 0x1UL
  1580. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_100MB 0x2UL
  1581. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_1GBHD 0x4UL
  1582. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_1GB 0x8UL
  1583. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_2GB 0x10UL
  1584. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_2_5GB 0x20UL
  1585. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_10GB 0x40UL
  1586. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_20GB 0x80UL
  1587. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_25GB 0x100UL
  1588. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_40GB 0x200UL
  1589. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_50GB 0x400UL
  1590. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_100GB 0x800UL
  1591. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_10MBHD 0x1000UL
  1592. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_SPEEDS_10MB 0x2000UL
  1593. u8 link_partner_adv_auto_mode;
  1594. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_AUTO_MODE_NONE 0x0UL
  1595. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_AUTO_MODE_ALL_SPEEDS 0x1UL
  1596. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_AUTO_MODE_ONE_SPEED 0x2UL
  1597. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_AUTO_MODE_ONE_OR_BELOW 0x3UL
  1598. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_AUTO_MODE_SPEED_MASK 0x4UL
  1599. u8 link_partner_adv_pause;
  1600. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_PAUSE_TX 0x1UL
  1601. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_PAUSE_RX 0x2UL
  1602. __le16 adv_eee_link_speed_mask;
  1603. #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_RSVD1 0x1UL
  1604. #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_100MB 0x2UL
  1605. #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_RSVD2 0x4UL
  1606. #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_1GB 0x8UL
  1607. #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_RSVD3 0x10UL
  1608. #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_RSVD4 0x20UL
  1609. #define PORT_PHY_QCFG_RESP_ADV_EEE_LINK_SPEED_MASK_10GB 0x40UL
  1610. __le16 link_partner_adv_eee_link_speed_mask;
  1611. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_RSVD1 0x1UL
  1612. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_100MB 0x2UL
  1613. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_RSVD2 0x4UL
  1614. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_1GB 0x8UL
  1615. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_RSVD3 0x10UL
  1616. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_RSVD4 0x20UL
  1617. #define PORT_PHY_QCFG_RESP_LINK_PARTNER_ADV_EEE_LINK_SPEED_MASK_10GB 0x40UL
  1618. __le32 xcvr_identifier_type_tx_lpi_timer;
  1619. #define PORT_PHY_QCFG_RESP_TX_LPI_TIMER_MASK 0xffffffUL
  1620. #define PORT_PHY_QCFG_RESP_TX_LPI_TIMER_SFT 0
  1621. #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_MASK 0xff000000UL
  1622. #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_SFT 24
  1623. #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_UNKNOWN (0x0UL << 24)
  1624. #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_SFP (0x3UL << 24)
  1625. #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_QSFP (0xcUL << 24)
  1626. #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_QSFPPLUS (0xdUL << 24)
  1627. #define PORT_PHY_QCFG_RESP_XCVR_IDENTIFIER_TYPE_QSFP28 (0x11UL << 24)
  1628. __le16 fec_cfg;
  1629. #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_NONE_SUPPORTED 0x1UL
  1630. #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_AUTONEG_SUPPORTED 0x2UL
  1631. #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_AUTONEG_ENABLED 0x4UL
  1632. #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE74_SUPPORTED 0x8UL
  1633. #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE74_ENABLED 0x10UL
  1634. #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE91_SUPPORTED 0x20UL
  1635. #define PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE91_ENABLED 0x40UL
  1636. u8 duplex_state;
  1637. #define PORT_PHY_QCFG_RESP_DUPLEX_STATE_HALF 0x0UL
  1638. #define PORT_PHY_QCFG_RESP_DUPLEX_STATE_FULL 0x1UL
  1639. u8 unused_1;
  1640. char phy_vendor_name[16];
  1641. char phy_vendor_partnumber[16];
  1642. __le32 unused_2;
  1643. u8 unused_3;
  1644. u8 unused_4;
  1645. u8 unused_5;
  1646. u8 valid;
  1647. };
  1648. /* hwrm_port_mac_cfg */
  1649. /* Input (40 bytes) */
  1650. struct hwrm_port_mac_cfg_input {
  1651. __le16 req_type;
  1652. __le16 cmpl_ring;
  1653. __le16 seq_id;
  1654. __le16 target_id;
  1655. __le64 resp_addr;
  1656. __le32 flags;
  1657. #define PORT_MAC_CFG_REQ_FLAGS_MATCH_LINK 0x1UL
  1658. #define PORT_MAC_CFG_REQ_FLAGS_VLAN_PRI2COS_ENABLE 0x2UL
  1659. #define PORT_MAC_CFG_REQ_FLAGS_TUNNEL_PRI2COS_ENABLE 0x4UL
  1660. #define PORT_MAC_CFG_REQ_FLAGS_IP_DSCP2COS_ENABLE 0x8UL
  1661. #define PORT_MAC_CFG_REQ_FLAGS_PTP_RX_TS_CAPTURE_ENABLE 0x10UL
  1662. #define PORT_MAC_CFG_REQ_FLAGS_PTP_RX_TS_CAPTURE_DISABLE 0x20UL
  1663. #define PORT_MAC_CFG_REQ_FLAGS_PTP_TX_TS_CAPTURE_ENABLE 0x40UL
  1664. #define PORT_MAC_CFG_REQ_FLAGS_PTP_TX_TS_CAPTURE_DISABLE 0x80UL
  1665. #define PORT_MAC_CFG_REQ_FLAGS_OOB_WOL_ENABLE 0x100UL
  1666. #define PORT_MAC_CFG_REQ_FLAGS_OOB_WOL_DISABLE 0x200UL
  1667. #define PORT_MAC_CFG_REQ_FLAGS_VLAN_PRI2COS_DISABLE 0x400UL
  1668. #define PORT_MAC_CFG_REQ_FLAGS_TUNNEL_PRI2COS_DISABLE 0x800UL
  1669. #define PORT_MAC_CFG_REQ_FLAGS_IP_DSCP2COS_DISABLE 0x1000UL
  1670. __le32 enables;
  1671. #define PORT_MAC_CFG_REQ_ENABLES_IPG 0x1UL
  1672. #define PORT_MAC_CFG_REQ_ENABLES_LPBK 0x2UL
  1673. #define PORT_MAC_CFG_REQ_ENABLES_VLAN_PRI2COS_MAP_PRI 0x4UL
  1674. #define PORT_MAC_CFG_REQ_ENABLES_RESERVED1 0x8UL
  1675. #define PORT_MAC_CFG_REQ_ENABLES_TUNNEL_PRI2COS_MAP_PRI 0x10UL
  1676. #define PORT_MAC_CFG_REQ_ENABLES_DSCP2COS_MAP_PRI 0x20UL
  1677. #define PORT_MAC_CFG_REQ_ENABLES_RX_TS_CAPTURE_PTP_MSG_TYPE 0x40UL
  1678. #define PORT_MAC_CFG_REQ_ENABLES_TX_TS_CAPTURE_PTP_MSG_TYPE 0x80UL
  1679. #define PORT_MAC_CFG_REQ_ENABLES_COS_FIELD_CFG 0x100UL
  1680. __le16 port_id;
  1681. u8 ipg;
  1682. u8 lpbk;
  1683. #define PORT_MAC_CFG_REQ_LPBK_NONE 0x0UL
  1684. #define PORT_MAC_CFG_REQ_LPBK_LOCAL 0x1UL
  1685. #define PORT_MAC_CFG_REQ_LPBK_REMOTE 0x2UL
  1686. u8 vlan_pri2cos_map_pri;
  1687. u8 reserved1;
  1688. u8 tunnel_pri2cos_map_pri;
  1689. u8 dscp2pri_map_pri;
  1690. __le16 rx_ts_capture_ptp_msg_type;
  1691. __le16 tx_ts_capture_ptp_msg_type;
  1692. u8 cos_field_cfg;
  1693. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_RSVD1 0x1UL
  1694. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_MASK 0x6UL
  1695. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_SFT 1
  1696. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_INNERMOST (0x0UL << 1)
  1697. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_OUTER (0x1UL << 1)
  1698. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_OUTERMOST (0x2UL << 1)
  1699. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_UNSPECIFIED (0x3UL << 1)
  1700. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_LAST PORT_MAC_CFG_REQ_COS_FIELD_CFG_VLAN_PRI_SEL_UNSPECIFIED
  1701. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_MASK 0x18UL
  1702. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_SFT 3
  1703. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_INNERMOST (0x0UL << 3)
  1704. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_OUTER (0x1UL << 3)
  1705. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_OUTERMOST (0x2UL << 3)
  1706. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_UNSPECIFIED (0x3UL << 3)
  1707. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_LAST PORT_MAC_CFG_REQ_COS_FIELD_CFG_T_VLAN_PRI_SEL_UNSPECIFIED
  1708. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_DEFAULT_COS_MASK 0xe0UL
  1709. #define PORT_MAC_CFG_REQ_COS_FIELD_CFG_DEFAULT_COS_SFT 5
  1710. u8 unused_0[3];
  1711. };
  1712. /* Output (16 bytes) */
  1713. struct hwrm_port_mac_cfg_output {
  1714. __le16 error_code;
  1715. __le16 req_type;
  1716. __le16 seq_id;
  1717. __le16 resp_len;
  1718. __le16 mru;
  1719. __le16 mtu;
  1720. u8 ipg;
  1721. u8 lpbk;
  1722. #define PORT_MAC_CFG_RESP_LPBK_NONE 0x0UL
  1723. #define PORT_MAC_CFG_RESP_LPBK_LOCAL 0x1UL
  1724. #define PORT_MAC_CFG_RESP_LPBK_REMOTE 0x2UL
  1725. u8 unused_0;
  1726. u8 valid;
  1727. };
  1728. /* hwrm_port_mac_ptp_qcfg */
  1729. /* Input (24 bytes) */
  1730. struct hwrm_port_mac_ptp_qcfg_input {
  1731. __le16 req_type;
  1732. __le16 cmpl_ring;
  1733. __le16 seq_id;
  1734. __le16 target_id;
  1735. __le64 resp_addr;
  1736. __le16 port_id;
  1737. __le16 unused_0[3];
  1738. };
  1739. /* Output (80 bytes) */
  1740. struct hwrm_port_mac_ptp_qcfg_output {
  1741. __le16 error_code;
  1742. __le16 req_type;
  1743. __le16 seq_id;
  1744. __le16 resp_len;
  1745. u8 flags;
  1746. #define PORT_MAC_PTP_QCFG_RESP_FLAGS_DIRECT_ACCESS 0x1UL
  1747. #define PORT_MAC_PTP_QCFG_RESP_FLAGS_HWRM_ACCESS 0x2UL
  1748. u8 unused_0;
  1749. __le16 unused_1;
  1750. __le32 rx_ts_reg_off_lower;
  1751. __le32 rx_ts_reg_off_upper;
  1752. __le32 rx_ts_reg_off_seq_id;
  1753. __le32 rx_ts_reg_off_src_id_0;
  1754. __le32 rx_ts_reg_off_src_id_1;
  1755. __le32 rx_ts_reg_off_src_id_2;
  1756. __le32 rx_ts_reg_off_domain_id;
  1757. __le32 rx_ts_reg_off_fifo;
  1758. __le32 rx_ts_reg_off_fifo_adv;
  1759. __le32 rx_ts_reg_off_granularity;
  1760. __le32 tx_ts_reg_off_lower;
  1761. __le32 tx_ts_reg_off_upper;
  1762. __le32 tx_ts_reg_off_seq_id;
  1763. __le32 tx_ts_reg_off_fifo;
  1764. __le32 tx_ts_reg_off_granularity;
  1765. __le32 unused_2;
  1766. u8 unused_3;
  1767. u8 unused_4;
  1768. u8 unused_5;
  1769. u8 valid;
  1770. };
  1771. /* hwrm_port_qstats */
  1772. /* Input (40 bytes) */
  1773. struct hwrm_port_qstats_input {
  1774. __le16 req_type;
  1775. __le16 cmpl_ring;
  1776. __le16 seq_id;
  1777. __le16 target_id;
  1778. __le64 resp_addr;
  1779. __le16 port_id;
  1780. u8 unused_0;
  1781. u8 unused_1;
  1782. u8 unused_2[3];
  1783. u8 unused_3;
  1784. __le64 tx_stat_host_addr;
  1785. __le64 rx_stat_host_addr;
  1786. };
  1787. /* Output (16 bytes) */
  1788. struct hwrm_port_qstats_output {
  1789. __le16 error_code;
  1790. __le16 req_type;
  1791. __le16 seq_id;
  1792. __le16 resp_len;
  1793. __le16 tx_stat_size;
  1794. __le16 rx_stat_size;
  1795. u8 unused_0;
  1796. u8 unused_1;
  1797. u8 unused_2;
  1798. u8 valid;
  1799. };
  1800. /* hwrm_port_lpbk_qstats */
  1801. /* Input (16 bytes) */
  1802. struct hwrm_port_lpbk_qstats_input {
  1803. __le16 req_type;
  1804. __le16 cmpl_ring;
  1805. __le16 seq_id;
  1806. __le16 target_id;
  1807. __le64 resp_addr;
  1808. };
  1809. /* Output (96 bytes) */
  1810. struct hwrm_port_lpbk_qstats_output {
  1811. __le16 error_code;
  1812. __le16 req_type;
  1813. __le16 seq_id;
  1814. __le16 resp_len;
  1815. __le64 lpbk_ucast_frames;
  1816. __le64 lpbk_mcast_frames;
  1817. __le64 lpbk_bcast_frames;
  1818. __le64 lpbk_ucast_bytes;
  1819. __le64 lpbk_mcast_bytes;
  1820. __le64 lpbk_bcast_bytes;
  1821. __le64 tx_stat_discard;
  1822. __le64 tx_stat_error;
  1823. __le64 rx_stat_discard;
  1824. __le64 rx_stat_error;
  1825. __le32 unused_0;
  1826. u8 unused_1;
  1827. u8 unused_2;
  1828. u8 unused_3;
  1829. u8 valid;
  1830. };
  1831. /* hwrm_port_clr_stats */
  1832. /* Input (24 bytes) */
  1833. struct hwrm_port_clr_stats_input {
  1834. __le16 req_type;
  1835. __le16 cmpl_ring;
  1836. __le16 seq_id;
  1837. __le16 target_id;
  1838. __le64 resp_addr;
  1839. __le16 port_id;
  1840. __le16 unused_0[3];
  1841. };
  1842. /* Output (16 bytes) */
  1843. struct hwrm_port_clr_stats_output {
  1844. __le16 error_code;
  1845. __le16 req_type;
  1846. __le16 seq_id;
  1847. __le16 resp_len;
  1848. __le32 unused_0;
  1849. u8 unused_1;
  1850. u8 unused_2;
  1851. u8 unused_3;
  1852. u8 valid;
  1853. };
  1854. /* hwrm_port_lpbk_clr_stats */
  1855. /* Input (16 bytes) */
  1856. struct hwrm_port_lpbk_clr_stats_input {
  1857. __le16 req_type;
  1858. __le16 cmpl_ring;
  1859. __le16 seq_id;
  1860. __le16 target_id;
  1861. __le64 resp_addr;
  1862. };
  1863. /* Output (16 bytes) */
  1864. struct hwrm_port_lpbk_clr_stats_output {
  1865. __le16 error_code;
  1866. __le16 req_type;
  1867. __le16 seq_id;
  1868. __le16 resp_len;
  1869. __le32 unused_0;
  1870. u8 unused_1;
  1871. u8 unused_2;
  1872. u8 unused_3;
  1873. u8 valid;
  1874. };
  1875. /* hwrm_port_phy_qcaps */
  1876. /* Input (24 bytes) */
  1877. struct hwrm_port_phy_qcaps_input {
  1878. __le16 req_type;
  1879. __le16 cmpl_ring;
  1880. __le16 seq_id;
  1881. __le16 target_id;
  1882. __le64 resp_addr;
  1883. __le16 port_id;
  1884. __le16 unused_0[3];
  1885. };
  1886. /* Output (24 bytes) */
  1887. struct hwrm_port_phy_qcaps_output {
  1888. __le16 error_code;
  1889. __le16 req_type;
  1890. __le16 seq_id;
  1891. __le16 resp_len;
  1892. u8 flags;
  1893. #define PORT_PHY_QCAPS_RESP_FLAGS_EEE_SUPPORTED 0x1UL
  1894. #define PORT_PHY_QCAPS_RESP_FLAGS_RSVD1_MASK 0xfeUL
  1895. #define PORT_PHY_QCAPS_RESP_FLAGS_RSVD1_SFT 1
  1896. u8 port_cnt;
  1897. #define PORT_PHY_QCAPS_RESP_PORT_CNT_UNKNOWN 0x0UL
  1898. #define PORT_PHY_QCAPS_RESP_PORT_CNT_1 0x1UL
  1899. #define PORT_PHY_QCAPS_RESP_PORT_CNT_2 0x2UL
  1900. #define PORT_PHY_QCAPS_RESP_PORT_CNT_3 0x3UL
  1901. #define PORT_PHY_QCAPS_RESP_PORT_CNT_4 0x4UL
  1902. __le16 supported_speeds_force_mode;
  1903. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_100MBHD 0x1UL
  1904. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_100MB 0x2UL
  1905. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_1GBHD 0x4UL
  1906. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_1GB 0x8UL
  1907. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_2GB 0x10UL
  1908. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_2_5GB 0x20UL
  1909. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_10GB 0x40UL
  1910. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_20GB 0x80UL
  1911. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_25GB 0x100UL
  1912. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_40GB 0x200UL
  1913. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_50GB 0x400UL
  1914. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_100GB 0x800UL
  1915. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_10MBHD 0x1000UL
  1916. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_FORCE_MODE_10MB 0x2000UL
  1917. __le16 supported_speeds_auto_mode;
  1918. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_100MBHD 0x1UL
  1919. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_100MB 0x2UL
  1920. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_1GBHD 0x4UL
  1921. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_1GB 0x8UL
  1922. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_2GB 0x10UL
  1923. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_2_5GB 0x20UL
  1924. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_10GB 0x40UL
  1925. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_20GB 0x80UL
  1926. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_25GB 0x100UL
  1927. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_40GB 0x200UL
  1928. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_50GB 0x400UL
  1929. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_100GB 0x800UL
  1930. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_10MBHD 0x1000UL
  1931. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_AUTO_MODE_10MB 0x2000UL
  1932. __le16 supported_speeds_eee_mode;
  1933. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_RSVD1 0x1UL
  1934. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_100MB 0x2UL
  1935. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_RSVD2 0x4UL
  1936. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_1GB 0x8UL
  1937. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_RSVD3 0x10UL
  1938. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_RSVD4 0x20UL
  1939. #define PORT_PHY_QCAPS_RESP_SUPPORTED_SPEEDS_EEE_MODE_10GB 0x40UL
  1940. __le32 tx_lpi_timer_low;
  1941. #define PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_LOW_MASK 0xffffffUL
  1942. #define PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_LOW_SFT 0
  1943. #define PORT_PHY_QCAPS_RESP_RSVD2_MASK 0xff000000UL
  1944. #define PORT_PHY_QCAPS_RESP_RSVD2_SFT 24
  1945. __le32 valid_tx_lpi_timer_high;
  1946. #define PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_HIGH_MASK 0xffffffUL
  1947. #define PORT_PHY_QCAPS_RESP_TX_LPI_TIMER_HIGH_SFT 0
  1948. #define PORT_PHY_QCAPS_RESP_VALID_MASK 0xff000000UL
  1949. #define PORT_PHY_QCAPS_RESP_VALID_SFT 24
  1950. };
  1951. /* hwrm_port_phy_i2c_read */
  1952. /* Input (40 bytes) */
  1953. struct hwrm_port_phy_i2c_read_input {
  1954. __le16 req_type;
  1955. __le16 cmpl_ring;
  1956. __le16 seq_id;
  1957. __le16 target_id;
  1958. __le64 resp_addr;
  1959. __le32 flags;
  1960. __le32 enables;
  1961. #define PORT_PHY_I2C_READ_REQ_ENABLES_PAGE_OFFSET 0x1UL
  1962. __le16 port_id;
  1963. u8 i2c_slave_addr;
  1964. u8 unused_0;
  1965. __le16 page_number;
  1966. __le16 page_offset;
  1967. u8 data_length;
  1968. u8 unused_1[7];
  1969. };
  1970. /* Output (80 bytes) */
  1971. struct hwrm_port_phy_i2c_read_output {
  1972. __le16 error_code;
  1973. __le16 req_type;
  1974. __le16 seq_id;
  1975. __le16 resp_len;
  1976. __le32 data[16];
  1977. __le32 unused_0;
  1978. u8 unused_1;
  1979. u8 unused_2;
  1980. u8 unused_3;
  1981. u8 valid;
  1982. };
  1983. /* hwrm_port_led_cfg */
  1984. /* Input (64 bytes) */
  1985. struct hwrm_port_led_cfg_input {
  1986. __le16 req_type;
  1987. __le16 cmpl_ring;
  1988. __le16 seq_id;
  1989. __le16 target_id;
  1990. __le64 resp_addr;
  1991. __le32 enables;
  1992. #define PORT_LED_CFG_REQ_ENABLES_LED0_ID 0x1UL
  1993. #define PORT_LED_CFG_REQ_ENABLES_LED0_STATE 0x2UL
  1994. #define PORT_LED_CFG_REQ_ENABLES_LED0_COLOR 0x4UL
  1995. #define PORT_LED_CFG_REQ_ENABLES_LED0_BLINK_ON 0x8UL
  1996. #define PORT_LED_CFG_REQ_ENABLES_LED0_BLINK_OFF 0x10UL
  1997. #define PORT_LED_CFG_REQ_ENABLES_LED0_GROUP_ID 0x20UL
  1998. #define PORT_LED_CFG_REQ_ENABLES_LED1_ID 0x40UL
  1999. #define PORT_LED_CFG_REQ_ENABLES_LED1_STATE 0x80UL
  2000. #define PORT_LED_CFG_REQ_ENABLES_LED1_COLOR 0x100UL
  2001. #define PORT_LED_CFG_REQ_ENABLES_LED1_BLINK_ON 0x200UL
  2002. #define PORT_LED_CFG_REQ_ENABLES_LED1_BLINK_OFF 0x400UL
  2003. #define PORT_LED_CFG_REQ_ENABLES_LED1_GROUP_ID 0x800UL
  2004. #define PORT_LED_CFG_REQ_ENABLES_LED2_ID 0x1000UL
  2005. #define PORT_LED_CFG_REQ_ENABLES_LED2_STATE 0x2000UL
  2006. #define PORT_LED_CFG_REQ_ENABLES_LED2_COLOR 0x4000UL
  2007. #define PORT_LED_CFG_REQ_ENABLES_LED2_BLINK_ON 0x8000UL
  2008. #define PORT_LED_CFG_REQ_ENABLES_LED2_BLINK_OFF 0x10000UL
  2009. #define PORT_LED_CFG_REQ_ENABLES_LED2_GROUP_ID 0x20000UL
  2010. #define PORT_LED_CFG_REQ_ENABLES_LED3_ID 0x40000UL
  2011. #define PORT_LED_CFG_REQ_ENABLES_LED3_STATE 0x80000UL
  2012. #define PORT_LED_CFG_REQ_ENABLES_LED3_COLOR 0x100000UL
  2013. #define PORT_LED_CFG_REQ_ENABLES_LED3_BLINK_ON 0x200000UL
  2014. #define PORT_LED_CFG_REQ_ENABLES_LED3_BLINK_OFF 0x400000UL
  2015. #define PORT_LED_CFG_REQ_ENABLES_LED3_GROUP_ID 0x800000UL
  2016. __le16 port_id;
  2017. u8 num_leds;
  2018. u8 rsvd;
  2019. u8 led0_id;
  2020. u8 led0_state;
  2021. #define PORT_LED_CFG_REQ_LED0_STATE_DEFAULT 0x0UL
  2022. #define PORT_LED_CFG_REQ_LED0_STATE_OFF 0x1UL
  2023. #define PORT_LED_CFG_REQ_LED0_STATE_ON 0x2UL
  2024. #define PORT_LED_CFG_REQ_LED0_STATE_BLINK 0x3UL
  2025. #define PORT_LED_CFG_REQ_LED0_STATE_BLINKALT 0x4UL
  2026. u8 led0_color;
  2027. #define PORT_LED_CFG_REQ_LED0_COLOR_DEFAULT 0x0UL
  2028. #define PORT_LED_CFG_REQ_LED0_COLOR_AMBER 0x1UL
  2029. #define PORT_LED_CFG_REQ_LED0_COLOR_GREEN 0x2UL
  2030. #define PORT_LED_CFG_REQ_LED0_COLOR_GREENAMBER 0x3UL
  2031. u8 unused_0;
  2032. __le16 led0_blink_on;
  2033. __le16 led0_blink_off;
  2034. u8 led0_group_id;
  2035. u8 rsvd0;
  2036. u8 led1_id;
  2037. u8 led1_state;
  2038. #define PORT_LED_CFG_REQ_LED1_STATE_DEFAULT 0x0UL
  2039. #define PORT_LED_CFG_REQ_LED1_STATE_OFF 0x1UL
  2040. #define PORT_LED_CFG_REQ_LED1_STATE_ON 0x2UL
  2041. #define PORT_LED_CFG_REQ_LED1_STATE_BLINK 0x3UL
  2042. #define PORT_LED_CFG_REQ_LED1_STATE_BLINKALT 0x4UL
  2043. u8 led1_color;
  2044. #define PORT_LED_CFG_REQ_LED1_COLOR_DEFAULT 0x0UL
  2045. #define PORT_LED_CFG_REQ_LED1_COLOR_AMBER 0x1UL
  2046. #define PORT_LED_CFG_REQ_LED1_COLOR_GREEN 0x2UL
  2047. #define PORT_LED_CFG_REQ_LED1_COLOR_GREENAMBER 0x3UL
  2048. u8 unused_1;
  2049. __le16 led1_blink_on;
  2050. __le16 led1_blink_off;
  2051. u8 led1_group_id;
  2052. u8 rsvd1;
  2053. u8 led2_id;
  2054. u8 led2_state;
  2055. #define PORT_LED_CFG_REQ_LED2_STATE_DEFAULT 0x0UL
  2056. #define PORT_LED_CFG_REQ_LED2_STATE_OFF 0x1UL
  2057. #define PORT_LED_CFG_REQ_LED2_STATE_ON 0x2UL
  2058. #define PORT_LED_CFG_REQ_LED2_STATE_BLINK 0x3UL
  2059. #define PORT_LED_CFG_REQ_LED2_STATE_BLINKALT 0x4UL
  2060. u8 led2_color;
  2061. #define PORT_LED_CFG_REQ_LED2_COLOR_DEFAULT 0x0UL
  2062. #define PORT_LED_CFG_REQ_LED2_COLOR_AMBER 0x1UL
  2063. #define PORT_LED_CFG_REQ_LED2_COLOR_GREEN 0x2UL
  2064. #define PORT_LED_CFG_REQ_LED2_COLOR_GREENAMBER 0x3UL
  2065. u8 unused_2;
  2066. __le16 led2_blink_on;
  2067. __le16 led2_blink_off;
  2068. u8 led2_group_id;
  2069. u8 rsvd2;
  2070. u8 led3_id;
  2071. u8 led3_state;
  2072. #define PORT_LED_CFG_REQ_LED3_STATE_DEFAULT 0x0UL
  2073. #define PORT_LED_CFG_REQ_LED3_STATE_OFF 0x1UL
  2074. #define PORT_LED_CFG_REQ_LED3_STATE_ON 0x2UL
  2075. #define PORT_LED_CFG_REQ_LED3_STATE_BLINK 0x3UL
  2076. #define PORT_LED_CFG_REQ_LED3_STATE_BLINKALT 0x4UL
  2077. u8 led3_color;
  2078. #define PORT_LED_CFG_REQ_LED3_COLOR_DEFAULT 0x0UL
  2079. #define PORT_LED_CFG_REQ_LED3_COLOR_AMBER 0x1UL
  2080. #define PORT_LED_CFG_REQ_LED3_COLOR_GREEN 0x2UL
  2081. #define PORT_LED_CFG_REQ_LED3_COLOR_GREENAMBER 0x3UL
  2082. u8 unused_3;
  2083. __le16 led3_blink_on;
  2084. __le16 led3_blink_off;
  2085. u8 led3_group_id;
  2086. u8 rsvd3;
  2087. };
  2088. /* Output (16 bytes) */
  2089. struct hwrm_port_led_cfg_output {
  2090. __le16 error_code;
  2091. __le16 req_type;
  2092. __le16 seq_id;
  2093. __le16 resp_len;
  2094. __le32 unused_0;
  2095. u8 unused_1;
  2096. u8 unused_2;
  2097. u8 unused_3;
  2098. u8 valid;
  2099. };
  2100. /* hwrm_port_led_qcaps */
  2101. /* Input (24 bytes) */
  2102. struct hwrm_port_led_qcaps_input {
  2103. __le16 req_type;
  2104. __le16 cmpl_ring;
  2105. __le16 seq_id;
  2106. __le16 target_id;
  2107. __le64 resp_addr;
  2108. __le16 port_id;
  2109. __le16 unused_0[3];
  2110. };
  2111. /* Output (48 bytes) */
  2112. struct hwrm_port_led_qcaps_output {
  2113. __le16 error_code;
  2114. __le16 req_type;
  2115. __le16 seq_id;
  2116. __le16 resp_len;
  2117. u8 num_leds;
  2118. u8 unused_0[3];
  2119. u8 led0_id;
  2120. u8 led0_type;
  2121. #define PORT_LED_QCAPS_RESP_LED0_TYPE_SPEED 0x0UL
  2122. #define PORT_LED_QCAPS_RESP_LED0_TYPE_ACTIVITY 0x1UL
  2123. #define PORT_LED_QCAPS_RESP_LED0_TYPE_INVALID 0xffUL
  2124. u8 led0_group_id;
  2125. u8 unused_1;
  2126. __le16 led0_state_caps;
  2127. #define PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_ENABLED 0x1UL
  2128. #define PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_OFF_SUPPORTED 0x2UL
  2129. #define PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_ON_SUPPORTED 0x4UL
  2130. #define PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_BLINK_SUPPORTED 0x8UL
  2131. #define PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_BLINK_ALT_SUPPORTED 0x10UL
  2132. __le16 led0_color_caps;
  2133. #define PORT_LED_QCAPS_RESP_LED0_COLOR_CAPS_RSVD 0x1UL
  2134. #define PORT_LED_QCAPS_RESP_LED0_COLOR_CAPS_AMBER_SUPPORTED 0x2UL
  2135. #define PORT_LED_QCAPS_RESP_LED0_COLOR_CAPS_GREEN_SUPPORTED 0x4UL
  2136. u8 led1_id;
  2137. u8 led1_type;
  2138. #define PORT_LED_QCAPS_RESP_LED1_TYPE_SPEED 0x0UL
  2139. #define PORT_LED_QCAPS_RESP_LED1_TYPE_ACTIVITY 0x1UL
  2140. #define PORT_LED_QCAPS_RESP_LED1_TYPE_INVALID 0xffUL
  2141. u8 led1_group_id;
  2142. u8 unused_2;
  2143. __le16 led1_state_caps;
  2144. #define PORT_LED_QCAPS_RESP_LED1_STATE_CAPS_ENABLED 0x1UL
  2145. #define PORT_LED_QCAPS_RESP_LED1_STATE_CAPS_OFF_SUPPORTED 0x2UL
  2146. #define PORT_LED_QCAPS_RESP_LED1_STATE_CAPS_ON_SUPPORTED 0x4UL
  2147. #define PORT_LED_QCAPS_RESP_LED1_STATE_CAPS_BLINK_SUPPORTED 0x8UL
  2148. #define PORT_LED_QCAPS_RESP_LED1_STATE_CAPS_BLINK_ALT_SUPPORTED 0x10UL
  2149. __le16 led1_color_caps;
  2150. #define PORT_LED_QCAPS_RESP_LED1_COLOR_CAPS_RSVD 0x1UL
  2151. #define PORT_LED_QCAPS_RESP_LED1_COLOR_CAPS_AMBER_SUPPORTED 0x2UL
  2152. #define PORT_LED_QCAPS_RESP_LED1_COLOR_CAPS_GREEN_SUPPORTED 0x4UL
  2153. u8 led2_id;
  2154. u8 led2_type;
  2155. #define PORT_LED_QCAPS_RESP_LED2_TYPE_SPEED 0x0UL
  2156. #define PORT_LED_QCAPS_RESP_LED2_TYPE_ACTIVITY 0x1UL
  2157. #define PORT_LED_QCAPS_RESP_LED2_TYPE_INVALID 0xffUL
  2158. u8 led2_group_id;
  2159. u8 unused_3;
  2160. __le16 led2_state_caps;
  2161. #define PORT_LED_QCAPS_RESP_LED2_STATE_CAPS_ENABLED 0x1UL
  2162. #define PORT_LED_QCAPS_RESP_LED2_STATE_CAPS_OFF_SUPPORTED 0x2UL
  2163. #define PORT_LED_QCAPS_RESP_LED2_STATE_CAPS_ON_SUPPORTED 0x4UL
  2164. #define PORT_LED_QCAPS_RESP_LED2_STATE_CAPS_BLINK_SUPPORTED 0x8UL
  2165. #define PORT_LED_QCAPS_RESP_LED2_STATE_CAPS_BLINK_ALT_SUPPORTED 0x10UL
  2166. __le16 led2_color_caps;
  2167. #define PORT_LED_QCAPS_RESP_LED2_COLOR_CAPS_RSVD 0x1UL
  2168. #define PORT_LED_QCAPS_RESP_LED2_COLOR_CAPS_AMBER_SUPPORTED 0x2UL
  2169. #define PORT_LED_QCAPS_RESP_LED2_COLOR_CAPS_GREEN_SUPPORTED 0x4UL
  2170. u8 led3_id;
  2171. u8 led3_type;
  2172. #define PORT_LED_QCAPS_RESP_LED3_TYPE_SPEED 0x0UL
  2173. #define PORT_LED_QCAPS_RESP_LED3_TYPE_ACTIVITY 0x1UL
  2174. #define PORT_LED_QCAPS_RESP_LED3_TYPE_INVALID 0xffUL
  2175. u8 led3_group_id;
  2176. u8 unused_4;
  2177. __le16 led3_state_caps;
  2178. #define PORT_LED_QCAPS_RESP_LED3_STATE_CAPS_ENABLED 0x1UL
  2179. #define PORT_LED_QCAPS_RESP_LED3_STATE_CAPS_OFF_SUPPORTED 0x2UL
  2180. #define PORT_LED_QCAPS_RESP_LED3_STATE_CAPS_ON_SUPPORTED 0x4UL
  2181. #define PORT_LED_QCAPS_RESP_LED3_STATE_CAPS_BLINK_SUPPORTED 0x8UL
  2182. #define PORT_LED_QCAPS_RESP_LED3_STATE_CAPS_BLINK_ALT_SUPPORTED 0x10UL
  2183. __le16 led3_color_caps;
  2184. #define PORT_LED_QCAPS_RESP_LED3_COLOR_CAPS_RSVD 0x1UL
  2185. #define PORT_LED_QCAPS_RESP_LED3_COLOR_CAPS_AMBER_SUPPORTED 0x2UL
  2186. #define PORT_LED_QCAPS_RESP_LED3_COLOR_CAPS_GREEN_SUPPORTED 0x4UL
  2187. u8 unused_5;
  2188. u8 unused_6;
  2189. u8 unused_7;
  2190. u8 valid;
  2191. };
  2192. /* hwrm_queue_qportcfg */
  2193. /* Input (24 bytes) */
  2194. struct hwrm_queue_qportcfg_input {
  2195. __le16 req_type;
  2196. __le16 cmpl_ring;
  2197. __le16 seq_id;
  2198. __le16 target_id;
  2199. __le64 resp_addr;
  2200. __le32 flags;
  2201. #define QUEUE_QPORTCFG_REQ_FLAGS_PATH 0x1UL
  2202. #define QUEUE_QPORTCFG_REQ_FLAGS_PATH_TX 0x0UL
  2203. #define QUEUE_QPORTCFG_REQ_FLAGS_PATH_RX 0x1UL
  2204. #define QUEUE_QPORTCFG_REQ_FLAGS_PATH_LAST QUEUE_QPORTCFG_REQ_FLAGS_PATH_RX
  2205. __le16 port_id;
  2206. __le16 unused_0;
  2207. };
  2208. /* Output (32 bytes) */
  2209. struct hwrm_queue_qportcfg_output {
  2210. __le16 error_code;
  2211. __le16 req_type;
  2212. __le16 seq_id;
  2213. __le16 resp_len;
  2214. u8 max_configurable_queues;
  2215. u8 max_configurable_lossless_queues;
  2216. u8 queue_cfg_allowed;
  2217. u8 queue_cfg_info;
  2218. #define QUEUE_QPORTCFG_RESP_QUEUE_CFG_INFO_ASYM_CFG 0x1UL
  2219. u8 queue_pfcenable_cfg_allowed;
  2220. u8 queue_pri2cos_cfg_allowed;
  2221. u8 queue_cos2bw_cfg_allowed;
  2222. u8 queue_id0;
  2223. u8 queue_id0_service_profile;
  2224. #define QUEUE_QPORTCFG_RESP_QUEUE_ID0_SERVICE_PROFILE_LOSSY 0x0UL
  2225. #define QUEUE_QPORTCFG_RESP_QUEUE_ID0_SERVICE_PROFILE_LOSSLESS 0x1UL
  2226. #define QUEUE_QPORTCFG_RESP_QUEUE_ID0_SERVICE_PROFILE_UNKNOWN 0xffUL
  2227. u8 queue_id1;
  2228. u8 queue_id1_service_profile;
  2229. #define QUEUE_QPORTCFG_RESP_QUEUE_ID1_SERVICE_PROFILE_LOSSY 0x0UL
  2230. #define QUEUE_QPORTCFG_RESP_QUEUE_ID1_SERVICE_PROFILE_LOSSLESS 0x1UL
  2231. #define QUEUE_QPORTCFG_RESP_QUEUE_ID1_SERVICE_PROFILE_UNKNOWN 0xffUL
  2232. u8 queue_id2;
  2233. u8 queue_id2_service_profile;
  2234. #define QUEUE_QPORTCFG_RESP_QUEUE_ID2_SERVICE_PROFILE_LOSSY 0x0UL
  2235. #define QUEUE_QPORTCFG_RESP_QUEUE_ID2_SERVICE_PROFILE_LOSSLESS 0x1UL
  2236. #define QUEUE_QPORTCFG_RESP_QUEUE_ID2_SERVICE_PROFILE_UNKNOWN 0xffUL
  2237. u8 queue_id3;
  2238. u8 queue_id3_service_profile;
  2239. #define QUEUE_QPORTCFG_RESP_QUEUE_ID3_SERVICE_PROFILE_LOSSY 0x0UL
  2240. #define QUEUE_QPORTCFG_RESP_QUEUE_ID3_SERVICE_PROFILE_LOSSLESS 0x1UL
  2241. #define QUEUE_QPORTCFG_RESP_QUEUE_ID3_SERVICE_PROFILE_UNKNOWN 0xffUL
  2242. u8 queue_id4;
  2243. u8 queue_id4_service_profile;
  2244. #define QUEUE_QPORTCFG_RESP_QUEUE_ID4_SERVICE_PROFILE_LOSSY 0x0UL
  2245. #define QUEUE_QPORTCFG_RESP_QUEUE_ID4_SERVICE_PROFILE_LOSSLESS 0x1UL
  2246. #define QUEUE_QPORTCFG_RESP_QUEUE_ID4_SERVICE_PROFILE_UNKNOWN 0xffUL
  2247. u8 queue_id5;
  2248. u8 queue_id5_service_profile;
  2249. #define QUEUE_QPORTCFG_RESP_QUEUE_ID5_SERVICE_PROFILE_LOSSY 0x0UL
  2250. #define QUEUE_QPORTCFG_RESP_QUEUE_ID5_SERVICE_PROFILE_LOSSLESS 0x1UL
  2251. #define QUEUE_QPORTCFG_RESP_QUEUE_ID5_SERVICE_PROFILE_UNKNOWN 0xffUL
  2252. u8 queue_id6;
  2253. u8 queue_id6_service_profile;
  2254. #define QUEUE_QPORTCFG_RESP_QUEUE_ID6_SERVICE_PROFILE_LOSSY 0x0UL
  2255. #define QUEUE_QPORTCFG_RESP_QUEUE_ID6_SERVICE_PROFILE_LOSSLESS 0x1UL
  2256. #define QUEUE_QPORTCFG_RESP_QUEUE_ID6_SERVICE_PROFILE_UNKNOWN 0xffUL
  2257. u8 queue_id7;
  2258. u8 queue_id7_service_profile;
  2259. #define QUEUE_QPORTCFG_RESP_QUEUE_ID7_SERVICE_PROFILE_LOSSY 0x0UL
  2260. #define QUEUE_QPORTCFG_RESP_QUEUE_ID7_SERVICE_PROFILE_LOSSLESS 0x1UL
  2261. #define QUEUE_QPORTCFG_RESP_QUEUE_ID7_SERVICE_PROFILE_UNKNOWN 0xffUL
  2262. u8 valid;
  2263. };
  2264. /* hwrm_queue_cfg */
  2265. /* Input (40 bytes) */
  2266. struct hwrm_queue_cfg_input {
  2267. __le16 req_type;
  2268. __le16 cmpl_ring;
  2269. __le16 seq_id;
  2270. __le16 target_id;
  2271. __le64 resp_addr;
  2272. __le32 flags;
  2273. #define QUEUE_CFG_REQ_FLAGS_PATH_MASK 0x3UL
  2274. #define QUEUE_CFG_REQ_FLAGS_PATH_SFT 0
  2275. #define QUEUE_CFG_REQ_FLAGS_PATH_TX 0x0UL
  2276. #define QUEUE_CFG_REQ_FLAGS_PATH_RX 0x1UL
  2277. #define QUEUE_CFG_REQ_FLAGS_PATH_BIDIR 0x2UL
  2278. #define QUEUE_CFG_REQ_FLAGS_PATH_LAST QUEUE_CFG_REQ_FLAGS_PATH_BIDIR
  2279. __le32 enables;
  2280. #define QUEUE_CFG_REQ_ENABLES_DFLT_LEN 0x1UL
  2281. #define QUEUE_CFG_REQ_ENABLES_SERVICE_PROFILE 0x2UL
  2282. __le32 queue_id;
  2283. __le32 dflt_len;
  2284. u8 service_profile;
  2285. #define QUEUE_CFG_REQ_SERVICE_PROFILE_LOSSY 0x0UL
  2286. #define QUEUE_CFG_REQ_SERVICE_PROFILE_LOSSLESS 0x1UL
  2287. #define QUEUE_CFG_REQ_SERVICE_PROFILE_UNKNOWN 0xffUL
  2288. u8 unused_0[7];
  2289. };
  2290. /* Output (16 bytes) */
  2291. struct hwrm_queue_cfg_output {
  2292. __le16 error_code;
  2293. __le16 req_type;
  2294. __le16 seq_id;
  2295. __le16 resp_len;
  2296. __le32 unused_0;
  2297. u8 unused_1;
  2298. u8 unused_2;
  2299. u8 unused_3;
  2300. u8 valid;
  2301. };
  2302. /* hwrm_queue_pfcenable_qcfg */
  2303. /* Input (24 bytes) */
  2304. struct hwrm_queue_pfcenable_qcfg_input {
  2305. __le16 req_type;
  2306. __le16 cmpl_ring;
  2307. __le16 seq_id;
  2308. __le16 target_id;
  2309. __le64 resp_addr;
  2310. __le16 port_id;
  2311. __le16 unused_0[3];
  2312. };
  2313. /* Output (16 bytes) */
  2314. struct hwrm_queue_pfcenable_qcfg_output {
  2315. __le16 error_code;
  2316. __le16 req_type;
  2317. __le16 seq_id;
  2318. __le16 resp_len;
  2319. __le32 flags;
  2320. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI0_PFC_ENABLED 0x1UL
  2321. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI1_PFC_ENABLED 0x2UL
  2322. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI2_PFC_ENABLED 0x4UL
  2323. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI3_PFC_ENABLED 0x8UL
  2324. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI4_PFC_ENABLED 0x10UL
  2325. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI5_PFC_ENABLED 0x20UL
  2326. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI6_PFC_ENABLED 0x40UL
  2327. #define QUEUE_PFCENABLE_QCFG_RESP_FLAGS_PRI7_PFC_ENABLED 0x80UL
  2328. u8 unused_0;
  2329. u8 unused_1;
  2330. u8 unused_2;
  2331. u8 valid;
  2332. };
  2333. /* hwrm_queue_pfcenable_cfg */
  2334. /* Input (24 bytes) */
  2335. struct hwrm_queue_pfcenable_cfg_input {
  2336. __le16 req_type;
  2337. __le16 cmpl_ring;
  2338. __le16 seq_id;
  2339. __le16 target_id;
  2340. __le64 resp_addr;
  2341. __le32 flags;
  2342. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI0_PFC_ENABLED 0x1UL
  2343. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI1_PFC_ENABLED 0x2UL
  2344. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI2_PFC_ENABLED 0x4UL
  2345. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI3_PFC_ENABLED 0x8UL
  2346. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI4_PFC_ENABLED 0x10UL
  2347. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI5_PFC_ENABLED 0x20UL
  2348. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI6_PFC_ENABLED 0x40UL
  2349. #define QUEUE_PFCENABLE_CFG_REQ_FLAGS_PRI7_PFC_ENABLED 0x80UL
  2350. __le16 port_id;
  2351. __le16 unused_0;
  2352. };
  2353. /* Output (16 bytes) */
  2354. struct hwrm_queue_pfcenable_cfg_output {
  2355. __le16 error_code;
  2356. __le16 req_type;
  2357. __le16 seq_id;
  2358. __le16 resp_len;
  2359. __le32 unused_0;
  2360. u8 unused_1;
  2361. u8 unused_2;
  2362. u8 unused_3;
  2363. u8 valid;
  2364. };
  2365. /* hwrm_queue_pri2cos_qcfg */
  2366. /* Input (24 bytes) */
  2367. struct hwrm_queue_pri2cos_qcfg_input {
  2368. __le16 req_type;
  2369. __le16 cmpl_ring;
  2370. __le16 seq_id;
  2371. __le16 target_id;
  2372. __le64 resp_addr;
  2373. __le32 flags;
  2374. #define QUEUE_PRI2COS_QCFG_REQ_FLAGS_PATH 0x1UL
  2375. #define QUEUE_PRI2COS_QCFG_REQ_FLAGS_PATH_TX (0x0UL << 0)
  2376. #define QUEUE_PRI2COS_QCFG_REQ_FLAGS_PATH_RX (0x1UL << 0)
  2377. #define QUEUE_PRI2COS_QCFG_REQ_FLAGS_PATH_LAST QUEUE_PRI2COS_QCFG_REQ_FLAGS_PATH_RX
  2378. #define QUEUE_PRI2COS_QCFG_REQ_FLAGS_IVLAN 0x2UL
  2379. u8 port_id;
  2380. u8 unused_0[3];
  2381. };
  2382. /* Output (24 bytes) */
  2383. struct hwrm_queue_pri2cos_qcfg_output {
  2384. __le16 error_code;
  2385. __le16 req_type;
  2386. __le16 seq_id;
  2387. __le16 resp_len;
  2388. u8 pri0_cos_queue_id;
  2389. u8 pri1_cos_queue_id;
  2390. u8 pri2_cos_queue_id;
  2391. u8 pri3_cos_queue_id;
  2392. u8 pri4_cos_queue_id;
  2393. u8 pri5_cos_queue_id;
  2394. u8 pri6_cos_queue_id;
  2395. u8 pri7_cos_queue_id;
  2396. u8 queue_cfg_info;
  2397. #define QUEUE_PRI2COS_QCFG_RESP_QUEUE_CFG_INFO_ASYM_CFG 0x1UL
  2398. u8 unused_0;
  2399. __le16 unused_1;
  2400. u8 unused_2;
  2401. u8 unused_3;
  2402. u8 unused_4;
  2403. u8 valid;
  2404. };
  2405. /* hwrm_queue_pri2cos_cfg */
  2406. /* Input (40 bytes) */
  2407. struct hwrm_queue_pri2cos_cfg_input {
  2408. __le16 req_type;
  2409. __le16 cmpl_ring;
  2410. __le16 seq_id;
  2411. __le16 target_id;
  2412. __le64 resp_addr;
  2413. __le32 flags;
  2414. #define QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_MASK 0x3UL
  2415. #define QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_SFT 0
  2416. #define QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_TX (0x0UL << 0)
  2417. #define QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_RX (0x1UL << 0)
  2418. #define QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_BIDIR (0x2UL << 0)
  2419. #define QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_LAST QUEUE_PRI2COS_CFG_REQ_FLAGS_PATH_BIDIR
  2420. #define QUEUE_PRI2COS_CFG_REQ_FLAGS_IVLAN 0x4UL
  2421. __le32 enables;
  2422. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI0_COS_QUEUE_ID 0x1UL
  2423. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI1_COS_QUEUE_ID 0x2UL
  2424. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI2_COS_QUEUE_ID 0x4UL
  2425. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI3_COS_QUEUE_ID 0x8UL
  2426. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI4_COS_QUEUE_ID 0x10UL
  2427. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI5_COS_QUEUE_ID 0x20UL
  2428. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI6_COS_QUEUE_ID 0x40UL
  2429. #define QUEUE_PRI2COS_CFG_REQ_ENABLES_PRI7_COS_QUEUE_ID 0x80UL
  2430. u8 port_id;
  2431. u8 pri0_cos_queue_id;
  2432. u8 pri1_cos_queue_id;
  2433. u8 pri2_cos_queue_id;
  2434. u8 pri3_cos_queue_id;
  2435. u8 pri4_cos_queue_id;
  2436. u8 pri5_cos_queue_id;
  2437. u8 pri6_cos_queue_id;
  2438. u8 pri7_cos_queue_id;
  2439. u8 unused_0[7];
  2440. };
  2441. /* Output (16 bytes) */
  2442. struct hwrm_queue_pri2cos_cfg_output {
  2443. __le16 error_code;
  2444. __le16 req_type;
  2445. __le16 seq_id;
  2446. __le16 resp_len;
  2447. __le32 unused_0;
  2448. u8 unused_1;
  2449. u8 unused_2;
  2450. u8 unused_3;
  2451. u8 valid;
  2452. };
  2453. /* hwrm_queue_cos2bw_qcfg */
  2454. /* Input (24 bytes) */
  2455. struct hwrm_queue_cos2bw_qcfg_input {
  2456. __le16 req_type;
  2457. __le16 cmpl_ring;
  2458. __le16 seq_id;
  2459. __le16 target_id;
  2460. __le64 resp_addr;
  2461. __le16 port_id;
  2462. __le16 unused_0[3];
  2463. };
  2464. /* Output (112 bytes) */
  2465. struct hwrm_queue_cos2bw_qcfg_output {
  2466. __le16 error_code;
  2467. __le16 req_type;
  2468. __le16 seq_id;
  2469. __le16 resp_len;
  2470. u8 queue_id0;
  2471. u8 unused_0;
  2472. __le16 unused_1;
  2473. __le32 queue_id0_min_bw;
  2474. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2475. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_SFT 0
  2476. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_SCALE 0x10000000UL
  2477. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_SCALE_BITS (0x0UL << 28)
  2478. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2479. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_SCALE_BYTES
  2480. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2481. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_SFT 29
  2482. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2483. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2484. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2485. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2486. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2487. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2488. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_INVALID
  2489. __le32 queue_id0_max_bw;
  2490. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2491. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_SFT 0
  2492. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_SCALE 0x10000000UL
  2493. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_SCALE_BITS (0x0UL << 28)
  2494. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2495. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_SCALE_BYTES
  2496. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2497. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_SFT 29
  2498. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2499. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2500. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2501. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2502. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2503. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2504. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_INVALID
  2505. u8 queue_id0_tsa_assign;
  2506. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_TSA_ASSIGN_SP 0x0UL
  2507. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_TSA_ASSIGN_ETS 0x1UL
  2508. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2509. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID0_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2510. u8 queue_id0_pri_lvl;
  2511. u8 queue_id0_bw_weight;
  2512. u8 queue_id1;
  2513. __le32 queue_id1_min_bw;
  2514. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2515. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_SFT 0
  2516. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_SCALE 0x10000000UL
  2517. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_SCALE_BITS (0x0UL << 28)
  2518. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2519. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_SCALE_BYTES
  2520. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2521. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_SFT 29
  2522. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2523. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2524. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2525. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2526. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2527. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2528. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_INVALID
  2529. __le32 queue_id1_max_bw;
  2530. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2531. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_SFT 0
  2532. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_SCALE 0x10000000UL
  2533. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_SCALE_BITS (0x0UL << 28)
  2534. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2535. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_SCALE_BYTES
  2536. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2537. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_SFT 29
  2538. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2539. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2540. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2541. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2542. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2543. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2544. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_INVALID
  2545. u8 queue_id1_tsa_assign;
  2546. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_TSA_ASSIGN_SP 0x0UL
  2547. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_TSA_ASSIGN_ETS 0x1UL
  2548. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2549. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID1_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2550. u8 queue_id1_pri_lvl;
  2551. u8 queue_id1_bw_weight;
  2552. u8 queue_id2;
  2553. __le32 queue_id2_min_bw;
  2554. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2555. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_SFT 0
  2556. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_SCALE 0x10000000UL
  2557. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_SCALE_BITS (0x0UL << 28)
  2558. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2559. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_SCALE_BYTES
  2560. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2561. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_SFT 29
  2562. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2563. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2564. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2565. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2566. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2567. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2568. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_INVALID
  2569. __le32 queue_id2_max_bw;
  2570. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2571. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_SFT 0
  2572. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_SCALE 0x10000000UL
  2573. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_SCALE_BITS (0x0UL << 28)
  2574. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2575. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_SCALE_BYTES
  2576. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2577. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_SFT 29
  2578. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2579. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2580. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2581. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2582. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2583. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2584. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_INVALID
  2585. u8 queue_id2_tsa_assign;
  2586. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_TSA_ASSIGN_SP 0x0UL
  2587. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_TSA_ASSIGN_ETS 0x1UL
  2588. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2589. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID2_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2590. u8 queue_id2_pri_lvl;
  2591. u8 queue_id2_bw_weight;
  2592. u8 queue_id3;
  2593. __le32 queue_id3_min_bw;
  2594. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2595. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_SFT 0
  2596. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_SCALE 0x10000000UL
  2597. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_SCALE_BITS (0x0UL << 28)
  2598. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2599. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_SCALE_BYTES
  2600. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2601. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_SFT 29
  2602. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2603. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2604. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2605. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2606. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2607. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2608. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_INVALID
  2609. __le32 queue_id3_max_bw;
  2610. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2611. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_SFT 0
  2612. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_SCALE 0x10000000UL
  2613. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_SCALE_BITS (0x0UL << 28)
  2614. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2615. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_SCALE_BYTES
  2616. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2617. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_SFT 29
  2618. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2619. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2620. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2621. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2622. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2623. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2624. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_INVALID
  2625. u8 queue_id3_tsa_assign;
  2626. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_TSA_ASSIGN_SP 0x0UL
  2627. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_TSA_ASSIGN_ETS 0x1UL
  2628. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2629. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID3_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2630. u8 queue_id3_pri_lvl;
  2631. u8 queue_id3_bw_weight;
  2632. u8 queue_id4;
  2633. __le32 queue_id4_min_bw;
  2634. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2635. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_SFT 0
  2636. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_SCALE 0x10000000UL
  2637. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_SCALE_BITS (0x0UL << 28)
  2638. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2639. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_SCALE_BYTES
  2640. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2641. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_SFT 29
  2642. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2643. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2644. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2645. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2646. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2647. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2648. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_INVALID
  2649. __le32 queue_id4_max_bw;
  2650. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2651. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_SFT 0
  2652. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_SCALE 0x10000000UL
  2653. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_SCALE_BITS (0x0UL << 28)
  2654. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2655. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_SCALE_BYTES
  2656. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2657. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_SFT 29
  2658. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2659. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2660. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2661. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2662. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2663. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2664. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_INVALID
  2665. u8 queue_id4_tsa_assign;
  2666. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_TSA_ASSIGN_SP 0x0UL
  2667. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_TSA_ASSIGN_ETS 0x1UL
  2668. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2669. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID4_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2670. u8 queue_id4_pri_lvl;
  2671. u8 queue_id4_bw_weight;
  2672. u8 queue_id5;
  2673. __le32 queue_id5_min_bw;
  2674. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2675. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_SFT 0
  2676. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_SCALE 0x10000000UL
  2677. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_SCALE_BITS (0x0UL << 28)
  2678. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2679. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_SCALE_BYTES
  2680. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2681. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_SFT 29
  2682. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2683. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2684. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2685. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2686. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2687. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2688. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_INVALID
  2689. __le32 queue_id5_max_bw;
  2690. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2691. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_SFT 0
  2692. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_SCALE 0x10000000UL
  2693. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_SCALE_BITS (0x0UL << 28)
  2694. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2695. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_SCALE_BYTES
  2696. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2697. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_SFT 29
  2698. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2699. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2700. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2701. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2702. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2703. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2704. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_INVALID
  2705. u8 queue_id5_tsa_assign;
  2706. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_TSA_ASSIGN_SP 0x0UL
  2707. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_TSA_ASSIGN_ETS 0x1UL
  2708. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2709. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID5_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2710. u8 queue_id5_pri_lvl;
  2711. u8 queue_id5_bw_weight;
  2712. u8 queue_id6;
  2713. __le32 queue_id6_min_bw;
  2714. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2715. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_SFT 0
  2716. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_SCALE 0x10000000UL
  2717. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_SCALE_BITS (0x0UL << 28)
  2718. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2719. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_SCALE_BYTES
  2720. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2721. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_SFT 29
  2722. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2723. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2724. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2725. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2726. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2727. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2728. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_INVALID
  2729. __le32 queue_id6_max_bw;
  2730. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2731. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_SFT 0
  2732. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_SCALE 0x10000000UL
  2733. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_SCALE_BITS (0x0UL << 28)
  2734. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2735. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_SCALE_BYTES
  2736. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2737. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_SFT 29
  2738. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2739. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2740. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2741. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2742. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2743. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2744. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_INVALID
  2745. u8 queue_id6_tsa_assign;
  2746. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_TSA_ASSIGN_SP 0x0UL
  2747. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_TSA_ASSIGN_ETS 0x1UL
  2748. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2749. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID6_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2750. u8 queue_id6_pri_lvl;
  2751. u8 queue_id6_bw_weight;
  2752. u8 queue_id7;
  2753. __le32 queue_id7_min_bw;
  2754. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2755. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_SFT 0
  2756. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_SCALE 0x10000000UL
  2757. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_SCALE_BITS (0x0UL << 28)
  2758. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2759. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_SCALE_BYTES
  2760. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2761. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_SFT 29
  2762. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2763. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2764. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2765. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2766. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2767. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2768. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_INVALID
  2769. __le32 queue_id7_max_bw;
  2770. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2771. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_SFT 0
  2772. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_SCALE 0x10000000UL
  2773. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_SCALE_BITS (0x0UL << 28)
  2774. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2775. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_SCALE_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_SCALE_BYTES
  2776. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2777. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_SFT 29
  2778. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2779. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2780. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2781. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2782. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2783. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2784. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_INVALID
  2785. u8 queue_id7_tsa_assign;
  2786. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_TSA_ASSIGN_SP 0x0UL
  2787. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_TSA_ASSIGN_ETS 0x1UL
  2788. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2789. #define QUEUE_COS2BW_QCFG_RESP_QUEUE_ID7_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2790. u8 queue_id7_pri_lvl;
  2791. u8 queue_id7_bw_weight;
  2792. u8 unused_2;
  2793. u8 unused_3;
  2794. u8 unused_4;
  2795. u8 unused_5;
  2796. u8 valid;
  2797. };
  2798. /* hwrm_queue_cos2bw_cfg */
  2799. /* Input (128 bytes) */
  2800. struct hwrm_queue_cos2bw_cfg_input {
  2801. __le16 req_type;
  2802. __le16 cmpl_ring;
  2803. __le16 seq_id;
  2804. __le16 target_id;
  2805. __le64 resp_addr;
  2806. __le32 flags;
  2807. __le32 enables;
  2808. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID0_VALID 0x1UL
  2809. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID1_VALID 0x2UL
  2810. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID2_VALID 0x4UL
  2811. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID3_VALID 0x8UL
  2812. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID4_VALID 0x10UL
  2813. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID5_VALID 0x20UL
  2814. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID6_VALID 0x40UL
  2815. #define QUEUE_COS2BW_CFG_REQ_ENABLES_COS_QUEUE_ID7_VALID 0x80UL
  2816. __le16 port_id;
  2817. u8 queue_id0;
  2818. u8 unused_0;
  2819. __le32 queue_id0_min_bw;
  2820. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2821. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_SFT 0
  2822. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_SCALE 0x10000000UL
  2823. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_SCALE_BITS (0x0UL << 28)
  2824. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2825. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_SCALE_BYTES
  2826. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2827. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_SFT 29
  2828. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2829. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2830. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2831. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2832. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2833. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2834. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MIN_BW_BW_VALUE_UNIT_INVALID
  2835. __le32 queue_id0_max_bw;
  2836. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2837. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_SFT 0
  2838. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_SCALE 0x10000000UL
  2839. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_SCALE_BITS (0x0UL << 28)
  2840. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2841. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_SCALE_BYTES
  2842. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2843. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_SFT 29
  2844. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2845. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2846. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2847. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2848. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2849. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2850. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_MAX_BW_BW_VALUE_UNIT_INVALID
  2851. u8 queue_id0_tsa_assign;
  2852. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_TSA_ASSIGN_SP 0x0UL
  2853. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_TSA_ASSIGN_ETS 0x1UL
  2854. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2855. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID0_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2856. u8 queue_id0_pri_lvl;
  2857. u8 queue_id0_bw_weight;
  2858. u8 queue_id1;
  2859. __le32 queue_id1_min_bw;
  2860. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2861. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_SFT 0
  2862. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_SCALE 0x10000000UL
  2863. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_SCALE_BITS (0x0UL << 28)
  2864. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2865. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_SCALE_BYTES
  2866. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2867. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_SFT 29
  2868. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2869. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2870. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2871. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2872. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2873. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2874. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MIN_BW_BW_VALUE_UNIT_INVALID
  2875. __le32 queue_id1_max_bw;
  2876. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2877. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_SFT 0
  2878. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_SCALE 0x10000000UL
  2879. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_SCALE_BITS (0x0UL << 28)
  2880. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2881. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_SCALE_BYTES
  2882. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2883. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_SFT 29
  2884. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2885. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2886. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2887. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2888. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2889. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2890. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_MAX_BW_BW_VALUE_UNIT_INVALID
  2891. u8 queue_id1_tsa_assign;
  2892. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_TSA_ASSIGN_SP 0x0UL
  2893. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_TSA_ASSIGN_ETS 0x1UL
  2894. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2895. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID1_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2896. u8 queue_id1_pri_lvl;
  2897. u8 queue_id1_bw_weight;
  2898. u8 queue_id2;
  2899. __le32 queue_id2_min_bw;
  2900. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2901. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_SFT 0
  2902. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_SCALE 0x10000000UL
  2903. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_SCALE_BITS (0x0UL << 28)
  2904. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2905. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_SCALE_BYTES
  2906. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2907. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_SFT 29
  2908. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2909. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2910. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2911. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2912. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2913. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2914. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MIN_BW_BW_VALUE_UNIT_INVALID
  2915. __le32 queue_id2_max_bw;
  2916. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2917. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_SFT 0
  2918. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_SCALE 0x10000000UL
  2919. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_SCALE_BITS (0x0UL << 28)
  2920. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2921. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_SCALE_BYTES
  2922. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2923. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_SFT 29
  2924. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2925. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2926. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2927. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2928. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2929. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2930. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_MAX_BW_BW_VALUE_UNIT_INVALID
  2931. u8 queue_id2_tsa_assign;
  2932. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_TSA_ASSIGN_SP 0x0UL
  2933. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_TSA_ASSIGN_ETS 0x1UL
  2934. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2935. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID2_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2936. u8 queue_id2_pri_lvl;
  2937. u8 queue_id2_bw_weight;
  2938. u8 queue_id3;
  2939. __le32 queue_id3_min_bw;
  2940. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2941. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_SFT 0
  2942. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_SCALE 0x10000000UL
  2943. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_SCALE_BITS (0x0UL << 28)
  2944. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2945. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_SCALE_BYTES
  2946. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2947. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_SFT 29
  2948. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2949. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2950. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2951. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2952. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2953. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2954. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MIN_BW_BW_VALUE_UNIT_INVALID
  2955. __le32 queue_id3_max_bw;
  2956. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2957. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_SFT 0
  2958. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_SCALE 0x10000000UL
  2959. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_SCALE_BITS (0x0UL << 28)
  2960. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_SCALE_BYTES (0x1UL << 28)
  2961. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_SCALE_BYTES
  2962. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2963. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_SFT 29
  2964. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2965. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2966. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2967. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2968. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2969. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2970. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_MAX_BW_BW_VALUE_UNIT_INVALID
  2971. u8 queue_id3_tsa_assign;
  2972. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_TSA_ASSIGN_SP 0x0UL
  2973. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_TSA_ASSIGN_ETS 0x1UL
  2974. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  2975. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID3_TSA_ASSIGN_RESERVED_LAST 0xffUL
  2976. u8 queue_id3_pri_lvl;
  2977. u8 queue_id3_bw_weight;
  2978. u8 queue_id4;
  2979. __le32 queue_id4_min_bw;
  2980. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  2981. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_SFT 0
  2982. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_SCALE 0x10000000UL
  2983. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_SCALE_BITS (0x0UL << 28)
  2984. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_SCALE_BYTES (0x1UL << 28)
  2985. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_SCALE_BYTES
  2986. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  2987. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_SFT 29
  2988. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  2989. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  2990. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  2991. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  2992. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  2993. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  2994. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MIN_BW_BW_VALUE_UNIT_INVALID
  2995. __le32 queue_id4_max_bw;
  2996. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  2997. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_SFT 0
  2998. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_SCALE 0x10000000UL
  2999. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_SCALE_BITS (0x0UL << 28)
  3000. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_SCALE_BYTES (0x1UL << 28)
  3001. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_SCALE_BYTES
  3002. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3003. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_SFT 29
  3004. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3005. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3006. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3007. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3008. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3009. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3010. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_MAX_BW_BW_VALUE_UNIT_INVALID
  3011. u8 queue_id4_tsa_assign;
  3012. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_TSA_ASSIGN_SP 0x0UL
  3013. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_TSA_ASSIGN_ETS 0x1UL
  3014. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  3015. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID4_TSA_ASSIGN_RESERVED_LAST 0xffUL
  3016. u8 queue_id4_pri_lvl;
  3017. u8 queue_id4_bw_weight;
  3018. u8 queue_id5;
  3019. __le32 queue_id5_min_bw;
  3020. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  3021. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_SFT 0
  3022. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_SCALE 0x10000000UL
  3023. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_SCALE_BITS (0x0UL << 28)
  3024. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_SCALE_BYTES (0x1UL << 28)
  3025. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_SCALE_BYTES
  3026. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3027. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_SFT 29
  3028. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3029. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3030. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3031. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3032. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3033. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3034. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MIN_BW_BW_VALUE_UNIT_INVALID
  3035. __le32 queue_id5_max_bw;
  3036. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  3037. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_SFT 0
  3038. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_SCALE 0x10000000UL
  3039. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_SCALE_BITS (0x0UL << 28)
  3040. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_SCALE_BYTES (0x1UL << 28)
  3041. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_SCALE_BYTES
  3042. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3043. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_SFT 29
  3044. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3045. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3046. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3047. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3048. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3049. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3050. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_MAX_BW_BW_VALUE_UNIT_INVALID
  3051. u8 queue_id5_tsa_assign;
  3052. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_TSA_ASSIGN_SP 0x0UL
  3053. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_TSA_ASSIGN_ETS 0x1UL
  3054. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  3055. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID5_TSA_ASSIGN_RESERVED_LAST 0xffUL
  3056. u8 queue_id5_pri_lvl;
  3057. u8 queue_id5_bw_weight;
  3058. u8 queue_id6;
  3059. __le32 queue_id6_min_bw;
  3060. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  3061. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_SFT 0
  3062. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_SCALE 0x10000000UL
  3063. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_SCALE_BITS (0x0UL << 28)
  3064. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_SCALE_BYTES (0x1UL << 28)
  3065. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_SCALE_BYTES
  3066. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3067. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_SFT 29
  3068. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3069. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3070. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3071. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3072. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3073. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3074. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MIN_BW_BW_VALUE_UNIT_INVALID
  3075. __le32 queue_id6_max_bw;
  3076. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  3077. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_SFT 0
  3078. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_SCALE 0x10000000UL
  3079. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_SCALE_BITS (0x0UL << 28)
  3080. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_SCALE_BYTES (0x1UL << 28)
  3081. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_SCALE_BYTES
  3082. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3083. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_SFT 29
  3084. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3085. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3086. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3087. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3088. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3089. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3090. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_MAX_BW_BW_VALUE_UNIT_INVALID
  3091. u8 queue_id6_tsa_assign;
  3092. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_TSA_ASSIGN_SP 0x0UL
  3093. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_TSA_ASSIGN_ETS 0x1UL
  3094. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  3095. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID6_TSA_ASSIGN_RESERVED_LAST 0xffUL
  3096. u8 queue_id6_pri_lvl;
  3097. u8 queue_id6_bw_weight;
  3098. u8 queue_id7;
  3099. __le32 queue_id7_min_bw;
  3100. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_MASK 0xfffffffUL
  3101. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_SFT 0
  3102. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_SCALE 0x10000000UL
  3103. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_SCALE_BITS (0x0UL << 28)
  3104. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_SCALE_BYTES (0x1UL << 28)
  3105. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_SCALE_BYTES
  3106. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3107. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_SFT 29
  3108. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3109. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3110. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3111. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3112. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3113. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3114. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MIN_BW_BW_VALUE_UNIT_INVALID
  3115. __le32 queue_id7_max_bw;
  3116. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  3117. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_SFT 0
  3118. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_SCALE 0x10000000UL
  3119. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_SCALE_BITS (0x0UL << 28)
  3120. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_SCALE_BYTES (0x1UL << 28)
  3121. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_SCALE_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_SCALE_BYTES
  3122. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3123. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_SFT 29
  3124. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3125. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3126. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3127. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3128. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3129. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3130. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_LAST QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_MAX_BW_BW_VALUE_UNIT_INVALID
  3131. u8 queue_id7_tsa_assign;
  3132. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_TSA_ASSIGN_SP 0x0UL
  3133. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_TSA_ASSIGN_ETS 0x1UL
  3134. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_TSA_ASSIGN_RESERVED_FIRST 0x2UL
  3135. #define QUEUE_COS2BW_CFG_REQ_QUEUE_ID7_TSA_ASSIGN_RESERVED_LAST 0xffUL
  3136. u8 queue_id7_pri_lvl;
  3137. u8 queue_id7_bw_weight;
  3138. u8 unused_1[5];
  3139. };
  3140. /* Output (16 bytes) */
  3141. struct hwrm_queue_cos2bw_cfg_output {
  3142. __le16 error_code;
  3143. __le16 req_type;
  3144. __le16 seq_id;
  3145. __le16 resp_len;
  3146. __le32 unused_0;
  3147. u8 unused_1;
  3148. u8 unused_2;
  3149. u8 unused_3;
  3150. u8 valid;
  3151. };
  3152. /* hwrm_queue_dscp_qcaps */
  3153. /* Input (24 bytes) */
  3154. struct hwrm_queue_dscp_qcaps_input {
  3155. __le16 req_type;
  3156. __le16 cmpl_ring;
  3157. __le16 seq_id;
  3158. __le16 target_id;
  3159. __le64 resp_addr;
  3160. u8 port_id;
  3161. u8 unused_0[7];
  3162. };
  3163. /* Output (16 bytes) */
  3164. struct hwrm_queue_dscp_qcaps_output {
  3165. __le16 error_code;
  3166. __le16 req_type;
  3167. __le16 seq_id;
  3168. __le16 resp_len;
  3169. u8 num_dscp_bits;
  3170. u8 unused_0;
  3171. __le16 max_entries;
  3172. u8 unused_1;
  3173. u8 unused_2;
  3174. u8 unused_3;
  3175. u8 valid;
  3176. };
  3177. /* hwrm_queue_dscp2pri_qcfg */
  3178. /* Input (32 bytes) */
  3179. struct hwrm_queue_dscp2pri_qcfg_input {
  3180. __le16 req_type;
  3181. __le16 cmpl_ring;
  3182. __le16 seq_id;
  3183. __le16 target_id;
  3184. __le64 resp_addr;
  3185. __le64 dest_data_addr;
  3186. u8 port_id;
  3187. u8 unused_0;
  3188. __le16 dest_data_buffer_size;
  3189. __le32 unused_1;
  3190. };
  3191. /* Output (16 bytes) */
  3192. struct hwrm_queue_dscp2pri_qcfg_output {
  3193. __le16 error_code;
  3194. __le16 req_type;
  3195. __le16 seq_id;
  3196. __le16 resp_len;
  3197. __le16 entry_cnt;
  3198. u8 default_pri;
  3199. u8 unused_0;
  3200. u8 unused_1;
  3201. u8 unused_2;
  3202. u8 unused_3;
  3203. u8 valid;
  3204. };
  3205. /* hwrm_queue_dscp2pri_cfg */
  3206. /* Input (40 bytes) */
  3207. struct hwrm_queue_dscp2pri_cfg_input {
  3208. __le16 req_type;
  3209. __le16 cmpl_ring;
  3210. __le16 seq_id;
  3211. __le16 target_id;
  3212. __le64 resp_addr;
  3213. __le64 src_data_addr;
  3214. __le32 flags;
  3215. #define QUEUE_DSCP2PRI_CFG_REQ_FLAGS_USE_HW_DEFAULT_PRI 0x1UL
  3216. __le32 enables;
  3217. #define QUEUE_DSCP2PRI_CFG_REQ_ENABLES_DEFAULT_PRI 0x1UL
  3218. u8 port_id;
  3219. u8 default_pri;
  3220. __le16 entry_cnt;
  3221. __le32 unused_0;
  3222. };
  3223. /* Output (16 bytes) */
  3224. struct hwrm_queue_dscp2pri_cfg_output {
  3225. __le16 error_code;
  3226. __le16 req_type;
  3227. __le16 seq_id;
  3228. __le16 resp_len;
  3229. __le32 unused_0;
  3230. u8 unused_1;
  3231. u8 unused_2;
  3232. u8 unused_3;
  3233. u8 valid;
  3234. };
  3235. /* hwrm_vnic_alloc */
  3236. /* Input (24 bytes) */
  3237. struct hwrm_vnic_alloc_input {
  3238. __le16 req_type;
  3239. __le16 cmpl_ring;
  3240. __le16 seq_id;
  3241. __le16 target_id;
  3242. __le64 resp_addr;
  3243. __le32 flags;
  3244. #define VNIC_ALLOC_REQ_FLAGS_DEFAULT 0x1UL
  3245. __le32 unused_0;
  3246. };
  3247. /* Output (16 bytes) */
  3248. struct hwrm_vnic_alloc_output {
  3249. __le16 error_code;
  3250. __le16 req_type;
  3251. __le16 seq_id;
  3252. __le16 resp_len;
  3253. __le32 vnic_id;
  3254. u8 unused_0;
  3255. u8 unused_1;
  3256. u8 unused_2;
  3257. u8 valid;
  3258. };
  3259. /* hwrm_vnic_free */
  3260. /* Input (24 bytes) */
  3261. struct hwrm_vnic_free_input {
  3262. __le16 req_type;
  3263. __le16 cmpl_ring;
  3264. __le16 seq_id;
  3265. __le16 target_id;
  3266. __le64 resp_addr;
  3267. __le32 vnic_id;
  3268. __le32 unused_0;
  3269. };
  3270. /* Output (16 bytes) */
  3271. struct hwrm_vnic_free_output {
  3272. __le16 error_code;
  3273. __le16 req_type;
  3274. __le16 seq_id;
  3275. __le16 resp_len;
  3276. __le32 unused_0;
  3277. u8 unused_1;
  3278. u8 unused_2;
  3279. u8 unused_3;
  3280. u8 valid;
  3281. };
  3282. /* hwrm_vnic_cfg */
  3283. /* Input (40 bytes) */
  3284. struct hwrm_vnic_cfg_input {
  3285. __le16 req_type;
  3286. __le16 cmpl_ring;
  3287. __le16 seq_id;
  3288. __le16 target_id;
  3289. __le64 resp_addr;
  3290. __le32 flags;
  3291. #define VNIC_CFG_REQ_FLAGS_DEFAULT 0x1UL
  3292. #define VNIC_CFG_REQ_FLAGS_VLAN_STRIP_MODE 0x2UL
  3293. #define VNIC_CFG_REQ_FLAGS_BD_STALL_MODE 0x4UL
  3294. #define VNIC_CFG_REQ_FLAGS_ROCE_DUAL_VNIC_MODE 0x8UL
  3295. #define VNIC_CFG_REQ_FLAGS_ROCE_ONLY_VNIC_MODE 0x10UL
  3296. #define VNIC_CFG_REQ_FLAGS_RSS_DFLT_CR_MODE 0x20UL
  3297. __le32 enables;
  3298. #define VNIC_CFG_REQ_ENABLES_DFLT_RING_GRP 0x1UL
  3299. #define VNIC_CFG_REQ_ENABLES_RSS_RULE 0x2UL
  3300. #define VNIC_CFG_REQ_ENABLES_COS_RULE 0x4UL
  3301. #define VNIC_CFG_REQ_ENABLES_LB_RULE 0x8UL
  3302. #define VNIC_CFG_REQ_ENABLES_MRU 0x10UL
  3303. __le16 vnic_id;
  3304. __le16 dflt_ring_grp;
  3305. __le16 rss_rule;
  3306. __le16 cos_rule;
  3307. __le16 lb_rule;
  3308. __le16 mru;
  3309. __le32 unused_0;
  3310. };
  3311. /* Output (16 bytes) */
  3312. struct hwrm_vnic_cfg_output {
  3313. __le16 error_code;
  3314. __le16 req_type;
  3315. __le16 seq_id;
  3316. __le16 resp_len;
  3317. __le32 unused_0;
  3318. u8 unused_1;
  3319. u8 unused_2;
  3320. u8 unused_3;
  3321. u8 valid;
  3322. };
  3323. /* hwrm_vnic_qcaps */
  3324. /* Input (24 bytes) */
  3325. struct hwrm_vnic_qcaps_input {
  3326. __le16 req_type;
  3327. __le16 cmpl_ring;
  3328. __le16 seq_id;
  3329. __le16 target_id;
  3330. __le64 resp_addr;
  3331. __le32 enables;
  3332. __le32 unused_0;
  3333. };
  3334. /* Output (24 bytes) */
  3335. struct hwrm_vnic_qcaps_output {
  3336. __le16 error_code;
  3337. __le16 req_type;
  3338. __le16 seq_id;
  3339. __le16 resp_len;
  3340. __le16 mru;
  3341. u8 unused_0;
  3342. u8 unused_1;
  3343. __le32 flags;
  3344. #define VNIC_QCAPS_RESP_FLAGS_UNUSED 0x1UL
  3345. #define VNIC_QCAPS_RESP_FLAGS_VLAN_STRIP_CAP 0x2UL
  3346. #define VNIC_QCAPS_RESP_FLAGS_BD_STALL_CAP 0x4UL
  3347. #define VNIC_QCAPS_RESP_FLAGS_ROCE_DUAL_VNIC_CAP 0x8UL
  3348. #define VNIC_QCAPS_RESP_FLAGS_ROCE_ONLY_VNIC_CAP 0x10UL
  3349. #define VNIC_QCAPS_RESP_FLAGS_RSS_DFLT_CR_CAP 0x20UL
  3350. __le32 unused_2;
  3351. u8 unused_3;
  3352. u8 unused_4;
  3353. u8 unused_5;
  3354. u8 valid;
  3355. };
  3356. /* hwrm_vnic_tpa_cfg */
  3357. /* Input (40 bytes) */
  3358. struct hwrm_vnic_tpa_cfg_input {
  3359. __le16 req_type;
  3360. __le16 cmpl_ring;
  3361. __le16 seq_id;
  3362. __le16 target_id;
  3363. __le64 resp_addr;
  3364. __le32 flags;
  3365. #define VNIC_TPA_CFG_REQ_FLAGS_TPA 0x1UL
  3366. #define VNIC_TPA_CFG_REQ_FLAGS_ENCAP_TPA 0x2UL
  3367. #define VNIC_TPA_CFG_REQ_FLAGS_RSC_WND_UPDATE 0x4UL
  3368. #define VNIC_TPA_CFG_REQ_FLAGS_GRO 0x8UL
  3369. #define VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_ECN 0x10UL
  3370. #define VNIC_TPA_CFG_REQ_FLAGS_AGG_WITH_SAME_GRE_SEQ 0x20UL
  3371. #define VNIC_TPA_CFG_REQ_FLAGS_GRO_IPID_CHECK 0x40UL
  3372. #define VNIC_TPA_CFG_REQ_FLAGS_GRO_TTL_CHECK 0x80UL
  3373. __le32 enables;
  3374. #define VNIC_TPA_CFG_REQ_ENABLES_MAX_AGG_SEGS 0x1UL
  3375. #define VNIC_TPA_CFG_REQ_ENABLES_MAX_AGGS 0x2UL
  3376. #define VNIC_TPA_CFG_REQ_ENABLES_MAX_AGG_TIMER 0x4UL
  3377. #define VNIC_TPA_CFG_REQ_ENABLES_MIN_AGG_LEN 0x8UL
  3378. __le16 vnic_id;
  3379. __le16 max_agg_segs;
  3380. #define VNIC_TPA_CFG_REQ_MAX_AGG_SEGS_1 0x0UL
  3381. #define VNIC_TPA_CFG_REQ_MAX_AGG_SEGS_2 0x1UL
  3382. #define VNIC_TPA_CFG_REQ_MAX_AGG_SEGS_4 0x2UL
  3383. #define VNIC_TPA_CFG_REQ_MAX_AGG_SEGS_8 0x3UL
  3384. #define VNIC_TPA_CFG_REQ_MAX_AGG_SEGS_MAX 0x1fUL
  3385. __le16 max_aggs;
  3386. #define VNIC_TPA_CFG_REQ_MAX_AGGS_1 0x0UL
  3387. #define VNIC_TPA_CFG_REQ_MAX_AGGS_2 0x1UL
  3388. #define VNIC_TPA_CFG_REQ_MAX_AGGS_4 0x2UL
  3389. #define VNIC_TPA_CFG_REQ_MAX_AGGS_8 0x3UL
  3390. #define VNIC_TPA_CFG_REQ_MAX_AGGS_16 0x4UL
  3391. #define VNIC_TPA_CFG_REQ_MAX_AGGS_MAX 0x7UL
  3392. u8 unused_0;
  3393. u8 unused_1;
  3394. __le32 max_agg_timer;
  3395. __le32 min_agg_len;
  3396. };
  3397. /* Output (16 bytes) */
  3398. struct hwrm_vnic_tpa_cfg_output {
  3399. __le16 error_code;
  3400. __le16 req_type;
  3401. __le16 seq_id;
  3402. __le16 resp_len;
  3403. __le32 unused_0;
  3404. u8 unused_1;
  3405. u8 unused_2;
  3406. u8 unused_3;
  3407. u8 valid;
  3408. };
  3409. /* hwrm_vnic_rss_cfg */
  3410. /* Input (48 bytes) */
  3411. struct hwrm_vnic_rss_cfg_input {
  3412. __le16 req_type;
  3413. __le16 cmpl_ring;
  3414. __le16 seq_id;
  3415. __le16 target_id;
  3416. __le64 resp_addr;
  3417. __le32 hash_type;
  3418. #define VNIC_RSS_CFG_REQ_HASH_TYPE_IPV4 0x1UL
  3419. #define VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV4 0x2UL
  3420. #define VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV4 0x4UL
  3421. #define VNIC_RSS_CFG_REQ_HASH_TYPE_IPV6 0x8UL
  3422. #define VNIC_RSS_CFG_REQ_HASH_TYPE_TCP_IPV6 0x10UL
  3423. #define VNIC_RSS_CFG_REQ_HASH_TYPE_UDP_IPV6 0x20UL
  3424. __le32 unused_0;
  3425. __le64 ring_grp_tbl_addr;
  3426. __le64 hash_key_tbl_addr;
  3427. __le16 rss_ctx_idx;
  3428. __le16 unused_1[3];
  3429. };
  3430. /* Output (16 bytes) */
  3431. struct hwrm_vnic_rss_cfg_output {
  3432. __le16 error_code;
  3433. __le16 req_type;
  3434. __le16 seq_id;
  3435. __le16 resp_len;
  3436. __le32 unused_0;
  3437. u8 unused_1;
  3438. u8 unused_2;
  3439. u8 unused_3;
  3440. u8 valid;
  3441. };
  3442. /* hwrm_vnic_plcmodes_cfg */
  3443. /* Input (40 bytes) */
  3444. struct hwrm_vnic_plcmodes_cfg_input {
  3445. __le16 req_type;
  3446. __le16 cmpl_ring;
  3447. __le16 seq_id;
  3448. __le16 target_id;
  3449. __le64 resp_addr;
  3450. __le32 flags;
  3451. #define VNIC_PLCMODES_CFG_REQ_FLAGS_REGULAR_PLACEMENT 0x1UL
  3452. #define VNIC_PLCMODES_CFG_REQ_FLAGS_JUMBO_PLACEMENT 0x2UL
  3453. #define VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV4 0x4UL
  3454. #define VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_IPV6 0x8UL
  3455. #define VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_FCOE 0x10UL
  3456. #define VNIC_PLCMODES_CFG_REQ_FLAGS_HDS_ROCE 0x20UL
  3457. __le32 enables;
  3458. #define VNIC_PLCMODES_CFG_REQ_ENABLES_JUMBO_THRESH_VALID 0x1UL
  3459. #define VNIC_PLCMODES_CFG_REQ_ENABLES_HDS_OFFSET_VALID 0x2UL
  3460. #define VNIC_PLCMODES_CFG_REQ_ENABLES_HDS_THRESHOLD_VALID 0x4UL
  3461. __le32 vnic_id;
  3462. __le16 jumbo_thresh;
  3463. __le16 hds_offset;
  3464. __le16 hds_threshold;
  3465. __le16 unused_0[3];
  3466. };
  3467. /* Output (16 bytes) */
  3468. struct hwrm_vnic_plcmodes_cfg_output {
  3469. __le16 error_code;
  3470. __le16 req_type;
  3471. __le16 seq_id;
  3472. __le16 resp_len;
  3473. __le32 unused_0;
  3474. u8 unused_1;
  3475. u8 unused_2;
  3476. u8 unused_3;
  3477. u8 valid;
  3478. };
  3479. /* hwrm_vnic_rss_cos_lb_ctx_alloc */
  3480. /* Input (16 bytes) */
  3481. struct hwrm_vnic_rss_cos_lb_ctx_alloc_input {
  3482. __le16 req_type;
  3483. __le16 cmpl_ring;
  3484. __le16 seq_id;
  3485. __le16 target_id;
  3486. __le64 resp_addr;
  3487. };
  3488. /* Output (16 bytes) */
  3489. struct hwrm_vnic_rss_cos_lb_ctx_alloc_output {
  3490. __le16 error_code;
  3491. __le16 req_type;
  3492. __le16 seq_id;
  3493. __le16 resp_len;
  3494. __le16 rss_cos_lb_ctx_id;
  3495. u8 unused_0;
  3496. u8 unused_1;
  3497. u8 unused_2;
  3498. u8 unused_3;
  3499. u8 unused_4;
  3500. u8 valid;
  3501. };
  3502. /* hwrm_vnic_rss_cos_lb_ctx_free */
  3503. /* Input (24 bytes) */
  3504. struct hwrm_vnic_rss_cos_lb_ctx_free_input {
  3505. __le16 req_type;
  3506. __le16 cmpl_ring;
  3507. __le16 seq_id;
  3508. __le16 target_id;
  3509. __le64 resp_addr;
  3510. __le16 rss_cos_lb_ctx_id;
  3511. __le16 unused_0[3];
  3512. };
  3513. /* Output (16 bytes) */
  3514. struct hwrm_vnic_rss_cos_lb_ctx_free_output {
  3515. __le16 error_code;
  3516. __le16 req_type;
  3517. __le16 seq_id;
  3518. __le16 resp_len;
  3519. __le32 unused_0;
  3520. u8 unused_1;
  3521. u8 unused_2;
  3522. u8 unused_3;
  3523. u8 valid;
  3524. };
  3525. /* hwrm_ring_alloc */
  3526. /* Input (80 bytes) */
  3527. struct hwrm_ring_alloc_input {
  3528. __le16 req_type;
  3529. __le16 cmpl_ring;
  3530. __le16 seq_id;
  3531. __le16 target_id;
  3532. __le64 resp_addr;
  3533. __le32 enables;
  3534. #define RING_ALLOC_REQ_ENABLES_RESERVED1 0x1UL
  3535. #define RING_ALLOC_REQ_ENABLES_RING_ARB_CFG 0x2UL
  3536. #define RING_ALLOC_REQ_ENABLES_RESERVED3 0x4UL
  3537. #define RING_ALLOC_REQ_ENABLES_STAT_CTX_ID_VALID 0x8UL
  3538. #define RING_ALLOC_REQ_ENABLES_RESERVED4 0x10UL
  3539. #define RING_ALLOC_REQ_ENABLES_MAX_BW_VALID 0x20UL
  3540. u8 ring_type;
  3541. #define RING_ALLOC_REQ_RING_TYPE_L2_CMPL 0x0UL
  3542. #define RING_ALLOC_REQ_RING_TYPE_TX 0x1UL
  3543. #define RING_ALLOC_REQ_RING_TYPE_RX 0x2UL
  3544. #define RING_ALLOC_REQ_RING_TYPE_ROCE_CMPL 0x3UL
  3545. u8 unused_0;
  3546. __le16 unused_1;
  3547. __le64 page_tbl_addr;
  3548. __le32 fbo;
  3549. u8 page_size;
  3550. u8 page_tbl_depth;
  3551. u8 unused_2;
  3552. u8 unused_3;
  3553. __le32 length;
  3554. __le16 logical_id;
  3555. __le16 cmpl_ring_id;
  3556. __le16 queue_id;
  3557. u8 unused_4;
  3558. u8 unused_5;
  3559. __le32 reserved1;
  3560. __le16 ring_arb_cfg;
  3561. #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_MASK 0xfUL
  3562. #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_SFT 0
  3563. #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_SP (0x1UL << 0)
  3564. #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_WFQ (0x2UL << 0)
  3565. #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_LAST RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_WFQ
  3566. #define RING_ALLOC_REQ_RING_ARB_CFG_RSVD_MASK 0xf0UL
  3567. #define RING_ALLOC_REQ_RING_ARB_CFG_RSVD_SFT 4
  3568. #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_PARAM_MASK 0xff00UL
  3569. #define RING_ALLOC_REQ_RING_ARB_CFG_ARB_POLICY_PARAM_SFT 8
  3570. u8 unused_6;
  3571. u8 unused_7;
  3572. __le32 reserved3;
  3573. __le32 stat_ctx_id;
  3574. __le32 reserved4;
  3575. __le32 max_bw;
  3576. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_MASK 0xfffffffUL
  3577. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_SFT 0
  3578. #define RING_ALLOC_REQ_MAX_BW_SCALE 0x10000000UL
  3579. #define RING_ALLOC_REQ_MAX_BW_SCALE_BITS (0x0UL << 28)
  3580. #define RING_ALLOC_REQ_MAX_BW_SCALE_BYTES (0x1UL << 28)
  3581. #define RING_ALLOC_REQ_MAX_BW_SCALE_LAST RING_ALLOC_REQ_MAX_BW_SCALE_BYTES
  3582. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_MASK 0xe0000000UL
  3583. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_SFT 29
  3584. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_MEGA (0x0UL << 29)
  3585. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_KILO (0x2UL << 29)
  3586. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_BASE (0x4UL << 29)
  3587. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_GIGA (0x6UL << 29)
  3588. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_PERCENT1_100 (0x1UL << 29)
  3589. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_INVALID (0x7UL << 29)
  3590. #define RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_LAST RING_ALLOC_REQ_MAX_BW_BW_VALUE_UNIT_INVALID
  3591. u8 int_mode;
  3592. #define RING_ALLOC_REQ_INT_MODE_LEGACY 0x0UL
  3593. #define RING_ALLOC_REQ_INT_MODE_RSVD 0x1UL
  3594. #define RING_ALLOC_REQ_INT_MODE_MSIX 0x2UL
  3595. #define RING_ALLOC_REQ_INT_MODE_POLL 0x3UL
  3596. u8 unused_8[3];
  3597. };
  3598. /* Output (16 bytes) */
  3599. struct hwrm_ring_alloc_output {
  3600. __le16 error_code;
  3601. __le16 req_type;
  3602. __le16 seq_id;
  3603. __le16 resp_len;
  3604. __le16 ring_id;
  3605. __le16 logical_ring_id;
  3606. u8 unused_0;
  3607. u8 unused_1;
  3608. u8 unused_2;
  3609. u8 valid;
  3610. };
  3611. /* hwrm_ring_free */
  3612. /* Input (24 bytes) */
  3613. struct hwrm_ring_free_input {
  3614. __le16 req_type;
  3615. __le16 cmpl_ring;
  3616. __le16 seq_id;
  3617. __le16 target_id;
  3618. __le64 resp_addr;
  3619. u8 ring_type;
  3620. #define RING_FREE_REQ_RING_TYPE_L2_CMPL 0x0UL
  3621. #define RING_FREE_REQ_RING_TYPE_TX 0x1UL
  3622. #define RING_FREE_REQ_RING_TYPE_RX 0x2UL
  3623. #define RING_FREE_REQ_RING_TYPE_ROCE_CMPL 0x3UL
  3624. u8 unused_0;
  3625. __le16 ring_id;
  3626. __le32 unused_1;
  3627. };
  3628. /* Output (16 bytes) */
  3629. struct hwrm_ring_free_output {
  3630. __le16 error_code;
  3631. __le16 req_type;
  3632. __le16 seq_id;
  3633. __le16 resp_len;
  3634. __le32 unused_0;
  3635. u8 unused_1;
  3636. u8 unused_2;
  3637. u8 unused_3;
  3638. u8 valid;
  3639. };
  3640. /* hwrm_ring_cmpl_ring_qaggint_params */
  3641. /* Input (24 bytes) */
  3642. struct hwrm_ring_cmpl_ring_qaggint_params_input {
  3643. __le16 req_type;
  3644. __le16 cmpl_ring;
  3645. __le16 seq_id;
  3646. __le16 target_id;
  3647. __le64 resp_addr;
  3648. __le16 ring_id;
  3649. __le16 unused_0[3];
  3650. };
  3651. /* Output (32 bytes) */
  3652. struct hwrm_ring_cmpl_ring_qaggint_params_output {
  3653. __le16 error_code;
  3654. __le16 req_type;
  3655. __le16 seq_id;
  3656. __le16 resp_len;
  3657. __le16 flags;
  3658. #define RING_CMPL_RING_QAGGINT_PARAMS_RESP_FLAGS_TIMER_RESET 0x1UL
  3659. #define RING_CMPL_RING_QAGGINT_PARAMS_RESP_FLAGS_RING_IDLE 0x2UL
  3660. __le16 num_cmpl_dma_aggr;
  3661. __le16 num_cmpl_dma_aggr_during_int;
  3662. __le16 cmpl_aggr_dma_tmr;
  3663. __le16 cmpl_aggr_dma_tmr_during_int;
  3664. __le16 int_lat_tmr_min;
  3665. __le16 int_lat_tmr_max;
  3666. __le16 num_cmpl_aggr_int;
  3667. __le32 unused_0;
  3668. u8 unused_1;
  3669. u8 unused_2;
  3670. u8 unused_3;
  3671. u8 valid;
  3672. };
  3673. /* hwrm_ring_cmpl_ring_cfg_aggint_params */
  3674. /* Input (40 bytes) */
  3675. struct hwrm_ring_cmpl_ring_cfg_aggint_params_input {
  3676. __le16 req_type;
  3677. __le16 cmpl_ring;
  3678. __le16 seq_id;
  3679. __le16 target_id;
  3680. __le64 resp_addr;
  3681. __le16 ring_id;
  3682. __le16 flags;
  3683. #define RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_TIMER_RESET 0x1UL
  3684. #define RING_CMPL_RING_CFG_AGGINT_PARAMS_REQ_FLAGS_RING_IDLE 0x2UL
  3685. __le16 num_cmpl_dma_aggr;
  3686. __le16 num_cmpl_dma_aggr_during_int;
  3687. __le16 cmpl_aggr_dma_tmr;
  3688. __le16 cmpl_aggr_dma_tmr_during_int;
  3689. __le16 int_lat_tmr_min;
  3690. __le16 int_lat_tmr_max;
  3691. __le16 num_cmpl_aggr_int;
  3692. __le16 unused_0[3];
  3693. };
  3694. /* Output (16 bytes) */
  3695. struct hwrm_ring_cmpl_ring_cfg_aggint_params_output {
  3696. __le16 error_code;
  3697. __le16 req_type;
  3698. __le16 seq_id;
  3699. __le16 resp_len;
  3700. __le32 unused_0;
  3701. u8 unused_1;
  3702. u8 unused_2;
  3703. u8 unused_3;
  3704. u8 valid;
  3705. };
  3706. /* hwrm_ring_reset */
  3707. /* Input (24 bytes) */
  3708. struct hwrm_ring_reset_input {
  3709. __le16 req_type;
  3710. __le16 cmpl_ring;
  3711. __le16 seq_id;
  3712. __le16 target_id;
  3713. __le64 resp_addr;
  3714. u8 ring_type;
  3715. #define RING_RESET_REQ_RING_TYPE_L2_CMPL 0x0UL
  3716. #define RING_RESET_REQ_RING_TYPE_TX 0x1UL
  3717. #define RING_RESET_REQ_RING_TYPE_RX 0x2UL
  3718. #define RING_RESET_REQ_RING_TYPE_ROCE_CMPL 0x3UL
  3719. u8 unused_0;
  3720. __le16 ring_id;
  3721. __le32 unused_1;
  3722. };
  3723. /* Output (16 bytes) */
  3724. struct hwrm_ring_reset_output {
  3725. __le16 error_code;
  3726. __le16 req_type;
  3727. __le16 seq_id;
  3728. __le16 resp_len;
  3729. __le32 unused_0;
  3730. u8 unused_1;
  3731. u8 unused_2;
  3732. u8 unused_3;
  3733. u8 valid;
  3734. };
  3735. /* hwrm_ring_grp_alloc */
  3736. /* Input (24 bytes) */
  3737. struct hwrm_ring_grp_alloc_input {
  3738. __le16 req_type;
  3739. __le16 cmpl_ring;
  3740. __le16 seq_id;
  3741. __le16 target_id;
  3742. __le64 resp_addr;
  3743. __le16 cr;
  3744. __le16 rr;
  3745. __le16 ar;
  3746. __le16 sc;
  3747. };
  3748. /* Output (16 bytes) */
  3749. struct hwrm_ring_grp_alloc_output {
  3750. __le16 error_code;
  3751. __le16 req_type;
  3752. __le16 seq_id;
  3753. __le16 resp_len;
  3754. __le32 ring_group_id;
  3755. u8 unused_0;
  3756. u8 unused_1;
  3757. u8 unused_2;
  3758. u8 valid;
  3759. };
  3760. /* hwrm_ring_grp_free */
  3761. /* Input (24 bytes) */
  3762. struct hwrm_ring_grp_free_input {
  3763. __le16 req_type;
  3764. __le16 cmpl_ring;
  3765. __le16 seq_id;
  3766. __le16 target_id;
  3767. __le64 resp_addr;
  3768. __le32 ring_group_id;
  3769. __le32 unused_0;
  3770. };
  3771. /* Output (16 bytes) */
  3772. struct hwrm_ring_grp_free_output {
  3773. __le16 error_code;
  3774. __le16 req_type;
  3775. __le16 seq_id;
  3776. __le16 resp_len;
  3777. __le32 unused_0;
  3778. u8 unused_1;
  3779. u8 unused_2;
  3780. u8 unused_3;
  3781. u8 valid;
  3782. };
  3783. /* hwrm_cfa_l2_filter_alloc */
  3784. /* Input (96 bytes) */
  3785. struct hwrm_cfa_l2_filter_alloc_input {
  3786. __le16 req_type;
  3787. __le16 cmpl_ring;
  3788. __le16 seq_id;
  3789. __le16 target_id;
  3790. __le64 resp_addr;
  3791. __le32 flags;
  3792. #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH 0x1UL
  3793. #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_TX (0x0UL << 0)
  3794. #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_RX (0x1UL << 0)
  3795. #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_LAST CFA_L2_FILTER_ALLOC_REQ_FLAGS_PATH_RX
  3796. #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_LOOPBACK 0x2UL
  3797. #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_DROP 0x4UL
  3798. #define CFA_L2_FILTER_ALLOC_REQ_FLAGS_OUTERMOST 0x8UL
  3799. __le32 enables;
  3800. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR 0x1UL
  3801. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_ADDR_MASK 0x2UL
  3802. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_OVLAN 0x4UL
  3803. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_OVLAN_MASK 0x8UL
  3804. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_IVLAN 0x10UL
  3805. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_L2_IVLAN_MASK 0x20UL
  3806. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_T_L2_ADDR 0x40UL
  3807. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_T_L2_ADDR_MASK 0x80UL
  3808. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_T_L2_OVLAN 0x100UL
  3809. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_T_L2_OVLAN_MASK 0x200UL
  3810. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_T_L2_IVLAN 0x400UL
  3811. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_T_L2_IVLAN_MASK 0x800UL
  3812. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_SRC_TYPE 0x1000UL
  3813. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_SRC_ID 0x2000UL
  3814. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_TUNNEL_TYPE 0x4000UL
  3815. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_DST_ID 0x8000UL
  3816. #define CFA_L2_FILTER_ALLOC_REQ_ENABLES_MIRROR_VNIC_ID 0x10000UL
  3817. u8 l2_addr[6];
  3818. u8 unused_0;
  3819. u8 unused_1;
  3820. u8 l2_addr_mask[6];
  3821. __le16 l2_ovlan;
  3822. __le16 l2_ovlan_mask;
  3823. __le16 l2_ivlan;
  3824. __le16 l2_ivlan_mask;
  3825. u8 unused_2;
  3826. u8 unused_3;
  3827. u8 t_l2_addr[6];
  3828. u8 unused_4;
  3829. u8 unused_5;
  3830. u8 t_l2_addr_mask[6];
  3831. __le16 t_l2_ovlan;
  3832. __le16 t_l2_ovlan_mask;
  3833. __le16 t_l2_ivlan;
  3834. __le16 t_l2_ivlan_mask;
  3835. u8 src_type;
  3836. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_NPORT 0x0UL
  3837. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_PF 0x1UL
  3838. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_VF 0x2UL
  3839. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_VNIC 0x3UL
  3840. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_KONG 0x4UL
  3841. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_APE 0x5UL
  3842. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_BONO 0x6UL
  3843. #define CFA_L2_FILTER_ALLOC_REQ_SRC_TYPE_TANG 0x7UL
  3844. u8 unused_6;
  3845. __le32 src_id;
  3846. u8 tunnel_type;
  3847. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_NONTUNNEL 0x0UL
  3848. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_VXLAN 0x1UL
  3849. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_NVGRE 0x2UL
  3850. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_L2GRE 0x3UL
  3851. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPIP 0x4UL
  3852. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_GENEVE 0x5UL
  3853. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_MPLS 0x6UL
  3854. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_STT 0x7UL
  3855. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPGRE 0x8UL
  3856. #define CFA_L2_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL 0xffUL
  3857. u8 unused_7;
  3858. __le16 dst_id;
  3859. __le16 mirror_vnic_id;
  3860. u8 pri_hint;
  3861. #define CFA_L2_FILTER_ALLOC_REQ_PRI_HINT_NO_PREFER 0x0UL
  3862. #define CFA_L2_FILTER_ALLOC_REQ_PRI_HINT_ABOVE_FILTER 0x1UL
  3863. #define CFA_L2_FILTER_ALLOC_REQ_PRI_HINT_BELOW_FILTER 0x2UL
  3864. #define CFA_L2_FILTER_ALLOC_REQ_PRI_HINT_MAX 0x3UL
  3865. #define CFA_L2_FILTER_ALLOC_REQ_PRI_HINT_MIN 0x4UL
  3866. u8 unused_8;
  3867. __le32 unused_9;
  3868. __le64 l2_filter_id_hint;
  3869. };
  3870. /* Output (24 bytes) */
  3871. struct hwrm_cfa_l2_filter_alloc_output {
  3872. __le16 error_code;
  3873. __le16 req_type;
  3874. __le16 seq_id;
  3875. __le16 resp_len;
  3876. __le64 l2_filter_id;
  3877. __le32 flow_id;
  3878. u8 unused_0;
  3879. u8 unused_1;
  3880. u8 unused_2;
  3881. u8 valid;
  3882. };
  3883. /* hwrm_cfa_l2_filter_free */
  3884. /* Input (24 bytes) */
  3885. struct hwrm_cfa_l2_filter_free_input {
  3886. __le16 req_type;
  3887. __le16 cmpl_ring;
  3888. __le16 seq_id;
  3889. __le16 target_id;
  3890. __le64 resp_addr;
  3891. __le64 l2_filter_id;
  3892. };
  3893. /* Output (16 bytes) */
  3894. struct hwrm_cfa_l2_filter_free_output {
  3895. __le16 error_code;
  3896. __le16 req_type;
  3897. __le16 seq_id;
  3898. __le16 resp_len;
  3899. __le32 unused_0;
  3900. u8 unused_1;
  3901. u8 unused_2;
  3902. u8 unused_3;
  3903. u8 valid;
  3904. };
  3905. /* hwrm_cfa_l2_filter_cfg */
  3906. /* Input (40 bytes) */
  3907. struct hwrm_cfa_l2_filter_cfg_input {
  3908. __le16 req_type;
  3909. __le16 cmpl_ring;
  3910. __le16 seq_id;
  3911. __le16 target_id;
  3912. __le64 resp_addr;
  3913. __le32 flags;
  3914. #define CFA_L2_FILTER_CFG_REQ_FLAGS_PATH 0x1UL
  3915. #define CFA_L2_FILTER_CFG_REQ_FLAGS_PATH_TX (0x0UL << 0)
  3916. #define CFA_L2_FILTER_CFG_REQ_FLAGS_PATH_RX (0x1UL << 0)
  3917. #define CFA_L2_FILTER_CFG_REQ_FLAGS_PATH_LAST CFA_L2_FILTER_CFG_REQ_FLAGS_PATH_RX
  3918. #define CFA_L2_FILTER_CFG_REQ_FLAGS_DROP 0x2UL
  3919. __le32 enables;
  3920. #define CFA_L2_FILTER_CFG_REQ_ENABLES_DST_ID 0x1UL
  3921. #define CFA_L2_FILTER_CFG_REQ_ENABLES_NEW_MIRROR_VNIC_ID 0x2UL
  3922. __le64 l2_filter_id;
  3923. __le32 dst_id;
  3924. __le32 new_mirror_vnic_id;
  3925. };
  3926. /* Output (16 bytes) */
  3927. struct hwrm_cfa_l2_filter_cfg_output {
  3928. __le16 error_code;
  3929. __le16 req_type;
  3930. __le16 seq_id;
  3931. __le16 resp_len;
  3932. __le32 unused_0;
  3933. u8 unused_1;
  3934. u8 unused_2;
  3935. u8 unused_3;
  3936. u8 valid;
  3937. };
  3938. /* hwrm_cfa_l2_set_rx_mask */
  3939. /* Input (56 bytes) */
  3940. struct hwrm_cfa_l2_set_rx_mask_input {
  3941. __le16 req_type;
  3942. __le16 cmpl_ring;
  3943. __le16 seq_id;
  3944. __le16 target_id;
  3945. __le64 resp_addr;
  3946. __le32 vnic_id;
  3947. __le32 mask;
  3948. #define CFA_L2_SET_RX_MASK_REQ_MASK_RESERVED 0x1UL
  3949. #define CFA_L2_SET_RX_MASK_REQ_MASK_MCAST 0x2UL
  3950. #define CFA_L2_SET_RX_MASK_REQ_MASK_ALL_MCAST 0x4UL
  3951. #define CFA_L2_SET_RX_MASK_REQ_MASK_BCAST 0x8UL
  3952. #define CFA_L2_SET_RX_MASK_REQ_MASK_PROMISCUOUS 0x10UL
  3953. #define CFA_L2_SET_RX_MASK_REQ_MASK_OUTERMOST 0x20UL
  3954. #define CFA_L2_SET_RX_MASK_REQ_MASK_VLANONLY 0x40UL
  3955. #define CFA_L2_SET_RX_MASK_REQ_MASK_VLAN_NONVLAN 0x80UL
  3956. #define CFA_L2_SET_RX_MASK_REQ_MASK_ANYVLAN_NONVLAN 0x100UL
  3957. __le64 mc_tbl_addr;
  3958. __le32 num_mc_entries;
  3959. __le32 unused_0;
  3960. __le64 vlan_tag_tbl_addr;
  3961. __le32 num_vlan_tags;
  3962. __le32 unused_1;
  3963. };
  3964. /* Output (16 bytes) */
  3965. struct hwrm_cfa_l2_set_rx_mask_output {
  3966. __le16 error_code;
  3967. __le16 req_type;
  3968. __le16 seq_id;
  3969. __le16 resp_len;
  3970. __le32 unused_0;
  3971. u8 unused_1;
  3972. u8 unused_2;
  3973. u8 unused_3;
  3974. u8 valid;
  3975. };
  3976. /* hwrm_cfa_tunnel_filter_alloc */
  3977. /* Input (88 bytes) */
  3978. struct hwrm_cfa_tunnel_filter_alloc_input {
  3979. __le16 req_type;
  3980. __le16 cmpl_ring;
  3981. __le16 seq_id;
  3982. __le16 target_id;
  3983. __le64 resp_addr;
  3984. __le32 flags;
  3985. #define CFA_TUNNEL_FILTER_ALLOC_REQ_FLAGS_LOOPBACK 0x1UL
  3986. __le32 enables;
  3987. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_L2_FILTER_ID 0x1UL
  3988. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_L2_ADDR 0x2UL
  3989. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_L2_IVLAN 0x4UL
  3990. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_L3_ADDR 0x8UL
  3991. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_L3_ADDR_TYPE 0x10UL
  3992. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_T_L3_ADDR_TYPE 0x20UL
  3993. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_T_L3_ADDR 0x40UL
  3994. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_TUNNEL_TYPE 0x80UL
  3995. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_VNI 0x100UL
  3996. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_DST_VNIC_ID 0x200UL
  3997. #define CFA_TUNNEL_FILTER_ALLOC_REQ_ENABLES_MIRROR_VNIC_ID 0x400UL
  3998. __le64 l2_filter_id;
  3999. u8 l2_addr[6];
  4000. __le16 l2_ivlan;
  4001. __le32 l3_addr[4];
  4002. __le32 t_l3_addr[4];
  4003. u8 l3_addr_type;
  4004. u8 t_l3_addr_type;
  4005. u8 tunnel_type;
  4006. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_NONTUNNEL 0x0UL
  4007. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_VXLAN 0x1UL
  4008. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_NVGRE 0x2UL
  4009. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_L2GRE 0x3UL
  4010. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPIP 0x4UL
  4011. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_GENEVE 0x5UL
  4012. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_MPLS 0x6UL
  4013. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_STT 0x7UL
  4014. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPGRE 0x8UL
  4015. #define CFA_TUNNEL_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL 0xffUL
  4016. u8 unused_0;
  4017. __le32 vni;
  4018. __le32 dst_vnic_id;
  4019. __le32 mirror_vnic_id;
  4020. };
  4021. /* Output (24 bytes) */
  4022. struct hwrm_cfa_tunnel_filter_alloc_output {
  4023. __le16 error_code;
  4024. __le16 req_type;
  4025. __le16 seq_id;
  4026. __le16 resp_len;
  4027. __le64 tunnel_filter_id;
  4028. __le32 flow_id;
  4029. u8 unused_0;
  4030. u8 unused_1;
  4031. u8 unused_2;
  4032. u8 valid;
  4033. };
  4034. /* hwrm_cfa_tunnel_filter_free */
  4035. /* Input (24 bytes) */
  4036. struct hwrm_cfa_tunnel_filter_free_input {
  4037. __le16 req_type;
  4038. __le16 cmpl_ring;
  4039. __le16 seq_id;
  4040. __le16 target_id;
  4041. __le64 resp_addr;
  4042. __le64 tunnel_filter_id;
  4043. };
  4044. /* Output (16 bytes) */
  4045. struct hwrm_cfa_tunnel_filter_free_output {
  4046. __le16 error_code;
  4047. __le16 req_type;
  4048. __le16 seq_id;
  4049. __le16 resp_len;
  4050. __le32 unused_0;
  4051. u8 unused_1;
  4052. u8 unused_2;
  4053. u8 unused_3;
  4054. u8 valid;
  4055. };
  4056. /* hwrm_cfa_encap_record_alloc */
  4057. /* Input (32 bytes) */
  4058. struct hwrm_cfa_encap_record_alloc_input {
  4059. __le16 req_type;
  4060. __le16 cmpl_ring;
  4061. __le16 seq_id;
  4062. __le16 target_id;
  4063. __le64 resp_addr;
  4064. __le32 flags;
  4065. #define CFA_ENCAP_RECORD_ALLOC_REQ_FLAGS_LOOPBACK 0x1UL
  4066. u8 encap_type;
  4067. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_VXLAN 0x1UL
  4068. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_NVGRE 0x2UL
  4069. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_L2GRE 0x3UL
  4070. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_IPIP 0x4UL
  4071. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_GENEVE 0x5UL
  4072. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_MPLS 0x6UL
  4073. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_VLAN 0x7UL
  4074. #define CFA_ENCAP_RECORD_ALLOC_REQ_ENCAP_TYPE_IPGRE 0x8UL
  4075. u8 unused_0;
  4076. __le16 unused_1;
  4077. __le32 encap_data[20];
  4078. };
  4079. /* Output (16 bytes) */
  4080. struct hwrm_cfa_encap_record_alloc_output {
  4081. __le16 error_code;
  4082. __le16 req_type;
  4083. __le16 seq_id;
  4084. __le16 resp_len;
  4085. __le32 encap_record_id;
  4086. u8 unused_0;
  4087. u8 unused_1;
  4088. u8 unused_2;
  4089. u8 valid;
  4090. };
  4091. /* hwrm_cfa_encap_record_free */
  4092. /* Input (24 bytes) */
  4093. struct hwrm_cfa_encap_record_free_input {
  4094. __le16 req_type;
  4095. __le16 cmpl_ring;
  4096. __le16 seq_id;
  4097. __le16 target_id;
  4098. __le64 resp_addr;
  4099. __le32 encap_record_id;
  4100. __le32 unused_0;
  4101. };
  4102. /* Output (16 bytes) */
  4103. struct hwrm_cfa_encap_record_free_output {
  4104. __le16 error_code;
  4105. __le16 req_type;
  4106. __le16 seq_id;
  4107. __le16 resp_len;
  4108. __le32 unused_0;
  4109. u8 unused_1;
  4110. u8 unused_2;
  4111. u8 unused_3;
  4112. u8 valid;
  4113. };
  4114. /* hwrm_cfa_ntuple_filter_alloc */
  4115. /* Input (128 bytes) */
  4116. struct hwrm_cfa_ntuple_filter_alloc_input {
  4117. __le16 req_type;
  4118. __le16 cmpl_ring;
  4119. __le16 seq_id;
  4120. __le16 target_id;
  4121. __le64 resp_addr;
  4122. __le32 flags;
  4123. #define CFA_NTUPLE_FILTER_ALLOC_REQ_FLAGS_LOOPBACK 0x1UL
  4124. #define CFA_NTUPLE_FILTER_ALLOC_REQ_FLAGS_DROP 0x2UL
  4125. #define CFA_NTUPLE_FILTER_ALLOC_REQ_FLAGS_METER 0x4UL
  4126. __le32 enables;
  4127. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_L2_FILTER_ID 0x1UL
  4128. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_ETHERTYPE 0x2UL
  4129. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_TUNNEL_TYPE 0x4UL
  4130. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_MACADDR 0x8UL
  4131. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IPADDR_TYPE 0x10UL
  4132. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR 0x20UL
  4133. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_IPADDR_MASK 0x40UL
  4134. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR 0x80UL
  4135. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_IPADDR_MASK 0x100UL
  4136. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_IP_PROTOCOL 0x200UL
  4137. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT 0x400UL
  4138. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_SRC_PORT_MASK 0x800UL
  4139. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT 0x1000UL
  4140. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_PORT_MASK 0x2000UL
  4141. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_PRI_HINT 0x4000UL
  4142. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_NTUPLE_FILTER_ID 0x8000UL
  4143. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_ID 0x10000UL
  4144. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_MIRROR_VNIC_ID 0x20000UL
  4145. #define CFA_NTUPLE_FILTER_ALLOC_REQ_ENABLES_DST_MACADDR 0x40000UL
  4146. __le64 l2_filter_id;
  4147. u8 src_macaddr[6];
  4148. __be16 ethertype;
  4149. u8 ip_addr_type;
  4150. #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_UNKNOWN 0x0UL
  4151. #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV4 0x4UL
  4152. #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_ADDR_TYPE_IPV6 0x6UL
  4153. u8 ip_protocol;
  4154. #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_PROTOCOL_UNKNOWN 0x0UL
  4155. #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_PROTOCOL_TCP 0x6UL
  4156. #define CFA_NTUPLE_FILTER_ALLOC_REQ_IP_PROTOCOL_UDP 0x11UL
  4157. __le16 dst_id;
  4158. __le16 mirror_vnic_id;
  4159. u8 tunnel_type;
  4160. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_NONTUNNEL 0x0UL
  4161. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_VXLAN 0x1UL
  4162. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_NVGRE 0x2UL
  4163. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_L2GRE 0x3UL
  4164. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPIP 0x4UL
  4165. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_GENEVE 0x5UL
  4166. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_MPLS 0x6UL
  4167. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_STT 0x7UL
  4168. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_IPGRE 0x8UL
  4169. #define CFA_NTUPLE_FILTER_ALLOC_REQ_TUNNEL_TYPE_ANYTUNNEL 0xffUL
  4170. u8 pri_hint;
  4171. #define CFA_NTUPLE_FILTER_ALLOC_REQ_PRI_HINT_NO_PREFER 0x0UL
  4172. #define CFA_NTUPLE_FILTER_ALLOC_REQ_PRI_HINT_ABOVE 0x1UL
  4173. #define CFA_NTUPLE_FILTER_ALLOC_REQ_PRI_HINT_BELOW 0x2UL
  4174. #define CFA_NTUPLE_FILTER_ALLOC_REQ_PRI_HINT_HIGHEST 0x3UL
  4175. #define CFA_NTUPLE_FILTER_ALLOC_REQ_PRI_HINT_LOWEST 0x4UL
  4176. __be32 src_ipaddr[4];
  4177. __be32 src_ipaddr_mask[4];
  4178. __be32 dst_ipaddr[4];
  4179. __be32 dst_ipaddr_mask[4];
  4180. __be16 src_port;
  4181. __be16 src_port_mask;
  4182. __be16 dst_port;
  4183. __be16 dst_port_mask;
  4184. __le64 ntuple_filter_id_hint;
  4185. };
  4186. /* Output (24 bytes) */
  4187. struct hwrm_cfa_ntuple_filter_alloc_output {
  4188. __le16 error_code;
  4189. __le16 req_type;
  4190. __le16 seq_id;
  4191. __le16 resp_len;
  4192. __le64 ntuple_filter_id;
  4193. __le32 flow_id;
  4194. u8 unused_0;
  4195. u8 unused_1;
  4196. u8 unused_2;
  4197. u8 valid;
  4198. };
  4199. /* hwrm_cfa_ntuple_filter_free */
  4200. /* Input (24 bytes) */
  4201. struct hwrm_cfa_ntuple_filter_free_input {
  4202. __le16 req_type;
  4203. __le16 cmpl_ring;
  4204. __le16 seq_id;
  4205. __le16 target_id;
  4206. __le64 resp_addr;
  4207. __le64 ntuple_filter_id;
  4208. };
  4209. /* Output (16 bytes) */
  4210. struct hwrm_cfa_ntuple_filter_free_output {
  4211. __le16 error_code;
  4212. __le16 req_type;
  4213. __le16 seq_id;
  4214. __le16 resp_len;
  4215. __le32 unused_0;
  4216. u8 unused_1;
  4217. u8 unused_2;
  4218. u8 unused_3;
  4219. u8 valid;
  4220. };
  4221. /* hwrm_cfa_ntuple_filter_cfg */
  4222. /* Input (48 bytes) */
  4223. struct hwrm_cfa_ntuple_filter_cfg_input {
  4224. __le16 req_type;
  4225. __le16 cmpl_ring;
  4226. __le16 seq_id;
  4227. __le16 target_id;
  4228. __le64 resp_addr;
  4229. __le32 enables;
  4230. #define CFA_NTUPLE_FILTER_CFG_REQ_ENABLES_NEW_DST_ID 0x1UL
  4231. #define CFA_NTUPLE_FILTER_CFG_REQ_ENABLES_NEW_MIRROR_VNIC_ID 0x2UL
  4232. #define CFA_NTUPLE_FILTER_CFG_REQ_ENABLES_NEW_METER_INSTANCE_ID 0x4UL
  4233. __le32 unused_0;
  4234. __le64 ntuple_filter_id;
  4235. __le32 new_dst_id;
  4236. __le32 new_mirror_vnic_id;
  4237. __le16 new_meter_instance_id;
  4238. #define CFA_NTUPLE_FILTER_CFG_REQ_NEW_METER_INSTANCE_ID_INVALID 0xffffUL
  4239. __le16 unused_1[3];
  4240. };
  4241. /* Output (16 bytes) */
  4242. struct hwrm_cfa_ntuple_filter_cfg_output {
  4243. __le16 error_code;
  4244. __le16 req_type;
  4245. __le16 seq_id;
  4246. __le16 resp_len;
  4247. __le32 unused_0;
  4248. u8 unused_1;
  4249. u8 unused_2;
  4250. u8 unused_3;
  4251. u8 valid;
  4252. };
  4253. /* hwrm_cfa_flow_alloc */
  4254. /* Input (128 bytes) */
  4255. struct hwrm_cfa_flow_alloc_input {
  4256. __le16 req_type;
  4257. __le16 cmpl_ring;
  4258. __le16 seq_id;
  4259. __le16 target_id;
  4260. __le64 resp_addr;
  4261. __le16 flags;
  4262. #define CFA_FLOW_ALLOC_REQ_FLAGS_TUNNEL 0x1UL
  4263. #define CFA_FLOW_ALLOC_REQ_FLAGS_NUM_VLAN_MASK 0x6UL
  4264. #define CFA_FLOW_ALLOC_REQ_FLAGS_NUM_VLAN_SFT 1
  4265. #define CFA_FLOW_ALLOC_REQ_FLAGS_NUM_VLAN_NONE (0x0UL << 1)
  4266. #define CFA_FLOW_ALLOC_REQ_FLAGS_NUM_VLAN_ONE (0x1UL << 1)
  4267. #define CFA_FLOW_ALLOC_REQ_FLAGS_NUM_VLAN_TWO (0x2UL << 1)
  4268. #define CFA_FLOW_ALLOC_REQ_FLAGS_NUM_VLAN_LAST CFA_FLOW_ALLOC_REQ_FLAGS_NUM_VLAN_TWO
  4269. #define CFA_FLOW_ALLOC_REQ_FLAGS_FLOWTYPE_MASK 0x38UL
  4270. #define CFA_FLOW_ALLOC_REQ_FLAGS_FLOWTYPE_SFT 3
  4271. #define CFA_FLOW_ALLOC_REQ_FLAGS_FLOWTYPE_L2 (0x0UL << 3)
  4272. #define CFA_FLOW_ALLOC_REQ_FLAGS_FLOWTYPE_IPV4 (0x1UL << 3)
  4273. #define CFA_FLOW_ALLOC_REQ_FLAGS_FLOWTYPE_IPV6 (0x2UL << 3)
  4274. #define CFA_FLOW_ALLOC_REQ_FLAGS_FLOWTYPE_LAST CFA_FLOW_ALLOC_REQ_FLAGS_FLOWTYPE_IPV6
  4275. __le16 src_fid;
  4276. __le32 tunnel_handle;
  4277. __le16 action_flags;
  4278. #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_FWD 0x1UL
  4279. #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_RECYCLE 0x2UL
  4280. #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_DROP 0x4UL
  4281. #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_METER 0x8UL
  4282. #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_TUNNEL 0x10UL
  4283. #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_NAT_SRC 0x20UL
  4284. #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_NAT_DEST 0x40UL
  4285. #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_NAT_IPV4_ADDRESS 0x80UL
  4286. #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_L2_HEADER_REWRITE 0x100UL
  4287. #define CFA_FLOW_ALLOC_REQ_ACTION_FLAGS_TTL_DECREMENT 0x200UL
  4288. __le16 dst_fid;
  4289. __be16 l2_rewrite_vlan_tpid;
  4290. __be16 l2_rewrite_vlan_tci;
  4291. __le16 act_meter_id;
  4292. __le16 ref_flow_handle;
  4293. __be16 ethertype;
  4294. __be16 outer_vlan_tci;
  4295. __be16 dmac[3];
  4296. __be16 inner_vlan_tci;
  4297. __be16 smac[3];
  4298. u8 ip_dst_mask_len;
  4299. u8 ip_src_mask_len;
  4300. __be32 ip_dst[4];
  4301. __be32 ip_src[4];
  4302. __be16 l4_src_port;
  4303. __be16 l4_src_port_mask;
  4304. __be16 l4_dst_port;
  4305. __be16 l4_dst_port_mask;
  4306. __be32 nat_ip_address[4];
  4307. __be16 l2_rewrite_dmac[3];
  4308. __be16 nat_port;
  4309. __be16 l2_rewrite_smac[3];
  4310. u8 ip_proto;
  4311. u8 unused_0;
  4312. };
  4313. /* Output (16 bytes) */
  4314. struct hwrm_cfa_flow_alloc_output {
  4315. __le16 error_code;
  4316. __le16 req_type;
  4317. __le16 seq_id;
  4318. __le16 resp_len;
  4319. __le16 flow_handle;
  4320. u8 unused_0;
  4321. u8 unused_1;
  4322. u8 unused_2;
  4323. u8 unused_3;
  4324. u8 unused_4;
  4325. u8 valid;
  4326. };
  4327. /* hwrm_cfa_flow_free */
  4328. /* Input (24 bytes) */
  4329. struct hwrm_cfa_flow_free_input {
  4330. __le16 req_type;
  4331. __le16 cmpl_ring;
  4332. __le16 seq_id;
  4333. __le16 target_id;
  4334. __le64 resp_addr;
  4335. __le16 flow_handle;
  4336. __le16 unused_0[3];
  4337. };
  4338. /* Output (32 bytes) */
  4339. struct hwrm_cfa_flow_free_output {
  4340. __le16 error_code;
  4341. __le16 req_type;
  4342. __le16 seq_id;
  4343. __le16 resp_len;
  4344. __le64 packet;
  4345. __le64 byte;
  4346. __le32 unused_0;
  4347. u8 unused_1;
  4348. u8 unused_2;
  4349. u8 unused_3;
  4350. u8 valid;
  4351. };
  4352. /* hwrm_cfa_flow_stats */
  4353. /* Input (40 bytes) */
  4354. struct hwrm_cfa_flow_stats_input {
  4355. __le16 req_type;
  4356. __le16 cmpl_ring;
  4357. __le16 seq_id;
  4358. __le16 target_id;
  4359. __le64 resp_addr;
  4360. __le16 num_flows;
  4361. __le16 flow_handle_0;
  4362. __le16 flow_handle_1;
  4363. __le16 flow_handle_2;
  4364. __le16 flow_handle_3;
  4365. __le16 flow_handle_4;
  4366. __le16 flow_handle_5;
  4367. __le16 flow_handle_6;
  4368. __le16 flow_handle_7;
  4369. __le16 flow_handle_8;
  4370. __le16 flow_handle_9;
  4371. __le16 unused_0;
  4372. };
  4373. /* Output (176 bytes) */
  4374. struct hwrm_cfa_flow_stats_output {
  4375. __le16 error_code;
  4376. __le16 req_type;
  4377. __le16 seq_id;
  4378. __le16 resp_len;
  4379. __le64 packet_0;
  4380. __le64 packet_1;
  4381. __le64 packet_2;
  4382. __le64 packet_3;
  4383. __le64 packet_4;
  4384. __le64 packet_5;
  4385. __le64 packet_6;
  4386. __le64 packet_7;
  4387. __le64 packet_8;
  4388. __le64 packet_9;
  4389. __le64 byte_0;
  4390. __le64 byte_1;
  4391. __le64 byte_2;
  4392. __le64 byte_3;
  4393. __le64 byte_4;
  4394. __le64 byte_5;
  4395. __le64 byte_6;
  4396. __le64 byte_7;
  4397. __le64 byte_8;
  4398. __le64 byte_9;
  4399. __le32 unused_0;
  4400. u8 unused_1;
  4401. u8 unused_2;
  4402. u8 unused_3;
  4403. u8 valid;
  4404. };
  4405. /* hwrm_cfa_vfr_alloc */
  4406. /* Input (32 bytes) */
  4407. struct hwrm_cfa_vfr_alloc_input {
  4408. __le16 req_type;
  4409. __le16 cmpl_ring;
  4410. __le16 seq_id;
  4411. __le16 target_id;
  4412. __le64 resp_addr;
  4413. __le16 vf_id;
  4414. __le16 reserved;
  4415. __le32 unused_0;
  4416. char vfr_name[32];
  4417. };
  4418. /* Output (16 bytes) */
  4419. struct hwrm_cfa_vfr_alloc_output {
  4420. __le16 error_code;
  4421. __le16 req_type;
  4422. __le16 seq_id;
  4423. __le16 resp_len;
  4424. __le16 rx_cfa_code;
  4425. __le16 tx_cfa_action;
  4426. u8 unused_0;
  4427. u8 unused_1;
  4428. u8 unused_2;
  4429. u8 valid;
  4430. };
  4431. /* hwrm_cfa_vfr_free */
  4432. /* Input (24 bytes) */
  4433. struct hwrm_cfa_vfr_free_input {
  4434. __le16 req_type;
  4435. __le16 cmpl_ring;
  4436. __le16 seq_id;
  4437. __le16 target_id;
  4438. __le64 resp_addr;
  4439. char vfr_name[32];
  4440. };
  4441. /* Output (16 bytes) */
  4442. struct hwrm_cfa_vfr_free_output {
  4443. __le16 error_code;
  4444. __le16 req_type;
  4445. __le16 seq_id;
  4446. __le16 resp_len;
  4447. __le32 unused_0;
  4448. u8 unused_1;
  4449. u8 unused_2;
  4450. u8 unused_3;
  4451. u8 valid;
  4452. };
  4453. /* hwrm_tunnel_dst_port_query */
  4454. /* Input (24 bytes) */
  4455. struct hwrm_tunnel_dst_port_query_input {
  4456. __le16 req_type;
  4457. __le16 cmpl_ring;
  4458. __le16 seq_id;
  4459. __le16 target_id;
  4460. __le64 resp_addr;
  4461. u8 tunnel_type;
  4462. #define TUNNEL_DST_PORT_QUERY_REQ_TUNNEL_TYPE_VXLAN 0x1UL
  4463. #define TUNNEL_DST_PORT_QUERY_REQ_TUNNEL_TYPE_GENEVE 0x5UL
  4464. u8 unused_0[7];
  4465. };
  4466. /* Output (16 bytes) */
  4467. struct hwrm_tunnel_dst_port_query_output {
  4468. __le16 error_code;
  4469. __le16 req_type;
  4470. __le16 seq_id;
  4471. __le16 resp_len;
  4472. __le16 tunnel_dst_port_id;
  4473. __be16 tunnel_dst_port_val;
  4474. u8 unused_0;
  4475. u8 unused_1;
  4476. u8 unused_2;
  4477. u8 valid;
  4478. };
  4479. /* hwrm_tunnel_dst_port_alloc */
  4480. /* Input (24 bytes) */
  4481. struct hwrm_tunnel_dst_port_alloc_input {
  4482. __le16 req_type;
  4483. __le16 cmpl_ring;
  4484. __le16 seq_id;
  4485. __le16 target_id;
  4486. __le64 resp_addr;
  4487. u8 tunnel_type;
  4488. #define TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_VXLAN 0x1UL
  4489. #define TUNNEL_DST_PORT_ALLOC_REQ_TUNNEL_TYPE_GENEVE 0x5UL
  4490. u8 unused_0;
  4491. __be16 tunnel_dst_port_val;
  4492. __le32 unused_1;
  4493. };
  4494. /* Output (16 bytes) */
  4495. struct hwrm_tunnel_dst_port_alloc_output {
  4496. __le16 error_code;
  4497. __le16 req_type;
  4498. __le16 seq_id;
  4499. __le16 resp_len;
  4500. __le16 tunnel_dst_port_id;
  4501. u8 unused_0;
  4502. u8 unused_1;
  4503. u8 unused_2;
  4504. u8 unused_3;
  4505. u8 unused_4;
  4506. u8 valid;
  4507. };
  4508. /* hwrm_tunnel_dst_port_free */
  4509. /* Input (24 bytes) */
  4510. struct hwrm_tunnel_dst_port_free_input {
  4511. __le16 req_type;
  4512. __le16 cmpl_ring;
  4513. __le16 seq_id;
  4514. __le16 target_id;
  4515. __le64 resp_addr;
  4516. u8 tunnel_type;
  4517. #define TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_VXLAN 0x1UL
  4518. #define TUNNEL_DST_PORT_FREE_REQ_TUNNEL_TYPE_GENEVE 0x5UL
  4519. u8 unused_0;
  4520. __le16 tunnel_dst_port_id;
  4521. __le32 unused_1;
  4522. };
  4523. /* Output (16 bytes) */
  4524. struct hwrm_tunnel_dst_port_free_output {
  4525. __le16 error_code;
  4526. __le16 req_type;
  4527. __le16 seq_id;
  4528. __le16 resp_len;
  4529. __le32 unused_0;
  4530. u8 unused_1;
  4531. u8 unused_2;
  4532. u8 unused_3;
  4533. u8 valid;
  4534. };
  4535. /* hwrm_stat_ctx_alloc */
  4536. /* Input (32 bytes) */
  4537. struct hwrm_stat_ctx_alloc_input {
  4538. __le16 req_type;
  4539. __le16 cmpl_ring;
  4540. __le16 seq_id;
  4541. __le16 target_id;
  4542. __le64 resp_addr;
  4543. __le64 stats_dma_addr;
  4544. __le32 update_period_ms;
  4545. u8 stat_ctx_flags;
  4546. #define STAT_CTX_ALLOC_REQ_STAT_CTX_FLAGS_ROCE 0x1UL
  4547. u8 unused_0[3];
  4548. };
  4549. /* Output (16 bytes) */
  4550. struct hwrm_stat_ctx_alloc_output {
  4551. __le16 error_code;
  4552. __le16 req_type;
  4553. __le16 seq_id;
  4554. __le16 resp_len;
  4555. __le32 stat_ctx_id;
  4556. u8 unused_0;
  4557. u8 unused_1;
  4558. u8 unused_2;
  4559. u8 valid;
  4560. };
  4561. /* hwrm_stat_ctx_free */
  4562. /* Input (24 bytes) */
  4563. struct hwrm_stat_ctx_free_input {
  4564. __le16 req_type;
  4565. __le16 cmpl_ring;
  4566. __le16 seq_id;
  4567. __le16 target_id;
  4568. __le64 resp_addr;
  4569. __le32 stat_ctx_id;
  4570. __le32 unused_0;
  4571. };
  4572. /* Output (16 bytes) */
  4573. struct hwrm_stat_ctx_free_output {
  4574. __le16 error_code;
  4575. __le16 req_type;
  4576. __le16 seq_id;
  4577. __le16 resp_len;
  4578. __le32 stat_ctx_id;
  4579. u8 unused_0;
  4580. u8 unused_1;
  4581. u8 unused_2;
  4582. u8 valid;
  4583. };
  4584. /* hwrm_stat_ctx_query */
  4585. /* Input (24 bytes) */
  4586. struct hwrm_stat_ctx_query_input {
  4587. __le16 req_type;
  4588. __le16 cmpl_ring;
  4589. __le16 seq_id;
  4590. __le16 target_id;
  4591. __le64 resp_addr;
  4592. __le32 stat_ctx_id;
  4593. __le32 unused_0;
  4594. };
  4595. /* Output (176 bytes) */
  4596. struct hwrm_stat_ctx_query_output {
  4597. __le16 error_code;
  4598. __le16 req_type;
  4599. __le16 seq_id;
  4600. __le16 resp_len;
  4601. __le64 tx_ucast_pkts;
  4602. __le64 tx_mcast_pkts;
  4603. __le64 tx_bcast_pkts;
  4604. __le64 tx_err_pkts;
  4605. __le64 tx_drop_pkts;
  4606. __le64 tx_ucast_bytes;
  4607. __le64 tx_mcast_bytes;
  4608. __le64 tx_bcast_bytes;
  4609. __le64 rx_ucast_pkts;
  4610. __le64 rx_mcast_pkts;
  4611. __le64 rx_bcast_pkts;
  4612. __le64 rx_err_pkts;
  4613. __le64 rx_drop_pkts;
  4614. __le64 rx_ucast_bytes;
  4615. __le64 rx_mcast_bytes;
  4616. __le64 rx_bcast_bytes;
  4617. __le64 rx_agg_pkts;
  4618. __le64 rx_agg_bytes;
  4619. __le64 rx_agg_events;
  4620. __le64 rx_agg_aborts;
  4621. __le32 unused_0;
  4622. u8 unused_1;
  4623. u8 unused_2;
  4624. u8 unused_3;
  4625. u8 valid;
  4626. };
  4627. /* hwrm_stat_ctx_clr_stats */
  4628. /* Input (24 bytes) */
  4629. struct hwrm_stat_ctx_clr_stats_input {
  4630. __le16 req_type;
  4631. __le16 cmpl_ring;
  4632. __le16 seq_id;
  4633. __le16 target_id;
  4634. __le64 resp_addr;
  4635. __le32 stat_ctx_id;
  4636. __le32 unused_0;
  4637. };
  4638. /* Output (16 bytes) */
  4639. struct hwrm_stat_ctx_clr_stats_output {
  4640. __le16 error_code;
  4641. __le16 req_type;
  4642. __le16 seq_id;
  4643. __le16 resp_len;
  4644. __le32 unused_0;
  4645. u8 unused_1;
  4646. u8 unused_2;
  4647. u8 unused_3;
  4648. u8 valid;
  4649. };
  4650. /* hwrm_fw_reset */
  4651. /* Input (24 bytes) */
  4652. struct hwrm_fw_reset_input {
  4653. __le16 req_type;
  4654. __le16 cmpl_ring;
  4655. __le16 seq_id;
  4656. __le16 target_id;
  4657. __le64 resp_addr;
  4658. u8 embedded_proc_type;
  4659. #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_BOOT 0x0UL
  4660. #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_MGMT 0x1UL
  4661. #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_NETCTRL 0x2UL
  4662. #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_ROCE 0x3UL
  4663. #define FW_RESET_REQ_EMBEDDED_PROC_TYPE_HOST 0x4UL
  4664. u8 selfrst_status;
  4665. #define FW_RESET_REQ_SELFRST_STATUS_SELFRSTNONE 0x0UL
  4666. #define FW_RESET_REQ_SELFRST_STATUS_SELFRSTASAP 0x1UL
  4667. #define FW_RESET_REQ_SELFRST_STATUS_SELFRSTPCIERST 0x2UL
  4668. u8 host_idx;
  4669. u8 unused_0[5];
  4670. };
  4671. /* Output (16 bytes) */
  4672. struct hwrm_fw_reset_output {
  4673. __le16 error_code;
  4674. __le16 req_type;
  4675. __le16 seq_id;
  4676. __le16 resp_len;
  4677. u8 selfrst_status;
  4678. #define FW_RESET_RESP_SELFRST_STATUS_SELFRSTNONE 0x0UL
  4679. #define FW_RESET_RESP_SELFRST_STATUS_SELFRSTASAP 0x1UL
  4680. #define FW_RESET_RESP_SELFRST_STATUS_SELFRSTPCIERST 0x2UL
  4681. u8 unused_0;
  4682. __le16 unused_1;
  4683. u8 unused_2;
  4684. u8 unused_3;
  4685. u8 unused_4;
  4686. u8 valid;
  4687. };
  4688. /* hwrm_fw_qstatus */
  4689. /* Input (24 bytes) */
  4690. struct hwrm_fw_qstatus_input {
  4691. __le16 req_type;
  4692. __le16 cmpl_ring;
  4693. __le16 seq_id;
  4694. __le16 target_id;
  4695. __le64 resp_addr;
  4696. u8 embedded_proc_type;
  4697. #define FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_BOOT 0x0UL
  4698. #define FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_MGMT 0x1UL
  4699. #define FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_NETCTRL 0x2UL
  4700. #define FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_ROCE 0x3UL
  4701. #define FW_QSTATUS_REQ_EMBEDDED_PROC_TYPE_HOST 0x4UL
  4702. u8 unused_0[7];
  4703. };
  4704. /* Output (16 bytes) */
  4705. struct hwrm_fw_qstatus_output {
  4706. __le16 error_code;
  4707. __le16 req_type;
  4708. __le16 seq_id;
  4709. __le16 resp_len;
  4710. u8 selfrst_status;
  4711. #define FW_QSTATUS_RESP_SELFRST_STATUS_SELFRSTNONE 0x0UL
  4712. #define FW_QSTATUS_RESP_SELFRST_STATUS_SELFRSTASAP 0x1UL
  4713. #define FW_QSTATUS_RESP_SELFRST_STATUS_SELFRSTPCIERST 0x2UL
  4714. u8 unused_0;
  4715. __le16 unused_1;
  4716. u8 unused_2;
  4717. u8 unused_3;
  4718. u8 unused_4;
  4719. u8 valid;
  4720. };
  4721. /* hwrm_fw_set_time */
  4722. /* Input (32 bytes) */
  4723. struct hwrm_fw_set_time_input {
  4724. __le16 req_type;
  4725. __le16 cmpl_ring;
  4726. __le16 seq_id;
  4727. __le16 target_id;
  4728. __le64 resp_addr;
  4729. __le16 year;
  4730. #define FW_SET_TIME_REQ_YEAR_UNKNOWN 0x0UL
  4731. u8 month;
  4732. u8 day;
  4733. u8 hour;
  4734. u8 minute;
  4735. u8 second;
  4736. u8 unused_0;
  4737. __le16 millisecond;
  4738. __le16 zone;
  4739. #define FW_SET_TIME_REQ_ZONE_UTC 0x0UL
  4740. #define FW_SET_TIME_REQ_ZONE_UNKNOWN 0xffffUL
  4741. __le32 unused_1;
  4742. };
  4743. /* Output (16 bytes) */
  4744. struct hwrm_fw_set_time_output {
  4745. __le16 error_code;
  4746. __le16 req_type;
  4747. __le16 seq_id;
  4748. __le16 resp_len;
  4749. __le32 unused_0;
  4750. u8 unused_1;
  4751. u8 unused_2;
  4752. u8 unused_3;
  4753. u8 valid;
  4754. };
  4755. /* hwrm_fw_set_structured_data */
  4756. /* Input (32 bytes) */
  4757. struct hwrm_fw_set_structured_data_input {
  4758. __le16 req_type;
  4759. __le16 cmpl_ring;
  4760. __le16 seq_id;
  4761. __le16 target_id;
  4762. __le64 resp_addr;
  4763. __le64 src_data_addr;
  4764. __le16 data_len;
  4765. u8 hdr_cnt;
  4766. u8 unused_0[5];
  4767. };
  4768. /* Output (16 bytes) */
  4769. struct hwrm_fw_set_structured_data_output {
  4770. __le16 error_code;
  4771. __le16 req_type;
  4772. __le16 seq_id;
  4773. __le16 resp_len;
  4774. __le32 unused_0;
  4775. u8 unused_1;
  4776. u8 unused_2;
  4777. u8 unused_3;
  4778. u8 valid;
  4779. };
  4780. /* Command specific Error Codes (8 bytes) */
  4781. struct hwrm_fw_set_structured_data_cmd_err {
  4782. u8 code;
  4783. #define FW_SET_STRUCTURED_DATA_CMD_ERR_CODE_UNKNOWN 0x0UL
  4784. #define FW_SET_STRUCTURED_DATA_CMD_ERR_CODE_BAD_HDR_CNT 0x1UL
  4785. #define FW_SET_STRUCTURED_DATA_CMD_ERR_CODE_BAD_FMT 0x2UL
  4786. #define FW_SET_STRUCTURED_DATA_CMD_ERR_CODE_BAD_ID 0x3UL
  4787. u8 unused_0[7];
  4788. };
  4789. /* hwrm_fw_get_structured_data */
  4790. /* Input (32 bytes) */
  4791. struct hwrm_fw_get_structured_data_input {
  4792. __le16 req_type;
  4793. __le16 cmpl_ring;
  4794. __le16 seq_id;
  4795. __le16 target_id;
  4796. __le64 resp_addr;
  4797. __le64 dest_data_addr;
  4798. __le16 data_len;
  4799. __le16 structure_id;
  4800. __le16 subtype;
  4801. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_ALL 0xffffUL
  4802. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_NEAR_BRIDGE_ADMIN 0x100UL
  4803. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_NEAR_BRIDGE_PEER 0x101UL
  4804. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_NEAR_BRIDGE_OPERATIONAL 0x102UL
  4805. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_NON_TPMR_ADMIN 0x200UL
  4806. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_NON_TPMR_PEER 0x201UL
  4807. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_NON_TPMR_OPERATIONAL 0x202UL
  4808. #define FW_GET_STRUCTURED_DATA_REQ_SUBTYPE_HOST_OPERATIONAL 0x300UL
  4809. u8 count;
  4810. u8 unused_0;
  4811. };
  4812. /* Output (16 bytes) */
  4813. struct hwrm_fw_get_structured_data_output {
  4814. __le16 error_code;
  4815. __le16 req_type;
  4816. __le16 seq_id;
  4817. __le16 resp_len;
  4818. u8 hdr_cnt;
  4819. u8 unused_0;
  4820. __le16 unused_1;
  4821. u8 unused_2;
  4822. u8 unused_3;
  4823. u8 unused_4;
  4824. u8 valid;
  4825. };
  4826. /* Command specific Error Codes (8 bytes) */
  4827. struct hwrm_fw_get_structured_data_cmd_err {
  4828. u8 code;
  4829. #define FW_GET_STRUCTURED_DATA_CMD_ERR_CODE_UNKNOWN 0x0UL
  4830. #define FW_GET_STRUCTURED_DATA_CMD_ERR_CODE_BAD_ID 0x3UL
  4831. u8 unused_0[7];
  4832. };
  4833. /* hwrm_exec_fwd_resp */
  4834. /* Input (128 bytes) */
  4835. struct hwrm_exec_fwd_resp_input {
  4836. __le16 req_type;
  4837. __le16 cmpl_ring;
  4838. __le16 seq_id;
  4839. __le16 target_id;
  4840. __le64 resp_addr;
  4841. __le32 encap_request[26];
  4842. __le16 encap_resp_target_id;
  4843. __le16 unused_0[3];
  4844. };
  4845. /* Output (16 bytes) */
  4846. struct hwrm_exec_fwd_resp_output {
  4847. __le16 error_code;
  4848. __le16 req_type;
  4849. __le16 seq_id;
  4850. __le16 resp_len;
  4851. __le32 unused_0;
  4852. u8 unused_1;
  4853. u8 unused_2;
  4854. u8 unused_3;
  4855. u8 valid;
  4856. };
  4857. /* hwrm_reject_fwd_resp */
  4858. /* Input (128 bytes) */
  4859. struct hwrm_reject_fwd_resp_input {
  4860. __le16 req_type;
  4861. __le16 cmpl_ring;
  4862. __le16 seq_id;
  4863. __le16 target_id;
  4864. __le64 resp_addr;
  4865. __le32 encap_request[26];
  4866. __le16 encap_resp_target_id;
  4867. __le16 unused_0[3];
  4868. };
  4869. /* Output (16 bytes) */
  4870. struct hwrm_reject_fwd_resp_output {
  4871. __le16 error_code;
  4872. __le16 req_type;
  4873. __le16 seq_id;
  4874. __le16 resp_len;
  4875. __le32 unused_0;
  4876. u8 unused_1;
  4877. u8 unused_2;
  4878. u8 unused_3;
  4879. u8 valid;
  4880. };
  4881. /* hwrm_fwd_resp */
  4882. /* Input (40 bytes) */
  4883. struct hwrm_fwd_resp_input {
  4884. __le16 req_type;
  4885. __le16 cmpl_ring;
  4886. __le16 seq_id;
  4887. __le16 target_id;
  4888. __le64 resp_addr;
  4889. __le16 encap_resp_target_id;
  4890. __le16 encap_resp_cmpl_ring;
  4891. __le16 encap_resp_len;
  4892. u8 unused_0;
  4893. u8 unused_1;
  4894. __le64 encap_resp_addr;
  4895. __le32 encap_resp[24];
  4896. };
  4897. /* Output (16 bytes) */
  4898. struct hwrm_fwd_resp_output {
  4899. __le16 error_code;
  4900. __le16 req_type;
  4901. __le16 seq_id;
  4902. __le16 resp_len;
  4903. __le32 unused_0;
  4904. u8 unused_1;
  4905. u8 unused_2;
  4906. u8 unused_3;
  4907. u8 valid;
  4908. };
  4909. /* hwrm_fwd_async_event_cmpl */
  4910. /* Input (32 bytes) */
  4911. struct hwrm_fwd_async_event_cmpl_input {
  4912. __le16 req_type;
  4913. __le16 cmpl_ring;
  4914. __le16 seq_id;
  4915. __le16 target_id;
  4916. __le64 resp_addr;
  4917. __le16 encap_async_event_target_id;
  4918. u8 unused_0;
  4919. u8 unused_1;
  4920. u8 unused_2[3];
  4921. u8 unused_3;
  4922. __le32 encap_async_event_cmpl[4];
  4923. };
  4924. /* Output (16 bytes) */
  4925. struct hwrm_fwd_async_event_cmpl_output {
  4926. __le16 error_code;
  4927. __le16 req_type;
  4928. __le16 seq_id;
  4929. __le16 resp_len;
  4930. __le32 unused_0;
  4931. u8 unused_1;
  4932. u8 unused_2;
  4933. u8 unused_3;
  4934. u8 valid;
  4935. };
  4936. /* hwrm_temp_monitor_query */
  4937. /* Input (16 bytes) */
  4938. struct hwrm_temp_monitor_query_input {
  4939. __le16 req_type;
  4940. __le16 cmpl_ring;
  4941. __le16 seq_id;
  4942. __le16 target_id;
  4943. __le64 resp_addr;
  4944. };
  4945. /* Output (16 bytes) */
  4946. struct hwrm_temp_monitor_query_output {
  4947. __le16 error_code;
  4948. __le16 req_type;
  4949. __le16 seq_id;
  4950. __le16 resp_len;
  4951. u8 temp;
  4952. u8 unused_0;
  4953. __le16 unused_1;
  4954. u8 unused_2;
  4955. u8 unused_3;
  4956. u8 unused_4;
  4957. u8 valid;
  4958. };
  4959. /* hwrm_wol_filter_alloc */
  4960. /* Input (64 bytes) */
  4961. struct hwrm_wol_filter_alloc_input {
  4962. __le16 req_type;
  4963. __le16 cmpl_ring;
  4964. __le16 seq_id;
  4965. __le16 target_id;
  4966. __le64 resp_addr;
  4967. __le32 flags;
  4968. __le32 enables;
  4969. #define WOL_FILTER_ALLOC_REQ_ENABLES_MAC_ADDRESS 0x1UL
  4970. #define WOL_FILTER_ALLOC_REQ_ENABLES_PATTERN_OFFSET 0x2UL
  4971. #define WOL_FILTER_ALLOC_REQ_ENABLES_PATTERN_BUF_SIZE 0x4UL
  4972. #define WOL_FILTER_ALLOC_REQ_ENABLES_PATTERN_BUF_ADDR 0x8UL
  4973. #define WOL_FILTER_ALLOC_REQ_ENABLES_PATTERN_MASK_ADDR 0x10UL
  4974. #define WOL_FILTER_ALLOC_REQ_ENABLES_PATTERN_MASK_SIZE 0x20UL
  4975. __le16 port_id;
  4976. u8 wol_type;
  4977. #define WOL_FILTER_ALLOC_REQ_WOL_TYPE_MAGICPKT 0x0UL
  4978. #define WOL_FILTER_ALLOC_REQ_WOL_TYPE_BMP 0x1UL
  4979. #define WOL_FILTER_ALLOC_REQ_WOL_TYPE_INVALID 0xffUL
  4980. u8 unused_0;
  4981. __le32 unused_1;
  4982. u8 mac_address[6];
  4983. __le16 pattern_offset;
  4984. __le16 pattern_buf_size;
  4985. __le16 pattern_mask_size;
  4986. __le32 unused_2;
  4987. __le64 pattern_buf_addr;
  4988. __le64 pattern_mask_addr;
  4989. };
  4990. /* Output (16 bytes) */
  4991. struct hwrm_wol_filter_alloc_output {
  4992. __le16 error_code;
  4993. __le16 req_type;
  4994. __le16 seq_id;
  4995. __le16 resp_len;
  4996. u8 wol_filter_id;
  4997. u8 unused_0;
  4998. __le16 unused_1;
  4999. u8 unused_2;
  5000. u8 unused_3;
  5001. u8 unused_4;
  5002. u8 valid;
  5003. };
  5004. /* hwrm_wol_filter_free */
  5005. /* Input (32 bytes) */
  5006. struct hwrm_wol_filter_free_input {
  5007. __le16 req_type;
  5008. __le16 cmpl_ring;
  5009. __le16 seq_id;
  5010. __le16 target_id;
  5011. __le64 resp_addr;
  5012. __le32 flags;
  5013. #define WOL_FILTER_FREE_REQ_FLAGS_FREE_ALL_WOL_FILTERS 0x1UL
  5014. __le32 enables;
  5015. #define WOL_FILTER_FREE_REQ_ENABLES_WOL_FILTER_ID 0x1UL
  5016. __le16 port_id;
  5017. u8 wol_filter_id;
  5018. u8 unused_0[5];
  5019. };
  5020. /* Output (16 bytes) */
  5021. struct hwrm_wol_filter_free_output {
  5022. __le16 error_code;
  5023. __le16 req_type;
  5024. __le16 seq_id;
  5025. __le16 resp_len;
  5026. __le32 unused_0;
  5027. u8 unused_1;
  5028. u8 unused_2;
  5029. u8 unused_3;
  5030. u8 valid;
  5031. };
  5032. /* hwrm_wol_filter_qcfg */
  5033. /* Input (56 bytes) */
  5034. struct hwrm_wol_filter_qcfg_input {
  5035. __le16 req_type;
  5036. __le16 cmpl_ring;
  5037. __le16 seq_id;
  5038. __le16 target_id;
  5039. __le64 resp_addr;
  5040. __le16 port_id;
  5041. __le16 handle;
  5042. __le32 unused_0;
  5043. __le64 pattern_buf_addr;
  5044. __le16 pattern_buf_size;
  5045. u8 unused_1;
  5046. u8 unused_2;
  5047. u8 unused_3[3];
  5048. u8 unused_4;
  5049. __le64 pattern_mask_addr;
  5050. __le16 pattern_mask_size;
  5051. __le16 unused_5[3];
  5052. };
  5053. /* Output (32 bytes) */
  5054. struct hwrm_wol_filter_qcfg_output {
  5055. __le16 error_code;
  5056. __le16 req_type;
  5057. __le16 seq_id;
  5058. __le16 resp_len;
  5059. __le16 next_handle;
  5060. u8 wol_filter_id;
  5061. u8 wol_type;
  5062. #define WOL_FILTER_QCFG_RESP_WOL_TYPE_MAGICPKT 0x0UL
  5063. #define WOL_FILTER_QCFG_RESP_WOL_TYPE_BMP 0x1UL
  5064. #define WOL_FILTER_QCFG_RESP_WOL_TYPE_INVALID 0xffUL
  5065. __le32 unused_0;
  5066. u8 mac_address[6];
  5067. __le16 pattern_offset;
  5068. __le16 pattern_size;
  5069. __le16 pattern_mask_size;
  5070. u8 unused_1;
  5071. u8 unused_2;
  5072. u8 unused_3;
  5073. u8 valid;
  5074. };
  5075. /* hwrm_wol_reason_qcfg */
  5076. /* Input (40 bytes) */
  5077. struct hwrm_wol_reason_qcfg_input {
  5078. __le16 req_type;
  5079. __le16 cmpl_ring;
  5080. __le16 seq_id;
  5081. __le16 target_id;
  5082. __le64 resp_addr;
  5083. __le16 port_id;
  5084. u8 unused_0;
  5085. u8 unused_1;
  5086. u8 unused_2[3];
  5087. u8 unused_3;
  5088. __le64 wol_pkt_buf_addr;
  5089. __le16 wol_pkt_buf_size;
  5090. __le16 unused_4[3];
  5091. };
  5092. /* Output (16 bytes) */
  5093. struct hwrm_wol_reason_qcfg_output {
  5094. __le16 error_code;
  5095. __le16 req_type;
  5096. __le16 seq_id;
  5097. __le16 resp_len;
  5098. u8 wol_filter_id;
  5099. u8 wol_reason;
  5100. #define WOL_REASON_QCFG_RESP_WOL_REASON_MAGICPKT 0x0UL
  5101. #define WOL_REASON_QCFG_RESP_WOL_REASON_BMP 0x1UL
  5102. #define WOL_REASON_QCFG_RESP_WOL_REASON_INVALID 0xffUL
  5103. u8 wol_pkt_len;
  5104. u8 unused_0;
  5105. u8 unused_1;
  5106. u8 unused_2;
  5107. u8 unused_3;
  5108. u8 valid;
  5109. };
  5110. /* hwrm_nvm_read */
  5111. /* Input (40 bytes) */
  5112. struct hwrm_nvm_read_input {
  5113. __le16 req_type;
  5114. __le16 cmpl_ring;
  5115. __le16 seq_id;
  5116. __le16 target_id;
  5117. __le64 resp_addr;
  5118. __le64 host_dest_addr;
  5119. __le16 dir_idx;
  5120. u8 unused_0;
  5121. u8 unused_1;
  5122. __le32 offset;
  5123. __le32 len;
  5124. __le32 unused_2;
  5125. };
  5126. /* Output (16 bytes) */
  5127. struct hwrm_nvm_read_output {
  5128. __le16 error_code;
  5129. __le16 req_type;
  5130. __le16 seq_id;
  5131. __le16 resp_len;
  5132. __le32 unused_0;
  5133. u8 unused_1;
  5134. u8 unused_2;
  5135. u8 unused_3;
  5136. u8 valid;
  5137. };
  5138. /* hwrm_nvm_get_dir_entries */
  5139. /* Input (24 bytes) */
  5140. struct hwrm_nvm_get_dir_entries_input {
  5141. __le16 req_type;
  5142. __le16 cmpl_ring;
  5143. __le16 seq_id;
  5144. __le16 target_id;
  5145. __le64 resp_addr;
  5146. __le64 host_dest_addr;
  5147. };
  5148. /* Output (16 bytes) */
  5149. struct hwrm_nvm_get_dir_entries_output {
  5150. __le16 error_code;
  5151. __le16 req_type;
  5152. __le16 seq_id;
  5153. __le16 resp_len;
  5154. __le32 unused_0;
  5155. u8 unused_1;
  5156. u8 unused_2;
  5157. u8 unused_3;
  5158. u8 valid;
  5159. };
  5160. /* hwrm_nvm_get_dir_info */
  5161. /* Input (16 bytes) */
  5162. struct hwrm_nvm_get_dir_info_input {
  5163. __le16 req_type;
  5164. __le16 cmpl_ring;
  5165. __le16 seq_id;
  5166. __le16 target_id;
  5167. __le64 resp_addr;
  5168. };
  5169. /* Output (24 bytes) */
  5170. struct hwrm_nvm_get_dir_info_output {
  5171. __le16 error_code;
  5172. __le16 req_type;
  5173. __le16 seq_id;
  5174. __le16 resp_len;
  5175. __le32 entries;
  5176. __le32 entry_length;
  5177. __le32 unused_0;
  5178. u8 unused_1;
  5179. u8 unused_2;
  5180. u8 unused_3;
  5181. u8 valid;
  5182. };
  5183. /* hwrm_nvm_write */
  5184. /* Input (48 bytes) */
  5185. struct hwrm_nvm_write_input {
  5186. __le16 req_type;
  5187. __le16 cmpl_ring;
  5188. __le16 seq_id;
  5189. __le16 target_id;
  5190. __le64 resp_addr;
  5191. __le64 host_src_addr;
  5192. __le16 dir_type;
  5193. __le16 dir_ordinal;
  5194. __le16 dir_ext;
  5195. __le16 dir_attr;
  5196. __le32 dir_data_length;
  5197. __le16 option;
  5198. __le16 flags;
  5199. #define NVM_WRITE_REQ_FLAGS_KEEP_ORIG_ACTIVE_IMG 0x1UL
  5200. __le32 dir_item_length;
  5201. __le32 unused_0;
  5202. };
  5203. /* Output (16 bytes) */
  5204. struct hwrm_nvm_write_output {
  5205. __le16 error_code;
  5206. __le16 req_type;
  5207. __le16 seq_id;
  5208. __le16 resp_len;
  5209. __le32 dir_item_length;
  5210. __le16 dir_idx;
  5211. u8 unused_0;
  5212. u8 valid;
  5213. };
  5214. /* Command specific Error Codes (8 bytes) */
  5215. struct hwrm_nvm_write_cmd_err {
  5216. u8 code;
  5217. #define NVM_WRITE_CMD_ERR_CODE_UNKNOWN 0x0UL
  5218. #define NVM_WRITE_CMD_ERR_CODE_FRAG_ERR 0x1UL
  5219. #define NVM_WRITE_CMD_ERR_CODE_NO_SPACE 0x2UL
  5220. u8 unused_0[7];
  5221. };
  5222. /* hwrm_nvm_modify */
  5223. /* Input (40 bytes) */
  5224. struct hwrm_nvm_modify_input {
  5225. __le16 req_type;
  5226. __le16 cmpl_ring;
  5227. __le16 seq_id;
  5228. __le16 target_id;
  5229. __le64 resp_addr;
  5230. __le64 host_src_addr;
  5231. __le16 dir_idx;
  5232. u8 unused_0;
  5233. u8 unused_1;
  5234. __le32 offset;
  5235. __le32 len;
  5236. __le32 unused_2;
  5237. };
  5238. /* Output (16 bytes) */
  5239. struct hwrm_nvm_modify_output {
  5240. __le16 error_code;
  5241. __le16 req_type;
  5242. __le16 seq_id;
  5243. __le16 resp_len;
  5244. __le32 unused_0;
  5245. u8 unused_1;
  5246. u8 unused_2;
  5247. u8 unused_3;
  5248. u8 valid;
  5249. };
  5250. /* hwrm_nvm_find_dir_entry */
  5251. /* Input (32 bytes) */
  5252. struct hwrm_nvm_find_dir_entry_input {
  5253. __le16 req_type;
  5254. __le16 cmpl_ring;
  5255. __le16 seq_id;
  5256. __le16 target_id;
  5257. __le64 resp_addr;
  5258. __le32 enables;
  5259. #define NVM_FIND_DIR_ENTRY_REQ_ENABLES_DIR_IDX_VALID 0x1UL
  5260. __le16 dir_idx;
  5261. __le16 dir_type;
  5262. __le16 dir_ordinal;
  5263. __le16 dir_ext;
  5264. u8 opt_ordinal;
  5265. #define NVM_FIND_DIR_ENTRY_REQ_OPT_ORDINAL_MASK 0x3UL
  5266. #define NVM_FIND_DIR_ENTRY_REQ_OPT_ORDINAL_SFT 0
  5267. #define NVM_FIND_DIR_ENTRY_REQ_OPT_ORDINAL_EQ 0x0UL
  5268. #define NVM_FIND_DIR_ENTRY_REQ_OPT_ORDINAL_GE 0x1UL
  5269. #define NVM_FIND_DIR_ENTRY_REQ_OPT_ORDINAL_GT 0x2UL
  5270. u8 unused_1[3];
  5271. };
  5272. /* Output (32 bytes) */
  5273. struct hwrm_nvm_find_dir_entry_output {
  5274. __le16 error_code;
  5275. __le16 req_type;
  5276. __le16 seq_id;
  5277. __le16 resp_len;
  5278. __le32 dir_item_length;
  5279. __le32 dir_data_length;
  5280. __le32 fw_ver;
  5281. __le16 dir_ordinal;
  5282. __le16 dir_idx;
  5283. __le32 unused_0;
  5284. u8 unused_1;
  5285. u8 unused_2;
  5286. u8 unused_3;
  5287. u8 valid;
  5288. };
  5289. /* hwrm_nvm_erase_dir_entry */
  5290. /* Input (24 bytes) */
  5291. struct hwrm_nvm_erase_dir_entry_input {
  5292. __le16 req_type;
  5293. __le16 cmpl_ring;
  5294. __le16 seq_id;
  5295. __le16 target_id;
  5296. __le64 resp_addr;
  5297. __le16 dir_idx;
  5298. __le16 unused_0[3];
  5299. };
  5300. /* Output (16 bytes) */
  5301. struct hwrm_nvm_erase_dir_entry_output {
  5302. __le16 error_code;
  5303. __le16 req_type;
  5304. __le16 seq_id;
  5305. __le16 resp_len;
  5306. __le32 unused_0;
  5307. u8 unused_1;
  5308. u8 unused_2;
  5309. u8 unused_3;
  5310. u8 valid;
  5311. };
  5312. /* hwrm_nvm_get_dev_info */
  5313. /* Input (16 bytes) */
  5314. struct hwrm_nvm_get_dev_info_input {
  5315. __le16 req_type;
  5316. __le16 cmpl_ring;
  5317. __le16 seq_id;
  5318. __le16 target_id;
  5319. __le64 resp_addr;
  5320. };
  5321. /* Output (32 bytes) */
  5322. struct hwrm_nvm_get_dev_info_output {
  5323. __le16 error_code;
  5324. __le16 req_type;
  5325. __le16 seq_id;
  5326. __le16 resp_len;
  5327. __le16 manufacturer_id;
  5328. __le16 device_id;
  5329. __le32 sector_size;
  5330. __le32 nvram_size;
  5331. __le32 reserved_size;
  5332. __le32 available_size;
  5333. u8 unused_0;
  5334. u8 unused_1;
  5335. u8 unused_2;
  5336. u8 valid;
  5337. };
  5338. /* hwrm_nvm_mod_dir_entry */
  5339. /* Input (32 bytes) */
  5340. struct hwrm_nvm_mod_dir_entry_input {
  5341. __le16 req_type;
  5342. __le16 cmpl_ring;
  5343. __le16 seq_id;
  5344. __le16 target_id;
  5345. __le64 resp_addr;
  5346. __le32 enables;
  5347. #define NVM_MOD_DIR_ENTRY_REQ_ENABLES_CHECKSUM 0x1UL
  5348. __le16 dir_idx;
  5349. __le16 dir_ordinal;
  5350. __le16 dir_ext;
  5351. __le16 dir_attr;
  5352. __le32 checksum;
  5353. };
  5354. /* Output (16 bytes) */
  5355. struct hwrm_nvm_mod_dir_entry_output {
  5356. __le16 error_code;
  5357. __le16 req_type;
  5358. __le16 seq_id;
  5359. __le16 resp_len;
  5360. __le32 unused_0;
  5361. u8 unused_1;
  5362. u8 unused_2;
  5363. u8 unused_3;
  5364. u8 valid;
  5365. };
  5366. /* hwrm_nvm_verify_update */
  5367. /* Input (24 bytes) */
  5368. struct hwrm_nvm_verify_update_input {
  5369. __le16 req_type;
  5370. __le16 cmpl_ring;
  5371. __le16 seq_id;
  5372. __le16 target_id;
  5373. __le64 resp_addr;
  5374. __le16 dir_type;
  5375. __le16 dir_ordinal;
  5376. __le16 dir_ext;
  5377. __le16 unused_0;
  5378. };
  5379. /* Output (16 bytes) */
  5380. struct hwrm_nvm_verify_update_output {
  5381. __le16 error_code;
  5382. __le16 req_type;
  5383. __le16 seq_id;
  5384. __le16 resp_len;
  5385. __le32 unused_0;
  5386. u8 unused_1;
  5387. u8 unused_2;
  5388. u8 unused_3;
  5389. u8 valid;
  5390. };
  5391. /* hwrm_nvm_install_update */
  5392. /* Input (24 bytes) */
  5393. struct hwrm_nvm_install_update_input {
  5394. __le16 req_type;
  5395. __le16 cmpl_ring;
  5396. __le16 seq_id;
  5397. __le16 target_id;
  5398. __le64 resp_addr;
  5399. __le32 install_type;
  5400. #define NVM_INSTALL_UPDATE_REQ_INSTALL_TYPE_NORMAL 0x0UL
  5401. #define NVM_INSTALL_UPDATE_REQ_INSTALL_TYPE_ALL 0xffffffffUL
  5402. __le16 flags;
  5403. #define NVM_INSTALL_UPDATE_REQ_FLAGS_ERASE_UNUSED_SPACE 0x1UL
  5404. #define NVM_INSTALL_UPDATE_REQ_FLAGS_REMOVE_UNUSED_PKG 0x2UL
  5405. #define NVM_INSTALL_UPDATE_REQ_FLAGS_ALLOWED_TO_DEFRAG 0x4UL
  5406. __le16 unused_0;
  5407. };
  5408. /* Output (24 bytes) */
  5409. struct hwrm_nvm_install_update_output {
  5410. __le16 error_code;
  5411. __le16 req_type;
  5412. __le16 seq_id;
  5413. __le16 resp_len;
  5414. __le64 installed_items;
  5415. u8 result;
  5416. #define NVM_INSTALL_UPDATE_RESP_RESULT_SUCCESS 0x0UL
  5417. u8 problem_item;
  5418. #define NVM_INSTALL_UPDATE_RESP_PROBLEM_ITEM_NONE 0x0UL
  5419. #define NVM_INSTALL_UPDATE_RESP_PROBLEM_ITEM_PACKAGE 0xffUL
  5420. u8 reset_required;
  5421. #define NVM_INSTALL_UPDATE_RESP_RESET_REQUIRED_NONE 0x0UL
  5422. #define NVM_INSTALL_UPDATE_RESP_RESET_REQUIRED_PCI 0x1UL
  5423. #define NVM_INSTALL_UPDATE_RESP_RESET_REQUIRED_POWER 0x2UL
  5424. u8 unused_0;
  5425. u8 unused_1;
  5426. u8 unused_2;
  5427. u8 unused_3;
  5428. u8 valid;
  5429. };
  5430. /* Command specific Error Codes (8 bytes) */
  5431. struct hwrm_nvm_install_update_cmd_err {
  5432. u8 code;
  5433. #define NVM_INSTALL_UPDATE_CMD_ERR_CODE_UNKNOWN 0x0UL
  5434. #define NVM_INSTALL_UPDATE_CMD_ERR_CODE_FRAG_ERR 0x1UL
  5435. #define NVM_INSTALL_UPDATE_CMD_ERR_CODE_NO_SPACE 0x2UL
  5436. u8 unused_0[7];
  5437. };
  5438. /* hwrm_selftest_qlist */
  5439. /* Input (16 bytes) */
  5440. struct hwrm_selftest_qlist_input {
  5441. __le16 req_type;
  5442. __le16 cmpl_ring;
  5443. __le16 seq_id;
  5444. __le16 target_id;
  5445. __le64 resp_addr;
  5446. };
  5447. /* Output (248 bytes) */
  5448. struct hwrm_selftest_qlist_output {
  5449. __le16 error_code;
  5450. __le16 req_type;
  5451. __le16 seq_id;
  5452. __le16 resp_len;
  5453. u8 num_tests;
  5454. u8 available_tests;
  5455. #define SELFTEST_QLIST_RESP_AVAILABLE_TESTS_NVM_TEST 0x1UL
  5456. #define SELFTEST_QLIST_RESP_AVAILABLE_TESTS_LINK_TEST 0x2UL
  5457. #define SELFTEST_QLIST_RESP_AVAILABLE_TESTS_REGISTER_TEST 0x4UL
  5458. #define SELFTEST_QLIST_RESP_AVAILABLE_TESTS_MEMORY_TEST 0x8UL
  5459. #define SELFTEST_QLIST_RESP_AVAILABLE_TESTS_PCIE_EYE_TEST 0x10UL
  5460. #define SELFTEST_QLIST_RESP_AVAILABLE_TESTS_ETHERNET_EYE_TEST 0x20UL
  5461. u8 offline_tests;
  5462. #define SELFTEST_QLIST_RESP_OFFLINE_TESTS_NVM_TEST 0x1UL
  5463. #define SELFTEST_QLIST_RESP_OFFLINE_TESTS_LINK_TEST 0x2UL
  5464. #define SELFTEST_QLIST_RESP_OFFLINE_TESTS_REGISTER_TEST 0x4UL
  5465. #define SELFTEST_QLIST_RESP_OFFLINE_TESTS_MEMORY_TEST 0x8UL
  5466. #define SELFTEST_QLIST_RESP_OFFLINE_TESTS_PCIE_EYE_TEST 0x10UL
  5467. #define SELFTEST_QLIST_RESP_OFFLINE_TESTS_ETHERNET_EYE_TEST 0x20UL
  5468. u8 unused_0;
  5469. __le16 test_timeout;
  5470. u8 unused_1;
  5471. u8 unused_2;
  5472. char test0_name[32];
  5473. char test1_name[32];
  5474. char test2_name[32];
  5475. char test3_name[32];
  5476. char test4_name[32];
  5477. char test5_name[32];
  5478. char test6_name[32];
  5479. char test7_name[32];
  5480. };
  5481. /* hwrm_selftest_exec */
  5482. /* Input (24 bytes) */
  5483. struct hwrm_selftest_exec_input {
  5484. __le16 req_type;
  5485. __le16 cmpl_ring;
  5486. __le16 seq_id;
  5487. __le16 target_id;
  5488. __le64 resp_addr;
  5489. u8 flags;
  5490. #define SELFTEST_EXEC_REQ_FLAGS_NVM_TEST 0x1UL
  5491. #define SELFTEST_EXEC_REQ_FLAGS_LINK_TEST 0x2UL
  5492. #define SELFTEST_EXEC_REQ_FLAGS_REGISTER_TEST 0x4UL
  5493. #define SELFTEST_EXEC_REQ_FLAGS_MEMORY_TEST 0x8UL
  5494. #define SELFTEST_EXEC_REQ_FLAGS_PCIE_EYE_TEST 0x10UL
  5495. #define SELFTEST_EXEC_REQ_FLAGS_ETHERNET_EYE_TEST 0x20UL
  5496. u8 unused_0[7];
  5497. };
  5498. /* Output (16 bytes) */
  5499. struct hwrm_selftest_exec_output {
  5500. __le16 error_code;
  5501. __le16 req_type;
  5502. __le16 seq_id;
  5503. __le16 resp_len;
  5504. u8 requested_tests;
  5505. #define SELFTEST_EXEC_RESP_REQUESTED_TESTS_NVM_TEST 0x1UL
  5506. #define SELFTEST_EXEC_RESP_REQUESTED_TESTS_LINK_TEST 0x2UL
  5507. #define SELFTEST_EXEC_RESP_REQUESTED_TESTS_REGISTER_TEST 0x4UL
  5508. #define SELFTEST_EXEC_RESP_REQUESTED_TESTS_MEMORY_TEST 0x8UL
  5509. #define SELFTEST_EXEC_RESP_REQUESTED_TESTS_PCIE_EYE_TEST 0x10UL
  5510. #define SELFTEST_EXEC_RESP_REQUESTED_TESTS_ETHERNET_EYE_TEST 0x20UL
  5511. u8 test_success;
  5512. #define SELFTEST_EXEC_RESP_TEST_SUCCESS_NVM_TEST 0x1UL
  5513. #define SELFTEST_EXEC_RESP_TEST_SUCCESS_LINK_TEST 0x2UL
  5514. #define SELFTEST_EXEC_RESP_TEST_SUCCESS_REGISTER_TEST 0x4UL
  5515. #define SELFTEST_EXEC_RESP_TEST_SUCCESS_MEMORY_TEST 0x8UL
  5516. #define SELFTEST_EXEC_RESP_TEST_SUCCESS_PCIE_EYE_TEST 0x10UL
  5517. #define SELFTEST_EXEC_RESP_TEST_SUCCESS_ETHERNET_EYE_TEST 0x20UL
  5518. __le16 unused_0[3];
  5519. };
  5520. /* hwrm_selftest_irq */
  5521. /* Input (16 bytes) */
  5522. struct hwrm_selftest_irq_input {
  5523. __le16 req_type;
  5524. __le16 cmpl_ring;
  5525. __le16 seq_id;
  5526. __le16 target_id;
  5527. __le64 resp_addr;
  5528. };
  5529. /* Output (8 bytes) */
  5530. struct hwrm_selftest_irq_output {
  5531. __le16 error_code;
  5532. __le16 req_type;
  5533. __le16 seq_id;
  5534. __le16 resp_len;
  5535. };
  5536. /* Hardware Resource Manager Specification */
  5537. /* Input (16 bytes) */
  5538. struct input {
  5539. __le16 req_type;
  5540. __le16 cmpl_ring;
  5541. __le16 seq_id;
  5542. __le16 target_id;
  5543. __le64 resp_addr;
  5544. };
  5545. /* Output (8 bytes) */
  5546. struct output {
  5547. __le16 error_code;
  5548. __le16 req_type;
  5549. __le16 seq_id;
  5550. __le16 resp_len;
  5551. };
  5552. /* Short Command Structure (16 bytes) */
  5553. struct hwrm_short_input {
  5554. __le16 req_type;
  5555. __le16 signature;
  5556. #define SHORT_REQ_SIGNATURE_SHORT_CMD 0x4321UL
  5557. __le16 unused_0;
  5558. __le16 size;
  5559. __le64 req_addr;
  5560. };
  5561. /* Command numbering (8 bytes) */
  5562. struct cmd_nums {
  5563. __le16 req_type;
  5564. #define HWRM_VER_GET (0x0UL)
  5565. #define HWRM_FUNC_BUF_UNRGTR (0xeUL)
  5566. #define HWRM_FUNC_VF_CFG (0xfUL)
  5567. #define RESERVED1 (0x10UL)
  5568. #define HWRM_FUNC_RESET (0x11UL)
  5569. #define HWRM_FUNC_GETFID (0x12UL)
  5570. #define HWRM_FUNC_VF_ALLOC (0x13UL)
  5571. #define HWRM_FUNC_VF_FREE (0x14UL)
  5572. #define HWRM_FUNC_QCAPS (0x15UL)
  5573. #define HWRM_FUNC_QCFG (0x16UL)
  5574. #define HWRM_FUNC_CFG (0x17UL)
  5575. #define HWRM_FUNC_QSTATS (0x18UL)
  5576. #define HWRM_FUNC_CLR_STATS (0x19UL)
  5577. #define HWRM_FUNC_DRV_UNRGTR (0x1aUL)
  5578. #define HWRM_FUNC_VF_RESC_FREE (0x1bUL)
  5579. #define HWRM_FUNC_VF_VNIC_IDS_QUERY (0x1cUL)
  5580. #define HWRM_FUNC_DRV_RGTR (0x1dUL)
  5581. #define HWRM_FUNC_DRV_QVER (0x1eUL)
  5582. #define HWRM_FUNC_BUF_RGTR (0x1fUL)
  5583. #define HWRM_PORT_PHY_CFG (0x20UL)
  5584. #define HWRM_PORT_MAC_CFG (0x21UL)
  5585. #define HWRM_PORT_TS_QUERY (0x22UL)
  5586. #define HWRM_PORT_QSTATS (0x23UL)
  5587. #define HWRM_PORT_LPBK_QSTATS (0x24UL)
  5588. #define HWRM_PORT_CLR_STATS (0x25UL)
  5589. #define HWRM_PORT_LPBK_CLR_STATS (0x26UL)
  5590. #define HWRM_PORT_PHY_QCFG (0x27UL)
  5591. #define HWRM_PORT_MAC_QCFG (0x28UL)
  5592. #define HWRM_PORT_MAC_PTP_QCFG (0x29UL)
  5593. #define HWRM_PORT_PHY_QCAPS (0x2aUL)
  5594. #define HWRM_PORT_PHY_I2C_WRITE (0x2bUL)
  5595. #define HWRM_PORT_PHY_I2C_READ (0x2cUL)
  5596. #define HWRM_PORT_LED_CFG (0x2dUL)
  5597. #define HWRM_PORT_LED_QCFG (0x2eUL)
  5598. #define HWRM_PORT_LED_QCAPS (0x2fUL)
  5599. #define HWRM_QUEUE_QPORTCFG (0x30UL)
  5600. #define HWRM_QUEUE_QCFG (0x31UL)
  5601. #define HWRM_QUEUE_CFG (0x32UL)
  5602. #define HWRM_FUNC_VLAN_CFG (0x33UL)
  5603. #define HWRM_FUNC_VLAN_QCFG (0x34UL)
  5604. #define HWRM_QUEUE_PFCENABLE_QCFG (0x35UL)
  5605. #define HWRM_QUEUE_PFCENABLE_CFG (0x36UL)
  5606. #define HWRM_QUEUE_PRI2COS_QCFG (0x37UL)
  5607. #define HWRM_QUEUE_PRI2COS_CFG (0x38UL)
  5608. #define HWRM_QUEUE_COS2BW_QCFG (0x39UL)
  5609. #define HWRM_QUEUE_COS2BW_CFG (0x3aUL)
  5610. #define HWRM_QUEUE_DSCP_QCAPS (0x3bUL)
  5611. #define HWRM_QUEUE_DSCP2PRI_QCFG (0x3cUL)
  5612. #define HWRM_QUEUE_DSCP2PRI_CFG (0x3dUL)
  5613. #define HWRM_VNIC_ALLOC (0x40UL)
  5614. #define HWRM_VNIC_FREE (0x41UL)
  5615. #define HWRM_VNIC_CFG (0x42UL)
  5616. #define HWRM_VNIC_QCFG (0x43UL)
  5617. #define HWRM_VNIC_TPA_CFG (0x44UL)
  5618. #define HWRM_VNIC_TPA_QCFG (0x45UL)
  5619. #define HWRM_VNIC_RSS_CFG (0x46UL)
  5620. #define HWRM_VNIC_RSS_QCFG (0x47UL)
  5621. #define HWRM_VNIC_PLCMODES_CFG (0x48UL)
  5622. #define HWRM_VNIC_PLCMODES_QCFG (0x49UL)
  5623. #define HWRM_VNIC_QCAPS (0x4aUL)
  5624. #define HWRM_RING_ALLOC (0x50UL)
  5625. #define HWRM_RING_FREE (0x51UL)
  5626. #define HWRM_RING_CMPL_RING_QAGGINT_PARAMS (0x52UL)
  5627. #define HWRM_RING_CMPL_RING_CFG_AGGINT_PARAMS (0x53UL)
  5628. #define HWRM_RING_RESET (0x5eUL)
  5629. #define HWRM_RING_GRP_ALLOC (0x60UL)
  5630. #define HWRM_RING_GRP_FREE (0x61UL)
  5631. #define RESERVED5 (0x64UL)
  5632. #define RESERVED6 (0x65UL)
  5633. #define HWRM_VNIC_RSS_COS_LB_CTX_ALLOC (0x70UL)
  5634. #define HWRM_VNIC_RSS_COS_LB_CTX_FREE (0x71UL)
  5635. #define HWRM_CFA_L2_FILTER_ALLOC (0x90UL)
  5636. #define HWRM_CFA_L2_FILTER_FREE (0x91UL)
  5637. #define HWRM_CFA_L2_FILTER_CFG (0x92UL)
  5638. #define HWRM_CFA_L2_SET_RX_MASK (0x93UL)
  5639. #define HWRM_CFA_VLAN_ANTISPOOF_CFG (0x94UL)
  5640. #define HWRM_CFA_TUNNEL_FILTER_ALLOC (0x95UL)
  5641. #define HWRM_CFA_TUNNEL_FILTER_FREE (0x96UL)
  5642. #define HWRM_CFA_ENCAP_RECORD_ALLOC (0x97UL)
  5643. #define HWRM_CFA_ENCAP_RECORD_FREE (0x98UL)
  5644. #define HWRM_CFA_NTUPLE_FILTER_ALLOC (0x99UL)
  5645. #define HWRM_CFA_NTUPLE_FILTER_FREE (0x9aUL)
  5646. #define HWRM_CFA_NTUPLE_FILTER_CFG (0x9bUL)
  5647. #define HWRM_CFA_EM_FLOW_ALLOC (0x9cUL)
  5648. #define HWRM_CFA_EM_FLOW_FREE (0x9dUL)
  5649. #define HWRM_CFA_EM_FLOW_CFG (0x9eUL)
  5650. #define HWRM_TUNNEL_DST_PORT_QUERY (0xa0UL)
  5651. #define HWRM_TUNNEL_DST_PORT_ALLOC (0xa1UL)
  5652. #define HWRM_TUNNEL_DST_PORT_FREE (0xa2UL)
  5653. #define HWRM_STAT_CTX_ALLOC (0xb0UL)
  5654. #define HWRM_STAT_CTX_FREE (0xb1UL)
  5655. #define HWRM_STAT_CTX_QUERY (0xb2UL)
  5656. #define HWRM_STAT_CTX_CLR_STATS (0xb3UL)
  5657. #define HWRM_FW_RESET (0xc0UL)
  5658. #define HWRM_FW_QSTATUS (0xc1UL)
  5659. #define HWRM_FW_SET_TIME (0xc8UL)
  5660. #define HWRM_FW_GET_TIME (0xc9UL)
  5661. #define HWRM_FW_SET_STRUCTURED_DATA (0xcaUL)
  5662. #define HWRM_FW_GET_STRUCTURED_DATA (0xcbUL)
  5663. #define HWRM_FW_IPC_MAILBOX (0xccUL)
  5664. #define HWRM_EXEC_FWD_RESP (0xd0UL)
  5665. #define HWRM_REJECT_FWD_RESP (0xd1UL)
  5666. #define HWRM_FWD_RESP (0xd2UL)
  5667. #define HWRM_FWD_ASYNC_EVENT_CMPL (0xd3UL)
  5668. #define HWRM_TEMP_MONITOR_QUERY (0xe0UL)
  5669. #define HWRM_WOL_FILTER_ALLOC (0xf0UL)
  5670. #define HWRM_WOL_FILTER_FREE (0xf1UL)
  5671. #define HWRM_WOL_FILTER_QCFG (0xf2UL)
  5672. #define HWRM_WOL_REASON_QCFG (0xf3UL)
  5673. #define HWRM_CFA_METER_PROFILE_ALLOC (0xf5UL)
  5674. #define HWRM_CFA_METER_PROFILE_FREE (0xf6UL)
  5675. #define HWRM_CFA_METER_PROFILE_CFG (0xf7UL)
  5676. #define HWRM_CFA_METER_INSTANCE_ALLOC (0xf8UL)
  5677. #define HWRM_CFA_METER_INSTANCE_FREE (0xf9UL)
  5678. #define HWRM_CFA_VFR_ALLOC (0xfdUL)
  5679. #define HWRM_CFA_VFR_FREE (0xfeUL)
  5680. #define HWRM_CFA_VF_PAIR_ALLOC (0x100UL)
  5681. #define HWRM_CFA_VF_PAIR_FREE (0x101UL)
  5682. #define HWRM_CFA_VF_PAIR_INFO (0x102UL)
  5683. #define HWRM_CFA_FLOW_ALLOC (0x103UL)
  5684. #define HWRM_CFA_FLOW_FREE (0x104UL)
  5685. #define HWRM_CFA_FLOW_FLUSH (0x105UL)
  5686. #define HWRM_CFA_FLOW_STATS (0x106UL)
  5687. #define HWRM_CFA_FLOW_INFO (0x107UL)
  5688. #define HWRM_CFA_DECAP_FILTER_ALLOC (0x108UL)
  5689. #define HWRM_CFA_DECAP_FILTER_FREE (0x109UL)
  5690. #define HWRM_CFA_VLAN_ANTISPOOF_QCFG (0x10aUL)
  5691. #define HWRM_SELFTEST_QLIST (0x200UL)
  5692. #define HWRM_SELFTEST_EXEC (0x201UL)
  5693. #define HWRM_SELFTEST_IRQ (0x202UL)
  5694. #define HWRM_SELFTEST_RETREIVE_EYE_DATA (0x203UL)
  5695. #define HWRM_DBG_READ_DIRECT (0xff10UL)
  5696. #define HWRM_DBG_READ_INDIRECT (0xff11UL)
  5697. #define HWRM_DBG_WRITE_DIRECT (0xff12UL)
  5698. #define HWRM_DBG_WRITE_INDIRECT (0xff13UL)
  5699. #define HWRM_DBG_DUMP (0xff14UL)
  5700. #define HWRM_DBG_ERASE_NVM (0xff15UL)
  5701. #define HWRM_DBG_CFG (0xff16UL)
  5702. #define HWRM_NVM_FACTORY_DEFAULTS (0xffeeUL)
  5703. #define HWRM_NVM_VALIDATE_OPTION (0xffefUL)
  5704. #define HWRM_NVM_FLUSH (0xfff0UL)
  5705. #define HWRM_NVM_GET_VARIABLE (0xfff1UL)
  5706. #define HWRM_NVM_SET_VARIABLE (0xfff2UL)
  5707. #define HWRM_NVM_INSTALL_UPDATE (0xfff3UL)
  5708. #define HWRM_NVM_MODIFY (0xfff4UL)
  5709. #define HWRM_NVM_VERIFY_UPDATE (0xfff5UL)
  5710. #define HWRM_NVM_GET_DEV_INFO (0xfff6UL)
  5711. #define HWRM_NVM_ERASE_DIR_ENTRY (0xfff7UL)
  5712. #define HWRM_NVM_MOD_DIR_ENTRY (0xfff8UL)
  5713. #define HWRM_NVM_FIND_DIR_ENTRY (0xfff9UL)
  5714. #define HWRM_NVM_GET_DIR_ENTRIES (0xfffaUL)
  5715. #define HWRM_NVM_GET_DIR_INFO (0xfffbUL)
  5716. #define HWRM_NVM_RAW_DUMP (0xfffcUL)
  5717. #define HWRM_NVM_READ (0xfffdUL)
  5718. #define HWRM_NVM_WRITE (0xfffeUL)
  5719. #define HWRM_NVM_RAW_WRITE_BLK (0xffffUL)
  5720. __le16 unused_0[3];
  5721. };
  5722. /* Return Codes (8 bytes) */
  5723. struct ret_codes {
  5724. __le16 error_code;
  5725. #define HWRM_ERR_CODE_SUCCESS (0x0UL)
  5726. #define HWRM_ERR_CODE_FAIL (0x1UL)
  5727. #define HWRM_ERR_CODE_INVALID_PARAMS (0x2UL)
  5728. #define HWRM_ERR_CODE_RESOURCE_ACCESS_DENIED (0x3UL)
  5729. #define HWRM_ERR_CODE_RESOURCE_ALLOC_ERROR (0x4UL)
  5730. #define HWRM_ERR_CODE_INVALID_FLAGS (0x5UL)
  5731. #define HWRM_ERR_CODE_INVALID_ENABLES (0x6UL)
  5732. #define HWRM_ERR_CODE_HWRM_ERROR (0xfUL)
  5733. #define HWRM_ERR_CODE_UNKNOWN_ERR (0xfffeUL)
  5734. #define HWRM_ERR_CODE_CMD_NOT_SUPPORTED (0xffffUL)
  5735. __le16 unused_0[3];
  5736. };
  5737. /* Output (16 bytes) */
  5738. struct hwrm_err_output {
  5739. __le16 error_code;
  5740. __le16 req_type;
  5741. __le16 seq_id;
  5742. __le16 resp_len;
  5743. __le32 opaque_0;
  5744. __le16 opaque_1;
  5745. u8 cmd_err;
  5746. u8 valid;
  5747. };
  5748. /* Port Tx Statistics Formats (408 bytes) */
  5749. struct tx_port_stats {
  5750. __le64 tx_64b_frames;
  5751. __le64 tx_65b_127b_frames;
  5752. __le64 tx_128b_255b_frames;
  5753. __le64 tx_256b_511b_frames;
  5754. __le64 tx_512b_1023b_frames;
  5755. __le64 tx_1024b_1518_frames;
  5756. __le64 tx_good_vlan_frames;
  5757. __le64 tx_1519b_2047_frames;
  5758. __le64 tx_2048b_4095b_frames;
  5759. __le64 tx_4096b_9216b_frames;
  5760. __le64 tx_9217b_16383b_frames;
  5761. __le64 tx_good_frames;
  5762. __le64 tx_total_frames;
  5763. __le64 tx_ucast_frames;
  5764. __le64 tx_mcast_frames;
  5765. __le64 tx_bcast_frames;
  5766. __le64 tx_pause_frames;
  5767. __le64 tx_pfc_frames;
  5768. __le64 tx_jabber_frames;
  5769. __le64 tx_fcs_err_frames;
  5770. __le64 tx_control_frames;
  5771. __le64 tx_oversz_frames;
  5772. __le64 tx_single_dfrl_frames;
  5773. __le64 tx_multi_dfrl_frames;
  5774. __le64 tx_single_coll_frames;
  5775. __le64 tx_multi_coll_frames;
  5776. __le64 tx_late_coll_frames;
  5777. __le64 tx_excessive_coll_frames;
  5778. __le64 tx_frag_frames;
  5779. __le64 tx_err;
  5780. __le64 tx_tagged_frames;
  5781. __le64 tx_dbl_tagged_frames;
  5782. __le64 tx_runt_frames;
  5783. __le64 tx_fifo_underruns;
  5784. __le64 tx_pfc_ena_frames_pri0;
  5785. __le64 tx_pfc_ena_frames_pri1;
  5786. __le64 tx_pfc_ena_frames_pri2;
  5787. __le64 tx_pfc_ena_frames_pri3;
  5788. __le64 tx_pfc_ena_frames_pri4;
  5789. __le64 tx_pfc_ena_frames_pri5;
  5790. __le64 tx_pfc_ena_frames_pri6;
  5791. __le64 tx_pfc_ena_frames_pri7;
  5792. __le64 tx_eee_lpi_events;
  5793. __le64 tx_eee_lpi_duration;
  5794. __le64 tx_llfc_logical_msgs;
  5795. __le64 tx_hcfc_msgs;
  5796. __le64 tx_total_collisions;
  5797. __le64 tx_bytes;
  5798. __le64 tx_xthol_frames;
  5799. __le64 tx_stat_discard;
  5800. __le64 tx_stat_error;
  5801. };
  5802. /* Port Rx Statistics Formats (528 bytes) */
  5803. struct rx_port_stats {
  5804. __le64 rx_64b_frames;
  5805. __le64 rx_65b_127b_frames;
  5806. __le64 rx_128b_255b_frames;
  5807. __le64 rx_256b_511b_frames;
  5808. __le64 rx_512b_1023b_frames;
  5809. __le64 rx_1024b_1518_frames;
  5810. __le64 rx_good_vlan_frames;
  5811. __le64 rx_1519b_2047b_frames;
  5812. __le64 rx_2048b_4095b_frames;
  5813. __le64 rx_4096b_9216b_frames;
  5814. __le64 rx_9217b_16383b_frames;
  5815. __le64 rx_total_frames;
  5816. __le64 rx_ucast_frames;
  5817. __le64 rx_mcast_frames;
  5818. __le64 rx_bcast_frames;
  5819. __le64 rx_fcs_err_frames;
  5820. __le64 rx_ctrl_frames;
  5821. __le64 rx_pause_frames;
  5822. __le64 rx_pfc_frames;
  5823. __le64 rx_unsupported_opcode_frames;
  5824. __le64 rx_unsupported_da_pausepfc_frames;
  5825. __le64 rx_wrong_sa_frames;
  5826. __le64 rx_align_err_frames;
  5827. __le64 rx_oor_len_frames;
  5828. __le64 rx_code_err_frames;
  5829. __le64 rx_false_carrier_frames;
  5830. __le64 rx_ovrsz_frames;
  5831. __le64 rx_jbr_frames;
  5832. __le64 rx_mtu_err_frames;
  5833. __le64 rx_match_crc_frames;
  5834. __le64 rx_promiscuous_frames;
  5835. __le64 rx_tagged_frames;
  5836. __le64 rx_double_tagged_frames;
  5837. __le64 rx_trunc_frames;
  5838. __le64 rx_good_frames;
  5839. __le64 rx_pfc_xon2xoff_frames_pri0;
  5840. __le64 rx_pfc_xon2xoff_frames_pri1;
  5841. __le64 rx_pfc_xon2xoff_frames_pri2;
  5842. __le64 rx_pfc_xon2xoff_frames_pri3;
  5843. __le64 rx_pfc_xon2xoff_frames_pri4;
  5844. __le64 rx_pfc_xon2xoff_frames_pri5;
  5845. __le64 rx_pfc_xon2xoff_frames_pri6;
  5846. __le64 rx_pfc_xon2xoff_frames_pri7;
  5847. __le64 rx_pfc_ena_frames_pri0;
  5848. __le64 rx_pfc_ena_frames_pri1;
  5849. __le64 rx_pfc_ena_frames_pri2;
  5850. __le64 rx_pfc_ena_frames_pri3;
  5851. __le64 rx_pfc_ena_frames_pri4;
  5852. __le64 rx_pfc_ena_frames_pri5;
  5853. __le64 rx_pfc_ena_frames_pri6;
  5854. __le64 rx_pfc_ena_frames_pri7;
  5855. __le64 rx_sch_crc_err_frames;
  5856. __le64 rx_undrsz_frames;
  5857. __le64 rx_frag_frames;
  5858. __le64 rx_eee_lpi_events;
  5859. __le64 rx_eee_lpi_duration;
  5860. __le64 rx_llfc_physical_msgs;
  5861. __le64 rx_llfc_logical_msgs;
  5862. __le64 rx_llfc_msgs_with_crc_err;
  5863. __le64 rx_hcfc_msgs;
  5864. __le64 rx_hcfc_msgs_with_crc_err;
  5865. __le64 rx_bytes;
  5866. __le64 rx_runt_bytes;
  5867. __le64 rx_runt_frames;
  5868. __le64 rx_stat_discard;
  5869. __le64 rx_stat_err;
  5870. };
  5871. /* Periodic Statistics Context DMA to host (160 bytes) */
  5872. struct ctx_hw_stats {
  5873. __le64 rx_ucast_pkts;
  5874. __le64 rx_mcast_pkts;
  5875. __le64 rx_bcast_pkts;
  5876. __le64 rx_discard_pkts;
  5877. __le64 rx_drop_pkts;
  5878. __le64 rx_ucast_bytes;
  5879. __le64 rx_mcast_bytes;
  5880. __le64 rx_bcast_bytes;
  5881. __le64 tx_ucast_pkts;
  5882. __le64 tx_mcast_pkts;
  5883. __le64 tx_bcast_pkts;
  5884. __le64 tx_discard_pkts;
  5885. __le64 tx_drop_pkts;
  5886. __le64 tx_ucast_bytes;
  5887. __le64 tx_mcast_bytes;
  5888. __le64 tx_bcast_bytes;
  5889. __le64 tpa_pkts;
  5890. __le64 tpa_bytes;
  5891. __le64 tpa_events;
  5892. __le64 tpa_aborts;
  5893. };
  5894. /* Structure data header (16 bytes) */
  5895. struct hwrm_struct_hdr {
  5896. __le16 struct_id;
  5897. #define STRUCT_HDR_STRUCT_ID_LLDP_CFG 0x41bUL
  5898. #define STRUCT_HDR_STRUCT_ID_DCBX_ETS 0x41dUL
  5899. #define STRUCT_HDR_STRUCT_ID_DCBX_PFC 0x41fUL
  5900. #define STRUCT_HDR_STRUCT_ID_DCBX_APP 0x421UL
  5901. #define STRUCT_HDR_STRUCT_ID_DCBX_FEATURE_STATE 0x422UL
  5902. #define STRUCT_HDR_STRUCT_ID_LLDP_GENERIC 0x424UL
  5903. #define STRUCT_HDR_STRUCT_ID_LLDP_DEVICE 0x426UL
  5904. #define STRUCT_HDR_STRUCT_ID_AFM_OPAQUE 0x1UL
  5905. #define STRUCT_HDR_STRUCT_ID_PORT_DESCRIPTION 0xaUL
  5906. #define STRUCT_HDR_STRUCT_ID_RSS_V2 0x64UL
  5907. __le16 len;
  5908. u8 version;
  5909. u8 count;
  5910. __le16 subtype;
  5911. __le16 next_offset;
  5912. #define STRUCT_HDR_NEXT_OFFSET_LAST 0x0UL
  5913. __le16 unused_0[3];
  5914. };
  5915. /* DCBX Application configuration structure (1057) (8 bytes) */
  5916. struct hwrm_struct_data_dcbx_app {
  5917. __be16 protocol_id;
  5918. u8 protocol_selector;
  5919. #define STRUCT_DATA_DCBX_APP_PROTOCOL_SELECTOR_ETHER_TYPE 0x1UL
  5920. #define STRUCT_DATA_DCBX_APP_PROTOCOL_SELECTOR_TCP_PORT 0x2UL
  5921. #define STRUCT_DATA_DCBX_APP_PROTOCOL_SELECTOR_UDP_PORT 0x3UL
  5922. #define STRUCT_DATA_DCBX_APP_PROTOCOL_SELECTOR_TCP_UDP_PORT 0x4UL
  5923. u8 priority;
  5924. u8 valid;
  5925. u8 unused_0[3];
  5926. };
  5927. #endif