bcmsysport.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769
  1. /*
  2. * Broadcom BCM7xxx System Port Ethernet MAC driver
  3. *
  4. * Copyright (C) 2014 Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #ifndef __BCM_SYSPORT_H
  11. #define __BCM_SYSPORT_H
  12. #include <linux/if_vlan.h>
  13. /* Receive/transmit descriptor format */
  14. #define DESC_ADDR_HI_STATUS_LEN 0x00
  15. #define DESC_ADDR_HI_SHIFT 0
  16. #define DESC_ADDR_HI_MASK 0xff
  17. #define DESC_STATUS_SHIFT 8
  18. #define DESC_STATUS_MASK 0x3ff
  19. #define DESC_LEN_SHIFT 18
  20. #define DESC_LEN_MASK 0x7fff
  21. #define DESC_ADDR_LO 0x04
  22. /* HW supports 40-bit addressing hence the */
  23. #define DESC_SIZE (WORDS_PER_DESC * sizeof(u32))
  24. /* Default RX buffer allocation size */
  25. #define RX_BUF_LENGTH 2048
  26. /* Body(1500) + EH_SIZE(14) + VLANTAG(4) + BRCMTAG(4) + FCS(4) = 1526.
  27. * 1536 is multiple of 256 bytes
  28. */
  29. #define ENET_BRCM_TAG_LEN 4
  30. #define ENET_PAD 10
  31. #define UMAC_MAX_MTU_SIZE (ETH_DATA_LEN + ETH_HLEN + VLAN_HLEN + \
  32. ENET_BRCM_TAG_LEN + ETH_FCS_LEN + ENET_PAD)
  33. /* Transmit status block */
  34. struct bcm_tsb {
  35. u32 pcp_dei_vid;
  36. #define PCP_DEI_MASK 0xf
  37. #define VID_SHIFT 4
  38. #define VID_MASK 0xfff
  39. u32 l4_ptr_dest_map;
  40. #define L4_CSUM_PTR_MASK 0x1ff
  41. #define L4_PTR_SHIFT 9
  42. #define L4_PTR_MASK 0x1ff
  43. #define L4_UDP (1 << 18)
  44. #define L4_LENGTH_VALID (1 << 19)
  45. #define DEST_MAP_SHIFT 20
  46. #define DEST_MAP_MASK 0x1ff
  47. };
  48. /* Receive status block uses the same
  49. * definitions as the DMA descriptor
  50. */
  51. struct bcm_rsb {
  52. u32 rx_status_len;
  53. u32 brcm_egress_tag;
  54. };
  55. /* Common Receive/Transmit status bits */
  56. #define DESC_L4_CSUM (1 << 7)
  57. #define DESC_SOP (1 << 8)
  58. #define DESC_EOP (1 << 9)
  59. /* Receive Status bits */
  60. #define RX_STATUS_UCAST 0
  61. #define RX_STATUS_BCAST 0x04
  62. #define RX_STATUS_MCAST 0x08
  63. #define RX_STATUS_L2_MCAST 0x0c
  64. #define RX_STATUS_ERR (1 << 4)
  65. #define RX_STATUS_OVFLOW (1 << 5)
  66. #define RX_STATUS_PARSE_FAIL (1 << 6)
  67. /* Transmit Status bits */
  68. #define TX_STATUS_VLAN_NO_ACT 0x00
  69. #define TX_STATUS_VLAN_PCP_TSB 0x01
  70. #define TX_STATUS_VLAN_QUEUE 0x02
  71. #define TX_STATUS_VLAN_VID_TSB 0x03
  72. #define TX_STATUS_OWR_CRC (1 << 2)
  73. #define TX_STATUS_APP_CRC (1 << 3)
  74. #define TX_STATUS_BRCM_TAG_NO_ACT 0
  75. #define TX_STATUS_BRCM_TAG_ZERO 0x10
  76. #define TX_STATUS_BRCM_TAG_ONE_QUEUE 0x20
  77. #define TX_STATUS_BRCM_TAG_ONE_TSB 0x30
  78. #define TX_STATUS_SKIP_BYTES (1 << 6)
  79. /* Specific register definitions */
  80. #define SYS_PORT_TOPCTRL_OFFSET 0
  81. #define REV_CNTL 0x00
  82. #define REV_MASK 0xffff
  83. #define RX_FLUSH_CNTL 0x04
  84. #define RX_FLUSH (1 << 0)
  85. #define TX_FLUSH_CNTL 0x08
  86. #define TX_FLUSH (1 << 0)
  87. #define MISC_CNTL 0x0c
  88. #define SYS_CLK_SEL (1 << 0)
  89. #define TDMA_EOP_SEL (1 << 1)
  90. /* Level-2 Interrupt controller offsets and defines */
  91. #define SYS_PORT_INTRL2_0_OFFSET 0x200
  92. #define SYS_PORT_INTRL2_1_OFFSET 0x240
  93. #define INTRL2_CPU_STATUS 0x00
  94. #define INTRL2_CPU_SET 0x04
  95. #define INTRL2_CPU_CLEAR 0x08
  96. #define INTRL2_CPU_MASK_STATUS 0x0c
  97. #define INTRL2_CPU_MASK_SET 0x10
  98. #define INTRL2_CPU_MASK_CLEAR 0x14
  99. /* Level-2 instance 0 interrupt bits */
  100. #define INTRL2_0_GISB_ERR (1 << 0)
  101. #define INTRL2_0_RBUF_OVFLOW (1 << 1)
  102. #define INTRL2_0_TBUF_UNDFLOW (1 << 2)
  103. #define INTRL2_0_MPD (1 << 3)
  104. #define INTRL2_0_BRCM_MATCH_TAG (1 << 4)
  105. #define INTRL2_0_RDMA_MBDONE (1 << 5)
  106. #define INTRL2_0_OVER_MAX_THRESH (1 << 6)
  107. #define INTRL2_0_BELOW_HYST_THRESH (1 << 7)
  108. #define INTRL2_0_FREE_LIST_EMPTY (1 << 8)
  109. #define INTRL2_0_TX_RING_FULL (1 << 9)
  110. #define INTRL2_0_DESC_ALLOC_ERR (1 << 10)
  111. #define INTRL2_0_UNEXP_PKTSIZE_ACK (1 << 11)
  112. /* SYSTEMPORT Lite groups the TX queues interrupts on instance 0 */
  113. #define INTRL2_0_TDMA_MBDONE_SHIFT 12
  114. #define INTRL2_0_TDMA_MBDONE_MASK (0xffff << INTRL2_0_TDMA_MBDONE_SHIFT)
  115. /* RXCHK offset and defines */
  116. #define SYS_PORT_RXCHK_OFFSET 0x300
  117. #define RXCHK_CONTROL 0x00
  118. #define RXCHK_EN (1 << 0)
  119. #define RXCHK_SKIP_FCS (1 << 1)
  120. #define RXCHK_BAD_CSUM_DIS (1 << 2)
  121. #define RXCHK_BRCM_TAG_EN (1 << 3)
  122. #define RXCHK_BRCM_TAG_MATCH_SHIFT 4
  123. #define RXCHK_BRCM_TAG_MATCH_MASK 0xff
  124. #define RXCHK_PARSE_TNL (1 << 12)
  125. #define RXCHK_VIOL_EN (1 << 13)
  126. #define RXCHK_VIOL_DIS (1 << 14)
  127. #define RXCHK_INCOM_PKT (1 << 15)
  128. #define RXCHK_V6_DUPEXT_EN (1 << 16)
  129. #define RXCHK_V6_DUPEXT_DIS (1 << 17)
  130. #define RXCHK_ETHERTYPE_DIS (1 << 18)
  131. #define RXCHK_L2_HDR_DIS (1 << 19)
  132. #define RXCHK_L3_HDR_DIS (1 << 20)
  133. #define RXCHK_MAC_RX_ERR_DIS (1 << 21)
  134. #define RXCHK_PARSE_AUTH (1 << 22)
  135. #define RXCHK_BRCM_TAG0 0x04
  136. #define RXCHK_BRCM_TAG(i) ((i) * RXCHK_BRCM_TAG0)
  137. #define RXCHK_BRCM_TAG0_MASK 0x24
  138. #define RXCHK_BRCM_TAG_MASK(i) ((i) * RXCHK_BRCM_TAG0_MASK)
  139. #define RXCHK_BRCM_TAG_MATCH_STATUS 0x44
  140. #define RXCHK_ETHERTYPE 0x48
  141. #define RXCHK_BAD_CSUM_CNTR 0x4C
  142. #define RXCHK_OTHER_DISC_CNTR 0x50
  143. /* TXCHCK offsets and defines */
  144. #define SYS_PORT_TXCHK_OFFSET 0x380
  145. #define TXCHK_PKT_RDY_THRESH 0x00
  146. /* Receive buffer offset and defines */
  147. #define SYS_PORT_RBUF_OFFSET 0x400
  148. #define RBUF_CONTROL 0x00
  149. #define RBUF_RSB_EN (1 << 0)
  150. #define RBUF_4B_ALGN (1 << 1)
  151. #define RBUF_BRCM_TAG_STRIP (1 << 2)
  152. #define RBUF_BAD_PKT_DISC (1 << 3)
  153. #define RBUF_RESUME_THRESH_SHIFT 4
  154. #define RBUF_RESUME_THRESH_MASK 0xff
  155. #define RBUF_OK_TO_SEND_SHIFT 12
  156. #define RBUF_OK_TO_SEND_MASK 0xff
  157. #define RBUF_CRC_REPLACE (1 << 20)
  158. #define RBUF_OK_TO_SEND_MODE (1 << 21)
  159. /* SYSTEMPORT Lite uses two bits here */
  160. #define RBUF_RSB_SWAP0 (1 << 22)
  161. #define RBUF_RSB_SWAP1 (1 << 23)
  162. #define RBUF_ACPI_EN (1 << 23)
  163. #define RBUF_PKT_RDY_THRESH 0x04
  164. #define RBUF_STATUS 0x08
  165. #define RBUF_WOL_MODE (1 << 0)
  166. #define RBUF_MPD (1 << 1)
  167. #define RBUF_ACPI (1 << 2)
  168. #define RBUF_OVFL_DISC_CNTR 0x0c
  169. #define RBUF_ERR_PKT_CNTR 0x10
  170. /* Transmit buffer offset and defines */
  171. #define SYS_PORT_TBUF_OFFSET 0x600
  172. #define TBUF_CONTROL 0x00
  173. #define TBUF_BP_EN (1 << 0)
  174. #define TBUF_MAX_PKT_THRESH_SHIFT 1
  175. #define TBUF_MAX_PKT_THRESH_MASK 0x1f
  176. #define TBUF_FULL_THRESH_SHIFT 8
  177. #define TBUF_FULL_THRESH_MASK 0x1f
  178. /* UniMAC offset and defines */
  179. #define SYS_PORT_UMAC_OFFSET 0x800
  180. #define UMAC_CMD 0x008
  181. #define CMD_TX_EN (1 << 0)
  182. #define CMD_RX_EN (1 << 1)
  183. #define CMD_SPEED_SHIFT 2
  184. #define CMD_SPEED_10 0
  185. #define CMD_SPEED_100 1
  186. #define CMD_SPEED_1000 2
  187. #define CMD_SPEED_2500 3
  188. #define CMD_SPEED_MASK 3
  189. #define CMD_PROMISC (1 << 4)
  190. #define CMD_PAD_EN (1 << 5)
  191. #define CMD_CRC_FWD (1 << 6)
  192. #define CMD_PAUSE_FWD (1 << 7)
  193. #define CMD_RX_PAUSE_IGNORE (1 << 8)
  194. #define CMD_TX_ADDR_INS (1 << 9)
  195. #define CMD_HD_EN (1 << 10)
  196. #define CMD_SW_RESET (1 << 13)
  197. #define CMD_LCL_LOOP_EN (1 << 15)
  198. #define CMD_AUTO_CONFIG (1 << 22)
  199. #define CMD_CNTL_FRM_EN (1 << 23)
  200. #define CMD_NO_LEN_CHK (1 << 24)
  201. #define CMD_RMT_LOOP_EN (1 << 25)
  202. #define CMD_PRBL_EN (1 << 27)
  203. #define CMD_TX_PAUSE_IGNORE (1 << 28)
  204. #define CMD_TX_RX_EN (1 << 29)
  205. #define CMD_RUNT_FILTER_DIS (1 << 30)
  206. #define UMAC_MAC0 0x00c
  207. #define UMAC_MAC1 0x010
  208. #define UMAC_MAX_FRAME_LEN 0x014
  209. #define UMAC_TX_FLUSH 0x334
  210. #define UMAC_MIB_START 0x400
  211. /* There is a 0xC gap between the end of RX and beginning of TX stats and then
  212. * between the end of TX stats and the beginning of the RX RUNT
  213. */
  214. #define UMAC_MIB_STAT_OFFSET 0xc
  215. #define UMAC_MIB_CTRL 0x580
  216. #define MIB_RX_CNT_RST (1 << 0)
  217. #define MIB_RUNT_CNT_RST (1 << 1)
  218. #define MIB_TX_CNT_RST (1 << 2)
  219. /* These offsets are valid for SYSTEMPORT and SYSTEMPORT Lite */
  220. #define UMAC_MPD_CTRL 0x620
  221. #define MPD_EN (1 << 0)
  222. #define MSEQ_LEN_SHIFT 16
  223. #define MSEQ_LEN_MASK 0xff
  224. #define PSW_EN (1 << 27)
  225. #define UMAC_PSW_MS 0x624
  226. #define UMAC_PSW_LS 0x628
  227. #define UMAC_MDF_CTRL 0x650
  228. #define UMAC_MDF_ADDR 0x654
  229. /* Only valid on SYSTEMPORT Lite */
  230. #define SYS_PORT_GIB_OFFSET 0x1000
  231. #define GIB_CONTROL 0x00
  232. #define GIB_TX_EN (1 << 0)
  233. #define GIB_RX_EN (1 << 1)
  234. #define GIB_TX_FLUSH (1 << 2)
  235. #define GIB_RX_FLUSH (1 << 3)
  236. #define GIB_GTX_CLK_SEL_SHIFT 4
  237. #define GIB_GTX_CLK_EXT_CLK (0 << GIB_GTX_CLK_SEL_SHIFT)
  238. #define GIB_GTX_CLK_125MHZ (1 << GIB_GTX_CLK_SEL_SHIFT)
  239. #define GIB_GTX_CLK_250MHZ (2 << GIB_GTX_CLK_SEL_SHIFT)
  240. #define GIB_FCS_STRIP (1 << 6)
  241. #define GIB_LCL_LOOP_EN (1 << 7)
  242. #define GIB_LCL_LOOP_TXEN (1 << 8)
  243. #define GIB_RMT_LOOP_EN (1 << 9)
  244. #define GIB_RMT_LOOP_RXEN (1 << 10)
  245. #define GIB_RX_PAUSE_EN (1 << 11)
  246. #define GIB_PREAMBLE_LEN_SHIFT 12
  247. #define GIB_PREAMBLE_LEN_MASK 0xf
  248. #define GIB_IPG_LEN_SHIFT 16
  249. #define GIB_IPG_LEN_MASK 0x3f
  250. #define GIB_PAD_EXTENSION_SHIFT 22
  251. #define GIB_PAD_EXTENSION_MASK 0x3f
  252. #define GIB_MAC1 0x08
  253. #define GIB_MAC0 0x0c
  254. /* Receive DMA offset and defines */
  255. #define SYS_PORT_RDMA_OFFSET 0x2000
  256. #define RDMA_CONTROL 0x1000
  257. #define RDMA_EN (1 << 0)
  258. #define RDMA_RING_CFG (1 << 1)
  259. #define RDMA_DISC_EN (1 << 2)
  260. #define RDMA_BUF_DATA_OFFSET_SHIFT 4
  261. #define RDMA_BUF_DATA_OFFSET_MASK 0x3ff
  262. #define RDMA_STATUS 0x1004
  263. #define RDMA_DISABLED (1 << 0)
  264. #define RDMA_DESC_RAM_INIT_BUSY (1 << 1)
  265. #define RDMA_BP_STATUS (1 << 2)
  266. #define RDMA_SCB_BURST_SIZE 0x1008
  267. #define RDMA_RING_BUF_SIZE 0x100c
  268. #define RDMA_RING_SIZE_SHIFT 16
  269. #define RDMA_WRITE_PTR_HI 0x1010
  270. #define RDMA_WRITE_PTR_LO 0x1014
  271. #define RDMA_PROD_INDEX 0x1018
  272. #define RDMA_PROD_INDEX_MASK 0xffff
  273. #define RDMA_CONS_INDEX 0x101c
  274. #define RDMA_CONS_INDEX_MASK 0xffff
  275. #define RDMA_START_ADDR_HI 0x1020
  276. #define RDMA_START_ADDR_LO 0x1024
  277. #define RDMA_END_ADDR_HI 0x1028
  278. #define RDMA_END_ADDR_LO 0x102c
  279. #define RDMA_MBDONE_INTR 0x1030
  280. #define RDMA_INTR_THRESH_MASK 0x1ff
  281. #define RDMA_TIMEOUT_SHIFT 16
  282. #define RDMA_TIMEOUT_MASK 0xffff
  283. #define RDMA_XON_XOFF_THRESH 0x1034
  284. #define RDMA_XON_XOFF_THRESH_MASK 0xffff
  285. #define RDMA_XOFF_THRESH_SHIFT 16
  286. #define RDMA_READ_PTR_HI 0x1038
  287. #define RDMA_READ_PTR_LO 0x103c
  288. #define RDMA_OVERRIDE 0x1040
  289. #define RDMA_LE_MODE (1 << 0)
  290. #define RDMA_REG_MODE (1 << 1)
  291. #define RDMA_TEST 0x1044
  292. #define RDMA_TP_OUT_SEL (1 << 0)
  293. #define RDMA_MEM_SEL (1 << 1)
  294. #define RDMA_DEBUG 0x1048
  295. /* Transmit DMA offset and defines */
  296. #define TDMA_NUM_RINGS 32 /* rings = queues */
  297. #define TDMA_PORT_SIZE DESC_SIZE /* two 32-bits words */
  298. #define SYS_PORT_TDMA_OFFSET 0x4000
  299. #define TDMA_WRITE_PORT_OFFSET 0x0000
  300. #define TDMA_WRITE_PORT_HI(i) (TDMA_WRITE_PORT_OFFSET + \
  301. (i) * TDMA_PORT_SIZE)
  302. #define TDMA_WRITE_PORT_LO(i) (TDMA_WRITE_PORT_OFFSET + \
  303. sizeof(u32) + (i) * TDMA_PORT_SIZE)
  304. #define TDMA_READ_PORT_OFFSET (TDMA_WRITE_PORT_OFFSET + \
  305. (TDMA_NUM_RINGS * TDMA_PORT_SIZE))
  306. #define TDMA_READ_PORT_HI(i) (TDMA_READ_PORT_OFFSET + \
  307. (i) * TDMA_PORT_SIZE)
  308. #define TDMA_READ_PORT_LO(i) (TDMA_READ_PORT_OFFSET + \
  309. sizeof(u32) + (i) * TDMA_PORT_SIZE)
  310. #define TDMA_READ_PORT_CMD_OFFSET (TDMA_READ_PORT_OFFSET + \
  311. (TDMA_NUM_RINGS * TDMA_PORT_SIZE))
  312. #define TDMA_READ_PORT_CMD(i) (TDMA_READ_PORT_CMD_OFFSET + \
  313. (i) * sizeof(u32))
  314. #define TDMA_DESC_RING_00_BASE (TDMA_READ_PORT_CMD_OFFSET + \
  315. (TDMA_NUM_RINGS * sizeof(u32)))
  316. /* Register offsets and defines relatives to a specific ring number */
  317. #define RING_HEAD_TAIL_PTR 0x00
  318. #define RING_HEAD_MASK 0x7ff
  319. #define RING_TAIL_SHIFT 11
  320. #define RING_TAIL_MASK 0x7ff
  321. #define RING_FLUSH (1 << 24)
  322. #define RING_EN (1 << 25)
  323. #define RING_COUNT 0x04
  324. #define RING_COUNT_MASK 0x7ff
  325. #define RING_BUFF_DONE_SHIFT 11
  326. #define RING_BUFF_DONE_MASK 0x7ff
  327. #define RING_MAX_HYST 0x08
  328. #define RING_MAX_THRESH_MASK 0x7ff
  329. #define RING_HYST_THRESH_SHIFT 11
  330. #define RING_HYST_THRESH_MASK 0x7ff
  331. #define RING_INTR_CONTROL 0x0c
  332. #define RING_INTR_THRESH_MASK 0x7ff
  333. #define RING_EMPTY_INTR_EN (1 << 15)
  334. #define RING_TIMEOUT_SHIFT 16
  335. #define RING_TIMEOUT_MASK 0xffff
  336. #define RING_PROD_CONS_INDEX 0x10
  337. #define RING_PROD_INDEX_MASK 0xffff
  338. #define RING_CONS_INDEX_SHIFT 16
  339. #define RING_CONS_INDEX_MASK 0xffff
  340. #define RING_MAPPING 0x14
  341. #define RING_QID_MASK 0x3
  342. #define RING_PORT_ID_SHIFT 3
  343. #define RING_PORT_ID_MASK 0x7
  344. #define RING_IGNORE_STATUS (1 << 6)
  345. #define RING_FAILOVER_EN (1 << 7)
  346. #define RING_CREDIT_SHIFT 8
  347. #define RING_CREDIT_MASK 0xffff
  348. #define RING_PCP_DEI_VID 0x18
  349. #define RING_VID_MASK 0x7ff
  350. #define RING_DEI (1 << 12)
  351. #define RING_PCP_SHIFT 13
  352. #define RING_PCP_MASK 0x7
  353. #define RING_PKT_SIZE_ADJ_SHIFT 16
  354. #define RING_PKT_SIZE_ADJ_MASK 0xf
  355. #define TDMA_DESC_RING_SIZE 28
  356. /* Defininition for a given TX ring base address */
  357. #define TDMA_DESC_RING_BASE(i) (TDMA_DESC_RING_00_BASE + \
  358. ((i) * TDMA_DESC_RING_SIZE))
  359. /* Ring indexed register addreses */
  360. #define TDMA_DESC_RING_HEAD_TAIL_PTR(i) (TDMA_DESC_RING_BASE(i) + \
  361. RING_HEAD_TAIL_PTR)
  362. #define TDMA_DESC_RING_COUNT(i) (TDMA_DESC_RING_BASE(i) + \
  363. RING_COUNT)
  364. #define TDMA_DESC_RING_MAX_HYST(i) (TDMA_DESC_RING_BASE(i) + \
  365. RING_MAX_HYST)
  366. #define TDMA_DESC_RING_INTR_CONTROL(i) (TDMA_DESC_RING_BASE(i) + \
  367. RING_INTR_CONTROL)
  368. #define TDMA_DESC_RING_PROD_CONS_INDEX(i) \
  369. (TDMA_DESC_RING_BASE(i) + \
  370. RING_PROD_CONS_INDEX)
  371. #define TDMA_DESC_RING_MAPPING(i) (TDMA_DESC_RING_BASE(i) + \
  372. RING_MAPPING)
  373. #define TDMA_DESC_RING_PCP_DEI_VID(i) (TDMA_DESC_RING_BASE(i) + \
  374. RING_PCP_DEI_VID)
  375. #define TDMA_CONTROL 0x600
  376. #define TDMA_EN 0
  377. #define TSB_EN 1
  378. /* Uses 2 bits on SYSTEMPORT Lite and shifts everything by 1 bit, we
  379. * keep the SYSTEMPORT layout here and adjust with tdma_control_bit()
  380. */
  381. #define TSB_SWAP0 2
  382. #define TSB_SWAP1 3
  383. #define ACB_ALGO 3
  384. #define BUF_DATA_OFFSET_SHIFT 4
  385. #define BUF_DATA_OFFSET_MASK 0x3ff
  386. #define VLAN_EN 14
  387. #define SW_BRCM_TAG 15
  388. #define WNC_KPT_SIZE_UPDATE 16
  389. #define SYNC_PKT_SIZE 17
  390. #define ACH_TXDONE_DELAY_SHIFT 18
  391. #define ACH_TXDONE_DELAY_MASK 0xff
  392. #define TDMA_STATUS 0x604
  393. #define TDMA_DISABLED (1 << 0)
  394. #define TDMA_LL_RAM_INIT_BUSY (1 << 1)
  395. #define TDMA_SCB_BURST_SIZE 0x608
  396. #define TDMA_OVER_MAX_THRESH_STATUS 0x60c
  397. #define TDMA_OVER_HYST_THRESH_STATUS 0x610
  398. #define TDMA_TPID 0x614
  399. #define TDMA_FREE_LIST_HEAD_TAIL_PTR 0x618
  400. #define TDMA_FREE_HEAD_MASK 0x7ff
  401. #define TDMA_FREE_TAIL_SHIFT 11
  402. #define TDMA_FREE_TAIL_MASK 0x7ff
  403. #define TDMA_FREE_LIST_COUNT 0x61c
  404. #define TDMA_FREE_LIST_COUNT_MASK 0x7ff
  405. #define TDMA_TIER2_ARB_CTRL 0x620
  406. #define TDMA_ARB_MODE_RR 0
  407. #define TDMA_ARB_MODE_WEIGHT_RR 0x1
  408. #define TDMA_ARB_MODE_STRICT 0x2
  409. #define TDMA_ARB_MODE_DEFICIT_RR 0x3
  410. #define TDMA_CREDIT_SHIFT 4
  411. #define TDMA_CREDIT_MASK 0xffff
  412. #define TDMA_TIER1_ARB_0_CTRL 0x624
  413. #define TDMA_ARB_EN (1 << 0)
  414. #define TDMA_TIER1_ARB_0_QUEUE_EN 0x628
  415. #define TDMA_TIER1_ARB_1_CTRL 0x62c
  416. #define TDMA_TIER1_ARB_1_QUEUE_EN 0x630
  417. #define TDMA_TIER1_ARB_2_CTRL 0x634
  418. #define TDMA_TIER1_ARB_2_QUEUE_EN 0x638
  419. #define TDMA_TIER1_ARB_3_CTRL 0x63c
  420. #define TDMA_TIER1_ARB_3_QUEUE_EN 0x640
  421. #define TDMA_SCB_ENDIAN_OVERRIDE 0x644
  422. #define TDMA_LE_MODE (1 << 0)
  423. #define TDMA_REG_MODE (1 << 1)
  424. #define TDMA_TEST 0x648
  425. #define TDMA_TP_OUT_SEL (1 << 0)
  426. #define TDMA_MEM_TM (1 << 1)
  427. #define TDMA_DEBUG 0x64c
  428. /* Transmit/Receive descriptor */
  429. struct dma_desc {
  430. u32 addr_status_len;
  431. u32 addr_lo;
  432. };
  433. /* Number of Receive hardware descriptor words */
  434. #define SP_NUM_HW_RX_DESC_WORDS 1024
  435. #define SP_LT_NUM_HW_RX_DESC_WORDS 256
  436. /* Internal linked-list RAM size */
  437. #define SP_NUM_TX_DESC 1536
  438. #define SP_LT_NUM_TX_DESC 256
  439. #define WORDS_PER_DESC (sizeof(struct dma_desc) / sizeof(u32))
  440. /* Rx/Tx common counter group.*/
  441. struct bcm_sysport_pkt_counters {
  442. u32 cnt_64; /* RO Received/Transmited 64 bytes packet */
  443. u32 cnt_127; /* RO Rx/Tx 127 bytes packet */
  444. u32 cnt_255; /* RO Rx/Tx 65-255 bytes packet */
  445. u32 cnt_511; /* RO Rx/Tx 256-511 bytes packet */
  446. u32 cnt_1023; /* RO Rx/Tx 512-1023 bytes packet */
  447. u32 cnt_1518; /* RO Rx/Tx 1024-1518 bytes packet */
  448. u32 cnt_mgv; /* RO Rx/Tx 1519-1522 good VLAN packet */
  449. u32 cnt_2047; /* RO Rx/Tx 1522-2047 bytes packet*/
  450. u32 cnt_4095; /* RO Rx/Tx 2048-4095 bytes packet*/
  451. u32 cnt_9216; /* RO Rx/Tx 4096-9216 bytes packet*/
  452. };
  453. /* RSV, Receive Status Vector */
  454. struct bcm_sysport_rx_counters {
  455. struct bcm_sysport_pkt_counters pkt_cnt;
  456. u32 pkt; /* RO (0x428) Received pkt count*/
  457. u32 bytes; /* RO Received byte count */
  458. u32 mca; /* RO # of Received multicast pkt */
  459. u32 bca; /* RO # of Receive broadcast pkt */
  460. u32 fcs; /* RO # of Received FCS error */
  461. u32 cf; /* RO # of Received control frame pkt*/
  462. u32 pf; /* RO # of Received pause frame pkt */
  463. u32 uo; /* RO # of unknown op code pkt */
  464. u32 aln; /* RO # of alignment error count */
  465. u32 flr; /* RO # of frame length out of range count */
  466. u32 cde; /* RO # of code error pkt */
  467. u32 fcr; /* RO # of carrier sense error pkt */
  468. u32 ovr; /* RO # of oversize pkt*/
  469. u32 jbr; /* RO # of jabber count */
  470. u32 mtue; /* RO # of MTU error pkt*/
  471. u32 pok; /* RO # of Received good pkt */
  472. u32 uc; /* RO # of unicast pkt */
  473. u32 ppp; /* RO # of PPP pkt */
  474. u32 rcrc; /* RO (0x470),# of CRC match pkt */
  475. };
  476. /* TSV, Transmit Status Vector */
  477. struct bcm_sysport_tx_counters {
  478. struct bcm_sysport_pkt_counters pkt_cnt;
  479. u32 pkts; /* RO (0x4a8) Transmited pkt */
  480. u32 mca; /* RO # of xmited multicast pkt */
  481. u32 bca; /* RO # of xmited broadcast pkt */
  482. u32 pf; /* RO # of xmited pause frame count */
  483. u32 cf; /* RO # of xmited control frame count */
  484. u32 fcs; /* RO # of xmited FCS error count */
  485. u32 ovr; /* RO # of xmited oversize pkt */
  486. u32 drf; /* RO # of xmited deferral pkt */
  487. u32 edf; /* RO # of xmited Excessive deferral pkt*/
  488. u32 scl; /* RO # of xmited single collision pkt */
  489. u32 mcl; /* RO # of xmited multiple collision pkt*/
  490. u32 lcl; /* RO # of xmited late collision pkt */
  491. u32 ecl; /* RO # of xmited excessive collision pkt*/
  492. u32 frg; /* RO # of xmited fragments pkt*/
  493. u32 ncl; /* RO # of xmited total collision count */
  494. u32 jbr; /* RO # of xmited jabber count*/
  495. u32 bytes; /* RO # of xmited byte count */
  496. u32 pok; /* RO # of xmited good pkt */
  497. u32 uc; /* RO (0x4f0) # of xmited unicast pkt */
  498. };
  499. struct bcm_sysport_mib {
  500. struct bcm_sysport_rx_counters rx;
  501. struct bcm_sysport_tx_counters tx;
  502. u32 rx_runt_cnt;
  503. u32 rx_runt_fcs;
  504. u32 rx_runt_fcs_align;
  505. u32 rx_runt_bytes;
  506. u32 rxchk_bad_csum;
  507. u32 rxchk_other_pkt_disc;
  508. u32 rbuf_ovflow_cnt;
  509. u32 rbuf_err_cnt;
  510. u32 alloc_rx_buff_failed;
  511. u32 rx_dma_failed;
  512. u32 tx_dma_failed;
  513. };
  514. /* HW maintains a large list of counters */
  515. enum bcm_sysport_stat_type {
  516. BCM_SYSPORT_STAT_NETDEV = -1,
  517. BCM_SYSPORT_STAT_NETDEV64,
  518. BCM_SYSPORT_STAT_MIB_RX,
  519. BCM_SYSPORT_STAT_MIB_TX,
  520. BCM_SYSPORT_STAT_RUNT,
  521. BCM_SYSPORT_STAT_RXCHK,
  522. BCM_SYSPORT_STAT_RBUF,
  523. BCM_SYSPORT_STAT_SOFT,
  524. };
  525. /* Macros to help define ethtool statistics */
  526. #define STAT_NETDEV(m) { \
  527. .stat_string = __stringify(m), \
  528. .stat_sizeof = sizeof(((struct net_device_stats *)0)->m), \
  529. .stat_offset = offsetof(struct net_device_stats, m), \
  530. .type = BCM_SYSPORT_STAT_NETDEV, \
  531. }
  532. #define STAT_NETDEV64(m) { \
  533. .stat_string = __stringify(m), \
  534. .stat_sizeof = sizeof(((struct bcm_sysport_stats64 *)0)->m), \
  535. .stat_offset = offsetof(struct bcm_sysport_stats64, m), \
  536. .type = BCM_SYSPORT_STAT_NETDEV64, \
  537. }
  538. #define STAT_MIB(str, m, _type) { \
  539. .stat_string = str, \
  540. .stat_sizeof = sizeof(((struct bcm_sysport_priv *)0)->m), \
  541. .stat_offset = offsetof(struct bcm_sysport_priv, m), \
  542. .type = _type, \
  543. }
  544. #define STAT_MIB_RX(str, m) STAT_MIB(str, m, BCM_SYSPORT_STAT_MIB_RX)
  545. #define STAT_MIB_TX(str, m) STAT_MIB(str, m, BCM_SYSPORT_STAT_MIB_TX)
  546. #define STAT_RUNT(str, m) STAT_MIB(str, m, BCM_SYSPORT_STAT_RUNT)
  547. #define STAT_MIB_SOFT(str, m) STAT_MIB(str, m, BCM_SYSPORT_STAT_SOFT)
  548. #define STAT_RXCHK(str, m, ofs) { \
  549. .stat_string = str, \
  550. .stat_sizeof = sizeof(((struct bcm_sysport_priv *)0)->m), \
  551. .stat_offset = offsetof(struct bcm_sysport_priv, m), \
  552. .type = BCM_SYSPORT_STAT_RXCHK, \
  553. .reg_offset = ofs, \
  554. }
  555. #define STAT_RBUF(str, m, ofs) { \
  556. .stat_string = str, \
  557. .stat_sizeof = sizeof(((struct bcm_sysport_priv *)0)->m), \
  558. .stat_offset = offsetof(struct bcm_sysport_priv, m), \
  559. .type = BCM_SYSPORT_STAT_RBUF, \
  560. .reg_offset = ofs, \
  561. }
  562. /* TX bytes and packets */
  563. #define NUM_SYSPORT_TXQ_STAT 2
  564. struct bcm_sysport_stats {
  565. char stat_string[ETH_GSTRING_LEN];
  566. int stat_sizeof;
  567. int stat_offset;
  568. enum bcm_sysport_stat_type type;
  569. /* reg offset from UMAC base for misc counters */
  570. u16 reg_offset;
  571. };
  572. struct bcm_sysport_stats64 {
  573. /* 64bit stats on 32bit/64bit Machine */
  574. u64 rx_packets;
  575. u64 rx_bytes;
  576. u64 tx_packets;
  577. u64 tx_bytes;
  578. };
  579. /* Software house keeping helper structure */
  580. struct bcm_sysport_cb {
  581. struct sk_buff *skb; /* SKB for RX packets */
  582. void __iomem *bd_addr; /* Buffer descriptor PHYS addr */
  583. DEFINE_DMA_UNMAP_ADDR(dma_addr);
  584. DEFINE_DMA_UNMAP_LEN(dma_len);
  585. };
  586. enum bcm_sysport_type {
  587. SYSTEMPORT = 0,
  588. SYSTEMPORT_LITE,
  589. };
  590. struct bcm_sysport_hw_params {
  591. bool is_lite;
  592. unsigned int num_rx_desc_words;
  593. };
  594. /* Software view of the TX ring */
  595. struct bcm_sysport_tx_ring {
  596. spinlock_t lock; /* Ring lock for tx reclaim/xmit */
  597. struct napi_struct napi; /* NAPI per tx queue */
  598. dma_addr_t desc_dma; /* DMA cookie */
  599. unsigned int index; /* Ring index */
  600. unsigned int size; /* Ring current size */
  601. unsigned int alloc_size; /* Ring one-time allocated size */
  602. unsigned int desc_count; /* Number of descriptors */
  603. unsigned int curr_desc; /* Current descriptor */
  604. unsigned int c_index; /* Last consumer index */
  605. unsigned int p_index; /* Current producer index */
  606. struct bcm_sysport_cb *cbs; /* Transmit control blocks */
  607. struct dma_desc *desc_cpu; /* CPU view of the descriptor */
  608. struct bcm_sysport_priv *priv; /* private context backpointer */
  609. unsigned long packets; /* packets statistics */
  610. unsigned long bytes; /* bytes statistics */
  611. };
  612. /* Driver private structure */
  613. struct bcm_sysport_priv {
  614. void __iomem *base;
  615. u32 irq0_stat;
  616. u32 irq0_mask;
  617. u32 irq1_stat;
  618. u32 irq1_mask;
  619. bool is_lite;
  620. unsigned int num_rx_desc_words;
  621. struct napi_struct napi ____cacheline_aligned;
  622. struct net_device *netdev;
  623. struct platform_device *pdev;
  624. int irq0;
  625. int irq1;
  626. int wol_irq;
  627. /* Transmit rings */
  628. struct bcm_sysport_tx_ring *tx_rings;
  629. /* Receive queue */
  630. void __iomem *rx_bds;
  631. struct bcm_sysport_cb *rx_cbs;
  632. unsigned int num_rx_bds;
  633. unsigned int rx_read_ptr;
  634. unsigned int rx_c_index;
  635. /* PHY device */
  636. struct device_node *phy_dn;
  637. phy_interface_t phy_interface;
  638. int old_pause;
  639. int old_link;
  640. int old_duplex;
  641. /* Misc fields */
  642. unsigned int rx_chk_en:1;
  643. unsigned int tsb_en:1;
  644. unsigned int crc_fwd:1;
  645. u16 rev;
  646. u32 wolopts;
  647. unsigned int wol_irq_disabled:1;
  648. /* MIB related fields */
  649. struct bcm_sysport_mib mib;
  650. /* Ethtool */
  651. u32 msg_enable;
  652. struct bcm_sysport_stats64 stats64;
  653. /* For atomic update generic 64bit value on 32bit Machine */
  654. struct u64_stats_sync syncp;
  655. };
  656. #endif /* __BCM_SYSPORT_H */