bcmsysport.c 63 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434
  1. /*
  2. * Broadcom BCM7xxx System Port Ethernet MAC driver
  3. *
  4. * Copyright (C) 2014 Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  11. #include <linux/init.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/netdevice.h>
  16. #include <linux/etherdevice.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/of.h>
  19. #include <linux/of_net.h>
  20. #include <linux/of_mdio.h>
  21. #include <linux/phy.h>
  22. #include <linux/phy_fixed.h>
  23. #include <net/dsa.h>
  24. #include <net/ip.h>
  25. #include <net/ipv6.h>
  26. #include "bcmsysport.h"
  27. /* I/O accessors register helpers */
  28. #define BCM_SYSPORT_IO_MACRO(name, offset) \
  29. static inline u32 name##_readl(struct bcm_sysport_priv *priv, u32 off) \
  30. { \
  31. u32 reg = readl_relaxed(priv->base + offset + off); \
  32. return reg; \
  33. } \
  34. static inline void name##_writel(struct bcm_sysport_priv *priv, \
  35. u32 val, u32 off) \
  36. { \
  37. writel_relaxed(val, priv->base + offset + off); \
  38. } \
  39. BCM_SYSPORT_IO_MACRO(intrl2_0, SYS_PORT_INTRL2_0_OFFSET);
  40. BCM_SYSPORT_IO_MACRO(intrl2_1, SYS_PORT_INTRL2_1_OFFSET);
  41. BCM_SYSPORT_IO_MACRO(umac, SYS_PORT_UMAC_OFFSET);
  42. BCM_SYSPORT_IO_MACRO(gib, SYS_PORT_GIB_OFFSET);
  43. BCM_SYSPORT_IO_MACRO(tdma, SYS_PORT_TDMA_OFFSET);
  44. BCM_SYSPORT_IO_MACRO(rxchk, SYS_PORT_RXCHK_OFFSET);
  45. BCM_SYSPORT_IO_MACRO(txchk, SYS_PORT_TXCHK_OFFSET);
  46. BCM_SYSPORT_IO_MACRO(rbuf, SYS_PORT_RBUF_OFFSET);
  47. BCM_SYSPORT_IO_MACRO(tbuf, SYS_PORT_TBUF_OFFSET);
  48. BCM_SYSPORT_IO_MACRO(topctrl, SYS_PORT_TOPCTRL_OFFSET);
  49. /* On SYSTEMPORT Lite, any register after RDMA_STATUS has the exact
  50. * same layout, except it has been moved by 4 bytes up, *sigh*
  51. */
  52. static inline u32 rdma_readl(struct bcm_sysport_priv *priv, u32 off)
  53. {
  54. if (priv->is_lite && off >= RDMA_STATUS)
  55. off += 4;
  56. return readl_relaxed(priv->base + SYS_PORT_RDMA_OFFSET + off);
  57. }
  58. static inline void rdma_writel(struct bcm_sysport_priv *priv, u32 val, u32 off)
  59. {
  60. if (priv->is_lite && off >= RDMA_STATUS)
  61. off += 4;
  62. writel_relaxed(val, priv->base + SYS_PORT_RDMA_OFFSET + off);
  63. }
  64. static inline u32 tdma_control_bit(struct bcm_sysport_priv *priv, u32 bit)
  65. {
  66. if (!priv->is_lite) {
  67. return BIT(bit);
  68. } else {
  69. if (bit >= ACB_ALGO)
  70. return BIT(bit + 1);
  71. else
  72. return BIT(bit);
  73. }
  74. }
  75. /* L2-interrupt masking/unmasking helpers, does automatic saving of the applied
  76. * mask in a software copy to avoid CPU_MASK_STATUS reads in hot-paths.
  77. */
  78. #define BCM_SYSPORT_INTR_L2(which) \
  79. static inline void intrl2_##which##_mask_clear(struct bcm_sysport_priv *priv, \
  80. u32 mask) \
  81. { \
  82. priv->irq##which##_mask &= ~(mask); \
  83. intrl2_##which##_writel(priv, mask, INTRL2_CPU_MASK_CLEAR); \
  84. } \
  85. static inline void intrl2_##which##_mask_set(struct bcm_sysport_priv *priv, \
  86. u32 mask) \
  87. { \
  88. intrl2_## which##_writel(priv, mask, INTRL2_CPU_MASK_SET); \
  89. priv->irq##which##_mask |= (mask); \
  90. } \
  91. BCM_SYSPORT_INTR_L2(0)
  92. BCM_SYSPORT_INTR_L2(1)
  93. /* Register accesses to GISB/RBUS registers are expensive (few hundred
  94. * nanoseconds), so keep the check for 64-bits explicit here to save
  95. * one register write per-packet on 32-bits platforms.
  96. */
  97. static inline void dma_desc_set_addr(struct bcm_sysport_priv *priv,
  98. void __iomem *d,
  99. dma_addr_t addr)
  100. {
  101. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  102. writel_relaxed(upper_32_bits(addr) & DESC_ADDR_HI_MASK,
  103. d + DESC_ADDR_HI_STATUS_LEN);
  104. #endif
  105. writel_relaxed(lower_32_bits(addr), d + DESC_ADDR_LO);
  106. }
  107. static inline void tdma_port_write_desc_addr(struct bcm_sysport_priv *priv,
  108. struct dma_desc *desc,
  109. unsigned int port)
  110. {
  111. /* Ports are latched, so write upper address first */
  112. tdma_writel(priv, desc->addr_status_len, TDMA_WRITE_PORT_HI(port));
  113. tdma_writel(priv, desc->addr_lo, TDMA_WRITE_PORT_LO(port));
  114. }
  115. /* Ethtool operations */
  116. static int bcm_sysport_set_rx_csum(struct net_device *dev,
  117. netdev_features_t wanted)
  118. {
  119. struct bcm_sysport_priv *priv = netdev_priv(dev);
  120. u32 reg;
  121. priv->rx_chk_en = !!(wanted & NETIF_F_RXCSUM);
  122. reg = rxchk_readl(priv, RXCHK_CONTROL);
  123. if (priv->rx_chk_en)
  124. reg |= RXCHK_EN;
  125. else
  126. reg &= ~RXCHK_EN;
  127. /* If UniMAC forwards CRC, we need to skip over it to get
  128. * a valid CHK bit to be set in the per-packet status word
  129. */
  130. if (priv->rx_chk_en && priv->crc_fwd)
  131. reg |= RXCHK_SKIP_FCS;
  132. else
  133. reg &= ~RXCHK_SKIP_FCS;
  134. /* If Broadcom tags are enabled (e.g: using a switch), make
  135. * sure we tell the RXCHK hardware to expect a 4-bytes Broadcom
  136. * tag after the Ethernet MAC Source Address.
  137. */
  138. if (netdev_uses_dsa(dev))
  139. reg |= RXCHK_BRCM_TAG_EN;
  140. else
  141. reg &= ~RXCHK_BRCM_TAG_EN;
  142. rxchk_writel(priv, reg, RXCHK_CONTROL);
  143. return 0;
  144. }
  145. static int bcm_sysport_set_tx_csum(struct net_device *dev,
  146. netdev_features_t wanted)
  147. {
  148. struct bcm_sysport_priv *priv = netdev_priv(dev);
  149. u32 reg;
  150. /* Hardware transmit checksum requires us to enable the Transmit status
  151. * block prepended to the packet contents
  152. */
  153. priv->tsb_en = !!(wanted & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM));
  154. reg = tdma_readl(priv, TDMA_CONTROL);
  155. if (priv->tsb_en)
  156. reg |= tdma_control_bit(priv, TSB_EN);
  157. else
  158. reg &= ~tdma_control_bit(priv, TSB_EN);
  159. tdma_writel(priv, reg, TDMA_CONTROL);
  160. return 0;
  161. }
  162. static int bcm_sysport_set_features(struct net_device *dev,
  163. netdev_features_t features)
  164. {
  165. netdev_features_t changed = features ^ dev->features;
  166. netdev_features_t wanted = dev->wanted_features;
  167. int ret = 0;
  168. if (changed & NETIF_F_RXCSUM)
  169. ret = bcm_sysport_set_rx_csum(dev, wanted);
  170. if (changed & (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM))
  171. ret = bcm_sysport_set_tx_csum(dev, wanted);
  172. return ret;
  173. }
  174. /* Hardware counters must be kept in sync because the order/offset
  175. * is important here (order in structure declaration = order in hardware)
  176. */
  177. static const struct bcm_sysport_stats bcm_sysport_gstrings_stats[] = {
  178. /* general stats */
  179. STAT_NETDEV64(rx_packets),
  180. STAT_NETDEV64(tx_packets),
  181. STAT_NETDEV64(rx_bytes),
  182. STAT_NETDEV64(tx_bytes),
  183. STAT_NETDEV(rx_errors),
  184. STAT_NETDEV(tx_errors),
  185. STAT_NETDEV(rx_dropped),
  186. STAT_NETDEV(tx_dropped),
  187. STAT_NETDEV(multicast),
  188. /* UniMAC RSV counters */
  189. STAT_MIB_RX("rx_64_octets", mib.rx.pkt_cnt.cnt_64),
  190. STAT_MIB_RX("rx_65_127_oct", mib.rx.pkt_cnt.cnt_127),
  191. STAT_MIB_RX("rx_128_255_oct", mib.rx.pkt_cnt.cnt_255),
  192. STAT_MIB_RX("rx_256_511_oct", mib.rx.pkt_cnt.cnt_511),
  193. STAT_MIB_RX("rx_512_1023_oct", mib.rx.pkt_cnt.cnt_1023),
  194. STAT_MIB_RX("rx_1024_1518_oct", mib.rx.pkt_cnt.cnt_1518),
  195. STAT_MIB_RX("rx_vlan_1519_1522_oct", mib.rx.pkt_cnt.cnt_mgv),
  196. STAT_MIB_RX("rx_1522_2047_oct", mib.rx.pkt_cnt.cnt_2047),
  197. STAT_MIB_RX("rx_2048_4095_oct", mib.rx.pkt_cnt.cnt_4095),
  198. STAT_MIB_RX("rx_4096_9216_oct", mib.rx.pkt_cnt.cnt_9216),
  199. STAT_MIB_RX("rx_pkts", mib.rx.pkt),
  200. STAT_MIB_RX("rx_bytes", mib.rx.bytes),
  201. STAT_MIB_RX("rx_multicast", mib.rx.mca),
  202. STAT_MIB_RX("rx_broadcast", mib.rx.bca),
  203. STAT_MIB_RX("rx_fcs", mib.rx.fcs),
  204. STAT_MIB_RX("rx_control", mib.rx.cf),
  205. STAT_MIB_RX("rx_pause", mib.rx.pf),
  206. STAT_MIB_RX("rx_unknown", mib.rx.uo),
  207. STAT_MIB_RX("rx_align", mib.rx.aln),
  208. STAT_MIB_RX("rx_outrange", mib.rx.flr),
  209. STAT_MIB_RX("rx_code", mib.rx.cde),
  210. STAT_MIB_RX("rx_carrier", mib.rx.fcr),
  211. STAT_MIB_RX("rx_oversize", mib.rx.ovr),
  212. STAT_MIB_RX("rx_jabber", mib.rx.jbr),
  213. STAT_MIB_RX("rx_mtu_err", mib.rx.mtue),
  214. STAT_MIB_RX("rx_good_pkts", mib.rx.pok),
  215. STAT_MIB_RX("rx_unicast", mib.rx.uc),
  216. STAT_MIB_RX("rx_ppp", mib.rx.ppp),
  217. STAT_MIB_RX("rx_crc", mib.rx.rcrc),
  218. /* UniMAC TSV counters */
  219. STAT_MIB_TX("tx_64_octets", mib.tx.pkt_cnt.cnt_64),
  220. STAT_MIB_TX("tx_65_127_oct", mib.tx.pkt_cnt.cnt_127),
  221. STAT_MIB_TX("tx_128_255_oct", mib.tx.pkt_cnt.cnt_255),
  222. STAT_MIB_TX("tx_256_511_oct", mib.tx.pkt_cnt.cnt_511),
  223. STAT_MIB_TX("tx_512_1023_oct", mib.tx.pkt_cnt.cnt_1023),
  224. STAT_MIB_TX("tx_1024_1518_oct", mib.tx.pkt_cnt.cnt_1518),
  225. STAT_MIB_TX("tx_vlan_1519_1522_oct", mib.tx.pkt_cnt.cnt_mgv),
  226. STAT_MIB_TX("tx_1522_2047_oct", mib.tx.pkt_cnt.cnt_2047),
  227. STAT_MIB_TX("tx_2048_4095_oct", mib.tx.pkt_cnt.cnt_4095),
  228. STAT_MIB_TX("tx_4096_9216_oct", mib.tx.pkt_cnt.cnt_9216),
  229. STAT_MIB_TX("tx_pkts", mib.tx.pkts),
  230. STAT_MIB_TX("tx_multicast", mib.tx.mca),
  231. STAT_MIB_TX("tx_broadcast", mib.tx.bca),
  232. STAT_MIB_TX("tx_pause", mib.tx.pf),
  233. STAT_MIB_TX("tx_control", mib.tx.cf),
  234. STAT_MIB_TX("tx_fcs_err", mib.tx.fcs),
  235. STAT_MIB_TX("tx_oversize", mib.tx.ovr),
  236. STAT_MIB_TX("tx_defer", mib.tx.drf),
  237. STAT_MIB_TX("tx_excess_defer", mib.tx.edf),
  238. STAT_MIB_TX("tx_single_col", mib.tx.scl),
  239. STAT_MIB_TX("tx_multi_col", mib.tx.mcl),
  240. STAT_MIB_TX("tx_late_col", mib.tx.lcl),
  241. STAT_MIB_TX("tx_excess_col", mib.tx.ecl),
  242. STAT_MIB_TX("tx_frags", mib.tx.frg),
  243. STAT_MIB_TX("tx_total_col", mib.tx.ncl),
  244. STAT_MIB_TX("tx_jabber", mib.tx.jbr),
  245. STAT_MIB_TX("tx_bytes", mib.tx.bytes),
  246. STAT_MIB_TX("tx_good_pkts", mib.tx.pok),
  247. STAT_MIB_TX("tx_unicast", mib.tx.uc),
  248. /* UniMAC RUNT counters */
  249. STAT_RUNT("rx_runt_pkts", mib.rx_runt_cnt),
  250. STAT_RUNT("rx_runt_valid_fcs", mib.rx_runt_fcs),
  251. STAT_RUNT("rx_runt_inval_fcs_align", mib.rx_runt_fcs_align),
  252. STAT_RUNT("rx_runt_bytes", mib.rx_runt_bytes),
  253. /* RXCHK misc statistics */
  254. STAT_RXCHK("rxchk_bad_csum", mib.rxchk_bad_csum, RXCHK_BAD_CSUM_CNTR),
  255. STAT_RXCHK("rxchk_other_pkt_disc", mib.rxchk_other_pkt_disc,
  256. RXCHK_OTHER_DISC_CNTR),
  257. /* RBUF misc statistics */
  258. STAT_RBUF("rbuf_ovflow_cnt", mib.rbuf_ovflow_cnt, RBUF_OVFL_DISC_CNTR),
  259. STAT_RBUF("rbuf_err_cnt", mib.rbuf_err_cnt, RBUF_ERR_PKT_CNTR),
  260. STAT_MIB_SOFT("alloc_rx_buff_failed", mib.alloc_rx_buff_failed),
  261. STAT_MIB_SOFT("rx_dma_failed", mib.rx_dma_failed),
  262. STAT_MIB_SOFT("tx_dma_failed", mib.tx_dma_failed),
  263. /* Per TX-queue statistics are dynamically appended */
  264. };
  265. #define BCM_SYSPORT_STATS_LEN ARRAY_SIZE(bcm_sysport_gstrings_stats)
  266. static void bcm_sysport_get_drvinfo(struct net_device *dev,
  267. struct ethtool_drvinfo *info)
  268. {
  269. strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
  270. strlcpy(info->version, "0.1", sizeof(info->version));
  271. strlcpy(info->bus_info, "platform", sizeof(info->bus_info));
  272. }
  273. static u32 bcm_sysport_get_msglvl(struct net_device *dev)
  274. {
  275. struct bcm_sysport_priv *priv = netdev_priv(dev);
  276. return priv->msg_enable;
  277. }
  278. static void bcm_sysport_set_msglvl(struct net_device *dev, u32 enable)
  279. {
  280. struct bcm_sysport_priv *priv = netdev_priv(dev);
  281. priv->msg_enable = enable;
  282. }
  283. static inline bool bcm_sysport_lite_stat_valid(enum bcm_sysport_stat_type type)
  284. {
  285. switch (type) {
  286. case BCM_SYSPORT_STAT_NETDEV:
  287. case BCM_SYSPORT_STAT_NETDEV64:
  288. case BCM_SYSPORT_STAT_RXCHK:
  289. case BCM_SYSPORT_STAT_RBUF:
  290. case BCM_SYSPORT_STAT_SOFT:
  291. return true;
  292. default:
  293. return false;
  294. }
  295. }
  296. static int bcm_sysport_get_sset_count(struct net_device *dev, int string_set)
  297. {
  298. struct bcm_sysport_priv *priv = netdev_priv(dev);
  299. const struct bcm_sysport_stats *s;
  300. unsigned int i, j;
  301. switch (string_set) {
  302. case ETH_SS_STATS:
  303. for (i = 0, j = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  304. s = &bcm_sysport_gstrings_stats[i];
  305. if (priv->is_lite &&
  306. !bcm_sysport_lite_stat_valid(s->type))
  307. continue;
  308. j++;
  309. }
  310. /* Include per-queue statistics */
  311. return j + dev->num_tx_queues * NUM_SYSPORT_TXQ_STAT;
  312. default:
  313. return -EOPNOTSUPP;
  314. }
  315. }
  316. static void bcm_sysport_get_strings(struct net_device *dev,
  317. u32 stringset, u8 *data)
  318. {
  319. struct bcm_sysport_priv *priv = netdev_priv(dev);
  320. const struct bcm_sysport_stats *s;
  321. char buf[128];
  322. int i, j;
  323. switch (stringset) {
  324. case ETH_SS_STATS:
  325. for (i = 0, j = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  326. s = &bcm_sysport_gstrings_stats[i];
  327. if (priv->is_lite &&
  328. !bcm_sysport_lite_stat_valid(s->type))
  329. continue;
  330. memcpy(data + j * ETH_GSTRING_LEN, s->stat_string,
  331. ETH_GSTRING_LEN);
  332. j++;
  333. }
  334. for (i = 0; i < dev->num_tx_queues; i++) {
  335. snprintf(buf, sizeof(buf), "txq%d_packets", i);
  336. memcpy(data + j * ETH_GSTRING_LEN, buf,
  337. ETH_GSTRING_LEN);
  338. j++;
  339. snprintf(buf, sizeof(buf), "txq%d_bytes", i);
  340. memcpy(data + j * ETH_GSTRING_LEN, buf,
  341. ETH_GSTRING_LEN);
  342. j++;
  343. }
  344. break;
  345. default:
  346. break;
  347. }
  348. }
  349. static void bcm_sysport_update_mib_counters(struct bcm_sysport_priv *priv)
  350. {
  351. int i, j = 0;
  352. for (i = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  353. const struct bcm_sysport_stats *s;
  354. u8 offset = 0;
  355. u32 val = 0;
  356. char *p;
  357. s = &bcm_sysport_gstrings_stats[i];
  358. switch (s->type) {
  359. case BCM_SYSPORT_STAT_NETDEV:
  360. case BCM_SYSPORT_STAT_NETDEV64:
  361. case BCM_SYSPORT_STAT_SOFT:
  362. continue;
  363. case BCM_SYSPORT_STAT_MIB_RX:
  364. case BCM_SYSPORT_STAT_MIB_TX:
  365. case BCM_SYSPORT_STAT_RUNT:
  366. if (priv->is_lite)
  367. continue;
  368. if (s->type != BCM_SYSPORT_STAT_MIB_RX)
  369. offset = UMAC_MIB_STAT_OFFSET;
  370. val = umac_readl(priv, UMAC_MIB_START + j + offset);
  371. break;
  372. case BCM_SYSPORT_STAT_RXCHK:
  373. val = rxchk_readl(priv, s->reg_offset);
  374. if (val == ~0)
  375. rxchk_writel(priv, 0, s->reg_offset);
  376. break;
  377. case BCM_SYSPORT_STAT_RBUF:
  378. val = rbuf_readl(priv, s->reg_offset);
  379. if (val == ~0)
  380. rbuf_writel(priv, 0, s->reg_offset);
  381. break;
  382. }
  383. j += s->stat_sizeof;
  384. p = (char *)priv + s->stat_offset;
  385. *(u32 *)p = val;
  386. }
  387. netif_dbg(priv, hw, priv->netdev, "updated MIB counters\n");
  388. }
  389. static void bcm_sysport_update_tx_stats(struct bcm_sysport_priv *priv,
  390. u64 *tx_bytes, u64 *tx_packets)
  391. {
  392. struct bcm_sysport_tx_ring *ring;
  393. u64 bytes = 0, packets = 0;
  394. unsigned int start;
  395. unsigned int q;
  396. for (q = 0; q < priv->netdev->num_tx_queues; q++) {
  397. ring = &priv->tx_rings[q];
  398. do {
  399. start = u64_stats_fetch_begin_irq(&priv->syncp);
  400. bytes = ring->bytes;
  401. packets = ring->packets;
  402. } while (u64_stats_fetch_retry_irq(&priv->syncp, start));
  403. *tx_bytes += bytes;
  404. *tx_packets += packets;
  405. }
  406. }
  407. static void bcm_sysport_get_stats(struct net_device *dev,
  408. struct ethtool_stats *stats, u64 *data)
  409. {
  410. struct bcm_sysport_priv *priv = netdev_priv(dev);
  411. struct bcm_sysport_stats64 *stats64 = &priv->stats64;
  412. struct u64_stats_sync *syncp = &priv->syncp;
  413. struct bcm_sysport_tx_ring *ring;
  414. u64 tx_bytes = 0, tx_packets = 0;
  415. unsigned int start;
  416. int i, j;
  417. if (netif_running(dev)) {
  418. bcm_sysport_update_mib_counters(priv);
  419. bcm_sysport_update_tx_stats(priv, &tx_bytes, &tx_packets);
  420. stats64->tx_bytes = tx_bytes;
  421. stats64->tx_packets = tx_packets;
  422. }
  423. for (i = 0, j = 0; i < BCM_SYSPORT_STATS_LEN; i++) {
  424. const struct bcm_sysport_stats *s;
  425. char *p;
  426. s = &bcm_sysport_gstrings_stats[i];
  427. if (s->type == BCM_SYSPORT_STAT_NETDEV)
  428. p = (char *)&dev->stats;
  429. else if (s->type == BCM_SYSPORT_STAT_NETDEV64)
  430. p = (char *)stats64;
  431. else
  432. p = (char *)priv;
  433. if (priv->is_lite && !bcm_sysport_lite_stat_valid(s->type))
  434. continue;
  435. p += s->stat_offset;
  436. if (s->stat_sizeof == sizeof(u64) &&
  437. s->type == BCM_SYSPORT_STAT_NETDEV64) {
  438. do {
  439. start = u64_stats_fetch_begin_irq(syncp);
  440. data[i] = *(u64 *)p;
  441. } while (u64_stats_fetch_retry_irq(syncp, start));
  442. } else
  443. data[i] = *(u32 *)p;
  444. j++;
  445. }
  446. /* For SYSTEMPORT Lite since we have holes in our statistics, j would
  447. * be equal to BCM_SYSPORT_STATS_LEN at the end of the loop, but it
  448. * needs to point to how many total statistics we have minus the
  449. * number of per TX queue statistics
  450. */
  451. j = bcm_sysport_get_sset_count(dev, ETH_SS_STATS) -
  452. dev->num_tx_queues * NUM_SYSPORT_TXQ_STAT;
  453. for (i = 0; i < dev->num_tx_queues; i++) {
  454. ring = &priv->tx_rings[i];
  455. data[j] = ring->packets;
  456. j++;
  457. data[j] = ring->bytes;
  458. j++;
  459. }
  460. }
  461. static void bcm_sysport_get_wol(struct net_device *dev,
  462. struct ethtool_wolinfo *wol)
  463. {
  464. struct bcm_sysport_priv *priv = netdev_priv(dev);
  465. u32 reg;
  466. wol->supported = WAKE_MAGIC | WAKE_MAGICSECURE;
  467. wol->wolopts = priv->wolopts;
  468. if (!(priv->wolopts & WAKE_MAGICSECURE))
  469. return;
  470. /* Return the programmed SecureOn password */
  471. reg = umac_readl(priv, UMAC_PSW_MS);
  472. put_unaligned_be16(reg, &wol->sopass[0]);
  473. reg = umac_readl(priv, UMAC_PSW_LS);
  474. put_unaligned_be32(reg, &wol->sopass[2]);
  475. }
  476. static int bcm_sysport_set_wol(struct net_device *dev,
  477. struct ethtool_wolinfo *wol)
  478. {
  479. struct bcm_sysport_priv *priv = netdev_priv(dev);
  480. struct device *kdev = &priv->pdev->dev;
  481. u32 supported = WAKE_MAGIC | WAKE_MAGICSECURE;
  482. if (!device_can_wakeup(kdev))
  483. return -ENOTSUPP;
  484. if (wol->wolopts & ~supported)
  485. return -EINVAL;
  486. /* Program the SecureOn password */
  487. if (wol->wolopts & WAKE_MAGICSECURE) {
  488. umac_writel(priv, get_unaligned_be16(&wol->sopass[0]),
  489. UMAC_PSW_MS);
  490. umac_writel(priv, get_unaligned_be32(&wol->sopass[2]),
  491. UMAC_PSW_LS);
  492. }
  493. /* Flag the device and relevant IRQ as wakeup capable */
  494. if (wol->wolopts) {
  495. device_set_wakeup_enable(kdev, 1);
  496. if (priv->wol_irq_disabled)
  497. enable_irq_wake(priv->wol_irq);
  498. priv->wol_irq_disabled = 0;
  499. } else {
  500. device_set_wakeup_enable(kdev, 0);
  501. /* Avoid unbalanced disable_irq_wake calls */
  502. if (!priv->wol_irq_disabled)
  503. disable_irq_wake(priv->wol_irq);
  504. priv->wol_irq_disabled = 1;
  505. }
  506. priv->wolopts = wol->wolopts;
  507. return 0;
  508. }
  509. static int bcm_sysport_get_coalesce(struct net_device *dev,
  510. struct ethtool_coalesce *ec)
  511. {
  512. struct bcm_sysport_priv *priv = netdev_priv(dev);
  513. u32 reg;
  514. reg = tdma_readl(priv, TDMA_DESC_RING_INTR_CONTROL(0));
  515. ec->tx_coalesce_usecs = (reg >> RING_TIMEOUT_SHIFT) * 8192 / 1000;
  516. ec->tx_max_coalesced_frames = reg & RING_INTR_THRESH_MASK;
  517. reg = rdma_readl(priv, RDMA_MBDONE_INTR);
  518. ec->rx_coalesce_usecs = (reg >> RDMA_TIMEOUT_SHIFT) * 8192 / 1000;
  519. ec->rx_max_coalesced_frames = reg & RDMA_INTR_THRESH_MASK;
  520. return 0;
  521. }
  522. static int bcm_sysport_set_coalesce(struct net_device *dev,
  523. struct ethtool_coalesce *ec)
  524. {
  525. struct bcm_sysport_priv *priv = netdev_priv(dev);
  526. unsigned int i;
  527. u32 reg;
  528. /* Base system clock is 125Mhz, DMA timeout is this reference clock
  529. * divided by 1024, which yield roughly 8.192 us, our maximum value has
  530. * to fit in the RING_TIMEOUT_MASK (16 bits).
  531. */
  532. if (ec->tx_max_coalesced_frames > RING_INTR_THRESH_MASK ||
  533. ec->tx_coalesce_usecs > (RING_TIMEOUT_MASK * 8) + 1 ||
  534. ec->rx_max_coalesced_frames > RDMA_INTR_THRESH_MASK ||
  535. ec->rx_coalesce_usecs > (RDMA_TIMEOUT_MASK * 8) + 1)
  536. return -EINVAL;
  537. if ((ec->tx_coalesce_usecs == 0 && ec->tx_max_coalesced_frames == 0) ||
  538. (ec->rx_coalesce_usecs == 0 && ec->rx_max_coalesced_frames == 0))
  539. return -EINVAL;
  540. for (i = 0; i < dev->num_tx_queues; i++) {
  541. reg = tdma_readl(priv, TDMA_DESC_RING_INTR_CONTROL(i));
  542. reg &= ~(RING_INTR_THRESH_MASK |
  543. RING_TIMEOUT_MASK << RING_TIMEOUT_SHIFT);
  544. reg |= ec->tx_max_coalesced_frames;
  545. reg |= DIV_ROUND_UP(ec->tx_coalesce_usecs * 1000, 8192) <<
  546. RING_TIMEOUT_SHIFT;
  547. tdma_writel(priv, reg, TDMA_DESC_RING_INTR_CONTROL(i));
  548. }
  549. reg = rdma_readl(priv, RDMA_MBDONE_INTR);
  550. reg &= ~(RDMA_INTR_THRESH_MASK |
  551. RDMA_TIMEOUT_MASK << RDMA_TIMEOUT_SHIFT);
  552. reg |= ec->rx_max_coalesced_frames;
  553. reg |= DIV_ROUND_UP(ec->rx_coalesce_usecs * 1000, 8192) <<
  554. RDMA_TIMEOUT_SHIFT;
  555. rdma_writel(priv, reg, RDMA_MBDONE_INTR);
  556. return 0;
  557. }
  558. static void bcm_sysport_free_cb(struct bcm_sysport_cb *cb)
  559. {
  560. dev_consume_skb_any(cb->skb);
  561. cb->skb = NULL;
  562. dma_unmap_addr_set(cb, dma_addr, 0);
  563. }
  564. static struct sk_buff *bcm_sysport_rx_refill(struct bcm_sysport_priv *priv,
  565. struct bcm_sysport_cb *cb)
  566. {
  567. struct device *kdev = &priv->pdev->dev;
  568. struct net_device *ndev = priv->netdev;
  569. struct sk_buff *skb, *rx_skb;
  570. dma_addr_t mapping;
  571. /* Allocate a new SKB for a new packet */
  572. skb = netdev_alloc_skb(priv->netdev, RX_BUF_LENGTH);
  573. if (!skb) {
  574. priv->mib.alloc_rx_buff_failed++;
  575. netif_err(priv, rx_err, ndev, "SKB alloc failed\n");
  576. return NULL;
  577. }
  578. mapping = dma_map_single(kdev, skb->data,
  579. RX_BUF_LENGTH, DMA_FROM_DEVICE);
  580. if (dma_mapping_error(kdev, mapping)) {
  581. priv->mib.rx_dma_failed++;
  582. dev_kfree_skb_any(skb);
  583. netif_err(priv, rx_err, ndev, "DMA mapping failure\n");
  584. return NULL;
  585. }
  586. /* Grab the current SKB on the ring */
  587. rx_skb = cb->skb;
  588. if (likely(rx_skb))
  589. dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
  590. RX_BUF_LENGTH, DMA_FROM_DEVICE);
  591. /* Put the new SKB on the ring */
  592. cb->skb = skb;
  593. dma_unmap_addr_set(cb, dma_addr, mapping);
  594. dma_desc_set_addr(priv, cb->bd_addr, mapping);
  595. netif_dbg(priv, rx_status, ndev, "RX refill\n");
  596. /* Return the current SKB to the caller */
  597. return rx_skb;
  598. }
  599. static int bcm_sysport_alloc_rx_bufs(struct bcm_sysport_priv *priv)
  600. {
  601. struct bcm_sysport_cb *cb;
  602. struct sk_buff *skb;
  603. unsigned int i;
  604. for (i = 0; i < priv->num_rx_bds; i++) {
  605. cb = &priv->rx_cbs[i];
  606. skb = bcm_sysport_rx_refill(priv, cb);
  607. if (skb)
  608. dev_kfree_skb(skb);
  609. if (!cb->skb)
  610. return -ENOMEM;
  611. }
  612. return 0;
  613. }
  614. /* Poll the hardware for up to budget packets to process */
  615. static unsigned int bcm_sysport_desc_rx(struct bcm_sysport_priv *priv,
  616. unsigned int budget)
  617. {
  618. struct bcm_sysport_stats64 *stats64 = &priv->stats64;
  619. struct net_device *ndev = priv->netdev;
  620. unsigned int processed = 0, to_process;
  621. struct bcm_sysport_cb *cb;
  622. struct sk_buff *skb;
  623. unsigned int p_index;
  624. u16 len, status;
  625. struct bcm_rsb *rsb;
  626. /* Clear status before servicing to reduce spurious interrupts */
  627. intrl2_0_writel(priv, INTRL2_0_RDMA_MBDONE, INTRL2_CPU_CLEAR);
  628. /* Determine how much we should process since last call, SYSTEMPORT Lite
  629. * groups the producer and consumer indexes into the same 32-bit
  630. * which we access using RDMA_CONS_INDEX
  631. */
  632. if (!priv->is_lite)
  633. p_index = rdma_readl(priv, RDMA_PROD_INDEX);
  634. else
  635. p_index = rdma_readl(priv, RDMA_CONS_INDEX);
  636. p_index &= RDMA_PROD_INDEX_MASK;
  637. to_process = (p_index - priv->rx_c_index) & RDMA_CONS_INDEX_MASK;
  638. netif_dbg(priv, rx_status, ndev,
  639. "p_index=%d rx_c_index=%d to_process=%d\n",
  640. p_index, priv->rx_c_index, to_process);
  641. while ((processed < to_process) && (processed < budget)) {
  642. cb = &priv->rx_cbs[priv->rx_read_ptr];
  643. skb = bcm_sysport_rx_refill(priv, cb);
  644. /* We do not have a backing SKB, so we do not a corresponding
  645. * DMA mapping for this incoming packet since
  646. * bcm_sysport_rx_refill always either has both skb and mapping
  647. * or none.
  648. */
  649. if (unlikely(!skb)) {
  650. netif_err(priv, rx_err, ndev, "out of memory!\n");
  651. ndev->stats.rx_dropped++;
  652. ndev->stats.rx_errors++;
  653. goto next;
  654. }
  655. /* Extract the Receive Status Block prepended */
  656. rsb = (struct bcm_rsb *)skb->data;
  657. len = (rsb->rx_status_len >> DESC_LEN_SHIFT) & DESC_LEN_MASK;
  658. status = (rsb->rx_status_len >> DESC_STATUS_SHIFT) &
  659. DESC_STATUS_MASK;
  660. netif_dbg(priv, rx_status, ndev,
  661. "p=%d, c=%d, rd_ptr=%d, len=%d, flag=0x%04x\n",
  662. p_index, priv->rx_c_index, priv->rx_read_ptr,
  663. len, status);
  664. if (unlikely(len > RX_BUF_LENGTH)) {
  665. netif_err(priv, rx_status, ndev, "oversized packet\n");
  666. ndev->stats.rx_length_errors++;
  667. ndev->stats.rx_errors++;
  668. dev_kfree_skb_any(skb);
  669. goto next;
  670. }
  671. if (unlikely(!(status & DESC_EOP) || !(status & DESC_SOP))) {
  672. netif_err(priv, rx_status, ndev, "fragmented packet!\n");
  673. ndev->stats.rx_dropped++;
  674. ndev->stats.rx_errors++;
  675. dev_kfree_skb_any(skb);
  676. goto next;
  677. }
  678. if (unlikely(status & (RX_STATUS_ERR | RX_STATUS_OVFLOW))) {
  679. netif_err(priv, rx_err, ndev, "error packet\n");
  680. if (status & RX_STATUS_OVFLOW)
  681. ndev->stats.rx_over_errors++;
  682. ndev->stats.rx_dropped++;
  683. ndev->stats.rx_errors++;
  684. dev_kfree_skb_any(skb);
  685. goto next;
  686. }
  687. skb_put(skb, len);
  688. /* Hardware validated our checksum */
  689. if (likely(status & DESC_L4_CSUM))
  690. skb->ip_summed = CHECKSUM_UNNECESSARY;
  691. /* Hardware pre-pends packets with 2bytes before Ethernet
  692. * header plus we have the Receive Status Block, strip off all
  693. * of this from the SKB.
  694. */
  695. skb_pull(skb, sizeof(*rsb) + 2);
  696. len -= (sizeof(*rsb) + 2);
  697. /* UniMAC may forward CRC */
  698. if (priv->crc_fwd) {
  699. skb_trim(skb, len - ETH_FCS_LEN);
  700. len -= ETH_FCS_LEN;
  701. }
  702. skb->protocol = eth_type_trans(skb, ndev);
  703. ndev->stats.rx_packets++;
  704. ndev->stats.rx_bytes += len;
  705. u64_stats_update_begin(&priv->syncp);
  706. stats64->rx_packets++;
  707. stats64->rx_bytes += len;
  708. u64_stats_update_end(&priv->syncp);
  709. napi_gro_receive(&priv->napi, skb);
  710. next:
  711. processed++;
  712. priv->rx_read_ptr++;
  713. if (priv->rx_read_ptr == priv->num_rx_bds)
  714. priv->rx_read_ptr = 0;
  715. }
  716. return processed;
  717. }
  718. static void bcm_sysport_tx_reclaim_one(struct bcm_sysport_tx_ring *ring,
  719. struct bcm_sysport_cb *cb,
  720. unsigned int *bytes_compl,
  721. unsigned int *pkts_compl)
  722. {
  723. struct bcm_sysport_priv *priv = ring->priv;
  724. struct device *kdev = &priv->pdev->dev;
  725. if (cb->skb) {
  726. *bytes_compl += cb->skb->len;
  727. dma_unmap_single(kdev, dma_unmap_addr(cb, dma_addr),
  728. dma_unmap_len(cb, dma_len),
  729. DMA_TO_DEVICE);
  730. (*pkts_compl)++;
  731. bcm_sysport_free_cb(cb);
  732. /* SKB fragment */
  733. } else if (dma_unmap_addr(cb, dma_addr)) {
  734. *bytes_compl += dma_unmap_len(cb, dma_len);
  735. dma_unmap_page(kdev, dma_unmap_addr(cb, dma_addr),
  736. dma_unmap_len(cb, dma_len), DMA_TO_DEVICE);
  737. dma_unmap_addr_set(cb, dma_addr, 0);
  738. }
  739. }
  740. /* Reclaim queued SKBs for transmission completion, lockless version */
  741. static unsigned int __bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
  742. struct bcm_sysport_tx_ring *ring)
  743. {
  744. unsigned int c_index, last_c_index, last_tx_cn, num_tx_cbs;
  745. unsigned int pkts_compl = 0, bytes_compl = 0;
  746. struct net_device *ndev = priv->netdev;
  747. struct bcm_sysport_cb *cb;
  748. u32 hw_ind;
  749. /* Clear status before servicing to reduce spurious interrupts */
  750. if (!ring->priv->is_lite)
  751. intrl2_1_writel(ring->priv, BIT(ring->index), INTRL2_CPU_CLEAR);
  752. else
  753. intrl2_0_writel(ring->priv, BIT(ring->index +
  754. INTRL2_0_TDMA_MBDONE_SHIFT), INTRL2_CPU_CLEAR);
  755. /* Compute how many descriptors have been processed since last call */
  756. hw_ind = tdma_readl(priv, TDMA_DESC_RING_PROD_CONS_INDEX(ring->index));
  757. c_index = (hw_ind >> RING_CONS_INDEX_SHIFT) & RING_CONS_INDEX_MASK;
  758. ring->p_index = (hw_ind & RING_PROD_INDEX_MASK);
  759. last_c_index = ring->c_index;
  760. num_tx_cbs = ring->size;
  761. c_index &= (num_tx_cbs - 1);
  762. if (c_index >= last_c_index)
  763. last_tx_cn = c_index - last_c_index;
  764. else
  765. last_tx_cn = num_tx_cbs - last_c_index + c_index;
  766. netif_dbg(priv, tx_done, ndev,
  767. "ring=%d c_index=%d last_tx_cn=%d last_c_index=%d\n",
  768. ring->index, c_index, last_tx_cn, last_c_index);
  769. while (last_tx_cn-- > 0) {
  770. cb = ring->cbs + last_c_index;
  771. bcm_sysport_tx_reclaim_one(ring, cb, &bytes_compl, &pkts_compl);
  772. ring->desc_count++;
  773. last_c_index++;
  774. last_c_index &= (num_tx_cbs - 1);
  775. }
  776. u64_stats_update_begin(&priv->syncp);
  777. ring->packets += pkts_compl;
  778. ring->bytes += bytes_compl;
  779. u64_stats_update_end(&priv->syncp);
  780. ring->c_index = c_index;
  781. netif_dbg(priv, tx_done, ndev,
  782. "ring=%d c_index=%d pkts_compl=%d, bytes_compl=%d\n",
  783. ring->index, ring->c_index, pkts_compl, bytes_compl);
  784. return pkts_compl;
  785. }
  786. /* Locked version of the per-ring TX reclaim routine */
  787. static unsigned int bcm_sysport_tx_reclaim(struct bcm_sysport_priv *priv,
  788. struct bcm_sysport_tx_ring *ring)
  789. {
  790. struct netdev_queue *txq;
  791. unsigned int released;
  792. unsigned long flags;
  793. txq = netdev_get_tx_queue(priv->netdev, ring->index);
  794. spin_lock_irqsave(&ring->lock, flags);
  795. released = __bcm_sysport_tx_reclaim(priv, ring);
  796. if (released)
  797. netif_tx_wake_queue(txq);
  798. spin_unlock_irqrestore(&ring->lock, flags);
  799. return released;
  800. }
  801. /* Locked version of the per-ring TX reclaim, but does not wake the queue */
  802. static void bcm_sysport_tx_clean(struct bcm_sysport_priv *priv,
  803. struct bcm_sysport_tx_ring *ring)
  804. {
  805. unsigned long flags;
  806. spin_lock_irqsave(&ring->lock, flags);
  807. __bcm_sysport_tx_reclaim(priv, ring);
  808. spin_unlock_irqrestore(&ring->lock, flags);
  809. }
  810. static int bcm_sysport_tx_poll(struct napi_struct *napi, int budget)
  811. {
  812. struct bcm_sysport_tx_ring *ring =
  813. container_of(napi, struct bcm_sysport_tx_ring, napi);
  814. unsigned int work_done = 0;
  815. work_done = bcm_sysport_tx_reclaim(ring->priv, ring);
  816. if (work_done == 0) {
  817. napi_complete(napi);
  818. /* re-enable TX interrupt */
  819. if (!ring->priv->is_lite)
  820. intrl2_1_mask_clear(ring->priv, BIT(ring->index));
  821. else
  822. intrl2_0_mask_clear(ring->priv, BIT(ring->index +
  823. INTRL2_0_TDMA_MBDONE_SHIFT));
  824. return 0;
  825. }
  826. return budget;
  827. }
  828. static void bcm_sysport_tx_reclaim_all(struct bcm_sysport_priv *priv)
  829. {
  830. unsigned int q;
  831. for (q = 0; q < priv->netdev->num_tx_queues; q++)
  832. bcm_sysport_tx_reclaim(priv, &priv->tx_rings[q]);
  833. }
  834. static int bcm_sysport_poll(struct napi_struct *napi, int budget)
  835. {
  836. struct bcm_sysport_priv *priv =
  837. container_of(napi, struct bcm_sysport_priv, napi);
  838. unsigned int work_done = 0;
  839. work_done = bcm_sysport_desc_rx(priv, budget);
  840. priv->rx_c_index += work_done;
  841. priv->rx_c_index &= RDMA_CONS_INDEX_MASK;
  842. /* SYSTEMPORT Lite groups the producer/consumer index, producer is
  843. * maintained by HW, but writes to it will be ignore while RDMA
  844. * is active
  845. */
  846. if (!priv->is_lite)
  847. rdma_writel(priv, priv->rx_c_index, RDMA_CONS_INDEX);
  848. else
  849. rdma_writel(priv, priv->rx_c_index << 16, RDMA_CONS_INDEX);
  850. if (work_done < budget) {
  851. napi_complete_done(napi, work_done);
  852. /* re-enable RX interrupts */
  853. intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE);
  854. }
  855. return work_done;
  856. }
  857. static void bcm_sysport_resume_from_wol(struct bcm_sysport_priv *priv)
  858. {
  859. u32 reg;
  860. /* Stop monitoring MPD interrupt */
  861. intrl2_0_mask_set(priv, INTRL2_0_MPD);
  862. /* Clear the MagicPacket detection logic */
  863. reg = umac_readl(priv, UMAC_MPD_CTRL);
  864. reg &= ~MPD_EN;
  865. umac_writel(priv, reg, UMAC_MPD_CTRL);
  866. netif_dbg(priv, wol, priv->netdev, "resumed from WOL\n");
  867. }
  868. /* RX and misc interrupt routine */
  869. static irqreturn_t bcm_sysport_rx_isr(int irq, void *dev_id)
  870. {
  871. struct net_device *dev = dev_id;
  872. struct bcm_sysport_priv *priv = netdev_priv(dev);
  873. struct bcm_sysport_tx_ring *txr;
  874. unsigned int ring, ring_bit;
  875. priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
  876. ~intrl2_0_readl(priv, INTRL2_CPU_MASK_STATUS);
  877. intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  878. if (unlikely(priv->irq0_stat == 0)) {
  879. netdev_warn(priv->netdev, "spurious RX interrupt\n");
  880. return IRQ_NONE;
  881. }
  882. if (priv->irq0_stat & INTRL2_0_RDMA_MBDONE) {
  883. if (likely(napi_schedule_prep(&priv->napi))) {
  884. /* disable RX interrupts */
  885. intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE);
  886. __napi_schedule_irqoff(&priv->napi);
  887. }
  888. }
  889. /* TX ring is full, perform a full reclaim since we do not know
  890. * which one would trigger this interrupt
  891. */
  892. if (priv->irq0_stat & INTRL2_0_TX_RING_FULL)
  893. bcm_sysport_tx_reclaim_all(priv);
  894. if (priv->irq0_stat & INTRL2_0_MPD) {
  895. netdev_info(priv->netdev, "Wake-on-LAN interrupt!\n");
  896. bcm_sysport_resume_from_wol(priv);
  897. }
  898. if (!priv->is_lite)
  899. goto out;
  900. for (ring = 0; ring < dev->num_tx_queues; ring++) {
  901. ring_bit = BIT(ring + INTRL2_0_TDMA_MBDONE_SHIFT);
  902. if (!(priv->irq0_stat & ring_bit))
  903. continue;
  904. txr = &priv->tx_rings[ring];
  905. if (likely(napi_schedule_prep(&txr->napi))) {
  906. intrl2_0_mask_set(priv, ring_bit);
  907. __napi_schedule(&txr->napi);
  908. }
  909. }
  910. out:
  911. return IRQ_HANDLED;
  912. }
  913. /* TX interrupt service routine */
  914. static irqreturn_t bcm_sysport_tx_isr(int irq, void *dev_id)
  915. {
  916. struct net_device *dev = dev_id;
  917. struct bcm_sysport_priv *priv = netdev_priv(dev);
  918. struct bcm_sysport_tx_ring *txr;
  919. unsigned int ring;
  920. priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
  921. ~intrl2_1_readl(priv, INTRL2_CPU_MASK_STATUS);
  922. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  923. if (unlikely(priv->irq1_stat == 0)) {
  924. netdev_warn(priv->netdev, "spurious TX interrupt\n");
  925. return IRQ_NONE;
  926. }
  927. for (ring = 0; ring < dev->num_tx_queues; ring++) {
  928. if (!(priv->irq1_stat & BIT(ring)))
  929. continue;
  930. txr = &priv->tx_rings[ring];
  931. if (likely(napi_schedule_prep(&txr->napi))) {
  932. intrl2_1_mask_set(priv, BIT(ring));
  933. __napi_schedule_irqoff(&txr->napi);
  934. }
  935. }
  936. return IRQ_HANDLED;
  937. }
  938. static irqreturn_t bcm_sysport_wol_isr(int irq, void *dev_id)
  939. {
  940. struct bcm_sysport_priv *priv = dev_id;
  941. pm_wakeup_event(&priv->pdev->dev, 0);
  942. return IRQ_HANDLED;
  943. }
  944. #ifdef CONFIG_NET_POLL_CONTROLLER
  945. static void bcm_sysport_poll_controller(struct net_device *dev)
  946. {
  947. struct bcm_sysport_priv *priv = netdev_priv(dev);
  948. disable_irq(priv->irq0);
  949. bcm_sysport_rx_isr(priv->irq0, priv);
  950. enable_irq(priv->irq0);
  951. if (!priv->is_lite) {
  952. disable_irq(priv->irq1);
  953. bcm_sysport_tx_isr(priv->irq1, priv);
  954. enable_irq(priv->irq1);
  955. }
  956. }
  957. #endif
  958. static struct sk_buff *bcm_sysport_insert_tsb(struct sk_buff *skb,
  959. struct net_device *dev)
  960. {
  961. struct sk_buff *nskb;
  962. struct bcm_tsb *tsb;
  963. u32 csum_info;
  964. u8 ip_proto;
  965. u16 csum_start;
  966. u16 ip_ver;
  967. /* Re-allocate SKB if needed */
  968. if (unlikely(skb_headroom(skb) < sizeof(*tsb))) {
  969. nskb = skb_realloc_headroom(skb, sizeof(*tsb));
  970. dev_kfree_skb(skb);
  971. if (!nskb) {
  972. dev->stats.tx_errors++;
  973. dev->stats.tx_dropped++;
  974. return NULL;
  975. }
  976. skb = nskb;
  977. }
  978. tsb = skb_push(skb, sizeof(*tsb));
  979. /* Zero-out TSB by default */
  980. memset(tsb, 0, sizeof(*tsb));
  981. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  982. ip_ver = htons(skb->protocol);
  983. switch (ip_ver) {
  984. case ETH_P_IP:
  985. ip_proto = ip_hdr(skb)->protocol;
  986. break;
  987. case ETH_P_IPV6:
  988. ip_proto = ipv6_hdr(skb)->nexthdr;
  989. break;
  990. default:
  991. return skb;
  992. }
  993. /* Get the checksum offset and the L4 (transport) offset */
  994. csum_start = skb_checksum_start_offset(skb) - sizeof(*tsb);
  995. csum_info = (csum_start + skb->csum_offset) & L4_CSUM_PTR_MASK;
  996. csum_info |= (csum_start << L4_PTR_SHIFT);
  997. if (ip_proto == IPPROTO_TCP || ip_proto == IPPROTO_UDP) {
  998. csum_info |= L4_LENGTH_VALID;
  999. if (ip_proto == IPPROTO_UDP && ip_ver == ETH_P_IP)
  1000. csum_info |= L4_UDP;
  1001. } else {
  1002. csum_info = 0;
  1003. }
  1004. tsb->l4_ptr_dest_map = csum_info;
  1005. }
  1006. return skb;
  1007. }
  1008. static netdev_tx_t bcm_sysport_xmit(struct sk_buff *skb,
  1009. struct net_device *dev)
  1010. {
  1011. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1012. struct device *kdev = &priv->pdev->dev;
  1013. struct bcm_sysport_tx_ring *ring;
  1014. struct bcm_sysport_cb *cb;
  1015. struct netdev_queue *txq;
  1016. struct dma_desc *desc;
  1017. unsigned int skb_len;
  1018. unsigned long flags;
  1019. dma_addr_t mapping;
  1020. u32 len_status;
  1021. u16 queue;
  1022. int ret;
  1023. queue = skb_get_queue_mapping(skb);
  1024. txq = netdev_get_tx_queue(dev, queue);
  1025. ring = &priv->tx_rings[queue];
  1026. /* lock against tx reclaim in BH context and TX ring full interrupt */
  1027. spin_lock_irqsave(&ring->lock, flags);
  1028. if (unlikely(ring->desc_count == 0)) {
  1029. netif_tx_stop_queue(txq);
  1030. netdev_err(dev, "queue %d awake and ring full!\n", queue);
  1031. ret = NETDEV_TX_BUSY;
  1032. goto out;
  1033. }
  1034. /* The Ethernet switch we are interfaced with needs packets to be at
  1035. * least 64 bytes (including FCS) otherwise they will be discarded when
  1036. * they enter the switch port logic. When Broadcom tags are enabled, we
  1037. * need to make sure that packets are at least 68 bytes
  1038. * (including FCS and tag) because the length verification is done after
  1039. * the Broadcom tag is stripped off the ingress packet.
  1040. */
  1041. if (skb_put_padto(skb, ETH_ZLEN + ENET_BRCM_TAG_LEN)) {
  1042. ret = NETDEV_TX_OK;
  1043. goto out;
  1044. }
  1045. /* Insert TSB and checksum infos */
  1046. if (priv->tsb_en) {
  1047. skb = bcm_sysport_insert_tsb(skb, dev);
  1048. if (!skb) {
  1049. ret = NETDEV_TX_OK;
  1050. goto out;
  1051. }
  1052. }
  1053. skb_len = skb->len;
  1054. mapping = dma_map_single(kdev, skb->data, skb_len, DMA_TO_DEVICE);
  1055. if (dma_mapping_error(kdev, mapping)) {
  1056. priv->mib.tx_dma_failed++;
  1057. netif_err(priv, tx_err, dev, "DMA map failed at %p (len=%d)\n",
  1058. skb->data, skb_len);
  1059. ret = NETDEV_TX_OK;
  1060. goto out;
  1061. }
  1062. /* Remember the SKB for future freeing */
  1063. cb = &ring->cbs[ring->curr_desc];
  1064. cb->skb = skb;
  1065. dma_unmap_addr_set(cb, dma_addr, mapping);
  1066. dma_unmap_len_set(cb, dma_len, skb_len);
  1067. /* Fetch a descriptor entry from our pool */
  1068. desc = ring->desc_cpu;
  1069. desc->addr_lo = lower_32_bits(mapping);
  1070. len_status = upper_32_bits(mapping) & DESC_ADDR_HI_MASK;
  1071. len_status |= (skb_len << DESC_LEN_SHIFT);
  1072. len_status |= (DESC_SOP | DESC_EOP | TX_STATUS_APP_CRC) <<
  1073. DESC_STATUS_SHIFT;
  1074. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1075. len_status |= (DESC_L4_CSUM << DESC_STATUS_SHIFT);
  1076. ring->curr_desc++;
  1077. if (ring->curr_desc == ring->size)
  1078. ring->curr_desc = 0;
  1079. ring->desc_count--;
  1080. /* Ensure write completion of the descriptor status/length
  1081. * in DRAM before the System Port WRITE_PORT register latches
  1082. * the value
  1083. */
  1084. wmb();
  1085. desc->addr_status_len = len_status;
  1086. wmb();
  1087. /* Write this descriptor address to the RING write port */
  1088. tdma_port_write_desc_addr(priv, desc, ring->index);
  1089. /* Check ring space and update SW control flow */
  1090. if (ring->desc_count == 0)
  1091. netif_tx_stop_queue(txq);
  1092. netif_dbg(priv, tx_queued, dev, "ring=%d desc_count=%d, curr_desc=%d\n",
  1093. ring->index, ring->desc_count, ring->curr_desc);
  1094. ret = NETDEV_TX_OK;
  1095. out:
  1096. spin_unlock_irqrestore(&ring->lock, flags);
  1097. return ret;
  1098. }
  1099. static void bcm_sysport_tx_timeout(struct net_device *dev)
  1100. {
  1101. netdev_warn(dev, "transmit timeout!\n");
  1102. netif_trans_update(dev);
  1103. dev->stats.tx_errors++;
  1104. netif_tx_wake_all_queues(dev);
  1105. }
  1106. /* phylib adjust link callback */
  1107. static void bcm_sysport_adj_link(struct net_device *dev)
  1108. {
  1109. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1110. struct phy_device *phydev = dev->phydev;
  1111. unsigned int changed = 0;
  1112. u32 cmd_bits = 0, reg;
  1113. if (priv->old_link != phydev->link) {
  1114. changed = 1;
  1115. priv->old_link = phydev->link;
  1116. }
  1117. if (priv->old_duplex != phydev->duplex) {
  1118. changed = 1;
  1119. priv->old_duplex = phydev->duplex;
  1120. }
  1121. if (priv->is_lite)
  1122. goto out;
  1123. switch (phydev->speed) {
  1124. case SPEED_2500:
  1125. cmd_bits = CMD_SPEED_2500;
  1126. break;
  1127. case SPEED_1000:
  1128. cmd_bits = CMD_SPEED_1000;
  1129. break;
  1130. case SPEED_100:
  1131. cmd_bits = CMD_SPEED_100;
  1132. break;
  1133. case SPEED_10:
  1134. cmd_bits = CMD_SPEED_10;
  1135. break;
  1136. default:
  1137. break;
  1138. }
  1139. cmd_bits <<= CMD_SPEED_SHIFT;
  1140. if (phydev->duplex == DUPLEX_HALF)
  1141. cmd_bits |= CMD_HD_EN;
  1142. if (priv->old_pause != phydev->pause) {
  1143. changed = 1;
  1144. priv->old_pause = phydev->pause;
  1145. }
  1146. if (!phydev->pause)
  1147. cmd_bits |= CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE;
  1148. if (!changed)
  1149. return;
  1150. if (phydev->link) {
  1151. reg = umac_readl(priv, UMAC_CMD);
  1152. reg &= ~((CMD_SPEED_MASK << CMD_SPEED_SHIFT) |
  1153. CMD_HD_EN | CMD_RX_PAUSE_IGNORE |
  1154. CMD_TX_PAUSE_IGNORE);
  1155. reg |= cmd_bits;
  1156. umac_writel(priv, reg, UMAC_CMD);
  1157. }
  1158. out:
  1159. if (changed)
  1160. phy_print_status(phydev);
  1161. }
  1162. static int bcm_sysport_init_tx_ring(struct bcm_sysport_priv *priv,
  1163. unsigned int index)
  1164. {
  1165. struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
  1166. struct device *kdev = &priv->pdev->dev;
  1167. size_t size;
  1168. void *p;
  1169. u32 reg;
  1170. /* Simple descriptors partitioning for now */
  1171. size = 256;
  1172. /* We just need one DMA descriptor which is DMA-able, since writing to
  1173. * the port will allocate a new descriptor in its internal linked-list
  1174. */
  1175. p = dma_zalloc_coherent(kdev, sizeof(struct dma_desc), &ring->desc_dma,
  1176. GFP_KERNEL);
  1177. if (!p) {
  1178. netif_err(priv, hw, priv->netdev, "DMA alloc failed\n");
  1179. return -ENOMEM;
  1180. }
  1181. ring->cbs = kcalloc(size, sizeof(struct bcm_sysport_cb), GFP_KERNEL);
  1182. if (!ring->cbs) {
  1183. dma_free_coherent(kdev, sizeof(struct dma_desc),
  1184. ring->desc_cpu, ring->desc_dma);
  1185. netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
  1186. return -ENOMEM;
  1187. }
  1188. /* Initialize SW view of the ring */
  1189. spin_lock_init(&ring->lock);
  1190. ring->priv = priv;
  1191. netif_tx_napi_add(priv->netdev, &ring->napi, bcm_sysport_tx_poll, 64);
  1192. ring->index = index;
  1193. ring->size = size;
  1194. ring->alloc_size = ring->size;
  1195. ring->desc_cpu = p;
  1196. ring->desc_count = ring->size;
  1197. ring->curr_desc = 0;
  1198. /* Initialize HW ring */
  1199. tdma_writel(priv, RING_EN, TDMA_DESC_RING_HEAD_TAIL_PTR(index));
  1200. tdma_writel(priv, 0, TDMA_DESC_RING_COUNT(index));
  1201. tdma_writel(priv, 1, TDMA_DESC_RING_INTR_CONTROL(index));
  1202. tdma_writel(priv, 0, TDMA_DESC_RING_PROD_CONS_INDEX(index));
  1203. tdma_writel(priv, RING_IGNORE_STATUS, TDMA_DESC_RING_MAPPING(index));
  1204. tdma_writel(priv, 0, TDMA_DESC_RING_PCP_DEI_VID(index));
  1205. /* Do not use tdma_control_bit() here because TSB_SWAP1 collides
  1206. * with the original definition of ACB_ALGO
  1207. */
  1208. reg = tdma_readl(priv, TDMA_CONTROL);
  1209. if (priv->is_lite)
  1210. reg &= ~BIT(TSB_SWAP1);
  1211. /* Set a correct TSB format based on host endian */
  1212. if (!IS_ENABLED(CONFIG_CPU_BIG_ENDIAN))
  1213. reg |= tdma_control_bit(priv, TSB_SWAP0);
  1214. else
  1215. reg &= ~tdma_control_bit(priv, TSB_SWAP0);
  1216. tdma_writel(priv, reg, TDMA_CONTROL);
  1217. /* Program the number of descriptors as MAX_THRESHOLD and half of
  1218. * its size for the hysteresis trigger
  1219. */
  1220. tdma_writel(priv, ring->size |
  1221. 1 << RING_HYST_THRESH_SHIFT,
  1222. TDMA_DESC_RING_MAX_HYST(index));
  1223. /* Enable the ring queue in the arbiter */
  1224. reg = tdma_readl(priv, TDMA_TIER1_ARB_0_QUEUE_EN);
  1225. reg |= (1 << index);
  1226. tdma_writel(priv, reg, TDMA_TIER1_ARB_0_QUEUE_EN);
  1227. napi_enable(&ring->napi);
  1228. netif_dbg(priv, hw, priv->netdev,
  1229. "TDMA cfg, size=%d, desc_cpu=%p\n",
  1230. ring->size, ring->desc_cpu);
  1231. return 0;
  1232. }
  1233. static void bcm_sysport_fini_tx_ring(struct bcm_sysport_priv *priv,
  1234. unsigned int index)
  1235. {
  1236. struct bcm_sysport_tx_ring *ring = &priv->tx_rings[index];
  1237. struct device *kdev = &priv->pdev->dev;
  1238. u32 reg;
  1239. /* Caller should stop the TDMA engine */
  1240. reg = tdma_readl(priv, TDMA_STATUS);
  1241. if (!(reg & TDMA_DISABLED))
  1242. netdev_warn(priv->netdev, "TDMA not stopped!\n");
  1243. /* ring->cbs is the last part in bcm_sysport_init_tx_ring which could
  1244. * fail, so by checking this pointer we know whether the TX ring was
  1245. * fully initialized or not.
  1246. */
  1247. if (!ring->cbs)
  1248. return;
  1249. napi_disable(&ring->napi);
  1250. netif_napi_del(&ring->napi);
  1251. bcm_sysport_tx_clean(priv, ring);
  1252. kfree(ring->cbs);
  1253. ring->cbs = NULL;
  1254. if (ring->desc_dma) {
  1255. dma_free_coherent(kdev, sizeof(struct dma_desc),
  1256. ring->desc_cpu, ring->desc_dma);
  1257. ring->desc_dma = 0;
  1258. }
  1259. ring->size = 0;
  1260. ring->alloc_size = 0;
  1261. netif_dbg(priv, hw, priv->netdev, "TDMA fini done\n");
  1262. }
  1263. /* RDMA helper */
  1264. static inline int rdma_enable_set(struct bcm_sysport_priv *priv,
  1265. unsigned int enable)
  1266. {
  1267. unsigned int timeout = 1000;
  1268. u32 reg;
  1269. reg = rdma_readl(priv, RDMA_CONTROL);
  1270. if (enable)
  1271. reg |= RDMA_EN;
  1272. else
  1273. reg &= ~RDMA_EN;
  1274. rdma_writel(priv, reg, RDMA_CONTROL);
  1275. /* Poll for RMDA disabling completion */
  1276. do {
  1277. reg = rdma_readl(priv, RDMA_STATUS);
  1278. if (!!(reg & RDMA_DISABLED) == !enable)
  1279. return 0;
  1280. usleep_range(1000, 2000);
  1281. } while (timeout-- > 0);
  1282. netdev_err(priv->netdev, "timeout waiting for RDMA to finish\n");
  1283. return -ETIMEDOUT;
  1284. }
  1285. /* TDMA helper */
  1286. static inline int tdma_enable_set(struct bcm_sysport_priv *priv,
  1287. unsigned int enable)
  1288. {
  1289. unsigned int timeout = 1000;
  1290. u32 reg;
  1291. reg = tdma_readl(priv, TDMA_CONTROL);
  1292. if (enable)
  1293. reg |= tdma_control_bit(priv, TDMA_EN);
  1294. else
  1295. reg &= ~tdma_control_bit(priv, TDMA_EN);
  1296. tdma_writel(priv, reg, TDMA_CONTROL);
  1297. /* Poll for TMDA disabling completion */
  1298. do {
  1299. reg = tdma_readl(priv, TDMA_STATUS);
  1300. if (!!(reg & TDMA_DISABLED) == !enable)
  1301. return 0;
  1302. usleep_range(1000, 2000);
  1303. } while (timeout-- > 0);
  1304. netdev_err(priv->netdev, "timeout waiting for TDMA to finish\n");
  1305. return -ETIMEDOUT;
  1306. }
  1307. static int bcm_sysport_init_rx_ring(struct bcm_sysport_priv *priv)
  1308. {
  1309. struct bcm_sysport_cb *cb;
  1310. u32 reg;
  1311. int ret;
  1312. int i;
  1313. /* Initialize SW view of the RX ring */
  1314. priv->num_rx_bds = priv->num_rx_desc_words / WORDS_PER_DESC;
  1315. priv->rx_bds = priv->base + SYS_PORT_RDMA_OFFSET;
  1316. priv->rx_c_index = 0;
  1317. priv->rx_read_ptr = 0;
  1318. priv->rx_cbs = kcalloc(priv->num_rx_bds, sizeof(struct bcm_sysport_cb),
  1319. GFP_KERNEL);
  1320. if (!priv->rx_cbs) {
  1321. netif_err(priv, hw, priv->netdev, "CB allocation failed\n");
  1322. return -ENOMEM;
  1323. }
  1324. for (i = 0; i < priv->num_rx_bds; i++) {
  1325. cb = priv->rx_cbs + i;
  1326. cb->bd_addr = priv->rx_bds + i * DESC_SIZE;
  1327. }
  1328. ret = bcm_sysport_alloc_rx_bufs(priv);
  1329. if (ret) {
  1330. netif_err(priv, hw, priv->netdev, "SKB allocation failed\n");
  1331. return ret;
  1332. }
  1333. /* Initialize HW, ensure RDMA is disabled */
  1334. reg = rdma_readl(priv, RDMA_STATUS);
  1335. if (!(reg & RDMA_DISABLED))
  1336. rdma_enable_set(priv, 0);
  1337. rdma_writel(priv, 0, RDMA_WRITE_PTR_LO);
  1338. rdma_writel(priv, 0, RDMA_WRITE_PTR_HI);
  1339. rdma_writel(priv, 0, RDMA_PROD_INDEX);
  1340. rdma_writel(priv, 0, RDMA_CONS_INDEX);
  1341. rdma_writel(priv, priv->num_rx_bds << RDMA_RING_SIZE_SHIFT |
  1342. RX_BUF_LENGTH, RDMA_RING_BUF_SIZE);
  1343. /* Operate the queue in ring mode */
  1344. rdma_writel(priv, 0, RDMA_START_ADDR_HI);
  1345. rdma_writel(priv, 0, RDMA_START_ADDR_LO);
  1346. rdma_writel(priv, 0, RDMA_END_ADDR_HI);
  1347. rdma_writel(priv, priv->num_rx_desc_words - 1, RDMA_END_ADDR_LO);
  1348. rdma_writel(priv, 1, RDMA_MBDONE_INTR);
  1349. netif_dbg(priv, hw, priv->netdev,
  1350. "RDMA cfg, num_rx_bds=%d, rx_bds=%p\n",
  1351. priv->num_rx_bds, priv->rx_bds);
  1352. return 0;
  1353. }
  1354. static void bcm_sysport_fini_rx_ring(struct bcm_sysport_priv *priv)
  1355. {
  1356. struct bcm_sysport_cb *cb;
  1357. unsigned int i;
  1358. u32 reg;
  1359. /* Caller should ensure RDMA is disabled */
  1360. reg = rdma_readl(priv, RDMA_STATUS);
  1361. if (!(reg & RDMA_DISABLED))
  1362. netdev_warn(priv->netdev, "RDMA not stopped!\n");
  1363. for (i = 0; i < priv->num_rx_bds; i++) {
  1364. cb = &priv->rx_cbs[i];
  1365. if (dma_unmap_addr(cb, dma_addr))
  1366. dma_unmap_single(&priv->pdev->dev,
  1367. dma_unmap_addr(cb, dma_addr),
  1368. RX_BUF_LENGTH, DMA_FROM_DEVICE);
  1369. bcm_sysport_free_cb(cb);
  1370. }
  1371. kfree(priv->rx_cbs);
  1372. priv->rx_cbs = NULL;
  1373. netif_dbg(priv, hw, priv->netdev, "RDMA fini done\n");
  1374. }
  1375. static void bcm_sysport_set_rx_mode(struct net_device *dev)
  1376. {
  1377. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1378. u32 reg;
  1379. if (priv->is_lite)
  1380. return;
  1381. reg = umac_readl(priv, UMAC_CMD);
  1382. if (dev->flags & IFF_PROMISC)
  1383. reg |= CMD_PROMISC;
  1384. else
  1385. reg &= ~CMD_PROMISC;
  1386. umac_writel(priv, reg, UMAC_CMD);
  1387. /* No support for ALLMULTI */
  1388. if (dev->flags & IFF_ALLMULTI)
  1389. return;
  1390. }
  1391. static inline void umac_enable_set(struct bcm_sysport_priv *priv,
  1392. u32 mask, unsigned int enable)
  1393. {
  1394. u32 reg;
  1395. if (!priv->is_lite) {
  1396. reg = umac_readl(priv, UMAC_CMD);
  1397. if (enable)
  1398. reg |= mask;
  1399. else
  1400. reg &= ~mask;
  1401. umac_writel(priv, reg, UMAC_CMD);
  1402. } else {
  1403. reg = gib_readl(priv, GIB_CONTROL);
  1404. if (enable)
  1405. reg |= mask;
  1406. else
  1407. reg &= ~mask;
  1408. gib_writel(priv, reg, GIB_CONTROL);
  1409. }
  1410. /* UniMAC stops on a packet boundary, wait for a full-sized packet
  1411. * to be processed (1 msec).
  1412. */
  1413. if (enable == 0)
  1414. usleep_range(1000, 2000);
  1415. }
  1416. static inline void umac_reset(struct bcm_sysport_priv *priv)
  1417. {
  1418. u32 reg;
  1419. if (priv->is_lite)
  1420. return;
  1421. reg = umac_readl(priv, UMAC_CMD);
  1422. reg |= CMD_SW_RESET;
  1423. umac_writel(priv, reg, UMAC_CMD);
  1424. udelay(10);
  1425. reg = umac_readl(priv, UMAC_CMD);
  1426. reg &= ~CMD_SW_RESET;
  1427. umac_writel(priv, reg, UMAC_CMD);
  1428. }
  1429. static void umac_set_hw_addr(struct bcm_sysport_priv *priv,
  1430. unsigned char *addr)
  1431. {
  1432. u32 mac0 = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) |
  1433. addr[3];
  1434. u32 mac1 = (addr[4] << 8) | addr[5];
  1435. if (!priv->is_lite) {
  1436. umac_writel(priv, mac0, UMAC_MAC0);
  1437. umac_writel(priv, mac1, UMAC_MAC1);
  1438. } else {
  1439. gib_writel(priv, mac0, GIB_MAC0);
  1440. gib_writel(priv, mac1, GIB_MAC1);
  1441. }
  1442. }
  1443. static void topctrl_flush(struct bcm_sysport_priv *priv)
  1444. {
  1445. topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
  1446. topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
  1447. mdelay(1);
  1448. topctrl_writel(priv, 0, RX_FLUSH_CNTL);
  1449. topctrl_writel(priv, 0, TX_FLUSH_CNTL);
  1450. }
  1451. static int bcm_sysport_change_mac(struct net_device *dev, void *p)
  1452. {
  1453. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1454. struct sockaddr *addr = p;
  1455. if (!is_valid_ether_addr(addr->sa_data))
  1456. return -EINVAL;
  1457. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  1458. /* interface is disabled, changes to MAC will be reflected on next
  1459. * open call
  1460. */
  1461. if (!netif_running(dev))
  1462. return 0;
  1463. umac_set_hw_addr(priv, dev->dev_addr);
  1464. return 0;
  1465. }
  1466. static void bcm_sysport_get_stats64(struct net_device *dev,
  1467. struct rtnl_link_stats64 *stats)
  1468. {
  1469. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1470. struct bcm_sysport_stats64 *stats64 = &priv->stats64;
  1471. unsigned int start;
  1472. netdev_stats_to_stats64(stats, &dev->stats);
  1473. bcm_sysport_update_tx_stats(priv, &stats->tx_bytes,
  1474. &stats->tx_packets);
  1475. do {
  1476. start = u64_stats_fetch_begin_irq(&priv->syncp);
  1477. stats->rx_packets = stats64->rx_packets;
  1478. stats->rx_bytes = stats64->rx_bytes;
  1479. } while (u64_stats_fetch_retry_irq(&priv->syncp, start));
  1480. }
  1481. static void bcm_sysport_netif_start(struct net_device *dev)
  1482. {
  1483. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1484. /* Enable NAPI */
  1485. napi_enable(&priv->napi);
  1486. /* Enable RX interrupt and TX ring full interrupt */
  1487. intrl2_0_mask_clear(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
  1488. phy_start(dev->phydev);
  1489. /* Enable TX interrupts for the TXQs */
  1490. if (!priv->is_lite)
  1491. intrl2_1_mask_clear(priv, 0xffffffff);
  1492. else
  1493. intrl2_0_mask_clear(priv, INTRL2_0_TDMA_MBDONE_MASK);
  1494. /* Last call before we start the real business */
  1495. netif_tx_start_all_queues(dev);
  1496. }
  1497. static void rbuf_init(struct bcm_sysport_priv *priv)
  1498. {
  1499. u32 reg;
  1500. reg = rbuf_readl(priv, RBUF_CONTROL);
  1501. reg |= RBUF_4B_ALGN | RBUF_RSB_EN;
  1502. /* Set a correct RSB format on SYSTEMPORT Lite */
  1503. if (priv->is_lite)
  1504. reg &= ~RBUF_RSB_SWAP1;
  1505. /* Set a correct RSB format based on host endian */
  1506. if (!IS_ENABLED(CONFIG_CPU_BIG_ENDIAN))
  1507. reg |= RBUF_RSB_SWAP0;
  1508. else
  1509. reg &= ~RBUF_RSB_SWAP0;
  1510. rbuf_writel(priv, reg, RBUF_CONTROL);
  1511. }
  1512. static inline void bcm_sysport_mask_all_intrs(struct bcm_sysport_priv *priv)
  1513. {
  1514. intrl2_0_mask_set(priv, 0xffffffff);
  1515. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1516. if (!priv->is_lite) {
  1517. intrl2_1_mask_set(priv, 0xffffffff);
  1518. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  1519. }
  1520. }
  1521. static inline void gib_set_pad_extension(struct bcm_sysport_priv *priv)
  1522. {
  1523. u32 __maybe_unused reg;
  1524. /* Include Broadcom tag in pad extension */
  1525. if (netdev_uses_dsa(priv->netdev)) {
  1526. reg = gib_readl(priv, GIB_CONTROL);
  1527. reg &= ~(GIB_PAD_EXTENSION_MASK << GIB_PAD_EXTENSION_SHIFT);
  1528. reg |= ENET_BRCM_TAG_LEN << GIB_PAD_EXTENSION_SHIFT;
  1529. gib_writel(priv, reg, GIB_CONTROL);
  1530. }
  1531. }
  1532. static int bcm_sysport_open(struct net_device *dev)
  1533. {
  1534. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1535. struct phy_device *phydev;
  1536. unsigned int i;
  1537. int ret;
  1538. /* Reset UniMAC */
  1539. umac_reset(priv);
  1540. /* Flush TX and RX FIFOs at TOPCTRL level */
  1541. topctrl_flush(priv);
  1542. /* Disable the UniMAC RX/TX */
  1543. umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 0);
  1544. /* Enable RBUF 2bytes alignment and Receive Status Block */
  1545. rbuf_init(priv);
  1546. /* Set maximum frame length */
  1547. if (!priv->is_lite)
  1548. umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
  1549. else
  1550. gib_set_pad_extension(priv);
  1551. /* Set MAC address */
  1552. umac_set_hw_addr(priv, dev->dev_addr);
  1553. /* Read CRC forward */
  1554. if (!priv->is_lite)
  1555. priv->crc_fwd = !!(umac_readl(priv, UMAC_CMD) & CMD_CRC_FWD);
  1556. else
  1557. priv->crc_fwd = !!(gib_readl(priv, GIB_CONTROL) &
  1558. GIB_FCS_STRIP);
  1559. phydev = of_phy_connect(dev, priv->phy_dn, bcm_sysport_adj_link,
  1560. 0, priv->phy_interface);
  1561. if (!phydev) {
  1562. netdev_err(dev, "could not attach to PHY\n");
  1563. return -ENODEV;
  1564. }
  1565. /* Reset house keeping link status */
  1566. priv->old_duplex = -1;
  1567. priv->old_link = -1;
  1568. priv->old_pause = -1;
  1569. /* mask all interrupts and request them */
  1570. bcm_sysport_mask_all_intrs(priv);
  1571. ret = request_irq(priv->irq0, bcm_sysport_rx_isr, 0, dev->name, dev);
  1572. if (ret) {
  1573. netdev_err(dev, "failed to request RX interrupt\n");
  1574. goto out_phy_disconnect;
  1575. }
  1576. if (!priv->is_lite) {
  1577. ret = request_irq(priv->irq1, bcm_sysport_tx_isr, 0,
  1578. dev->name, dev);
  1579. if (ret) {
  1580. netdev_err(dev, "failed to request TX interrupt\n");
  1581. goto out_free_irq0;
  1582. }
  1583. }
  1584. /* Initialize both hardware and software ring */
  1585. for (i = 0; i < dev->num_tx_queues; i++) {
  1586. ret = bcm_sysport_init_tx_ring(priv, i);
  1587. if (ret) {
  1588. netdev_err(dev, "failed to initialize TX ring %d\n",
  1589. i);
  1590. goto out_free_tx_ring;
  1591. }
  1592. }
  1593. /* Initialize linked-list */
  1594. tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
  1595. /* Initialize RX ring */
  1596. ret = bcm_sysport_init_rx_ring(priv);
  1597. if (ret) {
  1598. netdev_err(dev, "failed to initialize RX ring\n");
  1599. goto out_free_rx_ring;
  1600. }
  1601. /* Turn on RDMA */
  1602. ret = rdma_enable_set(priv, 1);
  1603. if (ret)
  1604. goto out_free_rx_ring;
  1605. /* Turn on TDMA */
  1606. ret = tdma_enable_set(priv, 1);
  1607. if (ret)
  1608. goto out_clear_rx_int;
  1609. /* Turn on UniMAC TX/RX */
  1610. umac_enable_set(priv, CMD_RX_EN | CMD_TX_EN, 1);
  1611. bcm_sysport_netif_start(dev);
  1612. return 0;
  1613. out_clear_rx_int:
  1614. intrl2_0_mask_set(priv, INTRL2_0_RDMA_MBDONE | INTRL2_0_TX_RING_FULL);
  1615. out_free_rx_ring:
  1616. bcm_sysport_fini_rx_ring(priv);
  1617. out_free_tx_ring:
  1618. for (i = 0; i < dev->num_tx_queues; i++)
  1619. bcm_sysport_fini_tx_ring(priv, i);
  1620. if (!priv->is_lite)
  1621. free_irq(priv->irq1, dev);
  1622. out_free_irq0:
  1623. free_irq(priv->irq0, dev);
  1624. out_phy_disconnect:
  1625. phy_disconnect(phydev);
  1626. return ret;
  1627. }
  1628. static void bcm_sysport_netif_stop(struct net_device *dev)
  1629. {
  1630. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1631. /* stop all software from updating hardware */
  1632. netif_tx_stop_all_queues(dev);
  1633. napi_disable(&priv->napi);
  1634. phy_stop(dev->phydev);
  1635. /* mask all interrupts */
  1636. bcm_sysport_mask_all_intrs(priv);
  1637. }
  1638. static int bcm_sysport_stop(struct net_device *dev)
  1639. {
  1640. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1641. unsigned int i;
  1642. int ret;
  1643. bcm_sysport_netif_stop(dev);
  1644. /* Disable UniMAC RX */
  1645. umac_enable_set(priv, CMD_RX_EN, 0);
  1646. ret = tdma_enable_set(priv, 0);
  1647. if (ret) {
  1648. netdev_err(dev, "timeout disabling RDMA\n");
  1649. return ret;
  1650. }
  1651. /* Wait for a maximum packet size to be drained */
  1652. usleep_range(2000, 3000);
  1653. ret = rdma_enable_set(priv, 0);
  1654. if (ret) {
  1655. netdev_err(dev, "timeout disabling TDMA\n");
  1656. return ret;
  1657. }
  1658. /* Disable UniMAC TX */
  1659. umac_enable_set(priv, CMD_TX_EN, 0);
  1660. /* Free RX/TX rings SW structures */
  1661. for (i = 0; i < dev->num_tx_queues; i++)
  1662. bcm_sysport_fini_tx_ring(priv, i);
  1663. bcm_sysport_fini_rx_ring(priv);
  1664. free_irq(priv->irq0, dev);
  1665. if (!priv->is_lite)
  1666. free_irq(priv->irq1, dev);
  1667. /* Disconnect from PHY */
  1668. phy_disconnect(dev->phydev);
  1669. return 0;
  1670. }
  1671. static const struct ethtool_ops bcm_sysport_ethtool_ops = {
  1672. .get_drvinfo = bcm_sysport_get_drvinfo,
  1673. .get_msglevel = bcm_sysport_get_msglvl,
  1674. .set_msglevel = bcm_sysport_set_msglvl,
  1675. .get_link = ethtool_op_get_link,
  1676. .get_strings = bcm_sysport_get_strings,
  1677. .get_ethtool_stats = bcm_sysport_get_stats,
  1678. .get_sset_count = bcm_sysport_get_sset_count,
  1679. .get_wol = bcm_sysport_get_wol,
  1680. .set_wol = bcm_sysport_set_wol,
  1681. .get_coalesce = bcm_sysport_get_coalesce,
  1682. .set_coalesce = bcm_sysport_set_coalesce,
  1683. .get_link_ksettings = phy_ethtool_get_link_ksettings,
  1684. .set_link_ksettings = phy_ethtool_set_link_ksettings,
  1685. };
  1686. static const struct net_device_ops bcm_sysport_netdev_ops = {
  1687. .ndo_start_xmit = bcm_sysport_xmit,
  1688. .ndo_tx_timeout = bcm_sysport_tx_timeout,
  1689. .ndo_open = bcm_sysport_open,
  1690. .ndo_stop = bcm_sysport_stop,
  1691. .ndo_set_features = bcm_sysport_set_features,
  1692. .ndo_set_rx_mode = bcm_sysport_set_rx_mode,
  1693. .ndo_set_mac_address = bcm_sysport_change_mac,
  1694. #ifdef CONFIG_NET_POLL_CONTROLLER
  1695. .ndo_poll_controller = bcm_sysport_poll_controller,
  1696. #endif
  1697. .ndo_get_stats64 = bcm_sysport_get_stats64,
  1698. };
  1699. #define REV_FMT "v%2x.%02x"
  1700. static const struct bcm_sysport_hw_params bcm_sysport_params[] = {
  1701. [SYSTEMPORT] = {
  1702. .is_lite = false,
  1703. .num_rx_desc_words = SP_NUM_HW_RX_DESC_WORDS,
  1704. },
  1705. [SYSTEMPORT_LITE] = {
  1706. .is_lite = true,
  1707. .num_rx_desc_words = SP_LT_NUM_HW_RX_DESC_WORDS,
  1708. },
  1709. };
  1710. static const struct of_device_id bcm_sysport_of_match[] = {
  1711. { .compatible = "brcm,systemportlite-v1.00",
  1712. .data = &bcm_sysport_params[SYSTEMPORT_LITE] },
  1713. { .compatible = "brcm,systemport-v1.00",
  1714. .data = &bcm_sysport_params[SYSTEMPORT] },
  1715. { .compatible = "brcm,systemport",
  1716. .data = &bcm_sysport_params[SYSTEMPORT] },
  1717. { /* sentinel */ }
  1718. };
  1719. MODULE_DEVICE_TABLE(of, bcm_sysport_of_match);
  1720. static int bcm_sysport_probe(struct platform_device *pdev)
  1721. {
  1722. const struct bcm_sysport_hw_params *params;
  1723. const struct of_device_id *of_id = NULL;
  1724. struct bcm_sysport_priv *priv;
  1725. struct device_node *dn;
  1726. struct net_device *dev;
  1727. const void *macaddr;
  1728. struct resource *r;
  1729. u32 txq, rxq;
  1730. int ret;
  1731. dn = pdev->dev.of_node;
  1732. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1733. of_id = of_match_node(bcm_sysport_of_match, dn);
  1734. if (!of_id || !of_id->data)
  1735. return -EINVAL;
  1736. /* Fairly quickly we need to know the type of adapter we have */
  1737. params = of_id->data;
  1738. /* Read the Transmit/Receive Queue properties */
  1739. if (of_property_read_u32(dn, "systemport,num-txq", &txq))
  1740. txq = TDMA_NUM_RINGS;
  1741. if (of_property_read_u32(dn, "systemport,num-rxq", &rxq))
  1742. rxq = 1;
  1743. /* Sanity check the number of transmit queues */
  1744. if (!txq || txq > TDMA_NUM_RINGS)
  1745. return -EINVAL;
  1746. dev = alloc_etherdev_mqs(sizeof(*priv), txq, rxq);
  1747. if (!dev)
  1748. return -ENOMEM;
  1749. /* Initialize private members */
  1750. priv = netdev_priv(dev);
  1751. /* Allocate number of TX rings */
  1752. priv->tx_rings = devm_kcalloc(&pdev->dev, txq,
  1753. sizeof(struct bcm_sysport_tx_ring),
  1754. GFP_KERNEL);
  1755. if (!priv->tx_rings)
  1756. return -ENOMEM;
  1757. priv->is_lite = params->is_lite;
  1758. priv->num_rx_desc_words = params->num_rx_desc_words;
  1759. priv->irq0 = platform_get_irq(pdev, 0);
  1760. if (!priv->is_lite) {
  1761. priv->irq1 = platform_get_irq(pdev, 1);
  1762. priv->wol_irq = platform_get_irq(pdev, 2);
  1763. } else {
  1764. priv->wol_irq = platform_get_irq(pdev, 1);
  1765. }
  1766. if (priv->irq0 <= 0 || (priv->irq1 <= 0 && !priv->is_lite)) {
  1767. dev_err(&pdev->dev, "invalid interrupts\n");
  1768. ret = -EINVAL;
  1769. goto err_free_netdev;
  1770. }
  1771. priv->base = devm_ioremap_resource(&pdev->dev, r);
  1772. if (IS_ERR(priv->base)) {
  1773. ret = PTR_ERR(priv->base);
  1774. goto err_free_netdev;
  1775. }
  1776. priv->netdev = dev;
  1777. priv->pdev = pdev;
  1778. priv->phy_interface = of_get_phy_mode(dn);
  1779. /* Default to GMII interface mode */
  1780. if (priv->phy_interface < 0)
  1781. priv->phy_interface = PHY_INTERFACE_MODE_GMII;
  1782. /* In the case of a fixed PHY, the DT node associated
  1783. * to the PHY is the Ethernet MAC DT node.
  1784. */
  1785. if (of_phy_is_fixed_link(dn)) {
  1786. ret = of_phy_register_fixed_link(dn);
  1787. if (ret) {
  1788. dev_err(&pdev->dev, "failed to register fixed PHY\n");
  1789. goto err_free_netdev;
  1790. }
  1791. priv->phy_dn = dn;
  1792. }
  1793. /* Initialize netdevice members */
  1794. macaddr = of_get_mac_address(dn);
  1795. if (!macaddr || !is_valid_ether_addr(macaddr)) {
  1796. dev_warn(&pdev->dev, "using random Ethernet MAC\n");
  1797. eth_hw_addr_random(dev);
  1798. } else {
  1799. ether_addr_copy(dev->dev_addr, macaddr);
  1800. }
  1801. SET_NETDEV_DEV(dev, &pdev->dev);
  1802. dev_set_drvdata(&pdev->dev, dev);
  1803. dev->ethtool_ops = &bcm_sysport_ethtool_ops;
  1804. dev->netdev_ops = &bcm_sysport_netdev_ops;
  1805. netif_napi_add(dev, &priv->napi, bcm_sysport_poll, 64);
  1806. /* HW supported features, none enabled by default */
  1807. dev->hw_features |= NETIF_F_RXCSUM | NETIF_F_HIGHDMA |
  1808. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  1809. /* Request the WOL interrupt and advertise suspend if available */
  1810. priv->wol_irq_disabled = 1;
  1811. ret = devm_request_irq(&pdev->dev, priv->wol_irq,
  1812. bcm_sysport_wol_isr, 0, dev->name, priv);
  1813. if (!ret)
  1814. device_set_wakeup_capable(&pdev->dev, 1);
  1815. /* Set the needed headroom once and for all */
  1816. BUILD_BUG_ON(sizeof(struct bcm_tsb) != 8);
  1817. dev->needed_headroom += sizeof(struct bcm_tsb);
  1818. /* libphy will adjust the link state accordingly */
  1819. netif_carrier_off(dev);
  1820. u64_stats_init(&priv->syncp);
  1821. ret = register_netdev(dev);
  1822. if (ret) {
  1823. dev_err(&pdev->dev, "failed to register net_device\n");
  1824. goto err_deregister_fixed_link;
  1825. }
  1826. priv->rev = topctrl_readl(priv, REV_CNTL) & REV_MASK;
  1827. dev_info(&pdev->dev,
  1828. "Broadcom SYSTEMPORT%s" REV_FMT
  1829. " at 0x%p (irqs: %d, %d, TXQs: %d, RXQs: %d)\n",
  1830. priv->is_lite ? " Lite" : "",
  1831. (priv->rev >> 8) & 0xff, priv->rev & 0xff,
  1832. priv->base, priv->irq0, priv->irq1, txq, rxq);
  1833. return 0;
  1834. err_deregister_fixed_link:
  1835. if (of_phy_is_fixed_link(dn))
  1836. of_phy_deregister_fixed_link(dn);
  1837. err_free_netdev:
  1838. free_netdev(dev);
  1839. return ret;
  1840. }
  1841. static int bcm_sysport_remove(struct platform_device *pdev)
  1842. {
  1843. struct net_device *dev = dev_get_drvdata(&pdev->dev);
  1844. struct device_node *dn = pdev->dev.of_node;
  1845. /* Not much to do, ndo_close has been called
  1846. * and we use managed allocations
  1847. */
  1848. unregister_netdev(dev);
  1849. if (of_phy_is_fixed_link(dn))
  1850. of_phy_deregister_fixed_link(dn);
  1851. free_netdev(dev);
  1852. dev_set_drvdata(&pdev->dev, NULL);
  1853. return 0;
  1854. }
  1855. #ifdef CONFIG_PM_SLEEP
  1856. static int bcm_sysport_suspend_to_wol(struct bcm_sysport_priv *priv)
  1857. {
  1858. struct net_device *ndev = priv->netdev;
  1859. unsigned int timeout = 1000;
  1860. u32 reg;
  1861. /* Password has already been programmed */
  1862. reg = umac_readl(priv, UMAC_MPD_CTRL);
  1863. reg |= MPD_EN;
  1864. reg &= ~PSW_EN;
  1865. if (priv->wolopts & WAKE_MAGICSECURE)
  1866. reg |= PSW_EN;
  1867. umac_writel(priv, reg, UMAC_MPD_CTRL);
  1868. /* Make sure RBUF entered WoL mode as result */
  1869. do {
  1870. reg = rbuf_readl(priv, RBUF_STATUS);
  1871. if (reg & RBUF_WOL_MODE)
  1872. break;
  1873. udelay(10);
  1874. } while (timeout-- > 0);
  1875. /* Do not leave the UniMAC RBUF matching only MPD packets */
  1876. if (!timeout) {
  1877. reg = umac_readl(priv, UMAC_MPD_CTRL);
  1878. reg &= ~MPD_EN;
  1879. umac_writel(priv, reg, UMAC_MPD_CTRL);
  1880. netif_err(priv, wol, ndev, "failed to enter WOL mode\n");
  1881. return -ETIMEDOUT;
  1882. }
  1883. /* UniMAC receive needs to be turned on */
  1884. umac_enable_set(priv, CMD_RX_EN, 1);
  1885. /* Enable the interrupt wake-up source */
  1886. intrl2_0_mask_clear(priv, INTRL2_0_MPD);
  1887. netif_dbg(priv, wol, ndev, "entered WOL mode\n");
  1888. return 0;
  1889. }
  1890. static int bcm_sysport_suspend(struct device *d)
  1891. {
  1892. struct net_device *dev = dev_get_drvdata(d);
  1893. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1894. unsigned int i;
  1895. int ret = 0;
  1896. u32 reg;
  1897. if (!netif_running(dev))
  1898. return 0;
  1899. bcm_sysport_netif_stop(dev);
  1900. phy_suspend(dev->phydev);
  1901. netif_device_detach(dev);
  1902. /* Disable UniMAC RX */
  1903. umac_enable_set(priv, CMD_RX_EN, 0);
  1904. ret = rdma_enable_set(priv, 0);
  1905. if (ret) {
  1906. netdev_err(dev, "RDMA timeout!\n");
  1907. return ret;
  1908. }
  1909. /* Disable RXCHK if enabled */
  1910. if (priv->rx_chk_en) {
  1911. reg = rxchk_readl(priv, RXCHK_CONTROL);
  1912. reg &= ~RXCHK_EN;
  1913. rxchk_writel(priv, reg, RXCHK_CONTROL);
  1914. }
  1915. /* Flush RX pipe */
  1916. if (!priv->wolopts)
  1917. topctrl_writel(priv, RX_FLUSH, RX_FLUSH_CNTL);
  1918. ret = tdma_enable_set(priv, 0);
  1919. if (ret) {
  1920. netdev_err(dev, "TDMA timeout!\n");
  1921. return ret;
  1922. }
  1923. /* Wait for a packet boundary */
  1924. usleep_range(2000, 3000);
  1925. umac_enable_set(priv, CMD_TX_EN, 0);
  1926. topctrl_writel(priv, TX_FLUSH, TX_FLUSH_CNTL);
  1927. /* Free RX/TX rings SW structures */
  1928. for (i = 0; i < dev->num_tx_queues; i++)
  1929. bcm_sysport_fini_tx_ring(priv, i);
  1930. bcm_sysport_fini_rx_ring(priv);
  1931. /* Get prepared for Wake-on-LAN */
  1932. if (device_may_wakeup(d) && priv->wolopts)
  1933. ret = bcm_sysport_suspend_to_wol(priv);
  1934. return ret;
  1935. }
  1936. static int bcm_sysport_resume(struct device *d)
  1937. {
  1938. struct net_device *dev = dev_get_drvdata(d);
  1939. struct bcm_sysport_priv *priv = netdev_priv(dev);
  1940. unsigned int i;
  1941. u32 reg;
  1942. int ret;
  1943. if (!netif_running(dev))
  1944. return 0;
  1945. umac_reset(priv);
  1946. /* We may have been suspended and never received a WOL event that
  1947. * would turn off MPD detection, take care of that now
  1948. */
  1949. bcm_sysport_resume_from_wol(priv);
  1950. /* Initialize both hardware and software ring */
  1951. for (i = 0; i < dev->num_tx_queues; i++) {
  1952. ret = bcm_sysport_init_tx_ring(priv, i);
  1953. if (ret) {
  1954. netdev_err(dev, "failed to initialize TX ring %d\n",
  1955. i);
  1956. goto out_free_tx_rings;
  1957. }
  1958. }
  1959. /* Initialize linked-list */
  1960. tdma_writel(priv, TDMA_LL_RAM_INIT_BUSY, TDMA_STATUS);
  1961. /* Initialize RX ring */
  1962. ret = bcm_sysport_init_rx_ring(priv);
  1963. if (ret) {
  1964. netdev_err(dev, "failed to initialize RX ring\n");
  1965. goto out_free_rx_ring;
  1966. }
  1967. netif_device_attach(dev);
  1968. /* RX pipe enable */
  1969. topctrl_writel(priv, 0, RX_FLUSH_CNTL);
  1970. ret = rdma_enable_set(priv, 1);
  1971. if (ret) {
  1972. netdev_err(dev, "failed to enable RDMA\n");
  1973. goto out_free_rx_ring;
  1974. }
  1975. /* Enable rxhck */
  1976. if (priv->rx_chk_en) {
  1977. reg = rxchk_readl(priv, RXCHK_CONTROL);
  1978. reg |= RXCHK_EN;
  1979. rxchk_writel(priv, reg, RXCHK_CONTROL);
  1980. }
  1981. rbuf_init(priv);
  1982. /* Set maximum frame length */
  1983. if (!priv->is_lite)
  1984. umac_writel(priv, UMAC_MAX_MTU_SIZE, UMAC_MAX_FRAME_LEN);
  1985. else
  1986. gib_set_pad_extension(priv);
  1987. /* Set MAC address */
  1988. umac_set_hw_addr(priv, dev->dev_addr);
  1989. umac_enable_set(priv, CMD_RX_EN, 1);
  1990. /* TX pipe enable */
  1991. topctrl_writel(priv, 0, TX_FLUSH_CNTL);
  1992. umac_enable_set(priv, CMD_TX_EN, 1);
  1993. ret = tdma_enable_set(priv, 1);
  1994. if (ret) {
  1995. netdev_err(dev, "TDMA timeout!\n");
  1996. goto out_free_rx_ring;
  1997. }
  1998. phy_resume(dev->phydev);
  1999. bcm_sysport_netif_start(dev);
  2000. return 0;
  2001. out_free_rx_ring:
  2002. bcm_sysport_fini_rx_ring(priv);
  2003. out_free_tx_rings:
  2004. for (i = 0; i < dev->num_tx_queues; i++)
  2005. bcm_sysport_fini_tx_ring(priv, i);
  2006. return ret;
  2007. }
  2008. #endif
  2009. static SIMPLE_DEV_PM_OPS(bcm_sysport_pm_ops,
  2010. bcm_sysport_suspend, bcm_sysport_resume);
  2011. static struct platform_driver bcm_sysport_driver = {
  2012. .probe = bcm_sysport_probe,
  2013. .remove = bcm_sysport_remove,
  2014. .driver = {
  2015. .name = "brcm-systemport",
  2016. .of_match_table = bcm_sysport_of_match,
  2017. .pm = &bcm_sysport_pm_ops,
  2018. },
  2019. };
  2020. module_platform_driver(bcm_sysport_driver);
  2021. MODULE_AUTHOR("Broadcom Corporation");
  2022. MODULE_DESCRIPTION("Broadcom System Port Ethernet MAC driver");
  2023. MODULE_ALIAS("platform:brcm-systemport");
  2024. MODULE_LICENSE("GPL");