xgbe-phy-v2.c 80 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074
  1. /*
  2. * AMD 10Gb Ethernet driver
  3. *
  4. * This file is available to you under your choice of the following two
  5. * licenses:
  6. *
  7. * License 1: GPLv2
  8. *
  9. * Copyright (c) 2016 Advanced Micro Devices, Inc.
  10. *
  11. * This file is free software; you may copy, redistribute and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation, either version 2 of the License, or (at
  14. * your option) any later version.
  15. *
  16. * This file is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  19. * General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  23. *
  24. * This file incorporates work covered by the following copyright and
  25. * permission notice:
  26. * The Synopsys DWC ETHER XGMAC Software Driver and documentation
  27. * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
  28. * Inc. unless otherwise expressly agreed to in writing between Synopsys
  29. * and you.
  30. *
  31. * The Software IS NOT an item of Licensed Software or Licensed Product
  32. * under any End User Software License Agreement or Agreement for Licensed
  33. * Product with Synopsys or any supplement thereto. Permission is hereby
  34. * granted, free of charge, to any person obtaining a copy of this software
  35. * annotated with this license and the Software, to deal in the Software
  36. * without restriction, including without limitation the rights to use,
  37. * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
  38. * of the Software, and to permit persons to whom the Software is furnished
  39. * to do so, subject to the following conditions:
  40. *
  41. * The above copyright notice and this permission notice shall be included
  42. * in all copies or substantial portions of the Software.
  43. *
  44. * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
  45. * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
  46. * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
  47. * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
  48. * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  49. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  50. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  51. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  52. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  53. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  54. * THE POSSIBILITY OF SUCH DAMAGE.
  55. *
  56. *
  57. * License 2: Modified BSD
  58. *
  59. * Copyright (c) 2016 Advanced Micro Devices, Inc.
  60. * All rights reserved.
  61. *
  62. * Redistribution and use in source and binary forms, with or without
  63. * modification, are permitted provided that the following conditions are met:
  64. * * Redistributions of source code must retain the above copyright
  65. * notice, this list of conditions and the following disclaimer.
  66. * * Redistributions in binary form must reproduce the above copyright
  67. * notice, this list of conditions and the following disclaimer in the
  68. * documentation and/or other materials provided with the distribution.
  69. * * Neither the name of Advanced Micro Devices, Inc. nor the
  70. * names of its contributors may be used to endorse or promote products
  71. * derived from this software without specific prior written permission.
  72. *
  73. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  74. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  75. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  76. * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
  77. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  78. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  79. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  80. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  81. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  82. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  83. *
  84. * This file incorporates work covered by the following copyright and
  85. * permission notice:
  86. * The Synopsys DWC ETHER XGMAC Software Driver and documentation
  87. * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
  88. * Inc. unless otherwise expressly agreed to in writing between Synopsys
  89. * and you.
  90. *
  91. * The Software IS NOT an item of Licensed Software or Licensed Product
  92. * under any End User Software License Agreement or Agreement for Licensed
  93. * Product with Synopsys or any supplement thereto. Permission is hereby
  94. * granted, free of charge, to any person obtaining a copy of this software
  95. * annotated with this license and the Software, to deal in the Software
  96. * without restriction, including without limitation the rights to use,
  97. * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
  98. * of the Software, and to permit persons to whom the Software is furnished
  99. * to do so, subject to the following conditions:
  100. *
  101. * The above copyright notice and this permission notice shall be included
  102. * in all copies or substantial portions of the Software.
  103. *
  104. * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
  105. * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
  106. * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
  107. * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
  108. * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  109. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  110. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  111. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  112. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  113. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  114. * THE POSSIBILITY OF SUCH DAMAGE.
  115. */
  116. #include <linux/module.h>
  117. #include <linux/device.h>
  118. #include <linux/kmod.h>
  119. #include <linux/mdio.h>
  120. #include <linux/phy.h>
  121. #include "xgbe.h"
  122. #include "xgbe-common.h"
  123. #define XGBE_PHY_PORT_SPEED_100 BIT(0)
  124. #define XGBE_PHY_PORT_SPEED_1000 BIT(1)
  125. #define XGBE_PHY_PORT_SPEED_2500 BIT(2)
  126. #define XGBE_PHY_PORT_SPEED_10000 BIT(3)
  127. #define XGBE_MUTEX_RELEASE 0x80000000
  128. #define XGBE_SFP_DIRECT 7
  129. /* I2C target addresses */
  130. #define XGBE_SFP_SERIAL_ID_ADDRESS 0x50
  131. #define XGBE_SFP_DIAG_INFO_ADDRESS 0x51
  132. #define XGBE_SFP_PHY_ADDRESS 0x56
  133. #define XGBE_GPIO_ADDRESS_PCA9555 0x20
  134. /* SFP sideband signal indicators */
  135. #define XGBE_GPIO_NO_TX_FAULT BIT(0)
  136. #define XGBE_GPIO_NO_RATE_SELECT BIT(1)
  137. #define XGBE_GPIO_NO_MOD_ABSENT BIT(2)
  138. #define XGBE_GPIO_NO_RX_LOS BIT(3)
  139. /* Rate-change complete wait/retry count */
  140. #define XGBE_RATECHANGE_COUNT 500
  141. enum xgbe_port_mode {
  142. XGBE_PORT_MODE_RSVD = 0,
  143. XGBE_PORT_MODE_BACKPLANE,
  144. XGBE_PORT_MODE_BACKPLANE_2500,
  145. XGBE_PORT_MODE_1000BASE_T,
  146. XGBE_PORT_MODE_1000BASE_X,
  147. XGBE_PORT_MODE_NBASE_T,
  148. XGBE_PORT_MODE_10GBASE_T,
  149. XGBE_PORT_MODE_10GBASE_R,
  150. XGBE_PORT_MODE_SFP,
  151. XGBE_PORT_MODE_MAX,
  152. };
  153. enum xgbe_conn_type {
  154. XGBE_CONN_TYPE_NONE = 0,
  155. XGBE_CONN_TYPE_SFP,
  156. XGBE_CONN_TYPE_MDIO,
  157. XGBE_CONN_TYPE_RSVD1,
  158. XGBE_CONN_TYPE_BACKPLANE,
  159. XGBE_CONN_TYPE_MAX,
  160. };
  161. /* SFP/SFP+ related definitions */
  162. enum xgbe_sfp_comm {
  163. XGBE_SFP_COMM_DIRECT = 0,
  164. XGBE_SFP_COMM_PCA9545,
  165. };
  166. enum xgbe_sfp_cable {
  167. XGBE_SFP_CABLE_UNKNOWN = 0,
  168. XGBE_SFP_CABLE_ACTIVE,
  169. XGBE_SFP_CABLE_PASSIVE,
  170. };
  171. enum xgbe_sfp_base {
  172. XGBE_SFP_BASE_UNKNOWN = 0,
  173. XGBE_SFP_BASE_1000_T,
  174. XGBE_SFP_BASE_1000_SX,
  175. XGBE_SFP_BASE_1000_LX,
  176. XGBE_SFP_BASE_1000_CX,
  177. XGBE_SFP_BASE_10000_SR,
  178. XGBE_SFP_BASE_10000_LR,
  179. XGBE_SFP_BASE_10000_LRM,
  180. XGBE_SFP_BASE_10000_ER,
  181. XGBE_SFP_BASE_10000_CR,
  182. };
  183. enum xgbe_sfp_speed {
  184. XGBE_SFP_SPEED_UNKNOWN = 0,
  185. XGBE_SFP_SPEED_100_1000,
  186. XGBE_SFP_SPEED_1000,
  187. XGBE_SFP_SPEED_10000,
  188. };
  189. /* SFP Serial ID Base ID values relative to an offset of 0 */
  190. #define XGBE_SFP_BASE_ID 0
  191. #define XGBE_SFP_ID_SFP 0x03
  192. #define XGBE_SFP_BASE_EXT_ID 1
  193. #define XGBE_SFP_EXT_ID_SFP 0x04
  194. #define XGBE_SFP_BASE_10GBE_CC 3
  195. #define XGBE_SFP_BASE_10GBE_CC_SR BIT(4)
  196. #define XGBE_SFP_BASE_10GBE_CC_LR BIT(5)
  197. #define XGBE_SFP_BASE_10GBE_CC_LRM BIT(6)
  198. #define XGBE_SFP_BASE_10GBE_CC_ER BIT(7)
  199. #define XGBE_SFP_BASE_1GBE_CC 6
  200. #define XGBE_SFP_BASE_1GBE_CC_SX BIT(0)
  201. #define XGBE_SFP_BASE_1GBE_CC_LX BIT(1)
  202. #define XGBE_SFP_BASE_1GBE_CC_CX BIT(2)
  203. #define XGBE_SFP_BASE_1GBE_CC_T BIT(3)
  204. #define XGBE_SFP_BASE_CABLE 8
  205. #define XGBE_SFP_BASE_CABLE_PASSIVE BIT(2)
  206. #define XGBE_SFP_BASE_CABLE_ACTIVE BIT(3)
  207. #define XGBE_SFP_BASE_BR 12
  208. #define XGBE_SFP_BASE_BR_1GBE_MIN 0x0a
  209. #define XGBE_SFP_BASE_BR_1GBE_MAX 0x0d
  210. #define XGBE_SFP_BASE_BR_10GBE_MIN 0x64
  211. #define XGBE_SFP_BASE_BR_10GBE_MAX 0x68
  212. #define XGBE_SFP_BASE_CU_CABLE_LEN 18
  213. #define XGBE_SFP_BASE_VENDOR_NAME 20
  214. #define XGBE_SFP_BASE_VENDOR_NAME_LEN 16
  215. #define XGBE_SFP_BASE_VENDOR_PN 40
  216. #define XGBE_SFP_BASE_VENDOR_PN_LEN 16
  217. #define XGBE_SFP_BASE_VENDOR_REV 56
  218. #define XGBE_SFP_BASE_VENDOR_REV_LEN 4
  219. #define XGBE_SFP_BASE_CC 63
  220. /* SFP Serial ID Extended ID values relative to an offset of 64 */
  221. #define XGBE_SFP_BASE_VENDOR_SN 4
  222. #define XGBE_SFP_BASE_VENDOR_SN_LEN 16
  223. #define XGBE_SFP_EXTD_DIAG 28
  224. #define XGBE_SFP_EXTD_DIAG_ADDR_CHANGE BIT(2)
  225. #define XGBE_SFP_EXTD_SFF_8472 30
  226. #define XGBE_SFP_EXTD_CC 31
  227. struct xgbe_sfp_eeprom {
  228. u8 base[64];
  229. u8 extd[32];
  230. u8 vendor[32];
  231. };
  232. #define XGBE_BEL_FUSE_VENDOR "BEL-FUSE "
  233. #define XGBE_BEL_FUSE_PARTNO "1GBT-SFP06 "
  234. struct xgbe_sfp_ascii {
  235. union {
  236. char vendor[XGBE_SFP_BASE_VENDOR_NAME_LEN + 1];
  237. char partno[XGBE_SFP_BASE_VENDOR_PN_LEN + 1];
  238. char rev[XGBE_SFP_BASE_VENDOR_REV_LEN + 1];
  239. char serno[XGBE_SFP_BASE_VENDOR_SN_LEN + 1];
  240. } u;
  241. };
  242. /* MDIO PHY reset types */
  243. enum xgbe_mdio_reset {
  244. XGBE_MDIO_RESET_NONE = 0,
  245. XGBE_MDIO_RESET_I2C_GPIO,
  246. XGBE_MDIO_RESET_INT_GPIO,
  247. XGBE_MDIO_RESET_MAX,
  248. };
  249. /* Re-driver related definitions */
  250. enum xgbe_phy_redrv_if {
  251. XGBE_PHY_REDRV_IF_MDIO = 0,
  252. XGBE_PHY_REDRV_IF_I2C,
  253. XGBE_PHY_REDRV_IF_MAX,
  254. };
  255. enum xgbe_phy_redrv_model {
  256. XGBE_PHY_REDRV_MODEL_4223 = 0,
  257. XGBE_PHY_REDRV_MODEL_4227,
  258. XGBE_PHY_REDRV_MODEL_MAX,
  259. };
  260. enum xgbe_phy_redrv_mode {
  261. XGBE_PHY_REDRV_MODE_CX = 5,
  262. XGBE_PHY_REDRV_MODE_SR = 9,
  263. };
  264. #define XGBE_PHY_REDRV_MODE_REG 0x12b0
  265. /* PHY related configuration information */
  266. struct xgbe_phy_data {
  267. enum xgbe_port_mode port_mode;
  268. unsigned int port_id;
  269. unsigned int port_speeds;
  270. enum xgbe_conn_type conn_type;
  271. enum xgbe_mode cur_mode;
  272. enum xgbe_mode start_mode;
  273. unsigned int rrc_count;
  274. unsigned int mdio_addr;
  275. unsigned int comm_owned;
  276. /* SFP Support */
  277. enum xgbe_sfp_comm sfp_comm;
  278. unsigned int sfp_mux_address;
  279. unsigned int sfp_mux_channel;
  280. unsigned int sfp_gpio_address;
  281. unsigned int sfp_gpio_mask;
  282. unsigned int sfp_gpio_rx_los;
  283. unsigned int sfp_gpio_tx_fault;
  284. unsigned int sfp_gpio_mod_absent;
  285. unsigned int sfp_gpio_rate_select;
  286. unsigned int sfp_rx_los;
  287. unsigned int sfp_tx_fault;
  288. unsigned int sfp_mod_absent;
  289. unsigned int sfp_diags;
  290. unsigned int sfp_changed;
  291. unsigned int sfp_phy_avail;
  292. unsigned int sfp_cable_len;
  293. enum xgbe_sfp_base sfp_base;
  294. enum xgbe_sfp_cable sfp_cable;
  295. enum xgbe_sfp_speed sfp_speed;
  296. struct xgbe_sfp_eeprom sfp_eeprom;
  297. /* External PHY support */
  298. enum xgbe_mdio_mode phydev_mode;
  299. struct mii_bus *mii;
  300. struct phy_device *phydev;
  301. enum xgbe_mdio_reset mdio_reset;
  302. unsigned int mdio_reset_addr;
  303. unsigned int mdio_reset_gpio;
  304. /* Re-driver support */
  305. unsigned int redrv;
  306. unsigned int redrv_if;
  307. unsigned int redrv_addr;
  308. unsigned int redrv_lane;
  309. unsigned int redrv_model;
  310. };
  311. /* I2C, MDIO and GPIO lines are muxed, so only one device at a time */
  312. static DEFINE_MUTEX(xgbe_phy_comm_lock);
  313. static enum xgbe_an_mode xgbe_phy_an_mode(struct xgbe_prv_data *pdata);
  314. static int xgbe_phy_i2c_xfer(struct xgbe_prv_data *pdata,
  315. struct xgbe_i2c_op *i2c_op)
  316. {
  317. struct xgbe_phy_data *phy_data = pdata->phy_data;
  318. /* Be sure we own the bus */
  319. if (WARN_ON(!phy_data->comm_owned))
  320. return -EIO;
  321. return pdata->i2c_if.i2c_xfer(pdata, i2c_op);
  322. }
  323. static int xgbe_phy_redrv_write(struct xgbe_prv_data *pdata, unsigned int reg,
  324. unsigned int val)
  325. {
  326. struct xgbe_phy_data *phy_data = pdata->phy_data;
  327. struct xgbe_i2c_op i2c_op;
  328. __be16 *redrv_val;
  329. u8 redrv_data[5], csum;
  330. unsigned int i, retry;
  331. int ret;
  332. /* High byte of register contains read/write indicator */
  333. redrv_data[0] = ((reg >> 8) & 0xff) << 1;
  334. redrv_data[1] = reg & 0xff;
  335. redrv_val = (__be16 *)&redrv_data[2];
  336. *redrv_val = cpu_to_be16(val);
  337. /* Calculate 1 byte checksum */
  338. csum = 0;
  339. for (i = 0; i < 4; i++) {
  340. csum += redrv_data[i];
  341. if (redrv_data[i] > csum)
  342. csum++;
  343. }
  344. redrv_data[4] = ~csum;
  345. retry = 1;
  346. again1:
  347. i2c_op.cmd = XGBE_I2C_CMD_WRITE;
  348. i2c_op.target = phy_data->redrv_addr;
  349. i2c_op.len = sizeof(redrv_data);
  350. i2c_op.buf = redrv_data;
  351. ret = xgbe_phy_i2c_xfer(pdata, &i2c_op);
  352. if (ret) {
  353. if ((ret == -EAGAIN) && retry--)
  354. goto again1;
  355. return ret;
  356. }
  357. retry = 1;
  358. again2:
  359. i2c_op.cmd = XGBE_I2C_CMD_READ;
  360. i2c_op.target = phy_data->redrv_addr;
  361. i2c_op.len = 1;
  362. i2c_op.buf = redrv_data;
  363. ret = xgbe_phy_i2c_xfer(pdata, &i2c_op);
  364. if (ret) {
  365. if ((ret == -EAGAIN) && retry--)
  366. goto again2;
  367. return ret;
  368. }
  369. if (redrv_data[0] != 0xff) {
  370. netif_dbg(pdata, drv, pdata->netdev,
  371. "Redriver write checksum error\n");
  372. ret = -EIO;
  373. }
  374. return ret;
  375. }
  376. static int xgbe_phy_i2c_write(struct xgbe_prv_data *pdata, unsigned int target,
  377. void *val, unsigned int val_len)
  378. {
  379. struct xgbe_i2c_op i2c_op;
  380. int retry, ret;
  381. retry = 1;
  382. again:
  383. /* Write the specfied register */
  384. i2c_op.cmd = XGBE_I2C_CMD_WRITE;
  385. i2c_op.target = target;
  386. i2c_op.len = val_len;
  387. i2c_op.buf = val;
  388. ret = xgbe_phy_i2c_xfer(pdata, &i2c_op);
  389. if ((ret == -EAGAIN) && retry--)
  390. goto again;
  391. return ret;
  392. }
  393. static int xgbe_phy_i2c_read(struct xgbe_prv_data *pdata, unsigned int target,
  394. void *reg, unsigned int reg_len,
  395. void *val, unsigned int val_len)
  396. {
  397. struct xgbe_i2c_op i2c_op;
  398. int retry, ret;
  399. retry = 1;
  400. again1:
  401. /* Set the specified register to read */
  402. i2c_op.cmd = XGBE_I2C_CMD_WRITE;
  403. i2c_op.target = target;
  404. i2c_op.len = reg_len;
  405. i2c_op.buf = reg;
  406. ret = xgbe_phy_i2c_xfer(pdata, &i2c_op);
  407. if (ret) {
  408. if ((ret == -EAGAIN) && retry--)
  409. goto again1;
  410. return ret;
  411. }
  412. retry = 1;
  413. again2:
  414. /* Read the specfied register */
  415. i2c_op.cmd = XGBE_I2C_CMD_READ;
  416. i2c_op.target = target;
  417. i2c_op.len = val_len;
  418. i2c_op.buf = val;
  419. ret = xgbe_phy_i2c_xfer(pdata, &i2c_op);
  420. if ((ret == -EAGAIN) && retry--)
  421. goto again2;
  422. return ret;
  423. }
  424. static int xgbe_phy_sfp_put_mux(struct xgbe_prv_data *pdata)
  425. {
  426. struct xgbe_phy_data *phy_data = pdata->phy_data;
  427. struct xgbe_i2c_op i2c_op;
  428. u8 mux_channel;
  429. if (phy_data->sfp_comm == XGBE_SFP_COMM_DIRECT)
  430. return 0;
  431. /* Select no mux channels */
  432. mux_channel = 0;
  433. i2c_op.cmd = XGBE_I2C_CMD_WRITE;
  434. i2c_op.target = phy_data->sfp_mux_address;
  435. i2c_op.len = sizeof(mux_channel);
  436. i2c_op.buf = &mux_channel;
  437. return xgbe_phy_i2c_xfer(pdata, &i2c_op);
  438. }
  439. static int xgbe_phy_sfp_get_mux(struct xgbe_prv_data *pdata)
  440. {
  441. struct xgbe_phy_data *phy_data = pdata->phy_data;
  442. struct xgbe_i2c_op i2c_op;
  443. u8 mux_channel;
  444. if (phy_data->sfp_comm == XGBE_SFP_COMM_DIRECT)
  445. return 0;
  446. /* Select desired mux channel */
  447. mux_channel = 1 << phy_data->sfp_mux_channel;
  448. i2c_op.cmd = XGBE_I2C_CMD_WRITE;
  449. i2c_op.target = phy_data->sfp_mux_address;
  450. i2c_op.len = sizeof(mux_channel);
  451. i2c_op.buf = &mux_channel;
  452. return xgbe_phy_i2c_xfer(pdata, &i2c_op);
  453. }
  454. static void xgbe_phy_put_comm_ownership(struct xgbe_prv_data *pdata)
  455. {
  456. struct xgbe_phy_data *phy_data = pdata->phy_data;
  457. phy_data->comm_owned = 0;
  458. mutex_unlock(&xgbe_phy_comm_lock);
  459. }
  460. static int xgbe_phy_get_comm_ownership(struct xgbe_prv_data *pdata)
  461. {
  462. struct xgbe_phy_data *phy_data = pdata->phy_data;
  463. unsigned long timeout;
  464. unsigned int mutex_id;
  465. if (phy_data->comm_owned)
  466. return 0;
  467. /* The I2C and MDIO/GPIO bus is multiplexed between multiple devices,
  468. * the driver needs to take the software mutex and then the hardware
  469. * mutexes before being able to use the busses.
  470. */
  471. mutex_lock(&xgbe_phy_comm_lock);
  472. /* Clear the mutexes */
  473. XP_IOWRITE(pdata, XP_I2C_MUTEX, XGBE_MUTEX_RELEASE);
  474. XP_IOWRITE(pdata, XP_MDIO_MUTEX, XGBE_MUTEX_RELEASE);
  475. /* Mutex formats are the same for I2C and MDIO/GPIO */
  476. mutex_id = 0;
  477. XP_SET_BITS(mutex_id, XP_I2C_MUTEX, ID, phy_data->port_id);
  478. XP_SET_BITS(mutex_id, XP_I2C_MUTEX, ACTIVE, 1);
  479. timeout = jiffies + (5 * HZ);
  480. while (time_before(jiffies, timeout)) {
  481. /* Must be all zeroes in order to obtain the mutex */
  482. if (XP_IOREAD(pdata, XP_I2C_MUTEX) ||
  483. XP_IOREAD(pdata, XP_MDIO_MUTEX)) {
  484. usleep_range(100, 200);
  485. continue;
  486. }
  487. /* Obtain the mutex */
  488. XP_IOWRITE(pdata, XP_I2C_MUTEX, mutex_id);
  489. XP_IOWRITE(pdata, XP_MDIO_MUTEX, mutex_id);
  490. phy_data->comm_owned = 1;
  491. return 0;
  492. }
  493. mutex_unlock(&xgbe_phy_comm_lock);
  494. netdev_err(pdata->netdev, "unable to obtain hardware mutexes\n");
  495. return -ETIMEDOUT;
  496. }
  497. static int xgbe_phy_mdio_mii_write(struct xgbe_prv_data *pdata, int addr,
  498. int reg, u16 val)
  499. {
  500. struct xgbe_phy_data *phy_data = pdata->phy_data;
  501. if (reg & MII_ADDR_C45) {
  502. if (phy_data->phydev_mode != XGBE_MDIO_MODE_CL45)
  503. return -ENOTSUPP;
  504. } else {
  505. if (phy_data->phydev_mode != XGBE_MDIO_MODE_CL22)
  506. return -ENOTSUPP;
  507. }
  508. return pdata->hw_if.write_ext_mii_regs(pdata, addr, reg, val);
  509. }
  510. static int xgbe_phy_i2c_mii_write(struct xgbe_prv_data *pdata, int reg, u16 val)
  511. {
  512. __be16 *mii_val;
  513. u8 mii_data[3];
  514. int ret;
  515. ret = xgbe_phy_sfp_get_mux(pdata);
  516. if (ret)
  517. return ret;
  518. mii_data[0] = reg & 0xff;
  519. mii_val = (__be16 *)&mii_data[1];
  520. *mii_val = cpu_to_be16(val);
  521. ret = xgbe_phy_i2c_write(pdata, XGBE_SFP_PHY_ADDRESS,
  522. mii_data, sizeof(mii_data));
  523. xgbe_phy_sfp_put_mux(pdata);
  524. return ret;
  525. }
  526. static int xgbe_phy_mii_write(struct mii_bus *mii, int addr, int reg, u16 val)
  527. {
  528. struct xgbe_prv_data *pdata = mii->priv;
  529. struct xgbe_phy_data *phy_data = pdata->phy_data;
  530. int ret;
  531. ret = xgbe_phy_get_comm_ownership(pdata);
  532. if (ret)
  533. return ret;
  534. if (phy_data->conn_type == XGBE_CONN_TYPE_SFP)
  535. ret = xgbe_phy_i2c_mii_write(pdata, reg, val);
  536. else if (phy_data->conn_type & XGBE_CONN_TYPE_MDIO)
  537. ret = xgbe_phy_mdio_mii_write(pdata, addr, reg, val);
  538. else
  539. ret = -ENOTSUPP;
  540. xgbe_phy_put_comm_ownership(pdata);
  541. return ret;
  542. }
  543. static int xgbe_phy_mdio_mii_read(struct xgbe_prv_data *pdata, int addr,
  544. int reg)
  545. {
  546. struct xgbe_phy_data *phy_data = pdata->phy_data;
  547. if (reg & MII_ADDR_C45) {
  548. if (phy_data->phydev_mode != XGBE_MDIO_MODE_CL45)
  549. return -ENOTSUPP;
  550. } else {
  551. if (phy_data->phydev_mode != XGBE_MDIO_MODE_CL22)
  552. return -ENOTSUPP;
  553. }
  554. return pdata->hw_if.read_ext_mii_regs(pdata, addr, reg);
  555. }
  556. static int xgbe_phy_i2c_mii_read(struct xgbe_prv_data *pdata, int reg)
  557. {
  558. __be16 mii_val;
  559. u8 mii_reg;
  560. int ret;
  561. ret = xgbe_phy_sfp_get_mux(pdata);
  562. if (ret)
  563. return ret;
  564. mii_reg = reg;
  565. ret = xgbe_phy_i2c_read(pdata, XGBE_SFP_PHY_ADDRESS,
  566. &mii_reg, sizeof(mii_reg),
  567. &mii_val, sizeof(mii_val));
  568. if (!ret)
  569. ret = be16_to_cpu(mii_val);
  570. xgbe_phy_sfp_put_mux(pdata);
  571. return ret;
  572. }
  573. static int xgbe_phy_mii_read(struct mii_bus *mii, int addr, int reg)
  574. {
  575. struct xgbe_prv_data *pdata = mii->priv;
  576. struct xgbe_phy_data *phy_data = pdata->phy_data;
  577. int ret;
  578. ret = xgbe_phy_get_comm_ownership(pdata);
  579. if (ret)
  580. return ret;
  581. if (phy_data->conn_type == XGBE_CONN_TYPE_SFP)
  582. ret = xgbe_phy_i2c_mii_read(pdata, reg);
  583. else if (phy_data->conn_type & XGBE_CONN_TYPE_MDIO)
  584. ret = xgbe_phy_mdio_mii_read(pdata, addr, reg);
  585. else
  586. ret = -ENOTSUPP;
  587. xgbe_phy_put_comm_ownership(pdata);
  588. return ret;
  589. }
  590. static void xgbe_phy_sfp_phy_settings(struct xgbe_prv_data *pdata)
  591. {
  592. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  593. struct xgbe_phy_data *phy_data = pdata->phy_data;
  594. if (!phy_data->sfp_mod_absent && !phy_data->sfp_changed)
  595. return;
  596. XGBE_ZERO_SUP(lks);
  597. if (phy_data->sfp_mod_absent) {
  598. pdata->phy.speed = SPEED_UNKNOWN;
  599. pdata->phy.duplex = DUPLEX_UNKNOWN;
  600. pdata->phy.autoneg = AUTONEG_ENABLE;
  601. pdata->phy.pause_autoneg = AUTONEG_ENABLE;
  602. XGBE_SET_SUP(lks, Autoneg);
  603. XGBE_SET_SUP(lks, Pause);
  604. XGBE_SET_SUP(lks, Asym_Pause);
  605. XGBE_SET_SUP(lks, TP);
  606. XGBE_SET_SUP(lks, FIBRE);
  607. XGBE_LM_COPY(lks, advertising, lks, supported);
  608. return;
  609. }
  610. switch (phy_data->sfp_base) {
  611. case XGBE_SFP_BASE_1000_T:
  612. case XGBE_SFP_BASE_1000_SX:
  613. case XGBE_SFP_BASE_1000_LX:
  614. case XGBE_SFP_BASE_1000_CX:
  615. pdata->phy.speed = SPEED_UNKNOWN;
  616. pdata->phy.duplex = DUPLEX_UNKNOWN;
  617. pdata->phy.autoneg = AUTONEG_ENABLE;
  618. pdata->phy.pause_autoneg = AUTONEG_ENABLE;
  619. XGBE_SET_SUP(lks, Autoneg);
  620. XGBE_SET_SUP(lks, Pause);
  621. XGBE_SET_SUP(lks, Asym_Pause);
  622. if (phy_data->sfp_base == XGBE_SFP_BASE_1000_T) {
  623. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100)
  624. XGBE_SET_SUP(lks, 100baseT_Full);
  625. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000)
  626. XGBE_SET_SUP(lks, 1000baseT_Full);
  627. } else {
  628. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000)
  629. XGBE_SET_SUP(lks, 1000baseX_Full);
  630. }
  631. break;
  632. case XGBE_SFP_BASE_10000_SR:
  633. case XGBE_SFP_BASE_10000_LR:
  634. case XGBE_SFP_BASE_10000_LRM:
  635. case XGBE_SFP_BASE_10000_ER:
  636. case XGBE_SFP_BASE_10000_CR:
  637. pdata->phy.speed = SPEED_10000;
  638. pdata->phy.duplex = DUPLEX_FULL;
  639. pdata->phy.autoneg = AUTONEG_DISABLE;
  640. pdata->phy.pause_autoneg = AUTONEG_DISABLE;
  641. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000) {
  642. switch (phy_data->sfp_base) {
  643. case XGBE_SFP_BASE_10000_SR:
  644. XGBE_SET_SUP(lks, 10000baseSR_Full);
  645. break;
  646. case XGBE_SFP_BASE_10000_LR:
  647. XGBE_SET_SUP(lks, 10000baseLR_Full);
  648. break;
  649. case XGBE_SFP_BASE_10000_LRM:
  650. XGBE_SET_SUP(lks, 10000baseLRM_Full);
  651. break;
  652. case XGBE_SFP_BASE_10000_ER:
  653. XGBE_SET_SUP(lks, 10000baseER_Full);
  654. break;
  655. case XGBE_SFP_BASE_10000_CR:
  656. XGBE_SET_SUP(lks, 10000baseCR_Full);
  657. break;
  658. default:
  659. break;
  660. }
  661. }
  662. break;
  663. default:
  664. pdata->phy.speed = SPEED_UNKNOWN;
  665. pdata->phy.duplex = DUPLEX_UNKNOWN;
  666. pdata->phy.autoneg = AUTONEG_DISABLE;
  667. pdata->phy.pause_autoneg = AUTONEG_DISABLE;
  668. break;
  669. }
  670. switch (phy_data->sfp_base) {
  671. case XGBE_SFP_BASE_1000_T:
  672. case XGBE_SFP_BASE_1000_CX:
  673. case XGBE_SFP_BASE_10000_CR:
  674. XGBE_SET_SUP(lks, TP);
  675. break;
  676. default:
  677. XGBE_SET_SUP(lks, FIBRE);
  678. break;
  679. }
  680. XGBE_LM_COPY(lks, advertising, lks, supported);
  681. }
  682. static bool xgbe_phy_sfp_bit_rate(struct xgbe_sfp_eeprom *sfp_eeprom,
  683. enum xgbe_sfp_speed sfp_speed)
  684. {
  685. u8 *sfp_base, min, max;
  686. sfp_base = sfp_eeprom->base;
  687. switch (sfp_speed) {
  688. case XGBE_SFP_SPEED_1000:
  689. min = XGBE_SFP_BASE_BR_1GBE_MIN;
  690. max = XGBE_SFP_BASE_BR_1GBE_MAX;
  691. break;
  692. case XGBE_SFP_SPEED_10000:
  693. min = XGBE_SFP_BASE_BR_10GBE_MIN;
  694. max = XGBE_SFP_BASE_BR_10GBE_MAX;
  695. break;
  696. default:
  697. return false;
  698. }
  699. return ((sfp_base[XGBE_SFP_BASE_BR] >= min) &&
  700. (sfp_base[XGBE_SFP_BASE_BR] <= max));
  701. }
  702. static void xgbe_phy_free_phy_device(struct xgbe_prv_data *pdata)
  703. {
  704. struct xgbe_phy_data *phy_data = pdata->phy_data;
  705. if (phy_data->phydev) {
  706. phy_detach(phy_data->phydev);
  707. phy_device_remove(phy_data->phydev);
  708. phy_device_free(phy_data->phydev);
  709. phy_data->phydev = NULL;
  710. }
  711. }
  712. static bool xgbe_phy_finisar_phy_quirks(struct xgbe_prv_data *pdata)
  713. {
  714. struct xgbe_phy_data *phy_data = pdata->phy_data;
  715. unsigned int phy_id = phy_data->phydev->phy_id;
  716. if ((phy_id & 0xfffffff0) != 0x01ff0cc0)
  717. return false;
  718. /* Enable Base-T AN */
  719. phy_write(phy_data->phydev, 0x16, 0x0001);
  720. phy_write(phy_data->phydev, 0x00, 0x9140);
  721. phy_write(phy_data->phydev, 0x16, 0x0000);
  722. /* Enable SGMII at 100Base-T/1000Base-T Full Duplex */
  723. phy_write(phy_data->phydev, 0x1b, 0x9084);
  724. phy_write(phy_data->phydev, 0x09, 0x0e00);
  725. phy_write(phy_data->phydev, 0x00, 0x8140);
  726. phy_write(phy_data->phydev, 0x04, 0x0d01);
  727. phy_write(phy_data->phydev, 0x00, 0x9140);
  728. phy_data->phydev->supported = PHY_GBIT_FEATURES;
  729. phy_data->phydev->supported |= SUPPORTED_Pause | SUPPORTED_Asym_Pause;
  730. phy_data->phydev->advertising = phy_data->phydev->supported;
  731. netif_dbg(pdata, drv, pdata->netdev,
  732. "Finisar PHY quirk in place\n");
  733. return true;
  734. }
  735. static void xgbe_phy_external_phy_quirks(struct xgbe_prv_data *pdata)
  736. {
  737. if (xgbe_phy_finisar_phy_quirks(pdata))
  738. return;
  739. }
  740. static int xgbe_phy_find_phy_device(struct xgbe_prv_data *pdata)
  741. {
  742. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  743. struct xgbe_phy_data *phy_data = pdata->phy_data;
  744. struct phy_device *phydev;
  745. u32 advertising;
  746. int ret;
  747. /* If we already have a PHY, just return */
  748. if (phy_data->phydev)
  749. return 0;
  750. /* Check for the use of an external PHY */
  751. if (phy_data->phydev_mode == XGBE_MDIO_MODE_NONE)
  752. return 0;
  753. /* For SFP, only use an external PHY if available */
  754. if ((phy_data->port_mode == XGBE_PORT_MODE_SFP) &&
  755. !phy_data->sfp_phy_avail)
  756. return 0;
  757. /* Set the proper MDIO mode for the PHY */
  758. ret = pdata->hw_if.set_ext_mii_mode(pdata, phy_data->mdio_addr,
  759. phy_data->phydev_mode);
  760. if (ret) {
  761. netdev_err(pdata->netdev,
  762. "mdio port/clause not compatible (%u/%u)\n",
  763. phy_data->mdio_addr, phy_data->phydev_mode);
  764. return ret;
  765. }
  766. /* Create and connect to the PHY device */
  767. phydev = get_phy_device(phy_data->mii, phy_data->mdio_addr,
  768. (phy_data->phydev_mode == XGBE_MDIO_MODE_CL45));
  769. if (IS_ERR(phydev)) {
  770. netdev_err(pdata->netdev, "get_phy_device failed\n");
  771. return -ENODEV;
  772. }
  773. netif_dbg(pdata, drv, pdata->netdev, "external PHY id is %#010x\n",
  774. phydev->phy_id);
  775. /*TODO: If c45, add request_module based on one of the MMD ids? */
  776. ret = phy_device_register(phydev);
  777. if (ret) {
  778. netdev_err(pdata->netdev, "phy_device_register failed\n");
  779. phy_device_free(phydev);
  780. return ret;
  781. }
  782. ret = phy_attach_direct(pdata->netdev, phydev, phydev->dev_flags,
  783. PHY_INTERFACE_MODE_SGMII);
  784. if (ret) {
  785. netdev_err(pdata->netdev, "phy_attach_direct failed\n");
  786. phy_device_remove(phydev);
  787. phy_device_free(phydev);
  788. return ret;
  789. }
  790. phy_data->phydev = phydev;
  791. xgbe_phy_external_phy_quirks(pdata);
  792. ethtool_convert_link_mode_to_legacy_u32(&advertising,
  793. lks->link_modes.advertising);
  794. phydev->advertising &= advertising;
  795. phy_start_aneg(phy_data->phydev);
  796. return 0;
  797. }
  798. static void xgbe_phy_sfp_external_phy(struct xgbe_prv_data *pdata)
  799. {
  800. struct xgbe_phy_data *phy_data = pdata->phy_data;
  801. int ret;
  802. if (!phy_data->sfp_changed)
  803. return;
  804. phy_data->sfp_phy_avail = 0;
  805. if (phy_data->sfp_base != XGBE_SFP_BASE_1000_T)
  806. return;
  807. /* Check access to the PHY by reading CTRL1 */
  808. ret = xgbe_phy_i2c_mii_read(pdata, MII_BMCR);
  809. if (ret < 0)
  810. return;
  811. /* Successfully accessed the PHY */
  812. phy_data->sfp_phy_avail = 1;
  813. }
  814. static bool xgbe_phy_belfuse_parse_quirks(struct xgbe_prv_data *pdata)
  815. {
  816. struct xgbe_phy_data *phy_data = pdata->phy_data;
  817. struct xgbe_sfp_eeprom *sfp_eeprom = &phy_data->sfp_eeprom;
  818. if (memcmp(&sfp_eeprom->base[XGBE_SFP_BASE_VENDOR_NAME],
  819. XGBE_BEL_FUSE_VENDOR, XGBE_SFP_BASE_VENDOR_NAME_LEN))
  820. return false;
  821. if (!memcmp(&sfp_eeprom->base[XGBE_SFP_BASE_VENDOR_PN],
  822. XGBE_BEL_FUSE_PARTNO, XGBE_SFP_BASE_VENDOR_PN_LEN)) {
  823. phy_data->sfp_base = XGBE_SFP_BASE_1000_SX;
  824. phy_data->sfp_cable = XGBE_SFP_CABLE_ACTIVE;
  825. phy_data->sfp_speed = XGBE_SFP_SPEED_1000;
  826. if (phy_data->sfp_changed)
  827. netif_dbg(pdata, drv, pdata->netdev,
  828. "Bel-Fuse SFP quirk in place\n");
  829. return true;
  830. }
  831. return false;
  832. }
  833. static bool xgbe_phy_sfp_parse_quirks(struct xgbe_prv_data *pdata)
  834. {
  835. if (xgbe_phy_belfuse_parse_quirks(pdata))
  836. return true;
  837. return false;
  838. }
  839. static void xgbe_phy_sfp_parse_eeprom(struct xgbe_prv_data *pdata)
  840. {
  841. struct xgbe_phy_data *phy_data = pdata->phy_data;
  842. struct xgbe_sfp_eeprom *sfp_eeprom = &phy_data->sfp_eeprom;
  843. u8 *sfp_base;
  844. sfp_base = sfp_eeprom->base;
  845. if (sfp_base[XGBE_SFP_BASE_ID] != XGBE_SFP_ID_SFP)
  846. return;
  847. if (sfp_base[XGBE_SFP_BASE_EXT_ID] != XGBE_SFP_EXT_ID_SFP)
  848. return;
  849. if (xgbe_phy_sfp_parse_quirks(pdata))
  850. return;
  851. /* Assume ACTIVE cable unless told it is PASSIVE */
  852. if (sfp_base[XGBE_SFP_BASE_CABLE] & XGBE_SFP_BASE_CABLE_PASSIVE) {
  853. phy_data->sfp_cable = XGBE_SFP_CABLE_PASSIVE;
  854. phy_data->sfp_cable_len = sfp_base[XGBE_SFP_BASE_CU_CABLE_LEN];
  855. } else {
  856. phy_data->sfp_cable = XGBE_SFP_CABLE_ACTIVE;
  857. }
  858. /* Determine the type of SFP */
  859. if (sfp_base[XGBE_SFP_BASE_10GBE_CC] & XGBE_SFP_BASE_10GBE_CC_SR)
  860. phy_data->sfp_base = XGBE_SFP_BASE_10000_SR;
  861. else if (sfp_base[XGBE_SFP_BASE_10GBE_CC] & XGBE_SFP_BASE_10GBE_CC_LR)
  862. phy_data->sfp_base = XGBE_SFP_BASE_10000_LR;
  863. else if (sfp_base[XGBE_SFP_BASE_10GBE_CC] & XGBE_SFP_BASE_10GBE_CC_LRM)
  864. phy_data->sfp_base = XGBE_SFP_BASE_10000_LRM;
  865. else if (sfp_base[XGBE_SFP_BASE_10GBE_CC] & XGBE_SFP_BASE_10GBE_CC_ER)
  866. phy_data->sfp_base = XGBE_SFP_BASE_10000_ER;
  867. else if (sfp_base[XGBE_SFP_BASE_1GBE_CC] & XGBE_SFP_BASE_1GBE_CC_SX)
  868. phy_data->sfp_base = XGBE_SFP_BASE_1000_SX;
  869. else if (sfp_base[XGBE_SFP_BASE_1GBE_CC] & XGBE_SFP_BASE_1GBE_CC_LX)
  870. phy_data->sfp_base = XGBE_SFP_BASE_1000_LX;
  871. else if (sfp_base[XGBE_SFP_BASE_1GBE_CC] & XGBE_SFP_BASE_1GBE_CC_CX)
  872. phy_data->sfp_base = XGBE_SFP_BASE_1000_CX;
  873. else if (sfp_base[XGBE_SFP_BASE_1GBE_CC] & XGBE_SFP_BASE_1GBE_CC_T)
  874. phy_data->sfp_base = XGBE_SFP_BASE_1000_T;
  875. else if ((phy_data->sfp_cable == XGBE_SFP_CABLE_PASSIVE) &&
  876. xgbe_phy_sfp_bit_rate(sfp_eeprom, XGBE_SFP_SPEED_10000))
  877. phy_data->sfp_base = XGBE_SFP_BASE_10000_CR;
  878. switch (phy_data->sfp_base) {
  879. case XGBE_SFP_BASE_1000_T:
  880. phy_data->sfp_speed = XGBE_SFP_SPEED_100_1000;
  881. break;
  882. case XGBE_SFP_BASE_1000_SX:
  883. case XGBE_SFP_BASE_1000_LX:
  884. case XGBE_SFP_BASE_1000_CX:
  885. phy_data->sfp_speed = XGBE_SFP_SPEED_1000;
  886. break;
  887. case XGBE_SFP_BASE_10000_SR:
  888. case XGBE_SFP_BASE_10000_LR:
  889. case XGBE_SFP_BASE_10000_LRM:
  890. case XGBE_SFP_BASE_10000_ER:
  891. case XGBE_SFP_BASE_10000_CR:
  892. phy_data->sfp_speed = XGBE_SFP_SPEED_10000;
  893. break;
  894. default:
  895. break;
  896. }
  897. }
  898. static void xgbe_phy_sfp_eeprom_info(struct xgbe_prv_data *pdata,
  899. struct xgbe_sfp_eeprom *sfp_eeprom)
  900. {
  901. struct xgbe_sfp_ascii sfp_ascii;
  902. char *sfp_data = (char *)&sfp_ascii;
  903. netif_dbg(pdata, drv, pdata->netdev, "SFP detected:\n");
  904. memcpy(sfp_data, &sfp_eeprom->base[XGBE_SFP_BASE_VENDOR_NAME],
  905. XGBE_SFP_BASE_VENDOR_NAME_LEN);
  906. sfp_data[XGBE_SFP_BASE_VENDOR_NAME_LEN] = '\0';
  907. netif_dbg(pdata, drv, pdata->netdev, " vendor: %s\n",
  908. sfp_data);
  909. memcpy(sfp_data, &sfp_eeprom->base[XGBE_SFP_BASE_VENDOR_PN],
  910. XGBE_SFP_BASE_VENDOR_PN_LEN);
  911. sfp_data[XGBE_SFP_BASE_VENDOR_PN_LEN] = '\0';
  912. netif_dbg(pdata, drv, pdata->netdev, " part number: %s\n",
  913. sfp_data);
  914. memcpy(sfp_data, &sfp_eeprom->base[XGBE_SFP_BASE_VENDOR_REV],
  915. XGBE_SFP_BASE_VENDOR_REV_LEN);
  916. sfp_data[XGBE_SFP_BASE_VENDOR_REV_LEN] = '\0';
  917. netif_dbg(pdata, drv, pdata->netdev, " revision level: %s\n",
  918. sfp_data);
  919. memcpy(sfp_data, &sfp_eeprom->extd[XGBE_SFP_BASE_VENDOR_SN],
  920. XGBE_SFP_BASE_VENDOR_SN_LEN);
  921. sfp_data[XGBE_SFP_BASE_VENDOR_SN_LEN] = '\0';
  922. netif_dbg(pdata, drv, pdata->netdev, " serial number: %s\n",
  923. sfp_data);
  924. }
  925. static bool xgbe_phy_sfp_verify_eeprom(u8 cc_in, u8 *buf, unsigned int len)
  926. {
  927. u8 cc;
  928. for (cc = 0; len; buf++, len--)
  929. cc += *buf;
  930. return (cc == cc_in) ? true : false;
  931. }
  932. static int xgbe_phy_sfp_read_eeprom(struct xgbe_prv_data *pdata)
  933. {
  934. struct xgbe_phy_data *phy_data = pdata->phy_data;
  935. struct xgbe_sfp_eeprom sfp_eeprom;
  936. u8 eeprom_addr;
  937. int ret;
  938. ret = xgbe_phy_sfp_get_mux(pdata);
  939. if (ret) {
  940. dev_err_once(pdata->dev, "%s: I2C error setting SFP MUX\n",
  941. netdev_name(pdata->netdev));
  942. return ret;
  943. }
  944. /* Read the SFP serial ID eeprom */
  945. eeprom_addr = 0;
  946. ret = xgbe_phy_i2c_read(pdata, XGBE_SFP_SERIAL_ID_ADDRESS,
  947. &eeprom_addr, sizeof(eeprom_addr),
  948. &sfp_eeprom, sizeof(sfp_eeprom));
  949. if (ret) {
  950. dev_err_once(pdata->dev, "%s: I2C error reading SFP EEPROM\n",
  951. netdev_name(pdata->netdev));
  952. goto put;
  953. }
  954. /* Validate the contents read */
  955. if (!xgbe_phy_sfp_verify_eeprom(sfp_eeprom.base[XGBE_SFP_BASE_CC],
  956. sfp_eeprom.base,
  957. sizeof(sfp_eeprom.base) - 1)) {
  958. ret = -EINVAL;
  959. goto put;
  960. }
  961. if (!xgbe_phy_sfp_verify_eeprom(sfp_eeprom.extd[XGBE_SFP_EXTD_CC],
  962. sfp_eeprom.extd,
  963. sizeof(sfp_eeprom.extd) - 1)) {
  964. ret = -EINVAL;
  965. goto put;
  966. }
  967. /* Check for an added or changed SFP */
  968. if (memcmp(&phy_data->sfp_eeprom, &sfp_eeprom, sizeof(sfp_eeprom))) {
  969. phy_data->sfp_changed = 1;
  970. if (netif_msg_drv(pdata))
  971. xgbe_phy_sfp_eeprom_info(pdata, &sfp_eeprom);
  972. memcpy(&phy_data->sfp_eeprom, &sfp_eeprom, sizeof(sfp_eeprom));
  973. if (sfp_eeprom.extd[XGBE_SFP_EXTD_SFF_8472]) {
  974. u8 diag_type = sfp_eeprom.extd[XGBE_SFP_EXTD_DIAG];
  975. if (!(diag_type & XGBE_SFP_EXTD_DIAG_ADDR_CHANGE))
  976. phy_data->sfp_diags = 1;
  977. }
  978. xgbe_phy_free_phy_device(pdata);
  979. } else {
  980. phy_data->sfp_changed = 0;
  981. }
  982. put:
  983. xgbe_phy_sfp_put_mux(pdata);
  984. return ret;
  985. }
  986. static void xgbe_phy_sfp_signals(struct xgbe_prv_data *pdata)
  987. {
  988. struct xgbe_phy_data *phy_data = pdata->phy_data;
  989. unsigned int gpio_input;
  990. u8 gpio_reg, gpio_ports[2];
  991. int ret;
  992. /* Read the input port registers */
  993. gpio_reg = 0;
  994. ret = xgbe_phy_i2c_read(pdata, phy_data->sfp_gpio_address,
  995. &gpio_reg, sizeof(gpio_reg),
  996. gpio_ports, sizeof(gpio_ports));
  997. if (ret) {
  998. dev_err_once(pdata->dev, "%s: I2C error reading SFP GPIOs\n",
  999. netdev_name(pdata->netdev));
  1000. return;
  1001. }
  1002. gpio_input = (gpio_ports[1] << 8) | gpio_ports[0];
  1003. if (phy_data->sfp_gpio_mask & XGBE_GPIO_NO_MOD_ABSENT) {
  1004. /* No GPIO, just assume the module is present for now */
  1005. phy_data->sfp_mod_absent = 0;
  1006. } else {
  1007. if (!(gpio_input & (1 << phy_data->sfp_gpio_mod_absent)))
  1008. phy_data->sfp_mod_absent = 0;
  1009. }
  1010. if (!(phy_data->sfp_gpio_mask & XGBE_GPIO_NO_RX_LOS) &&
  1011. (gpio_input & (1 << phy_data->sfp_gpio_rx_los)))
  1012. phy_data->sfp_rx_los = 1;
  1013. if (!(phy_data->sfp_gpio_mask & XGBE_GPIO_NO_TX_FAULT) &&
  1014. (gpio_input & (1 << phy_data->sfp_gpio_tx_fault)))
  1015. phy_data->sfp_tx_fault = 1;
  1016. }
  1017. static void xgbe_phy_sfp_mod_absent(struct xgbe_prv_data *pdata)
  1018. {
  1019. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1020. xgbe_phy_free_phy_device(pdata);
  1021. phy_data->sfp_mod_absent = 1;
  1022. phy_data->sfp_phy_avail = 0;
  1023. memset(&phy_data->sfp_eeprom, 0, sizeof(phy_data->sfp_eeprom));
  1024. }
  1025. static void xgbe_phy_sfp_reset(struct xgbe_phy_data *phy_data)
  1026. {
  1027. phy_data->sfp_rx_los = 0;
  1028. phy_data->sfp_tx_fault = 0;
  1029. phy_data->sfp_mod_absent = 1;
  1030. phy_data->sfp_diags = 0;
  1031. phy_data->sfp_base = XGBE_SFP_BASE_UNKNOWN;
  1032. phy_data->sfp_cable = XGBE_SFP_CABLE_UNKNOWN;
  1033. phy_data->sfp_speed = XGBE_SFP_SPEED_UNKNOWN;
  1034. }
  1035. static void xgbe_phy_sfp_detect(struct xgbe_prv_data *pdata)
  1036. {
  1037. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1038. int ret;
  1039. /* Reset the SFP signals and info */
  1040. xgbe_phy_sfp_reset(phy_data);
  1041. ret = xgbe_phy_get_comm_ownership(pdata);
  1042. if (ret)
  1043. return;
  1044. /* Read the SFP signals and check for module presence */
  1045. xgbe_phy_sfp_signals(pdata);
  1046. if (phy_data->sfp_mod_absent) {
  1047. xgbe_phy_sfp_mod_absent(pdata);
  1048. goto put;
  1049. }
  1050. ret = xgbe_phy_sfp_read_eeprom(pdata);
  1051. if (ret) {
  1052. /* Treat any error as if there isn't an SFP plugged in */
  1053. xgbe_phy_sfp_reset(phy_data);
  1054. xgbe_phy_sfp_mod_absent(pdata);
  1055. goto put;
  1056. }
  1057. xgbe_phy_sfp_parse_eeprom(pdata);
  1058. xgbe_phy_sfp_external_phy(pdata);
  1059. put:
  1060. xgbe_phy_sfp_phy_settings(pdata);
  1061. xgbe_phy_put_comm_ownership(pdata);
  1062. }
  1063. static void xgbe_phy_phydev_flowctrl(struct xgbe_prv_data *pdata)
  1064. {
  1065. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  1066. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1067. u16 lcl_adv = 0, rmt_adv = 0;
  1068. u8 fc;
  1069. pdata->phy.tx_pause = 0;
  1070. pdata->phy.rx_pause = 0;
  1071. if (!phy_data->phydev)
  1072. return;
  1073. if (phy_data->phydev->advertising & ADVERTISED_Pause)
  1074. lcl_adv |= ADVERTISE_PAUSE_CAP;
  1075. if (phy_data->phydev->advertising & ADVERTISED_Asym_Pause)
  1076. lcl_adv |= ADVERTISE_PAUSE_ASYM;
  1077. if (phy_data->phydev->pause) {
  1078. XGBE_SET_LP_ADV(lks, Pause);
  1079. rmt_adv |= LPA_PAUSE_CAP;
  1080. }
  1081. if (phy_data->phydev->asym_pause) {
  1082. XGBE_SET_LP_ADV(lks, Asym_Pause);
  1083. rmt_adv |= LPA_PAUSE_ASYM;
  1084. }
  1085. fc = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
  1086. if (fc & FLOW_CTRL_TX)
  1087. pdata->phy.tx_pause = 1;
  1088. if (fc & FLOW_CTRL_RX)
  1089. pdata->phy.rx_pause = 1;
  1090. }
  1091. static enum xgbe_mode xgbe_phy_an37_sgmii_outcome(struct xgbe_prv_data *pdata)
  1092. {
  1093. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  1094. enum xgbe_mode mode;
  1095. XGBE_SET_LP_ADV(lks, Autoneg);
  1096. XGBE_SET_LP_ADV(lks, TP);
  1097. /* Use external PHY to determine flow control */
  1098. if (pdata->phy.pause_autoneg)
  1099. xgbe_phy_phydev_flowctrl(pdata);
  1100. switch (pdata->an_status & XGBE_SGMII_AN_LINK_SPEED) {
  1101. case XGBE_SGMII_AN_LINK_SPEED_100:
  1102. if (pdata->an_status & XGBE_SGMII_AN_LINK_DUPLEX) {
  1103. XGBE_SET_LP_ADV(lks, 100baseT_Full);
  1104. mode = XGBE_MODE_SGMII_100;
  1105. } else {
  1106. /* Half-duplex not supported */
  1107. XGBE_SET_LP_ADV(lks, 100baseT_Half);
  1108. mode = XGBE_MODE_UNKNOWN;
  1109. }
  1110. break;
  1111. case XGBE_SGMII_AN_LINK_SPEED_1000:
  1112. if (pdata->an_status & XGBE_SGMII_AN_LINK_DUPLEX) {
  1113. XGBE_SET_LP_ADV(lks, 1000baseT_Full);
  1114. mode = XGBE_MODE_SGMII_1000;
  1115. } else {
  1116. /* Half-duplex not supported */
  1117. XGBE_SET_LP_ADV(lks, 1000baseT_Half);
  1118. mode = XGBE_MODE_UNKNOWN;
  1119. }
  1120. break;
  1121. default:
  1122. mode = XGBE_MODE_UNKNOWN;
  1123. }
  1124. return mode;
  1125. }
  1126. static enum xgbe_mode xgbe_phy_an37_outcome(struct xgbe_prv_data *pdata)
  1127. {
  1128. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  1129. enum xgbe_mode mode;
  1130. unsigned int ad_reg, lp_reg;
  1131. XGBE_SET_LP_ADV(lks, Autoneg);
  1132. XGBE_SET_LP_ADV(lks, FIBRE);
  1133. /* Compare Advertisement and Link Partner register */
  1134. ad_reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_ADVERTISE);
  1135. lp_reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_LP_ABILITY);
  1136. if (lp_reg & 0x100)
  1137. XGBE_SET_LP_ADV(lks, Pause);
  1138. if (lp_reg & 0x80)
  1139. XGBE_SET_LP_ADV(lks, Asym_Pause);
  1140. if (pdata->phy.pause_autoneg) {
  1141. /* Set flow control based on auto-negotiation result */
  1142. pdata->phy.tx_pause = 0;
  1143. pdata->phy.rx_pause = 0;
  1144. if (ad_reg & lp_reg & 0x100) {
  1145. pdata->phy.tx_pause = 1;
  1146. pdata->phy.rx_pause = 1;
  1147. } else if (ad_reg & lp_reg & 0x80) {
  1148. if (ad_reg & 0x100)
  1149. pdata->phy.rx_pause = 1;
  1150. else if (lp_reg & 0x100)
  1151. pdata->phy.tx_pause = 1;
  1152. }
  1153. }
  1154. if (lp_reg & 0x20)
  1155. XGBE_SET_LP_ADV(lks, 1000baseX_Full);
  1156. /* Half duplex is not supported */
  1157. ad_reg &= lp_reg;
  1158. mode = (ad_reg & 0x20) ? XGBE_MODE_X : XGBE_MODE_UNKNOWN;
  1159. return mode;
  1160. }
  1161. static enum xgbe_mode xgbe_phy_an73_redrv_outcome(struct xgbe_prv_data *pdata)
  1162. {
  1163. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  1164. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1165. enum xgbe_mode mode;
  1166. unsigned int ad_reg, lp_reg;
  1167. XGBE_SET_LP_ADV(lks, Autoneg);
  1168. XGBE_SET_LP_ADV(lks, Backplane);
  1169. /* Use external PHY to determine flow control */
  1170. if (pdata->phy.pause_autoneg)
  1171. xgbe_phy_phydev_flowctrl(pdata);
  1172. /* Compare Advertisement and Link Partner register 2 */
  1173. ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1);
  1174. lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 1);
  1175. if (lp_reg & 0x80)
  1176. XGBE_SET_LP_ADV(lks, 10000baseKR_Full);
  1177. if (lp_reg & 0x20)
  1178. XGBE_SET_LP_ADV(lks, 1000baseKX_Full);
  1179. ad_reg &= lp_reg;
  1180. if (ad_reg & 0x80) {
  1181. switch (phy_data->port_mode) {
  1182. case XGBE_PORT_MODE_BACKPLANE:
  1183. mode = XGBE_MODE_KR;
  1184. break;
  1185. default:
  1186. mode = XGBE_MODE_SFI;
  1187. break;
  1188. }
  1189. } else if (ad_reg & 0x20) {
  1190. switch (phy_data->port_mode) {
  1191. case XGBE_PORT_MODE_BACKPLANE:
  1192. mode = XGBE_MODE_KX_1000;
  1193. break;
  1194. case XGBE_PORT_MODE_1000BASE_X:
  1195. mode = XGBE_MODE_X;
  1196. break;
  1197. case XGBE_PORT_MODE_SFP:
  1198. switch (phy_data->sfp_base) {
  1199. case XGBE_SFP_BASE_1000_T:
  1200. if (phy_data->phydev &&
  1201. (phy_data->phydev->speed == SPEED_100))
  1202. mode = XGBE_MODE_SGMII_100;
  1203. else
  1204. mode = XGBE_MODE_SGMII_1000;
  1205. break;
  1206. case XGBE_SFP_BASE_1000_SX:
  1207. case XGBE_SFP_BASE_1000_LX:
  1208. case XGBE_SFP_BASE_1000_CX:
  1209. default:
  1210. mode = XGBE_MODE_X;
  1211. break;
  1212. }
  1213. break;
  1214. default:
  1215. if (phy_data->phydev &&
  1216. (phy_data->phydev->speed == SPEED_100))
  1217. mode = XGBE_MODE_SGMII_100;
  1218. else
  1219. mode = XGBE_MODE_SGMII_1000;
  1220. break;
  1221. }
  1222. } else {
  1223. mode = XGBE_MODE_UNKNOWN;
  1224. }
  1225. /* Compare Advertisement and Link Partner register 3 */
  1226. ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2);
  1227. lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 2);
  1228. if (lp_reg & 0xc000)
  1229. XGBE_SET_LP_ADV(lks, 10000baseR_FEC);
  1230. return mode;
  1231. }
  1232. static enum xgbe_mode xgbe_phy_an73_outcome(struct xgbe_prv_data *pdata)
  1233. {
  1234. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  1235. enum xgbe_mode mode;
  1236. unsigned int ad_reg, lp_reg;
  1237. XGBE_SET_LP_ADV(lks, Autoneg);
  1238. XGBE_SET_LP_ADV(lks, Backplane);
  1239. /* Compare Advertisement and Link Partner register 1 */
  1240. ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
  1241. lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA);
  1242. if (lp_reg & 0x400)
  1243. XGBE_SET_LP_ADV(lks, Pause);
  1244. if (lp_reg & 0x800)
  1245. XGBE_SET_LP_ADV(lks, Asym_Pause);
  1246. if (pdata->phy.pause_autoneg) {
  1247. /* Set flow control based on auto-negotiation result */
  1248. pdata->phy.tx_pause = 0;
  1249. pdata->phy.rx_pause = 0;
  1250. if (ad_reg & lp_reg & 0x400) {
  1251. pdata->phy.tx_pause = 1;
  1252. pdata->phy.rx_pause = 1;
  1253. } else if (ad_reg & lp_reg & 0x800) {
  1254. if (ad_reg & 0x400)
  1255. pdata->phy.rx_pause = 1;
  1256. else if (lp_reg & 0x400)
  1257. pdata->phy.tx_pause = 1;
  1258. }
  1259. }
  1260. /* Compare Advertisement and Link Partner register 2 */
  1261. ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1);
  1262. lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 1);
  1263. if (lp_reg & 0x80)
  1264. XGBE_SET_LP_ADV(lks, 10000baseKR_Full);
  1265. if (lp_reg & 0x20)
  1266. XGBE_SET_LP_ADV(lks, 1000baseKX_Full);
  1267. ad_reg &= lp_reg;
  1268. if (ad_reg & 0x80)
  1269. mode = XGBE_MODE_KR;
  1270. else if (ad_reg & 0x20)
  1271. mode = XGBE_MODE_KX_1000;
  1272. else
  1273. mode = XGBE_MODE_UNKNOWN;
  1274. /* Compare Advertisement and Link Partner register 3 */
  1275. ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2);
  1276. lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 2);
  1277. if (lp_reg & 0xc000)
  1278. XGBE_SET_LP_ADV(lks, 10000baseR_FEC);
  1279. return mode;
  1280. }
  1281. static enum xgbe_mode xgbe_phy_an_outcome(struct xgbe_prv_data *pdata)
  1282. {
  1283. switch (pdata->an_mode) {
  1284. case XGBE_AN_MODE_CL73:
  1285. return xgbe_phy_an73_outcome(pdata);
  1286. case XGBE_AN_MODE_CL73_REDRV:
  1287. return xgbe_phy_an73_redrv_outcome(pdata);
  1288. case XGBE_AN_MODE_CL37:
  1289. return xgbe_phy_an37_outcome(pdata);
  1290. case XGBE_AN_MODE_CL37_SGMII:
  1291. return xgbe_phy_an37_sgmii_outcome(pdata);
  1292. default:
  1293. return XGBE_MODE_UNKNOWN;
  1294. }
  1295. }
  1296. static void xgbe_phy_an_advertising(struct xgbe_prv_data *pdata,
  1297. struct ethtool_link_ksettings *dlks)
  1298. {
  1299. struct ethtool_link_ksettings *slks = &pdata->phy.lks;
  1300. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1301. XGBE_LM_COPY(dlks, advertising, slks, advertising);
  1302. /* Without a re-driver, just return current advertising */
  1303. if (!phy_data->redrv)
  1304. return;
  1305. /* With the KR re-driver we need to advertise a single speed */
  1306. XGBE_CLR_ADV(dlks, 1000baseKX_Full);
  1307. XGBE_CLR_ADV(dlks, 10000baseKR_Full);
  1308. switch (phy_data->port_mode) {
  1309. case XGBE_PORT_MODE_BACKPLANE:
  1310. XGBE_SET_ADV(dlks, 10000baseKR_Full);
  1311. break;
  1312. case XGBE_PORT_MODE_BACKPLANE_2500:
  1313. XGBE_SET_ADV(dlks, 1000baseKX_Full);
  1314. break;
  1315. case XGBE_PORT_MODE_1000BASE_T:
  1316. case XGBE_PORT_MODE_1000BASE_X:
  1317. case XGBE_PORT_MODE_NBASE_T:
  1318. XGBE_SET_ADV(dlks, 1000baseKX_Full);
  1319. break;
  1320. case XGBE_PORT_MODE_10GBASE_T:
  1321. if (phy_data->phydev &&
  1322. (phy_data->phydev->speed == SPEED_10000))
  1323. XGBE_SET_ADV(dlks, 10000baseKR_Full);
  1324. else
  1325. XGBE_SET_ADV(dlks, 1000baseKX_Full);
  1326. break;
  1327. case XGBE_PORT_MODE_10GBASE_R:
  1328. XGBE_SET_ADV(dlks, 10000baseKR_Full);
  1329. break;
  1330. case XGBE_PORT_MODE_SFP:
  1331. switch (phy_data->sfp_base) {
  1332. case XGBE_SFP_BASE_1000_T:
  1333. case XGBE_SFP_BASE_1000_SX:
  1334. case XGBE_SFP_BASE_1000_LX:
  1335. case XGBE_SFP_BASE_1000_CX:
  1336. XGBE_SET_ADV(dlks, 1000baseKX_Full);
  1337. break;
  1338. default:
  1339. XGBE_SET_ADV(dlks, 10000baseKR_Full);
  1340. break;
  1341. }
  1342. break;
  1343. default:
  1344. XGBE_SET_ADV(dlks, 10000baseKR_Full);
  1345. break;
  1346. }
  1347. }
  1348. static int xgbe_phy_an_config(struct xgbe_prv_data *pdata)
  1349. {
  1350. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  1351. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1352. u32 advertising;
  1353. int ret;
  1354. ret = xgbe_phy_find_phy_device(pdata);
  1355. if (ret)
  1356. return ret;
  1357. if (!phy_data->phydev)
  1358. return 0;
  1359. ethtool_convert_link_mode_to_legacy_u32(&advertising,
  1360. lks->link_modes.advertising);
  1361. phy_data->phydev->autoneg = pdata->phy.autoneg;
  1362. phy_data->phydev->advertising = phy_data->phydev->supported &
  1363. advertising;
  1364. if (pdata->phy.autoneg != AUTONEG_ENABLE) {
  1365. phy_data->phydev->speed = pdata->phy.speed;
  1366. phy_data->phydev->duplex = pdata->phy.duplex;
  1367. }
  1368. ret = phy_start_aneg(phy_data->phydev);
  1369. return ret;
  1370. }
  1371. static enum xgbe_an_mode xgbe_phy_an_sfp_mode(struct xgbe_phy_data *phy_data)
  1372. {
  1373. switch (phy_data->sfp_base) {
  1374. case XGBE_SFP_BASE_1000_T:
  1375. return XGBE_AN_MODE_CL37_SGMII;
  1376. case XGBE_SFP_BASE_1000_SX:
  1377. case XGBE_SFP_BASE_1000_LX:
  1378. case XGBE_SFP_BASE_1000_CX:
  1379. return XGBE_AN_MODE_CL37;
  1380. default:
  1381. return XGBE_AN_MODE_NONE;
  1382. }
  1383. }
  1384. static enum xgbe_an_mode xgbe_phy_an_mode(struct xgbe_prv_data *pdata)
  1385. {
  1386. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1387. /* A KR re-driver will always require CL73 AN */
  1388. if (phy_data->redrv)
  1389. return XGBE_AN_MODE_CL73_REDRV;
  1390. switch (phy_data->port_mode) {
  1391. case XGBE_PORT_MODE_BACKPLANE:
  1392. return XGBE_AN_MODE_CL73;
  1393. case XGBE_PORT_MODE_BACKPLANE_2500:
  1394. return XGBE_AN_MODE_NONE;
  1395. case XGBE_PORT_MODE_1000BASE_T:
  1396. return XGBE_AN_MODE_CL37_SGMII;
  1397. case XGBE_PORT_MODE_1000BASE_X:
  1398. return XGBE_AN_MODE_CL37;
  1399. case XGBE_PORT_MODE_NBASE_T:
  1400. return XGBE_AN_MODE_CL37_SGMII;
  1401. case XGBE_PORT_MODE_10GBASE_T:
  1402. return XGBE_AN_MODE_CL73;
  1403. case XGBE_PORT_MODE_10GBASE_R:
  1404. return XGBE_AN_MODE_NONE;
  1405. case XGBE_PORT_MODE_SFP:
  1406. return xgbe_phy_an_sfp_mode(phy_data);
  1407. default:
  1408. return XGBE_AN_MODE_NONE;
  1409. }
  1410. }
  1411. static int xgbe_phy_set_redrv_mode_mdio(struct xgbe_prv_data *pdata,
  1412. enum xgbe_phy_redrv_mode mode)
  1413. {
  1414. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1415. u16 redrv_reg, redrv_val;
  1416. redrv_reg = XGBE_PHY_REDRV_MODE_REG + (phy_data->redrv_lane * 0x1000);
  1417. redrv_val = (u16)mode;
  1418. return pdata->hw_if.write_ext_mii_regs(pdata, phy_data->redrv_addr,
  1419. redrv_reg, redrv_val);
  1420. }
  1421. static int xgbe_phy_set_redrv_mode_i2c(struct xgbe_prv_data *pdata,
  1422. enum xgbe_phy_redrv_mode mode)
  1423. {
  1424. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1425. unsigned int redrv_reg;
  1426. int ret;
  1427. /* Calculate the register to write */
  1428. redrv_reg = XGBE_PHY_REDRV_MODE_REG + (phy_data->redrv_lane * 0x1000);
  1429. ret = xgbe_phy_redrv_write(pdata, redrv_reg, mode);
  1430. return ret;
  1431. }
  1432. static void xgbe_phy_set_redrv_mode(struct xgbe_prv_data *pdata)
  1433. {
  1434. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1435. enum xgbe_phy_redrv_mode mode;
  1436. int ret;
  1437. if (!phy_data->redrv)
  1438. return;
  1439. mode = XGBE_PHY_REDRV_MODE_CX;
  1440. if ((phy_data->port_mode == XGBE_PORT_MODE_SFP) &&
  1441. (phy_data->sfp_base != XGBE_SFP_BASE_1000_CX) &&
  1442. (phy_data->sfp_base != XGBE_SFP_BASE_10000_CR))
  1443. mode = XGBE_PHY_REDRV_MODE_SR;
  1444. ret = xgbe_phy_get_comm_ownership(pdata);
  1445. if (ret)
  1446. return;
  1447. if (phy_data->redrv_if)
  1448. xgbe_phy_set_redrv_mode_i2c(pdata, mode);
  1449. else
  1450. xgbe_phy_set_redrv_mode_mdio(pdata, mode);
  1451. xgbe_phy_put_comm_ownership(pdata);
  1452. }
  1453. static void xgbe_phy_perform_ratechange(struct xgbe_prv_data *pdata,
  1454. unsigned int cmd, unsigned int sub_cmd)
  1455. {
  1456. unsigned int s0 = 0;
  1457. unsigned int wait;
  1458. /* Log if a previous command did not complete */
  1459. if (XP_IOREAD_BITS(pdata, XP_DRIVER_INT_RO, STATUS))
  1460. netif_dbg(pdata, link, pdata->netdev,
  1461. "firmware mailbox not ready for command\n");
  1462. /* Construct the command */
  1463. XP_SET_BITS(s0, XP_DRIVER_SCRATCH_0, COMMAND, cmd);
  1464. XP_SET_BITS(s0, XP_DRIVER_SCRATCH_0, SUB_COMMAND, sub_cmd);
  1465. /* Issue the command */
  1466. XP_IOWRITE(pdata, XP_DRIVER_SCRATCH_0, s0);
  1467. XP_IOWRITE(pdata, XP_DRIVER_SCRATCH_1, 0);
  1468. XP_IOWRITE_BITS(pdata, XP_DRIVER_INT_REQ, REQUEST, 1);
  1469. /* Wait for command to complete */
  1470. wait = XGBE_RATECHANGE_COUNT;
  1471. while (wait--) {
  1472. if (!XP_IOREAD_BITS(pdata, XP_DRIVER_INT_RO, STATUS))
  1473. return;
  1474. usleep_range(1000, 2000);
  1475. }
  1476. netif_dbg(pdata, link, pdata->netdev,
  1477. "firmware mailbox command did not complete\n");
  1478. }
  1479. static void xgbe_phy_rrc(struct xgbe_prv_data *pdata)
  1480. {
  1481. /* Receiver Reset Cycle */
  1482. xgbe_phy_perform_ratechange(pdata, 5, 0);
  1483. netif_dbg(pdata, link, pdata->netdev, "receiver reset complete\n");
  1484. }
  1485. static void xgbe_phy_power_off(struct xgbe_prv_data *pdata)
  1486. {
  1487. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1488. /* Power off */
  1489. xgbe_phy_perform_ratechange(pdata, 0, 0);
  1490. phy_data->cur_mode = XGBE_MODE_UNKNOWN;
  1491. netif_dbg(pdata, link, pdata->netdev, "phy powered off\n");
  1492. }
  1493. static void xgbe_phy_sfi_mode(struct xgbe_prv_data *pdata)
  1494. {
  1495. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1496. xgbe_phy_set_redrv_mode(pdata);
  1497. /* 10G/SFI */
  1498. if (phy_data->sfp_cable != XGBE_SFP_CABLE_PASSIVE) {
  1499. xgbe_phy_perform_ratechange(pdata, 3, 0);
  1500. } else {
  1501. if (phy_data->sfp_cable_len <= 1)
  1502. xgbe_phy_perform_ratechange(pdata, 3, 1);
  1503. else if (phy_data->sfp_cable_len <= 3)
  1504. xgbe_phy_perform_ratechange(pdata, 3, 2);
  1505. else
  1506. xgbe_phy_perform_ratechange(pdata, 3, 3);
  1507. }
  1508. phy_data->cur_mode = XGBE_MODE_SFI;
  1509. netif_dbg(pdata, link, pdata->netdev, "10GbE SFI mode set\n");
  1510. }
  1511. static void xgbe_phy_x_mode(struct xgbe_prv_data *pdata)
  1512. {
  1513. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1514. xgbe_phy_set_redrv_mode(pdata);
  1515. /* 1G/X */
  1516. xgbe_phy_perform_ratechange(pdata, 1, 3);
  1517. phy_data->cur_mode = XGBE_MODE_X;
  1518. netif_dbg(pdata, link, pdata->netdev, "1GbE X mode set\n");
  1519. }
  1520. static void xgbe_phy_sgmii_1000_mode(struct xgbe_prv_data *pdata)
  1521. {
  1522. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1523. xgbe_phy_set_redrv_mode(pdata);
  1524. /* 1G/SGMII */
  1525. xgbe_phy_perform_ratechange(pdata, 1, 2);
  1526. phy_data->cur_mode = XGBE_MODE_SGMII_1000;
  1527. netif_dbg(pdata, link, pdata->netdev, "1GbE SGMII mode set\n");
  1528. }
  1529. static void xgbe_phy_sgmii_100_mode(struct xgbe_prv_data *pdata)
  1530. {
  1531. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1532. xgbe_phy_set_redrv_mode(pdata);
  1533. /* 100M/SGMII */
  1534. xgbe_phy_perform_ratechange(pdata, 1, 1);
  1535. phy_data->cur_mode = XGBE_MODE_SGMII_100;
  1536. netif_dbg(pdata, link, pdata->netdev, "100MbE SGMII mode set\n");
  1537. }
  1538. static void xgbe_phy_kr_mode(struct xgbe_prv_data *pdata)
  1539. {
  1540. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1541. xgbe_phy_set_redrv_mode(pdata);
  1542. /* 10G/KR */
  1543. xgbe_phy_perform_ratechange(pdata, 4, 0);
  1544. phy_data->cur_mode = XGBE_MODE_KR;
  1545. netif_dbg(pdata, link, pdata->netdev, "10GbE KR mode set\n");
  1546. }
  1547. static void xgbe_phy_kx_2500_mode(struct xgbe_prv_data *pdata)
  1548. {
  1549. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1550. xgbe_phy_set_redrv_mode(pdata);
  1551. /* 2.5G/KX */
  1552. xgbe_phy_perform_ratechange(pdata, 2, 0);
  1553. phy_data->cur_mode = XGBE_MODE_KX_2500;
  1554. netif_dbg(pdata, link, pdata->netdev, "2.5GbE KX mode set\n");
  1555. }
  1556. static void xgbe_phy_kx_1000_mode(struct xgbe_prv_data *pdata)
  1557. {
  1558. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1559. xgbe_phy_set_redrv_mode(pdata);
  1560. /* 1G/KX */
  1561. xgbe_phy_perform_ratechange(pdata, 1, 3);
  1562. phy_data->cur_mode = XGBE_MODE_KX_1000;
  1563. netif_dbg(pdata, link, pdata->netdev, "1GbE KX mode set\n");
  1564. }
  1565. static enum xgbe_mode xgbe_phy_cur_mode(struct xgbe_prv_data *pdata)
  1566. {
  1567. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1568. return phy_data->cur_mode;
  1569. }
  1570. static enum xgbe_mode xgbe_phy_switch_baset_mode(struct xgbe_prv_data *pdata)
  1571. {
  1572. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1573. /* No switching if not 10GBase-T */
  1574. if (phy_data->port_mode != XGBE_PORT_MODE_10GBASE_T)
  1575. return xgbe_phy_cur_mode(pdata);
  1576. switch (xgbe_phy_cur_mode(pdata)) {
  1577. case XGBE_MODE_SGMII_100:
  1578. case XGBE_MODE_SGMII_1000:
  1579. return XGBE_MODE_KR;
  1580. case XGBE_MODE_KR:
  1581. default:
  1582. return XGBE_MODE_SGMII_1000;
  1583. }
  1584. }
  1585. static enum xgbe_mode xgbe_phy_switch_bp_2500_mode(struct xgbe_prv_data *pdata)
  1586. {
  1587. return XGBE_MODE_KX_2500;
  1588. }
  1589. static enum xgbe_mode xgbe_phy_switch_bp_mode(struct xgbe_prv_data *pdata)
  1590. {
  1591. /* If we are in KR switch to KX, and vice-versa */
  1592. switch (xgbe_phy_cur_mode(pdata)) {
  1593. case XGBE_MODE_KX_1000:
  1594. return XGBE_MODE_KR;
  1595. case XGBE_MODE_KR:
  1596. default:
  1597. return XGBE_MODE_KX_1000;
  1598. }
  1599. }
  1600. static enum xgbe_mode xgbe_phy_switch_mode(struct xgbe_prv_data *pdata)
  1601. {
  1602. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1603. switch (phy_data->port_mode) {
  1604. case XGBE_PORT_MODE_BACKPLANE:
  1605. return xgbe_phy_switch_bp_mode(pdata);
  1606. case XGBE_PORT_MODE_BACKPLANE_2500:
  1607. return xgbe_phy_switch_bp_2500_mode(pdata);
  1608. case XGBE_PORT_MODE_1000BASE_T:
  1609. case XGBE_PORT_MODE_NBASE_T:
  1610. case XGBE_PORT_MODE_10GBASE_T:
  1611. return xgbe_phy_switch_baset_mode(pdata);
  1612. case XGBE_PORT_MODE_1000BASE_X:
  1613. case XGBE_PORT_MODE_10GBASE_R:
  1614. case XGBE_PORT_MODE_SFP:
  1615. /* No switching, so just return current mode */
  1616. return xgbe_phy_cur_mode(pdata);
  1617. default:
  1618. return XGBE_MODE_UNKNOWN;
  1619. }
  1620. }
  1621. static enum xgbe_mode xgbe_phy_get_basex_mode(struct xgbe_phy_data *phy_data,
  1622. int speed)
  1623. {
  1624. switch (speed) {
  1625. case SPEED_1000:
  1626. return XGBE_MODE_X;
  1627. case SPEED_10000:
  1628. return XGBE_MODE_KR;
  1629. default:
  1630. return XGBE_MODE_UNKNOWN;
  1631. }
  1632. }
  1633. static enum xgbe_mode xgbe_phy_get_baset_mode(struct xgbe_phy_data *phy_data,
  1634. int speed)
  1635. {
  1636. switch (speed) {
  1637. case SPEED_100:
  1638. return XGBE_MODE_SGMII_100;
  1639. case SPEED_1000:
  1640. return XGBE_MODE_SGMII_1000;
  1641. case SPEED_2500:
  1642. return XGBE_MODE_KX_2500;
  1643. case SPEED_10000:
  1644. return XGBE_MODE_KR;
  1645. default:
  1646. return XGBE_MODE_UNKNOWN;
  1647. }
  1648. }
  1649. static enum xgbe_mode xgbe_phy_get_sfp_mode(struct xgbe_phy_data *phy_data,
  1650. int speed)
  1651. {
  1652. switch (speed) {
  1653. case SPEED_100:
  1654. return XGBE_MODE_SGMII_100;
  1655. case SPEED_1000:
  1656. if (phy_data->sfp_base == XGBE_SFP_BASE_1000_T)
  1657. return XGBE_MODE_SGMII_1000;
  1658. else
  1659. return XGBE_MODE_X;
  1660. case SPEED_10000:
  1661. case SPEED_UNKNOWN:
  1662. return XGBE_MODE_SFI;
  1663. default:
  1664. return XGBE_MODE_UNKNOWN;
  1665. }
  1666. }
  1667. static enum xgbe_mode xgbe_phy_get_bp_2500_mode(int speed)
  1668. {
  1669. switch (speed) {
  1670. case SPEED_2500:
  1671. return XGBE_MODE_KX_2500;
  1672. default:
  1673. return XGBE_MODE_UNKNOWN;
  1674. }
  1675. }
  1676. static enum xgbe_mode xgbe_phy_get_bp_mode(int speed)
  1677. {
  1678. switch (speed) {
  1679. case SPEED_1000:
  1680. return XGBE_MODE_KX_1000;
  1681. case SPEED_10000:
  1682. return XGBE_MODE_KR;
  1683. default:
  1684. return XGBE_MODE_UNKNOWN;
  1685. }
  1686. }
  1687. static enum xgbe_mode xgbe_phy_get_mode(struct xgbe_prv_data *pdata,
  1688. int speed)
  1689. {
  1690. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1691. switch (phy_data->port_mode) {
  1692. case XGBE_PORT_MODE_BACKPLANE:
  1693. return xgbe_phy_get_bp_mode(speed);
  1694. case XGBE_PORT_MODE_BACKPLANE_2500:
  1695. return xgbe_phy_get_bp_2500_mode(speed);
  1696. case XGBE_PORT_MODE_1000BASE_T:
  1697. case XGBE_PORT_MODE_NBASE_T:
  1698. case XGBE_PORT_MODE_10GBASE_T:
  1699. return xgbe_phy_get_baset_mode(phy_data, speed);
  1700. case XGBE_PORT_MODE_1000BASE_X:
  1701. case XGBE_PORT_MODE_10GBASE_R:
  1702. return xgbe_phy_get_basex_mode(phy_data, speed);
  1703. case XGBE_PORT_MODE_SFP:
  1704. return xgbe_phy_get_sfp_mode(phy_data, speed);
  1705. default:
  1706. return XGBE_MODE_UNKNOWN;
  1707. }
  1708. }
  1709. static void xgbe_phy_set_mode(struct xgbe_prv_data *pdata, enum xgbe_mode mode)
  1710. {
  1711. switch (mode) {
  1712. case XGBE_MODE_KX_1000:
  1713. xgbe_phy_kx_1000_mode(pdata);
  1714. break;
  1715. case XGBE_MODE_KX_2500:
  1716. xgbe_phy_kx_2500_mode(pdata);
  1717. break;
  1718. case XGBE_MODE_KR:
  1719. xgbe_phy_kr_mode(pdata);
  1720. break;
  1721. case XGBE_MODE_SGMII_100:
  1722. xgbe_phy_sgmii_100_mode(pdata);
  1723. break;
  1724. case XGBE_MODE_SGMII_1000:
  1725. xgbe_phy_sgmii_1000_mode(pdata);
  1726. break;
  1727. case XGBE_MODE_X:
  1728. xgbe_phy_x_mode(pdata);
  1729. break;
  1730. case XGBE_MODE_SFI:
  1731. xgbe_phy_sfi_mode(pdata);
  1732. break;
  1733. default:
  1734. break;
  1735. }
  1736. }
  1737. static bool xgbe_phy_check_mode(struct xgbe_prv_data *pdata,
  1738. enum xgbe_mode mode, bool advert)
  1739. {
  1740. if (pdata->phy.autoneg == AUTONEG_ENABLE) {
  1741. return advert;
  1742. } else {
  1743. enum xgbe_mode cur_mode;
  1744. cur_mode = xgbe_phy_get_mode(pdata, pdata->phy.speed);
  1745. if (cur_mode == mode)
  1746. return true;
  1747. }
  1748. return false;
  1749. }
  1750. static bool xgbe_phy_use_basex_mode(struct xgbe_prv_data *pdata,
  1751. enum xgbe_mode mode)
  1752. {
  1753. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  1754. switch (mode) {
  1755. case XGBE_MODE_X:
  1756. return xgbe_phy_check_mode(pdata, mode,
  1757. XGBE_ADV(lks, 1000baseX_Full));
  1758. case XGBE_MODE_KR:
  1759. return xgbe_phy_check_mode(pdata, mode,
  1760. XGBE_ADV(lks, 10000baseKR_Full));
  1761. default:
  1762. return false;
  1763. }
  1764. }
  1765. static bool xgbe_phy_use_baset_mode(struct xgbe_prv_data *pdata,
  1766. enum xgbe_mode mode)
  1767. {
  1768. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  1769. switch (mode) {
  1770. case XGBE_MODE_SGMII_100:
  1771. return xgbe_phy_check_mode(pdata, mode,
  1772. XGBE_ADV(lks, 100baseT_Full));
  1773. case XGBE_MODE_SGMII_1000:
  1774. return xgbe_phy_check_mode(pdata, mode,
  1775. XGBE_ADV(lks, 1000baseT_Full));
  1776. case XGBE_MODE_KX_2500:
  1777. return xgbe_phy_check_mode(pdata, mode,
  1778. XGBE_ADV(lks, 2500baseT_Full));
  1779. case XGBE_MODE_KR:
  1780. return xgbe_phy_check_mode(pdata, mode,
  1781. XGBE_ADV(lks, 10000baseT_Full));
  1782. default:
  1783. return false;
  1784. }
  1785. }
  1786. static bool xgbe_phy_use_sfp_mode(struct xgbe_prv_data *pdata,
  1787. enum xgbe_mode mode)
  1788. {
  1789. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  1790. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1791. switch (mode) {
  1792. case XGBE_MODE_X:
  1793. if (phy_data->sfp_base == XGBE_SFP_BASE_1000_T)
  1794. return false;
  1795. return xgbe_phy_check_mode(pdata, mode,
  1796. XGBE_ADV(lks, 1000baseX_Full));
  1797. case XGBE_MODE_SGMII_100:
  1798. if (phy_data->sfp_base != XGBE_SFP_BASE_1000_T)
  1799. return false;
  1800. return xgbe_phy_check_mode(pdata, mode,
  1801. XGBE_ADV(lks, 100baseT_Full));
  1802. case XGBE_MODE_SGMII_1000:
  1803. if (phy_data->sfp_base != XGBE_SFP_BASE_1000_T)
  1804. return false;
  1805. return xgbe_phy_check_mode(pdata, mode,
  1806. XGBE_ADV(lks, 1000baseT_Full));
  1807. case XGBE_MODE_SFI:
  1808. if (phy_data->sfp_mod_absent)
  1809. return true;
  1810. return xgbe_phy_check_mode(pdata, mode,
  1811. XGBE_ADV(lks, 10000baseSR_Full) ||
  1812. XGBE_ADV(lks, 10000baseLR_Full) ||
  1813. XGBE_ADV(lks, 10000baseLRM_Full) ||
  1814. XGBE_ADV(lks, 10000baseER_Full) ||
  1815. XGBE_ADV(lks, 10000baseCR_Full));
  1816. default:
  1817. return false;
  1818. }
  1819. }
  1820. static bool xgbe_phy_use_bp_2500_mode(struct xgbe_prv_data *pdata,
  1821. enum xgbe_mode mode)
  1822. {
  1823. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  1824. switch (mode) {
  1825. case XGBE_MODE_KX_2500:
  1826. return xgbe_phy_check_mode(pdata, mode,
  1827. XGBE_ADV(lks, 2500baseX_Full));
  1828. default:
  1829. return false;
  1830. }
  1831. }
  1832. static bool xgbe_phy_use_bp_mode(struct xgbe_prv_data *pdata,
  1833. enum xgbe_mode mode)
  1834. {
  1835. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  1836. switch (mode) {
  1837. case XGBE_MODE_KX_1000:
  1838. return xgbe_phy_check_mode(pdata, mode,
  1839. XGBE_ADV(lks, 1000baseKX_Full));
  1840. case XGBE_MODE_KR:
  1841. return xgbe_phy_check_mode(pdata, mode,
  1842. XGBE_ADV(lks, 10000baseKR_Full));
  1843. default:
  1844. return false;
  1845. }
  1846. }
  1847. static bool xgbe_phy_use_mode(struct xgbe_prv_data *pdata, enum xgbe_mode mode)
  1848. {
  1849. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1850. switch (phy_data->port_mode) {
  1851. case XGBE_PORT_MODE_BACKPLANE:
  1852. return xgbe_phy_use_bp_mode(pdata, mode);
  1853. case XGBE_PORT_MODE_BACKPLANE_2500:
  1854. return xgbe_phy_use_bp_2500_mode(pdata, mode);
  1855. case XGBE_PORT_MODE_1000BASE_T:
  1856. case XGBE_PORT_MODE_NBASE_T:
  1857. case XGBE_PORT_MODE_10GBASE_T:
  1858. return xgbe_phy_use_baset_mode(pdata, mode);
  1859. case XGBE_PORT_MODE_1000BASE_X:
  1860. case XGBE_PORT_MODE_10GBASE_R:
  1861. return xgbe_phy_use_basex_mode(pdata, mode);
  1862. case XGBE_PORT_MODE_SFP:
  1863. return xgbe_phy_use_sfp_mode(pdata, mode);
  1864. default:
  1865. return false;
  1866. }
  1867. }
  1868. static bool xgbe_phy_valid_speed_basex_mode(struct xgbe_phy_data *phy_data,
  1869. int speed)
  1870. {
  1871. switch (speed) {
  1872. case SPEED_1000:
  1873. return (phy_data->port_mode == XGBE_PORT_MODE_1000BASE_X);
  1874. case SPEED_10000:
  1875. return (phy_data->port_mode == XGBE_PORT_MODE_10GBASE_R);
  1876. default:
  1877. return false;
  1878. }
  1879. }
  1880. static bool xgbe_phy_valid_speed_baset_mode(struct xgbe_phy_data *phy_data,
  1881. int speed)
  1882. {
  1883. switch (speed) {
  1884. case SPEED_100:
  1885. case SPEED_1000:
  1886. return true;
  1887. case SPEED_2500:
  1888. return (phy_data->port_mode == XGBE_PORT_MODE_NBASE_T);
  1889. case SPEED_10000:
  1890. return (phy_data->port_mode == XGBE_PORT_MODE_10GBASE_T);
  1891. default:
  1892. return false;
  1893. }
  1894. }
  1895. static bool xgbe_phy_valid_speed_sfp_mode(struct xgbe_phy_data *phy_data,
  1896. int speed)
  1897. {
  1898. switch (speed) {
  1899. case SPEED_100:
  1900. return (phy_data->sfp_speed == XGBE_SFP_SPEED_100_1000);
  1901. case SPEED_1000:
  1902. return ((phy_data->sfp_speed == XGBE_SFP_SPEED_100_1000) ||
  1903. (phy_data->sfp_speed == XGBE_SFP_SPEED_1000));
  1904. case SPEED_10000:
  1905. return (phy_data->sfp_speed == XGBE_SFP_SPEED_10000);
  1906. default:
  1907. return false;
  1908. }
  1909. }
  1910. static bool xgbe_phy_valid_speed_bp_2500_mode(int speed)
  1911. {
  1912. switch (speed) {
  1913. case SPEED_2500:
  1914. return true;
  1915. default:
  1916. return false;
  1917. }
  1918. }
  1919. static bool xgbe_phy_valid_speed_bp_mode(int speed)
  1920. {
  1921. switch (speed) {
  1922. case SPEED_1000:
  1923. case SPEED_10000:
  1924. return true;
  1925. default:
  1926. return false;
  1927. }
  1928. }
  1929. static bool xgbe_phy_valid_speed(struct xgbe_prv_data *pdata, int speed)
  1930. {
  1931. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1932. switch (phy_data->port_mode) {
  1933. case XGBE_PORT_MODE_BACKPLANE:
  1934. return xgbe_phy_valid_speed_bp_mode(speed);
  1935. case XGBE_PORT_MODE_BACKPLANE_2500:
  1936. return xgbe_phy_valid_speed_bp_2500_mode(speed);
  1937. case XGBE_PORT_MODE_1000BASE_T:
  1938. case XGBE_PORT_MODE_NBASE_T:
  1939. case XGBE_PORT_MODE_10GBASE_T:
  1940. return xgbe_phy_valid_speed_baset_mode(phy_data, speed);
  1941. case XGBE_PORT_MODE_1000BASE_X:
  1942. case XGBE_PORT_MODE_10GBASE_R:
  1943. return xgbe_phy_valid_speed_basex_mode(phy_data, speed);
  1944. case XGBE_PORT_MODE_SFP:
  1945. return xgbe_phy_valid_speed_sfp_mode(phy_data, speed);
  1946. default:
  1947. return false;
  1948. }
  1949. }
  1950. static int xgbe_phy_link_status(struct xgbe_prv_data *pdata, int *an_restart)
  1951. {
  1952. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1953. unsigned int reg;
  1954. int ret;
  1955. *an_restart = 0;
  1956. if (phy_data->port_mode == XGBE_PORT_MODE_SFP) {
  1957. /* Check SFP signals */
  1958. xgbe_phy_sfp_detect(pdata);
  1959. if (phy_data->sfp_changed) {
  1960. *an_restart = 1;
  1961. return 0;
  1962. }
  1963. if (phy_data->sfp_mod_absent || phy_data->sfp_rx_los)
  1964. return 0;
  1965. }
  1966. if (phy_data->phydev) {
  1967. /* Check external PHY */
  1968. ret = phy_read_status(phy_data->phydev);
  1969. if (ret < 0)
  1970. return 0;
  1971. if ((pdata->phy.autoneg == AUTONEG_ENABLE) &&
  1972. !phy_aneg_done(phy_data->phydev))
  1973. return 0;
  1974. if (!phy_data->phydev->link)
  1975. return 0;
  1976. }
  1977. /* Link status is latched low, so read once to clear
  1978. * and then read again to get current state
  1979. */
  1980. reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_STAT1);
  1981. reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_STAT1);
  1982. if (reg & MDIO_STAT1_LSTATUS)
  1983. return 1;
  1984. /* No link, attempt a receiver reset cycle */
  1985. if (phy_data->rrc_count++) {
  1986. phy_data->rrc_count = 0;
  1987. xgbe_phy_rrc(pdata);
  1988. }
  1989. return 0;
  1990. }
  1991. static void xgbe_phy_sfp_gpio_setup(struct xgbe_prv_data *pdata)
  1992. {
  1993. struct xgbe_phy_data *phy_data = pdata->phy_data;
  1994. unsigned int reg;
  1995. reg = XP_IOREAD(pdata, XP_PROP_3);
  1996. phy_data->sfp_gpio_address = XGBE_GPIO_ADDRESS_PCA9555 +
  1997. XP_GET_BITS(reg, XP_PROP_3, GPIO_ADDR);
  1998. phy_data->sfp_gpio_mask = XP_GET_BITS(reg, XP_PROP_3, GPIO_MASK);
  1999. phy_data->sfp_gpio_rx_los = XP_GET_BITS(reg, XP_PROP_3,
  2000. GPIO_RX_LOS);
  2001. phy_data->sfp_gpio_tx_fault = XP_GET_BITS(reg, XP_PROP_3,
  2002. GPIO_TX_FAULT);
  2003. phy_data->sfp_gpio_mod_absent = XP_GET_BITS(reg, XP_PROP_3,
  2004. GPIO_MOD_ABS);
  2005. phy_data->sfp_gpio_rate_select = XP_GET_BITS(reg, XP_PROP_3,
  2006. GPIO_RATE_SELECT);
  2007. if (netif_msg_probe(pdata)) {
  2008. dev_dbg(pdata->dev, "SFP: gpio_address=%#x\n",
  2009. phy_data->sfp_gpio_address);
  2010. dev_dbg(pdata->dev, "SFP: gpio_mask=%#x\n",
  2011. phy_data->sfp_gpio_mask);
  2012. dev_dbg(pdata->dev, "SFP: gpio_rx_los=%u\n",
  2013. phy_data->sfp_gpio_rx_los);
  2014. dev_dbg(pdata->dev, "SFP: gpio_tx_fault=%u\n",
  2015. phy_data->sfp_gpio_tx_fault);
  2016. dev_dbg(pdata->dev, "SFP: gpio_mod_absent=%u\n",
  2017. phy_data->sfp_gpio_mod_absent);
  2018. dev_dbg(pdata->dev, "SFP: gpio_rate_select=%u\n",
  2019. phy_data->sfp_gpio_rate_select);
  2020. }
  2021. }
  2022. static void xgbe_phy_sfp_comm_setup(struct xgbe_prv_data *pdata)
  2023. {
  2024. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2025. unsigned int reg, mux_addr_hi, mux_addr_lo;
  2026. reg = XP_IOREAD(pdata, XP_PROP_4);
  2027. mux_addr_hi = XP_GET_BITS(reg, XP_PROP_4, MUX_ADDR_HI);
  2028. mux_addr_lo = XP_GET_BITS(reg, XP_PROP_4, MUX_ADDR_LO);
  2029. if (mux_addr_lo == XGBE_SFP_DIRECT)
  2030. return;
  2031. phy_data->sfp_comm = XGBE_SFP_COMM_PCA9545;
  2032. phy_data->sfp_mux_address = (mux_addr_hi << 2) + mux_addr_lo;
  2033. phy_data->sfp_mux_channel = XP_GET_BITS(reg, XP_PROP_4, MUX_CHAN);
  2034. if (netif_msg_probe(pdata)) {
  2035. dev_dbg(pdata->dev, "SFP: mux_address=%#x\n",
  2036. phy_data->sfp_mux_address);
  2037. dev_dbg(pdata->dev, "SFP: mux_channel=%u\n",
  2038. phy_data->sfp_mux_channel);
  2039. }
  2040. }
  2041. static void xgbe_phy_sfp_setup(struct xgbe_prv_data *pdata)
  2042. {
  2043. xgbe_phy_sfp_comm_setup(pdata);
  2044. xgbe_phy_sfp_gpio_setup(pdata);
  2045. }
  2046. static int xgbe_phy_int_mdio_reset(struct xgbe_prv_data *pdata)
  2047. {
  2048. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2049. unsigned int ret;
  2050. ret = pdata->hw_if.set_gpio(pdata, phy_data->mdio_reset_gpio);
  2051. if (ret)
  2052. return ret;
  2053. ret = pdata->hw_if.clr_gpio(pdata, phy_data->mdio_reset_gpio);
  2054. return ret;
  2055. }
  2056. static int xgbe_phy_i2c_mdio_reset(struct xgbe_prv_data *pdata)
  2057. {
  2058. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2059. u8 gpio_reg, gpio_ports[2], gpio_data[3];
  2060. int ret;
  2061. /* Read the output port registers */
  2062. gpio_reg = 2;
  2063. ret = xgbe_phy_i2c_read(pdata, phy_data->mdio_reset_addr,
  2064. &gpio_reg, sizeof(gpio_reg),
  2065. gpio_ports, sizeof(gpio_ports));
  2066. if (ret)
  2067. return ret;
  2068. /* Prepare to write the GPIO data */
  2069. gpio_data[0] = 2;
  2070. gpio_data[1] = gpio_ports[0];
  2071. gpio_data[2] = gpio_ports[1];
  2072. /* Set the GPIO pin */
  2073. if (phy_data->mdio_reset_gpio < 8)
  2074. gpio_data[1] |= (1 << (phy_data->mdio_reset_gpio % 8));
  2075. else
  2076. gpio_data[2] |= (1 << (phy_data->mdio_reset_gpio % 8));
  2077. /* Write the output port registers */
  2078. ret = xgbe_phy_i2c_write(pdata, phy_data->mdio_reset_addr,
  2079. gpio_data, sizeof(gpio_data));
  2080. if (ret)
  2081. return ret;
  2082. /* Clear the GPIO pin */
  2083. if (phy_data->mdio_reset_gpio < 8)
  2084. gpio_data[1] &= ~(1 << (phy_data->mdio_reset_gpio % 8));
  2085. else
  2086. gpio_data[2] &= ~(1 << (phy_data->mdio_reset_gpio % 8));
  2087. /* Write the output port registers */
  2088. ret = xgbe_phy_i2c_write(pdata, phy_data->mdio_reset_addr,
  2089. gpio_data, sizeof(gpio_data));
  2090. return ret;
  2091. }
  2092. static int xgbe_phy_mdio_reset(struct xgbe_prv_data *pdata)
  2093. {
  2094. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2095. int ret;
  2096. if (phy_data->conn_type != XGBE_CONN_TYPE_MDIO)
  2097. return 0;
  2098. ret = xgbe_phy_get_comm_ownership(pdata);
  2099. if (ret)
  2100. return ret;
  2101. if (phy_data->mdio_reset == XGBE_MDIO_RESET_I2C_GPIO)
  2102. ret = xgbe_phy_i2c_mdio_reset(pdata);
  2103. else if (phy_data->mdio_reset == XGBE_MDIO_RESET_INT_GPIO)
  2104. ret = xgbe_phy_int_mdio_reset(pdata);
  2105. xgbe_phy_put_comm_ownership(pdata);
  2106. return ret;
  2107. }
  2108. static bool xgbe_phy_redrv_error(struct xgbe_phy_data *phy_data)
  2109. {
  2110. if (!phy_data->redrv)
  2111. return false;
  2112. if (phy_data->redrv_if >= XGBE_PHY_REDRV_IF_MAX)
  2113. return true;
  2114. switch (phy_data->redrv_model) {
  2115. case XGBE_PHY_REDRV_MODEL_4223:
  2116. if (phy_data->redrv_lane > 3)
  2117. return true;
  2118. break;
  2119. case XGBE_PHY_REDRV_MODEL_4227:
  2120. if (phy_data->redrv_lane > 1)
  2121. return true;
  2122. break;
  2123. default:
  2124. return true;
  2125. }
  2126. return false;
  2127. }
  2128. static int xgbe_phy_mdio_reset_setup(struct xgbe_prv_data *pdata)
  2129. {
  2130. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2131. unsigned int reg;
  2132. if (phy_data->conn_type != XGBE_CONN_TYPE_MDIO)
  2133. return 0;
  2134. reg = XP_IOREAD(pdata, XP_PROP_3);
  2135. phy_data->mdio_reset = XP_GET_BITS(reg, XP_PROP_3, MDIO_RESET);
  2136. switch (phy_data->mdio_reset) {
  2137. case XGBE_MDIO_RESET_NONE:
  2138. case XGBE_MDIO_RESET_I2C_GPIO:
  2139. case XGBE_MDIO_RESET_INT_GPIO:
  2140. break;
  2141. default:
  2142. dev_err(pdata->dev, "unsupported MDIO reset (%#x)\n",
  2143. phy_data->mdio_reset);
  2144. return -EINVAL;
  2145. }
  2146. if (phy_data->mdio_reset == XGBE_MDIO_RESET_I2C_GPIO) {
  2147. phy_data->mdio_reset_addr = XGBE_GPIO_ADDRESS_PCA9555 +
  2148. XP_GET_BITS(reg, XP_PROP_3,
  2149. MDIO_RESET_I2C_ADDR);
  2150. phy_data->mdio_reset_gpio = XP_GET_BITS(reg, XP_PROP_3,
  2151. MDIO_RESET_I2C_GPIO);
  2152. } else if (phy_data->mdio_reset == XGBE_MDIO_RESET_INT_GPIO) {
  2153. phy_data->mdio_reset_gpio = XP_GET_BITS(reg, XP_PROP_3,
  2154. MDIO_RESET_INT_GPIO);
  2155. }
  2156. return 0;
  2157. }
  2158. static bool xgbe_phy_port_mode_mismatch(struct xgbe_prv_data *pdata)
  2159. {
  2160. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2161. switch (phy_data->port_mode) {
  2162. case XGBE_PORT_MODE_BACKPLANE:
  2163. if ((phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) ||
  2164. (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000))
  2165. return false;
  2166. break;
  2167. case XGBE_PORT_MODE_BACKPLANE_2500:
  2168. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_2500)
  2169. return false;
  2170. break;
  2171. case XGBE_PORT_MODE_1000BASE_T:
  2172. if ((phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) ||
  2173. (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000))
  2174. return false;
  2175. break;
  2176. case XGBE_PORT_MODE_1000BASE_X:
  2177. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000)
  2178. return false;
  2179. break;
  2180. case XGBE_PORT_MODE_NBASE_T:
  2181. if ((phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) ||
  2182. (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) ||
  2183. (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_2500))
  2184. return false;
  2185. break;
  2186. case XGBE_PORT_MODE_10GBASE_T:
  2187. if ((phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) ||
  2188. (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) ||
  2189. (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000))
  2190. return false;
  2191. break;
  2192. case XGBE_PORT_MODE_10GBASE_R:
  2193. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000)
  2194. return false;
  2195. break;
  2196. case XGBE_PORT_MODE_SFP:
  2197. if ((phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) ||
  2198. (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) ||
  2199. (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000))
  2200. return false;
  2201. break;
  2202. default:
  2203. break;
  2204. }
  2205. return true;
  2206. }
  2207. static bool xgbe_phy_conn_type_mismatch(struct xgbe_prv_data *pdata)
  2208. {
  2209. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2210. switch (phy_data->port_mode) {
  2211. case XGBE_PORT_MODE_BACKPLANE:
  2212. case XGBE_PORT_MODE_BACKPLANE_2500:
  2213. if (phy_data->conn_type == XGBE_CONN_TYPE_BACKPLANE)
  2214. return false;
  2215. break;
  2216. case XGBE_PORT_MODE_1000BASE_T:
  2217. case XGBE_PORT_MODE_1000BASE_X:
  2218. case XGBE_PORT_MODE_NBASE_T:
  2219. case XGBE_PORT_MODE_10GBASE_T:
  2220. case XGBE_PORT_MODE_10GBASE_R:
  2221. if (phy_data->conn_type == XGBE_CONN_TYPE_MDIO)
  2222. return false;
  2223. break;
  2224. case XGBE_PORT_MODE_SFP:
  2225. if (phy_data->conn_type == XGBE_CONN_TYPE_SFP)
  2226. return false;
  2227. break;
  2228. default:
  2229. break;
  2230. }
  2231. return true;
  2232. }
  2233. static bool xgbe_phy_port_enabled(struct xgbe_prv_data *pdata)
  2234. {
  2235. unsigned int reg;
  2236. reg = XP_IOREAD(pdata, XP_PROP_0);
  2237. if (!XP_GET_BITS(reg, XP_PROP_0, PORT_SPEEDS))
  2238. return false;
  2239. if (!XP_GET_BITS(reg, XP_PROP_0, CONN_TYPE))
  2240. return false;
  2241. return true;
  2242. }
  2243. static void xgbe_phy_stop(struct xgbe_prv_data *pdata)
  2244. {
  2245. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2246. /* If we have an external PHY, free it */
  2247. xgbe_phy_free_phy_device(pdata);
  2248. /* Reset SFP data */
  2249. xgbe_phy_sfp_reset(phy_data);
  2250. xgbe_phy_sfp_mod_absent(pdata);
  2251. /* Power off the PHY */
  2252. xgbe_phy_power_off(pdata);
  2253. /* Stop the I2C controller */
  2254. pdata->i2c_if.i2c_stop(pdata);
  2255. }
  2256. static int xgbe_phy_start(struct xgbe_prv_data *pdata)
  2257. {
  2258. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2259. int ret;
  2260. /* Start the I2C controller */
  2261. ret = pdata->i2c_if.i2c_start(pdata);
  2262. if (ret)
  2263. return ret;
  2264. /* Set the proper MDIO mode for the re-driver */
  2265. if (phy_data->redrv && !phy_data->redrv_if) {
  2266. ret = pdata->hw_if.set_ext_mii_mode(pdata, phy_data->redrv_addr,
  2267. XGBE_MDIO_MODE_CL22);
  2268. if (ret) {
  2269. netdev_err(pdata->netdev,
  2270. "redriver mdio port not compatible (%u)\n",
  2271. phy_data->redrv_addr);
  2272. return ret;
  2273. }
  2274. }
  2275. /* Start in highest supported mode */
  2276. xgbe_phy_set_mode(pdata, phy_data->start_mode);
  2277. /* After starting the I2C controller, we can check for an SFP */
  2278. switch (phy_data->port_mode) {
  2279. case XGBE_PORT_MODE_SFP:
  2280. xgbe_phy_sfp_detect(pdata);
  2281. break;
  2282. default:
  2283. break;
  2284. }
  2285. /* If we have an external PHY, start it */
  2286. ret = xgbe_phy_find_phy_device(pdata);
  2287. if (ret)
  2288. goto err_i2c;
  2289. return 0;
  2290. err_i2c:
  2291. pdata->i2c_if.i2c_stop(pdata);
  2292. return ret;
  2293. }
  2294. static int xgbe_phy_reset(struct xgbe_prv_data *pdata)
  2295. {
  2296. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2297. enum xgbe_mode cur_mode;
  2298. int ret;
  2299. /* Reset by power cycling the PHY */
  2300. cur_mode = phy_data->cur_mode;
  2301. xgbe_phy_power_off(pdata);
  2302. xgbe_phy_set_mode(pdata, cur_mode);
  2303. if (!phy_data->phydev)
  2304. return 0;
  2305. /* Reset the external PHY */
  2306. ret = xgbe_phy_mdio_reset(pdata);
  2307. if (ret)
  2308. return ret;
  2309. return phy_init_hw(phy_data->phydev);
  2310. }
  2311. static void xgbe_phy_exit(struct xgbe_prv_data *pdata)
  2312. {
  2313. struct xgbe_phy_data *phy_data = pdata->phy_data;
  2314. /* Unregister for driving external PHYs */
  2315. mdiobus_unregister(phy_data->mii);
  2316. }
  2317. static int xgbe_phy_init(struct xgbe_prv_data *pdata)
  2318. {
  2319. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  2320. struct xgbe_phy_data *phy_data;
  2321. struct mii_bus *mii;
  2322. unsigned int reg;
  2323. int ret;
  2324. /* Check if enabled */
  2325. if (!xgbe_phy_port_enabled(pdata)) {
  2326. dev_info(pdata->dev, "device is not enabled\n");
  2327. return -ENODEV;
  2328. }
  2329. /* Initialize the I2C controller */
  2330. ret = pdata->i2c_if.i2c_init(pdata);
  2331. if (ret)
  2332. return ret;
  2333. phy_data = devm_kzalloc(pdata->dev, sizeof(*phy_data), GFP_KERNEL);
  2334. if (!phy_data)
  2335. return -ENOMEM;
  2336. pdata->phy_data = phy_data;
  2337. reg = XP_IOREAD(pdata, XP_PROP_0);
  2338. phy_data->port_mode = XP_GET_BITS(reg, XP_PROP_0, PORT_MODE);
  2339. phy_data->port_id = XP_GET_BITS(reg, XP_PROP_0, PORT_ID);
  2340. phy_data->port_speeds = XP_GET_BITS(reg, XP_PROP_0, PORT_SPEEDS);
  2341. phy_data->conn_type = XP_GET_BITS(reg, XP_PROP_0, CONN_TYPE);
  2342. phy_data->mdio_addr = XP_GET_BITS(reg, XP_PROP_0, MDIO_ADDR);
  2343. if (netif_msg_probe(pdata)) {
  2344. dev_dbg(pdata->dev, "port mode=%u\n", phy_data->port_mode);
  2345. dev_dbg(pdata->dev, "port id=%u\n", phy_data->port_id);
  2346. dev_dbg(pdata->dev, "port speeds=%#x\n", phy_data->port_speeds);
  2347. dev_dbg(pdata->dev, "conn type=%u\n", phy_data->conn_type);
  2348. dev_dbg(pdata->dev, "mdio addr=%u\n", phy_data->mdio_addr);
  2349. }
  2350. reg = XP_IOREAD(pdata, XP_PROP_4);
  2351. phy_data->redrv = XP_GET_BITS(reg, XP_PROP_4, REDRV_PRESENT);
  2352. phy_data->redrv_if = XP_GET_BITS(reg, XP_PROP_4, REDRV_IF);
  2353. phy_data->redrv_addr = XP_GET_BITS(reg, XP_PROP_4, REDRV_ADDR);
  2354. phy_data->redrv_lane = XP_GET_BITS(reg, XP_PROP_4, REDRV_LANE);
  2355. phy_data->redrv_model = XP_GET_BITS(reg, XP_PROP_4, REDRV_MODEL);
  2356. if (phy_data->redrv && netif_msg_probe(pdata)) {
  2357. dev_dbg(pdata->dev, "redrv present\n");
  2358. dev_dbg(pdata->dev, "redrv i/f=%u\n", phy_data->redrv_if);
  2359. dev_dbg(pdata->dev, "redrv addr=%#x\n", phy_data->redrv_addr);
  2360. dev_dbg(pdata->dev, "redrv lane=%u\n", phy_data->redrv_lane);
  2361. dev_dbg(pdata->dev, "redrv model=%u\n", phy_data->redrv_model);
  2362. }
  2363. /* Validate the connection requested */
  2364. if (xgbe_phy_conn_type_mismatch(pdata)) {
  2365. dev_err(pdata->dev, "phy mode/connection mismatch (%#x/%#x)\n",
  2366. phy_data->port_mode, phy_data->conn_type);
  2367. return -EINVAL;
  2368. }
  2369. /* Validate the mode requested */
  2370. if (xgbe_phy_port_mode_mismatch(pdata)) {
  2371. dev_err(pdata->dev, "phy mode/speed mismatch (%#x/%#x)\n",
  2372. phy_data->port_mode, phy_data->port_speeds);
  2373. return -EINVAL;
  2374. }
  2375. /* Check for and validate MDIO reset support */
  2376. ret = xgbe_phy_mdio_reset_setup(pdata);
  2377. if (ret)
  2378. return ret;
  2379. /* Validate the re-driver information */
  2380. if (xgbe_phy_redrv_error(phy_data)) {
  2381. dev_err(pdata->dev, "phy re-driver settings error\n");
  2382. return -EINVAL;
  2383. }
  2384. pdata->kr_redrv = phy_data->redrv;
  2385. /* Indicate current mode is unknown */
  2386. phy_data->cur_mode = XGBE_MODE_UNKNOWN;
  2387. /* Initialize supported features */
  2388. XGBE_ZERO_SUP(lks);
  2389. switch (phy_data->port_mode) {
  2390. /* Backplane support */
  2391. case XGBE_PORT_MODE_BACKPLANE:
  2392. XGBE_SET_SUP(lks, Autoneg);
  2393. XGBE_SET_SUP(lks, Pause);
  2394. XGBE_SET_SUP(lks, Asym_Pause);
  2395. XGBE_SET_SUP(lks, Backplane);
  2396. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) {
  2397. XGBE_SET_SUP(lks, 1000baseKX_Full);
  2398. phy_data->start_mode = XGBE_MODE_KX_1000;
  2399. }
  2400. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000) {
  2401. XGBE_SET_SUP(lks, 10000baseKR_Full);
  2402. if (pdata->fec_ability & MDIO_PMA_10GBR_FECABLE_ABLE)
  2403. XGBE_SET_SUP(lks, 10000baseR_FEC);
  2404. phy_data->start_mode = XGBE_MODE_KR;
  2405. }
  2406. phy_data->phydev_mode = XGBE_MDIO_MODE_NONE;
  2407. break;
  2408. case XGBE_PORT_MODE_BACKPLANE_2500:
  2409. XGBE_SET_SUP(lks, Pause);
  2410. XGBE_SET_SUP(lks, Asym_Pause);
  2411. XGBE_SET_SUP(lks, Backplane);
  2412. XGBE_SET_SUP(lks, 2500baseX_Full);
  2413. phy_data->start_mode = XGBE_MODE_KX_2500;
  2414. phy_data->phydev_mode = XGBE_MDIO_MODE_NONE;
  2415. break;
  2416. /* MDIO 1GBase-T support */
  2417. case XGBE_PORT_MODE_1000BASE_T:
  2418. XGBE_SET_SUP(lks, Autoneg);
  2419. XGBE_SET_SUP(lks, Pause);
  2420. XGBE_SET_SUP(lks, Asym_Pause);
  2421. XGBE_SET_SUP(lks, TP);
  2422. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) {
  2423. XGBE_SET_SUP(lks, 100baseT_Full);
  2424. phy_data->start_mode = XGBE_MODE_SGMII_100;
  2425. }
  2426. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) {
  2427. XGBE_SET_SUP(lks, 1000baseT_Full);
  2428. phy_data->start_mode = XGBE_MODE_SGMII_1000;
  2429. }
  2430. phy_data->phydev_mode = XGBE_MDIO_MODE_CL22;
  2431. break;
  2432. /* MDIO Base-X support */
  2433. case XGBE_PORT_MODE_1000BASE_X:
  2434. XGBE_SET_SUP(lks, Autoneg);
  2435. XGBE_SET_SUP(lks, Pause);
  2436. XGBE_SET_SUP(lks, Asym_Pause);
  2437. XGBE_SET_SUP(lks, FIBRE);
  2438. XGBE_SET_SUP(lks, 1000baseX_Full);
  2439. phy_data->start_mode = XGBE_MODE_X;
  2440. phy_data->phydev_mode = XGBE_MDIO_MODE_CL22;
  2441. break;
  2442. /* MDIO NBase-T support */
  2443. case XGBE_PORT_MODE_NBASE_T:
  2444. XGBE_SET_SUP(lks, Autoneg);
  2445. XGBE_SET_SUP(lks, Pause);
  2446. XGBE_SET_SUP(lks, Asym_Pause);
  2447. XGBE_SET_SUP(lks, TP);
  2448. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) {
  2449. XGBE_SET_SUP(lks, 100baseT_Full);
  2450. phy_data->start_mode = XGBE_MODE_SGMII_100;
  2451. }
  2452. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) {
  2453. XGBE_SET_SUP(lks, 1000baseT_Full);
  2454. phy_data->start_mode = XGBE_MODE_SGMII_1000;
  2455. }
  2456. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_2500) {
  2457. XGBE_SET_SUP(lks, 2500baseT_Full);
  2458. phy_data->start_mode = XGBE_MODE_KX_2500;
  2459. }
  2460. phy_data->phydev_mode = XGBE_MDIO_MODE_CL45;
  2461. break;
  2462. /* 10GBase-T support */
  2463. case XGBE_PORT_MODE_10GBASE_T:
  2464. XGBE_SET_SUP(lks, Autoneg);
  2465. XGBE_SET_SUP(lks, Pause);
  2466. XGBE_SET_SUP(lks, Asym_Pause);
  2467. XGBE_SET_SUP(lks, TP);
  2468. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100) {
  2469. XGBE_SET_SUP(lks, 100baseT_Full);
  2470. phy_data->start_mode = XGBE_MODE_SGMII_100;
  2471. }
  2472. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000) {
  2473. XGBE_SET_SUP(lks, 1000baseT_Full);
  2474. phy_data->start_mode = XGBE_MODE_SGMII_1000;
  2475. }
  2476. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000) {
  2477. XGBE_SET_SUP(lks, 10000baseT_Full);
  2478. phy_data->start_mode = XGBE_MODE_KR;
  2479. }
  2480. phy_data->phydev_mode = XGBE_MDIO_MODE_CL45;
  2481. break;
  2482. /* 10GBase-R support */
  2483. case XGBE_PORT_MODE_10GBASE_R:
  2484. XGBE_SET_SUP(lks, Autoneg);
  2485. XGBE_SET_SUP(lks, Pause);
  2486. XGBE_SET_SUP(lks, Asym_Pause);
  2487. XGBE_SET_SUP(lks, FIBRE);
  2488. XGBE_SET_SUP(lks, 10000baseSR_Full);
  2489. XGBE_SET_SUP(lks, 10000baseLR_Full);
  2490. XGBE_SET_SUP(lks, 10000baseLRM_Full);
  2491. XGBE_SET_SUP(lks, 10000baseER_Full);
  2492. if (pdata->fec_ability & MDIO_PMA_10GBR_FECABLE_ABLE)
  2493. XGBE_SET_SUP(lks, 10000baseR_FEC);
  2494. phy_data->start_mode = XGBE_MODE_SFI;
  2495. phy_data->phydev_mode = XGBE_MDIO_MODE_NONE;
  2496. break;
  2497. /* SFP support */
  2498. case XGBE_PORT_MODE_SFP:
  2499. XGBE_SET_SUP(lks, Autoneg);
  2500. XGBE_SET_SUP(lks, Pause);
  2501. XGBE_SET_SUP(lks, Asym_Pause);
  2502. XGBE_SET_SUP(lks, TP);
  2503. XGBE_SET_SUP(lks, FIBRE);
  2504. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_100)
  2505. phy_data->start_mode = XGBE_MODE_SGMII_100;
  2506. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_1000)
  2507. phy_data->start_mode = XGBE_MODE_SGMII_1000;
  2508. if (phy_data->port_speeds & XGBE_PHY_PORT_SPEED_10000)
  2509. phy_data->start_mode = XGBE_MODE_SFI;
  2510. phy_data->phydev_mode = XGBE_MDIO_MODE_CL22;
  2511. xgbe_phy_sfp_setup(pdata);
  2512. break;
  2513. default:
  2514. return -EINVAL;
  2515. }
  2516. if (netif_msg_probe(pdata))
  2517. dev_dbg(pdata->dev, "phy supported=0x%*pb\n",
  2518. __ETHTOOL_LINK_MODE_MASK_NBITS,
  2519. lks->link_modes.supported);
  2520. if ((phy_data->conn_type & XGBE_CONN_TYPE_MDIO) &&
  2521. (phy_data->phydev_mode != XGBE_MDIO_MODE_NONE)) {
  2522. ret = pdata->hw_if.set_ext_mii_mode(pdata, phy_data->mdio_addr,
  2523. phy_data->phydev_mode);
  2524. if (ret) {
  2525. dev_err(pdata->dev,
  2526. "mdio port/clause not compatible (%d/%u)\n",
  2527. phy_data->mdio_addr, phy_data->phydev_mode);
  2528. return -EINVAL;
  2529. }
  2530. }
  2531. if (phy_data->redrv && !phy_data->redrv_if) {
  2532. ret = pdata->hw_if.set_ext_mii_mode(pdata, phy_data->redrv_addr,
  2533. XGBE_MDIO_MODE_CL22);
  2534. if (ret) {
  2535. dev_err(pdata->dev,
  2536. "redriver mdio port not compatible (%u)\n",
  2537. phy_data->redrv_addr);
  2538. return -EINVAL;
  2539. }
  2540. }
  2541. /* Register for driving external PHYs */
  2542. mii = devm_mdiobus_alloc(pdata->dev);
  2543. if (!mii) {
  2544. dev_err(pdata->dev, "mdiobus_alloc failed\n");
  2545. return -ENOMEM;
  2546. }
  2547. mii->priv = pdata;
  2548. mii->name = "amd-xgbe-mii";
  2549. mii->read = xgbe_phy_mii_read;
  2550. mii->write = xgbe_phy_mii_write;
  2551. mii->parent = pdata->dev;
  2552. mii->phy_mask = ~0;
  2553. snprintf(mii->id, sizeof(mii->id), "%s", dev_name(pdata->dev));
  2554. ret = mdiobus_register(mii);
  2555. if (ret) {
  2556. dev_err(pdata->dev, "mdiobus_register failed\n");
  2557. return ret;
  2558. }
  2559. phy_data->mii = mii;
  2560. return 0;
  2561. }
  2562. void xgbe_init_function_ptrs_phy_v2(struct xgbe_phy_if *phy_if)
  2563. {
  2564. struct xgbe_phy_impl_if *phy_impl = &phy_if->phy_impl;
  2565. phy_impl->init = xgbe_phy_init;
  2566. phy_impl->exit = xgbe_phy_exit;
  2567. phy_impl->reset = xgbe_phy_reset;
  2568. phy_impl->start = xgbe_phy_start;
  2569. phy_impl->stop = xgbe_phy_stop;
  2570. phy_impl->link_status = xgbe_phy_link_status;
  2571. phy_impl->valid_speed = xgbe_phy_valid_speed;
  2572. phy_impl->use_mode = xgbe_phy_use_mode;
  2573. phy_impl->set_mode = xgbe_phy_set_mode;
  2574. phy_impl->get_mode = xgbe_phy_get_mode;
  2575. phy_impl->switch_mode = xgbe_phy_switch_mode;
  2576. phy_impl->cur_mode = xgbe_phy_cur_mode;
  2577. phy_impl->an_mode = xgbe_phy_an_mode;
  2578. phy_impl->an_config = xgbe_phy_an_config;
  2579. phy_impl->an_advertising = xgbe_phy_an_advertising;
  2580. phy_impl->an_outcome = xgbe_phy_an_outcome;
  2581. }