xgbe-mdio.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628
  1. /*
  2. * AMD 10Gb Ethernet driver
  3. *
  4. * This file is available to you under your choice of the following two
  5. * licenses:
  6. *
  7. * License 1: GPLv2
  8. *
  9. * Copyright (c) 2014-2016 Advanced Micro Devices, Inc.
  10. *
  11. * This file is free software; you may copy, redistribute and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation, either version 2 of the License, or (at
  14. * your option) any later version.
  15. *
  16. * This file is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  19. * General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  23. *
  24. * This file incorporates work covered by the following copyright and
  25. * permission notice:
  26. * The Synopsys DWC ETHER XGMAC Software Driver and documentation
  27. * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
  28. * Inc. unless otherwise expressly agreed to in writing between Synopsys
  29. * and you.
  30. *
  31. * The Software IS NOT an item of Licensed Software or Licensed Product
  32. * under any End User Software License Agreement or Agreement for Licensed
  33. * Product with Synopsys or any supplement thereto. Permission is hereby
  34. * granted, free of charge, to any person obtaining a copy of this software
  35. * annotated with this license and the Software, to deal in the Software
  36. * without restriction, including without limitation the rights to use,
  37. * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
  38. * of the Software, and to permit persons to whom the Software is furnished
  39. * to do so, subject to the following conditions:
  40. *
  41. * The above copyright notice and this permission notice shall be included
  42. * in all copies or substantial portions of the Software.
  43. *
  44. * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
  45. * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
  46. * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
  47. * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
  48. * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  49. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  50. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  51. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  52. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  53. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  54. * THE POSSIBILITY OF SUCH DAMAGE.
  55. *
  56. *
  57. * License 2: Modified BSD
  58. *
  59. * Copyright (c) 2014-2016 Advanced Micro Devices, Inc.
  60. * All rights reserved.
  61. *
  62. * Redistribution and use in source and binary forms, with or without
  63. * modification, are permitted provided that the following conditions are met:
  64. * * Redistributions of source code must retain the above copyright
  65. * notice, this list of conditions and the following disclaimer.
  66. * * Redistributions in binary form must reproduce the above copyright
  67. * notice, this list of conditions and the following disclaimer in the
  68. * documentation and/or other materials provided with the distribution.
  69. * * Neither the name of Advanced Micro Devices, Inc. nor the
  70. * names of its contributors may be used to endorse or promote products
  71. * derived from this software without specific prior written permission.
  72. *
  73. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  74. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  75. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  76. * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
  77. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  78. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  79. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  80. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  81. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  82. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  83. *
  84. * This file incorporates work covered by the following copyright and
  85. * permission notice:
  86. * The Synopsys DWC ETHER XGMAC Software Driver and documentation
  87. * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
  88. * Inc. unless otherwise expressly agreed to in writing between Synopsys
  89. * and you.
  90. *
  91. * The Software IS NOT an item of Licensed Software or Licensed Product
  92. * under any End User Software License Agreement or Agreement for Licensed
  93. * Product with Synopsys or any supplement thereto. Permission is hereby
  94. * granted, free of charge, to any person obtaining a copy of this software
  95. * annotated with this license and the Software, to deal in the Software
  96. * without restriction, including without limitation the rights to use,
  97. * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
  98. * of the Software, and to permit persons to whom the Software is furnished
  99. * to do so, subject to the following conditions:
  100. *
  101. * The above copyright notice and this permission notice shall be included
  102. * in all copies or substantial portions of the Software.
  103. *
  104. * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
  105. * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
  106. * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
  107. * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
  108. * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  109. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  110. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  111. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  112. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  113. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  114. * THE POSSIBILITY OF SUCH DAMAGE.
  115. */
  116. #include <linux/interrupt.h>
  117. #include <linux/module.h>
  118. #include <linux/kmod.h>
  119. #include <linux/mdio.h>
  120. #include <linux/phy.h>
  121. #include <linux/of.h>
  122. #include <linux/bitops.h>
  123. #include <linux/jiffies.h>
  124. #include "xgbe.h"
  125. #include "xgbe-common.h"
  126. static void xgbe_an37_clear_interrupts(struct xgbe_prv_data *pdata)
  127. {
  128. int reg;
  129. reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_STAT);
  130. reg &= ~XGBE_AN_CL37_INT_MASK;
  131. XMDIO_WRITE(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_STAT, reg);
  132. }
  133. static void xgbe_an37_disable_interrupts(struct xgbe_prv_data *pdata)
  134. {
  135. int reg;
  136. reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_CTRL);
  137. reg &= ~XGBE_AN_CL37_INT_MASK;
  138. XMDIO_WRITE(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_CTRL, reg);
  139. reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_PCS_DIG_CTRL);
  140. reg &= ~XGBE_PCS_CL37_BP;
  141. XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_PCS_DIG_CTRL, reg);
  142. }
  143. static void xgbe_an37_enable_interrupts(struct xgbe_prv_data *pdata)
  144. {
  145. int reg;
  146. reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_PCS_DIG_CTRL);
  147. reg |= XGBE_PCS_CL37_BP;
  148. XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_PCS_DIG_CTRL, reg);
  149. reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_CTRL);
  150. reg |= XGBE_AN_CL37_INT_MASK;
  151. XMDIO_WRITE(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_CTRL, reg);
  152. }
  153. static void xgbe_an73_clear_interrupts(struct xgbe_prv_data *pdata)
  154. {
  155. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_INT, 0);
  156. }
  157. static void xgbe_an73_disable_interrupts(struct xgbe_prv_data *pdata)
  158. {
  159. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_INTMASK, 0);
  160. }
  161. static void xgbe_an73_enable_interrupts(struct xgbe_prv_data *pdata)
  162. {
  163. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_INTMASK, XGBE_AN_CL73_INT_MASK);
  164. }
  165. static void xgbe_an_enable_interrupts(struct xgbe_prv_data *pdata)
  166. {
  167. switch (pdata->an_mode) {
  168. case XGBE_AN_MODE_CL73:
  169. case XGBE_AN_MODE_CL73_REDRV:
  170. xgbe_an73_enable_interrupts(pdata);
  171. break;
  172. case XGBE_AN_MODE_CL37:
  173. case XGBE_AN_MODE_CL37_SGMII:
  174. xgbe_an37_enable_interrupts(pdata);
  175. break;
  176. default:
  177. break;
  178. }
  179. }
  180. static void xgbe_an_clear_interrupts_all(struct xgbe_prv_data *pdata)
  181. {
  182. xgbe_an73_clear_interrupts(pdata);
  183. xgbe_an37_clear_interrupts(pdata);
  184. }
  185. static void xgbe_an73_enable_kr_training(struct xgbe_prv_data *pdata)
  186. {
  187. unsigned int reg;
  188. reg = XMDIO_READ(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL);
  189. reg |= XGBE_KR_TRAINING_ENABLE;
  190. XMDIO_WRITE(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL, reg);
  191. }
  192. static void xgbe_an73_disable_kr_training(struct xgbe_prv_data *pdata)
  193. {
  194. unsigned int reg;
  195. reg = XMDIO_READ(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL);
  196. reg &= ~XGBE_KR_TRAINING_ENABLE;
  197. XMDIO_WRITE(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL, reg);
  198. }
  199. static void xgbe_kr_mode(struct xgbe_prv_data *pdata)
  200. {
  201. /* Enable KR training */
  202. xgbe_an73_enable_kr_training(pdata);
  203. /* Set MAC to 10G speed */
  204. pdata->hw_if.set_speed(pdata, SPEED_10000);
  205. /* Call PHY implementation support to complete rate change */
  206. pdata->phy_if.phy_impl.set_mode(pdata, XGBE_MODE_KR);
  207. }
  208. static void xgbe_kx_2500_mode(struct xgbe_prv_data *pdata)
  209. {
  210. /* Disable KR training */
  211. xgbe_an73_disable_kr_training(pdata);
  212. /* Set MAC to 2.5G speed */
  213. pdata->hw_if.set_speed(pdata, SPEED_2500);
  214. /* Call PHY implementation support to complete rate change */
  215. pdata->phy_if.phy_impl.set_mode(pdata, XGBE_MODE_KX_2500);
  216. }
  217. static void xgbe_kx_1000_mode(struct xgbe_prv_data *pdata)
  218. {
  219. /* Disable KR training */
  220. xgbe_an73_disable_kr_training(pdata);
  221. /* Set MAC to 1G speed */
  222. pdata->hw_if.set_speed(pdata, SPEED_1000);
  223. /* Call PHY implementation support to complete rate change */
  224. pdata->phy_if.phy_impl.set_mode(pdata, XGBE_MODE_KX_1000);
  225. }
  226. static void xgbe_sfi_mode(struct xgbe_prv_data *pdata)
  227. {
  228. /* If a KR re-driver is present, change to KR mode instead */
  229. if (pdata->kr_redrv)
  230. return xgbe_kr_mode(pdata);
  231. /* Disable KR training */
  232. xgbe_an73_disable_kr_training(pdata);
  233. /* Set MAC to 10G speed */
  234. pdata->hw_if.set_speed(pdata, SPEED_10000);
  235. /* Call PHY implementation support to complete rate change */
  236. pdata->phy_if.phy_impl.set_mode(pdata, XGBE_MODE_SFI);
  237. }
  238. static void xgbe_x_mode(struct xgbe_prv_data *pdata)
  239. {
  240. /* Disable KR training */
  241. xgbe_an73_disable_kr_training(pdata);
  242. /* Set MAC to 1G speed */
  243. pdata->hw_if.set_speed(pdata, SPEED_1000);
  244. /* Call PHY implementation support to complete rate change */
  245. pdata->phy_if.phy_impl.set_mode(pdata, XGBE_MODE_X);
  246. }
  247. static void xgbe_sgmii_1000_mode(struct xgbe_prv_data *pdata)
  248. {
  249. /* Disable KR training */
  250. xgbe_an73_disable_kr_training(pdata);
  251. /* Set MAC to 1G speed */
  252. pdata->hw_if.set_speed(pdata, SPEED_1000);
  253. /* Call PHY implementation support to complete rate change */
  254. pdata->phy_if.phy_impl.set_mode(pdata, XGBE_MODE_SGMII_1000);
  255. }
  256. static void xgbe_sgmii_100_mode(struct xgbe_prv_data *pdata)
  257. {
  258. /* Disable KR training */
  259. xgbe_an73_disable_kr_training(pdata);
  260. /* Set MAC to 1G speed */
  261. pdata->hw_if.set_speed(pdata, SPEED_1000);
  262. /* Call PHY implementation support to complete rate change */
  263. pdata->phy_if.phy_impl.set_mode(pdata, XGBE_MODE_SGMII_100);
  264. }
  265. static enum xgbe_mode xgbe_cur_mode(struct xgbe_prv_data *pdata)
  266. {
  267. return pdata->phy_if.phy_impl.cur_mode(pdata);
  268. }
  269. static bool xgbe_in_kr_mode(struct xgbe_prv_data *pdata)
  270. {
  271. return (xgbe_cur_mode(pdata) == XGBE_MODE_KR);
  272. }
  273. static void xgbe_change_mode(struct xgbe_prv_data *pdata,
  274. enum xgbe_mode mode)
  275. {
  276. switch (mode) {
  277. case XGBE_MODE_KX_1000:
  278. xgbe_kx_1000_mode(pdata);
  279. break;
  280. case XGBE_MODE_KX_2500:
  281. xgbe_kx_2500_mode(pdata);
  282. break;
  283. case XGBE_MODE_KR:
  284. xgbe_kr_mode(pdata);
  285. break;
  286. case XGBE_MODE_SGMII_100:
  287. xgbe_sgmii_100_mode(pdata);
  288. break;
  289. case XGBE_MODE_SGMII_1000:
  290. xgbe_sgmii_1000_mode(pdata);
  291. break;
  292. case XGBE_MODE_X:
  293. xgbe_x_mode(pdata);
  294. break;
  295. case XGBE_MODE_SFI:
  296. xgbe_sfi_mode(pdata);
  297. break;
  298. case XGBE_MODE_UNKNOWN:
  299. break;
  300. default:
  301. netif_dbg(pdata, link, pdata->netdev,
  302. "invalid operation mode requested (%u)\n", mode);
  303. }
  304. }
  305. static void xgbe_switch_mode(struct xgbe_prv_data *pdata)
  306. {
  307. xgbe_change_mode(pdata, pdata->phy_if.phy_impl.switch_mode(pdata));
  308. }
  309. static void xgbe_set_mode(struct xgbe_prv_data *pdata,
  310. enum xgbe_mode mode)
  311. {
  312. if (mode == xgbe_cur_mode(pdata))
  313. return;
  314. xgbe_change_mode(pdata, mode);
  315. }
  316. static bool xgbe_use_mode(struct xgbe_prv_data *pdata,
  317. enum xgbe_mode mode)
  318. {
  319. return pdata->phy_if.phy_impl.use_mode(pdata, mode);
  320. }
  321. static void xgbe_an37_set(struct xgbe_prv_data *pdata, bool enable,
  322. bool restart)
  323. {
  324. unsigned int reg;
  325. reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_CTRL1);
  326. reg &= ~MDIO_VEND2_CTRL1_AN_ENABLE;
  327. if (enable)
  328. reg |= MDIO_VEND2_CTRL1_AN_ENABLE;
  329. if (restart)
  330. reg |= MDIO_VEND2_CTRL1_AN_RESTART;
  331. XMDIO_WRITE(pdata, MDIO_MMD_VEND2, MDIO_CTRL1, reg);
  332. }
  333. static void xgbe_an37_restart(struct xgbe_prv_data *pdata)
  334. {
  335. xgbe_an37_enable_interrupts(pdata);
  336. xgbe_an37_set(pdata, true, true);
  337. netif_dbg(pdata, link, pdata->netdev, "CL37 AN enabled/restarted\n");
  338. }
  339. static void xgbe_an37_disable(struct xgbe_prv_data *pdata)
  340. {
  341. xgbe_an37_set(pdata, false, false);
  342. xgbe_an37_disable_interrupts(pdata);
  343. netif_dbg(pdata, link, pdata->netdev, "CL37 AN disabled\n");
  344. }
  345. static void xgbe_an73_set(struct xgbe_prv_data *pdata, bool enable,
  346. bool restart)
  347. {
  348. unsigned int reg;
  349. reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_CTRL1);
  350. reg &= ~MDIO_AN_CTRL1_ENABLE;
  351. if (enable)
  352. reg |= MDIO_AN_CTRL1_ENABLE;
  353. if (restart)
  354. reg |= MDIO_AN_CTRL1_RESTART;
  355. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_CTRL1, reg);
  356. }
  357. static void xgbe_an73_restart(struct xgbe_prv_data *pdata)
  358. {
  359. xgbe_an73_enable_interrupts(pdata);
  360. xgbe_an73_set(pdata, true, true);
  361. netif_dbg(pdata, link, pdata->netdev, "CL73 AN enabled/restarted\n");
  362. }
  363. static void xgbe_an73_disable(struct xgbe_prv_data *pdata)
  364. {
  365. xgbe_an73_set(pdata, false, false);
  366. xgbe_an73_disable_interrupts(pdata);
  367. netif_dbg(pdata, link, pdata->netdev, "CL73 AN disabled\n");
  368. }
  369. static void xgbe_an_restart(struct xgbe_prv_data *pdata)
  370. {
  371. switch (pdata->an_mode) {
  372. case XGBE_AN_MODE_CL73:
  373. case XGBE_AN_MODE_CL73_REDRV:
  374. xgbe_an73_restart(pdata);
  375. break;
  376. case XGBE_AN_MODE_CL37:
  377. case XGBE_AN_MODE_CL37_SGMII:
  378. xgbe_an37_restart(pdata);
  379. break;
  380. default:
  381. break;
  382. }
  383. }
  384. static void xgbe_an_disable(struct xgbe_prv_data *pdata)
  385. {
  386. switch (pdata->an_mode) {
  387. case XGBE_AN_MODE_CL73:
  388. case XGBE_AN_MODE_CL73_REDRV:
  389. xgbe_an73_disable(pdata);
  390. break;
  391. case XGBE_AN_MODE_CL37:
  392. case XGBE_AN_MODE_CL37_SGMII:
  393. xgbe_an37_disable(pdata);
  394. break;
  395. default:
  396. break;
  397. }
  398. }
  399. static void xgbe_an_disable_all(struct xgbe_prv_data *pdata)
  400. {
  401. xgbe_an73_disable(pdata);
  402. xgbe_an37_disable(pdata);
  403. }
  404. static enum xgbe_an xgbe_an73_tx_training(struct xgbe_prv_data *pdata,
  405. enum xgbe_rx *state)
  406. {
  407. unsigned int ad_reg, lp_reg, reg;
  408. *state = XGBE_RX_COMPLETE;
  409. /* If we're not in KR mode then we're done */
  410. if (!xgbe_in_kr_mode(pdata))
  411. return XGBE_AN_PAGE_RECEIVED;
  412. /* Enable/Disable FEC */
  413. ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2);
  414. lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 2);
  415. reg = XMDIO_READ(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_FECCTRL);
  416. reg &= ~(MDIO_PMA_10GBR_FECABLE_ABLE | MDIO_PMA_10GBR_FECABLE_ERRABLE);
  417. if ((ad_reg & 0xc000) && (lp_reg & 0xc000))
  418. reg |= pdata->fec_ability;
  419. XMDIO_WRITE(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_FECCTRL, reg);
  420. /* Start KR training */
  421. reg = XMDIO_READ(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL);
  422. if (reg & XGBE_KR_TRAINING_ENABLE) {
  423. if (pdata->phy_if.phy_impl.kr_training_pre)
  424. pdata->phy_if.phy_impl.kr_training_pre(pdata);
  425. reg |= XGBE_KR_TRAINING_START;
  426. XMDIO_WRITE(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL,
  427. reg);
  428. if (pdata->phy_if.phy_impl.kr_training_post)
  429. pdata->phy_if.phy_impl.kr_training_post(pdata);
  430. netif_dbg(pdata, link, pdata->netdev,
  431. "KR training initiated\n");
  432. }
  433. return XGBE_AN_PAGE_RECEIVED;
  434. }
  435. static enum xgbe_an xgbe_an73_tx_xnp(struct xgbe_prv_data *pdata,
  436. enum xgbe_rx *state)
  437. {
  438. u16 msg;
  439. *state = XGBE_RX_XNP;
  440. msg = XGBE_XNP_MCF_NULL_MESSAGE;
  441. msg |= XGBE_XNP_MP_FORMATTED;
  442. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_XNP + 2, 0);
  443. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_XNP + 1, 0);
  444. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_XNP, msg);
  445. return XGBE_AN_PAGE_RECEIVED;
  446. }
  447. static enum xgbe_an xgbe_an73_rx_bpa(struct xgbe_prv_data *pdata,
  448. enum xgbe_rx *state)
  449. {
  450. unsigned int link_support;
  451. unsigned int reg, ad_reg, lp_reg;
  452. /* Read Base Ability register 2 first */
  453. reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 1);
  454. /* Check for a supported mode, otherwise restart in a different one */
  455. link_support = xgbe_in_kr_mode(pdata) ? 0x80 : 0x20;
  456. if (!(reg & link_support))
  457. return XGBE_AN_INCOMPAT_LINK;
  458. /* Check Extended Next Page support */
  459. ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
  460. lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA);
  461. return ((ad_reg & XGBE_XNP_NP_EXCHANGE) ||
  462. (lp_reg & XGBE_XNP_NP_EXCHANGE))
  463. ? xgbe_an73_tx_xnp(pdata, state)
  464. : xgbe_an73_tx_training(pdata, state);
  465. }
  466. static enum xgbe_an xgbe_an73_rx_xnp(struct xgbe_prv_data *pdata,
  467. enum xgbe_rx *state)
  468. {
  469. unsigned int ad_reg, lp_reg;
  470. /* Check Extended Next Page support */
  471. ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_XNP);
  472. lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPX);
  473. return ((ad_reg & XGBE_XNP_NP_EXCHANGE) ||
  474. (lp_reg & XGBE_XNP_NP_EXCHANGE))
  475. ? xgbe_an73_tx_xnp(pdata, state)
  476. : xgbe_an73_tx_training(pdata, state);
  477. }
  478. static enum xgbe_an xgbe_an73_page_received(struct xgbe_prv_data *pdata)
  479. {
  480. enum xgbe_rx *state;
  481. unsigned long an_timeout;
  482. enum xgbe_an ret;
  483. if (!pdata->an_start) {
  484. pdata->an_start = jiffies;
  485. } else {
  486. an_timeout = pdata->an_start +
  487. msecs_to_jiffies(XGBE_AN_MS_TIMEOUT);
  488. if (time_after(jiffies, an_timeout)) {
  489. /* Auto-negotiation timed out, reset state */
  490. pdata->kr_state = XGBE_RX_BPA;
  491. pdata->kx_state = XGBE_RX_BPA;
  492. pdata->an_start = jiffies;
  493. netif_dbg(pdata, link, pdata->netdev,
  494. "CL73 AN timed out, resetting state\n");
  495. }
  496. }
  497. state = xgbe_in_kr_mode(pdata) ? &pdata->kr_state
  498. : &pdata->kx_state;
  499. switch (*state) {
  500. case XGBE_RX_BPA:
  501. ret = xgbe_an73_rx_bpa(pdata, state);
  502. break;
  503. case XGBE_RX_XNP:
  504. ret = xgbe_an73_rx_xnp(pdata, state);
  505. break;
  506. default:
  507. ret = XGBE_AN_ERROR;
  508. }
  509. return ret;
  510. }
  511. static enum xgbe_an xgbe_an73_incompat_link(struct xgbe_prv_data *pdata)
  512. {
  513. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  514. /* Be sure we aren't looping trying to negotiate */
  515. if (xgbe_in_kr_mode(pdata)) {
  516. pdata->kr_state = XGBE_RX_ERROR;
  517. if (!XGBE_ADV(lks, 1000baseKX_Full) &&
  518. !XGBE_ADV(lks, 2500baseX_Full))
  519. return XGBE_AN_NO_LINK;
  520. if (pdata->kx_state != XGBE_RX_BPA)
  521. return XGBE_AN_NO_LINK;
  522. } else {
  523. pdata->kx_state = XGBE_RX_ERROR;
  524. if (!XGBE_ADV(lks, 10000baseKR_Full))
  525. return XGBE_AN_NO_LINK;
  526. if (pdata->kr_state != XGBE_RX_BPA)
  527. return XGBE_AN_NO_LINK;
  528. }
  529. xgbe_an73_disable(pdata);
  530. xgbe_switch_mode(pdata);
  531. xgbe_an73_restart(pdata);
  532. return XGBE_AN_INCOMPAT_LINK;
  533. }
  534. static void xgbe_an37_isr(struct xgbe_prv_data *pdata)
  535. {
  536. unsigned int reg;
  537. /* Disable AN interrupts */
  538. xgbe_an37_disable_interrupts(pdata);
  539. /* Save the interrupt(s) that fired */
  540. reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_STAT);
  541. pdata->an_int = reg & XGBE_AN_CL37_INT_MASK;
  542. pdata->an_status = reg & ~XGBE_AN_CL37_INT_MASK;
  543. if (pdata->an_int) {
  544. /* Clear the interrupt(s) that fired and process them */
  545. reg &= ~XGBE_AN_CL37_INT_MASK;
  546. XMDIO_WRITE(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_STAT, reg);
  547. queue_work(pdata->an_workqueue, &pdata->an_irq_work);
  548. } else {
  549. /* Enable AN interrupts */
  550. xgbe_an37_enable_interrupts(pdata);
  551. /* Reissue interrupt if status is not clear */
  552. if (pdata->vdata->irq_reissue_support)
  553. XP_IOWRITE(pdata, XP_INT_REISSUE_EN, 1 << 3);
  554. }
  555. }
  556. static void xgbe_an73_isr(struct xgbe_prv_data *pdata)
  557. {
  558. /* Disable AN interrupts */
  559. xgbe_an73_disable_interrupts(pdata);
  560. /* Save the interrupt(s) that fired */
  561. pdata->an_int = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_INT);
  562. if (pdata->an_int) {
  563. /* Clear the interrupt(s) that fired and process them */
  564. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_INT, ~pdata->an_int);
  565. queue_work(pdata->an_workqueue, &pdata->an_irq_work);
  566. } else {
  567. /* Enable AN interrupts */
  568. xgbe_an73_enable_interrupts(pdata);
  569. /* Reissue interrupt if status is not clear */
  570. if (pdata->vdata->irq_reissue_support)
  571. XP_IOWRITE(pdata, XP_INT_REISSUE_EN, 1 << 3);
  572. }
  573. }
  574. static void xgbe_an_isr_task(unsigned long data)
  575. {
  576. struct xgbe_prv_data *pdata = (struct xgbe_prv_data *)data;
  577. netif_dbg(pdata, intr, pdata->netdev, "AN interrupt received\n");
  578. switch (pdata->an_mode) {
  579. case XGBE_AN_MODE_CL73:
  580. case XGBE_AN_MODE_CL73_REDRV:
  581. xgbe_an73_isr(pdata);
  582. break;
  583. case XGBE_AN_MODE_CL37:
  584. case XGBE_AN_MODE_CL37_SGMII:
  585. xgbe_an37_isr(pdata);
  586. break;
  587. default:
  588. break;
  589. }
  590. }
  591. static irqreturn_t xgbe_an_isr(int irq, void *data)
  592. {
  593. struct xgbe_prv_data *pdata = (struct xgbe_prv_data *)data;
  594. if (pdata->isr_as_tasklet)
  595. tasklet_schedule(&pdata->tasklet_an);
  596. else
  597. xgbe_an_isr_task((unsigned long)pdata);
  598. return IRQ_HANDLED;
  599. }
  600. static irqreturn_t xgbe_an_combined_isr(struct xgbe_prv_data *pdata)
  601. {
  602. xgbe_an_isr_task((unsigned long)pdata);
  603. return IRQ_HANDLED;
  604. }
  605. static void xgbe_an_irq_work(struct work_struct *work)
  606. {
  607. struct xgbe_prv_data *pdata = container_of(work,
  608. struct xgbe_prv_data,
  609. an_irq_work);
  610. /* Avoid a race between enabling the IRQ and exiting the work by
  611. * waiting for the work to finish and then queueing it
  612. */
  613. flush_work(&pdata->an_work);
  614. queue_work(pdata->an_workqueue, &pdata->an_work);
  615. }
  616. static const char *xgbe_state_as_string(enum xgbe_an state)
  617. {
  618. switch (state) {
  619. case XGBE_AN_READY:
  620. return "Ready";
  621. case XGBE_AN_PAGE_RECEIVED:
  622. return "Page-Received";
  623. case XGBE_AN_INCOMPAT_LINK:
  624. return "Incompatible-Link";
  625. case XGBE_AN_COMPLETE:
  626. return "Complete";
  627. case XGBE_AN_NO_LINK:
  628. return "No-Link";
  629. case XGBE_AN_ERROR:
  630. return "Error";
  631. default:
  632. return "Undefined";
  633. }
  634. }
  635. static void xgbe_an37_state_machine(struct xgbe_prv_data *pdata)
  636. {
  637. enum xgbe_an cur_state = pdata->an_state;
  638. if (!pdata->an_int)
  639. return;
  640. if (pdata->an_int & XGBE_AN_CL37_INT_CMPLT) {
  641. pdata->an_state = XGBE_AN_COMPLETE;
  642. pdata->an_int &= ~XGBE_AN_CL37_INT_CMPLT;
  643. /* If SGMII is enabled, check the link status */
  644. if ((pdata->an_mode == XGBE_AN_MODE_CL37_SGMII) &&
  645. !(pdata->an_status & XGBE_SGMII_AN_LINK_STATUS))
  646. pdata->an_state = XGBE_AN_NO_LINK;
  647. }
  648. netif_dbg(pdata, link, pdata->netdev, "CL37 AN %s\n",
  649. xgbe_state_as_string(pdata->an_state));
  650. cur_state = pdata->an_state;
  651. switch (pdata->an_state) {
  652. case XGBE_AN_READY:
  653. break;
  654. case XGBE_AN_COMPLETE:
  655. netif_dbg(pdata, link, pdata->netdev,
  656. "Auto negotiation successful\n");
  657. break;
  658. case XGBE_AN_NO_LINK:
  659. break;
  660. default:
  661. pdata->an_state = XGBE_AN_ERROR;
  662. }
  663. if (pdata->an_state == XGBE_AN_ERROR) {
  664. netdev_err(pdata->netdev,
  665. "error during auto-negotiation, state=%u\n",
  666. cur_state);
  667. pdata->an_int = 0;
  668. xgbe_an37_clear_interrupts(pdata);
  669. }
  670. if (pdata->an_state >= XGBE_AN_COMPLETE) {
  671. pdata->an_result = pdata->an_state;
  672. pdata->an_state = XGBE_AN_READY;
  673. netif_dbg(pdata, link, pdata->netdev, "CL37 AN result: %s\n",
  674. xgbe_state_as_string(pdata->an_result));
  675. }
  676. xgbe_an37_enable_interrupts(pdata);
  677. }
  678. static void xgbe_an73_state_machine(struct xgbe_prv_data *pdata)
  679. {
  680. enum xgbe_an cur_state = pdata->an_state;
  681. if (!pdata->an_int)
  682. return;
  683. next_int:
  684. if (pdata->an_int & XGBE_AN_CL73_PG_RCV) {
  685. pdata->an_state = XGBE_AN_PAGE_RECEIVED;
  686. pdata->an_int &= ~XGBE_AN_CL73_PG_RCV;
  687. } else if (pdata->an_int & XGBE_AN_CL73_INC_LINK) {
  688. pdata->an_state = XGBE_AN_INCOMPAT_LINK;
  689. pdata->an_int &= ~XGBE_AN_CL73_INC_LINK;
  690. } else if (pdata->an_int & XGBE_AN_CL73_INT_CMPLT) {
  691. pdata->an_state = XGBE_AN_COMPLETE;
  692. pdata->an_int &= ~XGBE_AN_CL73_INT_CMPLT;
  693. } else {
  694. pdata->an_state = XGBE_AN_ERROR;
  695. }
  696. again:
  697. netif_dbg(pdata, link, pdata->netdev, "CL73 AN %s\n",
  698. xgbe_state_as_string(pdata->an_state));
  699. cur_state = pdata->an_state;
  700. switch (pdata->an_state) {
  701. case XGBE_AN_READY:
  702. pdata->an_supported = 0;
  703. break;
  704. case XGBE_AN_PAGE_RECEIVED:
  705. pdata->an_state = xgbe_an73_page_received(pdata);
  706. pdata->an_supported++;
  707. break;
  708. case XGBE_AN_INCOMPAT_LINK:
  709. pdata->an_supported = 0;
  710. pdata->parallel_detect = 0;
  711. pdata->an_state = xgbe_an73_incompat_link(pdata);
  712. break;
  713. case XGBE_AN_COMPLETE:
  714. pdata->parallel_detect = pdata->an_supported ? 0 : 1;
  715. netif_dbg(pdata, link, pdata->netdev, "%s successful\n",
  716. pdata->an_supported ? "Auto negotiation"
  717. : "Parallel detection");
  718. break;
  719. case XGBE_AN_NO_LINK:
  720. break;
  721. default:
  722. pdata->an_state = XGBE_AN_ERROR;
  723. }
  724. if (pdata->an_state == XGBE_AN_NO_LINK) {
  725. pdata->an_int = 0;
  726. xgbe_an73_clear_interrupts(pdata);
  727. } else if (pdata->an_state == XGBE_AN_ERROR) {
  728. netdev_err(pdata->netdev,
  729. "error during auto-negotiation, state=%u\n",
  730. cur_state);
  731. pdata->an_int = 0;
  732. xgbe_an73_clear_interrupts(pdata);
  733. }
  734. if (pdata->an_state >= XGBE_AN_COMPLETE) {
  735. pdata->an_result = pdata->an_state;
  736. pdata->an_state = XGBE_AN_READY;
  737. pdata->kr_state = XGBE_RX_BPA;
  738. pdata->kx_state = XGBE_RX_BPA;
  739. pdata->an_start = 0;
  740. netif_dbg(pdata, link, pdata->netdev, "CL73 AN result: %s\n",
  741. xgbe_state_as_string(pdata->an_result));
  742. }
  743. if (cur_state != pdata->an_state)
  744. goto again;
  745. if (pdata->an_int)
  746. goto next_int;
  747. xgbe_an73_enable_interrupts(pdata);
  748. }
  749. static void xgbe_an_state_machine(struct work_struct *work)
  750. {
  751. struct xgbe_prv_data *pdata = container_of(work,
  752. struct xgbe_prv_data,
  753. an_work);
  754. mutex_lock(&pdata->an_mutex);
  755. switch (pdata->an_mode) {
  756. case XGBE_AN_MODE_CL73:
  757. case XGBE_AN_MODE_CL73_REDRV:
  758. xgbe_an73_state_machine(pdata);
  759. break;
  760. case XGBE_AN_MODE_CL37:
  761. case XGBE_AN_MODE_CL37_SGMII:
  762. xgbe_an37_state_machine(pdata);
  763. break;
  764. default:
  765. break;
  766. }
  767. /* Reissue interrupt if status is not clear */
  768. if (pdata->vdata->irq_reissue_support)
  769. XP_IOWRITE(pdata, XP_INT_REISSUE_EN, 1 << 3);
  770. mutex_unlock(&pdata->an_mutex);
  771. }
  772. static void xgbe_an37_init(struct xgbe_prv_data *pdata)
  773. {
  774. struct ethtool_link_ksettings lks;
  775. unsigned int reg;
  776. pdata->phy_if.phy_impl.an_advertising(pdata, &lks);
  777. /* Set up Advertisement register */
  778. reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_ADVERTISE);
  779. if (XGBE_ADV(&lks, Pause))
  780. reg |= 0x100;
  781. else
  782. reg &= ~0x100;
  783. if (XGBE_ADV(&lks, Asym_Pause))
  784. reg |= 0x80;
  785. else
  786. reg &= ~0x80;
  787. /* Full duplex, but not half */
  788. reg |= XGBE_AN_CL37_FD_MASK;
  789. reg &= ~XGBE_AN_CL37_HD_MASK;
  790. XMDIO_WRITE(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_ADVERTISE, reg);
  791. /* Set up the Control register */
  792. reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_CTRL);
  793. reg &= ~XGBE_AN_CL37_TX_CONFIG_MASK;
  794. reg &= ~XGBE_AN_CL37_PCS_MODE_MASK;
  795. switch (pdata->an_mode) {
  796. case XGBE_AN_MODE_CL37:
  797. reg |= XGBE_AN_CL37_PCS_MODE_BASEX;
  798. break;
  799. case XGBE_AN_MODE_CL37_SGMII:
  800. reg |= XGBE_AN_CL37_PCS_MODE_SGMII;
  801. break;
  802. default:
  803. break;
  804. }
  805. reg |= XGBE_AN_CL37_MII_CTRL_8BIT;
  806. XMDIO_WRITE(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_CTRL, reg);
  807. netif_dbg(pdata, link, pdata->netdev, "CL37 AN (%s) initialized\n",
  808. (pdata->an_mode == XGBE_AN_MODE_CL37) ? "BaseX" : "SGMII");
  809. }
  810. static void xgbe_an73_init(struct xgbe_prv_data *pdata)
  811. {
  812. struct ethtool_link_ksettings lks;
  813. unsigned int reg;
  814. pdata->phy_if.phy_impl.an_advertising(pdata, &lks);
  815. /* Set up Advertisement register 3 first */
  816. reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2);
  817. if (XGBE_ADV(&lks, 10000baseR_FEC))
  818. reg |= 0xc000;
  819. else
  820. reg &= ~0xc000;
  821. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2, reg);
  822. /* Set up Advertisement register 2 next */
  823. reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1);
  824. if (XGBE_ADV(&lks, 10000baseKR_Full))
  825. reg |= 0x80;
  826. else
  827. reg &= ~0x80;
  828. if (XGBE_ADV(&lks, 1000baseKX_Full) ||
  829. XGBE_ADV(&lks, 2500baseX_Full))
  830. reg |= 0x20;
  831. else
  832. reg &= ~0x20;
  833. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1, reg);
  834. /* Set up Advertisement register 1 last */
  835. reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
  836. if (XGBE_ADV(&lks, Pause))
  837. reg |= 0x400;
  838. else
  839. reg &= ~0x400;
  840. if (XGBE_ADV(&lks, Asym_Pause))
  841. reg |= 0x800;
  842. else
  843. reg &= ~0x800;
  844. /* We don't intend to perform XNP */
  845. reg &= ~XGBE_XNP_NP_EXCHANGE;
  846. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE, reg);
  847. netif_dbg(pdata, link, pdata->netdev, "CL73 AN initialized\n");
  848. }
  849. static void xgbe_an_init(struct xgbe_prv_data *pdata)
  850. {
  851. /* Set up advertisement registers based on current settings */
  852. pdata->an_mode = pdata->phy_if.phy_impl.an_mode(pdata);
  853. switch (pdata->an_mode) {
  854. case XGBE_AN_MODE_CL73:
  855. case XGBE_AN_MODE_CL73_REDRV:
  856. xgbe_an73_init(pdata);
  857. break;
  858. case XGBE_AN_MODE_CL37:
  859. case XGBE_AN_MODE_CL37_SGMII:
  860. xgbe_an37_init(pdata);
  861. break;
  862. default:
  863. break;
  864. }
  865. }
  866. static const char *xgbe_phy_fc_string(struct xgbe_prv_data *pdata)
  867. {
  868. if (pdata->tx_pause && pdata->rx_pause)
  869. return "rx/tx";
  870. else if (pdata->rx_pause)
  871. return "rx";
  872. else if (pdata->tx_pause)
  873. return "tx";
  874. else
  875. return "off";
  876. }
  877. static const char *xgbe_phy_speed_string(int speed)
  878. {
  879. switch (speed) {
  880. case SPEED_100:
  881. return "100Mbps";
  882. case SPEED_1000:
  883. return "1Gbps";
  884. case SPEED_2500:
  885. return "2.5Gbps";
  886. case SPEED_10000:
  887. return "10Gbps";
  888. case SPEED_UNKNOWN:
  889. return "Unknown";
  890. default:
  891. return "Unsupported";
  892. }
  893. }
  894. static void xgbe_phy_print_status(struct xgbe_prv_data *pdata)
  895. {
  896. if (pdata->phy.link)
  897. netdev_info(pdata->netdev,
  898. "Link is Up - %s/%s - flow control %s\n",
  899. xgbe_phy_speed_string(pdata->phy.speed),
  900. pdata->phy.duplex == DUPLEX_FULL ? "Full" : "Half",
  901. xgbe_phy_fc_string(pdata));
  902. else
  903. netdev_info(pdata->netdev, "Link is Down\n");
  904. }
  905. static void xgbe_phy_adjust_link(struct xgbe_prv_data *pdata)
  906. {
  907. int new_state = 0;
  908. if (pdata->phy.link) {
  909. /* Flow control support */
  910. pdata->pause_autoneg = pdata->phy.pause_autoneg;
  911. if (pdata->tx_pause != pdata->phy.tx_pause) {
  912. new_state = 1;
  913. pdata->hw_if.config_tx_flow_control(pdata);
  914. pdata->tx_pause = pdata->phy.tx_pause;
  915. }
  916. if (pdata->rx_pause != pdata->phy.rx_pause) {
  917. new_state = 1;
  918. pdata->hw_if.config_rx_flow_control(pdata);
  919. pdata->rx_pause = pdata->phy.rx_pause;
  920. }
  921. /* Speed support */
  922. if (pdata->phy_speed != pdata->phy.speed) {
  923. new_state = 1;
  924. pdata->phy_speed = pdata->phy.speed;
  925. }
  926. if (pdata->phy_link != pdata->phy.link) {
  927. new_state = 1;
  928. pdata->phy_link = pdata->phy.link;
  929. }
  930. } else if (pdata->phy_link) {
  931. new_state = 1;
  932. pdata->phy_link = 0;
  933. pdata->phy_speed = SPEED_UNKNOWN;
  934. }
  935. if (new_state && netif_msg_link(pdata))
  936. xgbe_phy_print_status(pdata);
  937. }
  938. static bool xgbe_phy_valid_speed(struct xgbe_prv_data *pdata, int speed)
  939. {
  940. return pdata->phy_if.phy_impl.valid_speed(pdata, speed);
  941. }
  942. static int xgbe_phy_config_fixed(struct xgbe_prv_data *pdata)
  943. {
  944. enum xgbe_mode mode;
  945. netif_dbg(pdata, link, pdata->netdev, "fixed PHY configuration\n");
  946. /* Disable auto-negotiation */
  947. xgbe_an_disable(pdata);
  948. /* Set specified mode for specified speed */
  949. mode = pdata->phy_if.phy_impl.get_mode(pdata, pdata->phy.speed);
  950. switch (mode) {
  951. case XGBE_MODE_KX_1000:
  952. case XGBE_MODE_KX_2500:
  953. case XGBE_MODE_KR:
  954. case XGBE_MODE_SGMII_100:
  955. case XGBE_MODE_SGMII_1000:
  956. case XGBE_MODE_X:
  957. case XGBE_MODE_SFI:
  958. break;
  959. case XGBE_MODE_UNKNOWN:
  960. default:
  961. return -EINVAL;
  962. }
  963. /* Validate duplex mode */
  964. if (pdata->phy.duplex != DUPLEX_FULL)
  965. return -EINVAL;
  966. xgbe_set_mode(pdata, mode);
  967. return 0;
  968. }
  969. static int __xgbe_phy_config_aneg(struct xgbe_prv_data *pdata)
  970. {
  971. int ret;
  972. set_bit(XGBE_LINK_INIT, &pdata->dev_state);
  973. pdata->link_check = jiffies;
  974. ret = pdata->phy_if.phy_impl.an_config(pdata);
  975. if (ret)
  976. return ret;
  977. if (pdata->phy.autoneg != AUTONEG_ENABLE) {
  978. ret = xgbe_phy_config_fixed(pdata);
  979. if (ret || !pdata->kr_redrv)
  980. return ret;
  981. netif_dbg(pdata, link, pdata->netdev, "AN redriver support\n");
  982. } else {
  983. netif_dbg(pdata, link, pdata->netdev, "AN PHY configuration\n");
  984. }
  985. /* Disable auto-negotiation interrupt */
  986. disable_irq(pdata->an_irq);
  987. /* Start auto-negotiation in a supported mode */
  988. if (xgbe_use_mode(pdata, XGBE_MODE_KR)) {
  989. xgbe_set_mode(pdata, XGBE_MODE_KR);
  990. } else if (xgbe_use_mode(pdata, XGBE_MODE_KX_2500)) {
  991. xgbe_set_mode(pdata, XGBE_MODE_KX_2500);
  992. } else if (xgbe_use_mode(pdata, XGBE_MODE_KX_1000)) {
  993. xgbe_set_mode(pdata, XGBE_MODE_KX_1000);
  994. } else if (xgbe_use_mode(pdata, XGBE_MODE_SFI)) {
  995. xgbe_set_mode(pdata, XGBE_MODE_SFI);
  996. } else if (xgbe_use_mode(pdata, XGBE_MODE_X)) {
  997. xgbe_set_mode(pdata, XGBE_MODE_X);
  998. } else if (xgbe_use_mode(pdata, XGBE_MODE_SGMII_1000)) {
  999. xgbe_set_mode(pdata, XGBE_MODE_SGMII_1000);
  1000. } else if (xgbe_use_mode(pdata, XGBE_MODE_SGMII_100)) {
  1001. xgbe_set_mode(pdata, XGBE_MODE_SGMII_100);
  1002. } else {
  1003. enable_irq(pdata->an_irq);
  1004. return -EINVAL;
  1005. }
  1006. /* Disable and stop any in progress auto-negotiation */
  1007. xgbe_an_disable_all(pdata);
  1008. /* Clear any auto-negotitation interrupts */
  1009. xgbe_an_clear_interrupts_all(pdata);
  1010. pdata->an_result = XGBE_AN_READY;
  1011. pdata->an_state = XGBE_AN_READY;
  1012. pdata->kr_state = XGBE_RX_BPA;
  1013. pdata->kx_state = XGBE_RX_BPA;
  1014. /* Re-enable auto-negotiation interrupt */
  1015. enable_irq(pdata->an_irq);
  1016. xgbe_an_init(pdata);
  1017. xgbe_an_restart(pdata);
  1018. return 0;
  1019. }
  1020. static int xgbe_phy_config_aneg(struct xgbe_prv_data *pdata)
  1021. {
  1022. int ret;
  1023. mutex_lock(&pdata->an_mutex);
  1024. ret = __xgbe_phy_config_aneg(pdata);
  1025. if (ret)
  1026. set_bit(XGBE_LINK_ERR, &pdata->dev_state);
  1027. else
  1028. clear_bit(XGBE_LINK_ERR, &pdata->dev_state);
  1029. mutex_unlock(&pdata->an_mutex);
  1030. return ret;
  1031. }
  1032. static bool xgbe_phy_aneg_done(struct xgbe_prv_data *pdata)
  1033. {
  1034. return (pdata->an_result == XGBE_AN_COMPLETE);
  1035. }
  1036. static void xgbe_check_link_timeout(struct xgbe_prv_data *pdata)
  1037. {
  1038. unsigned long link_timeout;
  1039. link_timeout = pdata->link_check + (XGBE_LINK_TIMEOUT * HZ);
  1040. if (time_after(jiffies, link_timeout)) {
  1041. netif_dbg(pdata, link, pdata->netdev, "AN link timeout\n");
  1042. xgbe_phy_config_aneg(pdata);
  1043. }
  1044. }
  1045. static enum xgbe_mode xgbe_phy_status_aneg(struct xgbe_prv_data *pdata)
  1046. {
  1047. return pdata->phy_if.phy_impl.an_outcome(pdata);
  1048. }
  1049. static void xgbe_phy_status_result(struct xgbe_prv_data *pdata)
  1050. {
  1051. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  1052. enum xgbe_mode mode;
  1053. XGBE_ZERO_LP_ADV(lks);
  1054. if ((pdata->phy.autoneg != AUTONEG_ENABLE) || pdata->parallel_detect)
  1055. mode = xgbe_cur_mode(pdata);
  1056. else
  1057. mode = xgbe_phy_status_aneg(pdata);
  1058. switch (mode) {
  1059. case XGBE_MODE_SGMII_100:
  1060. pdata->phy.speed = SPEED_100;
  1061. break;
  1062. case XGBE_MODE_X:
  1063. case XGBE_MODE_KX_1000:
  1064. case XGBE_MODE_SGMII_1000:
  1065. pdata->phy.speed = SPEED_1000;
  1066. break;
  1067. case XGBE_MODE_KX_2500:
  1068. pdata->phy.speed = SPEED_2500;
  1069. break;
  1070. case XGBE_MODE_KR:
  1071. case XGBE_MODE_SFI:
  1072. pdata->phy.speed = SPEED_10000;
  1073. break;
  1074. case XGBE_MODE_UNKNOWN:
  1075. default:
  1076. pdata->phy.speed = SPEED_UNKNOWN;
  1077. }
  1078. pdata->phy.duplex = DUPLEX_FULL;
  1079. xgbe_set_mode(pdata, mode);
  1080. }
  1081. static void xgbe_phy_status(struct xgbe_prv_data *pdata)
  1082. {
  1083. unsigned int link_aneg;
  1084. int an_restart;
  1085. if (test_bit(XGBE_LINK_ERR, &pdata->dev_state)) {
  1086. netif_carrier_off(pdata->netdev);
  1087. pdata->phy.link = 0;
  1088. goto adjust_link;
  1089. }
  1090. link_aneg = (pdata->phy.autoneg == AUTONEG_ENABLE);
  1091. pdata->phy.link = pdata->phy_if.phy_impl.link_status(pdata,
  1092. &an_restart);
  1093. if (an_restart) {
  1094. xgbe_phy_config_aneg(pdata);
  1095. return;
  1096. }
  1097. if (pdata->phy.link) {
  1098. if (link_aneg && !xgbe_phy_aneg_done(pdata)) {
  1099. xgbe_check_link_timeout(pdata);
  1100. return;
  1101. }
  1102. xgbe_phy_status_result(pdata);
  1103. if (test_bit(XGBE_LINK_INIT, &pdata->dev_state))
  1104. clear_bit(XGBE_LINK_INIT, &pdata->dev_state);
  1105. netif_carrier_on(pdata->netdev);
  1106. } else {
  1107. if (test_bit(XGBE_LINK_INIT, &pdata->dev_state)) {
  1108. xgbe_check_link_timeout(pdata);
  1109. if (link_aneg)
  1110. return;
  1111. }
  1112. xgbe_phy_status_result(pdata);
  1113. netif_carrier_off(pdata->netdev);
  1114. }
  1115. adjust_link:
  1116. xgbe_phy_adjust_link(pdata);
  1117. }
  1118. static void xgbe_phy_stop(struct xgbe_prv_data *pdata)
  1119. {
  1120. netif_dbg(pdata, link, pdata->netdev, "stopping PHY\n");
  1121. if (!pdata->phy_started)
  1122. return;
  1123. /* Indicate the PHY is down */
  1124. pdata->phy_started = 0;
  1125. /* Disable auto-negotiation */
  1126. xgbe_an_disable_all(pdata);
  1127. if (pdata->dev_irq != pdata->an_irq)
  1128. devm_free_irq(pdata->dev, pdata->an_irq, pdata);
  1129. pdata->phy_if.phy_impl.stop(pdata);
  1130. pdata->phy.link = 0;
  1131. netif_carrier_off(pdata->netdev);
  1132. xgbe_phy_adjust_link(pdata);
  1133. }
  1134. static int xgbe_phy_start(struct xgbe_prv_data *pdata)
  1135. {
  1136. struct net_device *netdev = pdata->netdev;
  1137. int ret;
  1138. netif_dbg(pdata, link, pdata->netdev, "starting PHY\n");
  1139. ret = pdata->phy_if.phy_impl.start(pdata);
  1140. if (ret)
  1141. return ret;
  1142. /* If we have a separate AN irq, enable it */
  1143. if (pdata->dev_irq != pdata->an_irq) {
  1144. tasklet_init(&pdata->tasklet_an, xgbe_an_isr_task,
  1145. (unsigned long)pdata);
  1146. ret = devm_request_irq(pdata->dev, pdata->an_irq,
  1147. xgbe_an_isr, 0, pdata->an_name,
  1148. pdata);
  1149. if (ret) {
  1150. netdev_err(netdev, "phy irq request failed\n");
  1151. goto err_stop;
  1152. }
  1153. }
  1154. /* Set initial mode - call the mode setting routines
  1155. * directly to insure we are properly configured
  1156. */
  1157. if (xgbe_use_mode(pdata, XGBE_MODE_KR)) {
  1158. xgbe_kr_mode(pdata);
  1159. } else if (xgbe_use_mode(pdata, XGBE_MODE_KX_2500)) {
  1160. xgbe_kx_2500_mode(pdata);
  1161. } else if (xgbe_use_mode(pdata, XGBE_MODE_KX_1000)) {
  1162. xgbe_kx_1000_mode(pdata);
  1163. } else if (xgbe_use_mode(pdata, XGBE_MODE_SFI)) {
  1164. xgbe_sfi_mode(pdata);
  1165. } else if (xgbe_use_mode(pdata, XGBE_MODE_X)) {
  1166. xgbe_x_mode(pdata);
  1167. } else if (xgbe_use_mode(pdata, XGBE_MODE_SGMII_1000)) {
  1168. xgbe_sgmii_1000_mode(pdata);
  1169. } else if (xgbe_use_mode(pdata, XGBE_MODE_SGMII_100)) {
  1170. xgbe_sgmii_100_mode(pdata);
  1171. } else {
  1172. ret = -EINVAL;
  1173. goto err_irq;
  1174. }
  1175. /* Indicate the PHY is up and running */
  1176. pdata->phy_started = 1;
  1177. xgbe_an_init(pdata);
  1178. xgbe_an_enable_interrupts(pdata);
  1179. return xgbe_phy_config_aneg(pdata);
  1180. err_irq:
  1181. if (pdata->dev_irq != pdata->an_irq)
  1182. devm_free_irq(pdata->dev, pdata->an_irq, pdata);
  1183. err_stop:
  1184. pdata->phy_if.phy_impl.stop(pdata);
  1185. return ret;
  1186. }
  1187. static int xgbe_phy_reset(struct xgbe_prv_data *pdata)
  1188. {
  1189. int ret;
  1190. ret = pdata->phy_if.phy_impl.reset(pdata);
  1191. if (ret)
  1192. return ret;
  1193. /* Disable auto-negotiation for now */
  1194. xgbe_an_disable_all(pdata);
  1195. /* Clear auto-negotiation interrupts */
  1196. xgbe_an_clear_interrupts_all(pdata);
  1197. return 0;
  1198. }
  1199. static void xgbe_dump_phy_registers(struct xgbe_prv_data *pdata)
  1200. {
  1201. struct device *dev = pdata->dev;
  1202. dev_dbg(dev, "\n************* PHY Reg dump **********************\n");
  1203. dev_dbg(dev, "PCS Control Reg (%#06x) = %#06x\n", MDIO_CTRL1,
  1204. XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL1));
  1205. dev_dbg(dev, "PCS Status Reg (%#06x) = %#06x\n", MDIO_STAT1,
  1206. XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_STAT1));
  1207. dev_dbg(dev, "Phy Id (PHYS ID 1 %#06x)= %#06x\n", MDIO_DEVID1,
  1208. XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_DEVID1));
  1209. dev_dbg(dev, "Phy Id (PHYS ID 2 %#06x)= %#06x\n", MDIO_DEVID2,
  1210. XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_DEVID2));
  1211. dev_dbg(dev, "Devices in Package (%#06x)= %#06x\n", MDIO_DEVS1,
  1212. XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_DEVS1));
  1213. dev_dbg(dev, "Devices in Package (%#06x)= %#06x\n", MDIO_DEVS2,
  1214. XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_DEVS2));
  1215. dev_dbg(dev, "Auto-Neg Control Reg (%#06x) = %#06x\n", MDIO_CTRL1,
  1216. XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_CTRL1));
  1217. dev_dbg(dev, "Auto-Neg Status Reg (%#06x) = %#06x\n", MDIO_STAT1,
  1218. XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_STAT1));
  1219. dev_dbg(dev, "Auto-Neg Ad Reg 1 (%#06x) = %#06x\n",
  1220. MDIO_AN_ADVERTISE,
  1221. XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE));
  1222. dev_dbg(dev, "Auto-Neg Ad Reg 2 (%#06x) = %#06x\n",
  1223. MDIO_AN_ADVERTISE + 1,
  1224. XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1));
  1225. dev_dbg(dev, "Auto-Neg Ad Reg 3 (%#06x) = %#06x\n",
  1226. MDIO_AN_ADVERTISE + 2,
  1227. XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2));
  1228. dev_dbg(dev, "Auto-Neg Completion Reg (%#06x) = %#06x\n",
  1229. MDIO_AN_COMP_STAT,
  1230. XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_COMP_STAT));
  1231. dev_dbg(dev, "\n*************************************************\n");
  1232. }
  1233. static int xgbe_phy_best_advertised_speed(struct xgbe_prv_data *pdata)
  1234. {
  1235. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  1236. if (XGBE_ADV(lks, 10000baseKR_Full))
  1237. return SPEED_10000;
  1238. else if (XGBE_ADV(lks, 10000baseT_Full))
  1239. return SPEED_10000;
  1240. else if (XGBE_ADV(lks, 2500baseX_Full))
  1241. return SPEED_2500;
  1242. else if (XGBE_ADV(lks, 2500baseT_Full))
  1243. return SPEED_2500;
  1244. else if (XGBE_ADV(lks, 1000baseKX_Full))
  1245. return SPEED_1000;
  1246. else if (XGBE_ADV(lks, 1000baseT_Full))
  1247. return SPEED_1000;
  1248. else if (XGBE_ADV(lks, 100baseT_Full))
  1249. return SPEED_100;
  1250. return SPEED_UNKNOWN;
  1251. }
  1252. static void xgbe_phy_exit(struct xgbe_prv_data *pdata)
  1253. {
  1254. pdata->phy_if.phy_impl.exit(pdata);
  1255. }
  1256. static int xgbe_phy_init(struct xgbe_prv_data *pdata)
  1257. {
  1258. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  1259. int ret;
  1260. mutex_init(&pdata->an_mutex);
  1261. INIT_WORK(&pdata->an_irq_work, xgbe_an_irq_work);
  1262. INIT_WORK(&pdata->an_work, xgbe_an_state_machine);
  1263. pdata->mdio_mmd = MDIO_MMD_PCS;
  1264. /* Check for FEC support */
  1265. pdata->fec_ability = XMDIO_READ(pdata, MDIO_MMD_PMAPMD,
  1266. MDIO_PMA_10GBR_FECABLE);
  1267. pdata->fec_ability &= (MDIO_PMA_10GBR_FECABLE_ABLE |
  1268. MDIO_PMA_10GBR_FECABLE_ERRABLE);
  1269. /* Setup the phy (including supported features) */
  1270. ret = pdata->phy_if.phy_impl.init(pdata);
  1271. if (ret)
  1272. return ret;
  1273. /* Copy supported link modes to advertising link modes */
  1274. XGBE_LM_COPY(lks, advertising, lks, supported);
  1275. pdata->phy.address = 0;
  1276. if (XGBE_ADV(lks, Autoneg)) {
  1277. pdata->phy.autoneg = AUTONEG_ENABLE;
  1278. pdata->phy.speed = SPEED_UNKNOWN;
  1279. pdata->phy.duplex = DUPLEX_UNKNOWN;
  1280. } else {
  1281. pdata->phy.autoneg = AUTONEG_DISABLE;
  1282. pdata->phy.speed = xgbe_phy_best_advertised_speed(pdata);
  1283. pdata->phy.duplex = DUPLEX_FULL;
  1284. }
  1285. pdata->phy.link = 0;
  1286. pdata->phy.pause_autoneg = pdata->pause_autoneg;
  1287. pdata->phy.tx_pause = pdata->tx_pause;
  1288. pdata->phy.rx_pause = pdata->rx_pause;
  1289. /* Fix up Flow Control advertising */
  1290. XGBE_CLR_ADV(lks, Pause);
  1291. XGBE_CLR_ADV(lks, Asym_Pause);
  1292. if (pdata->rx_pause) {
  1293. XGBE_SET_ADV(lks, Pause);
  1294. XGBE_SET_ADV(lks, Asym_Pause);
  1295. }
  1296. if (pdata->tx_pause) {
  1297. /* Equivalent to XOR of Asym_Pause */
  1298. if (XGBE_ADV(lks, Asym_Pause))
  1299. XGBE_CLR_ADV(lks, Asym_Pause);
  1300. else
  1301. XGBE_SET_ADV(lks, Asym_Pause);
  1302. }
  1303. if (netif_msg_drv(pdata))
  1304. xgbe_dump_phy_registers(pdata);
  1305. return 0;
  1306. }
  1307. void xgbe_init_function_ptrs_phy(struct xgbe_phy_if *phy_if)
  1308. {
  1309. phy_if->phy_init = xgbe_phy_init;
  1310. phy_if->phy_exit = xgbe_phy_exit;
  1311. phy_if->phy_reset = xgbe_phy_reset;
  1312. phy_if->phy_start = xgbe_phy_start;
  1313. phy_if->phy_stop = xgbe_phy_stop;
  1314. phy_if->phy_status = xgbe_phy_status;
  1315. phy_if->phy_config_aneg = xgbe_phy_config_aneg;
  1316. phy_if->phy_valid_speed = xgbe_phy_valid_speed;
  1317. phy_if->an_isr = xgbe_an_combined_isr;
  1318. }