global2.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387
  1. /*
  2. * Marvell 88E6xxx Switch Global 2 Registers support
  3. *
  4. * Copyright (c) 2008 Marvell Semiconductor
  5. *
  6. * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
  7. * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. */
  14. #ifndef _MV88E6XXX_GLOBAL2_H
  15. #define _MV88E6XXX_GLOBAL2_H
  16. #include "chip.h"
  17. /* Offset 0x00: Interrupt Source Register */
  18. #define MV88E6XXX_G2_INT_SRC 0x00
  19. #define MV88E6XXX_G2_INT_SRC_WDOG 0x8000
  20. #define MV88E6XXX_G2_INT_SRC_JAM_LIMIT 0x4000
  21. #define MV88E6XXX_G2_INT_SRC_DUPLEX_MISMATCH 0x2000
  22. #define MV88E6XXX_G2_INT_SRC_WAKE_EVENT 0x1000
  23. #define MV88E6352_G2_INT_SRC_SERDES 0x0800
  24. #define MV88E6352_G2_INT_SRC_PHY 0x001f
  25. #define MV88E6390_G2_INT_SRC_PHY 0x07fe
  26. #define MV88E6XXX_G2_INT_SOURCE_WATCHDOG 15
  27. /* Offset 0x01: Interrupt Mask Register */
  28. #define MV88E6XXX_G2_INT_MASK 0x01
  29. #define MV88E6XXX_G2_INT_MASK_WDOG 0x8000
  30. #define MV88E6XXX_G2_INT_MASK_JAM_LIMIT 0x4000
  31. #define MV88E6XXX_G2_INT_MASK_DUPLEX_MISMATCH 0x2000
  32. #define MV88E6XXX_G2_INT_MASK_WAKE_EVENT 0x1000
  33. #define MV88E6352_G2_INT_MASK_SERDES 0x0800
  34. #define MV88E6352_G2_INT_MASK_PHY 0x001f
  35. #define MV88E6390_G2_INT_MASK_PHY 0x07fe
  36. /* Offset 0x02: MGMT Enable Register 2x */
  37. #define MV88E6XXX_G2_MGMT_EN_2X 0x02
  38. /* Offset 0x03: MGMT Enable Register 0x */
  39. #define MV88E6XXX_G2_MGMT_EN_0X 0x03
  40. /* Offset 0x04: Flow Control Delay Register */
  41. #define MV88E6XXX_G2_FLOW_CTL 0x04
  42. /* Offset 0x05: Switch Management Register */
  43. #define MV88E6XXX_G2_SWITCH_MGMT 0x05
  44. #define MV88E6XXX_G2_SWITCH_MGMT_USE_DOUBLE_TAG_DATA 0x8000
  45. #define MV88E6XXX_G2_SWITCH_MGMT_PREVENT_LOOPS 0x4000
  46. #define MV88E6XXX_G2_SWITCH_MGMT_FLOW_CTL_MSG 0x2000
  47. #define MV88E6XXX_G2_SWITCH_MGMT_FORCE_FLOW_CTL_PRI 0x0080
  48. #define MV88E6XXX_G2_SWITCH_MGMT_RSVD2CPU 0x0008
  49. /* Offset 0x06: Device Mapping Table Register */
  50. #define MV88E6XXX_G2_DEVICE_MAPPING 0x06
  51. #define MV88E6XXX_G2_DEVICE_MAPPING_UPDATE 0x8000
  52. #define MV88E6XXX_G2_DEVICE_MAPPING_DEV_MASK 0x1f00
  53. #define MV88E6XXX_G2_DEVICE_MAPPING_PORT_MASK 0x000f
  54. /* Offset 0x07: Trunk Mask Table Register */
  55. #define MV88E6XXX_G2_TRUNK_MASK 0x07
  56. #define MV88E6XXX_G2_TRUNK_MASK_UPDATE 0x8000
  57. #define MV88E6XXX_G2_TRUNK_MASK_NUM_MASK 0x7000
  58. #define MV88E6XXX_G2_TRUNK_MASK_HASH 0x0800
  59. /* Offset 0x08: Trunk Mapping Table Register */
  60. #define MV88E6XXX_G2_TRUNK_MAPPING 0x08
  61. #define MV88E6XXX_G2_TRUNK_MAPPING_UPDATE 0x8000
  62. #define MV88E6XXX_G2_TRUNK_MAPPING_ID_MASK 0x7800
  63. /* Offset 0x09: Ingress Rate Command Register */
  64. #define MV88E6XXX_G2_IRL_CMD 0x09
  65. #define MV88E6XXX_G2_IRL_CMD_BUSY 0x8000
  66. #define MV88E6352_G2_IRL_CMD_OP_MASK 0x7000
  67. #define MV88E6352_G2_IRL_CMD_OP_NOOP 0x0000
  68. #define MV88E6352_G2_IRL_CMD_OP_INIT_ALL 0x1000
  69. #define MV88E6352_G2_IRL_CMD_OP_INIT_RES 0x2000
  70. #define MV88E6352_G2_IRL_CMD_OP_WRITE_REG 0x3000
  71. #define MV88E6352_G2_IRL_CMD_OP_READ_REG 0x4000
  72. #define MV88E6390_G2_IRL_CMD_OP_MASK 0x6000
  73. #define MV88E6390_G2_IRL_CMD_OP_READ_REG 0x0000
  74. #define MV88E6390_G2_IRL_CMD_OP_INIT_ALL 0x2000
  75. #define MV88E6390_G2_IRL_CMD_OP_INIT_RES 0x4000
  76. #define MV88E6390_G2_IRL_CMD_OP_WRITE_REG 0x6000
  77. #define MV88E6352_G2_IRL_CMD_PORT_MASK 0x0f00
  78. #define MV88E6390_G2_IRL_CMD_PORT_MASK 0x1f00
  79. #define MV88E6XXX_G2_IRL_CMD_RES_MASK 0x00e0
  80. #define MV88E6XXX_G2_IRL_CMD_REG_MASK 0x000f
  81. /* Offset 0x0A: Ingress Rate Data Register */
  82. #define MV88E6XXX_G2_IRL_DATA 0x0a
  83. #define MV88E6XXX_G2_IRL_DATA_MASK 0xffff
  84. /* Offset 0x0B: Cross-chip Port VLAN Register */
  85. #define MV88E6XXX_G2_PVT_ADDR 0x0b
  86. #define MV88E6XXX_G2_PVT_ADDR_BUSY 0x8000
  87. #define MV88E6XXX_G2_PVT_ADDR_OP_MASK 0x7000
  88. #define MV88E6XXX_G2_PVT_ADDR_OP_INIT_ONES 0x1000
  89. #define MV88E6XXX_G2_PVT_ADDR_OP_WRITE_PVLAN 0x3000
  90. #define MV88E6XXX_G2_PVT_ADDR_OP_READ 0x4000
  91. #define MV88E6XXX_G2_PVT_ADDR_PTR_MASK 0x01ff
  92. /* Offset 0x0C: Cross-chip Port VLAN Data Register */
  93. #define MV88E6XXX_G2_PVT_DATA 0x0c
  94. #define MV88E6XXX_G2_PVT_DATA_MASK 0x7f
  95. /* Offset 0x0D: Switch MAC/WoL/WoF Register */
  96. #define MV88E6XXX_G2_SWITCH_MAC 0x0d
  97. #define MV88E6XXX_G2_SWITCH_MAC_UPDATE 0x8000
  98. #define MV88E6XXX_G2_SWITCH_MAC_PTR_MASK 0x1f00
  99. #define MV88E6XXX_G2_SWITCH_MAC_DATA_MASK 0x00ff
  100. /* Offset 0x0E: ATU Stats Register */
  101. #define MV88E6XXX_G2_ATU_STATS 0x0e
  102. /* Offset 0x0F: Priority Override Table */
  103. #define MV88E6XXX_G2_PRIO_OVERRIDE 0x0f
  104. #define MV88E6XXX_G2_PRIO_OVERRIDE_UPDATE 0x8000
  105. #define MV88E6XXX_G2_PRIO_OVERRIDE_FPRISET 0x1000
  106. #define MV88E6XXX_G2_PRIO_OVERRIDE_PTR_MASK 0x0f00
  107. #define MV88E6352_G2_PRIO_OVERRIDE_QPRIAVBEN 0x0080
  108. #define MV88E6352_G2_PRIO_OVERRIDE_DATAAVB_MASK 0x0030
  109. #define MV88E6XXX_G2_PRIO_OVERRIDE_QFPRIEN 0x0008
  110. #define MV88E6XXX_G2_PRIO_OVERRIDE_DATA_MASK 0x0007
  111. /* Offset 0x14: EEPROM Command */
  112. #define MV88E6XXX_G2_EEPROM_CMD 0x14
  113. #define MV88E6XXX_G2_EEPROM_CMD_BUSY 0x8000
  114. #define MV88E6XXX_G2_EEPROM_CMD_OP_MASK 0x7000
  115. #define MV88E6XXX_G2_EEPROM_CMD_OP_WRITE 0x3000
  116. #define MV88E6XXX_G2_EEPROM_CMD_OP_READ 0x4000
  117. #define MV88E6XXX_G2_EEPROM_CMD_OP_LOAD 0x6000
  118. #define MV88E6XXX_G2_EEPROM_CMD_RUNNING 0x0800
  119. #define MV88E6XXX_G2_EEPROM_CMD_WRITE_EN 0x0400
  120. #define MV88E6352_G2_EEPROM_CMD_ADDR_MASK 0x00ff
  121. #define MV88E6390_G2_EEPROM_CMD_DATA_MASK 0x00ff
  122. /* Offset 0x15: EEPROM Data */
  123. #define MV88E6352_G2_EEPROM_DATA 0x15
  124. #define MV88E6352_G2_EEPROM_DATA_MASK 0xffff
  125. /* Offset 0x15: EEPROM Addr */
  126. #define MV88E6390_G2_EEPROM_ADDR 0x15
  127. #define MV88E6390_G2_EEPROM_ADDR_MASK 0xffff
  128. /* Offset 0x16: AVB Command Register */
  129. #define MV88E6352_G2_AVB_CMD 0x16
  130. /* Offset 0x17: AVB Data Register */
  131. #define MV88E6352_G2_AVB_DATA 0x17
  132. /* Offset 0x18: SMI PHY Command Register */
  133. #define MV88E6XXX_G2_SMI_PHY_CMD 0x18
  134. #define MV88E6XXX_G2_SMI_PHY_CMD_BUSY 0x8000
  135. #define MV88E6390_G2_SMI_PHY_CMD_FUNC_MASK 0x6000
  136. #define MV88E6390_G2_SMI_PHY_CMD_FUNC_INTERNAL 0x0000
  137. #define MV88E6390_G2_SMI_PHY_CMD_FUNC_EXTERNAL 0x2000
  138. #define MV88E6390_G2_SMI_PHY_CMD_FUNC_SETUP 0x4000
  139. #define MV88E6XXX_G2_SMI_PHY_CMD_MODE_MASK 0x1000
  140. #define MV88E6XXX_G2_SMI_PHY_CMD_MODE_45 0x0000
  141. #define MV88E6XXX_G2_SMI_PHY_CMD_MODE_22 0x1000
  142. #define MV88E6XXX_G2_SMI_PHY_CMD_OP_MASK 0x0c00
  143. #define MV88E6XXX_G2_SMI_PHY_CMD_OP_22_WRITE_DATA 0x0400
  144. #define MV88E6XXX_G2_SMI_PHY_CMD_OP_22_READ_DATA 0x0800
  145. #define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_WRITE_ADDR 0x0000
  146. #define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_WRITE_DATA 0x0400
  147. #define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_READ_DATA_INC 0x0800
  148. #define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_READ_DATA 0x0c00
  149. #define MV88E6XXX_G2_SMI_PHY_CMD_DEV_ADDR_MASK 0x03e0
  150. #define MV88E6XXX_G2_SMI_PHY_CMD_REG_ADDR_MASK 0x001f
  151. #define MV88E6XXX_G2_SMI_PHY_CMD_SETUP_PTR_MASK 0x03ff
  152. /* Offset 0x19: SMI PHY Data Register */
  153. #define MV88E6XXX_G2_SMI_PHY_DATA 0x19
  154. /* Offset 0x1A: Scratch and Misc. Register */
  155. #define MV88E6XXX_G2_SCRATCH_MISC_MISC 0x1a
  156. #define MV88E6XXX_G2_SCRATCH_MISC_UPDATE 0x8000
  157. #define MV88E6XXX_G2_SCRATCH_MISC_PTR_MASK 0x7f00
  158. #define MV88E6XXX_G2_SCRATCH_MISC_DATA_MASK 0x00ff
  159. /* Offset 0x1B: Watch Dog Control Register */
  160. #define MV88E6352_G2_WDOG_CTL 0x1b
  161. #define MV88E6352_G2_WDOG_CTL_EGRESS_EVENT 0x0080
  162. #define MV88E6352_G2_WDOG_CTL_RMU_TIMEOUT 0x0040
  163. #define MV88E6352_G2_WDOG_CTL_QC_ENABLE 0x0020
  164. #define MV88E6352_G2_WDOG_CTL_EGRESS_HISTORY 0x0010
  165. #define MV88E6352_G2_WDOG_CTL_EGRESS_ENABLE 0x0008
  166. #define MV88E6352_G2_WDOG_CTL_FORCE_IRQ 0x0004
  167. #define MV88E6352_G2_WDOG_CTL_HISTORY 0x0002
  168. #define MV88E6352_G2_WDOG_CTL_SWRESET 0x0001
  169. /* Offset 0x1B: Watch Dog Control Register */
  170. #define MV88E6390_G2_WDOG_CTL 0x1b
  171. #define MV88E6390_G2_WDOG_CTL_UPDATE 0x8000
  172. #define MV88E6390_G2_WDOG_CTL_PTR_MASK 0x7f00
  173. #define MV88E6390_G2_WDOG_CTL_PTR_INT_SOURCE 0x0000
  174. #define MV88E6390_G2_WDOG_CTL_PTR_INT_STS 0x1000
  175. #define MV88E6390_G2_WDOG_CTL_PTR_INT_ENABLE 0x1100
  176. #define MV88E6390_G2_WDOG_CTL_PTR_EVENT 0x1200
  177. #define MV88E6390_G2_WDOG_CTL_PTR_HISTORY 0x1300
  178. #define MV88E6390_G2_WDOG_CTL_DATA_MASK 0x00ff
  179. #define MV88E6390_G2_WDOG_CTL_CUT_THROUGH 0x0008
  180. #define MV88E6390_G2_WDOG_CTL_QUEUE_CONTROLLER 0x0004
  181. #define MV88E6390_G2_WDOG_CTL_EGRESS 0x0002
  182. #define MV88E6390_G2_WDOG_CTL_FORCE_IRQ 0x0001
  183. /* Offset 0x1C: QoS Weights Register */
  184. #define MV88E6XXX_G2_QOS_WEIGHTS 0x1c
  185. #define MV88E6XXX_G2_QOS_WEIGHTS_UPDATE 0x8000
  186. #define MV88E6352_G2_QOS_WEIGHTS_PTR_MASK 0x3f00
  187. #define MV88E6390_G2_QOS_WEIGHTS_PTR_MASK 0x7f00
  188. #define MV88E6XXX_G2_QOS_WEIGHTS_DATA_MASK 0x00ff
  189. /* Offset 0x1D: Misc Register */
  190. #define MV88E6XXX_G2_MISC 0x1d
  191. #define MV88E6XXX_G2_MISC_5_BIT_PORT 0x4000
  192. #define MV88E6352_G2_NOEGR_POLICY 0x2000
  193. #define MV88E6390_G2_LAG_ID_4 0x2000
  194. #ifdef CONFIG_NET_DSA_MV88E6XXX_GLOBAL2
  195. static inline int mv88e6xxx_g2_require(struct mv88e6xxx_chip *chip)
  196. {
  197. return 0;
  198. }
  199. int mv88e6352_g2_irl_init_all(struct mv88e6xxx_chip *chip, int port);
  200. int mv88e6390_g2_irl_init_all(struct mv88e6xxx_chip *chip, int port);
  201. int mv88e6xxx_g2_smi_phy_read(struct mv88e6xxx_chip *chip,
  202. struct mii_bus *bus,
  203. int addr, int reg, u16 *val);
  204. int mv88e6xxx_g2_smi_phy_write(struct mv88e6xxx_chip *chip,
  205. struct mii_bus *bus,
  206. int addr, int reg, u16 val);
  207. int mv88e6xxx_g2_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr);
  208. int mv88e6xxx_g2_get_eeprom8(struct mv88e6xxx_chip *chip,
  209. struct ethtool_eeprom *eeprom, u8 *data);
  210. int mv88e6xxx_g2_set_eeprom8(struct mv88e6xxx_chip *chip,
  211. struct ethtool_eeprom *eeprom, u8 *data);
  212. int mv88e6xxx_g2_get_eeprom16(struct mv88e6xxx_chip *chip,
  213. struct ethtool_eeprom *eeprom, u8 *data);
  214. int mv88e6xxx_g2_set_eeprom16(struct mv88e6xxx_chip *chip,
  215. struct ethtool_eeprom *eeprom, u8 *data);
  216. int mv88e6xxx_g2_pvt_write(struct mv88e6xxx_chip *chip, int src_dev,
  217. int src_port, u16 data);
  218. int mv88e6xxx_g2_misc_4_bit_port(struct mv88e6xxx_chip *chip);
  219. int mv88e6xxx_g2_setup(struct mv88e6xxx_chip *chip);
  220. int mv88e6xxx_g2_irq_setup(struct mv88e6xxx_chip *chip);
  221. void mv88e6xxx_g2_irq_free(struct mv88e6xxx_chip *chip);
  222. int mv88e6185_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip);
  223. int mv88e6352_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip);
  224. int mv88e6xxx_g2_pot_clear(struct mv88e6xxx_chip *chip);
  225. extern const struct mv88e6xxx_irq_ops mv88e6097_watchdog_ops;
  226. extern const struct mv88e6xxx_irq_ops mv88e6390_watchdog_ops;
  227. #else /* !CONFIG_NET_DSA_MV88E6XXX_GLOBAL2 */
  228. static inline int mv88e6xxx_g2_require(struct mv88e6xxx_chip *chip)
  229. {
  230. if (chip->info->global2_addr) {
  231. dev_err(chip->dev, "this chip requires CONFIG_NET_DSA_MV88E6XXX_GLOBAL2 enabled\n");
  232. return -EOPNOTSUPP;
  233. }
  234. return 0;
  235. }
  236. static inline int mv88e6352_g2_irl_init_all(struct mv88e6xxx_chip *chip,
  237. int port)
  238. {
  239. return -EOPNOTSUPP;
  240. }
  241. static inline int mv88e6390_g2_irl_init_all(struct mv88e6xxx_chip *chip,
  242. int port)
  243. {
  244. return -EOPNOTSUPP;
  245. }
  246. static inline int mv88e6xxx_g2_smi_phy_read(struct mv88e6xxx_chip *chip,
  247. struct mii_bus *bus,
  248. int addr, int reg, u16 *val)
  249. {
  250. return -EOPNOTSUPP;
  251. }
  252. static inline int mv88e6xxx_g2_smi_phy_write(struct mv88e6xxx_chip *chip,
  253. struct mii_bus *bus,
  254. int addr, int reg, u16 val)
  255. {
  256. return -EOPNOTSUPP;
  257. }
  258. static inline int mv88e6xxx_g2_set_switch_mac(struct mv88e6xxx_chip *chip,
  259. u8 *addr)
  260. {
  261. return -EOPNOTSUPP;
  262. }
  263. static inline int mv88e6xxx_g2_get_eeprom8(struct mv88e6xxx_chip *chip,
  264. struct ethtool_eeprom *eeprom,
  265. u8 *data)
  266. {
  267. return -EOPNOTSUPP;
  268. }
  269. static inline int mv88e6xxx_g2_set_eeprom8(struct mv88e6xxx_chip *chip,
  270. struct ethtool_eeprom *eeprom,
  271. u8 *data)
  272. {
  273. return -EOPNOTSUPP;
  274. }
  275. static inline int mv88e6xxx_g2_get_eeprom16(struct mv88e6xxx_chip *chip,
  276. struct ethtool_eeprom *eeprom,
  277. u8 *data)
  278. {
  279. return -EOPNOTSUPP;
  280. }
  281. static inline int mv88e6xxx_g2_set_eeprom16(struct mv88e6xxx_chip *chip,
  282. struct ethtool_eeprom *eeprom,
  283. u8 *data)
  284. {
  285. return -EOPNOTSUPP;
  286. }
  287. static inline int mv88e6xxx_g2_pvt_write(struct mv88e6xxx_chip *chip,
  288. int src_dev, int src_port, u16 data)
  289. {
  290. return -EOPNOTSUPP;
  291. }
  292. static inline int mv88e6xxx_g2_misc_4_bit_port(struct mv88e6xxx_chip *chip)
  293. {
  294. return -EOPNOTSUPP;
  295. }
  296. static inline int mv88e6xxx_g2_setup(struct mv88e6xxx_chip *chip)
  297. {
  298. return -EOPNOTSUPP;
  299. }
  300. static inline int mv88e6xxx_g2_irq_setup(struct mv88e6xxx_chip *chip)
  301. {
  302. return -EOPNOTSUPP;
  303. }
  304. static inline void mv88e6xxx_g2_irq_free(struct mv88e6xxx_chip *chip)
  305. {
  306. }
  307. static inline int mv88e6185_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip)
  308. {
  309. return -EOPNOTSUPP;
  310. }
  311. static inline int mv88e6352_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip)
  312. {
  313. return -EOPNOTSUPP;
  314. }
  315. static inline int mv88e6xxx_g2_pot_clear(struct mv88e6xxx_chip *chip)
  316. {
  317. return -EOPNOTSUPP;
  318. }
  319. static const struct mv88e6xxx_irq_ops mv88e6097_watchdog_ops = {};
  320. static const struct mv88e6xxx_irq_ops mv88e6390_watchdog_ops = {};
  321. #endif /* CONFIG_NET_DSA_MV88E6XXX_GLOBAL2 */
  322. #endif /* _MV88E6XXX_GLOBAL2_H */