chip.c 112 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999
  1. /*
  2. * Marvell 88e6xxx Ethernet switch single-chip support
  3. *
  4. * Copyright (c) 2008 Marvell Semiconductor
  5. *
  6. * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
  7. *
  8. * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
  9. * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. */
  16. #include <linux/delay.h>
  17. #include <linux/etherdevice.h>
  18. #include <linux/ethtool.h>
  19. #include <linux/if_bridge.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/irq.h>
  22. #include <linux/irqdomain.h>
  23. #include <linux/jiffies.h>
  24. #include <linux/list.h>
  25. #include <linux/mdio.h>
  26. #include <linux/module.h>
  27. #include <linux/of_device.h>
  28. #include <linux/of_irq.h>
  29. #include <linux/of_mdio.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/gpio/consumer.h>
  32. #include <linux/phy.h>
  33. #include <net/dsa.h>
  34. #include "chip.h"
  35. #include "global1.h"
  36. #include "global2.h"
  37. #include "phy.h"
  38. #include "port.h"
  39. #include "serdes.h"
  40. static void assert_reg_lock(struct mv88e6xxx_chip *chip)
  41. {
  42. if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
  43. dev_err(chip->dev, "Switch registers lock not held!\n");
  44. dump_stack();
  45. }
  46. }
  47. /* The switch ADDR[4:1] configuration pins define the chip SMI device address
  48. * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
  49. *
  50. * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
  51. * is the only device connected to the SMI master. In this mode it responds to
  52. * all 32 possible SMI addresses, and thus maps directly the internal devices.
  53. *
  54. * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
  55. * multiple devices to share the SMI interface. In this mode it responds to only
  56. * 2 registers, used to indirectly access the internal SMI devices.
  57. */
  58. static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
  59. int addr, int reg, u16 *val)
  60. {
  61. if (!chip->smi_ops)
  62. return -EOPNOTSUPP;
  63. return chip->smi_ops->read(chip, addr, reg, val);
  64. }
  65. static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
  66. int addr, int reg, u16 val)
  67. {
  68. if (!chip->smi_ops)
  69. return -EOPNOTSUPP;
  70. return chip->smi_ops->write(chip, addr, reg, val);
  71. }
  72. static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
  73. int addr, int reg, u16 *val)
  74. {
  75. int ret;
  76. ret = mdiobus_read_nested(chip->bus, addr, reg);
  77. if (ret < 0)
  78. return ret;
  79. *val = ret & 0xffff;
  80. return 0;
  81. }
  82. static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
  83. int addr, int reg, u16 val)
  84. {
  85. int ret;
  86. ret = mdiobus_write_nested(chip->bus, addr, reg, val);
  87. if (ret < 0)
  88. return ret;
  89. return 0;
  90. }
  91. static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
  92. .read = mv88e6xxx_smi_single_chip_read,
  93. .write = mv88e6xxx_smi_single_chip_write,
  94. };
  95. static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
  96. {
  97. int ret;
  98. int i;
  99. for (i = 0; i < 16; i++) {
  100. ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
  101. if (ret < 0)
  102. return ret;
  103. if ((ret & SMI_CMD_BUSY) == 0)
  104. return 0;
  105. }
  106. return -ETIMEDOUT;
  107. }
  108. static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
  109. int addr, int reg, u16 *val)
  110. {
  111. int ret;
  112. /* Wait for the bus to become free. */
  113. ret = mv88e6xxx_smi_multi_chip_wait(chip);
  114. if (ret < 0)
  115. return ret;
  116. /* Transmit the read command. */
  117. ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
  118. SMI_CMD_OP_22_READ | (addr << 5) | reg);
  119. if (ret < 0)
  120. return ret;
  121. /* Wait for the read command to complete. */
  122. ret = mv88e6xxx_smi_multi_chip_wait(chip);
  123. if (ret < 0)
  124. return ret;
  125. /* Read the data. */
  126. ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
  127. if (ret < 0)
  128. return ret;
  129. *val = ret & 0xffff;
  130. return 0;
  131. }
  132. static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
  133. int addr, int reg, u16 val)
  134. {
  135. int ret;
  136. /* Wait for the bus to become free. */
  137. ret = mv88e6xxx_smi_multi_chip_wait(chip);
  138. if (ret < 0)
  139. return ret;
  140. /* Transmit the data to write. */
  141. ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
  142. if (ret < 0)
  143. return ret;
  144. /* Transmit the write command. */
  145. ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
  146. SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
  147. if (ret < 0)
  148. return ret;
  149. /* Wait for the write command to complete. */
  150. ret = mv88e6xxx_smi_multi_chip_wait(chip);
  151. if (ret < 0)
  152. return ret;
  153. return 0;
  154. }
  155. static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
  156. .read = mv88e6xxx_smi_multi_chip_read,
  157. .write = mv88e6xxx_smi_multi_chip_write,
  158. };
  159. int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
  160. {
  161. int err;
  162. assert_reg_lock(chip);
  163. err = mv88e6xxx_smi_read(chip, addr, reg, val);
  164. if (err)
  165. return err;
  166. dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
  167. addr, reg, *val);
  168. return 0;
  169. }
  170. int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
  171. {
  172. int err;
  173. assert_reg_lock(chip);
  174. err = mv88e6xxx_smi_write(chip, addr, reg, val);
  175. if (err)
  176. return err;
  177. dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
  178. addr, reg, val);
  179. return 0;
  180. }
  181. struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
  182. {
  183. struct mv88e6xxx_mdio_bus *mdio_bus;
  184. mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
  185. list);
  186. if (!mdio_bus)
  187. return NULL;
  188. return mdio_bus->bus;
  189. }
  190. static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
  191. {
  192. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  193. unsigned int n = d->hwirq;
  194. chip->g1_irq.masked |= (1 << n);
  195. }
  196. static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
  197. {
  198. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  199. unsigned int n = d->hwirq;
  200. chip->g1_irq.masked &= ~(1 << n);
  201. }
  202. static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
  203. {
  204. struct mv88e6xxx_chip *chip = dev_id;
  205. unsigned int nhandled = 0;
  206. unsigned int sub_irq;
  207. unsigned int n;
  208. u16 reg;
  209. int err;
  210. mutex_lock(&chip->reg_lock);
  211. err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
  212. mutex_unlock(&chip->reg_lock);
  213. if (err)
  214. goto out;
  215. for (n = 0; n < chip->g1_irq.nirqs; ++n) {
  216. if (reg & (1 << n)) {
  217. sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
  218. handle_nested_irq(sub_irq);
  219. ++nhandled;
  220. }
  221. }
  222. out:
  223. return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
  224. }
  225. static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
  226. {
  227. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  228. mutex_lock(&chip->reg_lock);
  229. }
  230. static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
  231. {
  232. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  233. u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
  234. u16 reg;
  235. int err;
  236. err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
  237. if (err)
  238. goto out;
  239. reg &= ~mask;
  240. reg |= (~chip->g1_irq.masked & mask);
  241. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
  242. if (err)
  243. goto out;
  244. out:
  245. mutex_unlock(&chip->reg_lock);
  246. }
  247. static const struct irq_chip mv88e6xxx_g1_irq_chip = {
  248. .name = "mv88e6xxx-g1",
  249. .irq_mask = mv88e6xxx_g1_irq_mask,
  250. .irq_unmask = mv88e6xxx_g1_irq_unmask,
  251. .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
  252. .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
  253. };
  254. static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
  255. unsigned int irq,
  256. irq_hw_number_t hwirq)
  257. {
  258. struct mv88e6xxx_chip *chip = d->host_data;
  259. irq_set_chip_data(irq, d->host_data);
  260. irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
  261. irq_set_noprobe(irq);
  262. return 0;
  263. }
  264. static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
  265. .map = mv88e6xxx_g1_irq_domain_map,
  266. .xlate = irq_domain_xlate_twocell,
  267. };
  268. static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
  269. {
  270. int irq, virq;
  271. u16 mask;
  272. mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
  273. mask |= GENMASK(chip->g1_irq.nirqs, 0);
  274. mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
  275. free_irq(chip->irq, chip);
  276. for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
  277. virq = irq_find_mapping(chip->g1_irq.domain, irq);
  278. irq_dispose_mapping(virq);
  279. }
  280. irq_domain_remove(chip->g1_irq.domain);
  281. }
  282. static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
  283. {
  284. int err, irq, virq;
  285. u16 reg, mask;
  286. chip->g1_irq.nirqs = chip->info->g1_irqs;
  287. chip->g1_irq.domain = irq_domain_add_simple(
  288. NULL, chip->g1_irq.nirqs, 0,
  289. &mv88e6xxx_g1_irq_domain_ops, chip);
  290. if (!chip->g1_irq.domain)
  291. return -ENOMEM;
  292. for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
  293. irq_create_mapping(chip->g1_irq.domain, irq);
  294. chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
  295. chip->g1_irq.masked = ~0;
  296. err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
  297. if (err)
  298. goto out_mapping;
  299. mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
  300. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
  301. if (err)
  302. goto out_disable;
  303. /* Reading the interrupt status clears (most of) them */
  304. err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
  305. if (err)
  306. goto out_disable;
  307. err = request_threaded_irq(chip->irq, NULL,
  308. mv88e6xxx_g1_irq_thread_fn,
  309. IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
  310. dev_name(chip->dev), chip);
  311. if (err)
  312. goto out_disable;
  313. return 0;
  314. out_disable:
  315. mask |= GENMASK(chip->g1_irq.nirqs, 0);
  316. mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
  317. out_mapping:
  318. for (irq = 0; irq < 16; irq++) {
  319. virq = irq_find_mapping(chip->g1_irq.domain, irq);
  320. irq_dispose_mapping(virq);
  321. }
  322. irq_domain_remove(chip->g1_irq.domain);
  323. return err;
  324. }
  325. int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
  326. {
  327. int i;
  328. for (i = 0; i < 16; i++) {
  329. u16 val;
  330. int err;
  331. err = mv88e6xxx_read(chip, addr, reg, &val);
  332. if (err)
  333. return err;
  334. if (!(val & mask))
  335. return 0;
  336. usleep_range(1000, 2000);
  337. }
  338. dev_err(chip->dev, "Timeout while waiting for switch\n");
  339. return -ETIMEDOUT;
  340. }
  341. /* Indirect write to single pointer-data register with an Update bit */
  342. int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
  343. {
  344. u16 val;
  345. int err;
  346. /* Wait until the previous operation is completed */
  347. err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
  348. if (err)
  349. return err;
  350. /* Set the Update bit to trigger a write operation */
  351. val = BIT(15) | update;
  352. return mv88e6xxx_write(chip, addr, reg, val);
  353. }
  354. static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
  355. int link, int speed, int duplex,
  356. phy_interface_t mode)
  357. {
  358. int err;
  359. if (!chip->info->ops->port_set_link)
  360. return 0;
  361. /* Port's MAC control must not be changed unless the link is down */
  362. err = chip->info->ops->port_set_link(chip, port, 0);
  363. if (err)
  364. return err;
  365. if (chip->info->ops->port_set_speed) {
  366. err = chip->info->ops->port_set_speed(chip, port, speed);
  367. if (err && err != -EOPNOTSUPP)
  368. goto restore_link;
  369. }
  370. if (chip->info->ops->port_set_duplex) {
  371. err = chip->info->ops->port_set_duplex(chip, port, duplex);
  372. if (err && err != -EOPNOTSUPP)
  373. goto restore_link;
  374. }
  375. if (chip->info->ops->port_set_rgmii_delay) {
  376. err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
  377. if (err && err != -EOPNOTSUPP)
  378. goto restore_link;
  379. }
  380. if (chip->info->ops->port_set_cmode) {
  381. err = chip->info->ops->port_set_cmode(chip, port, mode);
  382. if (err && err != -EOPNOTSUPP)
  383. goto restore_link;
  384. }
  385. err = 0;
  386. restore_link:
  387. if (chip->info->ops->port_set_link(chip, port, link))
  388. dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
  389. return err;
  390. }
  391. /* We expect the switch to perform auto negotiation if there is a real
  392. * phy. However, in the case of a fixed link phy, we force the port
  393. * settings from the fixed link settings.
  394. */
  395. static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
  396. struct phy_device *phydev)
  397. {
  398. struct mv88e6xxx_chip *chip = ds->priv;
  399. int err;
  400. if (!phy_is_pseudo_fixed_link(phydev))
  401. return;
  402. mutex_lock(&chip->reg_lock);
  403. err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
  404. phydev->duplex, phydev->interface);
  405. mutex_unlock(&chip->reg_lock);
  406. if (err && err != -EOPNOTSUPP)
  407. dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
  408. }
  409. static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
  410. {
  411. if (!chip->info->ops->stats_snapshot)
  412. return -EOPNOTSUPP;
  413. return chip->info->ops->stats_snapshot(chip, port);
  414. }
  415. static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
  416. { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
  417. { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
  418. { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
  419. { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
  420. { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
  421. { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
  422. { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
  423. { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
  424. { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
  425. { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
  426. { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
  427. { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
  428. { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
  429. { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
  430. { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
  431. { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
  432. { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
  433. { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
  434. { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
  435. { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
  436. { "single", 4, 0x14, STATS_TYPE_BANK0, },
  437. { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
  438. { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
  439. { "late", 4, 0x1f, STATS_TYPE_BANK0, },
  440. { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
  441. { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
  442. { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
  443. { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
  444. { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
  445. { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
  446. { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
  447. { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
  448. { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
  449. { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
  450. { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
  451. { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
  452. { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
  453. { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
  454. { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
  455. { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
  456. { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
  457. { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
  458. { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
  459. { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
  460. { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
  461. { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
  462. { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
  463. { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
  464. { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
  465. { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
  466. { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
  467. { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
  468. { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
  469. { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
  470. { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
  471. { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
  472. { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
  473. { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
  474. { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
  475. };
  476. static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
  477. struct mv88e6xxx_hw_stat *s,
  478. int port, u16 bank1_select,
  479. u16 histogram)
  480. {
  481. u32 low;
  482. u32 high = 0;
  483. u16 reg = 0;
  484. int err;
  485. u64 value;
  486. switch (s->type) {
  487. case STATS_TYPE_PORT:
  488. err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
  489. if (err)
  490. return UINT64_MAX;
  491. low = reg;
  492. if (s->sizeof_stat == 4) {
  493. err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
  494. if (err)
  495. return UINT64_MAX;
  496. high = reg;
  497. }
  498. break;
  499. case STATS_TYPE_BANK1:
  500. reg = bank1_select;
  501. /* fall through */
  502. case STATS_TYPE_BANK0:
  503. reg |= s->reg | histogram;
  504. mv88e6xxx_g1_stats_read(chip, reg, &low);
  505. if (s->sizeof_stat == 8)
  506. mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
  507. break;
  508. default:
  509. return UINT64_MAX;
  510. }
  511. value = (((u64)high) << 16) | low;
  512. return value;
  513. }
  514. static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
  515. uint8_t *data, int types)
  516. {
  517. struct mv88e6xxx_hw_stat *stat;
  518. int i, j;
  519. for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
  520. stat = &mv88e6xxx_hw_stats[i];
  521. if (stat->type & types) {
  522. memcpy(data + j * ETH_GSTRING_LEN, stat->string,
  523. ETH_GSTRING_LEN);
  524. j++;
  525. }
  526. }
  527. }
  528. static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
  529. uint8_t *data)
  530. {
  531. mv88e6xxx_stats_get_strings(chip, data,
  532. STATS_TYPE_BANK0 | STATS_TYPE_PORT);
  533. }
  534. static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
  535. uint8_t *data)
  536. {
  537. mv88e6xxx_stats_get_strings(chip, data,
  538. STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
  539. }
  540. static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
  541. uint8_t *data)
  542. {
  543. struct mv88e6xxx_chip *chip = ds->priv;
  544. if (chip->info->ops->stats_get_strings)
  545. chip->info->ops->stats_get_strings(chip, data);
  546. }
  547. static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
  548. int types)
  549. {
  550. struct mv88e6xxx_hw_stat *stat;
  551. int i, j;
  552. for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
  553. stat = &mv88e6xxx_hw_stats[i];
  554. if (stat->type & types)
  555. j++;
  556. }
  557. return j;
  558. }
  559. static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
  560. {
  561. return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
  562. STATS_TYPE_PORT);
  563. }
  564. static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
  565. {
  566. return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
  567. STATS_TYPE_BANK1);
  568. }
  569. static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
  570. {
  571. struct mv88e6xxx_chip *chip = ds->priv;
  572. if (chip->info->ops->stats_get_sset_count)
  573. return chip->info->ops->stats_get_sset_count(chip);
  574. return 0;
  575. }
  576. static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
  577. uint64_t *data, int types,
  578. u16 bank1_select, u16 histogram)
  579. {
  580. struct mv88e6xxx_hw_stat *stat;
  581. int i, j;
  582. for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
  583. stat = &mv88e6xxx_hw_stats[i];
  584. if (stat->type & types) {
  585. data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
  586. bank1_select,
  587. histogram);
  588. j++;
  589. }
  590. }
  591. }
  592. static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
  593. uint64_t *data)
  594. {
  595. return mv88e6xxx_stats_get_stats(chip, port, data,
  596. STATS_TYPE_BANK0 | STATS_TYPE_PORT,
  597. 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
  598. }
  599. static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
  600. uint64_t *data)
  601. {
  602. return mv88e6xxx_stats_get_stats(chip, port, data,
  603. STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
  604. MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
  605. MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
  606. }
  607. static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
  608. uint64_t *data)
  609. {
  610. return mv88e6xxx_stats_get_stats(chip, port, data,
  611. STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
  612. MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
  613. 0);
  614. }
  615. static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
  616. uint64_t *data)
  617. {
  618. if (chip->info->ops->stats_get_stats)
  619. chip->info->ops->stats_get_stats(chip, port, data);
  620. }
  621. static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
  622. uint64_t *data)
  623. {
  624. struct mv88e6xxx_chip *chip = ds->priv;
  625. int ret;
  626. mutex_lock(&chip->reg_lock);
  627. ret = mv88e6xxx_stats_snapshot(chip, port);
  628. if (ret < 0) {
  629. mutex_unlock(&chip->reg_lock);
  630. return;
  631. }
  632. mv88e6xxx_get_stats(chip, port, data);
  633. mutex_unlock(&chip->reg_lock);
  634. }
  635. static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
  636. {
  637. if (chip->info->ops->stats_set_histogram)
  638. return chip->info->ops->stats_set_histogram(chip);
  639. return 0;
  640. }
  641. static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
  642. {
  643. return 32 * sizeof(u16);
  644. }
  645. static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
  646. struct ethtool_regs *regs, void *_p)
  647. {
  648. struct mv88e6xxx_chip *chip = ds->priv;
  649. int err;
  650. u16 reg;
  651. u16 *p = _p;
  652. int i;
  653. regs->version = 0;
  654. memset(p, 0xff, 32 * sizeof(u16));
  655. mutex_lock(&chip->reg_lock);
  656. for (i = 0; i < 32; i++) {
  657. err = mv88e6xxx_port_read(chip, port, i, &reg);
  658. if (!err)
  659. p[i] = reg;
  660. }
  661. mutex_unlock(&chip->reg_lock);
  662. }
  663. static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
  664. struct ethtool_eee *e)
  665. {
  666. /* Nothing to do on the port's MAC */
  667. return 0;
  668. }
  669. static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
  670. struct ethtool_eee *e)
  671. {
  672. /* Nothing to do on the port's MAC */
  673. return 0;
  674. }
  675. static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
  676. {
  677. struct dsa_switch *ds = NULL;
  678. struct net_device *br;
  679. u16 pvlan;
  680. int i;
  681. if (dev < DSA_MAX_SWITCHES)
  682. ds = chip->ds->dst->ds[dev];
  683. /* Prevent frames from unknown switch or port */
  684. if (!ds || port >= ds->num_ports)
  685. return 0;
  686. /* Frames from DSA links and CPU ports can egress any local port */
  687. if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
  688. return mv88e6xxx_port_mask(chip);
  689. br = ds->ports[port].bridge_dev;
  690. pvlan = 0;
  691. /* Frames from user ports can egress any local DSA links and CPU ports,
  692. * as well as any local member of their bridge group.
  693. */
  694. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
  695. if (dsa_is_cpu_port(chip->ds, i) ||
  696. dsa_is_dsa_port(chip->ds, i) ||
  697. (br && chip->ds->ports[i].bridge_dev == br))
  698. pvlan |= BIT(i);
  699. return pvlan;
  700. }
  701. static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
  702. {
  703. u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
  704. /* prevent frames from going back out of the port they came in on */
  705. output_ports &= ~BIT(port);
  706. return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
  707. }
  708. static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
  709. u8 state)
  710. {
  711. struct mv88e6xxx_chip *chip = ds->priv;
  712. int err;
  713. mutex_lock(&chip->reg_lock);
  714. err = mv88e6xxx_port_set_state(chip, port, state);
  715. mutex_unlock(&chip->reg_lock);
  716. if (err)
  717. dev_err(ds->dev, "p%d: failed to update state\n", port);
  718. }
  719. static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
  720. {
  721. if (chip->info->ops->pot_clear)
  722. return chip->info->ops->pot_clear(chip);
  723. return 0;
  724. }
  725. static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
  726. {
  727. if (chip->info->ops->mgmt_rsvd2cpu)
  728. return chip->info->ops->mgmt_rsvd2cpu(chip);
  729. return 0;
  730. }
  731. static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
  732. {
  733. int err;
  734. err = mv88e6xxx_g1_atu_flush(chip, 0, true);
  735. if (err)
  736. return err;
  737. err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
  738. if (err)
  739. return err;
  740. return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
  741. }
  742. static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
  743. {
  744. int port;
  745. int err;
  746. if (!chip->info->ops->irl_init_all)
  747. return 0;
  748. for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
  749. /* Disable ingress rate limiting by resetting all per port
  750. * ingress rate limit resources to their initial state.
  751. */
  752. err = chip->info->ops->irl_init_all(chip, port);
  753. if (err)
  754. return err;
  755. }
  756. return 0;
  757. }
  758. static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
  759. {
  760. u16 pvlan = 0;
  761. if (!mv88e6xxx_has_pvt(chip))
  762. return -EOPNOTSUPP;
  763. /* Skip the local source device, which uses in-chip port VLAN */
  764. if (dev != chip->ds->index)
  765. pvlan = mv88e6xxx_port_vlan(chip, dev, port);
  766. return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
  767. }
  768. static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
  769. {
  770. int dev, port;
  771. int err;
  772. if (!mv88e6xxx_has_pvt(chip))
  773. return 0;
  774. /* Clear 5 Bit Port for usage with Marvell Link Street devices:
  775. * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
  776. */
  777. err = mv88e6xxx_g2_misc_4_bit_port(chip);
  778. if (err)
  779. return err;
  780. for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
  781. for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
  782. err = mv88e6xxx_pvt_map(chip, dev, port);
  783. if (err)
  784. return err;
  785. }
  786. }
  787. return 0;
  788. }
  789. static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
  790. {
  791. struct mv88e6xxx_chip *chip = ds->priv;
  792. int err;
  793. mutex_lock(&chip->reg_lock);
  794. err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
  795. mutex_unlock(&chip->reg_lock);
  796. if (err)
  797. dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
  798. }
  799. static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
  800. {
  801. if (!chip->info->max_vid)
  802. return 0;
  803. return mv88e6xxx_g1_vtu_flush(chip);
  804. }
  805. static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
  806. struct mv88e6xxx_vtu_entry *entry)
  807. {
  808. if (!chip->info->ops->vtu_getnext)
  809. return -EOPNOTSUPP;
  810. return chip->info->ops->vtu_getnext(chip, entry);
  811. }
  812. static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
  813. struct mv88e6xxx_vtu_entry *entry)
  814. {
  815. if (!chip->info->ops->vtu_loadpurge)
  816. return -EOPNOTSUPP;
  817. return chip->info->ops->vtu_loadpurge(chip, entry);
  818. }
  819. static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
  820. {
  821. DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
  822. struct mv88e6xxx_vtu_entry vlan = {
  823. .vid = chip->info->max_vid,
  824. };
  825. int i, err;
  826. bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
  827. /* Set every FID bit used by the (un)bridged ports */
  828. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  829. err = mv88e6xxx_port_get_fid(chip, i, fid);
  830. if (err)
  831. return err;
  832. set_bit(*fid, fid_bitmap);
  833. }
  834. /* Set every FID bit used by the VLAN entries */
  835. do {
  836. err = mv88e6xxx_vtu_getnext(chip, &vlan);
  837. if (err)
  838. return err;
  839. if (!vlan.valid)
  840. break;
  841. set_bit(vlan.fid, fid_bitmap);
  842. } while (vlan.vid < chip->info->max_vid);
  843. /* The reset value 0x000 is used to indicate that multiple address
  844. * databases are not needed. Return the next positive available.
  845. */
  846. *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
  847. if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
  848. return -ENOSPC;
  849. /* Clear the database */
  850. return mv88e6xxx_g1_atu_flush(chip, *fid, true);
  851. }
  852. static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
  853. struct mv88e6xxx_vtu_entry *entry, bool new)
  854. {
  855. int err;
  856. if (!vid)
  857. return -EINVAL;
  858. entry->vid = vid - 1;
  859. entry->valid = false;
  860. err = mv88e6xxx_vtu_getnext(chip, entry);
  861. if (err)
  862. return err;
  863. if (entry->vid == vid && entry->valid)
  864. return 0;
  865. if (new) {
  866. int i;
  867. /* Initialize a fresh VLAN entry */
  868. memset(entry, 0, sizeof(*entry));
  869. entry->valid = true;
  870. entry->vid = vid;
  871. /* Exclude all ports */
  872. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
  873. entry->member[i] =
  874. MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
  875. return mv88e6xxx_atu_new(chip, &entry->fid);
  876. }
  877. /* switchdev expects -EOPNOTSUPP to honor software VLANs */
  878. return -EOPNOTSUPP;
  879. }
  880. static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
  881. u16 vid_begin, u16 vid_end)
  882. {
  883. struct mv88e6xxx_chip *chip = ds->priv;
  884. struct mv88e6xxx_vtu_entry vlan = {
  885. .vid = vid_begin - 1,
  886. };
  887. int i, err;
  888. /* DSA and CPU ports have to be members of multiple vlans */
  889. if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
  890. return 0;
  891. if (!vid_begin)
  892. return -EOPNOTSUPP;
  893. mutex_lock(&chip->reg_lock);
  894. do {
  895. err = mv88e6xxx_vtu_getnext(chip, &vlan);
  896. if (err)
  897. goto unlock;
  898. if (!vlan.valid)
  899. break;
  900. if (vlan.vid > vid_end)
  901. break;
  902. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  903. if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
  904. continue;
  905. if (!ds->ports[port].netdev)
  906. continue;
  907. if (vlan.member[i] ==
  908. MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
  909. continue;
  910. if (ds->ports[i].bridge_dev ==
  911. ds->ports[port].bridge_dev)
  912. break; /* same bridge, check next VLAN */
  913. if (!ds->ports[i].bridge_dev)
  914. continue;
  915. dev_err(ds->dev, "p%d: hw VLAN %d already used by %s\n",
  916. port, vlan.vid,
  917. netdev_name(ds->ports[i].bridge_dev));
  918. err = -EOPNOTSUPP;
  919. goto unlock;
  920. }
  921. } while (vlan.vid < vid_end);
  922. unlock:
  923. mutex_unlock(&chip->reg_lock);
  924. return err;
  925. }
  926. static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
  927. bool vlan_filtering)
  928. {
  929. struct mv88e6xxx_chip *chip = ds->priv;
  930. u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
  931. MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
  932. int err;
  933. if (!chip->info->max_vid)
  934. return -EOPNOTSUPP;
  935. mutex_lock(&chip->reg_lock);
  936. err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
  937. mutex_unlock(&chip->reg_lock);
  938. return err;
  939. }
  940. static int
  941. mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
  942. const struct switchdev_obj_port_vlan *vlan,
  943. struct switchdev_trans *trans)
  944. {
  945. struct mv88e6xxx_chip *chip = ds->priv;
  946. int err;
  947. if (!chip->info->max_vid)
  948. return -EOPNOTSUPP;
  949. /* If the requested port doesn't belong to the same bridge as the VLAN
  950. * members, do not support it (yet) and fallback to software VLAN.
  951. */
  952. err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
  953. vlan->vid_end);
  954. if (err)
  955. return err;
  956. /* We don't need any dynamic resource from the kernel (yet),
  957. * so skip the prepare phase.
  958. */
  959. return 0;
  960. }
  961. static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
  962. u16 vid, u8 member)
  963. {
  964. struct mv88e6xxx_vtu_entry vlan;
  965. int err;
  966. err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
  967. if (err)
  968. return err;
  969. vlan.member[port] = member;
  970. return mv88e6xxx_vtu_loadpurge(chip, &vlan);
  971. }
  972. static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
  973. const struct switchdev_obj_port_vlan *vlan,
  974. struct switchdev_trans *trans)
  975. {
  976. struct mv88e6xxx_chip *chip = ds->priv;
  977. bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
  978. bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
  979. u8 member;
  980. u16 vid;
  981. if (!chip->info->max_vid)
  982. return;
  983. if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
  984. member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
  985. else if (untagged)
  986. member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
  987. else
  988. member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
  989. mutex_lock(&chip->reg_lock);
  990. for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
  991. if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
  992. dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
  993. vid, untagged ? 'u' : 't');
  994. if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
  995. dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
  996. vlan->vid_end);
  997. mutex_unlock(&chip->reg_lock);
  998. }
  999. static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
  1000. int port, u16 vid)
  1001. {
  1002. struct mv88e6xxx_vtu_entry vlan;
  1003. int i, err;
  1004. err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
  1005. if (err)
  1006. return err;
  1007. /* Tell switchdev if this VLAN is handled in software */
  1008. if (vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
  1009. return -EOPNOTSUPP;
  1010. vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
  1011. /* keep the VLAN unless all ports are excluded */
  1012. vlan.valid = false;
  1013. for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
  1014. if (vlan.member[i] !=
  1015. MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
  1016. vlan.valid = true;
  1017. break;
  1018. }
  1019. }
  1020. err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
  1021. if (err)
  1022. return err;
  1023. return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
  1024. }
  1025. static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
  1026. const struct switchdev_obj_port_vlan *vlan)
  1027. {
  1028. struct mv88e6xxx_chip *chip = ds->priv;
  1029. u16 pvid, vid;
  1030. int err = 0;
  1031. if (!chip->info->max_vid)
  1032. return -EOPNOTSUPP;
  1033. mutex_lock(&chip->reg_lock);
  1034. err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
  1035. if (err)
  1036. goto unlock;
  1037. for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
  1038. err = _mv88e6xxx_port_vlan_del(chip, port, vid);
  1039. if (err)
  1040. goto unlock;
  1041. if (vid == pvid) {
  1042. err = mv88e6xxx_port_set_pvid(chip, port, 0);
  1043. if (err)
  1044. goto unlock;
  1045. }
  1046. }
  1047. unlock:
  1048. mutex_unlock(&chip->reg_lock);
  1049. return err;
  1050. }
  1051. static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
  1052. const unsigned char *addr, u16 vid,
  1053. u8 state)
  1054. {
  1055. struct mv88e6xxx_vtu_entry vlan;
  1056. struct mv88e6xxx_atu_entry entry;
  1057. int err;
  1058. /* Null VLAN ID corresponds to the port private database */
  1059. if (vid == 0)
  1060. err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
  1061. else
  1062. err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
  1063. if (err)
  1064. return err;
  1065. entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
  1066. ether_addr_copy(entry.mac, addr);
  1067. eth_addr_dec(entry.mac);
  1068. err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
  1069. if (err)
  1070. return err;
  1071. /* Initialize a fresh ATU entry if it isn't found */
  1072. if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
  1073. !ether_addr_equal(entry.mac, addr)) {
  1074. memset(&entry, 0, sizeof(entry));
  1075. ether_addr_copy(entry.mac, addr);
  1076. }
  1077. /* Purge the ATU entry only if no port is using it anymore */
  1078. if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
  1079. entry.portvec &= ~BIT(port);
  1080. if (!entry.portvec)
  1081. entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
  1082. } else {
  1083. entry.portvec |= BIT(port);
  1084. entry.state = state;
  1085. }
  1086. return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
  1087. }
  1088. static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
  1089. const unsigned char *addr, u16 vid)
  1090. {
  1091. struct mv88e6xxx_chip *chip = ds->priv;
  1092. int err;
  1093. mutex_lock(&chip->reg_lock);
  1094. err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
  1095. MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
  1096. mutex_unlock(&chip->reg_lock);
  1097. return err;
  1098. }
  1099. static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
  1100. const unsigned char *addr, u16 vid)
  1101. {
  1102. struct mv88e6xxx_chip *chip = ds->priv;
  1103. int err;
  1104. mutex_lock(&chip->reg_lock);
  1105. err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
  1106. MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
  1107. mutex_unlock(&chip->reg_lock);
  1108. return err;
  1109. }
  1110. static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
  1111. u16 fid, u16 vid, int port,
  1112. dsa_fdb_dump_cb_t *cb, void *data)
  1113. {
  1114. struct mv88e6xxx_atu_entry addr;
  1115. bool is_static;
  1116. int err;
  1117. addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
  1118. eth_broadcast_addr(addr.mac);
  1119. do {
  1120. err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
  1121. if (err)
  1122. return err;
  1123. if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
  1124. break;
  1125. if (addr.trunk || (addr.portvec & BIT(port)) == 0)
  1126. continue;
  1127. if (!is_unicast_ether_addr(addr.mac))
  1128. continue;
  1129. is_static = (addr.state ==
  1130. MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
  1131. err = cb(addr.mac, vid, is_static, data);
  1132. if (err)
  1133. return err;
  1134. } while (!is_broadcast_ether_addr(addr.mac));
  1135. return err;
  1136. }
  1137. static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
  1138. dsa_fdb_dump_cb_t *cb, void *data)
  1139. {
  1140. struct mv88e6xxx_vtu_entry vlan = {
  1141. .vid = chip->info->max_vid,
  1142. };
  1143. u16 fid;
  1144. int err;
  1145. /* Dump port's default Filtering Information Database (VLAN ID 0) */
  1146. err = mv88e6xxx_port_get_fid(chip, port, &fid);
  1147. if (err)
  1148. return err;
  1149. err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
  1150. if (err)
  1151. return err;
  1152. /* Dump VLANs' Filtering Information Databases */
  1153. do {
  1154. err = mv88e6xxx_vtu_getnext(chip, &vlan);
  1155. if (err)
  1156. return err;
  1157. if (!vlan.valid)
  1158. break;
  1159. err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
  1160. cb, data);
  1161. if (err)
  1162. return err;
  1163. } while (vlan.vid < chip->info->max_vid);
  1164. return err;
  1165. }
  1166. static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
  1167. dsa_fdb_dump_cb_t *cb, void *data)
  1168. {
  1169. struct mv88e6xxx_chip *chip = ds->priv;
  1170. int err;
  1171. mutex_lock(&chip->reg_lock);
  1172. err = mv88e6xxx_port_db_dump(chip, port, cb, data);
  1173. mutex_unlock(&chip->reg_lock);
  1174. return err;
  1175. }
  1176. static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
  1177. struct net_device *br)
  1178. {
  1179. struct dsa_switch *ds;
  1180. int port;
  1181. int dev;
  1182. int err;
  1183. /* Remap the Port VLAN of each local bridge group member */
  1184. for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
  1185. if (chip->ds->ports[port].bridge_dev == br) {
  1186. err = mv88e6xxx_port_vlan_map(chip, port);
  1187. if (err)
  1188. return err;
  1189. }
  1190. }
  1191. if (!mv88e6xxx_has_pvt(chip))
  1192. return 0;
  1193. /* Remap the Port VLAN of each cross-chip bridge group member */
  1194. for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
  1195. ds = chip->ds->dst->ds[dev];
  1196. if (!ds)
  1197. break;
  1198. for (port = 0; port < ds->num_ports; ++port) {
  1199. if (ds->ports[port].bridge_dev == br) {
  1200. err = mv88e6xxx_pvt_map(chip, dev, port);
  1201. if (err)
  1202. return err;
  1203. }
  1204. }
  1205. }
  1206. return 0;
  1207. }
  1208. static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
  1209. struct net_device *br)
  1210. {
  1211. struct mv88e6xxx_chip *chip = ds->priv;
  1212. int err;
  1213. mutex_lock(&chip->reg_lock);
  1214. err = mv88e6xxx_bridge_map(chip, br);
  1215. mutex_unlock(&chip->reg_lock);
  1216. return err;
  1217. }
  1218. static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
  1219. struct net_device *br)
  1220. {
  1221. struct mv88e6xxx_chip *chip = ds->priv;
  1222. mutex_lock(&chip->reg_lock);
  1223. if (mv88e6xxx_bridge_map(chip, br) ||
  1224. mv88e6xxx_port_vlan_map(chip, port))
  1225. dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
  1226. mutex_unlock(&chip->reg_lock);
  1227. }
  1228. static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
  1229. int port, struct net_device *br)
  1230. {
  1231. struct mv88e6xxx_chip *chip = ds->priv;
  1232. int err;
  1233. if (!mv88e6xxx_has_pvt(chip))
  1234. return 0;
  1235. mutex_lock(&chip->reg_lock);
  1236. err = mv88e6xxx_pvt_map(chip, dev, port);
  1237. mutex_unlock(&chip->reg_lock);
  1238. return err;
  1239. }
  1240. static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
  1241. int port, struct net_device *br)
  1242. {
  1243. struct mv88e6xxx_chip *chip = ds->priv;
  1244. if (!mv88e6xxx_has_pvt(chip))
  1245. return;
  1246. mutex_lock(&chip->reg_lock);
  1247. if (mv88e6xxx_pvt_map(chip, dev, port))
  1248. dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
  1249. mutex_unlock(&chip->reg_lock);
  1250. }
  1251. static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
  1252. {
  1253. if (chip->info->ops->reset)
  1254. return chip->info->ops->reset(chip);
  1255. return 0;
  1256. }
  1257. static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
  1258. {
  1259. struct gpio_desc *gpiod = chip->reset;
  1260. /* If there is a GPIO connected to the reset pin, toggle it */
  1261. if (gpiod) {
  1262. gpiod_set_value_cansleep(gpiod, 1);
  1263. usleep_range(10000, 20000);
  1264. gpiod_set_value_cansleep(gpiod, 0);
  1265. usleep_range(10000, 20000);
  1266. }
  1267. }
  1268. static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
  1269. {
  1270. int i, err;
  1271. /* Set all ports to the Disabled state */
  1272. for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
  1273. err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
  1274. if (err)
  1275. return err;
  1276. }
  1277. /* Wait for transmit queues to drain,
  1278. * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
  1279. */
  1280. usleep_range(2000, 4000);
  1281. return 0;
  1282. }
  1283. static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
  1284. {
  1285. int err;
  1286. err = mv88e6xxx_disable_ports(chip);
  1287. if (err)
  1288. return err;
  1289. mv88e6xxx_hardware_reset(chip);
  1290. return mv88e6xxx_software_reset(chip);
  1291. }
  1292. static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
  1293. enum mv88e6xxx_frame_mode frame,
  1294. enum mv88e6xxx_egress_mode egress, u16 etype)
  1295. {
  1296. int err;
  1297. if (!chip->info->ops->port_set_frame_mode)
  1298. return -EOPNOTSUPP;
  1299. err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
  1300. if (err)
  1301. return err;
  1302. err = chip->info->ops->port_set_frame_mode(chip, port, frame);
  1303. if (err)
  1304. return err;
  1305. if (chip->info->ops->port_set_ether_type)
  1306. return chip->info->ops->port_set_ether_type(chip, port, etype);
  1307. return 0;
  1308. }
  1309. static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
  1310. {
  1311. return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
  1312. MV88E6XXX_EGRESS_MODE_UNMODIFIED,
  1313. MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
  1314. }
  1315. static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
  1316. {
  1317. return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
  1318. MV88E6XXX_EGRESS_MODE_UNMODIFIED,
  1319. MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
  1320. }
  1321. static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
  1322. {
  1323. return mv88e6xxx_set_port_mode(chip, port,
  1324. MV88E6XXX_FRAME_MODE_ETHERTYPE,
  1325. MV88E6XXX_EGRESS_MODE_ETHERTYPE,
  1326. ETH_P_EDSA);
  1327. }
  1328. static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
  1329. {
  1330. if (dsa_is_dsa_port(chip->ds, port))
  1331. return mv88e6xxx_set_port_mode_dsa(chip, port);
  1332. if (dsa_is_normal_port(chip->ds, port))
  1333. return mv88e6xxx_set_port_mode_normal(chip, port);
  1334. /* Setup CPU port mode depending on its supported tag format */
  1335. if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
  1336. return mv88e6xxx_set_port_mode_dsa(chip, port);
  1337. if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
  1338. return mv88e6xxx_set_port_mode_edsa(chip, port);
  1339. return -EINVAL;
  1340. }
  1341. static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
  1342. {
  1343. bool message = dsa_is_dsa_port(chip->ds, port);
  1344. return mv88e6xxx_port_set_message_port(chip, port, message);
  1345. }
  1346. static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
  1347. {
  1348. bool flood = port == dsa_upstream_port(chip->ds);
  1349. /* Upstream ports flood frames with unknown unicast or multicast DA */
  1350. if (chip->info->ops->port_set_egress_floods)
  1351. return chip->info->ops->port_set_egress_floods(chip, port,
  1352. flood, flood);
  1353. return 0;
  1354. }
  1355. static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
  1356. bool on)
  1357. {
  1358. if (chip->info->ops->serdes_power)
  1359. return chip->info->ops->serdes_power(chip, port, on);
  1360. return 0;
  1361. }
  1362. static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
  1363. {
  1364. struct dsa_switch *ds = chip->ds;
  1365. int err;
  1366. u16 reg;
  1367. /* MAC Forcing register: don't force link, speed, duplex or flow control
  1368. * state to any particular values on physical ports, but force the CPU
  1369. * port and all DSA ports to their maximum bandwidth and full duplex.
  1370. */
  1371. if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
  1372. err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
  1373. SPEED_MAX, DUPLEX_FULL,
  1374. PHY_INTERFACE_MODE_NA);
  1375. else
  1376. err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
  1377. SPEED_UNFORCED, DUPLEX_UNFORCED,
  1378. PHY_INTERFACE_MODE_NA);
  1379. if (err)
  1380. return err;
  1381. /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
  1382. * disable Header mode, enable IGMP/MLD snooping, disable VLAN
  1383. * tunneling, determine priority by looking at 802.1p and IP
  1384. * priority fields (IP prio has precedence), and set STP state
  1385. * to Forwarding.
  1386. *
  1387. * If this is the CPU link, use DSA or EDSA tagging depending
  1388. * on which tagging mode was configured.
  1389. *
  1390. * If this is a link to another switch, use DSA tagging mode.
  1391. *
  1392. * If this is the upstream port for this switch, enable
  1393. * forwarding of unknown unicasts and multicasts.
  1394. */
  1395. reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
  1396. MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
  1397. MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
  1398. err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
  1399. if (err)
  1400. return err;
  1401. err = mv88e6xxx_setup_port_mode(chip, port);
  1402. if (err)
  1403. return err;
  1404. err = mv88e6xxx_setup_egress_floods(chip, port);
  1405. if (err)
  1406. return err;
  1407. /* Enable the SERDES interface for DSA and CPU ports. Normal
  1408. * ports SERDES are enabled when the port is enabled, thus
  1409. * saving a bit of power.
  1410. */
  1411. if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
  1412. err = mv88e6xxx_serdes_power(chip, port, true);
  1413. if (err)
  1414. return err;
  1415. }
  1416. /* Port Control 2: don't force a good FCS, set the maximum frame size to
  1417. * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
  1418. * untagged frames on this port, do a destination address lookup on all
  1419. * received packets as usual, disable ARP mirroring and don't send a
  1420. * copy of all transmitted/received frames on this port to the CPU.
  1421. */
  1422. err = mv88e6xxx_port_set_map_da(chip, port);
  1423. if (err)
  1424. return err;
  1425. reg = 0;
  1426. if (chip->info->ops->port_set_upstream_port) {
  1427. err = chip->info->ops->port_set_upstream_port(
  1428. chip, port, dsa_upstream_port(ds));
  1429. if (err)
  1430. return err;
  1431. }
  1432. err = mv88e6xxx_port_set_8021q_mode(chip, port,
  1433. MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
  1434. if (err)
  1435. return err;
  1436. if (chip->info->ops->port_set_jumbo_size) {
  1437. err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
  1438. if (err)
  1439. return err;
  1440. }
  1441. /* Port Association Vector: when learning source addresses
  1442. * of packets, add the address to the address database using
  1443. * a port bitmap that has only the bit for this port set and
  1444. * the other bits clear.
  1445. */
  1446. reg = 1 << port;
  1447. /* Disable learning for CPU port */
  1448. if (dsa_is_cpu_port(ds, port))
  1449. reg = 0;
  1450. err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
  1451. reg);
  1452. if (err)
  1453. return err;
  1454. /* Egress rate control 2: disable egress rate control. */
  1455. err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
  1456. 0x0000);
  1457. if (err)
  1458. return err;
  1459. if (chip->info->ops->port_pause_limit) {
  1460. err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
  1461. if (err)
  1462. return err;
  1463. }
  1464. if (chip->info->ops->port_disable_learn_limit) {
  1465. err = chip->info->ops->port_disable_learn_limit(chip, port);
  1466. if (err)
  1467. return err;
  1468. }
  1469. if (chip->info->ops->port_disable_pri_override) {
  1470. err = chip->info->ops->port_disable_pri_override(chip, port);
  1471. if (err)
  1472. return err;
  1473. }
  1474. if (chip->info->ops->port_tag_remap) {
  1475. err = chip->info->ops->port_tag_remap(chip, port);
  1476. if (err)
  1477. return err;
  1478. }
  1479. if (chip->info->ops->port_egress_rate_limiting) {
  1480. err = chip->info->ops->port_egress_rate_limiting(chip, port);
  1481. if (err)
  1482. return err;
  1483. }
  1484. err = mv88e6xxx_setup_message_port(chip, port);
  1485. if (err)
  1486. return err;
  1487. /* Port based VLAN map: give each port the same default address
  1488. * database, and allow bidirectional communication between the
  1489. * CPU and DSA port(s), and the other ports.
  1490. */
  1491. err = mv88e6xxx_port_set_fid(chip, port, 0);
  1492. if (err)
  1493. return err;
  1494. err = mv88e6xxx_port_vlan_map(chip, port);
  1495. if (err)
  1496. return err;
  1497. /* Default VLAN ID and priority: don't set a default VLAN
  1498. * ID, and set the default packet priority to zero.
  1499. */
  1500. return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
  1501. }
  1502. static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
  1503. struct phy_device *phydev)
  1504. {
  1505. struct mv88e6xxx_chip *chip = ds->priv;
  1506. int err;
  1507. mutex_lock(&chip->reg_lock);
  1508. err = mv88e6xxx_serdes_power(chip, port, true);
  1509. mutex_unlock(&chip->reg_lock);
  1510. return err;
  1511. }
  1512. static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
  1513. struct phy_device *phydev)
  1514. {
  1515. struct mv88e6xxx_chip *chip = ds->priv;
  1516. mutex_lock(&chip->reg_lock);
  1517. if (mv88e6xxx_serdes_power(chip, port, false))
  1518. dev_err(chip->dev, "failed to power off SERDES\n");
  1519. mutex_unlock(&chip->reg_lock);
  1520. }
  1521. static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
  1522. unsigned int ageing_time)
  1523. {
  1524. struct mv88e6xxx_chip *chip = ds->priv;
  1525. int err;
  1526. mutex_lock(&chip->reg_lock);
  1527. err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
  1528. mutex_unlock(&chip->reg_lock);
  1529. return err;
  1530. }
  1531. static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
  1532. {
  1533. struct dsa_switch *ds = chip->ds;
  1534. u32 upstream_port = dsa_upstream_port(ds);
  1535. int err;
  1536. if (chip->info->ops->set_cpu_port) {
  1537. err = chip->info->ops->set_cpu_port(chip, upstream_port);
  1538. if (err)
  1539. return err;
  1540. }
  1541. if (chip->info->ops->set_egress_port) {
  1542. err = chip->info->ops->set_egress_port(chip, upstream_port);
  1543. if (err)
  1544. return err;
  1545. }
  1546. /* Disable remote management, and set the switch's DSA device number. */
  1547. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL2,
  1548. MV88E6XXX_G1_CTL2_MULTIPLE_CASCADE |
  1549. (ds->index & 0x1f));
  1550. if (err)
  1551. return err;
  1552. /* Configure the IP ToS mapping registers. */
  1553. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_0, 0x0000);
  1554. if (err)
  1555. return err;
  1556. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_1, 0x0000);
  1557. if (err)
  1558. return err;
  1559. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_2, 0x5555);
  1560. if (err)
  1561. return err;
  1562. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_3, 0x5555);
  1563. if (err)
  1564. return err;
  1565. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_4, 0xaaaa);
  1566. if (err)
  1567. return err;
  1568. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_5, 0xaaaa);
  1569. if (err)
  1570. return err;
  1571. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_6, 0xffff);
  1572. if (err)
  1573. return err;
  1574. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_7, 0xffff);
  1575. if (err)
  1576. return err;
  1577. /* Configure the IEEE 802.1p priority mapping register. */
  1578. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IEEE_PRI, 0xfa41);
  1579. if (err)
  1580. return err;
  1581. /* Initialize the statistics unit */
  1582. err = mv88e6xxx_stats_set_histogram(chip);
  1583. if (err)
  1584. return err;
  1585. /* Clear the statistics counters for all ports */
  1586. err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_STATS_OP,
  1587. MV88E6XXX_G1_STATS_OP_BUSY |
  1588. MV88E6XXX_G1_STATS_OP_FLUSH_ALL);
  1589. if (err)
  1590. return err;
  1591. /* Wait for the flush to complete. */
  1592. err = mv88e6xxx_g1_stats_wait(chip);
  1593. if (err)
  1594. return err;
  1595. return 0;
  1596. }
  1597. static int mv88e6xxx_setup(struct dsa_switch *ds)
  1598. {
  1599. struct mv88e6xxx_chip *chip = ds->priv;
  1600. int err;
  1601. int i;
  1602. chip->ds = ds;
  1603. ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
  1604. mutex_lock(&chip->reg_lock);
  1605. /* Setup Switch Port Registers */
  1606. for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
  1607. err = mv88e6xxx_setup_port(chip, i);
  1608. if (err)
  1609. goto unlock;
  1610. }
  1611. /* Setup Switch Global 1 Registers */
  1612. err = mv88e6xxx_g1_setup(chip);
  1613. if (err)
  1614. goto unlock;
  1615. /* Setup Switch Global 2 Registers */
  1616. if (chip->info->global2_addr) {
  1617. err = mv88e6xxx_g2_setup(chip);
  1618. if (err)
  1619. goto unlock;
  1620. }
  1621. err = mv88e6xxx_irl_setup(chip);
  1622. if (err)
  1623. goto unlock;
  1624. err = mv88e6xxx_phy_setup(chip);
  1625. if (err)
  1626. goto unlock;
  1627. err = mv88e6xxx_vtu_setup(chip);
  1628. if (err)
  1629. goto unlock;
  1630. err = mv88e6xxx_pvt_setup(chip);
  1631. if (err)
  1632. goto unlock;
  1633. err = mv88e6xxx_atu_setup(chip);
  1634. if (err)
  1635. goto unlock;
  1636. err = mv88e6xxx_pot_setup(chip);
  1637. if (err)
  1638. goto unlock;
  1639. err = mv88e6xxx_rsvd2cpu_setup(chip);
  1640. if (err)
  1641. goto unlock;
  1642. unlock:
  1643. mutex_unlock(&chip->reg_lock);
  1644. return err;
  1645. }
  1646. static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
  1647. {
  1648. struct mv88e6xxx_chip *chip = ds->priv;
  1649. int err;
  1650. if (!chip->info->ops->set_switch_mac)
  1651. return -EOPNOTSUPP;
  1652. mutex_lock(&chip->reg_lock);
  1653. err = chip->info->ops->set_switch_mac(chip, addr);
  1654. mutex_unlock(&chip->reg_lock);
  1655. return err;
  1656. }
  1657. static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
  1658. {
  1659. struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
  1660. struct mv88e6xxx_chip *chip = mdio_bus->chip;
  1661. u16 val;
  1662. int err;
  1663. if (!chip->info->ops->phy_read)
  1664. return -EOPNOTSUPP;
  1665. mutex_lock(&chip->reg_lock);
  1666. err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
  1667. mutex_unlock(&chip->reg_lock);
  1668. if (reg == MII_PHYSID2) {
  1669. /* Some internal PHYS don't have a model number. Use
  1670. * the mv88e6390 family model number instead.
  1671. */
  1672. if (!(val & 0x3f0))
  1673. val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
  1674. }
  1675. return err ? err : val;
  1676. }
  1677. static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
  1678. {
  1679. struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
  1680. struct mv88e6xxx_chip *chip = mdio_bus->chip;
  1681. int err;
  1682. if (!chip->info->ops->phy_write)
  1683. return -EOPNOTSUPP;
  1684. mutex_lock(&chip->reg_lock);
  1685. err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
  1686. mutex_unlock(&chip->reg_lock);
  1687. return err;
  1688. }
  1689. static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
  1690. struct device_node *np,
  1691. bool external)
  1692. {
  1693. static int index;
  1694. struct mv88e6xxx_mdio_bus *mdio_bus;
  1695. struct mii_bus *bus;
  1696. int err;
  1697. bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
  1698. if (!bus)
  1699. return -ENOMEM;
  1700. mdio_bus = bus->priv;
  1701. mdio_bus->bus = bus;
  1702. mdio_bus->chip = chip;
  1703. INIT_LIST_HEAD(&mdio_bus->list);
  1704. mdio_bus->external = external;
  1705. if (np) {
  1706. bus->name = np->full_name;
  1707. snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
  1708. } else {
  1709. bus->name = "mv88e6xxx SMI";
  1710. snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
  1711. }
  1712. bus->read = mv88e6xxx_mdio_read;
  1713. bus->write = mv88e6xxx_mdio_write;
  1714. bus->parent = chip->dev;
  1715. if (np)
  1716. err = of_mdiobus_register(bus, np);
  1717. else
  1718. err = mdiobus_register(bus);
  1719. if (err) {
  1720. dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
  1721. return err;
  1722. }
  1723. if (external)
  1724. list_add_tail(&mdio_bus->list, &chip->mdios);
  1725. else
  1726. list_add(&mdio_bus->list, &chip->mdios);
  1727. return 0;
  1728. }
  1729. static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
  1730. { .compatible = "marvell,mv88e6xxx-mdio-external",
  1731. .data = (void *)true },
  1732. { },
  1733. };
  1734. static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
  1735. struct device_node *np)
  1736. {
  1737. const struct of_device_id *match;
  1738. struct device_node *child;
  1739. int err;
  1740. /* Always register one mdio bus for the internal/default mdio
  1741. * bus. This maybe represented in the device tree, but is
  1742. * optional.
  1743. */
  1744. child = of_get_child_by_name(np, "mdio");
  1745. err = mv88e6xxx_mdio_register(chip, child, false);
  1746. if (err)
  1747. return err;
  1748. /* Walk the device tree, and see if there are any other nodes
  1749. * which say they are compatible with the external mdio
  1750. * bus.
  1751. */
  1752. for_each_available_child_of_node(np, child) {
  1753. match = of_match_node(mv88e6xxx_mdio_external_match, child);
  1754. if (match) {
  1755. err = mv88e6xxx_mdio_register(chip, child, true);
  1756. if (err)
  1757. return err;
  1758. }
  1759. }
  1760. return 0;
  1761. }
  1762. static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
  1763. {
  1764. struct mv88e6xxx_mdio_bus *mdio_bus;
  1765. struct mii_bus *bus;
  1766. list_for_each_entry(mdio_bus, &chip->mdios, list) {
  1767. bus = mdio_bus->bus;
  1768. mdiobus_unregister(bus);
  1769. }
  1770. }
  1771. static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
  1772. {
  1773. struct mv88e6xxx_chip *chip = ds->priv;
  1774. return chip->eeprom_len;
  1775. }
  1776. static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
  1777. struct ethtool_eeprom *eeprom, u8 *data)
  1778. {
  1779. struct mv88e6xxx_chip *chip = ds->priv;
  1780. int err;
  1781. if (!chip->info->ops->get_eeprom)
  1782. return -EOPNOTSUPP;
  1783. mutex_lock(&chip->reg_lock);
  1784. err = chip->info->ops->get_eeprom(chip, eeprom, data);
  1785. mutex_unlock(&chip->reg_lock);
  1786. if (err)
  1787. return err;
  1788. eeprom->magic = 0xc3ec4951;
  1789. return 0;
  1790. }
  1791. static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
  1792. struct ethtool_eeprom *eeprom, u8 *data)
  1793. {
  1794. struct mv88e6xxx_chip *chip = ds->priv;
  1795. int err;
  1796. if (!chip->info->ops->set_eeprom)
  1797. return -EOPNOTSUPP;
  1798. if (eeprom->magic != 0xc3ec4951)
  1799. return -EINVAL;
  1800. mutex_lock(&chip->reg_lock);
  1801. err = chip->info->ops->set_eeprom(chip, eeprom, data);
  1802. mutex_unlock(&chip->reg_lock);
  1803. return err;
  1804. }
  1805. static const struct mv88e6xxx_ops mv88e6085_ops = {
  1806. /* MV88E6XXX_FAMILY_6097 */
  1807. .irl_init_all = mv88e6352_g2_irl_init_all,
  1808. .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
  1809. .phy_read = mv88e6185_phy_ppu_read,
  1810. .phy_write = mv88e6185_phy_ppu_write,
  1811. .port_set_link = mv88e6xxx_port_set_link,
  1812. .port_set_duplex = mv88e6xxx_port_set_duplex,
  1813. .port_set_speed = mv88e6185_port_set_speed,
  1814. .port_tag_remap = mv88e6095_port_tag_remap,
  1815. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  1816. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  1817. .port_set_ether_type = mv88e6351_port_set_ether_type,
  1818. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  1819. .port_pause_limit = mv88e6097_port_pause_limit,
  1820. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  1821. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  1822. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  1823. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  1824. .stats_get_strings = mv88e6095_stats_get_strings,
  1825. .stats_get_stats = mv88e6095_stats_get_stats,
  1826. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  1827. .set_egress_port = mv88e6095_g1_set_egress_port,
  1828. .watchdog_ops = &mv88e6097_watchdog_ops,
  1829. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  1830. .pot_clear = mv88e6xxx_g2_pot_clear,
  1831. .ppu_enable = mv88e6185_g1_ppu_enable,
  1832. .ppu_disable = mv88e6185_g1_ppu_disable,
  1833. .reset = mv88e6185_g1_reset,
  1834. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  1835. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  1836. };
  1837. static const struct mv88e6xxx_ops mv88e6095_ops = {
  1838. /* MV88E6XXX_FAMILY_6095 */
  1839. .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
  1840. .phy_read = mv88e6185_phy_ppu_read,
  1841. .phy_write = mv88e6185_phy_ppu_write,
  1842. .port_set_link = mv88e6xxx_port_set_link,
  1843. .port_set_duplex = mv88e6xxx_port_set_duplex,
  1844. .port_set_speed = mv88e6185_port_set_speed,
  1845. .port_set_frame_mode = mv88e6085_port_set_frame_mode,
  1846. .port_set_egress_floods = mv88e6185_port_set_egress_floods,
  1847. .port_set_upstream_port = mv88e6095_port_set_upstream_port,
  1848. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  1849. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  1850. .stats_get_strings = mv88e6095_stats_get_strings,
  1851. .stats_get_stats = mv88e6095_stats_get_stats,
  1852. .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
  1853. .ppu_enable = mv88e6185_g1_ppu_enable,
  1854. .ppu_disable = mv88e6185_g1_ppu_disable,
  1855. .reset = mv88e6185_g1_reset,
  1856. .vtu_getnext = mv88e6185_g1_vtu_getnext,
  1857. .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
  1858. };
  1859. static const struct mv88e6xxx_ops mv88e6097_ops = {
  1860. /* MV88E6XXX_FAMILY_6097 */
  1861. .irl_init_all = mv88e6352_g2_irl_init_all,
  1862. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  1863. .phy_read = mv88e6xxx_g2_smi_phy_read,
  1864. .phy_write = mv88e6xxx_g2_smi_phy_write,
  1865. .port_set_link = mv88e6xxx_port_set_link,
  1866. .port_set_duplex = mv88e6xxx_port_set_duplex,
  1867. .port_set_speed = mv88e6185_port_set_speed,
  1868. .port_tag_remap = mv88e6095_port_tag_remap,
  1869. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  1870. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  1871. .port_set_ether_type = mv88e6351_port_set_ether_type,
  1872. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  1873. .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
  1874. .port_pause_limit = mv88e6097_port_pause_limit,
  1875. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  1876. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  1877. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  1878. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  1879. .stats_get_strings = mv88e6095_stats_get_strings,
  1880. .stats_get_stats = mv88e6095_stats_get_stats,
  1881. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  1882. .set_egress_port = mv88e6095_g1_set_egress_port,
  1883. .watchdog_ops = &mv88e6097_watchdog_ops,
  1884. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  1885. .pot_clear = mv88e6xxx_g2_pot_clear,
  1886. .reset = mv88e6352_g1_reset,
  1887. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  1888. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  1889. };
  1890. static const struct mv88e6xxx_ops mv88e6123_ops = {
  1891. /* MV88E6XXX_FAMILY_6165 */
  1892. .irl_init_all = mv88e6352_g2_irl_init_all,
  1893. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  1894. .phy_read = mv88e6xxx_g2_smi_phy_read,
  1895. .phy_write = mv88e6xxx_g2_smi_phy_write,
  1896. .port_set_link = mv88e6xxx_port_set_link,
  1897. .port_set_duplex = mv88e6xxx_port_set_duplex,
  1898. .port_set_speed = mv88e6185_port_set_speed,
  1899. .port_set_frame_mode = mv88e6085_port_set_frame_mode,
  1900. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  1901. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  1902. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  1903. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  1904. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  1905. .stats_get_strings = mv88e6095_stats_get_strings,
  1906. .stats_get_stats = mv88e6095_stats_get_stats,
  1907. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  1908. .set_egress_port = mv88e6095_g1_set_egress_port,
  1909. .watchdog_ops = &mv88e6097_watchdog_ops,
  1910. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  1911. .pot_clear = mv88e6xxx_g2_pot_clear,
  1912. .reset = mv88e6352_g1_reset,
  1913. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  1914. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  1915. };
  1916. static const struct mv88e6xxx_ops mv88e6131_ops = {
  1917. /* MV88E6XXX_FAMILY_6185 */
  1918. .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
  1919. .phy_read = mv88e6185_phy_ppu_read,
  1920. .phy_write = mv88e6185_phy_ppu_write,
  1921. .port_set_link = mv88e6xxx_port_set_link,
  1922. .port_set_duplex = mv88e6xxx_port_set_duplex,
  1923. .port_set_speed = mv88e6185_port_set_speed,
  1924. .port_tag_remap = mv88e6095_port_tag_remap,
  1925. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  1926. .port_set_egress_floods = mv88e6185_port_set_egress_floods,
  1927. .port_set_ether_type = mv88e6351_port_set_ether_type,
  1928. .port_set_upstream_port = mv88e6095_port_set_upstream_port,
  1929. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  1930. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  1931. .port_pause_limit = mv88e6097_port_pause_limit,
  1932. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  1933. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  1934. .stats_get_strings = mv88e6095_stats_get_strings,
  1935. .stats_get_stats = mv88e6095_stats_get_stats,
  1936. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  1937. .set_egress_port = mv88e6095_g1_set_egress_port,
  1938. .watchdog_ops = &mv88e6097_watchdog_ops,
  1939. .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
  1940. .ppu_enable = mv88e6185_g1_ppu_enable,
  1941. .ppu_disable = mv88e6185_g1_ppu_disable,
  1942. .reset = mv88e6185_g1_reset,
  1943. .vtu_getnext = mv88e6185_g1_vtu_getnext,
  1944. .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
  1945. };
  1946. static const struct mv88e6xxx_ops mv88e6141_ops = {
  1947. /* MV88E6XXX_FAMILY_6341 */
  1948. .irl_init_all = mv88e6352_g2_irl_init_all,
  1949. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  1950. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  1951. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  1952. .phy_read = mv88e6xxx_g2_smi_phy_read,
  1953. .phy_write = mv88e6xxx_g2_smi_phy_write,
  1954. .port_set_link = mv88e6xxx_port_set_link,
  1955. .port_set_duplex = mv88e6xxx_port_set_duplex,
  1956. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  1957. .port_set_speed = mv88e6390_port_set_speed,
  1958. .port_tag_remap = mv88e6095_port_tag_remap,
  1959. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  1960. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  1961. .port_set_ether_type = mv88e6351_port_set_ether_type,
  1962. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  1963. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  1964. .port_pause_limit = mv88e6097_port_pause_limit,
  1965. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  1966. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  1967. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  1968. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  1969. .stats_get_strings = mv88e6320_stats_get_strings,
  1970. .stats_get_stats = mv88e6390_stats_get_stats,
  1971. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  1972. .set_egress_port = mv88e6390_g1_set_egress_port,
  1973. .watchdog_ops = &mv88e6390_watchdog_ops,
  1974. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  1975. .pot_clear = mv88e6xxx_g2_pot_clear,
  1976. .reset = mv88e6352_g1_reset,
  1977. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  1978. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  1979. };
  1980. static const struct mv88e6xxx_ops mv88e6161_ops = {
  1981. /* MV88E6XXX_FAMILY_6165 */
  1982. .irl_init_all = mv88e6352_g2_irl_init_all,
  1983. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  1984. .phy_read = mv88e6xxx_g2_smi_phy_read,
  1985. .phy_write = mv88e6xxx_g2_smi_phy_write,
  1986. .port_set_link = mv88e6xxx_port_set_link,
  1987. .port_set_duplex = mv88e6xxx_port_set_duplex,
  1988. .port_set_speed = mv88e6185_port_set_speed,
  1989. .port_tag_remap = mv88e6095_port_tag_remap,
  1990. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  1991. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  1992. .port_set_ether_type = mv88e6351_port_set_ether_type,
  1993. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  1994. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  1995. .port_pause_limit = mv88e6097_port_pause_limit,
  1996. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  1997. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  1998. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  1999. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2000. .stats_get_strings = mv88e6095_stats_get_strings,
  2001. .stats_get_stats = mv88e6095_stats_get_stats,
  2002. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2003. .set_egress_port = mv88e6095_g1_set_egress_port,
  2004. .watchdog_ops = &mv88e6097_watchdog_ops,
  2005. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2006. .pot_clear = mv88e6xxx_g2_pot_clear,
  2007. .reset = mv88e6352_g1_reset,
  2008. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2009. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2010. };
  2011. static const struct mv88e6xxx_ops mv88e6165_ops = {
  2012. /* MV88E6XXX_FAMILY_6165 */
  2013. .irl_init_all = mv88e6352_g2_irl_init_all,
  2014. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2015. .phy_read = mv88e6165_phy_read,
  2016. .phy_write = mv88e6165_phy_write,
  2017. .port_set_link = mv88e6xxx_port_set_link,
  2018. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2019. .port_set_speed = mv88e6185_port_set_speed,
  2020. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2021. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2022. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2023. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2024. .stats_get_strings = mv88e6095_stats_get_strings,
  2025. .stats_get_stats = mv88e6095_stats_get_stats,
  2026. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2027. .set_egress_port = mv88e6095_g1_set_egress_port,
  2028. .watchdog_ops = &mv88e6097_watchdog_ops,
  2029. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2030. .pot_clear = mv88e6xxx_g2_pot_clear,
  2031. .reset = mv88e6352_g1_reset,
  2032. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2033. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2034. };
  2035. static const struct mv88e6xxx_ops mv88e6171_ops = {
  2036. /* MV88E6XXX_FAMILY_6351 */
  2037. .irl_init_all = mv88e6352_g2_irl_init_all,
  2038. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2039. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2040. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2041. .port_set_link = mv88e6xxx_port_set_link,
  2042. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2043. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2044. .port_set_speed = mv88e6185_port_set_speed,
  2045. .port_tag_remap = mv88e6095_port_tag_remap,
  2046. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2047. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2048. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2049. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2050. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2051. .port_pause_limit = mv88e6097_port_pause_limit,
  2052. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2053. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2054. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2055. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2056. .stats_get_strings = mv88e6095_stats_get_strings,
  2057. .stats_get_stats = mv88e6095_stats_get_stats,
  2058. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2059. .set_egress_port = mv88e6095_g1_set_egress_port,
  2060. .watchdog_ops = &mv88e6097_watchdog_ops,
  2061. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2062. .pot_clear = mv88e6xxx_g2_pot_clear,
  2063. .reset = mv88e6352_g1_reset,
  2064. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2065. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2066. };
  2067. static const struct mv88e6xxx_ops mv88e6172_ops = {
  2068. /* MV88E6XXX_FAMILY_6352 */
  2069. .irl_init_all = mv88e6352_g2_irl_init_all,
  2070. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2071. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2072. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2073. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2074. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2075. .port_set_link = mv88e6xxx_port_set_link,
  2076. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2077. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2078. .port_set_speed = mv88e6352_port_set_speed,
  2079. .port_tag_remap = mv88e6095_port_tag_remap,
  2080. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2081. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2082. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2083. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2084. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2085. .port_pause_limit = mv88e6097_port_pause_limit,
  2086. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2087. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2088. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2089. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2090. .stats_get_strings = mv88e6095_stats_get_strings,
  2091. .stats_get_stats = mv88e6095_stats_get_stats,
  2092. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2093. .set_egress_port = mv88e6095_g1_set_egress_port,
  2094. .watchdog_ops = &mv88e6097_watchdog_ops,
  2095. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2096. .pot_clear = mv88e6xxx_g2_pot_clear,
  2097. .reset = mv88e6352_g1_reset,
  2098. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2099. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2100. .serdes_power = mv88e6352_serdes_power,
  2101. };
  2102. static const struct mv88e6xxx_ops mv88e6175_ops = {
  2103. /* MV88E6XXX_FAMILY_6351 */
  2104. .irl_init_all = mv88e6352_g2_irl_init_all,
  2105. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2106. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2107. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2108. .port_set_link = mv88e6xxx_port_set_link,
  2109. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2110. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2111. .port_set_speed = mv88e6185_port_set_speed,
  2112. .port_tag_remap = mv88e6095_port_tag_remap,
  2113. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2114. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2115. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2116. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2117. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2118. .port_pause_limit = mv88e6097_port_pause_limit,
  2119. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2120. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2121. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2122. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2123. .stats_get_strings = mv88e6095_stats_get_strings,
  2124. .stats_get_stats = mv88e6095_stats_get_stats,
  2125. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2126. .set_egress_port = mv88e6095_g1_set_egress_port,
  2127. .watchdog_ops = &mv88e6097_watchdog_ops,
  2128. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2129. .pot_clear = mv88e6xxx_g2_pot_clear,
  2130. .reset = mv88e6352_g1_reset,
  2131. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2132. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2133. };
  2134. static const struct mv88e6xxx_ops mv88e6176_ops = {
  2135. /* MV88E6XXX_FAMILY_6352 */
  2136. .irl_init_all = mv88e6352_g2_irl_init_all,
  2137. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2138. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2139. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2140. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2141. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2142. .port_set_link = mv88e6xxx_port_set_link,
  2143. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2144. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2145. .port_set_speed = mv88e6352_port_set_speed,
  2146. .port_tag_remap = mv88e6095_port_tag_remap,
  2147. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2148. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2149. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2150. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2151. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2152. .port_pause_limit = mv88e6097_port_pause_limit,
  2153. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2154. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2155. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2156. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2157. .stats_get_strings = mv88e6095_stats_get_strings,
  2158. .stats_get_stats = mv88e6095_stats_get_stats,
  2159. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2160. .set_egress_port = mv88e6095_g1_set_egress_port,
  2161. .watchdog_ops = &mv88e6097_watchdog_ops,
  2162. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2163. .pot_clear = mv88e6xxx_g2_pot_clear,
  2164. .reset = mv88e6352_g1_reset,
  2165. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2166. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2167. .serdes_power = mv88e6352_serdes_power,
  2168. };
  2169. static const struct mv88e6xxx_ops mv88e6185_ops = {
  2170. /* MV88E6XXX_FAMILY_6185 */
  2171. .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
  2172. .phy_read = mv88e6185_phy_ppu_read,
  2173. .phy_write = mv88e6185_phy_ppu_write,
  2174. .port_set_link = mv88e6xxx_port_set_link,
  2175. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2176. .port_set_speed = mv88e6185_port_set_speed,
  2177. .port_set_frame_mode = mv88e6085_port_set_frame_mode,
  2178. .port_set_egress_floods = mv88e6185_port_set_egress_floods,
  2179. .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
  2180. .port_set_upstream_port = mv88e6095_port_set_upstream_port,
  2181. .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
  2182. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2183. .stats_get_strings = mv88e6095_stats_get_strings,
  2184. .stats_get_stats = mv88e6095_stats_get_stats,
  2185. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2186. .set_egress_port = mv88e6095_g1_set_egress_port,
  2187. .watchdog_ops = &mv88e6097_watchdog_ops,
  2188. .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
  2189. .ppu_enable = mv88e6185_g1_ppu_enable,
  2190. .ppu_disable = mv88e6185_g1_ppu_disable,
  2191. .reset = mv88e6185_g1_reset,
  2192. .vtu_getnext = mv88e6185_g1_vtu_getnext,
  2193. .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
  2194. };
  2195. static const struct mv88e6xxx_ops mv88e6190_ops = {
  2196. /* MV88E6XXX_FAMILY_6390 */
  2197. .irl_init_all = mv88e6390_g2_irl_init_all,
  2198. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2199. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2200. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2201. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2202. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2203. .port_set_link = mv88e6xxx_port_set_link,
  2204. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2205. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2206. .port_set_speed = mv88e6390_port_set_speed,
  2207. .port_tag_remap = mv88e6390_port_tag_remap,
  2208. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2209. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2210. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2211. .port_pause_limit = mv88e6390_port_pause_limit,
  2212. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2213. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2214. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2215. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2216. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2217. .stats_get_strings = mv88e6320_stats_get_strings,
  2218. .stats_get_stats = mv88e6390_stats_get_stats,
  2219. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  2220. .set_egress_port = mv88e6390_g1_set_egress_port,
  2221. .watchdog_ops = &mv88e6390_watchdog_ops,
  2222. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2223. .pot_clear = mv88e6xxx_g2_pot_clear,
  2224. .reset = mv88e6352_g1_reset,
  2225. .vtu_getnext = mv88e6390_g1_vtu_getnext,
  2226. .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
  2227. .serdes_power = mv88e6390_serdes_power,
  2228. };
  2229. static const struct mv88e6xxx_ops mv88e6190x_ops = {
  2230. /* MV88E6XXX_FAMILY_6390 */
  2231. .irl_init_all = mv88e6390_g2_irl_init_all,
  2232. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2233. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2234. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2235. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2236. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2237. .port_set_link = mv88e6xxx_port_set_link,
  2238. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2239. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2240. .port_set_speed = mv88e6390x_port_set_speed,
  2241. .port_tag_remap = mv88e6390_port_tag_remap,
  2242. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2243. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2244. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2245. .port_pause_limit = mv88e6390_port_pause_limit,
  2246. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2247. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2248. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2249. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2250. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2251. .stats_get_strings = mv88e6320_stats_get_strings,
  2252. .stats_get_stats = mv88e6390_stats_get_stats,
  2253. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  2254. .set_egress_port = mv88e6390_g1_set_egress_port,
  2255. .watchdog_ops = &mv88e6390_watchdog_ops,
  2256. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2257. .pot_clear = mv88e6xxx_g2_pot_clear,
  2258. .reset = mv88e6352_g1_reset,
  2259. .vtu_getnext = mv88e6390_g1_vtu_getnext,
  2260. .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
  2261. .serdes_power = mv88e6390_serdes_power,
  2262. };
  2263. static const struct mv88e6xxx_ops mv88e6191_ops = {
  2264. /* MV88E6XXX_FAMILY_6390 */
  2265. .irl_init_all = mv88e6390_g2_irl_init_all,
  2266. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2267. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2268. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2269. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2270. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2271. .port_set_link = mv88e6xxx_port_set_link,
  2272. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2273. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2274. .port_set_speed = mv88e6390_port_set_speed,
  2275. .port_tag_remap = mv88e6390_port_tag_remap,
  2276. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2277. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2278. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2279. .port_pause_limit = mv88e6390_port_pause_limit,
  2280. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2281. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2282. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2283. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2284. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2285. .stats_get_strings = mv88e6320_stats_get_strings,
  2286. .stats_get_stats = mv88e6390_stats_get_stats,
  2287. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  2288. .set_egress_port = mv88e6390_g1_set_egress_port,
  2289. .watchdog_ops = &mv88e6390_watchdog_ops,
  2290. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2291. .pot_clear = mv88e6xxx_g2_pot_clear,
  2292. .reset = mv88e6352_g1_reset,
  2293. .vtu_getnext = mv88e6390_g1_vtu_getnext,
  2294. .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
  2295. .serdes_power = mv88e6390_serdes_power,
  2296. };
  2297. static const struct mv88e6xxx_ops mv88e6240_ops = {
  2298. /* MV88E6XXX_FAMILY_6352 */
  2299. .irl_init_all = mv88e6352_g2_irl_init_all,
  2300. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2301. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2302. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2303. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2304. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2305. .port_set_link = mv88e6xxx_port_set_link,
  2306. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2307. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2308. .port_set_speed = mv88e6352_port_set_speed,
  2309. .port_tag_remap = mv88e6095_port_tag_remap,
  2310. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2311. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2312. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2313. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2314. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2315. .port_pause_limit = mv88e6097_port_pause_limit,
  2316. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2317. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2318. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2319. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2320. .stats_get_strings = mv88e6095_stats_get_strings,
  2321. .stats_get_stats = mv88e6095_stats_get_stats,
  2322. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2323. .set_egress_port = mv88e6095_g1_set_egress_port,
  2324. .watchdog_ops = &mv88e6097_watchdog_ops,
  2325. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2326. .pot_clear = mv88e6xxx_g2_pot_clear,
  2327. .reset = mv88e6352_g1_reset,
  2328. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2329. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2330. .serdes_power = mv88e6352_serdes_power,
  2331. };
  2332. static const struct mv88e6xxx_ops mv88e6290_ops = {
  2333. /* MV88E6XXX_FAMILY_6390 */
  2334. .irl_init_all = mv88e6390_g2_irl_init_all,
  2335. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2336. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2337. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2338. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2339. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2340. .port_set_link = mv88e6xxx_port_set_link,
  2341. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2342. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2343. .port_set_speed = mv88e6390_port_set_speed,
  2344. .port_tag_remap = mv88e6390_port_tag_remap,
  2345. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2346. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2347. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2348. .port_pause_limit = mv88e6390_port_pause_limit,
  2349. .port_set_cmode = mv88e6390x_port_set_cmode,
  2350. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2351. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2352. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2353. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2354. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2355. .stats_get_strings = mv88e6320_stats_get_strings,
  2356. .stats_get_stats = mv88e6390_stats_get_stats,
  2357. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  2358. .set_egress_port = mv88e6390_g1_set_egress_port,
  2359. .watchdog_ops = &mv88e6390_watchdog_ops,
  2360. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2361. .pot_clear = mv88e6xxx_g2_pot_clear,
  2362. .reset = mv88e6352_g1_reset,
  2363. .vtu_getnext = mv88e6390_g1_vtu_getnext,
  2364. .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
  2365. .serdes_power = mv88e6390_serdes_power,
  2366. };
  2367. static const struct mv88e6xxx_ops mv88e6320_ops = {
  2368. /* MV88E6XXX_FAMILY_6320 */
  2369. .irl_init_all = mv88e6352_g2_irl_init_all,
  2370. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2371. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2372. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2373. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2374. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2375. .port_set_link = mv88e6xxx_port_set_link,
  2376. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2377. .port_set_speed = mv88e6185_port_set_speed,
  2378. .port_tag_remap = mv88e6095_port_tag_remap,
  2379. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2380. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2381. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2382. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2383. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2384. .port_pause_limit = mv88e6097_port_pause_limit,
  2385. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2386. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2387. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2388. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2389. .stats_get_strings = mv88e6320_stats_get_strings,
  2390. .stats_get_stats = mv88e6320_stats_get_stats,
  2391. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2392. .set_egress_port = mv88e6095_g1_set_egress_port,
  2393. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2394. .pot_clear = mv88e6xxx_g2_pot_clear,
  2395. .reset = mv88e6352_g1_reset,
  2396. .vtu_getnext = mv88e6185_g1_vtu_getnext,
  2397. .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
  2398. };
  2399. static const struct mv88e6xxx_ops mv88e6321_ops = {
  2400. /* MV88E6XXX_FAMILY_6320 */
  2401. .irl_init_all = mv88e6352_g2_irl_init_all,
  2402. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2403. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2404. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2405. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2406. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2407. .port_set_link = mv88e6xxx_port_set_link,
  2408. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2409. .port_set_speed = mv88e6185_port_set_speed,
  2410. .port_tag_remap = mv88e6095_port_tag_remap,
  2411. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2412. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2413. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2414. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2415. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2416. .port_pause_limit = mv88e6097_port_pause_limit,
  2417. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2418. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2419. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2420. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2421. .stats_get_strings = mv88e6320_stats_get_strings,
  2422. .stats_get_stats = mv88e6320_stats_get_stats,
  2423. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2424. .set_egress_port = mv88e6095_g1_set_egress_port,
  2425. .reset = mv88e6352_g1_reset,
  2426. .vtu_getnext = mv88e6185_g1_vtu_getnext,
  2427. .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
  2428. };
  2429. static const struct mv88e6xxx_ops mv88e6341_ops = {
  2430. /* MV88E6XXX_FAMILY_6341 */
  2431. .irl_init_all = mv88e6352_g2_irl_init_all,
  2432. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2433. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2434. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2435. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2436. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2437. .port_set_link = mv88e6xxx_port_set_link,
  2438. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2439. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2440. .port_set_speed = mv88e6390_port_set_speed,
  2441. .port_tag_remap = mv88e6095_port_tag_remap,
  2442. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2443. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2444. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2445. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2446. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2447. .port_pause_limit = mv88e6097_port_pause_limit,
  2448. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2449. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2450. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2451. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2452. .stats_get_strings = mv88e6320_stats_get_strings,
  2453. .stats_get_stats = mv88e6390_stats_get_stats,
  2454. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  2455. .set_egress_port = mv88e6390_g1_set_egress_port,
  2456. .watchdog_ops = &mv88e6390_watchdog_ops,
  2457. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2458. .pot_clear = mv88e6xxx_g2_pot_clear,
  2459. .reset = mv88e6352_g1_reset,
  2460. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2461. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2462. };
  2463. static const struct mv88e6xxx_ops mv88e6350_ops = {
  2464. /* MV88E6XXX_FAMILY_6351 */
  2465. .irl_init_all = mv88e6352_g2_irl_init_all,
  2466. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2467. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2468. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2469. .port_set_link = mv88e6xxx_port_set_link,
  2470. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2471. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2472. .port_set_speed = mv88e6185_port_set_speed,
  2473. .port_tag_remap = mv88e6095_port_tag_remap,
  2474. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2475. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2476. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2477. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2478. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2479. .port_pause_limit = mv88e6097_port_pause_limit,
  2480. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2481. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2482. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2483. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2484. .stats_get_strings = mv88e6095_stats_get_strings,
  2485. .stats_get_stats = mv88e6095_stats_get_stats,
  2486. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2487. .set_egress_port = mv88e6095_g1_set_egress_port,
  2488. .watchdog_ops = &mv88e6097_watchdog_ops,
  2489. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2490. .pot_clear = mv88e6xxx_g2_pot_clear,
  2491. .reset = mv88e6352_g1_reset,
  2492. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2493. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2494. };
  2495. static const struct mv88e6xxx_ops mv88e6351_ops = {
  2496. /* MV88E6XXX_FAMILY_6351 */
  2497. .irl_init_all = mv88e6352_g2_irl_init_all,
  2498. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2499. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2500. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2501. .port_set_link = mv88e6xxx_port_set_link,
  2502. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2503. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2504. .port_set_speed = mv88e6185_port_set_speed,
  2505. .port_tag_remap = mv88e6095_port_tag_remap,
  2506. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2507. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2508. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2509. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2510. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2511. .port_pause_limit = mv88e6097_port_pause_limit,
  2512. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2513. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2514. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2515. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2516. .stats_get_strings = mv88e6095_stats_get_strings,
  2517. .stats_get_stats = mv88e6095_stats_get_stats,
  2518. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2519. .set_egress_port = mv88e6095_g1_set_egress_port,
  2520. .watchdog_ops = &mv88e6097_watchdog_ops,
  2521. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2522. .pot_clear = mv88e6xxx_g2_pot_clear,
  2523. .reset = mv88e6352_g1_reset,
  2524. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2525. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2526. };
  2527. static const struct mv88e6xxx_ops mv88e6352_ops = {
  2528. /* MV88E6XXX_FAMILY_6352 */
  2529. .irl_init_all = mv88e6352_g2_irl_init_all,
  2530. .get_eeprom = mv88e6xxx_g2_get_eeprom16,
  2531. .set_eeprom = mv88e6xxx_g2_set_eeprom16,
  2532. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2533. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2534. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2535. .port_set_link = mv88e6xxx_port_set_link,
  2536. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2537. .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
  2538. .port_set_speed = mv88e6352_port_set_speed,
  2539. .port_tag_remap = mv88e6095_port_tag_remap,
  2540. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2541. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2542. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2543. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2544. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2545. .port_pause_limit = mv88e6097_port_pause_limit,
  2546. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2547. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2548. .stats_snapshot = mv88e6320_g1_stats_snapshot,
  2549. .stats_get_sset_count = mv88e6095_stats_get_sset_count,
  2550. .stats_get_strings = mv88e6095_stats_get_strings,
  2551. .stats_get_stats = mv88e6095_stats_get_stats,
  2552. .set_cpu_port = mv88e6095_g1_set_cpu_port,
  2553. .set_egress_port = mv88e6095_g1_set_egress_port,
  2554. .watchdog_ops = &mv88e6097_watchdog_ops,
  2555. .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
  2556. .pot_clear = mv88e6xxx_g2_pot_clear,
  2557. .reset = mv88e6352_g1_reset,
  2558. .vtu_getnext = mv88e6352_g1_vtu_getnext,
  2559. .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
  2560. .serdes_power = mv88e6352_serdes_power,
  2561. };
  2562. static const struct mv88e6xxx_ops mv88e6390_ops = {
  2563. /* MV88E6XXX_FAMILY_6390 */
  2564. .irl_init_all = mv88e6390_g2_irl_init_all,
  2565. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2566. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2567. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2568. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2569. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2570. .port_set_link = mv88e6xxx_port_set_link,
  2571. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2572. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2573. .port_set_speed = mv88e6390_port_set_speed,
  2574. .port_tag_remap = mv88e6390_port_tag_remap,
  2575. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2576. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2577. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2578. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2579. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2580. .port_pause_limit = mv88e6390_port_pause_limit,
  2581. .port_set_cmode = mv88e6390x_port_set_cmode,
  2582. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2583. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2584. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2585. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2586. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2587. .stats_get_strings = mv88e6320_stats_get_strings,
  2588. .stats_get_stats = mv88e6390_stats_get_stats,
  2589. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  2590. .set_egress_port = mv88e6390_g1_set_egress_port,
  2591. .watchdog_ops = &mv88e6390_watchdog_ops,
  2592. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2593. .pot_clear = mv88e6xxx_g2_pot_clear,
  2594. .reset = mv88e6352_g1_reset,
  2595. .vtu_getnext = mv88e6390_g1_vtu_getnext,
  2596. .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
  2597. .serdes_power = mv88e6390_serdes_power,
  2598. };
  2599. static const struct mv88e6xxx_ops mv88e6390x_ops = {
  2600. /* MV88E6XXX_FAMILY_6390 */
  2601. .irl_init_all = mv88e6390_g2_irl_init_all,
  2602. .get_eeprom = mv88e6xxx_g2_get_eeprom8,
  2603. .set_eeprom = mv88e6xxx_g2_set_eeprom8,
  2604. .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
  2605. .phy_read = mv88e6xxx_g2_smi_phy_read,
  2606. .phy_write = mv88e6xxx_g2_smi_phy_write,
  2607. .port_set_link = mv88e6xxx_port_set_link,
  2608. .port_set_duplex = mv88e6xxx_port_set_duplex,
  2609. .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
  2610. .port_set_speed = mv88e6390x_port_set_speed,
  2611. .port_tag_remap = mv88e6390_port_tag_remap,
  2612. .port_set_frame_mode = mv88e6351_port_set_frame_mode,
  2613. .port_set_egress_floods = mv88e6352_port_set_egress_floods,
  2614. .port_set_ether_type = mv88e6351_port_set_ether_type,
  2615. .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
  2616. .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
  2617. .port_pause_limit = mv88e6390_port_pause_limit,
  2618. .port_set_cmode = mv88e6390x_port_set_cmode,
  2619. .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
  2620. .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
  2621. .stats_snapshot = mv88e6390_g1_stats_snapshot,
  2622. .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
  2623. .stats_get_sset_count = mv88e6320_stats_get_sset_count,
  2624. .stats_get_strings = mv88e6320_stats_get_strings,
  2625. .stats_get_stats = mv88e6390_stats_get_stats,
  2626. .set_cpu_port = mv88e6390_g1_set_cpu_port,
  2627. .set_egress_port = mv88e6390_g1_set_egress_port,
  2628. .watchdog_ops = &mv88e6390_watchdog_ops,
  2629. .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
  2630. .pot_clear = mv88e6xxx_g2_pot_clear,
  2631. .reset = mv88e6352_g1_reset,
  2632. .vtu_getnext = mv88e6390_g1_vtu_getnext,
  2633. .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
  2634. .serdes_power = mv88e6390_serdes_power,
  2635. };
  2636. static const struct mv88e6xxx_info mv88e6xxx_table[] = {
  2637. [MV88E6085] = {
  2638. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
  2639. .family = MV88E6XXX_FAMILY_6097,
  2640. .name = "Marvell 88E6085",
  2641. .num_databases = 4096,
  2642. .num_ports = 10,
  2643. .max_vid = 4095,
  2644. .port_base_addr = 0x10,
  2645. .global1_addr = 0x1b,
  2646. .global2_addr = 0x1c,
  2647. .age_time_coeff = 15000,
  2648. .g1_irqs = 8,
  2649. .g2_irqs = 10,
  2650. .atu_move_port_mask = 0xf,
  2651. .pvt = true,
  2652. .multi_chip = true,
  2653. .tag_protocol = DSA_TAG_PROTO_DSA,
  2654. .ops = &mv88e6085_ops,
  2655. },
  2656. [MV88E6095] = {
  2657. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
  2658. .family = MV88E6XXX_FAMILY_6095,
  2659. .name = "Marvell 88E6095/88E6095F",
  2660. .num_databases = 256,
  2661. .num_ports = 11,
  2662. .max_vid = 4095,
  2663. .port_base_addr = 0x10,
  2664. .global1_addr = 0x1b,
  2665. .global2_addr = 0x1c,
  2666. .age_time_coeff = 15000,
  2667. .g1_irqs = 8,
  2668. .atu_move_port_mask = 0xf,
  2669. .multi_chip = true,
  2670. .tag_protocol = DSA_TAG_PROTO_DSA,
  2671. .ops = &mv88e6095_ops,
  2672. },
  2673. [MV88E6097] = {
  2674. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
  2675. .family = MV88E6XXX_FAMILY_6097,
  2676. .name = "Marvell 88E6097/88E6097F",
  2677. .num_databases = 4096,
  2678. .num_ports = 11,
  2679. .max_vid = 4095,
  2680. .port_base_addr = 0x10,
  2681. .global1_addr = 0x1b,
  2682. .global2_addr = 0x1c,
  2683. .age_time_coeff = 15000,
  2684. .g1_irqs = 8,
  2685. .g2_irqs = 10,
  2686. .atu_move_port_mask = 0xf,
  2687. .pvt = true,
  2688. .multi_chip = true,
  2689. .tag_protocol = DSA_TAG_PROTO_EDSA,
  2690. .ops = &mv88e6097_ops,
  2691. },
  2692. [MV88E6123] = {
  2693. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
  2694. .family = MV88E6XXX_FAMILY_6165,
  2695. .name = "Marvell 88E6123",
  2696. .num_databases = 4096,
  2697. .num_ports = 3,
  2698. .max_vid = 4095,
  2699. .port_base_addr = 0x10,
  2700. .global1_addr = 0x1b,
  2701. .global2_addr = 0x1c,
  2702. .age_time_coeff = 15000,
  2703. .g1_irqs = 9,
  2704. .g2_irqs = 10,
  2705. .atu_move_port_mask = 0xf,
  2706. .pvt = true,
  2707. .multi_chip = true,
  2708. .tag_protocol = DSA_TAG_PROTO_EDSA,
  2709. .ops = &mv88e6123_ops,
  2710. },
  2711. [MV88E6131] = {
  2712. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
  2713. .family = MV88E6XXX_FAMILY_6185,
  2714. .name = "Marvell 88E6131",
  2715. .num_databases = 256,
  2716. .num_ports = 8,
  2717. .max_vid = 4095,
  2718. .port_base_addr = 0x10,
  2719. .global1_addr = 0x1b,
  2720. .global2_addr = 0x1c,
  2721. .age_time_coeff = 15000,
  2722. .g1_irqs = 9,
  2723. .atu_move_port_mask = 0xf,
  2724. .multi_chip = true,
  2725. .tag_protocol = DSA_TAG_PROTO_DSA,
  2726. .ops = &mv88e6131_ops,
  2727. },
  2728. [MV88E6141] = {
  2729. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
  2730. .family = MV88E6XXX_FAMILY_6341,
  2731. .name = "Marvell 88E6341",
  2732. .num_databases = 4096,
  2733. .num_ports = 6,
  2734. .max_vid = 4095,
  2735. .port_base_addr = 0x10,
  2736. .global1_addr = 0x1b,
  2737. .global2_addr = 0x1c,
  2738. .age_time_coeff = 3750,
  2739. .atu_move_port_mask = 0x1f,
  2740. .g2_irqs = 10,
  2741. .pvt = true,
  2742. .multi_chip = true,
  2743. .tag_protocol = DSA_TAG_PROTO_EDSA,
  2744. .ops = &mv88e6141_ops,
  2745. },
  2746. [MV88E6161] = {
  2747. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
  2748. .family = MV88E6XXX_FAMILY_6165,
  2749. .name = "Marvell 88E6161",
  2750. .num_databases = 4096,
  2751. .num_ports = 6,
  2752. .max_vid = 4095,
  2753. .port_base_addr = 0x10,
  2754. .global1_addr = 0x1b,
  2755. .global2_addr = 0x1c,
  2756. .age_time_coeff = 15000,
  2757. .g1_irqs = 9,
  2758. .g2_irqs = 10,
  2759. .atu_move_port_mask = 0xf,
  2760. .pvt = true,
  2761. .multi_chip = true,
  2762. .tag_protocol = DSA_TAG_PROTO_EDSA,
  2763. .ops = &mv88e6161_ops,
  2764. },
  2765. [MV88E6165] = {
  2766. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
  2767. .family = MV88E6XXX_FAMILY_6165,
  2768. .name = "Marvell 88E6165",
  2769. .num_databases = 4096,
  2770. .num_ports = 6,
  2771. .max_vid = 4095,
  2772. .port_base_addr = 0x10,
  2773. .global1_addr = 0x1b,
  2774. .global2_addr = 0x1c,
  2775. .age_time_coeff = 15000,
  2776. .g1_irqs = 9,
  2777. .g2_irqs = 10,
  2778. .atu_move_port_mask = 0xf,
  2779. .pvt = true,
  2780. .multi_chip = true,
  2781. .tag_protocol = DSA_TAG_PROTO_DSA,
  2782. .ops = &mv88e6165_ops,
  2783. },
  2784. [MV88E6171] = {
  2785. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
  2786. .family = MV88E6XXX_FAMILY_6351,
  2787. .name = "Marvell 88E6171",
  2788. .num_databases = 4096,
  2789. .num_ports = 7,
  2790. .max_vid = 4095,
  2791. .port_base_addr = 0x10,
  2792. .global1_addr = 0x1b,
  2793. .global2_addr = 0x1c,
  2794. .age_time_coeff = 15000,
  2795. .g1_irqs = 9,
  2796. .g2_irqs = 10,
  2797. .atu_move_port_mask = 0xf,
  2798. .pvt = true,
  2799. .multi_chip = true,
  2800. .tag_protocol = DSA_TAG_PROTO_EDSA,
  2801. .ops = &mv88e6171_ops,
  2802. },
  2803. [MV88E6172] = {
  2804. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
  2805. .family = MV88E6XXX_FAMILY_6352,
  2806. .name = "Marvell 88E6172",
  2807. .num_databases = 4096,
  2808. .num_ports = 7,
  2809. .max_vid = 4095,
  2810. .port_base_addr = 0x10,
  2811. .global1_addr = 0x1b,
  2812. .global2_addr = 0x1c,
  2813. .age_time_coeff = 15000,
  2814. .g1_irqs = 9,
  2815. .g2_irqs = 10,
  2816. .atu_move_port_mask = 0xf,
  2817. .pvt = true,
  2818. .multi_chip = true,
  2819. .tag_protocol = DSA_TAG_PROTO_EDSA,
  2820. .ops = &mv88e6172_ops,
  2821. },
  2822. [MV88E6175] = {
  2823. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
  2824. .family = MV88E6XXX_FAMILY_6351,
  2825. .name = "Marvell 88E6175",
  2826. .num_databases = 4096,
  2827. .num_ports = 7,
  2828. .max_vid = 4095,
  2829. .port_base_addr = 0x10,
  2830. .global1_addr = 0x1b,
  2831. .global2_addr = 0x1c,
  2832. .age_time_coeff = 15000,
  2833. .g1_irqs = 9,
  2834. .g2_irqs = 10,
  2835. .atu_move_port_mask = 0xf,
  2836. .pvt = true,
  2837. .multi_chip = true,
  2838. .tag_protocol = DSA_TAG_PROTO_EDSA,
  2839. .ops = &mv88e6175_ops,
  2840. },
  2841. [MV88E6176] = {
  2842. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
  2843. .family = MV88E6XXX_FAMILY_6352,
  2844. .name = "Marvell 88E6176",
  2845. .num_databases = 4096,
  2846. .num_ports = 7,
  2847. .max_vid = 4095,
  2848. .port_base_addr = 0x10,
  2849. .global1_addr = 0x1b,
  2850. .global2_addr = 0x1c,
  2851. .age_time_coeff = 15000,
  2852. .g1_irqs = 9,
  2853. .g2_irqs = 10,
  2854. .atu_move_port_mask = 0xf,
  2855. .pvt = true,
  2856. .multi_chip = true,
  2857. .tag_protocol = DSA_TAG_PROTO_EDSA,
  2858. .ops = &mv88e6176_ops,
  2859. },
  2860. [MV88E6185] = {
  2861. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
  2862. .family = MV88E6XXX_FAMILY_6185,
  2863. .name = "Marvell 88E6185",
  2864. .num_databases = 256,
  2865. .num_ports = 10,
  2866. .max_vid = 4095,
  2867. .port_base_addr = 0x10,
  2868. .global1_addr = 0x1b,
  2869. .global2_addr = 0x1c,
  2870. .age_time_coeff = 15000,
  2871. .g1_irqs = 8,
  2872. .atu_move_port_mask = 0xf,
  2873. .multi_chip = true,
  2874. .tag_protocol = DSA_TAG_PROTO_EDSA,
  2875. .ops = &mv88e6185_ops,
  2876. },
  2877. [MV88E6190] = {
  2878. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
  2879. .family = MV88E6XXX_FAMILY_6390,
  2880. .name = "Marvell 88E6190",
  2881. .num_databases = 4096,
  2882. .num_ports = 11, /* 10 + Z80 */
  2883. .max_vid = 8191,
  2884. .port_base_addr = 0x0,
  2885. .global1_addr = 0x1b,
  2886. .global2_addr = 0x1c,
  2887. .tag_protocol = DSA_TAG_PROTO_DSA,
  2888. .age_time_coeff = 3750,
  2889. .g1_irqs = 9,
  2890. .g2_irqs = 14,
  2891. .pvt = true,
  2892. .multi_chip = true,
  2893. .atu_move_port_mask = 0x1f,
  2894. .ops = &mv88e6190_ops,
  2895. },
  2896. [MV88E6190X] = {
  2897. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
  2898. .family = MV88E6XXX_FAMILY_6390,
  2899. .name = "Marvell 88E6190X",
  2900. .num_databases = 4096,
  2901. .num_ports = 11, /* 10 + Z80 */
  2902. .max_vid = 8191,
  2903. .port_base_addr = 0x0,
  2904. .global1_addr = 0x1b,
  2905. .global2_addr = 0x1c,
  2906. .age_time_coeff = 3750,
  2907. .g1_irqs = 9,
  2908. .g2_irqs = 14,
  2909. .atu_move_port_mask = 0x1f,
  2910. .pvt = true,
  2911. .multi_chip = true,
  2912. .tag_protocol = DSA_TAG_PROTO_DSA,
  2913. .ops = &mv88e6190x_ops,
  2914. },
  2915. [MV88E6191] = {
  2916. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
  2917. .family = MV88E6XXX_FAMILY_6390,
  2918. .name = "Marvell 88E6191",
  2919. .num_databases = 4096,
  2920. .num_ports = 11, /* 10 + Z80 */
  2921. .max_vid = 8191,
  2922. .port_base_addr = 0x0,
  2923. .global1_addr = 0x1b,
  2924. .global2_addr = 0x1c,
  2925. .age_time_coeff = 3750,
  2926. .g1_irqs = 9,
  2927. .g2_irqs = 14,
  2928. .atu_move_port_mask = 0x1f,
  2929. .pvt = true,
  2930. .multi_chip = true,
  2931. .tag_protocol = DSA_TAG_PROTO_DSA,
  2932. .ops = &mv88e6191_ops,
  2933. },
  2934. [MV88E6240] = {
  2935. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
  2936. .family = MV88E6XXX_FAMILY_6352,
  2937. .name = "Marvell 88E6240",
  2938. .num_databases = 4096,
  2939. .num_ports = 7,
  2940. .max_vid = 4095,
  2941. .port_base_addr = 0x10,
  2942. .global1_addr = 0x1b,
  2943. .global2_addr = 0x1c,
  2944. .age_time_coeff = 15000,
  2945. .g1_irqs = 9,
  2946. .g2_irqs = 10,
  2947. .atu_move_port_mask = 0xf,
  2948. .pvt = true,
  2949. .multi_chip = true,
  2950. .tag_protocol = DSA_TAG_PROTO_EDSA,
  2951. .ops = &mv88e6240_ops,
  2952. },
  2953. [MV88E6290] = {
  2954. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
  2955. .family = MV88E6XXX_FAMILY_6390,
  2956. .name = "Marvell 88E6290",
  2957. .num_databases = 4096,
  2958. .num_ports = 11, /* 10 + Z80 */
  2959. .max_vid = 8191,
  2960. .port_base_addr = 0x0,
  2961. .global1_addr = 0x1b,
  2962. .global2_addr = 0x1c,
  2963. .age_time_coeff = 3750,
  2964. .g1_irqs = 9,
  2965. .g2_irqs = 14,
  2966. .atu_move_port_mask = 0x1f,
  2967. .pvt = true,
  2968. .multi_chip = true,
  2969. .tag_protocol = DSA_TAG_PROTO_DSA,
  2970. .ops = &mv88e6290_ops,
  2971. },
  2972. [MV88E6320] = {
  2973. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
  2974. .family = MV88E6XXX_FAMILY_6320,
  2975. .name = "Marvell 88E6320",
  2976. .num_databases = 4096,
  2977. .num_ports = 7,
  2978. .max_vid = 4095,
  2979. .port_base_addr = 0x10,
  2980. .global1_addr = 0x1b,
  2981. .global2_addr = 0x1c,
  2982. .age_time_coeff = 15000,
  2983. .g1_irqs = 8,
  2984. .atu_move_port_mask = 0xf,
  2985. .pvt = true,
  2986. .multi_chip = true,
  2987. .tag_protocol = DSA_TAG_PROTO_EDSA,
  2988. .ops = &mv88e6320_ops,
  2989. },
  2990. [MV88E6321] = {
  2991. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
  2992. .family = MV88E6XXX_FAMILY_6320,
  2993. .name = "Marvell 88E6321",
  2994. .num_databases = 4096,
  2995. .num_ports = 7,
  2996. .max_vid = 4095,
  2997. .port_base_addr = 0x10,
  2998. .global1_addr = 0x1b,
  2999. .global2_addr = 0x1c,
  3000. .age_time_coeff = 15000,
  3001. .g1_irqs = 8,
  3002. .atu_move_port_mask = 0xf,
  3003. .multi_chip = true,
  3004. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3005. .ops = &mv88e6321_ops,
  3006. },
  3007. [MV88E6341] = {
  3008. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
  3009. .family = MV88E6XXX_FAMILY_6341,
  3010. .name = "Marvell 88E6341",
  3011. .num_databases = 4096,
  3012. .num_ports = 6,
  3013. .max_vid = 4095,
  3014. .port_base_addr = 0x10,
  3015. .global1_addr = 0x1b,
  3016. .global2_addr = 0x1c,
  3017. .age_time_coeff = 3750,
  3018. .atu_move_port_mask = 0x1f,
  3019. .g2_irqs = 10,
  3020. .pvt = true,
  3021. .multi_chip = true,
  3022. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3023. .ops = &mv88e6341_ops,
  3024. },
  3025. [MV88E6350] = {
  3026. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
  3027. .family = MV88E6XXX_FAMILY_6351,
  3028. .name = "Marvell 88E6350",
  3029. .num_databases = 4096,
  3030. .num_ports = 7,
  3031. .max_vid = 4095,
  3032. .port_base_addr = 0x10,
  3033. .global1_addr = 0x1b,
  3034. .global2_addr = 0x1c,
  3035. .age_time_coeff = 15000,
  3036. .g1_irqs = 9,
  3037. .g2_irqs = 10,
  3038. .atu_move_port_mask = 0xf,
  3039. .pvt = true,
  3040. .multi_chip = true,
  3041. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3042. .ops = &mv88e6350_ops,
  3043. },
  3044. [MV88E6351] = {
  3045. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
  3046. .family = MV88E6XXX_FAMILY_6351,
  3047. .name = "Marvell 88E6351",
  3048. .num_databases = 4096,
  3049. .num_ports = 7,
  3050. .max_vid = 4095,
  3051. .port_base_addr = 0x10,
  3052. .global1_addr = 0x1b,
  3053. .global2_addr = 0x1c,
  3054. .age_time_coeff = 15000,
  3055. .g1_irqs = 9,
  3056. .g2_irqs = 10,
  3057. .atu_move_port_mask = 0xf,
  3058. .pvt = true,
  3059. .multi_chip = true,
  3060. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3061. .ops = &mv88e6351_ops,
  3062. },
  3063. [MV88E6352] = {
  3064. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
  3065. .family = MV88E6XXX_FAMILY_6352,
  3066. .name = "Marvell 88E6352",
  3067. .num_databases = 4096,
  3068. .num_ports = 7,
  3069. .max_vid = 4095,
  3070. .port_base_addr = 0x10,
  3071. .global1_addr = 0x1b,
  3072. .global2_addr = 0x1c,
  3073. .age_time_coeff = 15000,
  3074. .g1_irqs = 9,
  3075. .g2_irqs = 10,
  3076. .atu_move_port_mask = 0xf,
  3077. .pvt = true,
  3078. .multi_chip = true,
  3079. .tag_protocol = DSA_TAG_PROTO_EDSA,
  3080. .ops = &mv88e6352_ops,
  3081. },
  3082. [MV88E6390] = {
  3083. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
  3084. .family = MV88E6XXX_FAMILY_6390,
  3085. .name = "Marvell 88E6390",
  3086. .num_databases = 4096,
  3087. .num_ports = 11, /* 10 + Z80 */
  3088. .max_vid = 8191,
  3089. .port_base_addr = 0x0,
  3090. .global1_addr = 0x1b,
  3091. .global2_addr = 0x1c,
  3092. .age_time_coeff = 3750,
  3093. .g1_irqs = 9,
  3094. .g2_irqs = 14,
  3095. .atu_move_port_mask = 0x1f,
  3096. .pvt = true,
  3097. .multi_chip = true,
  3098. .tag_protocol = DSA_TAG_PROTO_DSA,
  3099. .ops = &mv88e6390_ops,
  3100. },
  3101. [MV88E6390X] = {
  3102. .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
  3103. .family = MV88E6XXX_FAMILY_6390,
  3104. .name = "Marvell 88E6390X",
  3105. .num_databases = 4096,
  3106. .num_ports = 11, /* 10 + Z80 */
  3107. .max_vid = 8191,
  3108. .port_base_addr = 0x0,
  3109. .global1_addr = 0x1b,
  3110. .global2_addr = 0x1c,
  3111. .age_time_coeff = 3750,
  3112. .g1_irqs = 9,
  3113. .g2_irqs = 14,
  3114. .atu_move_port_mask = 0x1f,
  3115. .pvt = true,
  3116. .multi_chip = true,
  3117. .tag_protocol = DSA_TAG_PROTO_DSA,
  3118. .ops = &mv88e6390x_ops,
  3119. },
  3120. };
  3121. static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
  3122. {
  3123. int i;
  3124. for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
  3125. if (mv88e6xxx_table[i].prod_num == prod_num)
  3126. return &mv88e6xxx_table[i];
  3127. return NULL;
  3128. }
  3129. static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
  3130. {
  3131. const struct mv88e6xxx_info *info;
  3132. unsigned int prod_num, rev;
  3133. u16 id;
  3134. int err;
  3135. mutex_lock(&chip->reg_lock);
  3136. err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
  3137. mutex_unlock(&chip->reg_lock);
  3138. if (err)
  3139. return err;
  3140. prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
  3141. rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
  3142. info = mv88e6xxx_lookup_info(prod_num);
  3143. if (!info)
  3144. return -ENODEV;
  3145. /* Update the compatible info with the probed one */
  3146. chip->info = info;
  3147. err = mv88e6xxx_g2_require(chip);
  3148. if (err)
  3149. return err;
  3150. dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
  3151. chip->info->prod_num, chip->info->name, rev);
  3152. return 0;
  3153. }
  3154. static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
  3155. {
  3156. struct mv88e6xxx_chip *chip;
  3157. chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
  3158. if (!chip)
  3159. return NULL;
  3160. chip->dev = dev;
  3161. mutex_init(&chip->reg_lock);
  3162. INIT_LIST_HEAD(&chip->mdios);
  3163. return chip;
  3164. }
  3165. static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
  3166. struct mii_bus *bus, int sw_addr)
  3167. {
  3168. if (sw_addr == 0)
  3169. chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
  3170. else if (chip->info->multi_chip)
  3171. chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
  3172. else
  3173. return -EINVAL;
  3174. chip->bus = bus;
  3175. chip->sw_addr = sw_addr;
  3176. return 0;
  3177. }
  3178. static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
  3179. {
  3180. struct mv88e6xxx_chip *chip = ds->priv;
  3181. return chip->info->tag_protocol;
  3182. }
  3183. static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
  3184. struct device *host_dev, int sw_addr,
  3185. void **priv)
  3186. {
  3187. struct mv88e6xxx_chip *chip;
  3188. struct mii_bus *bus;
  3189. int err;
  3190. bus = dsa_host_dev_to_mii_bus(host_dev);
  3191. if (!bus)
  3192. return NULL;
  3193. chip = mv88e6xxx_alloc_chip(dsa_dev);
  3194. if (!chip)
  3195. return NULL;
  3196. /* Legacy SMI probing will only support chips similar to 88E6085 */
  3197. chip->info = &mv88e6xxx_table[MV88E6085];
  3198. err = mv88e6xxx_smi_init(chip, bus, sw_addr);
  3199. if (err)
  3200. goto free;
  3201. err = mv88e6xxx_detect(chip);
  3202. if (err)
  3203. goto free;
  3204. mutex_lock(&chip->reg_lock);
  3205. err = mv88e6xxx_switch_reset(chip);
  3206. mutex_unlock(&chip->reg_lock);
  3207. if (err)
  3208. goto free;
  3209. mv88e6xxx_phy_init(chip);
  3210. err = mv88e6xxx_mdios_register(chip, NULL);
  3211. if (err)
  3212. goto free;
  3213. *priv = chip;
  3214. return chip->info->name;
  3215. free:
  3216. devm_kfree(dsa_dev, chip);
  3217. return NULL;
  3218. }
  3219. static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
  3220. const struct switchdev_obj_port_mdb *mdb,
  3221. struct switchdev_trans *trans)
  3222. {
  3223. /* We don't need any dynamic resource from the kernel (yet),
  3224. * so skip the prepare phase.
  3225. */
  3226. return 0;
  3227. }
  3228. static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
  3229. const struct switchdev_obj_port_mdb *mdb,
  3230. struct switchdev_trans *trans)
  3231. {
  3232. struct mv88e6xxx_chip *chip = ds->priv;
  3233. mutex_lock(&chip->reg_lock);
  3234. if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
  3235. MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
  3236. dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
  3237. port);
  3238. mutex_unlock(&chip->reg_lock);
  3239. }
  3240. static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
  3241. const struct switchdev_obj_port_mdb *mdb)
  3242. {
  3243. struct mv88e6xxx_chip *chip = ds->priv;
  3244. int err;
  3245. mutex_lock(&chip->reg_lock);
  3246. err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
  3247. MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
  3248. mutex_unlock(&chip->reg_lock);
  3249. return err;
  3250. }
  3251. static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
  3252. .probe = mv88e6xxx_drv_probe,
  3253. .get_tag_protocol = mv88e6xxx_get_tag_protocol,
  3254. .setup = mv88e6xxx_setup,
  3255. .set_addr = mv88e6xxx_set_addr,
  3256. .adjust_link = mv88e6xxx_adjust_link,
  3257. .get_strings = mv88e6xxx_get_strings,
  3258. .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
  3259. .get_sset_count = mv88e6xxx_get_sset_count,
  3260. .port_enable = mv88e6xxx_port_enable,
  3261. .port_disable = mv88e6xxx_port_disable,
  3262. .get_mac_eee = mv88e6xxx_get_mac_eee,
  3263. .set_mac_eee = mv88e6xxx_set_mac_eee,
  3264. .get_eeprom_len = mv88e6xxx_get_eeprom_len,
  3265. .get_eeprom = mv88e6xxx_get_eeprom,
  3266. .set_eeprom = mv88e6xxx_set_eeprom,
  3267. .get_regs_len = mv88e6xxx_get_regs_len,
  3268. .get_regs = mv88e6xxx_get_regs,
  3269. .set_ageing_time = mv88e6xxx_set_ageing_time,
  3270. .port_bridge_join = mv88e6xxx_port_bridge_join,
  3271. .port_bridge_leave = mv88e6xxx_port_bridge_leave,
  3272. .port_stp_state_set = mv88e6xxx_port_stp_state_set,
  3273. .port_fast_age = mv88e6xxx_port_fast_age,
  3274. .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
  3275. .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
  3276. .port_vlan_add = mv88e6xxx_port_vlan_add,
  3277. .port_vlan_del = mv88e6xxx_port_vlan_del,
  3278. .port_fdb_add = mv88e6xxx_port_fdb_add,
  3279. .port_fdb_del = mv88e6xxx_port_fdb_del,
  3280. .port_fdb_dump = mv88e6xxx_port_fdb_dump,
  3281. .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
  3282. .port_mdb_add = mv88e6xxx_port_mdb_add,
  3283. .port_mdb_del = mv88e6xxx_port_mdb_del,
  3284. .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
  3285. .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
  3286. };
  3287. static struct dsa_switch_driver mv88e6xxx_switch_drv = {
  3288. .ops = &mv88e6xxx_switch_ops,
  3289. };
  3290. static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
  3291. {
  3292. struct device *dev = chip->dev;
  3293. struct dsa_switch *ds;
  3294. ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
  3295. if (!ds)
  3296. return -ENOMEM;
  3297. ds->priv = chip;
  3298. ds->ops = &mv88e6xxx_switch_ops;
  3299. ds->ageing_time_min = chip->info->age_time_coeff;
  3300. ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
  3301. dev_set_drvdata(dev, ds);
  3302. return dsa_register_switch(ds);
  3303. }
  3304. static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
  3305. {
  3306. dsa_unregister_switch(chip->ds);
  3307. }
  3308. static int mv88e6xxx_probe(struct mdio_device *mdiodev)
  3309. {
  3310. struct device *dev = &mdiodev->dev;
  3311. struct device_node *np = dev->of_node;
  3312. const struct mv88e6xxx_info *compat_info;
  3313. struct mv88e6xxx_chip *chip;
  3314. u32 eeprom_len;
  3315. int err;
  3316. compat_info = of_device_get_match_data(dev);
  3317. if (!compat_info)
  3318. return -EINVAL;
  3319. chip = mv88e6xxx_alloc_chip(dev);
  3320. if (!chip)
  3321. return -ENOMEM;
  3322. chip->info = compat_info;
  3323. err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
  3324. if (err)
  3325. return err;
  3326. chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
  3327. if (IS_ERR(chip->reset))
  3328. return PTR_ERR(chip->reset);
  3329. err = mv88e6xxx_detect(chip);
  3330. if (err)
  3331. return err;
  3332. mv88e6xxx_phy_init(chip);
  3333. if (chip->info->ops->get_eeprom &&
  3334. !of_property_read_u32(np, "eeprom-length", &eeprom_len))
  3335. chip->eeprom_len = eeprom_len;
  3336. mutex_lock(&chip->reg_lock);
  3337. err = mv88e6xxx_switch_reset(chip);
  3338. mutex_unlock(&chip->reg_lock);
  3339. if (err)
  3340. goto out;
  3341. chip->irq = of_irq_get(np, 0);
  3342. if (chip->irq == -EPROBE_DEFER) {
  3343. err = chip->irq;
  3344. goto out;
  3345. }
  3346. if (chip->irq > 0) {
  3347. /* Has to be performed before the MDIO bus is created,
  3348. * because the PHYs will link there interrupts to these
  3349. * interrupt controllers
  3350. */
  3351. mutex_lock(&chip->reg_lock);
  3352. err = mv88e6xxx_g1_irq_setup(chip);
  3353. mutex_unlock(&chip->reg_lock);
  3354. if (err)
  3355. goto out;
  3356. if (chip->info->g2_irqs > 0) {
  3357. err = mv88e6xxx_g2_irq_setup(chip);
  3358. if (err)
  3359. goto out_g1_irq;
  3360. }
  3361. }
  3362. err = mv88e6xxx_mdios_register(chip, np);
  3363. if (err)
  3364. goto out_g2_irq;
  3365. err = mv88e6xxx_register_switch(chip);
  3366. if (err)
  3367. goto out_mdio;
  3368. return 0;
  3369. out_mdio:
  3370. mv88e6xxx_mdios_unregister(chip);
  3371. out_g2_irq:
  3372. if (chip->info->g2_irqs > 0 && chip->irq > 0)
  3373. mv88e6xxx_g2_irq_free(chip);
  3374. out_g1_irq:
  3375. if (chip->irq > 0) {
  3376. mutex_lock(&chip->reg_lock);
  3377. mv88e6xxx_g1_irq_free(chip);
  3378. mutex_unlock(&chip->reg_lock);
  3379. }
  3380. out:
  3381. return err;
  3382. }
  3383. static void mv88e6xxx_remove(struct mdio_device *mdiodev)
  3384. {
  3385. struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
  3386. struct mv88e6xxx_chip *chip = ds->priv;
  3387. mv88e6xxx_phy_destroy(chip);
  3388. mv88e6xxx_unregister_switch(chip);
  3389. mv88e6xxx_mdios_unregister(chip);
  3390. if (chip->irq > 0) {
  3391. if (chip->info->g2_irqs > 0)
  3392. mv88e6xxx_g2_irq_free(chip);
  3393. mutex_lock(&chip->reg_lock);
  3394. mv88e6xxx_g1_irq_free(chip);
  3395. mutex_unlock(&chip->reg_lock);
  3396. }
  3397. }
  3398. static const struct of_device_id mv88e6xxx_of_match[] = {
  3399. {
  3400. .compatible = "marvell,mv88e6085",
  3401. .data = &mv88e6xxx_table[MV88E6085],
  3402. },
  3403. {
  3404. .compatible = "marvell,mv88e6190",
  3405. .data = &mv88e6xxx_table[MV88E6190],
  3406. },
  3407. { /* sentinel */ },
  3408. };
  3409. MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
  3410. static struct mdio_driver mv88e6xxx_driver = {
  3411. .probe = mv88e6xxx_probe,
  3412. .remove = mv88e6xxx_remove,
  3413. .mdiodrv.driver = {
  3414. .name = "mv88e6085",
  3415. .of_match_table = mv88e6xxx_of_match,
  3416. },
  3417. };
  3418. static int __init mv88e6xxx_init(void)
  3419. {
  3420. register_switch_driver(&mv88e6xxx_switch_drv);
  3421. return mdio_driver_register(&mv88e6xxx_driver);
  3422. }
  3423. module_init(mv88e6xxx_init);
  3424. static void __exit mv88e6xxx_cleanup(void)
  3425. {
  3426. mdio_driver_unregister(&mv88e6xxx_driver);
  3427. unregister_switch_driver(&mv88e6xxx_switch_drv);
  3428. }
  3429. module_exit(mv88e6xxx_cleanup);
  3430. MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
  3431. MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
  3432. MODULE_LICENSE("GPL");