123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999 |
- /*
- * Marvell 88e6xxx Ethernet switch single-chip support
- *
- * Copyright (c) 2008 Marvell Semiconductor
- *
- * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
- *
- * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
- * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License as published by
- * the Free Software Foundation; either version 2 of the License, or
- * (at your option) any later version.
- */
- #include <linux/delay.h>
- #include <linux/etherdevice.h>
- #include <linux/ethtool.h>
- #include <linux/if_bridge.h>
- #include <linux/interrupt.h>
- #include <linux/irq.h>
- #include <linux/irqdomain.h>
- #include <linux/jiffies.h>
- #include <linux/list.h>
- #include <linux/mdio.h>
- #include <linux/module.h>
- #include <linux/of_device.h>
- #include <linux/of_irq.h>
- #include <linux/of_mdio.h>
- #include <linux/netdevice.h>
- #include <linux/gpio/consumer.h>
- #include <linux/phy.h>
- #include <net/dsa.h>
- #include "chip.h"
- #include "global1.h"
- #include "global2.h"
- #include "phy.h"
- #include "port.h"
- #include "serdes.h"
- static void assert_reg_lock(struct mv88e6xxx_chip *chip)
- {
- if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
- dev_err(chip->dev, "Switch registers lock not held!\n");
- dump_stack();
- }
- }
- /* The switch ADDR[4:1] configuration pins define the chip SMI device address
- * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
- *
- * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
- * is the only device connected to the SMI master. In this mode it responds to
- * all 32 possible SMI addresses, and thus maps directly the internal devices.
- *
- * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
- * multiple devices to share the SMI interface. In this mode it responds to only
- * 2 registers, used to indirectly access the internal SMI devices.
- */
- static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
- int addr, int reg, u16 *val)
- {
- if (!chip->smi_ops)
- return -EOPNOTSUPP;
- return chip->smi_ops->read(chip, addr, reg, val);
- }
- static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
- int addr, int reg, u16 val)
- {
- if (!chip->smi_ops)
- return -EOPNOTSUPP;
- return chip->smi_ops->write(chip, addr, reg, val);
- }
- static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
- int addr, int reg, u16 *val)
- {
- int ret;
- ret = mdiobus_read_nested(chip->bus, addr, reg);
- if (ret < 0)
- return ret;
- *val = ret & 0xffff;
- return 0;
- }
- static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
- int addr, int reg, u16 val)
- {
- int ret;
- ret = mdiobus_write_nested(chip->bus, addr, reg, val);
- if (ret < 0)
- return ret;
- return 0;
- }
- static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
- .read = mv88e6xxx_smi_single_chip_read,
- .write = mv88e6xxx_smi_single_chip_write,
- };
- static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
- {
- int ret;
- int i;
- for (i = 0; i < 16; i++) {
- ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
- if (ret < 0)
- return ret;
- if ((ret & SMI_CMD_BUSY) == 0)
- return 0;
- }
- return -ETIMEDOUT;
- }
- static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
- int addr, int reg, u16 *val)
- {
- int ret;
- /* Wait for the bus to become free. */
- ret = mv88e6xxx_smi_multi_chip_wait(chip);
- if (ret < 0)
- return ret;
- /* Transmit the read command. */
- ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
- SMI_CMD_OP_22_READ | (addr << 5) | reg);
- if (ret < 0)
- return ret;
- /* Wait for the read command to complete. */
- ret = mv88e6xxx_smi_multi_chip_wait(chip);
- if (ret < 0)
- return ret;
- /* Read the data. */
- ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
- if (ret < 0)
- return ret;
- *val = ret & 0xffff;
- return 0;
- }
- static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
- int addr, int reg, u16 val)
- {
- int ret;
- /* Wait for the bus to become free. */
- ret = mv88e6xxx_smi_multi_chip_wait(chip);
- if (ret < 0)
- return ret;
- /* Transmit the data to write. */
- ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
- if (ret < 0)
- return ret;
- /* Transmit the write command. */
- ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
- SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
- if (ret < 0)
- return ret;
- /* Wait for the write command to complete. */
- ret = mv88e6xxx_smi_multi_chip_wait(chip);
- if (ret < 0)
- return ret;
- return 0;
- }
- static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
- .read = mv88e6xxx_smi_multi_chip_read,
- .write = mv88e6xxx_smi_multi_chip_write,
- };
- int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
- {
- int err;
- assert_reg_lock(chip);
- err = mv88e6xxx_smi_read(chip, addr, reg, val);
- if (err)
- return err;
- dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
- addr, reg, *val);
- return 0;
- }
- int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
- {
- int err;
- assert_reg_lock(chip);
- err = mv88e6xxx_smi_write(chip, addr, reg, val);
- if (err)
- return err;
- dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
- addr, reg, val);
- return 0;
- }
- struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
- {
- struct mv88e6xxx_mdio_bus *mdio_bus;
- mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
- list);
- if (!mdio_bus)
- return NULL;
- return mdio_bus->bus;
- }
- static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
- {
- struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
- unsigned int n = d->hwirq;
- chip->g1_irq.masked |= (1 << n);
- }
- static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
- {
- struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
- unsigned int n = d->hwirq;
- chip->g1_irq.masked &= ~(1 << n);
- }
- static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
- {
- struct mv88e6xxx_chip *chip = dev_id;
- unsigned int nhandled = 0;
- unsigned int sub_irq;
- unsigned int n;
- u16 reg;
- int err;
- mutex_lock(&chip->reg_lock);
- err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, ®);
- mutex_unlock(&chip->reg_lock);
- if (err)
- goto out;
- for (n = 0; n < chip->g1_irq.nirqs; ++n) {
- if (reg & (1 << n)) {
- sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
- handle_nested_irq(sub_irq);
- ++nhandled;
- }
- }
- out:
- return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
- }
- static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
- {
- struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
- mutex_lock(&chip->reg_lock);
- }
- static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
- {
- struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
- u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
- u16 reg;
- int err;
- err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, ®);
- if (err)
- goto out;
- reg &= ~mask;
- reg |= (~chip->g1_irq.masked & mask);
- err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
- if (err)
- goto out;
- out:
- mutex_unlock(&chip->reg_lock);
- }
- static const struct irq_chip mv88e6xxx_g1_irq_chip = {
- .name = "mv88e6xxx-g1",
- .irq_mask = mv88e6xxx_g1_irq_mask,
- .irq_unmask = mv88e6xxx_g1_irq_unmask,
- .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
- .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
- };
- static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
- unsigned int irq,
- irq_hw_number_t hwirq)
- {
- struct mv88e6xxx_chip *chip = d->host_data;
- irq_set_chip_data(irq, d->host_data);
- irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
- irq_set_noprobe(irq);
- return 0;
- }
- static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
- .map = mv88e6xxx_g1_irq_domain_map,
- .xlate = irq_domain_xlate_twocell,
- };
- static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
- {
- int irq, virq;
- u16 mask;
- mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
- mask |= GENMASK(chip->g1_irq.nirqs, 0);
- mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
- free_irq(chip->irq, chip);
- for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
- virq = irq_find_mapping(chip->g1_irq.domain, irq);
- irq_dispose_mapping(virq);
- }
- irq_domain_remove(chip->g1_irq.domain);
- }
- static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
- {
- int err, irq, virq;
- u16 reg, mask;
- chip->g1_irq.nirqs = chip->info->g1_irqs;
- chip->g1_irq.domain = irq_domain_add_simple(
- NULL, chip->g1_irq.nirqs, 0,
- &mv88e6xxx_g1_irq_domain_ops, chip);
- if (!chip->g1_irq.domain)
- return -ENOMEM;
- for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
- irq_create_mapping(chip->g1_irq.domain, irq);
- chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
- chip->g1_irq.masked = ~0;
- err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
- if (err)
- goto out_mapping;
- mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
- err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
- if (err)
- goto out_disable;
- /* Reading the interrupt status clears (most of) them */
- err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, ®);
- if (err)
- goto out_disable;
- err = request_threaded_irq(chip->irq, NULL,
- mv88e6xxx_g1_irq_thread_fn,
- IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
- dev_name(chip->dev), chip);
- if (err)
- goto out_disable;
- return 0;
- out_disable:
- mask |= GENMASK(chip->g1_irq.nirqs, 0);
- mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
- out_mapping:
- for (irq = 0; irq < 16; irq++) {
- virq = irq_find_mapping(chip->g1_irq.domain, irq);
- irq_dispose_mapping(virq);
- }
- irq_domain_remove(chip->g1_irq.domain);
- return err;
- }
- int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
- {
- int i;
- for (i = 0; i < 16; i++) {
- u16 val;
- int err;
- err = mv88e6xxx_read(chip, addr, reg, &val);
- if (err)
- return err;
- if (!(val & mask))
- return 0;
- usleep_range(1000, 2000);
- }
- dev_err(chip->dev, "Timeout while waiting for switch\n");
- return -ETIMEDOUT;
- }
- /* Indirect write to single pointer-data register with an Update bit */
- int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
- {
- u16 val;
- int err;
- /* Wait until the previous operation is completed */
- err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
- if (err)
- return err;
- /* Set the Update bit to trigger a write operation */
- val = BIT(15) | update;
- return mv88e6xxx_write(chip, addr, reg, val);
- }
- static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
- int link, int speed, int duplex,
- phy_interface_t mode)
- {
- int err;
- if (!chip->info->ops->port_set_link)
- return 0;
- /* Port's MAC control must not be changed unless the link is down */
- err = chip->info->ops->port_set_link(chip, port, 0);
- if (err)
- return err;
- if (chip->info->ops->port_set_speed) {
- err = chip->info->ops->port_set_speed(chip, port, speed);
- if (err && err != -EOPNOTSUPP)
- goto restore_link;
- }
- if (chip->info->ops->port_set_duplex) {
- err = chip->info->ops->port_set_duplex(chip, port, duplex);
- if (err && err != -EOPNOTSUPP)
- goto restore_link;
- }
- if (chip->info->ops->port_set_rgmii_delay) {
- err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
- if (err && err != -EOPNOTSUPP)
- goto restore_link;
- }
- if (chip->info->ops->port_set_cmode) {
- err = chip->info->ops->port_set_cmode(chip, port, mode);
- if (err && err != -EOPNOTSUPP)
- goto restore_link;
- }
- err = 0;
- restore_link:
- if (chip->info->ops->port_set_link(chip, port, link))
- dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
- return err;
- }
- /* We expect the switch to perform auto negotiation if there is a real
- * phy. However, in the case of a fixed link phy, we force the port
- * settings from the fixed link settings.
- */
- static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
- struct phy_device *phydev)
- {
- struct mv88e6xxx_chip *chip = ds->priv;
- int err;
- if (!phy_is_pseudo_fixed_link(phydev))
- return;
- mutex_lock(&chip->reg_lock);
- err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
- phydev->duplex, phydev->interface);
- mutex_unlock(&chip->reg_lock);
- if (err && err != -EOPNOTSUPP)
- dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
- }
- static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
- {
- if (!chip->info->ops->stats_snapshot)
- return -EOPNOTSUPP;
- return chip->info->ops->stats_snapshot(chip, port);
- }
- static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
- { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
- { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
- { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
- { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
- { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
- { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
- { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
- { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
- { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
- { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
- { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
- { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
- { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
- { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
- { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
- { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
- { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
- { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
- { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
- { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
- { "single", 4, 0x14, STATS_TYPE_BANK0, },
- { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
- { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
- { "late", 4, 0x1f, STATS_TYPE_BANK0, },
- { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
- { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
- { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
- { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
- { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
- { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
- { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
- { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
- { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
- { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
- { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
- { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
- { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
- { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
- { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
- { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
- { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
- { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
- { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
- { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
- { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
- { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
- { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
- { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
- { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
- { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
- { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
- { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
- { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
- { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
- { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
- { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
- { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
- { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
- { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
- };
- static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
- struct mv88e6xxx_hw_stat *s,
- int port, u16 bank1_select,
- u16 histogram)
- {
- u32 low;
- u32 high = 0;
- u16 reg = 0;
- int err;
- u64 value;
- switch (s->type) {
- case STATS_TYPE_PORT:
- err = mv88e6xxx_port_read(chip, port, s->reg, ®);
- if (err)
- return UINT64_MAX;
- low = reg;
- if (s->sizeof_stat == 4) {
- err = mv88e6xxx_port_read(chip, port, s->reg + 1, ®);
- if (err)
- return UINT64_MAX;
- high = reg;
- }
- break;
- case STATS_TYPE_BANK1:
- reg = bank1_select;
- /* fall through */
- case STATS_TYPE_BANK0:
- reg |= s->reg | histogram;
- mv88e6xxx_g1_stats_read(chip, reg, &low);
- if (s->sizeof_stat == 8)
- mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
- break;
- default:
- return UINT64_MAX;
- }
- value = (((u64)high) << 16) | low;
- return value;
- }
- static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
- uint8_t *data, int types)
- {
- struct mv88e6xxx_hw_stat *stat;
- int i, j;
- for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
- stat = &mv88e6xxx_hw_stats[i];
- if (stat->type & types) {
- memcpy(data + j * ETH_GSTRING_LEN, stat->string,
- ETH_GSTRING_LEN);
- j++;
- }
- }
- }
- static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
- uint8_t *data)
- {
- mv88e6xxx_stats_get_strings(chip, data,
- STATS_TYPE_BANK0 | STATS_TYPE_PORT);
- }
- static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
- uint8_t *data)
- {
- mv88e6xxx_stats_get_strings(chip, data,
- STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
- }
- static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
- uint8_t *data)
- {
- struct mv88e6xxx_chip *chip = ds->priv;
- if (chip->info->ops->stats_get_strings)
- chip->info->ops->stats_get_strings(chip, data);
- }
- static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
- int types)
- {
- struct mv88e6xxx_hw_stat *stat;
- int i, j;
- for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
- stat = &mv88e6xxx_hw_stats[i];
- if (stat->type & types)
- j++;
- }
- return j;
- }
- static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
- {
- return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
- STATS_TYPE_PORT);
- }
- static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
- {
- return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
- STATS_TYPE_BANK1);
- }
- static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
- {
- struct mv88e6xxx_chip *chip = ds->priv;
- if (chip->info->ops->stats_get_sset_count)
- return chip->info->ops->stats_get_sset_count(chip);
- return 0;
- }
- static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
- uint64_t *data, int types,
- u16 bank1_select, u16 histogram)
- {
- struct mv88e6xxx_hw_stat *stat;
- int i, j;
- for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
- stat = &mv88e6xxx_hw_stats[i];
- if (stat->type & types) {
- data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
- bank1_select,
- histogram);
- j++;
- }
- }
- }
- static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
- uint64_t *data)
- {
- return mv88e6xxx_stats_get_stats(chip, port, data,
- STATS_TYPE_BANK0 | STATS_TYPE_PORT,
- 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
- }
- static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
- uint64_t *data)
- {
- return mv88e6xxx_stats_get_stats(chip, port, data,
- STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
- MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
- MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
- }
- static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
- uint64_t *data)
- {
- return mv88e6xxx_stats_get_stats(chip, port, data,
- STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
- MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
- 0);
- }
- static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
- uint64_t *data)
- {
- if (chip->info->ops->stats_get_stats)
- chip->info->ops->stats_get_stats(chip, port, data);
- }
- static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
- uint64_t *data)
- {
- struct mv88e6xxx_chip *chip = ds->priv;
- int ret;
- mutex_lock(&chip->reg_lock);
- ret = mv88e6xxx_stats_snapshot(chip, port);
- if (ret < 0) {
- mutex_unlock(&chip->reg_lock);
- return;
- }
- mv88e6xxx_get_stats(chip, port, data);
- mutex_unlock(&chip->reg_lock);
- }
- static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
- {
- if (chip->info->ops->stats_set_histogram)
- return chip->info->ops->stats_set_histogram(chip);
- return 0;
- }
- static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
- {
- return 32 * sizeof(u16);
- }
- static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
- struct ethtool_regs *regs, void *_p)
- {
- struct mv88e6xxx_chip *chip = ds->priv;
- int err;
- u16 reg;
- u16 *p = _p;
- int i;
- regs->version = 0;
- memset(p, 0xff, 32 * sizeof(u16));
- mutex_lock(&chip->reg_lock);
- for (i = 0; i < 32; i++) {
- err = mv88e6xxx_port_read(chip, port, i, ®);
- if (!err)
- p[i] = reg;
- }
- mutex_unlock(&chip->reg_lock);
- }
- static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
- struct ethtool_eee *e)
- {
- /* Nothing to do on the port's MAC */
- return 0;
- }
- static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
- struct ethtool_eee *e)
- {
- /* Nothing to do on the port's MAC */
- return 0;
- }
- static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
- {
- struct dsa_switch *ds = NULL;
- struct net_device *br;
- u16 pvlan;
- int i;
- if (dev < DSA_MAX_SWITCHES)
- ds = chip->ds->dst->ds[dev];
- /* Prevent frames from unknown switch or port */
- if (!ds || port >= ds->num_ports)
- return 0;
- /* Frames from DSA links and CPU ports can egress any local port */
- if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
- return mv88e6xxx_port_mask(chip);
- br = ds->ports[port].bridge_dev;
- pvlan = 0;
- /* Frames from user ports can egress any local DSA links and CPU ports,
- * as well as any local member of their bridge group.
- */
- for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
- if (dsa_is_cpu_port(chip->ds, i) ||
- dsa_is_dsa_port(chip->ds, i) ||
- (br && chip->ds->ports[i].bridge_dev == br))
- pvlan |= BIT(i);
- return pvlan;
- }
- static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
- {
- u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
- /* prevent frames from going back out of the port they came in on */
- output_ports &= ~BIT(port);
- return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
- }
- static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
- u8 state)
- {
- struct mv88e6xxx_chip *chip = ds->priv;
- int err;
- mutex_lock(&chip->reg_lock);
- err = mv88e6xxx_port_set_state(chip, port, state);
- mutex_unlock(&chip->reg_lock);
- if (err)
- dev_err(ds->dev, "p%d: failed to update state\n", port);
- }
- static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
- {
- if (chip->info->ops->pot_clear)
- return chip->info->ops->pot_clear(chip);
- return 0;
- }
- static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
- {
- if (chip->info->ops->mgmt_rsvd2cpu)
- return chip->info->ops->mgmt_rsvd2cpu(chip);
- return 0;
- }
- static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
- {
- int err;
- err = mv88e6xxx_g1_atu_flush(chip, 0, true);
- if (err)
- return err;
- err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
- if (err)
- return err;
- return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
- }
- static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
- {
- int port;
- int err;
- if (!chip->info->ops->irl_init_all)
- return 0;
- for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
- /* Disable ingress rate limiting by resetting all per port
- * ingress rate limit resources to their initial state.
- */
- err = chip->info->ops->irl_init_all(chip, port);
- if (err)
- return err;
- }
- return 0;
- }
- static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
- {
- u16 pvlan = 0;
- if (!mv88e6xxx_has_pvt(chip))
- return -EOPNOTSUPP;
- /* Skip the local source device, which uses in-chip port VLAN */
- if (dev != chip->ds->index)
- pvlan = mv88e6xxx_port_vlan(chip, dev, port);
- return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
- }
- static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
- {
- int dev, port;
- int err;
- if (!mv88e6xxx_has_pvt(chip))
- return 0;
- /* Clear 5 Bit Port for usage with Marvell Link Street devices:
- * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
- */
- err = mv88e6xxx_g2_misc_4_bit_port(chip);
- if (err)
- return err;
- for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
- for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
- err = mv88e6xxx_pvt_map(chip, dev, port);
- if (err)
- return err;
- }
- }
- return 0;
- }
- static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
- {
- struct mv88e6xxx_chip *chip = ds->priv;
- int err;
- mutex_lock(&chip->reg_lock);
- err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
- mutex_unlock(&chip->reg_lock);
- if (err)
- dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
- }
- static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
- {
- if (!chip->info->max_vid)
- return 0;
- return mv88e6xxx_g1_vtu_flush(chip);
- }
- static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
- struct mv88e6xxx_vtu_entry *entry)
- {
- if (!chip->info->ops->vtu_getnext)
- return -EOPNOTSUPP;
- return chip->info->ops->vtu_getnext(chip, entry);
- }
- static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
- struct mv88e6xxx_vtu_entry *entry)
- {
- if (!chip->info->ops->vtu_loadpurge)
- return -EOPNOTSUPP;
- return chip->info->ops->vtu_loadpurge(chip, entry);
- }
- static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
- {
- DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
- struct mv88e6xxx_vtu_entry vlan = {
- .vid = chip->info->max_vid,
- };
- int i, err;
- bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
- /* Set every FID bit used by the (un)bridged ports */
- for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
- err = mv88e6xxx_port_get_fid(chip, i, fid);
- if (err)
- return err;
- set_bit(*fid, fid_bitmap);
- }
- /* Set every FID bit used by the VLAN entries */
- do {
- err = mv88e6xxx_vtu_getnext(chip, &vlan);
- if (err)
- return err;
- if (!vlan.valid)
- break;
- set_bit(vlan.fid, fid_bitmap);
- } while (vlan.vid < chip->info->max_vid);
- /* The reset value 0x000 is used to indicate that multiple address
- * databases are not needed. Return the next positive available.
- */
- *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
- if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
- return -ENOSPC;
- /* Clear the database */
- return mv88e6xxx_g1_atu_flush(chip, *fid, true);
- }
- static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
- struct mv88e6xxx_vtu_entry *entry, bool new)
- {
- int err;
- if (!vid)
- return -EINVAL;
- entry->vid = vid - 1;
- entry->valid = false;
- err = mv88e6xxx_vtu_getnext(chip, entry);
- if (err)
- return err;
- if (entry->vid == vid && entry->valid)
- return 0;
- if (new) {
- int i;
- /* Initialize a fresh VLAN entry */
- memset(entry, 0, sizeof(*entry));
- entry->valid = true;
- entry->vid = vid;
- /* Exclude all ports */
- for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
- entry->member[i] =
- MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
- return mv88e6xxx_atu_new(chip, &entry->fid);
- }
- /* switchdev expects -EOPNOTSUPP to honor software VLANs */
- return -EOPNOTSUPP;
- }
- static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
- u16 vid_begin, u16 vid_end)
- {
- struct mv88e6xxx_chip *chip = ds->priv;
- struct mv88e6xxx_vtu_entry vlan = {
- .vid = vid_begin - 1,
- };
- int i, err;
- /* DSA and CPU ports have to be members of multiple vlans */
- if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
- return 0;
- if (!vid_begin)
- return -EOPNOTSUPP;
- mutex_lock(&chip->reg_lock);
- do {
- err = mv88e6xxx_vtu_getnext(chip, &vlan);
- if (err)
- goto unlock;
- if (!vlan.valid)
- break;
- if (vlan.vid > vid_end)
- break;
- for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
- if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
- continue;
- if (!ds->ports[port].netdev)
- continue;
- if (vlan.member[i] ==
- MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
- continue;
- if (ds->ports[i].bridge_dev ==
- ds->ports[port].bridge_dev)
- break; /* same bridge, check next VLAN */
- if (!ds->ports[i].bridge_dev)
- continue;
- dev_err(ds->dev, "p%d: hw VLAN %d already used by %s\n",
- port, vlan.vid,
- netdev_name(ds->ports[i].bridge_dev));
- err = -EOPNOTSUPP;
- goto unlock;
- }
- } while (vlan.vid < vid_end);
- unlock:
- mutex_unlock(&chip->reg_lock);
- return err;
- }
- static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
- bool vlan_filtering)
- {
- struct mv88e6xxx_chip *chip = ds->priv;
- u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
- MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
- int err;
- if (!chip->info->max_vid)
- return -EOPNOTSUPP;
- mutex_lock(&chip->reg_lock);
- err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
- mutex_unlock(&chip->reg_lock);
- return err;
- }
- static int
- mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
- const struct switchdev_obj_port_vlan *vlan,
- struct switchdev_trans *trans)
- {
- struct mv88e6xxx_chip *chip = ds->priv;
- int err;
- if (!chip->info->max_vid)
- return -EOPNOTSUPP;
- /* If the requested port doesn't belong to the same bridge as the VLAN
- * members, do not support it (yet) and fallback to software VLAN.
- */
- err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
- vlan->vid_end);
- if (err)
- return err;
- /* We don't need any dynamic resource from the kernel (yet),
- * so skip the prepare phase.
- */
- return 0;
- }
- static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
- u16 vid, u8 member)
- {
- struct mv88e6xxx_vtu_entry vlan;
- int err;
- err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
- if (err)
- return err;
- vlan.member[port] = member;
- return mv88e6xxx_vtu_loadpurge(chip, &vlan);
- }
- static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
- const struct switchdev_obj_port_vlan *vlan,
- struct switchdev_trans *trans)
- {
- struct mv88e6xxx_chip *chip = ds->priv;
- bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
- bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
- u8 member;
- u16 vid;
- if (!chip->info->max_vid)
- return;
- if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
- member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
- else if (untagged)
- member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
- else
- member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
- mutex_lock(&chip->reg_lock);
- for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
- if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
- dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
- vid, untagged ? 'u' : 't');
- if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
- dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
- vlan->vid_end);
- mutex_unlock(&chip->reg_lock);
- }
- static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
- int port, u16 vid)
- {
- struct mv88e6xxx_vtu_entry vlan;
- int i, err;
- err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
- if (err)
- return err;
- /* Tell switchdev if this VLAN is handled in software */
- if (vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
- return -EOPNOTSUPP;
- vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
- /* keep the VLAN unless all ports are excluded */
- vlan.valid = false;
- for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
- if (vlan.member[i] !=
- MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
- vlan.valid = true;
- break;
- }
- }
- err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
- if (err)
- return err;
- return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
- }
- static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
- const struct switchdev_obj_port_vlan *vlan)
- {
- struct mv88e6xxx_chip *chip = ds->priv;
- u16 pvid, vid;
- int err = 0;
- if (!chip->info->max_vid)
- return -EOPNOTSUPP;
- mutex_lock(&chip->reg_lock);
- err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
- if (err)
- goto unlock;
- for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
- err = _mv88e6xxx_port_vlan_del(chip, port, vid);
- if (err)
- goto unlock;
- if (vid == pvid) {
- err = mv88e6xxx_port_set_pvid(chip, port, 0);
- if (err)
- goto unlock;
- }
- }
- unlock:
- mutex_unlock(&chip->reg_lock);
- return err;
- }
- static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
- const unsigned char *addr, u16 vid,
- u8 state)
- {
- struct mv88e6xxx_vtu_entry vlan;
- struct mv88e6xxx_atu_entry entry;
- int err;
- /* Null VLAN ID corresponds to the port private database */
- if (vid == 0)
- err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
- else
- err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
- if (err)
- return err;
- entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
- ether_addr_copy(entry.mac, addr);
- eth_addr_dec(entry.mac);
- err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
- if (err)
- return err;
- /* Initialize a fresh ATU entry if it isn't found */
- if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
- !ether_addr_equal(entry.mac, addr)) {
- memset(&entry, 0, sizeof(entry));
- ether_addr_copy(entry.mac, addr);
- }
- /* Purge the ATU entry only if no port is using it anymore */
- if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
- entry.portvec &= ~BIT(port);
- if (!entry.portvec)
- entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
- } else {
- entry.portvec |= BIT(port);
- entry.state = state;
- }
- return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
- }
- static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
- const unsigned char *addr, u16 vid)
- {
- struct mv88e6xxx_chip *chip = ds->priv;
- int err;
- mutex_lock(&chip->reg_lock);
- err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
- MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
- mutex_unlock(&chip->reg_lock);
- return err;
- }
- static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
- const unsigned char *addr, u16 vid)
- {
- struct mv88e6xxx_chip *chip = ds->priv;
- int err;
- mutex_lock(&chip->reg_lock);
- err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
- MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
- mutex_unlock(&chip->reg_lock);
- return err;
- }
- static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
- u16 fid, u16 vid, int port,
- dsa_fdb_dump_cb_t *cb, void *data)
- {
- struct mv88e6xxx_atu_entry addr;
- bool is_static;
- int err;
- addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
- eth_broadcast_addr(addr.mac);
- do {
- err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
- if (err)
- return err;
- if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
- break;
- if (addr.trunk || (addr.portvec & BIT(port)) == 0)
- continue;
- if (!is_unicast_ether_addr(addr.mac))
- continue;
- is_static = (addr.state ==
- MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
- err = cb(addr.mac, vid, is_static, data);
- if (err)
- return err;
- } while (!is_broadcast_ether_addr(addr.mac));
- return err;
- }
- static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
- dsa_fdb_dump_cb_t *cb, void *data)
- {
- struct mv88e6xxx_vtu_entry vlan = {
- .vid = chip->info->max_vid,
- };
- u16 fid;
- int err;
- /* Dump port's default Filtering Information Database (VLAN ID 0) */
- err = mv88e6xxx_port_get_fid(chip, port, &fid);
- if (err)
- return err;
- err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
- if (err)
- return err;
- /* Dump VLANs' Filtering Information Databases */
- do {
- err = mv88e6xxx_vtu_getnext(chip, &vlan);
- if (err)
- return err;
- if (!vlan.valid)
- break;
- err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
- cb, data);
- if (err)
- return err;
- } while (vlan.vid < chip->info->max_vid);
- return err;
- }
- static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
- dsa_fdb_dump_cb_t *cb, void *data)
- {
- struct mv88e6xxx_chip *chip = ds->priv;
- int err;
- mutex_lock(&chip->reg_lock);
- err = mv88e6xxx_port_db_dump(chip, port, cb, data);
- mutex_unlock(&chip->reg_lock);
- return err;
- }
- static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
- struct net_device *br)
- {
- struct dsa_switch *ds;
- int port;
- int dev;
- int err;
- /* Remap the Port VLAN of each local bridge group member */
- for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
- if (chip->ds->ports[port].bridge_dev == br) {
- err = mv88e6xxx_port_vlan_map(chip, port);
- if (err)
- return err;
- }
- }
- if (!mv88e6xxx_has_pvt(chip))
- return 0;
- /* Remap the Port VLAN of each cross-chip bridge group member */
- for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
- ds = chip->ds->dst->ds[dev];
- if (!ds)
- break;
- for (port = 0; port < ds->num_ports; ++port) {
- if (ds->ports[port].bridge_dev == br) {
- err = mv88e6xxx_pvt_map(chip, dev, port);
- if (err)
- return err;
- }
- }
- }
- return 0;
- }
- static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
- struct net_device *br)
- {
- struct mv88e6xxx_chip *chip = ds->priv;
- int err;
- mutex_lock(&chip->reg_lock);
- err = mv88e6xxx_bridge_map(chip, br);
- mutex_unlock(&chip->reg_lock);
- return err;
- }
- static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
- struct net_device *br)
- {
- struct mv88e6xxx_chip *chip = ds->priv;
- mutex_lock(&chip->reg_lock);
- if (mv88e6xxx_bridge_map(chip, br) ||
- mv88e6xxx_port_vlan_map(chip, port))
- dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
- mutex_unlock(&chip->reg_lock);
- }
- static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
- int port, struct net_device *br)
- {
- struct mv88e6xxx_chip *chip = ds->priv;
- int err;
- if (!mv88e6xxx_has_pvt(chip))
- return 0;
- mutex_lock(&chip->reg_lock);
- err = mv88e6xxx_pvt_map(chip, dev, port);
- mutex_unlock(&chip->reg_lock);
- return err;
- }
- static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
- int port, struct net_device *br)
- {
- struct mv88e6xxx_chip *chip = ds->priv;
- if (!mv88e6xxx_has_pvt(chip))
- return;
- mutex_lock(&chip->reg_lock);
- if (mv88e6xxx_pvt_map(chip, dev, port))
- dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
- mutex_unlock(&chip->reg_lock);
- }
- static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
- {
- if (chip->info->ops->reset)
- return chip->info->ops->reset(chip);
- return 0;
- }
- static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
- {
- struct gpio_desc *gpiod = chip->reset;
- /* If there is a GPIO connected to the reset pin, toggle it */
- if (gpiod) {
- gpiod_set_value_cansleep(gpiod, 1);
- usleep_range(10000, 20000);
- gpiod_set_value_cansleep(gpiod, 0);
- usleep_range(10000, 20000);
- }
- }
- static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
- {
- int i, err;
- /* Set all ports to the Disabled state */
- for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
- err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
- if (err)
- return err;
- }
- /* Wait for transmit queues to drain,
- * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
- */
- usleep_range(2000, 4000);
- return 0;
- }
- static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
- {
- int err;
- err = mv88e6xxx_disable_ports(chip);
- if (err)
- return err;
- mv88e6xxx_hardware_reset(chip);
- return mv88e6xxx_software_reset(chip);
- }
- static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
- enum mv88e6xxx_frame_mode frame,
- enum mv88e6xxx_egress_mode egress, u16 etype)
- {
- int err;
- if (!chip->info->ops->port_set_frame_mode)
- return -EOPNOTSUPP;
- err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
- if (err)
- return err;
- err = chip->info->ops->port_set_frame_mode(chip, port, frame);
- if (err)
- return err;
- if (chip->info->ops->port_set_ether_type)
- return chip->info->ops->port_set_ether_type(chip, port, etype);
- return 0;
- }
- static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
- {
- return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
- MV88E6XXX_EGRESS_MODE_UNMODIFIED,
- MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
- }
- static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
- {
- return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
- MV88E6XXX_EGRESS_MODE_UNMODIFIED,
- MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
- }
- static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
- {
- return mv88e6xxx_set_port_mode(chip, port,
- MV88E6XXX_FRAME_MODE_ETHERTYPE,
- MV88E6XXX_EGRESS_MODE_ETHERTYPE,
- ETH_P_EDSA);
- }
- static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
- {
- if (dsa_is_dsa_port(chip->ds, port))
- return mv88e6xxx_set_port_mode_dsa(chip, port);
- if (dsa_is_normal_port(chip->ds, port))
- return mv88e6xxx_set_port_mode_normal(chip, port);
- /* Setup CPU port mode depending on its supported tag format */
- if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
- return mv88e6xxx_set_port_mode_dsa(chip, port);
- if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
- return mv88e6xxx_set_port_mode_edsa(chip, port);
- return -EINVAL;
- }
- static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
- {
- bool message = dsa_is_dsa_port(chip->ds, port);
- return mv88e6xxx_port_set_message_port(chip, port, message);
- }
- static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
- {
- bool flood = port == dsa_upstream_port(chip->ds);
- /* Upstream ports flood frames with unknown unicast or multicast DA */
- if (chip->info->ops->port_set_egress_floods)
- return chip->info->ops->port_set_egress_floods(chip, port,
- flood, flood);
- return 0;
- }
- static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
- bool on)
- {
- if (chip->info->ops->serdes_power)
- return chip->info->ops->serdes_power(chip, port, on);
- return 0;
- }
- static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
- {
- struct dsa_switch *ds = chip->ds;
- int err;
- u16 reg;
- /* MAC Forcing register: don't force link, speed, duplex or flow control
- * state to any particular values on physical ports, but force the CPU
- * port and all DSA ports to their maximum bandwidth and full duplex.
- */
- if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
- err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
- SPEED_MAX, DUPLEX_FULL,
- PHY_INTERFACE_MODE_NA);
- else
- err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
- SPEED_UNFORCED, DUPLEX_UNFORCED,
- PHY_INTERFACE_MODE_NA);
- if (err)
- return err;
- /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
- * disable Header mode, enable IGMP/MLD snooping, disable VLAN
- * tunneling, determine priority by looking at 802.1p and IP
- * priority fields (IP prio has precedence), and set STP state
- * to Forwarding.
- *
- * If this is the CPU link, use DSA or EDSA tagging depending
- * on which tagging mode was configured.
- *
- * If this is a link to another switch, use DSA tagging mode.
- *
- * If this is the upstream port for this switch, enable
- * forwarding of unknown unicasts and multicasts.
- */
- reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
- MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
- MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
- err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
- if (err)
- return err;
- err = mv88e6xxx_setup_port_mode(chip, port);
- if (err)
- return err;
- err = mv88e6xxx_setup_egress_floods(chip, port);
- if (err)
- return err;
- /* Enable the SERDES interface for DSA and CPU ports. Normal
- * ports SERDES are enabled when the port is enabled, thus
- * saving a bit of power.
- */
- if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
- err = mv88e6xxx_serdes_power(chip, port, true);
- if (err)
- return err;
- }
- /* Port Control 2: don't force a good FCS, set the maximum frame size to
- * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
- * untagged frames on this port, do a destination address lookup on all
- * received packets as usual, disable ARP mirroring and don't send a
- * copy of all transmitted/received frames on this port to the CPU.
- */
- err = mv88e6xxx_port_set_map_da(chip, port);
- if (err)
- return err;
- reg = 0;
- if (chip->info->ops->port_set_upstream_port) {
- err = chip->info->ops->port_set_upstream_port(
- chip, port, dsa_upstream_port(ds));
- if (err)
- return err;
- }
- err = mv88e6xxx_port_set_8021q_mode(chip, port,
- MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
- if (err)
- return err;
- if (chip->info->ops->port_set_jumbo_size) {
- err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
- if (err)
- return err;
- }
- /* Port Association Vector: when learning source addresses
- * of packets, add the address to the address database using
- * a port bitmap that has only the bit for this port set and
- * the other bits clear.
- */
- reg = 1 << port;
- /* Disable learning for CPU port */
- if (dsa_is_cpu_port(ds, port))
- reg = 0;
- err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
- reg);
- if (err)
- return err;
- /* Egress rate control 2: disable egress rate control. */
- err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
- 0x0000);
- if (err)
- return err;
- if (chip->info->ops->port_pause_limit) {
- err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
- if (err)
- return err;
- }
- if (chip->info->ops->port_disable_learn_limit) {
- err = chip->info->ops->port_disable_learn_limit(chip, port);
- if (err)
- return err;
- }
- if (chip->info->ops->port_disable_pri_override) {
- err = chip->info->ops->port_disable_pri_override(chip, port);
- if (err)
- return err;
- }
- if (chip->info->ops->port_tag_remap) {
- err = chip->info->ops->port_tag_remap(chip, port);
- if (err)
- return err;
- }
- if (chip->info->ops->port_egress_rate_limiting) {
- err = chip->info->ops->port_egress_rate_limiting(chip, port);
- if (err)
- return err;
- }
- err = mv88e6xxx_setup_message_port(chip, port);
- if (err)
- return err;
- /* Port based VLAN map: give each port the same default address
- * database, and allow bidirectional communication between the
- * CPU and DSA port(s), and the other ports.
- */
- err = mv88e6xxx_port_set_fid(chip, port, 0);
- if (err)
- return err;
- err = mv88e6xxx_port_vlan_map(chip, port);
- if (err)
- return err;
- /* Default VLAN ID and priority: don't set a default VLAN
- * ID, and set the default packet priority to zero.
- */
- return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
- }
- static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
- struct phy_device *phydev)
- {
- struct mv88e6xxx_chip *chip = ds->priv;
- int err;
- mutex_lock(&chip->reg_lock);
- err = mv88e6xxx_serdes_power(chip, port, true);
- mutex_unlock(&chip->reg_lock);
- return err;
- }
- static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
- struct phy_device *phydev)
- {
- struct mv88e6xxx_chip *chip = ds->priv;
- mutex_lock(&chip->reg_lock);
- if (mv88e6xxx_serdes_power(chip, port, false))
- dev_err(chip->dev, "failed to power off SERDES\n");
- mutex_unlock(&chip->reg_lock);
- }
- static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
- unsigned int ageing_time)
- {
- struct mv88e6xxx_chip *chip = ds->priv;
- int err;
- mutex_lock(&chip->reg_lock);
- err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
- mutex_unlock(&chip->reg_lock);
- return err;
- }
- static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
- {
- struct dsa_switch *ds = chip->ds;
- u32 upstream_port = dsa_upstream_port(ds);
- int err;
- if (chip->info->ops->set_cpu_port) {
- err = chip->info->ops->set_cpu_port(chip, upstream_port);
- if (err)
- return err;
- }
- if (chip->info->ops->set_egress_port) {
- err = chip->info->ops->set_egress_port(chip, upstream_port);
- if (err)
- return err;
- }
- /* Disable remote management, and set the switch's DSA device number. */
- err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL2,
- MV88E6XXX_G1_CTL2_MULTIPLE_CASCADE |
- (ds->index & 0x1f));
- if (err)
- return err;
- /* Configure the IP ToS mapping registers. */
- err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_0, 0x0000);
- if (err)
- return err;
- err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_1, 0x0000);
- if (err)
- return err;
- err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_2, 0x5555);
- if (err)
- return err;
- err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_3, 0x5555);
- if (err)
- return err;
- err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_4, 0xaaaa);
- if (err)
- return err;
- err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_5, 0xaaaa);
- if (err)
- return err;
- err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_6, 0xffff);
- if (err)
- return err;
- err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_7, 0xffff);
- if (err)
- return err;
- /* Configure the IEEE 802.1p priority mapping register. */
- err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IEEE_PRI, 0xfa41);
- if (err)
- return err;
- /* Initialize the statistics unit */
- err = mv88e6xxx_stats_set_histogram(chip);
- if (err)
- return err;
- /* Clear the statistics counters for all ports */
- err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_STATS_OP,
- MV88E6XXX_G1_STATS_OP_BUSY |
- MV88E6XXX_G1_STATS_OP_FLUSH_ALL);
- if (err)
- return err;
- /* Wait for the flush to complete. */
- err = mv88e6xxx_g1_stats_wait(chip);
- if (err)
- return err;
- return 0;
- }
- static int mv88e6xxx_setup(struct dsa_switch *ds)
- {
- struct mv88e6xxx_chip *chip = ds->priv;
- int err;
- int i;
- chip->ds = ds;
- ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
- mutex_lock(&chip->reg_lock);
- /* Setup Switch Port Registers */
- for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
- err = mv88e6xxx_setup_port(chip, i);
- if (err)
- goto unlock;
- }
- /* Setup Switch Global 1 Registers */
- err = mv88e6xxx_g1_setup(chip);
- if (err)
- goto unlock;
- /* Setup Switch Global 2 Registers */
- if (chip->info->global2_addr) {
- err = mv88e6xxx_g2_setup(chip);
- if (err)
- goto unlock;
- }
- err = mv88e6xxx_irl_setup(chip);
- if (err)
- goto unlock;
- err = mv88e6xxx_phy_setup(chip);
- if (err)
- goto unlock;
- err = mv88e6xxx_vtu_setup(chip);
- if (err)
- goto unlock;
- err = mv88e6xxx_pvt_setup(chip);
- if (err)
- goto unlock;
- err = mv88e6xxx_atu_setup(chip);
- if (err)
- goto unlock;
- err = mv88e6xxx_pot_setup(chip);
- if (err)
- goto unlock;
- err = mv88e6xxx_rsvd2cpu_setup(chip);
- if (err)
- goto unlock;
- unlock:
- mutex_unlock(&chip->reg_lock);
- return err;
- }
- static int mv88e6xxx_set_addr(struct dsa_switch *ds, u8 *addr)
- {
- struct mv88e6xxx_chip *chip = ds->priv;
- int err;
- if (!chip->info->ops->set_switch_mac)
- return -EOPNOTSUPP;
- mutex_lock(&chip->reg_lock);
- err = chip->info->ops->set_switch_mac(chip, addr);
- mutex_unlock(&chip->reg_lock);
- return err;
- }
- static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
- {
- struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
- struct mv88e6xxx_chip *chip = mdio_bus->chip;
- u16 val;
- int err;
- if (!chip->info->ops->phy_read)
- return -EOPNOTSUPP;
- mutex_lock(&chip->reg_lock);
- err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
- mutex_unlock(&chip->reg_lock);
- if (reg == MII_PHYSID2) {
- /* Some internal PHYS don't have a model number. Use
- * the mv88e6390 family model number instead.
- */
- if (!(val & 0x3f0))
- val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
- }
- return err ? err : val;
- }
- static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
- {
- struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
- struct mv88e6xxx_chip *chip = mdio_bus->chip;
- int err;
- if (!chip->info->ops->phy_write)
- return -EOPNOTSUPP;
- mutex_lock(&chip->reg_lock);
- err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
- mutex_unlock(&chip->reg_lock);
- return err;
- }
- static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
- struct device_node *np,
- bool external)
- {
- static int index;
- struct mv88e6xxx_mdio_bus *mdio_bus;
- struct mii_bus *bus;
- int err;
- bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
- if (!bus)
- return -ENOMEM;
- mdio_bus = bus->priv;
- mdio_bus->bus = bus;
- mdio_bus->chip = chip;
- INIT_LIST_HEAD(&mdio_bus->list);
- mdio_bus->external = external;
- if (np) {
- bus->name = np->full_name;
- snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
- } else {
- bus->name = "mv88e6xxx SMI";
- snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
- }
- bus->read = mv88e6xxx_mdio_read;
- bus->write = mv88e6xxx_mdio_write;
- bus->parent = chip->dev;
- if (np)
- err = of_mdiobus_register(bus, np);
- else
- err = mdiobus_register(bus);
- if (err) {
- dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
- return err;
- }
- if (external)
- list_add_tail(&mdio_bus->list, &chip->mdios);
- else
- list_add(&mdio_bus->list, &chip->mdios);
- return 0;
- }
- static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
- { .compatible = "marvell,mv88e6xxx-mdio-external",
- .data = (void *)true },
- { },
- };
- static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
- struct device_node *np)
- {
- const struct of_device_id *match;
- struct device_node *child;
- int err;
- /* Always register one mdio bus for the internal/default mdio
- * bus. This maybe represented in the device tree, but is
- * optional.
- */
- child = of_get_child_by_name(np, "mdio");
- err = mv88e6xxx_mdio_register(chip, child, false);
- if (err)
- return err;
- /* Walk the device tree, and see if there are any other nodes
- * which say they are compatible with the external mdio
- * bus.
- */
- for_each_available_child_of_node(np, child) {
- match = of_match_node(mv88e6xxx_mdio_external_match, child);
- if (match) {
- err = mv88e6xxx_mdio_register(chip, child, true);
- if (err)
- return err;
- }
- }
- return 0;
- }
- static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
- {
- struct mv88e6xxx_mdio_bus *mdio_bus;
- struct mii_bus *bus;
- list_for_each_entry(mdio_bus, &chip->mdios, list) {
- bus = mdio_bus->bus;
- mdiobus_unregister(bus);
- }
- }
- static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
- {
- struct mv88e6xxx_chip *chip = ds->priv;
- return chip->eeprom_len;
- }
- static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
- struct ethtool_eeprom *eeprom, u8 *data)
- {
- struct mv88e6xxx_chip *chip = ds->priv;
- int err;
- if (!chip->info->ops->get_eeprom)
- return -EOPNOTSUPP;
- mutex_lock(&chip->reg_lock);
- err = chip->info->ops->get_eeprom(chip, eeprom, data);
- mutex_unlock(&chip->reg_lock);
- if (err)
- return err;
- eeprom->magic = 0xc3ec4951;
- return 0;
- }
- static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
- struct ethtool_eeprom *eeprom, u8 *data)
- {
- struct mv88e6xxx_chip *chip = ds->priv;
- int err;
- if (!chip->info->ops->set_eeprom)
- return -EOPNOTSUPP;
- if (eeprom->magic != 0xc3ec4951)
- return -EINVAL;
- mutex_lock(&chip->reg_lock);
- err = chip->info->ops->set_eeprom(chip, eeprom, data);
- mutex_unlock(&chip->reg_lock);
- return err;
- }
- static const struct mv88e6xxx_ops mv88e6085_ops = {
- /* MV88E6XXX_FAMILY_6097 */
- .irl_init_all = mv88e6352_g2_irl_init_all,
- .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
- .phy_read = mv88e6185_phy_ppu_read,
- .phy_write = mv88e6185_phy_ppu_write,
- .port_set_link = mv88e6xxx_port_set_link,
- .port_set_duplex = mv88e6xxx_port_set_duplex,
- .port_set_speed = mv88e6185_port_set_speed,
- .port_tag_remap = mv88e6095_port_tag_remap,
- .port_set_frame_mode = mv88e6351_port_set_frame_mode,
- .port_set_egress_floods = mv88e6352_port_set_egress_floods,
- .port_set_ether_type = mv88e6351_port_set_ether_type,
- .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
- .port_pause_limit = mv88e6097_port_pause_limit,
- .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
- .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
- .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
- .stats_get_sset_count = mv88e6095_stats_get_sset_count,
- .stats_get_strings = mv88e6095_stats_get_strings,
- .stats_get_stats = mv88e6095_stats_get_stats,
- .set_cpu_port = mv88e6095_g1_set_cpu_port,
- .set_egress_port = mv88e6095_g1_set_egress_port,
- .watchdog_ops = &mv88e6097_watchdog_ops,
- .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
- .pot_clear = mv88e6xxx_g2_pot_clear,
- .ppu_enable = mv88e6185_g1_ppu_enable,
- .ppu_disable = mv88e6185_g1_ppu_disable,
- .reset = mv88e6185_g1_reset,
- .vtu_getnext = mv88e6352_g1_vtu_getnext,
- .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
- };
- static const struct mv88e6xxx_ops mv88e6095_ops = {
- /* MV88E6XXX_FAMILY_6095 */
- .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
- .phy_read = mv88e6185_phy_ppu_read,
- .phy_write = mv88e6185_phy_ppu_write,
- .port_set_link = mv88e6xxx_port_set_link,
- .port_set_duplex = mv88e6xxx_port_set_duplex,
- .port_set_speed = mv88e6185_port_set_speed,
- .port_set_frame_mode = mv88e6085_port_set_frame_mode,
- .port_set_egress_floods = mv88e6185_port_set_egress_floods,
- .port_set_upstream_port = mv88e6095_port_set_upstream_port,
- .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
- .stats_get_sset_count = mv88e6095_stats_get_sset_count,
- .stats_get_strings = mv88e6095_stats_get_strings,
- .stats_get_stats = mv88e6095_stats_get_stats,
- .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
- .ppu_enable = mv88e6185_g1_ppu_enable,
- .ppu_disable = mv88e6185_g1_ppu_disable,
- .reset = mv88e6185_g1_reset,
- .vtu_getnext = mv88e6185_g1_vtu_getnext,
- .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
- };
- static const struct mv88e6xxx_ops mv88e6097_ops = {
- /* MV88E6XXX_FAMILY_6097 */
- .irl_init_all = mv88e6352_g2_irl_init_all,
- .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
- .phy_read = mv88e6xxx_g2_smi_phy_read,
- .phy_write = mv88e6xxx_g2_smi_phy_write,
- .port_set_link = mv88e6xxx_port_set_link,
- .port_set_duplex = mv88e6xxx_port_set_duplex,
- .port_set_speed = mv88e6185_port_set_speed,
- .port_tag_remap = mv88e6095_port_tag_remap,
- .port_set_frame_mode = mv88e6351_port_set_frame_mode,
- .port_set_egress_floods = mv88e6352_port_set_egress_floods,
- .port_set_ether_type = mv88e6351_port_set_ether_type,
- .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
- .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
- .port_pause_limit = mv88e6097_port_pause_limit,
- .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
- .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
- .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
- .stats_get_sset_count = mv88e6095_stats_get_sset_count,
- .stats_get_strings = mv88e6095_stats_get_strings,
- .stats_get_stats = mv88e6095_stats_get_stats,
- .set_cpu_port = mv88e6095_g1_set_cpu_port,
- .set_egress_port = mv88e6095_g1_set_egress_port,
- .watchdog_ops = &mv88e6097_watchdog_ops,
- .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
- .pot_clear = mv88e6xxx_g2_pot_clear,
- .reset = mv88e6352_g1_reset,
- .vtu_getnext = mv88e6352_g1_vtu_getnext,
- .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
- };
- static const struct mv88e6xxx_ops mv88e6123_ops = {
- /* MV88E6XXX_FAMILY_6165 */
- .irl_init_all = mv88e6352_g2_irl_init_all,
- .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
- .phy_read = mv88e6xxx_g2_smi_phy_read,
- .phy_write = mv88e6xxx_g2_smi_phy_write,
- .port_set_link = mv88e6xxx_port_set_link,
- .port_set_duplex = mv88e6xxx_port_set_duplex,
- .port_set_speed = mv88e6185_port_set_speed,
- .port_set_frame_mode = mv88e6085_port_set_frame_mode,
- .port_set_egress_floods = mv88e6352_port_set_egress_floods,
- .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
- .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
- .stats_snapshot = mv88e6320_g1_stats_snapshot,
- .stats_get_sset_count = mv88e6095_stats_get_sset_count,
- .stats_get_strings = mv88e6095_stats_get_strings,
- .stats_get_stats = mv88e6095_stats_get_stats,
- .set_cpu_port = mv88e6095_g1_set_cpu_port,
- .set_egress_port = mv88e6095_g1_set_egress_port,
- .watchdog_ops = &mv88e6097_watchdog_ops,
- .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
- .pot_clear = mv88e6xxx_g2_pot_clear,
- .reset = mv88e6352_g1_reset,
- .vtu_getnext = mv88e6352_g1_vtu_getnext,
- .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
- };
- static const struct mv88e6xxx_ops mv88e6131_ops = {
- /* MV88E6XXX_FAMILY_6185 */
- .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
- .phy_read = mv88e6185_phy_ppu_read,
- .phy_write = mv88e6185_phy_ppu_write,
- .port_set_link = mv88e6xxx_port_set_link,
- .port_set_duplex = mv88e6xxx_port_set_duplex,
- .port_set_speed = mv88e6185_port_set_speed,
- .port_tag_remap = mv88e6095_port_tag_remap,
- .port_set_frame_mode = mv88e6351_port_set_frame_mode,
- .port_set_egress_floods = mv88e6185_port_set_egress_floods,
- .port_set_ether_type = mv88e6351_port_set_ether_type,
- .port_set_upstream_port = mv88e6095_port_set_upstream_port,
- .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
- .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
- .port_pause_limit = mv88e6097_port_pause_limit,
- .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
- .stats_get_sset_count = mv88e6095_stats_get_sset_count,
- .stats_get_strings = mv88e6095_stats_get_strings,
- .stats_get_stats = mv88e6095_stats_get_stats,
- .set_cpu_port = mv88e6095_g1_set_cpu_port,
- .set_egress_port = mv88e6095_g1_set_egress_port,
- .watchdog_ops = &mv88e6097_watchdog_ops,
- .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
- .ppu_enable = mv88e6185_g1_ppu_enable,
- .ppu_disable = mv88e6185_g1_ppu_disable,
- .reset = mv88e6185_g1_reset,
- .vtu_getnext = mv88e6185_g1_vtu_getnext,
- .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
- };
- static const struct mv88e6xxx_ops mv88e6141_ops = {
- /* MV88E6XXX_FAMILY_6341 */
- .irl_init_all = mv88e6352_g2_irl_init_all,
- .get_eeprom = mv88e6xxx_g2_get_eeprom8,
- .set_eeprom = mv88e6xxx_g2_set_eeprom8,
- .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
- .phy_read = mv88e6xxx_g2_smi_phy_read,
- .phy_write = mv88e6xxx_g2_smi_phy_write,
- .port_set_link = mv88e6xxx_port_set_link,
- .port_set_duplex = mv88e6xxx_port_set_duplex,
- .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
- .port_set_speed = mv88e6390_port_set_speed,
- .port_tag_remap = mv88e6095_port_tag_remap,
- .port_set_frame_mode = mv88e6351_port_set_frame_mode,
- .port_set_egress_floods = mv88e6352_port_set_egress_floods,
- .port_set_ether_type = mv88e6351_port_set_ether_type,
- .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
- .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
- .port_pause_limit = mv88e6097_port_pause_limit,
- .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
- .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
- .stats_snapshot = mv88e6390_g1_stats_snapshot,
- .stats_get_sset_count = mv88e6320_stats_get_sset_count,
- .stats_get_strings = mv88e6320_stats_get_strings,
- .stats_get_stats = mv88e6390_stats_get_stats,
- .set_cpu_port = mv88e6390_g1_set_cpu_port,
- .set_egress_port = mv88e6390_g1_set_egress_port,
- .watchdog_ops = &mv88e6390_watchdog_ops,
- .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
- .pot_clear = mv88e6xxx_g2_pot_clear,
- .reset = mv88e6352_g1_reset,
- .vtu_getnext = mv88e6352_g1_vtu_getnext,
- .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
- };
- static const struct mv88e6xxx_ops mv88e6161_ops = {
- /* MV88E6XXX_FAMILY_6165 */
- .irl_init_all = mv88e6352_g2_irl_init_all,
- .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
- .phy_read = mv88e6xxx_g2_smi_phy_read,
- .phy_write = mv88e6xxx_g2_smi_phy_write,
- .port_set_link = mv88e6xxx_port_set_link,
- .port_set_duplex = mv88e6xxx_port_set_duplex,
- .port_set_speed = mv88e6185_port_set_speed,
- .port_tag_remap = mv88e6095_port_tag_remap,
- .port_set_frame_mode = mv88e6351_port_set_frame_mode,
- .port_set_egress_floods = mv88e6352_port_set_egress_floods,
- .port_set_ether_type = mv88e6351_port_set_ether_type,
- .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
- .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
- .port_pause_limit = mv88e6097_port_pause_limit,
- .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
- .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
- .stats_snapshot = mv88e6320_g1_stats_snapshot,
- .stats_get_sset_count = mv88e6095_stats_get_sset_count,
- .stats_get_strings = mv88e6095_stats_get_strings,
- .stats_get_stats = mv88e6095_stats_get_stats,
- .set_cpu_port = mv88e6095_g1_set_cpu_port,
- .set_egress_port = mv88e6095_g1_set_egress_port,
- .watchdog_ops = &mv88e6097_watchdog_ops,
- .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
- .pot_clear = mv88e6xxx_g2_pot_clear,
- .reset = mv88e6352_g1_reset,
- .vtu_getnext = mv88e6352_g1_vtu_getnext,
- .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
- };
- static const struct mv88e6xxx_ops mv88e6165_ops = {
- /* MV88E6XXX_FAMILY_6165 */
- .irl_init_all = mv88e6352_g2_irl_init_all,
- .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
- .phy_read = mv88e6165_phy_read,
- .phy_write = mv88e6165_phy_write,
- .port_set_link = mv88e6xxx_port_set_link,
- .port_set_duplex = mv88e6xxx_port_set_duplex,
- .port_set_speed = mv88e6185_port_set_speed,
- .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
- .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
- .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
- .stats_get_sset_count = mv88e6095_stats_get_sset_count,
- .stats_get_strings = mv88e6095_stats_get_strings,
- .stats_get_stats = mv88e6095_stats_get_stats,
- .set_cpu_port = mv88e6095_g1_set_cpu_port,
- .set_egress_port = mv88e6095_g1_set_egress_port,
- .watchdog_ops = &mv88e6097_watchdog_ops,
- .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
- .pot_clear = mv88e6xxx_g2_pot_clear,
- .reset = mv88e6352_g1_reset,
- .vtu_getnext = mv88e6352_g1_vtu_getnext,
- .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
- };
- static const struct mv88e6xxx_ops mv88e6171_ops = {
- /* MV88E6XXX_FAMILY_6351 */
- .irl_init_all = mv88e6352_g2_irl_init_all,
- .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
- .phy_read = mv88e6xxx_g2_smi_phy_read,
- .phy_write = mv88e6xxx_g2_smi_phy_write,
- .port_set_link = mv88e6xxx_port_set_link,
- .port_set_duplex = mv88e6xxx_port_set_duplex,
- .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
- .port_set_speed = mv88e6185_port_set_speed,
- .port_tag_remap = mv88e6095_port_tag_remap,
- .port_set_frame_mode = mv88e6351_port_set_frame_mode,
- .port_set_egress_floods = mv88e6352_port_set_egress_floods,
- .port_set_ether_type = mv88e6351_port_set_ether_type,
- .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
- .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
- .port_pause_limit = mv88e6097_port_pause_limit,
- .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
- .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
- .stats_snapshot = mv88e6320_g1_stats_snapshot,
- .stats_get_sset_count = mv88e6095_stats_get_sset_count,
- .stats_get_strings = mv88e6095_stats_get_strings,
- .stats_get_stats = mv88e6095_stats_get_stats,
- .set_cpu_port = mv88e6095_g1_set_cpu_port,
- .set_egress_port = mv88e6095_g1_set_egress_port,
- .watchdog_ops = &mv88e6097_watchdog_ops,
- .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
- .pot_clear = mv88e6xxx_g2_pot_clear,
- .reset = mv88e6352_g1_reset,
- .vtu_getnext = mv88e6352_g1_vtu_getnext,
- .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
- };
- static const struct mv88e6xxx_ops mv88e6172_ops = {
- /* MV88E6XXX_FAMILY_6352 */
- .irl_init_all = mv88e6352_g2_irl_init_all,
- .get_eeprom = mv88e6xxx_g2_get_eeprom16,
- .set_eeprom = mv88e6xxx_g2_set_eeprom16,
- .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
- .phy_read = mv88e6xxx_g2_smi_phy_read,
- .phy_write = mv88e6xxx_g2_smi_phy_write,
- .port_set_link = mv88e6xxx_port_set_link,
- .port_set_duplex = mv88e6xxx_port_set_duplex,
- .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
- .port_set_speed = mv88e6352_port_set_speed,
- .port_tag_remap = mv88e6095_port_tag_remap,
- .port_set_frame_mode = mv88e6351_port_set_frame_mode,
- .port_set_egress_floods = mv88e6352_port_set_egress_floods,
- .port_set_ether_type = mv88e6351_port_set_ether_type,
- .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
- .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
- .port_pause_limit = mv88e6097_port_pause_limit,
- .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
- .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
- .stats_snapshot = mv88e6320_g1_stats_snapshot,
- .stats_get_sset_count = mv88e6095_stats_get_sset_count,
- .stats_get_strings = mv88e6095_stats_get_strings,
- .stats_get_stats = mv88e6095_stats_get_stats,
- .set_cpu_port = mv88e6095_g1_set_cpu_port,
- .set_egress_port = mv88e6095_g1_set_egress_port,
- .watchdog_ops = &mv88e6097_watchdog_ops,
- .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
- .pot_clear = mv88e6xxx_g2_pot_clear,
- .reset = mv88e6352_g1_reset,
- .vtu_getnext = mv88e6352_g1_vtu_getnext,
- .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
- .serdes_power = mv88e6352_serdes_power,
- };
- static const struct mv88e6xxx_ops mv88e6175_ops = {
- /* MV88E6XXX_FAMILY_6351 */
- .irl_init_all = mv88e6352_g2_irl_init_all,
- .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
- .phy_read = mv88e6xxx_g2_smi_phy_read,
- .phy_write = mv88e6xxx_g2_smi_phy_write,
- .port_set_link = mv88e6xxx_port_set_link,
- .port_set_duplex = mv88e6xxx_port_set_duplex,
- .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
- .port_set_speed = mv88e6185_port_set_speed,
- .port_tag_remap = mv88e6095_port_tag_remap,
- .port_set_frame_mode = mv88e6351_port_set_frame_mode,
- .port_set_egress_floods = mv88e6352_port_set_egress_floods,
- .port_set_ether_type = mv88e6351_port_set_ether_type,
- .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
- .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
- .port_pause_limit = mv88e6097_port_pause_limit,
- .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
- .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
- .stats_snapshot = mv88e6320_g1_stats_snapshot,
- .stats_get_sset_count = mv88e6095_stats_get_sset_count,
- .stats_get_strings = mv88e6095_stats_get_strings,
- .stats_get_stats = mv88e6095_stats_get_stats,
- .set_cpu_port = mv88e6095_g1_set_cpu_port,
- .set_egress_port = mv88e6095_g1_set_egress_port,
- .watchdog_ops = &mv88e6097_watchdog_ops,
- .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
- .pot_clear = mv88e6xxx_g2_pot_clear,
- .reset = mv88e6352_g1_reset,
- .vtu_getnext = mv88e6352_g1_vtu_getnext,
- .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
- };
- static const struct mv88e6xxx_ops mv88e6176_ops = {
- /* MV88E6XXX_FAMILY_6352 */
- .irl_init_all = mv88e6352_g2_irl_init_all,
- .get_eeprom = mv88e6xxx_g2_get_eeprom16,
- .set_eeprom = mv88e6xxx_g2_set_eeprom16,
- .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
- .phy_read = mv88e6xxx_g2_smi_phy_read,
- .phy_write = mv88e6xxx_g2_smi_phy_write,
- .port_set_link = mv88e6xxx_port_set_link,
- .port_set_duplex = mv88e6xxx_port_set_duplex,
- .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
- .port_set_speed = mv88e6352_port_set_speed,
- .port_tag_remap = mv88e6095_port_tag_remap,
- .port_set_frame_mode = mv88e6351_port_set_frame_mode,
- .port_set_egress_floods = mv88e6352_port_set_egress_floods,
- .port_set_ether_type = mv88e6351_port_set_ether_type,
- .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
- .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
- .port_pause_limit = mv88e6097_port_pause_limit,
- .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
- .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
- .stats_snapshot = mv88e6320_g1_stats_snapshot,
- .stats_get_sset_count = mv88e6095_stats_get_sset_count,
- .stats_get_strings = mv88e6095_stats_get_strings,
- .stats_get_stats = mv88e6095_stats_get_stats,
- .set_cpu_port = mv88e6095_g1_set_cpu_port,
- .set_egress_port = mv88e6095_g1_set_egress_port,
- .watchdog_ops = &mv88e6097_watchdog_ops,
- .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
- .pot_clear = mv88e6xxx_g2_pot_clear,
- .reset = mv88e6352_g1_reset,
- .vtu_getnext = mv88e6352_g1_vtu_getnext,
- .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
- .serdes_power = mv88e6352_serdes_power,
- };
- static const struct mv88e6xxx_ops mv88e6185_ops = {
- /* MV88E6XXX_FAMILY_6185 */
- .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
- .phy_read = mv88e6185_phy_ppu_read,
- .phy_write = mv88e6185_phy_ppu_write,
- .port_set_link = mv88e6xxx_port_set_link,
- .port_set_duplex = mv88e6xxx_port_set_duplex,
- .port_set_speed = mv88e6185_port_set_speed,
- .port_set_frame_mode = mv88e6085_port_set_frame_mode,
- .port_set_egress_floods = mv88e6185_port_set_egress_floods,
- .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
- .port_set_upstream_port = mv88e6095_port_set_upstream_port,
- .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
- .stats_get_sset_count = mv88e6095_stats_get_sset_count,
- .stats_get_strings = mv88e6095_stats_get_strings,
- .stats_get_stats = mv88e6095_stats_get_stats,
- .set_cpu_port = mv88e6095_g1_set_cpu_port,
- .set_egress_port = mv88e6095_g1_set_egress_port,
- .watchdog_ops = &mv88e6097_watchdog_ops,
- .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
- .ppu_enable = mv88e6185_g1_ppu_enable,
- .ppu_disable = mv88e6185_g1_ppu_disable,
- .reset = mv88e6185_g1_reset,
- .vtu_getnext = mv88e6185_g1_vtu_getnext,
- .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
- };
- static const struct mv88e6xxx_ops mv88e6190_ops = {
- /* MV88E6XXX_FAMILY_6390 */
- .irl_init_all = mv88e6390_g2_irl_init_all,
- .get_eeprom = mv88e6xxx_g2_get_eeprom8,
- .set_eeprom = mv88e6xxx_g2_set_eeprom8,
- .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
- .phy_read = mv88e6xxx_g2_smi_phy_read,
- .phy_write = mv88e6xxx_g2_smi_phy_write,
- .port_set_link = mv88e6xxx_port_set_link,
- .port_set_duplex = mv88e6xxx_port_set_duplex,
- .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
- .port_set_speed = mv88e6390_port_set_speed,
- .port_tag_remap = mv88e6390_port_tag_remap,
- .port_set_frame_mode = mv88e6351_port_set_frame_mode,
- .port_set_egress_floods = mv88e6352_port_set_egress_floods,
- .port_set_ether_type = mv88e6351_port_set_ether_type,
- .port_pause_limit = mv88e6390_port_pause_limit,
- .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
- .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
- .stats_snapshot = mv88e6390_g1_stats_snapshot,
- .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
- .stats_get_sset_count = mv88e6320_stats_get_sset_count,
- .stats_get_strings = mv88e6320_stats_get_strings,
- .stats_get_stats = mv88e6390_stats_get_stats,
- .set_cpu_port = mv88e6390_g1_set_cpu_port,
- .set_egress_port = mv88e6390_g1_set_egress_port,
- .watchdog_ops = &mv88e6390_watchdog_ops,
- .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
- .pot_clear = mv88e6xxx_g2_pot_clear,
- .reset = mv88e6352_g1_reset,
- .vtu_getnext = mv88e6390_g1_vtu_getnext,
- .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
- .serdes_power = mv88e6390_serdes_power,
- };
- static const struct mv88e6xxx_ops mv88e6190x_ops = {
- /* MV88E6XXX_FAMILY_6390 */
- .irl_init_all = mv88e6390_g2_irl_init_all,
- .get_eeprom = mv88e6xxx_g2_get_eeprom8,
- .set_eeprom = mv88e6xxx_g2_set_eeprom8,
- .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
- .phy_read = mv88e6xxx_g2_smi_phy_read,
- .phy_write = mv88e6xxx_g2_smi_phy_write,
- .port_set_link = mv88e6xxx_port_set_link,
- .port_set_duplex = mv88e6xxx_port_set_duplex,
- .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
- .port_set_speed = mv88e6390x_port_set_speed,
- .port_tag_remap = mv88e6390_port_tag_remap,
- .port_set_frame_mode = mv88e6351_port_set_frame_mode,
- .port_set_egress_floods = mv88e6352_port_set_egress_floods,
- .port_set_ether_type = mv88e6351_port_set_ether_type,
- .port_pause_limit = mv88e6390_port_pause_limit,
- .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
- .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
- .stats_snapshot = mv88e6390_g1_stats_snapshot,
- .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
- .stats_get_sset_count = mv88e6320_stats_get_sset_count,
- .stats_get_strings = mv88e6320_stats_get_strings,
- .stats_get_stats = mv88e6390_stats_get_stats,
- .set_cpu_port = mv88e6390_g1_set_cpu_port,
- .set_egress_port = mv88e6390_g1_set_egress_port,
- .watchdog_ops = &mv88e6390_watchdog_ops,
- .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
- .pot_clear = mv88e6xxx_g2_pot_clear,
- .reset = mv88e6352_g1_reset,
- .vtu_getnext = mv88e6390_g1_vtu_getnext,
- .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
- .serdes_power = mv88e6390_serdes_power,
- };
- static const struct mv88e6xxx_ops mv88e6191_ops = {
- /* MV88E6XXX_FAMILY_6390 */
- .irl_init_all = mv88e6390_g2_irl_init_all,
- .get_eeprom = mv88e6xxx_g2_get_eeprom8,
- .set_eeprom = mv88e6xxx_g2_set_eeprom8,
- .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
- .phy_read = mv88e6xxx_g2_smi_phy_read,
- .phy_write = mv88e6xxx_g2_smi_phy_write,
- .port_set_link = mv88e6xxx_port_set_link,
- .port_set_duplex = mv88e6xxx_port_set_duplex,
- .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
- .port_set_speed = mv88e6390_port_set_speed,
- .port_tag_remap = mv88e6390_port_tag_remap,
- .port_set_frame_mode = mv88e6351_port_set_frame_mode,
- .port_set_egress_floods = mv88e6352_port_set_egress_floods,
- .port_set_ether_type = mv88e6351_port_set_ether_type,
- .port_pause_limit = mv88e6390_port_pause_limit,
- .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
- .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
- .stats_snapshot = mv88e6390_g1_stats_snapshot,
- .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
- .stats_get_sset_count = mv88e6320_stats_get_sset_count,
- .stats_get_strings = mv88e6320_stats_get_strings,
- .stats_get_stats = mv88e6390_stats_get_stats,
- .set_cpu_port = mv88e6390_g1_set_cpu_port,
- .set_egress_port = mv88e6390_g1_set_egress_port,
- .watchdog_ops = &mv88e6390_watchdog_ops,
- .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
- .pot_clear = mv88e6xxx_g2_pot_clear,
- .reset = mv88e6352_g1_reset,
- .vtu_getnext = mv88e6390_g1_vtu_getnext,
- .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
- .serdes_power = mv88e6390_serdes_power,
- };
- static const struct mv88e6xxx_ops mv88e6240_ops = {
- /* MV88E6XXX_FAMILY_6352 */
- .irl_init_all = mv88e6352_g2_irl_init_all,
- .get_eeprom = mv88e6xxx_g2_get_eeprom16,
- .set_eeprom = mv88e6xxx_g2_set_eeprom16,
- .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
- .phy_read = mv88e6xxx_g2_smi_phy_read,
- .phy_write = mv88e6xxx_g2_smi_phy_write,
- .port_set_link = mv88e6xxx_port_set_link,
- .port_set_duplex = mv88e6xxx_port_set_duplex,
- .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
- .port_set_speed = mv88e6352_port_set_speed,
- .port_tag_remap = mv88e6095_port_tag_remap,
- .port_set_frame_mode = mv88e6351_port_set_frame_mode,
- .port_set_egress_floods = mv88e6352_port_set_egress_floods,
- .port_set_ether_type = mv88e6351_port_set_ether_type,
- .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
- .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
- .port_pause_limit = mv88e6097_port_pause_limit,
- .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
- .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
- .stats_snapshot = mv88e6320_g1_stats_snapshot,
- .stats_get_sset_count = mv88e6095_stats_get_sset_count,
- .stats_get_strings = mv88e6095_stats_get_strings,
- .stats_get_stats = mv88e6095_stats_get_stats,
- .set_cpu_port = mv88e6095_g1_set_cpu_port,
- .set_egress_port = mv88e6095_g1_set_egress_port,
- .watchdog_ops = &mv88e6097_watchdog_ops,
- .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
- .pot_clear = mv88e6xxx_g2_pot_clear,
- .reset = mv88e6352_g1_reset,
- .vtu_getnext = mv88e6352_g1_vtu_getnext,
- .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
- .serdes_power = mv88e6352_serdes_power,
- };
- static const struct mv88e6xxx_ops mv88e6290_ops = {
- /* MV88E6XXX_FAMILY_6390 */
- .irl_init_all = mv88e6390_g2_irl_init_all,
- .get_eeprom = mv88e6xxx_g2_get_eeprom8,
- .set_eeprom = mv88e6xxx_g2_set_eeprom8,
- .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
- .phy_read = mv88e6xxx_g2_smi_phy_read,
- .phy_write = mv88e6xxx_g2_smi_phy_write,
- .port_set_link = mv88e6xxx_port_set_link,
- .port_set_duplex = mv88e6xxx_port_set_duplex,
- .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
- .port_set_speed = mv88e6390_port_set_speed,
- .port_tag_remap = mv88e6390_port_tag_remap,
- .port_set_frame_mode = mv88e6351_port_set_frame_mode,
- .port_set_egress_floods = mv88e6352_port_set_egress_floods,
- .port_set_ether_type = mv88e6351_port_set_ether_type,
- .port_pause_limit = mv88e6390_port_pause_limit,
- .port_set_cmode = mv88e6390x_port_set_cmode,
- .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
- .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
- .stats_snapshot = mv88e6390_g1_stats_snapshot,
- .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
- .stats_get_sset_count = mv88e6320_stats_get_sset_count,
- .stats_get_strings = mv88e6320_stats_get_strings,
- .stats_get_stats = mv88e6390_stats_get_stats,
- .set_cpu_port = mv88e6390_g1_set_cpu_port,
- .set_egress_port = mv88e6390_g1_set_egress_port,
- .watchdog_ops = &mv88e6390_watchdog_ops,
- .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
- .pot_clear = mv88e6xxx_g2_pot_clear,
- .reset = mv88e6352_g1_reset,
- .vtu_getnext = mv88e6390_g1_vtu_getnext,
- .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
- .serdes_power = mv88e6390_serdes_power,
- };
- static const struct mv88e6xxx_ops mv88e6320_ops = {
- /* MV88E6XXX_FAMILY_6320 */
- .irl_init_all = mv88e6352_g2_irl_init_all,
- .get_eeprom = mv88e6xxx_g2_get_eeprom16,
- .set_eeprom = mv88e6xxx_g2_set_eeprom16,
- .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
- .phy_read = mv88e6xxx_g2_smi_phy_read,
- .phy_write = mv88e6xxx_g2_smi_phy_write,
- .port_set_link = mv88e6xxx_port_set_link,
- .port_set_duplex = mv88e6xxx_port_set_duplex,
- .port_set_speed = mv88e6185_port_set_speed,
- .port_tag_remap = mv88e6095_port_tag_remap,
- .port_set_frame_mode = mv88e6351_port_set_frame_mode,
- .port_set_egress_floods = mv88e6352_port_set_egress_floods,
- .port_set_ether_type = mv88e6351_port_set_ether_type,
- .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
- .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
- .port_pause_limit = mv88e6097_port_pause_limit,
- .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
- .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
- .stats_snapshot = mv88e6320_g1_stats_snapshot,
- .stats_get_sset_count = mv88e6320_stats_get_sset_count,
- .stats_get_strings = mv88e6320_stats_get_strings,
- .stats_get_stats = mv88e6320_stats_get_stats,
- .set_cpu_port = mv88e6095_g1_set_cpu_port,
- .set_egress_port = mv88e6095_g1_set_egress_port,
- .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
- .pot_clear = mv88e6xxx_g2_pot_clear,
- .reset = mv88e6352_g1_reset,
- .vtu_getnext = mv88e6185_g1_vtu_getnext,
- .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
- };
- static const struct mv88e6xxx_ops mv88e6321_ops = {
- /* MV88E6XXX_FAMILY_6320 */
- .irl_init_all = mv88e6352_g2_irl_init_all,
- .get_eeprom = mv88e6xxx_g2_get_eeprom16,
- .set_eeprom = mv88e6xxx_g2_set_eeprom16,
- .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
- .phy_read = mv88e6xxx_g2_smi_phy_read,
- .phy_write = mv88e6xxx_g2_smi_phy_write,
- .port_set_link = mv88e6xxx_port_set_link,
- .port_set_duplex = mv88e6xxx_port_set_duplex,
- .port_set_speed = mv88e6185_port_set_speed,
- .port_tag_remap = mv88e6095_port_tag_remap,
- .port_set_frame_mode = mv88e6351_port_set_frame_mode,
- .port_set_egress_floods = mv88e6352_port_set_egress_floods,
- .port_set_ether_type = mv88e6351_port_set_ether_type,
- .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
- .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
- .port_pause_limit = mv88e6097_port_pause_limit,
- .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
- .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
- .stats_snapshot = mv88e6320_g1_stats_snapshot,
- .stats_get_sset_count = mv88e6320_stats_get_sset_count,
- .stats_get_strings = mv88e6320_stats_get_strings,
- .stats_get_stats = mv88e6320_stats_get_stats,
- .set_cpu_port = mv88e6095_g1_set_cpu_port,
- .set_egress_port = mv88e6095_g1_set_egress_port,
- .reset = mv88e6352_g1_reset,
- .vtu_getnext = mv88e6185_g1_vtu_getnext,
- .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
- };
- static const struct mv88e6xxx_ops mv88e6341_ops = {
- /* MV88E6XXX_FAMILY_6341 */
- .irl_init_all = mv88e6352_g2_irl_init_all,
- .get_eeprom = mv88e6xxx_g2_get_eeprom8,
- .set_eeprom = mv88e6xxx_g2_set_eeprom8,
- .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
- .phy_read = mv88e6xxx_g2_smi_phy_read,
- .phy_write = mv88e6xxx_g2_smi_phy_write,
- .port_set_link = mv88e6xxx_port_set_link,
- .port_set_duplex = mv88e6xxx_port_set_duplex,
- .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
- .port_set_speed = mv88e6390_port_set_speed,
- .port_tag_remap = mv88e6095_port_tag_remap,
- .port_set_frame_mode = mv88e6351_port_set_frame_mode,
- .port_set_egress_floods = mv88e6352_port_set_egress_floods,
- .port_set_ether_type = mv88e6351_port_set_ether_type,
- .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
- .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
- .port_pause_limit = mv88e6097_port_pause_limit,
- .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
- .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
- .stats_snapshot = mv88e6390_g1_stats_snapshot,
- .stats_get_sset_count = mv88e6320_stats_get_sset_count,
- .stats_get_strings = mv88e6320_stats_get_strings,
- .stats_get_stats = mv88e6390_stats_get_stats,
- .set_cpu_port = mv88e6390_g1_set_cpu_port,
- .set_egress_port = mv88e6390_g1_set_egress_port,
- .watchdog_ops = &mv88e6390_watchdog_ops,
- .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
- .pot_clear = mv88e6xxx_g2_pot_clear,
- .reset = mv88e6352_g1_reset,
- .vtu_getnext = mv88e6352_g1_vtu_getnext,
- .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
- };
- static const struct mv88e6xxx_ops mv88e6350_ops = {
- /* MV88E6XXX_FAMILY_6351 */
- .irl_init_all = mv88e6352_g2_irl_init_all,
- .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
- .phy_read = mv88e6xxx_g2_smi_phy_read,
- .phy_write = mv88e6xxx_g2_smi_phy_write,
- .port_set_link = mv88e6xxx_port_set_link,
- .port_set_duplex = mv88e6xxx_port_set_duplex,
- .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
- .port_set_speed = mv88e6185_port_set_speed,
- .port_tag_remap = mv88e6095_port_tag_remap,
- .port_set_frame_mode = mv88e6351_port_set_frame_mode,
- .port_set_egress_floods = mv88e6352_port_set_egress_floods,
- .port_set_ether_type = mv88e6351_port_set_ether_type,
- .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
- .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
- .port_pause_limit = mv88e6097_port_pause_limit,
- .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
- .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
- .stats_snapshot = mv88e6320_g1_stats_snapshot,
- .stats_get_sset_count = mv88e6095_stats_get_sset_count,
- .stats_get_strings = mv88e6095_stats_get_strings,
- .stats_get_stats = mv88e6095_stats_get_stats,
- .set_cpu_port = mv88e6095_g1_set_cpu_port,
- .set_egress_port = mv88e6095_g1_set_egress_port,
- .watchdog_ops = &mv88e6097_watchdog_ops,
- .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
- .pot_clear = mv88e6xxx_g2_pot_clear,
- .reset = mv88e6352_g1_reset,
- .vtu_getnext = mv88e6352_g1_vtu_getnext,
- .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
- };
- static const struct mv88e6xxx_ops mv88e6351_ops = {
- /* MV88E6XXX_FAMILY_6351 */
- .irl_init_all = mv88e6352_g2_irl_init_all,
- .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
- .phy_read = mv88e6xxx_g2_smi_phy_read,
- .phy_write = mv88e6xxx_g2_smi_phy_write,
- .port_set_link = mv88e6xxx_port_set_link,
- .port_set_duplex = mv88e6xxx_port_set_duplex,
- .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
- .port_set_speed = mv88e6185_port_set_speed,
- .port_tag_remap = mv88e6095_port_tag_remap,
- .port_set_frame_mode = mv88e6351_port_set_frame_mode,
- .port_set_egress_floods = mv88e6352_port_set_egress_floods,
- .port_set_ether_type = mv88e6351_port_set_ether_type,
- .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
- .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
- .port_pause_limit = mv88e6097_port_pause_limit,
- .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
- .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
- .stats_snapshot = mv88e6320_g1_stats_snapshot,
- .stats_get_sset_count = mv88e6095_stats_get_sset_count,
- .stats_get_strings = mv88e6095_stats_get_strings,
- .stats_get_stats = mv88e6095_stats_get_stats,
- .set_cpu_port = mv88e6095_g1_set_cpu_port,
- .set_egress_port = mv88e6095_g1_set_egress_port,
- .watchdog_ops = &mv88e6097_watchdog_ops,
- .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
- .pot_clear = mv88e6xxx_g2_pot_clear,
- .reset = mv88e6352_g1_reset,
- .vtu_getnext = mv88e6352_g1_vtu_getnext,
- .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
- };
- static const struct mv88e6xxx_ops mv88e6352_ops = {
- /* MV88E6XXX_FAMILY_6352 */
- .irl_init_all = mv88e6352_g2_irl_init_all,
- .get_eeprom = mv88e6xxx_g2_get_eeprom16,
- .set_eeprom = mv88e6xxx_g2_set_eeprom16,
- .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
- .phy_read = mv88e6xxx_g2_smi_phy_read,
- .phy_write = mv88e6xxx_g2_smi_phy_write,
- .port_set_link = mv88e6xxx_port_set_link,
- .port_set_duplex = mv88e6xxx_port_set_duplex,
- .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
- .port_set_speed = mv88e6352_port_set_speed,
- .port_tag_remap = mv88e6095_port_tag_remap,
- .port_set_frame_mode = mv88e6351_port_set_frame_mode,
- .port_set_egress_floods = mv88e6352_port_set_egress_floods,
- .port_set_ether_type = mv88e6351_port_set_ether_type,
- .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
- .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
- .port_pause_limit = mv88e6097_port_pause_limit,
- .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
- .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
- .stats_snapshot = mv88e6320_g1_stats_snapshot,
- .stats_get_sset_count = mv88e6095_stats_get_sset_count,
- .stats_get_strings = mv88e6095_stats_get_strings,
- .stats_get_stats = mv88e6095_stats_get_stats,
- .set_cpu_port = mv88e6095_g1_set_cpu_port,
- .set_egress_port = mv88e6095_g1_set_egress_port,
- .watchdog_ops = &mv88e6097_watchdog_ops,
- .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
- .pot_clear = mv88e6xxx_g2_pot_clear,
- .reset = mv88e6352_g1_reset,
- .vtu_getnext = mv88e6352_g1_vtu_getnext,
- .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
- .serdes_power = mv88e6352_serdes_power,
- };
- static const struct mv88e6xxx_ops mv88e6390_ops = {
- /* MV88E6XXX_FAMILY_6390 */
- .irl_init_all = mv88e6390_g2_irl_init_all,
- .get_eeprom = mv88e6xxx_g2_get_eeprom8,
- .set_eeprom = mv88e6xxx_g2_set_eeprom8,
- .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
- .phy_read = mv88e6xxx_g2_smi_phy_read,
- .phy_write = mv88e6xxx_g2_smi_phy_write,
- .port_set_link = mv88e6xxx_port_set_link,
- .port_set_duplex = mv88e6xxx_port_set_duplex,
- .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
- .port_set_speed = mv88e6390_port_set_speed,
- .port_tag_remap = mv88e6390_port_tag_remap,
- .port_set_frame_mode = mv88e6351_port_set_frame_mode,
- .port_set_egress_floods = mv88e6352_port_set_egress_floods,
- .port_set_ether_type = mv88e6351_port_set_ether_type,
- .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
- .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
- .port_pause_limit = mv88e6390_port_pause_limit,
- .port_set_cmode = mv88e6390x_port_set_cmode,
- .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
- .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
- .stats_snapshot = mv88e6390_g1_stats_snapshot,
- .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
- .stats_get_sset_count = mv88e6320_stats_get_sset_count,
- .stats_get_strings = mv88e6320_stats_get_strings,
- .stats_get_stats = mv88e6390_stats_get_stats,
- .set_cpu_port = mv88e6390_g1_set_cpu_port,
- .set_egress_port = mv88e6390_g1_set_egress_port,
- .watchdog_ops = &mv88e6390_watchdog_ops,
- .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
- .pot_clear = mv88e6xxx_g2_pot_clear,
- .reset = mv88e6352_g1_reset,
- .vtu_getnext = mv88e6390_g1_vtu_getnext,
- .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
- .serdes_power = mv88e6390_serdes_power,
- };
- static const struct mv88e6xxx_ops mv88e6390x_ops = {
- /* MV88E6XXX_FAMILY_6390 */
- .irl_init_all = mv88e6390_g2_irl_init_all,
- .get_eeprom = mv88e6xxx_g2_get_eeprom8,
- .set_eeprom = mv88e6xxx_g2_set_eeprom8,
- .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
- .phy_read = mv88e6xxx_g2_smi_phy_read,
- .phy_write = mv88e6xxx_g2_smi_phy_write,
- .port_set_link = mv88e6xxx_port_set_link,
- .port_set_duplex = mv88e6xxx_port_set_duplex,
- .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
- .port_set_speed = mv88e6390x_port_set_speed,
- .port_tag_remap = mv88e6390_port_tag_remap,
- .port_set_frame_mode = mv88e6351_port_set_frame_mode,
- .port_set_egress_floods = mv88e6352_port_set_egress_floods,
- .port_set_ether_type = mv88e6351_port_set_ether_type,
- .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
- .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
- .port_pause_limit = mv88e6390_port_pause_limit,
- .port_set_cmode = mv88e6390x_port_set_cmode,
- .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
- .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
- .stats_snapshot = mv88e6390_g1_stats_snapshot,
- .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
- .stats_get_sset_count = mv88e6320_stats_get_sset_count,
- .stats_get_strings = mv88e6320_stats_get_strings,
- .stats_get_stats = mv88e6390_stats_get_stats,
- .set_cpu_port = mv88e6390_g1_set_cpu_port,
- .set_egress_port = mv88e6390_g1_set_egress_port,
- .watchdog_ops = &mv88e6390_watchdog_ops,
- .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
- .pot_clear = mv88e6xxx_g2_pot_clear,
- .reset = mv88e6352_g1_reset,
- .vtu_getnext = mv88e6390_g1_vtu_getnext,
- .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
- .serdes_power = mv88e6390_serdes_power,
- };
- static const struct mv88e6xxx_info mv88e6xxx_table[] = {
- [MV88E6085] = {
- .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
- .family = MV88E6XXX_FAMILY_6097,
- .name = "Marvell 88E6085",
- .num_databases = 4096,
- .num_ports = 10,
- .max_vid = 4095,
- .port_base_addr = 0x10,
- .global1_addr = 0x1b,
- .global2_addr = 0x1c,
- .age_time_coeff = 15000,
- .g1_irqs = 8,
- .g2_irqs = 10,
- .atu_move_port_mask = 0xf,
- .pvt = true,
- .multi_chip = true,
- .tag_protocol = DSA_TAG_PROTO_DSA,
- .ops = &mv88e6085_ops,
- },
- [MV88E6095] = {
- .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
- .family = MV88E6XXX_FAMILY_6095,
- .name = "Marvell 88E6095/88E6095F",
- .num_databases = 256,
- .num_ports = 11,
- .max_vid = 4095,
- .port_base_addr = 0x10,
- .global1_addr = 0x1b,
- .global2_addr = 0x1c,
- .age_time_coeff = 15000,
- .g1_irqs = 8,
- .atu_move_port_mask = 0xf,
- .multi_chip = true,
- .tag_protocol = DSA_TAG_PROTO_DSA,
- .ops = &mv88e6095_ops,
- },
- [MV88E6097] = {
- .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
- .family = MV88E6XXX_FAMILY_6097,
- .name = "Marvell 88E6097/88E6097F",
- .num_databases = 4096,
- .num_ports = 11,
- .max_vid = 4095,
- .port_base_addr = 0x10,
- .global1_addr = 0x1b,
- .global2_addr = 0x1c,
- .age_time_coeff = 15000,
- .g1_irqs = 8,
- .g2_irqs = 10,
- .atu_move_port_mask = 0xf,
- .pvt = true,
- .multi_chip = true,
- .tag_protocol = DSA_TAG_PROTO_EDSA,
- .ops = &mv88e6097_ops,
- },
- [MV88E6123] = {
- .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
- .family = MV88E6XXX_FAMILY_6165,
- .name = "Marvell 88E6123",
- .num_databases = 4096,
- .num_ports = 3,
- .max_vid = 4095,
- .port_base_addr = 0x10,
- .global1_addr = 0x1b,
- .global2_addr = 0x1c,
- .age_time_coeff = 15000,
- .g1_irqs = 9,
- .g2_irqs = 10,
- .atu_move_port_mask = 0xf,
- .pvt = true,
- .multi_chip = true,
- .tag_protocol = DSA_TAG_PROTO_EDSA,
- .ops = &mv88e6123_ops,
- },
- [MV88E6131] = {
- .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
- .family = MV88E6XXX_FAMILY_6185,
- .name = "Marvell 88E6131",
- .num_databases = 256,
- .num_ports = 8,
- .max_vid = 4095,
- .port_base_addr = 0x10,
- .global1_addr = 0x1b,
- .global2_addr = 0x1c,
- .age_time_coeff = 15000,
- .g1_irqs = 9,
- .atu_move_port_mask = 0xf,
- .multi_chip = true,
- .tag_protocol = DSA_TAG_PROTO_DSA,
- .ops = &mv88e6131_ops,
- },
- [MV88E6141] = {
- .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
- .family = MV88E6XXX_FAMILY_6341,
- .name = "Marvell 88E6341",
- .num_databases = 4096,
- .num_ports = 6,
- .max_vid = 4095,
- .port_base_addr = 0x10,
- .global1_addr = 0x1b,
- .global2_addr = 0x1c,
- .age_time_coeff = 3750,
- .atu_move_port_mask = 0x1f,
- .g2_irqs = 10,
- .pvt = true,
- .multi_chip = true,
- .tag_protocol = DSA_TAG_PROTO_EDSA,
- .ops = &mv88e6141_ops,
- },
- [MV88E6161] = {
- .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
- .family = MV88E6XXX_FAMILY_6165,
- .name = "Marvell 88E6161",
- .num_databases = 4096,
- .num_ports = 6,
- .max_vid = 4095,
- .port_base_addr = 0x10,
- .global1_addr = 0x1b,
- .global2_addr = 0x1c,
- .age_time_coeff = 15000,
- .g1_irqs = 9,
- .g2_irqs = 10,
- .atu_move_port_mask = 0xf,
- .pvt = true,
- .multi_chip = true,
- .tag_protocol = DSA_TAG_PROTO_EDSA,
- .ops = &mv88e6161_ops,
- },
- [MV88E6165] = {
- .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
- .family = MV88E6XXX_FAMILY_6165,
- .name = "Marvell 88E6165",
- .num_databases = 4096,
- .num_ports = 6,
- .max_vid = 4095,
- .port_base_addr = 0x10,
- .global1_addr = 0x1b,
- .global2_addr = 0x1c,
- .age_time_coeff = 15000,
- .g1_irqs = 9,
- .g2_irqs = 10,
- .atu_move_port_mask = 0xf,
- .pvt = true,
- .multi_chip = true,
- .tag_protocol = DSA_TAG_PROTO_DSA,
- .ops = &mv88e6165_ops,
- },
- [MV88E6171] = {
- .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
- .family = MV88E6XXX_FAMILY_6351,
- .name = "Marvell 88E6171",
- .num_databases = 4096,
- .num_ports = 7,
- .max_vid = 4095,
- .port_base_addr = 0x10,
- .global1_addr = 0x1b,
- .global2_addr = 0x1c,
- .age_time_coeff = 15000,
- .g1_irqs = 9,
- .g2_irqs = 10,
- .atu_move_port_mask = 0xf,
- .pvt = true,
- .multi_chip = true,
- .tag_protocol = DSA_TAG_PROTO_EDSA,
- .ops = &mv88e6171_ops,
- },
- [MV88E6172] = {
- .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
- .family = MV88E6XXX_FAMILY_6352,
- .name = "Marvell 88E6172",
- .num_databases = 4096,
- .num_ports = 7,
- .max_vid = 4095,
- .port_base_addr = 0x10,
- .global1_addr = 0x1b,
- .global2_addr = 0x1c,
- .age_time_coeff = 15000,
- .g1_irqs = 9,
- .g2_irqs = 10,
- .atu_move_port_mask = 0xf,
- .pvt = true,
- .multi_chip = true,
- .tag_protocol = DSA_TAG_PROTO_EDSA,
- .ops = &mv88e6172_ops,
- },
- [MV88E6175] = {
- .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
- .family = MV88E6XXX_FAMILY_6351,
- .name = "Marvell 88E6175",
- .num_databases = 4096,
- .num_ports = 7,
- .max_vid = 4095,
- .port_base_addr = 0x10,
- .global1_addr = 0x1b,
- .global2_addr = 0x1c,
- .age_time_coeff = 15000,
- .g1_irqs = 9,
- .g2_irqs = 10,
- .atu_move_port_mask = 0xf,
- .pvt = true,
- .multi_chip = true,
- .tag_protocol = DSA_TAG_PROTO_EDSA,
- .ops = &mv88e6175_ops,
- },
- [MV88E6176] = {
- .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
- .family = MV88E6XXX_FAMILY_6352,
- .name = "Marvell 88E6176",
- .num_databases = 4096,
- .num_ports = 7,
- .max_vid = 4095,
- .port_base_addr = 0x10,
- .global1_addr = 0x1b,
- .global2_addr = 0x1c,
- .age_time_coeff = 15000,
- .g1_irqs = 9,
- .g2_irqs = 10,
- .atu_move_port_mask = 0xf,
- .pvt = true,
- .multi_chip = true,
- .tag_protocol = DSA_TAG_PROTO_EDSA,
- .ops = &mv88e6176_ops,
- },
- [MV88E6185] = {
- .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
- .family = MV88E6XXX_FAMILY_6185,
- .name = "Marvell 88E6185",
- .num_databases = 256,
- .num_ports = 10,
- .max_vid = 4095,
- .port_base_addr = 0x10,
- .global1_addr = 0x1b,
- .global2_addr = 0x1c,
- .age_time_coeff = 15000,
- .g1_irqs = 8,
- .atu_move_port_mask = 0xf,
- .multi_chip = true,
- .tag_protocol = DSA_TAG_PROTO_EDSA,
- .ops = &mv88e6185_ops,
- },
- [MV88E6190] = {
- .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
- .family = MV88E6XXX_FAMILY_6390,
- .name = "Marvell 88E6190",
- .num_databases = 4096,
- .num_ports = 11, /* 10 + Z80 */
- .max_vid = 8191,
- .port_base_addr = 0x0,
- .global1_addr = 0x1b,
- .global2_addr = 0x1c,
- .tag_protocol = DSA_TAG_PROTO_DSA,
- .age_time_coeff = 3750,
- .g1_irqs = 9,
- .g2_irqs = 14,
- .pvt = true,
- .multi_chip = true,
- .atu_move_port_mask = 0x1f,
- .ops = &mv88e6190_ops,
- },
- [MV88E6190X] = {
- .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
- .family = MV88E6XXX_FAMILY_6390,
- .name = "Marvell 88E6190X",
- .num_databases = 4096,
- .num_ports = 11, /* 10 + Z80 */
- .max_vid = 8191,
- .port_base_addr = 0x0,
- .global1_addr = 0x1b,
- .global2_addr = 0x1c,
- .age_time_coeff = 3750,
- .g1_irqs = 9,
- .g2_irqs = 14,
- .atu_move_port_mask = 0x1f,
- .pvt = true,
- .multi_chip = true,
- .tag_protocol = DSA_TAG_PROTO_DSA,
- .ops = &mv88e6190x_ops,
- },
- [MV88E6191] = {
- .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
- .family = MV88E6XXX_FAMILY_6390,
- .name = "Marvell 88E6191",
- .num_databases = 4096,
- .num_ports = 11, /* 10 + Z80 */
- .max_vid = 8191,
- .port_base_addr = 0x0,
- .global1_addr = 0x1b,
- .global2_addr = 0x1c,
- .age_time_coeff = 3750,
- .g1_irqs = 9,
- .g2_irqs = 14,
- .atu_move_port_mask = 0x1f,
- .pvt = true,
- .multi_chip = true,
- .tag_protocol = DSA_TAG_PROTO_DSA,
- .ops = &mv88e6191_ops,
- },
- [MV88E6240] = {
- .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
- .family = MV88E6XXX_FAMILY_6352,
- .name = "Marvell 88E6240",
- .num_databases = 4096,
- .num_ports = 7,
- .max_vid = 4095,
- .port_base_addr = 0x10,
- .global1_addr = 0x1b,
- .global2_addr = 0x1c,
- .age_time_coeff = 15000,
- .g1_irqs = 9,
- .g2_irqs = 10,
- .atu_move_port_mask = 0xf,
- .pvt = true,
- .multi_chip = true,
- .tag_protocol = DSA_TAG_PROTO_EDSA,
- .ops = &mv88e6240_ops,
- },
- [MV88E6290] = {
- .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
- .family = MV88E6XXX_FAMILY_6390,
- .name = "Marvell 88E6290",
- .num_databases = 4096,
- .num_ports = 11, /* 10 + Z80 */
- .max_vid = 8191,
- .port_base_addr = 0x0,
- .global1_addr = 0x1b,
- .global2_addr = 0x1c,
- .age_time_coeff = 3750,
- .g1_irqs = 9,
- .g2_irqs = 14,
- .atu_move_port_mask = 0x1f,
- .pvt = true,
- .multi_chip = true,
- .tag_protocol = DSA_TAG_PROTO_DSA,
- .ops = &mv88e6290_ops,
- },
- [MV88E6320] = {
- .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
- .family = MV88E6XXX_FAMILY_6320,
- .name = "Marvell 88E6320",
- .num_databases = 4096,
- .num_ports = 7,
- .max_vid = 4095,
- .port_base_addr = 0x10,
- .global1_addr = 0x1b,
- .global2_addr = 0x1c,
- .age_time_coeff = 15000,
- .g1_irqs = 8,
- .atu_move_port_mask = 0xf,
- .pvt = true,
- .multi_chip = true,
- .tag_protocol = DSA_TAG_PROTO_EDSA,
- .ops = &mv88e6320_ops,
- },
- [MV88E6321] = {
- .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
- .family = MV88E6XXX_FAMILY_6320,
- .name = "Marvell 88E6321",
- .num_databases = 4096,
- .num_ports = 7,
- .max_vid = 4095,
- .port_base_addr = 0x10,
- .global1_addr = 0x1b,
- .global2_addr = 0x1c,
- .age_time_coeff = 15000,
- .g1_irqs = 8,
- .atu_move_port_mask = 0xf,
- .multi_chip = true,
- .tag_protocol = DSA_TAG_PROTO_EDSA,
- .ops = &mv88e6321_ops,
- },
- [MV88E6341] = {
- .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
- .family = MV88E6XXX_FAMILY_6341,
- .name = "Marvell 88E6341",
- .num_databases = 4096,
- .num_ports = 6,
- .max_vid = 4095,
- .port_base_addr = 0x10,
- .global1_addr = 0x1b,
- .global2_addr = 0x1c,
- .age_time_coeff = 3750,
- .atu_move_port_mask = 0x1f,
- .g2_irqs = 10,
- .pvt = true,
- .multi_chip = true,
- .tag_protocol = DSA_TAG_PROTO_EDSA,
- .ops = &mv88e6341_ops,
- },
- [MV88E6350] = {
- .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
- .family = MV88E6XXX_FAMILY_6351,
- .name = "Marvell 88E6350",
- .num_databases = 4096,
- .num_ports = 7,
- .max_vid = 4095,
- .port_base_addr = 0x10,
- .global1_addr = 0x1b,
- .global2_addr = 0x1c,
- .age_time_coeff = 15000,
- .g1_irqs = 9,
- .g2_irqs = 10,
- .atu_move_port_mask = 0xf,
- .pvt = true,
- .multi_chip = true,
- .tag_protocol = DSA_TAG_PROTO_EDSA,
- .ops = &mv88e6350_ops,
- },
- [MV88E6351] = {
- .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
- .family = MV88E6XXX_FAMILY_6351,
- .name = "Marvell 88E6351",
- .num_databases = 4096,
- .num_ports = 7,
- .max_vid = 4095,
- .port_base_addr = 0x10,
- .global1_addr = 0x1b,
- .global2_addr = 0x1c,
- .age_time_coeff = 15000,
- .g1_irqs = 9,
- .g2_irqs = 10,
- .atu_move_port_mask = 0xf,
- .pvt = true,
- .multi_chip = true,
- .tag_protocol = DSA_TAG_PROTO_EDSA,
- .ops = &mv88e6351_ops,
- },
- [MV88E6352] = {
- .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
- .family = MV88E6XXX_FAMILY_6352,
- .name = "Marvell 88E6352",
- .num_databases = 4096,
- .num_ports = 7,
- .max_vid = 4095,
- .port_base_addr = 0x10,
- .global1_addr = 0x1b,
- .global2_addr = 0x1c,
- .age_time_coeff = 15000,
- .g1_irqs = 9,
- .g2_irqs = 10,
- .atu_move_port_mask = 0xf,
- .pvt = true,
- .multi_chip = true,
- .tag_protocol = DSA_TAG_PROTO_EDSA,
- .ops = &mv88e6352_ops,
- },
- [MV88E6390] = {
- .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
- .family = MV88E6XXX_FAMILY_6390,
- .name = "Marvell 88E6390",
- .num_databases = 4096,
- .num_ports = 11, /* 10 + Z80 */
- .max_vid = 8191,
- .port_base_addr = 0x0,
- .global1_addr = 0x1b,
- .global2_addr = 0x1c,
- .age_time_coeff = 3750,
- .g1_irqs = 9,
- .g2_irqs = 14,
- .atu_move_port_mask = 0x1f,
- .pvt = true,
- .multi_chip = true,
- .tag_protocol = DSA_TAG_PROTO_DSA,
- .ops = &mv88e6390_ops,
- },
- [MV88E6390X] = {
- .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
- .family = MV88E6XXX_FAMILY_6390,
- .name = "Marvell 88E6390X",
- .num_databases = 4096,
- .num_ports = 11, /* 10 + Z80 */
- .max_vid = 8191,
- .port_base_addr = 0x0,
- .global1_addr = 0x1b,
- .global2_addr = 0x1c,
- .age_time_coeff = 3750,
- .g1_irqs = 9,
- .g2_irqs = 14,
- .atu_move_port_mask = 0x1f,
- .pvt = true,
- .multi_chip = true,
- .tag_protocol = DSA_TAG_PROTO_DSA,
- .ops = &mv88e6390x_ops,
- },
- };
- static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
- {
- int i;
- for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
- if (mv88e6xxx_table[i].prod_num == prod_num)
- return &mv88e6xxx_table[i];
- return NULL;
- }
- static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
- {
- const struct mv88e6xxx_info *info;
- unsigned int prod_num, rev;
- u16 id;
- int err;
- mutex_lock(&chip->reg_lock);
- err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
- mutex_unlock(&chip->reg_lock);
- if (err)
- return err;
- prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
- rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
- info = mv88e6xxx_lookup_info(prod_num);
- if (!info)
- return -ENODEV;
- /* Update the compatible info with the probed one */
- chip->info = info;
- err = mv88e6xxx_g2_require(chip);
- if (err)
- return err;
- dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
- chip->info->prod_num, chip->info->name, rev);
- return 0;
- }
- static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
- {
- struct mv88e6xxx_chip *chip;
- chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
- if (!chip)
- return NULL;
- chip->dev = dev;
- mutex_init(&chip->reg_lock);
- INIT_LIST_HEAD(&chip->mdios);
- return chip;
- }
- static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
- struct mii_bus *bus, int sw_addr)
- {
- if (sw_addr == 0)
- chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
- else if (chip->info->multi_chip)
- chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
- else
- return -EINVAL;
- chip->bus = bus;
- chip->sw_addr = sw_addr;
- return 0;
- }
- static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds)
- {
- struct mv88e6xxx_chip *chip = ds->priv;
- return chip->info->tag_protocol;
- }
- static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
- struct device *host_dev, int sw_addr,
- void **priv)
- {
- struct mv88e6xxx_chip *chip;
- struct mii_bus *bus;
- int err;
- bus = dsa_host_dev_to_mii_bus(host_dev);
- if (!bus)
- return NULL;
- chip = mv88e6xxx_alloc_chip(dsa_dev);
- if (!chip)
- return NULL;
- /* Legacy SMI probing will only support chips similar to 88E6085 */
- chip->info = &mv88e6xxx_table[MV88E6085];
- err = mv88e6xxx_smi_init(chip, bus, sw_addr);
- if (err)
- goto free;
- err = mv88e6xxx_detect(chip);
- if (err)
- goto free;
- mutex_lock(&chip->reg_lock);
- err = mv88e6xxx_switch_reset(chip);
- mutex_unlock(&chip->reg_lock);
- if (err)
- goto free;
- mv88e6xxx_phy_init(chip);
- err = mv88e6xxx_mdios_register(chip, NULL);
- if (err)
- goto free;
- *priv = chip;
- return chip->info->name;
- free:
- devm_kfree(dsa_dev, chip);
- return NULL;
- }
- static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
- const struct switchdev_obj_port_mdb *mdb,
- struct switchdev_trans *trans)
- {
- /* We don't need any dynamic resource from the kernel (yet),
- * so skip the prepare phase.
- */
- return 0;
- }
- static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
- const struct switchdev_obj_port_mdb *mdb,
- struct switchdev_trans *trans)
- {
- struct mv88e6xxx_chip *chip = ds->priv;
- mutex_lock(&chip->reg_lock);
- if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
- MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
- dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
- port);
- mutex_unlock(&chip->reg_lock);
- }
- static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
- const struct switchdev_obj_port_mdb *mdb)
- {
- struct mv88e6xxx_chip *chip = ds->priv;
- int err;
- mutex_lock(&chip->reg_lock);
- err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
- MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
- mutex_unlock(&chip->reg_lock);
- return err;
- }
- static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
- .probe = mv88e6xxx_drv_probe,
- .get_tag_protocol = mv88e6xxx_get_tag_protocol,
- .setup = mv88e6xxx_setup,
- .set_addr = mv88e6xxx_set_addr,
- .adjust_link = mv88e6xxx_adjust_link,
- .get_strings = mv88e6xxx_get_strings,
- .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
- .get_sset_count = mv88e6xxx_get_sset_count,
- .port_enable = mv88e6xxx_port_enable,
- .port_disable = mv88e6xxx_port_disable,
- .get_mac_eee = mv88e6xxx_get_mac_eee,
- .set_mac_eee = mv88e6xxx_set_mac_eee,
- .get_eeprom_len = mv88e6xxx_get_eeprom_len,
- .get_eeprom = mv88e6xxx_get_eeprom,
- .set_eeprom = mv88e6xxx_set_eeprom,
- .get_regs_len = mv88e6xxx_get_regs_len,
- .get_regs = mv88e6xxx_get_regs,
- .set_ageing_time = mv88e6xxx_set_ageing_time,
- .port_bridge_join = mv88e6xxx_port_bridge_join,
- .port_bridge_leave = mv88e6xxx_port_bridge_leave,
- .port_stp_state_set = mv88e6xxx_port_stp_state_set,
- .port_fast_age = mv88e6xxx_port_fast_age,
- .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
- .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
- .port_vlan_add = mv88e6xxx_port_vlan_add,
- .port_vlan_del = mv88e6xxx_port_vlan_del,
- .port_fdb_add = mv88e6xxx_port_fdb_add,
- .port_fdb_del = mv88e6xxx_port_fdb_del,
- .port_fdb_dump = mv88e6xxx_port_fdb_dump,
- .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
- .port_mdb_add = mv88e6xxx_port_mdb_add,
- .port_mdb_del = mv88e6xxx_port_mdb_del,
- .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
- .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
- };
- static struct dsa_switch_driver mv88e6xxx_switch_drv = {
- .ops = &mv88e6xxx_switch_ops,
- };
- static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
- {
- struct device *dev = chip->dev;
- struct dsa_switch *ds;
- ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
- if (!ds)
- return -ENOMEM;
- ds->priv = chip;
- ds->ops = &mv88e6xxx_switch_ops;
- ds->ageing_time_min = chip->info->age_time_coeff;
- ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
- dev_set_drvdata(dev, ds);
- return dsa_register_switch(ds);
- }
- static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
- {
- dsa_unregister_switch(chip->ds);
- }
- static int mv88e6xxx_probe(struct mdio_device *mdiodev)
- {
- struct device *dev = &mdiodev->dev;
- struct device_node *np = dev->of_node;
- const struct mv88e6xxx_info *compat_info;
- struct mv88e6xxx_chip *chip;
- u32 eeprom_len;
- int err;
- compat_info = of_device_get_match_data(dev);
- if (!compat_info)
- return -EINVAL;
- chip = mv88e6xxx_alloc_chip(dev);
- if (!chip)
- return -ENOMEM;
- chip->info = compat_info;
- err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
- if (err)
- return err;
- chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
- if (IS_ERR(chip->reset))
- return PTR_ERR(chip->reset);
- err = mv88e6xxx_detect(chip);
- if (err)
- return err;
- mv88e6xxx_phy_init(chip);
- if (chip->info->ops->get_eeprom &&
- !of_property_read_u32(np, "eeprom-length", &eeprom_len))
- chip->eeprom_len = eeprom_len;
- mutex_lock(&chip->reg_lock);
- err = mv88e6xxx_switch_reset(chip);
- mutex_unlock(&chip->reg_lock);
- if (err)
- goto out;
- chip->irq = of_irq_get(np, 0);
- if (chip->irq == -EPROBE_DEFER) {
- err = chip->irq;
- goto out;
- }
- if (chip->irq > 0) {
- /* Has to be performed before the MDIO bus is created,
- * because the PHYs will link there interrupts to these
- * interrupt controllers
- */
- mutex_lock(&chip->reg_lock);
- err = mv88e6xxx_g1_irq_setup(chip);
- mutex_unlock(&chip->reg_lock);
- if (err)
- goto out;
- if (chip->info->g2_irqs > 0) {
- err = mv88e6xxx_g2_irq_setup(chip);
- if (err)
- goto out_g1_irq;
- }
- }
- err = mv88e6xxx_mdios_register(chip, np);
- if (err)
- goto out_g2_irq;
- err = mv88e6xxx_register_switch(chip);
- if (err)
- goto out_mdio;
- return 0;
- out_mdio:
- mv88e6xxx_mdios_unregister(chip);
- out_g2_irq:
- if (chip->info->g2_irqs > 0 && chip->irq > 0)
- mv88e6xxx_g2_irq_free(chip);
- out_g1_irq:
- if (chip->irq > 0) {
- mutex_lock(&chip->reg_lock);
- mv88e6xxx_g1_irq_free(chip);
- mutex_unlock(&chip->reg_lock);
- }
- out:
- return err;
- }
- static void mv88e6xxx_remove(struct mdio_device *mdiodev)
- {
- struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
- struct mv88e6xxx_chip *chip = ds->priv;
- mv88e6xxx_phy_destroy(chip);
- mv88e6xxx_unregister_switch(chip);
- mv88e6xxx_mdios_unregister(chip);
- if (chip->irq > 0) {
- if (chip->info->g2_irqs > 0)
- mv88e6xxx_g2_irq_free(chip);
- mutex_lock(&chip->reg_lock);
- mv88e6xxx_g1_irq_free(chip);
- mutex_unlock(&chip->reg_lock);
- }
- }
- static const struct of_device_id mv88e6xxx_of_match[] = {
- {
- .compatible = "marvell,mv88e6085",
- .data = &mv88e6xxx_table[MV88E6085],
- },
- {
- .compatible = "marvell,mv88e6190",
- .data = &mv88e6xxx_table[MV88E6190],
- },
- { /* sentinel */ },
- };
- MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
- static struct mdio_driver mv88e6xxx_driver = {
- .probe = mv88e6xxx_probe,
- .remove = mv88e6xxx_remove,
- .mdiodrv.driver = {
- .name = "mv88e6085",
- .of_match_table = mv88e6xxx_of_match,
- },
- };
- static int __init mv88e6xxx_init(void)
- {
- register_switch_driver(&mv88e6xxx_switch_drv);
- return mdio_driver_register(&mv88e6xxx_driver);
- }
- module_init(mv88e6xxx_init);
- static void __exit mv88e6xxx_cleanup(void)
- {
- mdio_driver_unregister(&mv88e6xxx_driver);
- unregister_switch_driver(&mv88e6xxx_switch_drv);
- }
- module_exit(mv88e6xxx_cleanup);
- MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
- MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
- MODULE_LICENSE("GPL");
|