lan9303-core.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896
  1. /*
  2. * Copyright (C) 2017 Pengutronix, Juergen Borleis <kernel@pengutronix.de>
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/gpio/consumer.h>
  17. #include <linux/regmap.h>
  18. #include <linux/mutex.h>
  19. #include <linux/mii.h>
  20. #include "lan9303.h"
  21. #define LAN9303_NUM_PORTS 3
  22. /* 13.2 System Control and Status Registers
  23. * Multiply register number by 4 to get address offset.
  24. */
  25. #define LAN9303_CHIP_REV 0x14
  26. # define LAN9303_CHIP_ID 0x9303
  27. #define LAN9303_IRQ_CFG 0x15
  28. # define LAN9303_IRQ_CFG_IRQ_ENABLE BIT(8)
  29. # define LAN9303_IRQ_CFG_IRQ_POL BIT(4)
  30. # define LAN9303_IRQ_CFG_IRQ_TYPE BIT(0)
  31. #define LAN9303_INT_STS 0x16
  32. # define LAN9303_INT_STS_PHY_INT2 BIT(27)
  33. # define LAN9303_INT_STS_PHY_INT1 BIT(26)
  34. #define LAN9303_INT_EN 0x17
  35. # define LAN9303_INT_EN_PHY_INT2_EN BIT(27)
  36. # define LAN9303_INT_EN_PHY_INT1_EN BIT(26)
  37. #define LAN9303_HW_CFG 0x1D
  38. # define LAN9303_HW_CFG_READY BIT(27)
  39. # define LAN9303_HW_CFG_AMDX_EN_PORT2 BIT(26)
  40. # define LAN9303_HW_CFG_AMDX_EN_PORT1 BIT(25)
  41. #define LAN9303_PMI_DATA 0x29
  42. #define LAN9303_PMI_ACCESS 0x2A
  43. # define LAN9303_PMI_ACCESS_PHY_ADDR(x) (((x) & 0x1f) << 11)
  44. # define LAN9303_PMI_ACCESS_MIIRINDA(x) (((x) & 0x1f) << 6)
  45. # define LAN9303_PMI_ACCESS_MII_BUSY BIT(0)
  46. # define LAN9303_PMI_ACCESS_MII_WRITE BIT(1)
  47. #define LAN9303_MANUAL_FC_1 0x68
  48. #define LAN9303_MANUAL_FC_2 0x69
  49. #define LAN9303_MANUAL_FC_0 0x6a
  50. #define LAN9303_SWITCH_CSR_DATA 0x6b
  51. #define LAN9303_SWITCH_CSR_CMD 0x6c
  52. #define LAN9303_SWITCH_CSR_CMD_BUSY BIT(31)
  53. #define LAN9303_SWITCH_CSR_CMD_RW BIT(30)
  54. #define LAN9303_SWITCH_CSR_CMD_LANES (BIT(19) | BIT(18) | BIT(17) | BIT(16))
  55. #define LAN9303_VIRT_PHY_BASE 0x70
  56. #define LAN9303_VIRT_SPECIAL_CTRL 0x77
  57. /*13.4 Switch Fabric Control and Status Registers
  58. * Accessed indirectly via SWITCH_CSR_CMD, SWITCH_CSR_DATA.
  59. */
  60. #define LAN9303_SW_DEV_ID 0x0000
  61. #define LAN9303_SW_RESET 0x0001
  62. #define LAN9303_SW_RESET_RESET BIT(0)
  63. #define LAN9303_SW_IMR 0x0004
  64. #define LAN9303_SW_IPR 0x0005
  65. #define LAN9303_MAC_VER_ID_0 0x0400
  66. #define LAN9303_MAC_RX_CFG_0 0x0401
  67. # define LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES BIT(1)
  68. # define LAN9303_MAC_RX_CFG_X_RX_ENABLE BIT(0)
  69. #define LAN9303_MAC_RX_UNDSZE_CNT_0 0x0410
  70. #define LAN9303_MAC_RX_64_CNT_0 0x0411
  71. #define LAN9303_MAC_RX_127_CNT_0 0x0412
  72. #define LAN9303_MAC_RX_255_CNT_0 0x413
  73. #define LAN9303_MAC_RX_511_CNT_0 0x0414
  74. #define LAN9303_MAC_RX_1023_CNT_0 0x0415
  75. #define LAN9303_MAC_RX_MAX_CNT_0 0x0416
  76. #define LAN9303_MAC_RX_OVRSZE_CNT_0 0x0417
  77. #define LAN9303_MAC_RX_PKTOK_CNT_0 0x0418
  78. #define LAN9303_MAC_RX_CRCERR_CNT_0 0x0419
  79. #define LAN9303_MAC_RX_MULCST_CNT_0 0x041a
  80. #define LAN9303_MAC_RX_BRDCST_CNT_0 0x041b
  81. #define LAN9303_MAC_RX_PAUSE_CNT_0 0x041c
  82. #define LAN9303_MAC_RX_FRAG_CNT_0 0x041d
  83. #define LAN9303_MAC_RX_JABB_CNT_0 0x041e
  84. #define LAN9303_MAC_RX_ALIGN_CNT_0 0x041f
  85. #define LAN9303_MAC_RX_PKTLEN_CNT_0 0x0420
  86. #define LAN9303_MAC_RX_GOODPKTLEN_CNT_0 0x0421
  87. #define LAN9303_MAC_RX_SYMBL_CNT_0 0x0422
  88. #define LAN9303_MAC_RX_CTLFRM_CNT_0 0x0423
  89. #define LAN9303_MAC_TX_CFG_0 0x0440
  90. # define LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT (21 << 2)
  91. # define LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE BIT(1)
  92. # define LAN9303_MAC_TX_CFG_X_TX_ENABLE BIT(0)
  93. #define LAN9303_MAC_TX_DEFER_CNT_0 0x0451
  94. #define LAN9303_MAC_TX_PAUSE_CNT_0 0x0452
  95. #define LAN9303_MAC_TX_PKTOK_CNT_0 0x0453
  96. #define LAN9303_MAC_TX_64_CNT_0 0x0454
  97. #define LAN9303_MAC_TX_127_CNT_0 0x0455
  98. #define LAN9303_MAC_TX_255_CNT_0 0x0456
  99. #define LAN9303_MAC_TX_511_CNT_0 0x0457
  100. #define LAN9303_MAC_TX_1023_CNT_0 0x0458
  101. #define LAN9303_MAC_TX_MAX_CNT_0 0x0459
  102. #define LAN9303_MAC_TX_UNDSZE_CNT_0 0x045a
  103. #define LAN9303_MAC_TX_PKTLEN_CNT_0 0x045c
  104. #define LAN9303_MAC_TX_BRDCST_CNT_0 0x045d
  105. #define LAN9303_MAC_TX_MULCST_CNT_0 0x045e
  106. #define LAN9303_MAC_TX_LATECOL_0 0x045f
  107. #define LAN9303_MAC_TX_EXCOL_CNT_0 0x0460
  108. #define LAN9303_MAC_TX_SNGLECOL_CNT_0 0x0461
  109. #define LAN9303_MAC_TX_MULTICOL_CNT_0 0x0462
  110. #define LAN9303_MAC_TX_TOTALCOL_CNT_0 0x0463
  111. #define LAN9303_MAC_VER_ID_1 0x0800
  112. #define LAN9303_MAC_RX_CFG_1 0x0801
  113. #define LAN9303_MAC_TX_CFG_1 0x0840
  114. #define LAN9303_MAC_VER_ID_2 0x0c00
  115. #define LAN9303_MAC_RX_CFG_2 0x0c01
  116. #define LAN9303_MAC_TX_CFG_2 0x0c40
  117. #define LAN9303_SWE_ALR_CMD 0x1800
  118. #define LAN9303_SWE_VLAN_CMD 0x180b
  119. # define LAN9303_SWE_VLAN_CMD_RNW BIT(5)
  120. # define LAN9303_SWE_VLAN_CMD_PVIDNVLAN BIT(4)
  121. #define LAN9303_SWE_VLAN_WR_DATA 0x180c
  122. #define LAN9303_SWE_VLAN_RD_DATA 0x180e
  123. # define LAN9303_SWE_VLAN_MEMBER_PORT2 BIT(17)
  124. # define LAN9303_SWE_VLAN_UNTAG_PORT2 BIT(16)
  125. # define LAN9303_SWE_VLAN_MEMBER_PORT1 BIT(15)
  126. # define LAN9303_SWE_VLAN_UNTAG_PORT1 BIT(14)
  127. # define LAN9303_SWE_VLAN_MEMBER_PORT0 BIT(13)
  128. # define LAN9303_SWE_VLAN_UNTAG_PORT0 BIT(12)
  129. #define LAN9303_SWE_VLAN_CMD_STS 0x1810
  130. #define LAN9303_SWE_GLB_INGRESS_CFG 0x1840
  131. #define LAN9303_SWE_PORT_STATE 0x1843
  132. # define LAN9303_SWE_PORT_STATE_FORWARDING_PORT2 (0)
  133. # define LAN9303_SWE_PORT_STATE_LEARNING_PORT2 BIT(5)
  134. # define LAN9303_SWE_PORT_STATE_BLOCKING_PORT2 BIT(4)
  135. # define LAN9303_SWE_PORT_STATE_FORWARDING_PORT1 (0)
  136. # define LAN9303_SWE_PORT_STATE_LEARNING_PORT1 BIT(3)
  137. # define LAN9303_SWE_PORT_STATE_BLOCKING_PORT1 BIT(2)
  138. # define LAN9303_SWE_PORT_STATE_FORWARDING_PORT0 (0)
  139. # define LAN9303_SWE_PORT_STATE_LEARNING_PORT0 BIT(1)
  140. # define LAN9303_SWE_PORT_STATE_BLOCKING_PORT0 BIT(0)
  141. #define LAN9303_SWE_PORT_MIRROR 0x1846
  142. # define LAN9303_SWE_PORT_MIRROR_SNIFF_ALL BIT(8)
  143. # define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT2 BIT(7)
  144. # define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT1 BIT(6)
  145. # define LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT0 BIT(5)
  146. # define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT2 BIT(4)
  147. # define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT1 BIT(3)
  148. # define LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT0 BIT(2)
  149. # define LAN9303_SWE_PORT_MIRROR_ENABLE_RX_MIRRORING BIT(1)
  150. # define LAN9303_SWE_PORT_MIRROR_ENABLE_TX_MIRRORING BIT(0)
  151. #define LAN9303_SWE_INGRESS_PORT_TYPE 0x1847
  152. #define LAN9303_BM_CFG 0x1c00
  153. #define LAN9303_BM_EGRSS_PORT_TYPE 0x1c0c
  154. # define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT2 (BIT(17) | BIT(16))
  155. # define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT1 (BIT(9) | BIT(8))
  156. # define LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT0 (BIT(1) | BIT(0))
  157. #define LAN9303_SWITCH_PORT_REG(port, reg0) (0x400 * (port) + (reg0))
  158. /* the built-in PHYs are of type LAN911X */
  159. #define MII_LAN911X_SPECIAL_MODES 0x12
  160. #define MII_LAN911X_SPECIAL_CONTROL_STATUS 0x1f
  161. static const struct regmap_range lan9303_valid_regs[] = {
  162. regmap_reg_range(0x14, 0x17), /* misc, interrupt */
  163. regmap_reg_range(0x19, 0x19), /* endian test */
  164. regmap_reg_range(0x1d, 0x1d), /* hardware config */
  165. regmap_reg_range(0x23, 0x24), /* general purpose timer */
  166. regmap_reg_range(0x27, 0x27), /* counter */
  167. regmap_reg_range(0x29, 0x2a), /* PMI index regs */
  168. regmap_reg_range(0x68, 0x6a), /* flow control */
  169. regmap_reg_range(0x6b, 0x6c), /* switch fabric indirect regs */
  170. regmap_reg_range(0x6d, 0x6f), /* misc */
  171. regmap_reg_range(0x70, 0x77), /* virtual phy */
  172. regmap_reg_range(0x78, 0x7a), /* GPIO */
  173. regmap_reg_range(0x7c, 0x7e), /* MAC & reset */
  174. regmap_reg_range(0x80, 0xb7), /* switch fabric direct regs (wr only) */
  175. };
  176. static const struct regmap_range lan9303_reserved_ranges[] = {
  177. regmap_reg_range(0x00, 0x13),
  178. regmap_reg_range(0x18, 0x18),
  179. regmap_reg_range(0x1a, 0x1c),
  180. regmap_reg_range(0x1e, 0x22),
  181. regmap_reg_range(0x25, 0x26),
  182. regmap_reg_range(0x28, 0x28),
  183. regmap_reg_range(0x2b, 0x67),
  184. regmap_reg_range(0x7b, 0x7b),
  185. regmap_reg_range(0x7f, 0x7f),
  186. regmap_reg_range(0xb8, 0xff),
  187. };
  188. const struct regmap_access_table lan9303_register_set = {
  189. .yes_ranges = lan9303_valid_regs,
  190. .n_yes_ranges = ARRAY_SIZE(lan9303_valid_regs),
  191. .no_ranges = lan9303_reserved_ranges,
  192. .n_no_ranges = ARRAY_SIZE(lan9303_reserved_ranges),
  193. };
  194. EXPORT_SYMBOL(lan9303_register_set);
  195. static int lan9303_read(struct regmap *regmap, unsigned int offset, u32 *reg)
  196. {
  197. int ret, i;
  198. /* we can lose arbitration for the I2C case, because the device
  199. * tries to detect and read an external EEPROM after reset and acts as
  200. * a master on the shared I2C bus itself. This conflicts with our
  201. * attempts to access the device as a slave at the same moment.
  202. */
  203. for (i = 0; i < 5; i++) {
  204. ret = regmap_read(regmap, offset, reg);
  205. if (!ret)
  206. return 0;
  207. if (ret != -EAGAIN)
  208. break;
  209. msleep(500);
  210. }
  211. return -EIO;
  212. }
  213. static int lan9303_virt_phy_reg_read(struct lan9303 *chip, int regnum)
  214. {
  215. int ret;
  216. u32 val;
  217. if (regnum > MII_EXPANSION)
  218. return -EINVAL;
  219. ret = lan9303_read(chip->regmap, LAN9303_VIRT_PHY_BASE + regnum, &val);
  220. if (ret)
  221. return ret;
  222. return val & 0xffff;
  223. }
  224. static int lan9303_virt_phy_reg_write(struct lan9303 *chip, int regnum, u16 val)
  225. {
  226. if (regnum > MII_EXPANSION)
  227. return -EINVAL;
  228. return regmap_write(chip->regmap, LAN9303_VIRT_PHY_BASE + regnum, val);
  229. }
  230. static int lan9303_indirect_phy_wait_for_completion(struct lan9303 *chip)
  231. {
  232. int ret, i;
  233. u32 reg;
  234. for (i = 0; i < 25; i++) {
  235. ret = lan9303_read(chip->regmap, LAN9303_PMI_ACCESS, &reg);
  236. if (ret) {
  237. dev_err(chip->dev,
  238. "Failed to read pmi access status: %d\n", ret);
  239. return ret;
  240. }
  241. if (!(reg & LAN9303_PMI_ACCESS_MII_BUSY))
  242. return 0;
  243. msleep(1);
  244. }
  245. return -EIO;
  246. }
  247. static int lan9303_indirect_phy_read(struct lan9303 *chip, int addr, int regnum)
  248. {
  249. int ret;
  250. u32 val;
  251. val = LAN9303_PMI_ACCESS_PHY_ADDR(addr);
  252. val |= LAN9303_PMI_ACCESS_MIIRINDA(regnum);
  253. mutex_lock(&chip->indirect_mutex);
  254. ret = lan9303_indirect_phy_wait_for_completion(chip);
  255. if (ret)
  256. goto on_error;
  257. /* start the MII read cycle */
  258. ret = regmap_write(chip->regmap, LAN9303_PMI_ACCESS, val);
  259. if (ret)
  260. goto on_error;
  261. ret = lan9303_indirect_phy_wait_for_completion(chip);
  262. if (ret)
  263. goto on_error;
  264. /* read the result of this operation */
  265. ret = lan9303_read(chip->regmap, LAN9303_PMI_DATA, &val);
  266. if (ret)
  267. goto on_error;
  268. mutex_unlock(&chip->indirect_mutex);
  269. return val & 0xffff;
  270. on_error:
  271. mutex_unlock(&chip->indirect_mutex);
  272. return ret;
  273. }
  274. static int lan9303_indirect_phy_write(struct lan9303 *chip, int addr,
  275. int regnum, u16 val)
  276. {
  277. int ret;
  278. u32 reg;
  279. reg = LAN9303_PMI_ACCESS_PHY_ADDR(addr);
  280. reg |= LAN9303_PMI_ACCESS_MIIRINDA(regnum);
  281. reg |= LAN9303_PMI_ACCESS_MII_WRITE;
  282. mutex_lock(&chip->indirect_mutex);
  283. ret = lan9303_indirect_phy_wait_for_completion(chip);
  284. if (ret)
  285. goto on_error;
  286. /* write the data first... */
  287. ret = regmap_write(chip->regmap, LAN9303_PMI_DATA, val);
  288. if (ret)
  289. goto on_error;
  290. /* ...then start the MII write cycle */
  291. ret = regmap_write(chip->regmap, LAN9303_PMI_ACCESS, reg);
  292. on_error:
  293. mutex_unlock(&chip->indirect_mutex);
  294. return ret;
  295. }
  296. const struct lan9303_phy_ops lan9303_indirect_phy_ops = {
  297. .phy_read = lan9303_indirect_phy_read,
  298. .phy_write = lan9303_indirect_phy_write,
  299. };
  300. EXPORT_SYMBOL_GPL(lan9303_indirect_phy_ops);
  301. static int lan9303_switch_wait_for_completion(struct lan9303 *chip)
  302. {
  303. int ret, i;
  304. u32 reg;
  305. for (i = 0; i < 25; i++) {
  306. ret = lan9303_read(chip->regmap, LAN9303_SWITCH_CSR_CMD, &reg);
  307. if (ret) {
  308. dev_err(chip->dev,
  309. "Failed to read csr command status: %d\n", ret);
  310. return ret;
  311. }
  312. if (!(reg & LAN9303_SWITCH_CSR_CMD_BUSY))
  313. return 0;
  314. msleep(1);
  315. }
  316. return -EIO;
  317. }
  318. static int lan9303_write_switch_reg(struct lan9303 *chip, u16 regnum, u32 val)
  319. {
  320. u32 reg;
  321. int ret;
  322. reg = regnum;
  323. reg |= LAN9303_SWITCH_CSR_CMD_LANES;
  324. reg |= LAN9303_SWITCH_CSR_CMD_BUSY;
  325. mutex_lock(&chip->indirect_mutex);
  326. ret = lan9303_switch_wait_for_completion(chip);
  327. if (ret)
  328. goto on_error;
  329. ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_DATA, val);
  330. if (ret) {
  331. dev_err(chip->dev, "Failed to write csr data reg: %d\n", ret);
  332. goto on_error;
  333. }
  334. /* trigger write */
  335. ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_CMD, reg);
  336. if (ret)
  337. dev_err(chip->dev, "Failed to write csr command reg: %d\n",
  338. ret);
  339. on_error:
  340. mutex_unlock(&chip->indirect_mutex);
  341. return ret;
  342. }
  343. static int lan9303_read_switch_reg(struct lan9303 *chip, u16 regnum, u32 *val)
  344. {
  345. u32 reg;
  346. int ret;
  347. reg = regnum;
  348. reg |= LAN9303_SWITCH_CSR_CMD_LANES;
  349. reg |= LAN9303_SWITCH_CSR_CMD_RW;
  350. reg |= LAN9303_SWITCH_CSR_CMD_BUSY;
  351. mutex_lock(&chip->indirect_mutex);
  352. ret = lan9303_switch_wait_for_completion(chip);
  353. if (ret)
  354. goto on_error;
  355. /* trigger read */
  356. ret = regmap_write(chip->regmap, LAN9303_SWITCH_CSR_CMD, reg);
  357. if (ret) {
  358. dev_err(chip->dev, "Failed to write csr command reg: %d\n",
  359. ret);
  360. goto on_error;
  361. }
  362. ret = lan9303_switch_wait_for_completion(chip);
  363. if (ret)
  364. goto on_error;
  365. ret = lan9303_read(chip->regmap, LAN9303_SWITCH_CSR_DATA, val);
  366. if (ret)
  367. dev_err(chip->dev, "Failed to read csr data reg: %d\n", ret);
  368. on_error:
  369. mutex_unlock(&chip->indirect_mutex);
  370. return ret;
  371. }
  372. static int lan9303_write_switch_port(struct lan9303 *chip, int port,
  373. u16 regnum, u32 val)
  374. {
  375. return lan9303_write_switch_reg(
  376. chip, LAN9303_SWITCH_PORT_REG(port, regnum), val);
  377. }
  378. static int lan9303_read_switch_port(struct lan9303 *chip, int port,
  379. u16 regnum, u32 *val)
  380. {
  381. return lan9303_read_switch_reg(
  382. chip, LAN9303_SWITCH_PORT_REG(port, regnum), val);
  383. }
  384. static int lan9303_detect_phy_setup(struct lan9303 *chip)
  385. {
  386. int reg;
  387. /* depending on the 'phy_addr_sel_strap' setting, the three phys are
  388. * using IDs 0-1-2 or IDs 1-2-3. We cannot read back the
  389. * 'phy_addr_sel_strap' setting directly, so we need a test, which
  390. * configuration is active:
  391. * Special reg 18 of phy 3 reads as 0x0000, if 'phy_addr_sel_strap' is 0
  392. * and the IDs are 0-1-2, else it contains something different from
  393. * 0x0000, which means 'phy_addr_sel_strap' is 1 and the IDs are 1-2-3.
  394. * 0xffff is returned on MDIO read with no response.
  395. */
  396. reg = chip->ops->phy_read(chip, 3, MII_LAN911X_SPECIAL_MODES);
  397. if (reg < 0) {
  398. dev_err(chip->dev, "Failed to detect phy config: %d\n", reg);
  399. return reg;
  400. }
  401. if ((reg != 0) && (reg != 0xffff))
  402. chip->phy_addr_sel_strap = 1;
  403. else
  404. chip->phy_addr_sel_strap = 0;
  405. dev_dbg(chip->dev, "Phy setup '%s' detected\n",
  406. chip->phy_addr_sel_strap ? "1-2-3" : "0-1-2");
  407. return 0;
  408. }
  409. static int lan9303_disable_processing_port(struct lan9303 *chip,
  410. unsigned int port)
  411. {
  412. int ret;
  413. /* disable RX, but keep register reset default values else */
  414. ret = lan9303_write_switch_port(chip, port, LAN9303_MAC_RX_CFG_0,
  415. LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES);
  416. if (ret)
  417. return ret;
  418. /* disable TX, but keep register reset default values else */
  419. return lan9303_write_switch_port(chip, port, LAN9303_MAC_TX_CFG_0,
  420. LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT |
  421. LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE);
  422. }
  423. static int lan9303_enable_processing_port(struct lan9303 *chip,
  424. unsigned int port)
  425. {
  426. int ret;
  427. /* enable RX and keep register reset default values else */
  428. ret = lan9303_write_switch_port(chip, port, LAN9303_MAC_RX_CFG_0,
  429. LAN9303_MAC_RX_CFG_X_REJECT_MAC_TYPES |
  430. LAN9303_MAC_RX_CFG_X_RX_ENABLE);
  431. if (ret)
  432. return ret;
  433. /* enable TX and keep register reset default values else */
  434. return lan9303_write_switch_port(chip, port, LAN9303_MAC_TX_CFG_0,
  435. LAN9303_MAC_TX_CFG_X_TX_IFG_CONFIG_DEFAULT |
  436. LAN9303_MAC_TX_CFG_X_TX_PAD_ENABLE |
  437. LAN9303_MAC_TX_CFG_X_TX_ENABLE);
  438. }
  439. /* We want a special working switch:
  440. * - do not forward packets between port 1 and 2
  441. * - forward everything from port 1 to port 0
  442. * - forward everything from port 2 to port 0
  443. * - forward special tagged packets from port 0 to port 1 *or* port 2
  444. */
  445. static int lan9303_separate_ports(struct lan9303 *chip)
  446. {
  447. int ret;
  448. ret = lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_MIRROR,
  449. LAN9303_SWE_PORT_MIRROR_SNIFFER_PORT0 |
  450. LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT1 |
  451. LAN9303_SWE_PORT_MIRROR_MIRRORED_PORT2 |
  452. LAN9303_SWE_PORT_MIRROR_ENABLE_RX_MIRRORING |
  453. LAN9303_SWE_PORT_MIRROR_SNIFF_ALL);
  454. if (ret)
  455. return ret;
  456. /* enable defining the destination port via special VLAN tagging
  457. * for port 0
  458. */
  459. ret = lan9303_write_switch_reg(chip, LAN9303_SWE_INGRESS_PORT_TYPE,
  460. 0x03);
  461. if (ret)
  462. return ret;
  463. /* tag incoming packets at port 1 and 2 on their way to port 0 to be
  464. * able to discover their source port
  465. */
  466. ret = lan9303_write_switch_reg(chip, LAN9303_BM_EGRSS_PORT_TYPE,
  467. LAN9303_BM_EGRSS_PORT_TYPE_SPECIAL_TAG_PORT0);
  468. if (ret)
  469. return ret;
  470. /* prevent port 1 and 2 from forwarding packets by their own */
  471. return lan9303_write_switch_reg(chip, LAN9303_SWE_PORT_STATE,
  472. LAN9303_SWE_PORT_STATE_FORWARDING_PORT0 |
  473. LAN9303_SWE_PORT_STATE_BLOCKING_PORT1 |
  474. LAN9303_SWE_PORT_STATE_BLOCKING_PORT2);
  475. }
  476. static int lan9303_handle_reset(struct lan9303 *chip)
  477. {
  478. if (!chip->reset_gpio)
  479. return 0;
  480. if (chip->reset_duration != 0)
  481. msleep(chip->reset_duration);
  482. /* release (deassert) reset and activate the device */
  483. gpiod_set_value_cansleep(chip->reset_gpio, 0);
  484. return 0;
  485. }
  486. /* stop processing packets for all ports */
  487. static int lan9303_disable_processing(struct lan9303 *chip)
  488. {
  489. int p;
  490. for (p = 0; p < LAN9303_NUM_PORTS; p++) {
  491. int ret = lan9303_disable_processing_port(chip, p);
  492. if (ret)
  493. return ret;
  494. }
  495. return 0;
  496. }
  497. static int lan9303_check_device(struct lan9303 *chip)
  498. {
  499. int ret;
  500. u32 reg;
  501. ret = lan9303_read(chip->regmap, LAN9303_CHIP_REV, &reg);
  502. if (ret) {
  503. dev_err(chip->dev, "failed to read chip revision register: %d\n",
  504. ret);
  505. if (!chip->reset_gpio) {
  506. dev_dbg(chip->dev,
  507. "hint: maybe failed due to missing reset GPIO\n");
  508. }
  509. return ret;
  510. }
  511. if ((reg >> 16) != LAN9303_CHIP_ID) {
  512. dev_err(chip->dev, "expecting LAN9303 chip, but found: %X\n",
  513. reg >> 16);
  514. return ret;
  515. }
  516. /* The default state of the LAN9303 device is to forward packets between
  517. * all ports (if not configured differently by an external EEPROM).
  518. * The initial state of a DSA device must be forwarding packets only
  519. * between the external and the internal ports and no forwarding
  520. * between the external ports. In preparation we stop packet handling
  521. * at all for now until the LAN9303 device is re-programmed accordingly.
  522. */
  523. ret = lan9303_disable_processing(chip);
  524. if (ret)
  525. dev_warn(chip->dev, "failed to disable switching %d\n", ret);
  526. dev_info(chip->dev, "Found LAN9303 rev. %u\n", reg & 0xffff);
  527. ret = lan9303_detect_phy_setup(chip);
  528. if (ret) {
  529. dev_err(chip->dev,
  530. "failed to discover phy bootstrap setup: %d\n", ret);
  531. return ret;
  532. }
  533. return 0;
  534. }
  535. /* ---------------------------- DSA -----------------------------------*/
  536. static enum dsa_tag_protocol lan9303_get_tag_protocol(struct dsa_switch *ds)
  537. {
  538. return DSA_TAG_PROTO_LAN9303;
  539. }
  540. static int lan9303_setup(struct dsa_switch *ds)
  541. {
  542. struct lan9303 *chip = ds->priv;
  543. int ret;
  544. /* Make sure that port 0 is the cpu port */
  545. if (!dsa_is_cpu_port(ds, 0)) {
  546. dev_err(chip->dev, "port 0 is not the CPU port\n");
  547. return -EINVAL;
  548. }
  549. ret = lan9303_separate_ports(chip);
  550. if (ret)
  551. dev_err(chip->dev, "failed to separate ports %d\n", ret);
  552. ret = lan9303_enable_processing_port(chip, 0);
  553. if (ret)
  554. dev_err(chip->dev, "failed to re-enable switching %d\n", ret);
  555. return 0;
  556. }
  557. struct lan9303_mib_desc {
  558. unsigned int offset; /* offset of first MAC */
  559. const char *name;
  560. };
  561. static const struct lan9303_mib_desc lan9303_mib[] = {
  562. { .offset = LAN9303_MAC_RX_BRDCST_CNT_0, .name = "RxBroad", },
  563. { .offset = LAN9303_MAC_RX_PAUSE_CNT_0, .name = "RxPause", },
  564. { .offset = LAN9303_MAC_RX_MULCST_CNT_0, .name = "RxMulti", },
  565. { .offset = LAN9303_MAC_RX_PKTOK_CNT_0, .name = "RxOk", },
  566. { .offset = LAN9303_MAC_RX_CRCERR_CNT_0, .name = "RxCrcErr", },
  567. { .offset = LAN9303_MAC_RX_ALIGN_CNT_0, .name = "RxAlignErr", },
  568. { .offset = LAN9303_MAC_RX_JABB_CNT_0, .name = "RxJabber", },
  569. { .offset = LAN9303_MAC_RX_FRAG_CNT_0, .name = "RxFragment", },
  570. { .offset = LAN9303_MAC_RX_64_CNT_0, .name = "Rx64Byte", },
  571. { .offset = LAN9303_MAC_RX_127_CNT_0, .name = "Rx128Byte", },
  572. { .offset = LAN9303_MAC_RX_255_CNT_0, .name = "Rx256Byte", },
  573. { .offset = LAN9303_MAC_RX_511_CNT_0, .name = "Rx512Byte", },
  574. { .offset = LAN9303_MAC_RX_1023_CNT_0, .name = "Rx1024Byte", },
  575. { .offset = LAN9303_MAC_RX_MAX_CNT_0, .name = "RxMaxByte", },
  576. { .offset = LAN9303_MAC_RX_PKTLEN_CNT_0, .name = "RxByteCnt", },
  577. { .offset = LAN9303_MAC_RX_SYMBL_CNT_0, .name = "RxSymbolCnt", },
  578. { .offset = LAN9303_MAC_RX_CTLFRM_CNT_0, .name = "RxCfs", },
  579. { .offset = LAN9303_MAC_RX_OVRSZE_CNT_0, .name = "RxOverFlow", },
  580. { .offset = LAN9303_MAC_TX_UNDSZE_CNT_0, .name = "TxShort", },
  581. { .offset = LAN9303_MAC_TX_BRDCST_CNT_0, .name = "TxBroad", },
  582. { .offset = LAN9303_MAC_TX_PAUSE_CNT_0, .name = "TxPause", },
  583. { .offset = LAN9303_MAC_TX_MULCST_CNT_0, .name = "TxMulti", },
  584. { .offset = LAN9303_MAC_RX_UNDSZE_CNT_0, .name = "TxUnderRun", },
  585. { .offset = LAN9303_MAC_TX_64_CNT_0, .name = "Tx64Byte", },
  586. { .offset = LAN9303_MAC_TX_127_CNT_0, .name = "Tx128Byte", },
  587. { .offset = LAN9303_MAC_TX_255_CNT_0, .name = "Tx256Byte", },
  588. { .offset = LAN9303_MAC_TX_511_CNT_0, .name = "Tx512Byte", },
  589. { .offset = LAN9303_MAC_TX_1023_CNT_0, .name = "Tx1024Byte", },
  590. { .offset = LAN9303_MAC_TX_MAX_CNT_0, .name = "TxMaxByte", },
  591. { .offset = LAN9303_MAC_TX_PKTLEN_CNT_0, .name = "TxByteCnt", },
  592. { .offset = LAN9303_MAC_TX_PKTOK_CNT_0, .name = "TxOk", },
  593. { .offset = LAN9303_MAC_TX_TOTALCOL_CNT_0, .name = "TxCollision", },
  594. { .offset = LAN9303_MAC_TX_MULTICOL_CNT_0, .name = "TxMultiCol", },
  595. { .offset = LAN9303_MAC_TX_SNGLECOL_CNT_0, .name = "TxSingleCol", },
  596. { .offset = LAN9303_MAC_TX_EXCOL_CNT_0, .name = "TxExcCol", },
  597. { .offset = LAN9303_MAC_TX_DEFER_CNT_0, .name = "TxDefer", },
  598. { .offset = LAN9303_MAC_TX_LATECOL_0, .name = "TxLateCol", },
  599. };
  600. static void lan9303_get_strings(struct dsa_switch *ds, int port, uint8_t *data)
  601. {
  602. unsigned int u;
  603. for (u = 0; u < ARRAY_SIZE(lan9303_mib); u++) {
  604. strncpy(data + u * ETH_GSTRING_LEN, lan9303_mib[u].name,
  605. ETH_GSTRING_LEN);
  606. }
  607. }
  608. static void lan9303_get_ethtool_stats(struct dsa_switch *ds, int port,
  609. uint64_t *data)
  610. {
  611. struct lan9303 *chip = ds->priv;
  612. unsigned int u;
  613. for (u = 0; u < ARRAY_SIZE(lan9303_mib); u++) {
  614. u32 reg;
  615. int ret;
  616. ret = lan9303_read_switch_port(
  617. chip, port, lan9303_mib[u].offset, &reg);
  618. if (ret)
  619. dev_warn(chip->dev, "Reading status port %d reg %u failed\n",
  620. port, lan9303_mib[u].offset);
  621. data[u] = reg;
  622. }
  623. }
  624. static int lan9303_get_sset_count(struct dsa_switch *ds)
  625. {
  626. return ARRAY_SIZE(lan9303_mib);
  627. }
  628. static int lan9303_phy_read(struct dsa_switch *ds, int phy, int regnum)
  629. {
  630. struct lan9303 *chip = ds->priv;
  631. int phy_base = chip->phy_addr_sel_strap;
  632. if (phy == phy_base)
  633. return lan9303_virt_phy_reg_read(chip, regnum);
  634. if (phy > phy_base + 2)
  635. return -ENODEV;
  636. return chip->ops->phy_read(chip, phy, regnum);
  637. }
  638. static int lan9303_phy_write(struct dsa_switch *ds, int phy, int regnum,
  639. u16 val)
  640. {
  641. struct lan9303 *chip = ds->priv;
  642. int phy_base = chip->phy_addr_sel_strap;
  643. if (phy == phy_base)
  644. return lan9303_virt_phy_reg_write(chip, regnum, val);
  645. if (phy > phy_base + 2)
  646. return -ENODEV;
  647. return chip->ops->phy_write(chip, phy, regnum, val);
  648. }
  649. static int lan9303_port_enable(struct dsa_switch *ds, int port,
  650. struct phy_device *phy)
  651. {
  652. struct lan9303 *chip = ds->priv;
  653. /* enable internal packet processing */
  654. switch (port) {
  655. case 1:
  656. case 2:
  657. return lan9303_enable_processing_port(chip, port);
  658. default:
  659. dev_dbg(chip->dev,
  660. "Error: request to power up invalid port %d\n", port);
  661. }
  662. return -ENODEV;
  663. }
  664. static void lan9303_port_disable(struct dsa_switch *ds, int port,
  665. struct phy_device *phy)
  666. {
  667. struct lan9303 *chip = ds->priv;
  668. /* disable internal packet processing */
  669. switch (port) {
  670. case 1:
  671. case 2:
  672. lan9303_disable_processing_port(chip, port);
  673. lan9303_phy_write(ds, chip->phy_addr_sel_strap + port,
  674. MII_BMCR, BMCR_PDOWN);
  675. break;
  676. default:
  677. dev_dbg(chip->dev,
  678. "Error: request to power down invalid port %d\n", port);
  679. }
  680. }
  681. static const struct dsa_switch_ops lan9303_switch_ops = {
  682. .get_tag_protocol = lan9303_get_tag_protocol,
  683. .setup = lan9303_setup,
  684. .get_strings = lan9303_get_strings,
  685. .phy_read = lan9303_phy_read,
  686. .phy_write = lan9303_phy_write,
  687. .get_ethtool_stats = lan9303_get_ethtool_stats,
  688. .get_sset_count = lan9303_get_sset_count,
  689. .port_enable = lan9303_port_enable,
  690. .port_disable = lan9303_port_disable,
  691. };
  692. static int lan9303_register_switch(struct lan9303 *chip)
  693. {
  694. chip->ds = dsa_switch_alloc(chip->dev, LAN9303_NUM_PORTS);
  695. if (!chip->ds)
  696. return -ENOMEM;
  697. chip->ds->priv = chip;
  698. chip->ds->ops = &lan9303_switch_ops;
  699. chip->ds->phys_mii_mask = chip->phy_addr_sel_strap ? 0xe : 0x7;
  700. return dsa_register_switch(chip->ds);
  701. }
  702. static void lan9303_probe_reset_gpio(struct lan9303 *chip,
  703. struct device_node *np)
  704. {
  705. chip->reset_gpio = devm_gpiod_get_optional(chip->dev, "reset",
  706. GPIOD_OUT_LOW);
  707. if (!chip->reset_gpio) {
  708. dev_dbg(chip->dev, "No reset GPIO defined\n");
  709. return;
  710. }
  711. chip->reset_duration = 200;
  712. if (np) {
  713. of_property_read_u32(np, "reset-duration",
  714. &chip->reset_duration);
  715. } else {
  716. dev_dbg(chip->dev, "reset duration defaults to 200 ms\n");
  717. }
  718. /* A sane reset duration should not be longer than 1s */
  719. if (chip->reset_duration > 1000)
  720. chip->reset_duration = 1000;
  721. }
  722. int lan9303_probe(struct lan9303 *chip, struct device_node *np)
  723. {
  724. int ret;
  725. mutex_init(&chip->indirect_mutex);
  726. lan9303_probe_reset_gpio(chip, np);
  727. ret = lan9303_handle_reset(chip);
  728. if (ret)
  729. return ret;
  730. ret = lan9303_check_device(chip);
  731. if (ret)
  732. return ret;
  733. ret = lan9303_register_switch(chip);
  734. if (ret) {
  735. dev_dbg(chip->dev, "Failed to register switch: %d\n", ret);
  736. return ret;
  737. }
  738. return 0;
  739. }
  740. EXPORT_SYMBOL(lan9303_probe);
  741. int lan9303_remove(struct lan9303 *chip)
  742. {
  743. int rc;
  744. rc = lan9303_disable_processing(chip);
  745. if (rc != 0)
  746. dev_warn(chip->dev, "shutting down failed\n");
  747. dsa_unregister_switch(chip->ds);
  748. /* assert reset to the whole device to prevent it from doing anything */
  749. gpiod_set_value_cansleep(chip->reset_gpio, 1);
  750. gpiod_unexport(chip->reset_gpio);
  751. return 0;
  752. }
  753. EXPORT_SYMBOL(lan9303_remove);
  754. MODULE_AUTHOR("Juergen Borleis <kernel@pengutronix.de>");
  755. MODULE_DESCRIPTION("Core driver for SMSC/Microchip LAN9303 three port ethernet switch");
  756. MODULE_LICENSE("GPL v2");